blob: 737031ebc7371c9ef67d70ec6cc1373ceec87dc6 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
developerb3a9e7b2023-02-08 15:18:10 +080021#define MTK_MIN_TX_LENGTH 60
developerfd40db22021-04-29 10:08:25 +080022#define MTK_DMA_SIZE 2048
23#define MTK_NAPI_WEIGHT 256
developer089e8852022-09-28 14:43:46 +080024
25#if defined(CONFIG_MEDIATEK_NETSYS_V3)
26#define MTK_MAC_COUNT 3
27#else
developerfd40db22021-04-29 10:08:25 +080028#define MTK_MAC_COUNT 2
developer089e8852022-09-28 14:43:46 +080029#endif
30
developerfd40db22021-04-29 10:08:25 +080031#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
32#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
33#define MTK_DMA_DUMMY_DESC 0xffffffff
34#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
35 NETIF_MSG_PROBE | \
36 NETIF_MSG_LINK | \
37 NETIF_MSG_TIMER | \
38 NETIF_MSG_IFDOWN | \
39 NETIF_MSG_IFUP | \
40 NETIF_MSG_RX_ERR | \
41 NETIF_MSG_TX_ERR)
42#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
43 NETIF_F_RXCSUM | \
44 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080045 NETIF_F_SG | NETIF_F_TSO | \
46 NETIF_F_TSO6 | \
47 NETIF_F_IPV6_CSUM)
48#define MTK_SET_FEATURES (NETIF_F_LRO | \
49 NETIF_F_HW_VLAN_CTAG_RX)
50#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
51#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
52
developer68ce74f2023-01-03 16:11:57 +080053#define MTK_QRX_OFFSET 0x10
54
developerfd40db22021-04-29 10:08:25 +080055#define MTK_HW_LRO_DMA_SIZE 8
56
57#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
58#define MTK_MAX_LRO_IP_CNT 2
59#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
60#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
61#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
62#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
63#define MTK_HW_LRO_MAX_AGG_CNT 64
64#define MTK_HW_LRO_BW_THRE 3000
65#define MTK_HW_LRO_REPLACE_DELTA 1000
66#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
67
developerea49c302023-06-27 16:06:41 +080068#define MTK_RSS_HASH_KEYSIZE 40
69#define MTK_RSS_MAX_INDIRECTION_TABLE 128
70
developer8051e042022-04-08 13:26:36 +080071/* Frame Engine Global Configuration */
developer65f32592023-08-02 09:35:49 +080072#define MTK_FE_GLO_CFG(x) ((x == MTK_GMAC3_ID) ? 0x24 : 0x00)
73#define MTK_FE_LINK_DOWN_P1 BIT(9)
74#define MTK_FE_LINK_DOWN_P2 BIT(10)
developer8051e042022-04-08 13:26:36 +080075#define MTK_FE_LINK_DOWN_P3 BIT(11)
76#define MTK_FE_LINK_DOWN_P4 BIT(12)
developer65f32592023-08-02 09:35:49 +080077#define MTK_FE_LINK_DOWN_P15 BIT(7)
developer8051e042022-04-08 13:26:36 +080078
developerfd40db22021-04-29 10:08:25 +080079/* Frame Engine Global Reset Register */
80#define MTK_RST_GL 0x04
81#define RST_GL_PSE BIT(0)
82
83/* Frame Engine Interrupt Status Register */
developer8051e042022-04-08 13:26:36 +080084#define MTK_FE_INT_STATUS 0x08
85#define MTK_FE_INT_STATUS2 0x28
86#define MTK_FE_INT_ENABLE 0x0C
87#define MTK_FE_INT_FQ_EMPTY BIT(8)
88#define MTK_FE_INT_TSO_FAIL BIT(12)
89#define MTK_FE_INT_TSO_ILLEGAL BIT(13)
90#define MTK_FE_INT_TSO_ALIGN BIT(14)
91#define MTK_FE_INT_RFIFO_OV BIT(18)
92#define MTK_FE_INT_RFIFO_UF BIT(19)
developerfd40db22021-04-29 10:08:25 +080093#define MTK_GDM1_AF BIT(28)
94#define MTK_GDM2_AF BIT(29)
developer94806ec2023-05-19 14:16:44 +080095#define MTK_FE_IRQ_NUM (4)
96#define MTK_PDMA_IRQ_NUM (4)
97#define MTK_MAX_IRQ_NUM (MTK_FE_IRQ_NUM + MTK_PDMA_IRQ_NUM)
developerfd40db22021-04-29 10:08:25 +080098
99/* PDMA HW LRO Alter Flow Timer Register */
100#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
101
102/* Frame Engine Interrupt Grouping Register */
103#define MTK_FE_INT_GRP 0x20
104
developer77d03a72021-06-06 00:06:00 +0800105/* Frame Engine LRO auto-learn table info */
106#define MTK_FE_ALT_CF8 0x300
107#define MTK_FE_ALT_SGL_CFC 0x304
108#define MTK_FE_ALT_SEQ_CFC 0x308
109
developerfd40db22021-04-29 10:08:25 +0800110/* CDMP Ingress Control Register */
111#define MTK_CDMQ_IG_CTRL 0x1400
112#define MTK_CDMQ_STAG_EN BIT(0)
113
114/* CDMP Ingress Control Register */
115#define MTK_CDMP_IG_CTRL 0x400
116#define MTK_CDMP_STAG_EN BIT(0)
117
118/* CDMP Exgress Control Register */
119#define MTK_CDMP_EG_CTRL 0x404
120
developer089e8852022-09-28 14:43:46 +0800121/* GDM Ingress Control Register */
122#define MTK_GDMA_FWD_CFG(x) ((x == MTK_GMAC3_ID) ? \
123 0x540 : 0x500 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800124#define MTK_GDMA_SPECIAL_TAG BIT(24)
125#define MTK_GDMA_ICS_EN BIT(22)
126#define MTK_GDMA_TCS_EN BIT(21)
127#define MTK_GDMA_UCS_EN BIT(20)
developer089e8852022-09-28 14:43:46 +0800128#define MTK_GDMA_STRP_CRC BIT(16)
developerfd40db22021-04-29 10:08:25 +0800129#define MTK_GDMA_TO_PDMA 0x0
130#define MTK_GDMA_DROP_ALL 0x7777
131
developer089e8852022-09-28 14:43:46 +0800132/* GDM Egress Control Register */
133#define MTK_GDMA_EG_CTRL(x) ((x == MTK_GMAC3_ID) ? \
134 0x544 : 0x504 + (x * 0x1000))
135#define MTK_GDMA_XGDM_SEL BIT(31)
136
developerfd40db22021-04-29 10:08:25 +0800137/* Unicast Filter MAC Address Register - Low */
developer089e8852022-09-28 14:43:46 +0800138#define MTK_GDMA_MAC_ADRL(x) ((x == MTK_GMAC3_ID) ? \
139 0x548 : 0x508 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800140
141/* Unicast Filter MAC Address Register - High */
developer089e8852022-09-28 14:43:46 +0800142#define MTK_GDMA_MAC_ADRH(x) ((x == MTK_GMAC3_ID) ? \
143 0x54C : 0x50C + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800144
145/* Internal SRAM offset */
developer089e8852022-09-28 14:43:46 +0800146#if defined(CONFIG_MEDIATEK_NETSYS_V3)
147#define MTK_ETH_SRAM_OFFSET 0x300000
148#else
developerfd40db22021-04-29 10:08:25 +0800149#define MTK_ETH_SRAM_OFFSET 0x40000
developer089e8852022-09-28 14:43:46 +0800150#endif
developerfd40db22021-04-29 10:08:25 +0800151
152/* FE global misc reg*/
153#define MTK_FE_GLO_MISC 0x124
154
developerfef9efd2021-06-16 18:28:09 +0800155/* PSE Free Queue Flow Control */
156#define PSE_FQFC_CFG1 0x100
157#define PSE_FQFC_CFG2 0x104
developer459b78e2022-07-01 17:25:10 +0800158#define PSE_NO_DROP_CFG 0x108
159#define PSE_PPE0_DROP 0x110
developerfef9efd2021-06-16 18:28:09 +0800160
developer15f760a2022-10-12 15:57:21 +0800161/* PSE Last FreeQ Page Request Control */
162#define PSE_DUMY_REQ 0x10C
163#define PSE_DUMMY_WORK_GDM(x) BIT(16 + (x))
164#define DUMMY_PAGE_THR 0x151
165
developerfd40db22021-04-29 10:08:25 +0800166/* PSE Input Queue Reservation Register*/
167#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
168
169/* PSE Output Queue Threshold Register*/
170#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
171
developerfef9efd2021-06-16 18:28:09 +0800172/* GDM and CDM Threshold */
173#define MTK_GDM2_THRES 0x1530
174#define MTK_CDMW0_THRES 0x164c
175#define MTK_CDMW1_THRES 0x1650
176#define MTK_CDME0_THRES 0x1654
177#define MTK_CDME1_THRES 0x1658
178#define MTK_CDMM_THRES 0x165c
179
developerfd40db22021-04-29 10:08:25 +0800180#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800181
developer089e8852022-09-28 14:43:46 +0800182#if defined(CONFIG_MEDIATEK_NETSYS_V3)
183#define PDMA_BASE 0x6800
184#define QDMA_BASE 0x4400
185#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
developer2a050ba2022-12-01 16:11:06 +0800186#define PPE_BASE(x) ((x == 2) ? 0x2E00 : 0x2200 + ((x) * 0x400))
developer089e8852022-09-28 14:43:46 +0800187#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8ecd51b2023-03-13 11:28:28 +0800188#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
developerfd40db22021-04-29 10:08:25 +0800189#define PDMA_BASE 0x6000
developer8ecd51b2023-03-13 11:28:28 +0800190#else
191#define PDMA_BASE 0x4000
192#endif
developerfd40db22021-04-29 10:08:25 +0800193#define QDMA_BASE 0x4400
developer8051e042022-04-08 13:26:36 +0800194#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
195#define PPE_BASE(x) (0x2200 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800196#else
197#define PDMA_BASE 0x0800
198#define QDMA_BASE 0x1800
developer8051e042022-04-08 13:26:36 +0800199#define WDMA_BASE(x) (0x2800 + ((x) * 0x400))
200#define PPE_BASE(x) (0xE00 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800201#endif
202/* PDMA RX Base Pointer Register */
203#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
204#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
205
206/* PDMA RX Maximum Count Register */
207#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
208#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
209
210/* PDMA RX CPU Pointer Register */
211#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
212#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
213
developer77f3fd42021-10-05 15:16:05 +0800214/* PDMA RX DMA Pointer Register */
215#define MTK_PRX_DRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x0c)
216#define MTK_PRX_DRX_IDX_CFG(x) (MTK_PRX_DRX_IDX0 + (x * 0x10))
217
developerfd40db22021-04-29 10:08:25 +0800218/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800219#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
developer8ecd51b2023-03-13 11:28:28 +0800220#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800221#define MTK_MAX_RX_RING_NUM (8)
222#define MTK_HW_LRO_RING_NUM (4)
223#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
224#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
225#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
226#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
227#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
228#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
229#define MTK_L3_CKS_UPD_EN BIT(19)
230#define MTK_LRO_CRSN_BNW BIT(22)
231#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
232#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
233#else
234#define MTK_MAX_RX_RING_NUM (4)
235#define MTK_HW_LRO_RING_NUM (3)
236#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
237#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
238#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
239#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
240#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
241#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
242#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800243#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800244#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
245#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
246#endif
247
248#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
249#define MTK_LRO_EN BIT(0)
developer18f46a82021-07-20 21:08:21 +0800250#define MTK_NON_LRO_MULTI_EN BIT(2)
251#define MTK_LRO_DLY_INT_EN BIT(5)
developerfd40db22021-04-29 10:08:25 +0800252#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800253#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
254#define MTK_CTRL_DW0_SDL_OFFSET (3)
255#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800256
257#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
258#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
259#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
260#define MTK_ADMA_MODE BIT(15)
261#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
262
developer18f46a82021-07-20 21:08:21 +0800263/* PDMA RSS Control Registers */
developer8ecd51b2023-03-13 11:28:28 +0800264#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800265#define MTK_PDMA_RSS_GLO_CFG (PDMA_BASE + 0x800)
developer18f46a82021-07-20 21:08:21 +0800266#else
developer8ecd51b2023-03-13 11:28:28 +0800267#define MTK_PDMA_RSS_GLO_CFG 0x2800
developer18f46a82021-07-20 21:08:21 +0800268#endif
developer933f09b2023-09-12 11:13:01 +0800269#define MTK_RX_NAPI_NUM (4)
developer94806ec2023-05-19 14:16:44 +0800270#define MTK_RSS_RING(x) (x)
developer18f46a82021-07-20 21:08:21 +0800271#define MTK_RSS_EN BIT(0)
272#define MTK_RSS_CFG_REQ BIT(2)
273#define MTK_RSS_IPV6_STATIC_HASH (0x7 << 8)
274#define MTK_RSS_IPV4_STATIC_HASH (0x7 << 12)
developerea49c302023-06-27 16:06:41 +0800275#define MTK_RSS_HASH_KEY_DW(x) (MTK_PDMA_RSS_GLO_CFG + 0x20 + \
276 ((x) * 0x4))
developere3d0de22023-05-30 17:45:00 +0800277#define MTK_RSS_INDR_TABLE_DW(x) (MTK_PDMA_RSS_GLO_CFG + 0x50 + \
278 ((x) * 0x4))
developer18f46a82021-07-20 21:08:21 +0800279
developerfd40db22021-04-29 10:08:25 +0800280/* PDMA Global Configuration Register */
281#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800282#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800283#define MTK_MULTI_EN BIT(10)
284#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
285
developer77d03a72021-06-06 00:06:00 +0800286/* PDMA Global Configuration Register */
287#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
288#define MTK_PDMA_LRO_SDL (0x3000)
289#define MTK_RX_CFG_SDL_OFFSET (16)
290
developerfd40db22021-04-29 10:08:25 +0800291/* PDMA Reset Index Register */
292#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
293#define MTK_PST_DRX_IDX0 BIT(16)
294#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
295
developerd2fb0622023-07-20 17:11:42 +0800296/*PDMA HW RX Index Register*/
297#define MTK_ADMA_DRX_PTR (PDMA_BASE + 0x10C)
298
developerfd40db22021-04-29 10:08:25 +0800299/* PDMA Delay Interrupt Register */
300#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
developer8ecd51b2023-03-13 11:28:28 +0800301#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer089e8852022-09-28 14:43:46 +0800302#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x2c0)
developer8ecd51b2023-03-13 11:28:28 +0800303#else
304#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x270)
305#endif
developerfd40db22021-04-29 10:08:25 +0800306#define MTK_PDMA_DELAY_RX_EN BIT(15)
307#define MTK_PDMA_DELAY_RX_PINT 4
308#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
309#define MTK_PDMA_DELAY_RX_PTIME 4
310#define MTK_PDMA_DELAY_RX_DELAY \
311 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
312 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
313
314/* PDMA Interrupt Status Register */
315#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
316
317/* PDMA Interrupt Mask Register */
318#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
319
developerfd40db22021-04-29 10:08:25 +0800320/* PDMA Interrupt grouping registers */
321#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
322#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
developer8ecd51b2023-03-13 11:28:28 +0800323#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800324#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x258)
325#else
326#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x22c)
327#endif
developer933f09b2023-09-12 11:13:01 +0800328#define MTK_LRO_RX1_DLY_INT (PDMA_BASE + 0x270)
329#define MTK_LRO_RX2_DLY_INT (PDMA_BASE + 0x274)
330#define MTK_LRO_RX3_DLY_INT (PDMA_BASE + 0x278)
331#define MTK_MAX_DELAY_INT 0x8f0f
332#define MTK_MAX_DELAY_INT_V2 0x8f0f8f0f
developerfd40db22021-04-29 10:08:25 +0800333
334/* PDMA HW LRO IP Setting Registers */
developer8ecd51b2023-03-13 11:28:28 +0800335#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800336#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
337#else
developerfd40db22021-04-29 10:08:25 +0800338#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800339#endif
developerfd40db22021-04-29 10:08:25 +0800340#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
341#define MTK_RING_MYIP_VLD BIT(9)
342
developer77d03a72021-06-06 00:06:00 +0800343/* PDMA HW LRO ALT Debug Registers */
344#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
345#define MTK_LRO_ALT_INDEX_OFFSET (8)
346
347/* PDMA HW LRO ALT Data Registers */
348#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
349
developerfd40db22021-04-29 10:08:25 +0800350/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800351#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
352#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
353#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
354#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
355#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
developer18f46a82021-07-20 21:08:21 +0800356#define MTK_RING_PSE_MODE (1 << 6)
developerfd40db22021-04-29 10:08:25 +0800357#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
358#define MTK_RING_VLD BIT(8)
359#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
360#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
361#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
362
developer77d03a72021-06-06 00:06:00 +0800363/* LRO_RX_RING_CTRL_DW masks */
364#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
365#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
366#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
367#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
368#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
369
370/* LRO_RX_RING_CTRL_DW0 offsets */
371#define MTK_RX_IPV6_FORCE_OFFSET (0)
372#define MTK_RX_IPV4_FORCE_OFFSET (1)
373
374/* LRO_RX_RING_CTRL_DW1 offsets */
375#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
376
377/* LRO_RX_RING_CTRL_DW2 offsets */
378#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
379#define MTK_RX_MODE_OFFSET (6)
380#define MTK_RX_PORT_VALID_OFFSET (8)
381#define MTK_RX_MYIP_VALID_OFFSET (9)
382#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
383#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
384
385/* LRO_RX_RING_CTRL_DW3 offsets */
386#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
387
388/* LRO_RX_RING_STP_DTP_DW offsets */
389#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
390#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
391
developerfd40db22021-04-29 10:08:25 +0800392/* QDMA TX Queue Configuration Registers */
393#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
394#define QDMA_RES_THRES 4
395
396/* QDMA TX Queue Scheduler Registers */
397#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
398
399/* QDMA RX Base Pointer Register */
400#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
401#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
402
403/* QDMA RX Maximum Count Register */
404#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
405#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
406
407/* QDMA RX CPU Pointer Register */
408#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
409#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
410
411/* QDMA RX DMA Pointer Register */
412#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
413
developer329d8ee2022-08-02 08:49:42 +0800414/* QDMA Page Configuration Register */
415#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
416
developerfd40db22021-04-29 10:08:25 +0800417/* QDMA Global Configuration Register */
418#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
419#define MTK_RX_2B_OFFSET BIT(31)
developer58ab5842022-06-01 15:10:25 +0800420#define MTK_PKT_RX_WDONE BIT(27)
developerfd40db22021-04-29 10:08:25 +0800421#define MTK_RX_BT_32DWORDS (3 << 11)
422#define MTK_NDP_CO_PRO BIT(10)
423#define MTK_TX_WB_DDONE BIT(6)
424#define MTK_DMA_SIZE_16DWORDS (2 << 4)
425#define MTK_DMA_SIZE_32DWORDS (3 << 4)
426#define MTK_RX_DMA_BUSY BIT(3)
427#define MTK_TX_DMA_BUSY BIT(1)
428#define MTK_RX_DMA_EN BIT(2)
429#define MTK_TX_DMA_EN BIT(0)
430#define MTK_DMA_BUSY_TIMEOUT HZ
431
432/* QDMA V2 Global Configuration Register */
433#define MTK_CHK_DDONE_EN BIT(28)
434#define MTK_DMAD_WR_WDONE BIT(26)
435#define MTK_WCOMP_EN BIT(24)
developer2cdef092022-04-15 17:27:55 +0800436#define MTK_RESV_BUF (0x80 << 16)
developerfd40db22021-04-29 10:08:25 +0800437#define MTK_MUTLI_CNT (0x4 << 12)
developer19d84562022-04-21 17:01:06 +0800438#define MTK_RESV_BUF_MASK (0xff << 16)
developerfd40db22021-04-29 10:08:25 +0800439
440/* QDMA Reset Index Register */
441#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
442
443/* QDMA Delay Interrupt Register */
444#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
445
446/* QDMA Flow Control Register */
447#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
448#define FC_THRES_DROP_MODE BIT(20)
449#define FC_THRES_DROP_EN (7 << 16)
450#define FC_THRES_MIN 0x4444
451
452/* QDMA Interrupt Status Register */
453#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developer8ecd51b2023-03-13 11:28:28 +0800454#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer94806ec2023-05-19 14:16:44 +0800455#define MTK_RX_DONE_INT(ring_no) \
developer089e8852022-09-28 14:43:46 +0800456 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? (BIT(24 + (ring_no))) : \
457 ((ring_no) ? BIT(16 + (ring_no)) : BIT(14)))
developerfd40db22021-04-29 10:08:25 +0800458#else
developer94806ec2023-05-19 14:16:44 +0800459#define MTK_RX_DONE_INT(ring_no) \
developer849af362023-09-28 17:11:43 +0800460 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? ((ring_no) ? BIT(24 + (ring_no)) : BIT(30)) : \
461 (BIT(16 + (ring_no))))
developerfd40db22021-04-29 10:08:25 +0800462#endif
463#define MTK_RX_DONE_INT3 BIT(19)
464#define MTK_RX_DONE_INT2 BIT(18)
465#define MTK_RX_DONE_INT1 BIT(17)
466#define MTK_RX_DONE_INT0 BIT(16)
467#define MTK_TX_DONE_INT3 BIT(3)
468#define MTK_TX_DONE_INT2 BIT(2)
469#define MTK_TX_DONE_INT1 BIT(1)
470#define MTK_TX_DONE_INT0 BIT(0)
developerfd40db22021-04-29 10:08:25 +0800471#define MTK_TX_DONE_DLY BIT(28)
472#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
473
474/* QDMA Interrupt grouping registers */
475#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
476#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
477#define MTK_RLS_DONE_INT BIT(0)
478
479/* QDMA Interrupt Status Register */
480#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
481
developer8051e042022-04-08 13:26:36 +0800482/* QDMA DMA FSM */
483#define MTK_QDMA_FSM (QDMA_BASE + 0x234)
484
developerfd40db22021-04-29 10:08:25 +0800485/* QDMA Interrupt Mask Register */
486#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
487
488/* QDMA TX Forward CPU Pointer Register */
489#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
490
491/* QDMA TX Forward DMA Pointer Register */
492#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
493
developer8051e042022-04-08 13:26:36 +0800494/* QDMA TX Forward DMA Counter */
495#define MTK_QDMA_FWD_CNT (QDMA_BASE + 0x308)
496
developerfd40db22021-04-29 10:08:25 +0800497/* QDMA TX Release CPU Pointer Register */
498#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
499
500/* QDMA TX Release DMA Pointer Register */
501#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
502
503/* QDMA FQ Head Pointer Register */
504#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
505
506/* QDMA FQ Head Pointer Register */
507#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
508
509/* QDMA FQ Free Page Counter Register */
510#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
511
512/* QDMA FQ Free Page Buffer Length Register */
513#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
514
developer8051e042022-04-08 13:26:36 +0800515/* WDMA Registers */
developer37482a42022-12-26 13:31:13 +0800516#define MTK_WDMA_CTX_PTR(x) (WDMA_BASE(x) + 0x8)
developer8051e042022-04-08 13:26:36 +0800517#define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
518#define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
519#define MTK_WDMA_TX_DBG_MON0(x) (WDMA_BASE(x) + 0x230)
developer37482a42022-12-26 13:31:13 +0800520#define MTK_WDMA_RX_DBG_MON1(x) (WDMA_BASE(x) + 0x3c4)
521#define MTK_WDMA_CRX_PTR(x) (WDMA_BASE(x) + 0x108)
522#define MTK_WDMA_DRX_PTR(x) (WDMA_BASE(x) + 0x10C)
developer8051e042022-04-08 13:26:36 +0800523#define MTK_CDM_TXFIFO_RDY BIT(7)
524
developer37482a42022-12-26 13:31:13 +0800525/*TDMA Register*/
526#define MTK_TDMA_GLO_CFG (0x6204)
527
developerfd40db22021-04-29 10:08:25 +0800528/* GMA1 Received Good Byte Count Register */
developer089e8852022-09-28 14:43:46 +0800529#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +0800530#define MTK_GDM1_TX_GBCNT 0x1C00
531#else
532#define MTK_GDM1_TX_GBCNT 0x2400
533#endif
developer089e8852022-09-28 14:43:46 +0800534
535#if defined(CONFIG_MEDIATEK_NETSYS_V3)
536#define MTK_STAT_OFFSET 0x80
537#else
developerfd40db22021-04-29 10:08:25 +0800538#define MTK_STAT_OFFSET 0x40
developer089e8852022-09-28 14:43:46 +0800539#endif
developerfd40db22021-04-29 10:08:25 +0800540
541/* QDMA TX NUM */
542#define MTK_QDMA_TX_NUM 16
developer797e46c2022-07-29 12:05:32 +0800543#define MTK_QDMA_PAGE_NUM 8
developerfd40db22021-04-29 10:08:25 +0800544#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
545#define QID_LOW_BITS(x) ((x) & 0xf)
546#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
547#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
548
developerdc0d45f2021-12-27 13:01:22 +0800549#define MTK_QDMA_GMAC2_QID 8
550
developerfd40db22021-04-29 10:08:25 +0800551/* QDMA V2 descriptor txd6 */
552#define TX_DMA_INS_VLAN_V2 BIT(16)
553
554/* QDMA V2 descriptor txd5 */
555#define TX_DMA_CHKSUM_V2 (0x7 << 28)
556#define TX_DMA_TSO_V2 BIT(31)
developer089e8852022-09-28 14:43:46 +0800557#define TX_DMA_SPTAG_V3 BIT(27)
developerfd40db22021-04-29 10:08:25 +0800558
559/* QDMA V2 descriptor txd4 */
560#define TX_DMA_FPORT_SHIFT_V2 8
561#define TX_DMA_FPORT_MASK_V2 0xf
562#define TX_DMA_SWC_V2 BIT(30)
563
developerfd40db22021-04-29 10:08:25 +0800564#define MTK_TX_DMA_BUF_LEN 0x3fff
developere9356982022-07-04 09:03:20 +0800565#define MTK_TX_DMA_BUF_LEN_V2 0xffff
developerfd40db22021-04-29 10:08:25 +0800566#define MTK_TX_DMA_BUF_SHIFT 16
developere9356982022-07-04 09:03:20 +0800567#define MTK_TX_DMA_BUF_SHIFT_V2 8
developerfd40db22021-04-29 10:08:25 +0800568
developer8ecd51b2023-03-13 11:28:28 +0800569#define MTK_RX_DMA_BUF_LEN 0x3fff
570#define MTK_RX_DMA_BUF_SHIFT 16
571
developerfd40db22021-04-29 10:08:25 +0800572#define RX_DMA_SPORT_SHIFT 19
developere9356982022-07-04 09:03:20 +0800573#define RX_DMA_SPORT_SHIFT_V2 26
developerfd40db22021-04-29 10:08:25 +0800574#define RX_DMA_SPORT_MASK 0x7
developere9356982022-07-04 09:03:20 +0800575#define RX_DMA_SPORT_MASK_V2 0xf
developerfd40db22021-04-29 10:08:25 +0800576
577/* QDMA descriptor txd4 */
578#define TX_DMA_CHKSUM (0x7 << 29)
579#define TX_DMA_TSO BIT(28)
580#define TX_DMA_FPORT_SHIFT 25
581#define TX_DMA_FPORT_MASK 0x7
582#define TX_DMA_INS_VLAN BIT(16)
583
584/* QDMA descriptor txd3 */
585#define TX_DMA_OWNER_CPU BIT(31)
586#define TX_DMA_LS0 BIT(30)
developere9356982022-07-04 09:03:20 +0800587#define TX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
588#define TX_DMA_PLEN1(_x) ((_x) & eth->soc->txrx.dma_max_len)
developerfd40db22021-04-29 10:08:25 +0800589#define TX_DMA_SWC BIT(14)
developer089e8852022-09-28 14:43:46 +0800590#define TX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800591
592/* PDMA on MT7628 */
593#define TX_DMA_DONE BIT(31)
594#define TX_DMA_LS1 BIT(14)
595#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
596
597/* QDMA descriptor rxd2 */
598#define RX_DMA_DONE BIT(31)
599#define RX_DMA_LSO BIT(30)
developer8ecd51b2023-03-13 11:28:28 +0800600#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developere9356982022-07-04 09:03:20 +0800601#define RX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
602#define RX_DMA_GET_PLEN0(_x) (((_x) >> eth->soc->txrx.dma_len_offset) & eth->soc->txrx.dma_max_len)
developer8ecd51b2023-03-13 11:28:28 +0800603#else
604#define RX_DMA_PLEN0(_x) \
605 (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
606#define RX_DMA_GET_PLEN0(_x) \
607 (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
608#endif
609
developer77d03a72021-06-06 00:06:00 +0800610#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
611#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800612#define RX_DMA_VTAG BIT(15)
developer089e8852022-09-28 14:43:46 +0800613#define RX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800614
615/* QDMA descriptor rxd3 */
616#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
617#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
618#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
619
620/* QDMA descriptor rxd4 */
621#define RX_DMA_L4_VALID BIT(24)
622#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
623#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
624
625#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
developere9356982022-07-04 09:03:20 +0800626#define RX_DMA_GET_SPORT_V2(_x) (((_x) >> RX_DMA_SPORT_SHIFT_V2) & RX_DMA_SPORT_MASK_V2)
developerfd40db22021-04-29 10:08:25 +0800627
628/* PDMA V2 descriptor rxd3 */
629#define RX_DMA_VTAG_V2 BIT(0)
630#define RX_DMA_L4_VALID_V2 BIT(2)
631
632/* PDMA V2 descriptor rxd4 */
633#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
developer255bba22021-07-27 15:16:33 +0800634#define RX_DMA_TCI_V2(_x) RX_DMA_TCI(_x)
635#define RX_DMA_VPID_V2(_x) RX_DMA_VPID(_x)
developerfd40db22021-04-29 10:08:25 +0800636
developer77d03a72021-06-06 00:06:00 +0800637/* PDMA V2 descriptor rxd6 */
638#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
639#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
developer006325c2022-10-06 16:39:50 +0800640#define RX_DMA_GET_TOPS_CRSN(_x) (((_x) >> 24) & 0xff)
developer77d03a72021-06-06 00:06:00 +0800641
developerc8acd8d2022-11-10 09:07:10 +0800642/* PHY Polling and SMI Master Control registers */
643#define MTK_PPSC 0x10000
644#define PPSC_MDC_CFG GENMASK(29, 24)
645#define PPSC_MDC_TURBO BIT(20)
developerc4d8da72023-03-16 14:37:28 +0800646#define MDC_MAX_FREQ 25000000
647#define MDC_MAX_DIVIDER 63
developerc8acd8d2022-11-10 09:07:10 +0800648
developerfd40db22021-04-29 10:08:25 +0800649/* PHY Indirect Access Control registers */
650#define MTK_PHY_IAC 0x10004
651#define PHY_IAC_ACCESS BIT(31)
652#define PHY_IAC_READ BIT(19)
developer599cda42022-05-24 15:13:31 +0800653#define PHY_IAC_READ_C45 (3 << 18)
654#define PHY_IAC_ADDR_C45 (0 << 18)
developerfd40db22021-04-29 10:08:25 +0800655#define PHY_IAC_WRITE BIT(18)
656#define PHY_IAC_START BIT(16)
developer599cda42022-05-24 15:13:31 +0800657#define PHY_IAC_START_C45 (0 << 16)
developerfd40db22021-04-29 10:08:25 +0800658#define PHY_IAC_ADDR_SHIFT 20
659#define PHY_IAC_REG_SHIFT 25
660#define PHY_IAC_TIMEOUT HZ
661
developerc8acd8d2022-11-10 09:07:10 +0800662#if defined(CONFIG_MEDIATEK_NETSYS_V3)
663#define MTK_MAC_MISC 0x10010
664#else
developerfd40db22021-04-29 10:08:25 +0800665#define MTK_MAC_MISC 0x1000c
developerc8acd8d2022-11-10 09:07:10 +0800666#endif
667#define MISC_MDC_TURBO BIT(4)
developerfd40db22021-04-29 10:08:25 +0800668#define MTK_MUX_TO_ESW BIT(0)
669
developer089e8852022-09-28 14:43:46 +0800670/* XMAC status registers */
671#define MTK_XGMAC_STS(x) ((x == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
developer2b9bc722023-03-09 11:48:44 +0800672#define MTK_XGMAC_FORCE_LINK(x) ((x == MTK_GMAC2_ID) ? BIT(31) : BIT(15))
developer089e8852022-09-28 14:43:46 +0800673#define MTK_USXGMII_PCS_LINK BIT(8)
674#define MTK_XGMAC_RX_FC BIT(5)
675#define MTK_XGMAC_TX_FC BIT(4)
676#define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
677#define MTK_XGMAC_LINK_STS BIT(0)
678
679/* GSW bridge registers */
680#define MTK_GSW_CFG (0x10080)
681#define GSWTX_IPG_MASK GENMASK(19, 16)
682#define GSWTX_IPG_SHIFT 16
683#define GSWRX_IPG_MASK GENMASK(3, 0)
684#define GSWRX_IPG_SHIFT 0
685#define GSW_IPG_11 11
686
developerfd40db22021-04-29 10:08:25 +0800687/* Mac control registers */
688#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
689#define MAC_MCR_MAX_RX_1536 BIT(24)
developerd8a29752022-08-19 13:32:03 +0800690#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16) | BIT(12))
developerfd40db22021-04-29 10:08:25 +0800691#define MAC_MCR_FORCE_MODE BIT(15)
692#define MAC_MCR_TX_EN BIT(14)
693#define MAC_MCR_RX_EN BIT(13)
694#define MAC_MCR_BACKOFF_EN BIT(9)
695#define MAC_MCR_BACKPR_EN BIT(8)
developer9b725932022-11-24 16:25:56 +0800696#define MAC_MCR_FORCE_EEE1000 BIT(7)
697#define MAC_MCR_FORCE_EEE100 BIT(6)
developerfd40db22021-04-29 10:08:25 +0800698#define MAC_MCR_FORCE_RX_FC BIT(5)
699#define MAC_MCR_FORCE_TX_FC BIT(4)
700#define MAC_MCR_SPEED_1000 BIT(3)
701#define MAC_MCR_SPEED_100 BIT(2)
702#define MAC_MCR_FORCE_DPX BIT(1)
703#define MAC_MCR_FORCE_LINK BIT(0)
704#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
705
developer089e8852022-09-28 14:43:46 +0800706/* XFI Mac control registers */
developerff5e5092023-07-25 15:55:28 +0800707#define MTK_XMAC_BASE(x) (0x12000 + ((x - 1) * 0x1000))
708#define MTK_XMAC_MCR(x) (MTK_XMAC_BASE(x))
developer089e8852022-09-28 14:43:46 +0800709#define XMAC_MCR_TRX_DISABLE 0xf
710#define XMAC_MCR_FORCE_TX_FC BIT(5)
711#define XMAC_MCR_FORCE_RX_FC BIT(4)
712
developerff5e5092023-07-25 15:55:28 +0800713/* XFI Mac logic reset registers */
714#define MTK_XMAC_LOGIC_RST(x) (MTK_XMAC_BASE(x) + 0x10)
715#define XMAC_LOGIC_RST BIT(0)
716
717/* XFI Mac count global control */
718#define MTK_XMAC_CNT_CTRL(x) (MTK_XMAC_BASE(x) + 0x100)
719#define XMAC_GLB_CNTCLR BIT(0)
720
developer9b725932022-11-24 16:25:56 +0800721/* Mac EEE control registers */
722#define MTK_MAC_EEE(x) (0x10104 + (x * 0x100))
723#define MAC_EEE_WAKEUP_TIME_1000 GENMASK(31, 24)
724#define MAC_EEE_WAKEUP_TIME_100 GENMASK(23, 16)
725#define MAC_EEE_LPI_TXIDLE_THD GENMASK(15, 8)
726#define MAC_EEE_RESV0 GENMASK(7, 4)
727#define MAC_EEE_CKG_TXILDE BIT(3)
728#define MAC_EEE_CKG_RXLPI BIT(2)
729#define MAC_EEE_TX_DOWN_REQ BIT(1)
730#define MAC_EEE_LPI_MODE BIT(0)
731
developerfd40db22021-04-29 10:08:25 +0800732/* Mac status registers */
733#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
734#define MAC_MSR_EEE1G BIT(7)
735#define MAC_MSR_EEE100M BIT(6)
736#define MAC_MSR_RX_FC BIT(5)
737#define MAC_MSR_TX_FC BIT(4)
738#define MAC_MSR_SPEED_1000 BIT(3)
739#define MAC_MSR_SPEED_100 BIT(2)
740#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
741#define MAC_MSR_DPX BIT(1)
742#define MAC_MSR_LINK BIT(0)
743
744/* TRGMII RXC control register */
745#define TRGMII_RCK_CTRL 0x10300
746#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
747#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
748#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
749#define RXC_RST BIT(31)
750#define RXC_DQSISEL BIT(30)
751#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
752#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
753
754#define NUM_TRGMII_CTRL 5
755
756/* TRGMII RXC control register */
757#define TRGMII_TCK_CTRL 0x10340
758#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
759#define TXC_INV BIT(30)
760#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
761#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
762
763/* TRGMII TX Drive Strength */
764#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
765#define TD_DM_DRVP(x) ((x) & 0xf)
766#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
767
768/* TRGMII Interface mode register */
769#define INTF_MODE 0x10390
770#define TRGMII_INTF_DIS BIT(0)
771#define TRGMII_MODE BIT(1)
772#define TRGMII_CENTRAL_ALIGNED BIT(2)
773#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
774#define INTF_MODE_RGMII_10_100 0
775
776/* GPIO port control registers for GMAC 2*/
777#define GPIO_OD33_CTRL8 0x4c0
778#define GPIO_BIAS_CTRL 0xed0
779#define GPIO_DRV_SEL10 0xf00
780
developer0fef5222023-04-26 14:48:31 +0800781/* SoC hardware version register */
782#define HWVER_BIT_NETSYS_1_2 BIT(0)
783#define HWVER_BIT_NETSYS_3 BIT(8)
784
developerfd40db22021-04-29 10:08:25 +0800785/* ethernet subsystem chip id register */
786#define ETHSYS_CHIPID0_3 0x0
787#define ETHSYS_CHIPID4_7 0x4
788#define MT7623_ETH 7623
789#define MT7622_ETH 7622
790#define MT7621_ETH 7621
791
792/* ethernet system control register */
793#define ETHSYS_SYSCFG 0x10
794#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
795
796/* ethernet subsystem config register */
797#define ETHSYS_SYSCFG0 0x14
798#define SYSCFG0_GE_MASK 0x3
799#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
developer089e8852022-09-28 14:43:46 +0800800#define SYSCFG0_SGMII_MASK GENMASK(9, 7)
developerfd40db22021-04-29 10:08:25 +0800801#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
802#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
803#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
804#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
developer089e8852022-09-28 14:43:46 +0800805#define SYSCFG0_SGMII_GMAC3_V2 BIT(7)
developerfd40db22021-04-29 10:08:25 +0800806
807
808/* ethernet subsystem clock register */
809#define ETHSYS_CLKCFG0 0x2c
810#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
811#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
812#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
813#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
814
815/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800816#define ETHSYS_RSTCTRL 0x34
817#define RSTCTRL_FE BIT(6)
developer545abf02021-07-15 17:47:01 +0800818#define RSTCTRL_ETH BIT(23)
developer8051e042022-04-08 13:26:36 +0800819#if defined(CONFIG_MEDIATEK_NETSYS_V2)
820#define RSTCTRL_PPE0 BIT(30)
821#define RSTCTRL_PPE1 BIT(31)
developer37482a42022-12-26 13:31:13 +0800822#elif defined(CONFIG_MEDIATEK_NETSYS_V3)
823#define RSTCTRL_PPE0 BIT(29)
824#define RSTCTRL_PPE1 BIT(30)
825#define RSTCTRL_PPE2 BIT(31)
826#define RSTCTRL_WDMA0 BIT(24)
827#define RSTCTRL_WDMA1 BIT(25)
828#define RSTCTRL_WDMA2 BIT(26)
developera5eb8d62022-04-22 15:42:20 +0800829#else
developer8051e042022-04-08 13:26:36 +0800830#define RSTCTRL_PPE0 BIT(31)
developer37482a42022-12-26 13:31:13 +0800831#define RSTCTRL_PPE1 0
developer8051e042022-04-08 13:26:36 +0800832#endif
developer545abf02021-07-15 17:47:01 +0800833
834/* ethernet reset check idle register */
835#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
836
developer3f28d382023-03-07 16:06:30 +0800837/* ethernet dma channel agent map */
838#define ETHSYS_DMA_AG_MAP 0x408
839#define ETHSYS_DMA_AG_MAP_PDMA BIT(0)
840#define ETHSYS_DMA_AG_MAP_QDMA BIT(1)
841#define ETHSYS_DMA_AG_MAP_PPE BIT(2)
developerfd40db22021-04-29 10:08:25 +0800842
843/* SGMII subsystem config registers */
developerfd40db22021-04-29 10:08:25 +0800844#define SGMSYS_PCS_CONTROL_1 0x0
developer38afb1a2023-04-17 09:57:27 +0800845#define SGMII_BMSR GENMASK(31, 16)
developerfd40db22021-04-29 10:08:25 +0800846#define SGMII_AN_RESTART BIT(9)
847#define SGMII_ISOLATE BIT(10)
848#define SGMII_AN_ENABLE BIT(12)
849#define SGMII_LINK_STATYS BIT(18)
850#define SGMII_AN_ABILITY BIT(19)
851#define SGMII_AN_COMPLETE BIT(21)
852#define SGMII_PCS_FAULT BIT(23)
853#define SGMII_AN_EXPANSION_CLR BIT(30)
854
developer089e8852022-09-28 14:43:46 +0800855/* Register to set SGMII speed */
developer38afb1a2023-04-17 09:57:27 +0800856#define SGMSYS_PCS_ADVERTISE 0x08
857#define SGMII_ADVERTISE GENMASK(15, 0)
858#define SGMII_LPA GENMASK(31, 16)
859#define SGMII_LPA_SPEED_MASK GENMASK(11, 10)
860#define SGMII_LPA_SPEED_10 0
861#define SGMII_LPA_SPEED_100 1
862#define SGMII_LPA_SPEED_1000 2
863#define SGMII_LPA_DUPLEX BIT(12)
864#define SGMII_LPA_LINK BIT(15)
developer089e8852022-09-28 14:43:46 +0800865
developerfd40db22021-04-29 10:08:25 +0800866/* Register to programmable link timer, the unit in 2 * 8ns */
867#define SGMSYS_PCS_LINK_TIMER 0x18
868#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
869
870/* Register to control remote fault */
871#define SGMSYS_SGMII_MODE 0x20
developer38afb1a2023-04-17 09:57:27 +0800872#define SGMII_IF_MODE_SGMII BIT(0)
developerfd40db22021-04-29 10:08:25 +0800873#define SGMII_SPEED_DUPLEX_AN BIT(1)
developer089e8852022-09-28 14:43:46 +0800874#define SGMII_SPEED_MASK GENMASK(3, 2)
developerfd40db22021-04-29 10:08:25 +0800875#define SGMII_SPEED_10 0x0
876#define SGMII_SPEED_100 BIT(2)
877#define SGMII_SPEED_1000 BIT(3)
developer4e8a3fd2023-04-10 18:05:44 +0800878#define SGMII_DUPLEX_HALF BIT(4)
developerfd40db22021-04-29 10:08:25 +0800879#define SGMII_IF_MODE_BIT5 BIT(5)
880#define SGMII_REMOTE_FAULT_DIS BIT(8)
881#define SGMII_CODE_SYNC_SET_VAL BIT(9)
882#define SGMII_CODE_SYNC_SET_EN BIT(10)
883#define SGMII_SEND_AN_ERROR_EN BIT(11)
884#define SGMII_IF_MODE_MASK GENMASK(5, 1)
885
developer2b76a9d2022-09-20 14:59:45 +0800886/* Register to reset SGMII design */
887#define SGMII_RESERVED_0 0x34
888#define SGMII_SW_RESET BIT(0)
889
developerfd40db22021-04-29 10:08:25 +0800890/* Register to set SGMII speed, ANA RG_ Control Signals III*/
891#define SGMSYS_ANA_RG_CS3 0x2028
892#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
893#define RG_PHY_SPEED_1_25G 0x0
894#define RG_PHY_SPEED_3_125G BIT(2)
895
896/* Register to power up QPHY */
897#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
898#define SGMII_PHYA_PWD BIT(4)
899
developerf8ac94a2021-07-29 16:40:01 +0800900/* Register to QPHY wrapper control */
901#define SGMSYS_QPHY_WRAP_CTRL 0xec
902#define SGMII_PN_SWAP_MASK GENMASK(1, 0)
903#define SGMII_PN_SWAP_TX_RX (BIT(0) | BIT(1))
904
developer089e8852022-09-28 14:43:46 +0800905/* USXGMII subsystem config registers */
906/* Register to control speed */
907#define RG_PHY_TOP_SPEED_CTRL1 0x80C
developer95169b62023-05-12 17:58:58 +0800908#define USXGMII_RATE_UPDATE_MODE BIT(31)
909#define USXGMII_MAC_CK_GATED BIT(29)
910#define USXGMII_IF_FORCE_EN BIT(28)
911#define USXGMII_RATE_ADAPT_MODE GENMASK(10, 8)
912#define USXGMII_RATE_ADAPT_MODE_X1 0
913#define USXGMII_RATE_ADAPT_MODE_X2 1
914#define USXGMII_RATE_ADAPT_MODE_X4 2
915#define USXGMII_RATE_ADAPT_MODE_X10 3
916#define USXGMII_RATE_ADAPT_MODE_X100 4
917#define USXGMII_RATE_ADAPT_MODE_X5 5
918#define USXGMII_RATE_ADAPT_MODE_X50 6
919#define USXGMII_XFI_RX_MODE GENMASK(6, 4)
920#define USXGMII_XFI_RX_MODE_10G 0
921#define USXGMII_XFI_RX_MODE_5G 1
922#define USXGMII_XFI_TX_MODE GENMASK(2, 0)
923#define USXGMII_XFI_TX_MODE_10G 0
924#define USXGMII_XFI_TX_MODE_5G 1
developer089e8852022-09-28 14:43:46 +0800925
926/* Register to control PCS AN */
927#define RG_PCS_AN_CTRL0 0x810
developer4e8a3fd2023-04-10 18:05:44 +0800928#define USXGMII_AN_RESTART BIT(31)
developer95169b62023-05-12 17:58:58 +0800929#define USXGMII_AN_SYNC_CNT GENMASK(30, 11)
developer4e8a3fd2023-04-10 18:05:44 +0800930#define USXGMII_AN_ENABLE BIT(0)
931
developer95169b62023-05-12 17:58:58 +0800932#define RG_PCS_AN_CTRL2 0x818
933#define USXGMII_LINK_TIMER_IDLE_DETECT GENMASK(29, 20)
934#define USXGMII_LINK_TIMER_COMP_ACK_DETECT GENMASK(19, 10)
935#define USXGMII_LINK_TIMER_AN_RESTART GENMASK(9, 0)
936
937/* Register to read PCS AN status */
developer4e8a3fd2023-04-10 18:05:44 +0800938#define RG_PCS_AN_STS0 0x81C
939#define USXGMII_LPA_SPEED_MASK GENMASK(11, 9)
940#define USXGMII_LPA_SPEED_10 0
941#define USXGMII_LPA_SPEED_100 1
942#define USXGMII_LPA_SPEED_1000 2
943#define USXGMII_LPA_SPEED_10000 3
944#define USXGMII_LPA_SPEED_2500 4
945#define USXGMII_LPA_SPEED_5000 5
946#define USXGMII_LPA_DUPLEX BIT(12)
947#define USXGMII_LPA_LINK BIT(15)
948#define USXGMII_LPA_LATCH BIT(31)
developer089e8852022-09-28 14:43:46 +0800949
developer21260d02023-09-04 11:29:04 +0800950/* Register to read PCS Link status */
951#define RG_PCS_RX_STATUS0 0x904
952#define RG_PCS_RX_STATUS_UPDATE BIT(16)
953#define RG_PCS_RX_LINK_STATUS BIT(2)
954
developer089e8852022-09-28 14:43:46 +0800955/* Register to control USXGMII XFI PLL digital */
956#define XFI_PLL_DIG_GLB8 0x08
957#define RG_XFI_PLL_EN BIT(31)
958
959/* Register to control USXGMII XFI PLL analog */
960#define XFI_PLL_ANA_GLB8 0x108
961#define RG_XFI_PLL_ANA_SWWA 0x02283248
962
developerfd40db22021-04-29 10:08:25 +0800963/* Infrasys subsystem config registers */
964#define INFRA_MISC2 0x70c
965#define CO_QPHY_SEL BIT(0)
966#define GEPHY_MAC_SEL BIT(1)
967
developer024387a2022-12-07 22:18:27 +0800968/* Toprgu subsystem config registers */
969#define TOPRGU_SWSYSRST 0x18
970#define SWSYSRST_UNLOCK_KEY GENMASK(31, 24)
971#define SWSYSRST_XFI_PLL_GRST BIT(16)
972#define SWSYSRST_XFI_PEXPT1_GRST BIT(15)
973#define SWSYSRST_XFI_PEXPT0_GRST BIT(14)
developer6aa00162023-03-20 11:56:51 +0800974#define SWSYSRST_XFI1_GRST BIT(13)
975#define SWSYSRST_XFI0_GRST BIT(12)
developer024387a2022-12-07 22:18:27 +0800976#define SWSYSRST_SGMII1_GRST BIT(2)
977#define SWSYSRST_SGMII0_GRST BIT(1)
978#define TOPRGU_SWSYSRST_EN 0xFC
979
developer255bba22021-07-27 15:16:33 +0800980/* Top misc registers */
developer089e8852022-09-28 14:43:46 +0800981#define TOP_MISC_NETSYS_PCS_MUX 0x84
982#define NETSYS_PCS_MUX_MASK GENMASK(1, 0)
983#define MUX_G2_USXGMII_SEL BIT(1)
984#define MUX_HSGMII1_G1_SEL BIT(0)
developer255bba22021-07-27 15:16:33 +0800985#define USB_PHY_SWITCH_REG 0x218
986#define QPHY_SEL_MASK GENMASK(1, 0)
developerf1816a92021-11-15 12:18:02 +0800987#define SGMII_QPHY_SEL 0x2
developer255bba22021-07-27 15:16:33 +0800988
developerfd40db22021-04-29 10:08:25 +0800989/*MDIO control*/
990#define MII_MMD_ACC_CTL_REG 0x0d
991#define MII_MMD_ADDR_DATA_REG 0x0e
992#define MMD_OP_MODE_DATA BIT(14)
993
994/* MT7628/88 specific stuff */
995#define MT7628_PDMA_OFFSET 0x0800
996#define MT7628_SDM_OFFSET 0x0c00
997
998#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
999#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
1000#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
1001#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
1002#define MT7628_PST_DTX_IDX0 BIT(0)
1003
1004#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
1005#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
1006
1007struct mtk_rx_dma {
1008 unsigned int rxd1;
1009 unsigned int rxd2;
1010 unsigned int rxd3;
1011 unsigned int rxd4;
developere9356982022-07-04 09:03:20 +08001012} __packed __aligned(4);
1013
1014struct mtk_rx_dma_v2 {
1015 unsigned int rxd1;
1016 unsigned int rxd2;
1017 unsigned int rxd3;
1018 unsigned int rxd4;
developerfd40db22021-04-29 10:08:25 +08001019 unsigned int rxd5;
1020 unsigned int rxd6;
1021 unsigned int rxd7;
1022 unsigned int rxd8;
developerfd40db22021-04-29 10:08:25 +08001023} __packed __aligned(4);
1024
1025struct mtk_tx_dma {
1026 unsigned int txd1;
1027 unsigned int txd2;
1028 unsigned int txd3;
1029 unsigned int txd4;
developere9356982022-07-04 09:03:20 +08001030} __packed __aligned(4);
1031
1032struct mtk_tx_dma_v2 {
1033 unsigned int txd1;
1034 unsigned int txd2;
1035 unsigned int txd3;
1036 unsigned int txd4;
developerfd40db22021-04-29 10:08:25 +08001037 unsigned int txd5;
1038 unsigned int txd6;
1039 unsigned int txd7;
1040 unsigned int txd8;
developerfd40db22021-04-29 10:08:25 +08001041} __packed __aligned(4);
1042
1043struct mtk_eth;
1044struct mtk_mac;
developerb6c36bf2023-09-07 12:05:01 +08001045struct mtk_mux;
developerfd40db22021-04-29 10:08:25 +08001046
1047/* struct mtk_hw_stats - the structure that holds the traffic statistics.
1048 * @stats_lock: make sure that stats operations are atomic
1049 * @reg_offset: the status register offset of the SoC
1050 * @syncp: the refcount
1051 *
1052 * All of the supported SoCs have hardware counters for traffic statistics.
1053 * Whenever the status IRQ triggers we can read the latest stats from these
1054 * counters and store them in this struct.
1055 */
1056struct mtk_hw_stats {
1057 u64 tx_bytes;
1058 u64 tx_packets;
1059 u64 tx_skip;
1060 u64 tx_collisions;
1061 u64 rx_bytes;
1062 u64 rx_packets;
1063 u64 rx_overflow;
1064 u64 rx_fcs_errors;
1065 u64 rx_short_errors;
1066 u64 rx_long_errors;
1067 u64 rx_checksum_errors;
1068 u64 rx_flow_control_packets;
1069
1070 spinlock_t stats_lock;
1071 u32 reg_offset;
1072 struct u64_stats_sync syncp;
1073};
1074
1075enum mtk_tx_flags {
1076 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
1077 * track how memory was allocated so that it can be freed properly.
1078 */
1079 MTK_TX_FLAGS_SINGLE0 = 0x01,
1080 MTK_TX_FLAGS_PAGE0 = 0x02,
1081
1082 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
1083 * SKB out instead of looking up through hardware TX descriptor.
1084 */
1085 MTK_TX_FLAGS_FPORT0 = 0x04,
1086 MTK_TX_FLAGS_FPORT1 = 0x08,
developer089e8852022-09-28 14:43:46 +08001087 MTK_TX_FLAGS_FPORT2 = 0x10,
developerfd40db22021-04-29 10:08:25 +08001088};
1089
1090/* This enum allows us to identify how the clock is defined on the array of the
1091 * clock in the order
1092 */
1093enum mtk_clks_map {
1094 MTK_CLK_ETHIF,
1095 MTK_CLK_SGMIITOP,
1096 MTK_CLK_ESW,
1097 MTK_CLK_GP0,
1098 MTK_CLK_GP1,
1099 MTK_CLK_GP2,
developer1bbcf512022-11-18 16:09:33 +08001100 MTK_CLK_GP3,
1101 MTK_CLK_XGP1,
1102 MTK_CLK_XGP2,
1103 MTK_CLK_XGP3,
1104 MTK_CLK_CRYPTO,
developerfd40db22021-04-29 10:08:25 +08001105 MTK_CLK_FE,
1106 MTK_CLK_TRGPLL,
1107 MTK_CLK_SGMII_TX_250M,
1108 MTK_CLK_SGMII_RX_250M,
1109 MTK_CLK_SGMII_CDR_REF,
1110 MTK_CLK_SGMII_CDR_FB,
1111 MTK_CLK_SGMII2_TX_250M,
1112 MTK_CLK_SGMII2_RX_250M,
1113 MTK_CLK_SGMII2_CDR_REF,
1114 MTK_CLK_SGMII2_CDR_FB,
1115 MTK_CLK_SGMII_CK,
1116 MTK_CLK_ETH2PLL,
1117 MTK_CLK_WOCPU0,
1118 MTK_CLK_WOCPU1,
developer5cfc67a2022-12-29 19:06:51 +08001119 MTK_CLK_ETHWARP_WOCPU2,
1120 MTK_CLK_ETHWARP_WOCPU1,
1121 MTK_CLK_ETHWARP_WOCPU0,
1122 MTK_CLK_TOP_USXGMII_SBUS_0_SEL,
1123 MTK_CLK_TOP_USXGMII_SBUS_1_SEL,
1124 MTK_CLK_TOP_SGM_0_SEL,
1125 MTK_CLK_TOP_SGM_1_SEL,
1126 MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL,
1127 MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL,
1128 MTK_CLK_TOP_ETH_GMII_SEL,
1129 MTK_CLK_TOP_ETH_REFCK_50M_SEL,
1130 MTK_CLK_TOP_ETH_SYS_200M_SEL,
1131 MTK_CLK_TOP_ETH_SYS_SEL,
1132 MTK_CLK_TOP_ETH_XGMII_SEL,
1133 MTK_CLK_TOP_ETH_MII_SEL,
1134 MTK_CLK_TOP_NETSYS_SEL,
1135 MTK_CLK_TOP_NETSYS_500M_SEL,
1136 MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
1137 MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
1138 MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
1139 MTK_CLK_TOP_NETSYS_WARP_SEL,
developerfd40db22021-04-29 10:08:25 +08001140 MTK_CLK_MAX
1141};
1142
1143#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1144 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1145 BIT(MTK_CLK_TRGPLL))
1146#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1147 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1148 BIT(MTK_CLK_GP2) | \
1149 BIT(MTK_CLK_SGMII_TX_250M) | \
1150 BIT(MTK_CLK_SGMII_RX_250M) | \
1151 BIT(MTK_CLK_SGMII_CDR_REF) | \
1152 BIT(MTK_CLK_SGMII_CDR_FB) | \
1153 BIT(MTK_CLK_SGMII_CK) | \
1154 BIT(MTK_CLK_ETH2PLL))
1155#define MT7621_CLKS_BITMAP (0)
1156#define MT7628_CLKS_BITMAP (0)
1157#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1158 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1159 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
1160 BIT(MTK_CLK_SGMII_TX_250M) | \
1161 BIT(MTK_CLK_SGMII_RX_250M) | \
1162 BIT(MTK_CLK_SGMII_CDR_REF) | \
1163 BIT(MTK_CLK_SGMII_CDR_FB) | \
1164 BIT(MTK_CLK_SGMII2_TX_250M) | \
1165 BIT(MTK_CLK_SGMII2_RX_250M) | \
1166 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1167 BIT(MTK_CLK_SGMII2_CDR_FB) | \
1168 BIT(MTK_CLK_SGMII_CK) | \
1169 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
1170
1171#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1172 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1173 BIT(MTK_CLK_SGMII_TX_250M) | \
1174 BIT(MTK_CLK_SGMII_RX_250M) | \
1175 BIT(MTK_CLK_SGMII_CDR_REF) | \
1176 BIT(MTK_CLK_SGMII_CDR_FB) | \
1177 BIT(MTK_CLK_SGMII2_TX_250M) | \
1178 BIT(MTK_CLK_SGMII2_RX_250M) | \
1179 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1180 BIT(MTK_CLK_SGMII2_CDR_FB))
1181
developer255bba22021-07-27 15:16:33 +08001182
developer9e9fb4c2021-11-30 17:33:04 +08001183#define MT7981_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1184 BIT(MTK_CLK_WOCPU0) | \
1185 BIT(MTK_CLK_SGMII_TX_250M) | \
1186 BIT(MTK_CLK_SGMII_RX_250M) | \
1187 BIT(MTK_CLK_SGMII_CDR_REF) | \
1188 BIT(MTK_CLK_SGMII_CDR_FB) | \
1189 BIT(MTK_CLK_SGMII2_TX_250M) | \
1190 BIT(MTK_CLK_SGMII2_RX_250M) | \
1191 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1192 BIT(MTK_CLK_SGMII2_CDR_FB))
developer089e8852022-09-28 14:43:46 +08001193
developer1bbcf512022-11-18 16:09:33 +08001194#define MT7988_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_ESW) | \
1195 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1196 BIT(MTK_CLK_GP3) | BIT(MTK_CLK_XGP1) | \
1197 BIT(MTK_CLK_XGP2) | BIT(MTK_CLK_XGP3) | \
1198 BIT(MTK_CLK_CRYPTO) | \
developer089e8852022-09-28 14:43:46 +08001199 BIT(MTK_CLK_SGMII_TX_250M) | \
1200 BIT(MTK_CLK_SGMII_RX_250M) | \
developer089e8852022-09-28 14:43:46 +08001201 BIT(MTK_CLK_SGMII2_TX_250M) | \
1202 BIT(MTK_CLK_SGMII2_RX_250M) | \
developer5cfc67a2022-12-29 19:06:51 +08001203 BIT(MTK_CLK_ETHWARP_WOCPU2) | \
1204 BIT(MTK_CLK_ETHWARP_WOCPU1) | \
1205 BIT(MTK_CLK_ETHWARP_WOCPU0) | \
1206 BIT(MTK_CLK_TOP_USXGMII_SBUS_0_SEL) | \
1207 BIT(MTK_CLK_TOP_USXGMII_SBUS_1_SEL) | \
1208 BIT(MTK_CLK_TOP_SGM_0_SEL) | \
1209 BIT(MTK_CLK_TOP_SGM_1_SEL) | \
1210 BIT(MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL) | \
1211 BIT(MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL) | \
1212 BIT(MTK_CLK_TOP_ETH_GMII_SEL) | \
1213 BIT(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
1214 BIT(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
1215 BIT(MTK_CLK_TOP_ETH_SYS_SEL) | \
1216 BIT(MTK_CLK_TOP_ETH_XGMII_SEL) | \
1217 BIT(MTK_CLK_TOP_ETH_MII_SEL) | \
1218 BIT(MTK_CLK_TOP_NETSYS_SEL) | \
1219 BIT(MTK_CLK_TOP_NETSYS_500M_SEL) | \
1220 BIT(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
1221 BIT(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
1222 BIT(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
1223 BIT(MTK_CLK_TOP_NETSYS_WARP_SEL))
developer089e8852022-09-28 14:43:46 +08001224
developerfd40db22021-04-29 10:08:25 +08001225enum mtk_dev_state {
1226 MTK_HW_INIT,
1227 MTK_RESETTING
1228};
1229
developer089e8852022-09-28 14:43:46 +08001230/* PSE Port Definition */
1231enum mtk_pse_port {
1232 PSE_ADMA_PORT = 0,
1233 PSE_GDM1_PORT,
1234 PSE_GDM2_PORT,
1235 PSE_PPE0_PORT,
1236 PSE_PPE1_PORT,
1237 PSE_QDMA_TX_PORT,
1238 PSE_QDMA_RX_PORT,
1239 PSE_DROP_PORT,
1240 PSE_WDMA0_PORT,
1241 PSE_WDMA1_PORT,
1242 PSE_TDMA_PORT,
1243 PSE_NONE_PORT,
1244 PSE_PPE2_PORT,
1245 PSE_WDMA2_PORT,
1246 PSE_EIP197_PORT,
1247 PSE_GDM3_PORT,
1248 PSE_PORT_MAX
1249};
1250
1251/* GMAC Identifier */
1252enum mtk_gmac_id {
1253 MTK_GMAC1_ID = 0,
1254 MTK_GMAC2_ID,
1255 MTK_GMAC3_ID,
1256 MTK_GMAC_ID_MAX
1257};
1258
1259/* GDM Type */
1260enum mtk_gdm_type {
1261 MTK_GDM_TYPE = 0,
1262 MTK_XGDM_TYPE,
1263 MTK_GDM_TYPE_MAX
1264};
1265
developer0fef5222023-04-26 14:48:31 +08001266enum mtk_hw_id {
1267 MTK_HWID_V1 = 0,
1268 MTK_HWID_V2,
1269 MTK_HWID_MAX
1270};
1271
developer30e13e72022-11-03 10:21:24 +08001272static inline const char *gdm_type(int type)
1273{
1274 switch (type) {
1275 case MTK_GDM_TYPE:
1276 return "gdm";
1277 case MTK_XGDM_TYPE:
1278 return "xgdm";
1279 default:
1280 return "unkown";
1281 }
1282}
1283
developerfd40db22021-04-29 10:08:25 +08001284/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
1285 * by the TX descriptor s
1286 * @skb: The SKB pointer of the packet being sent
1287 * @dma_addr0: The base addr of the first segment
1288 * @dma_len0: The length of the first segment
1289 * @dma_addr1: The base addr of the second segment
1290 * @dma_len1: The length of the second segment
1291 */
1292struct mtk_tx_buf {
1293 struct sk_buff *skb;
1294 u32 flags;
1295 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
1296 DEFINE_DMA_UNMAP_LEN(dma_len0);
1297 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
1298 DEFINE_DMA_UNMAP_LEN(dma_len1);
1299};
1300
1301/* struct mtk_tx_ring - This struct holds info describing a TX ring
1302 * @dma: The descriptor ring
1303 * @buf: The memory pointed at by the ring
1304 * @phys: The physical addr of tx_buf
1305 * @next_free: Pointer to the next free descriptor
1306 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +08001307 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +08001308 * @thresh: The threshold of minimum amount of free descriptors
1309 * @free_count: QDMA uses a linked list. Track how many free descriptors
1310 * are present
1311 */
1312struct mtk_tx_ring {
developere9356982022-07-04 09:03:20 +08001313 void *dma;
developerfd40db22021-04-29 10:08:25 +08001314 struct mtk_tx_buf *buf;
1315 dma_addr_t phys;
developere9356982022-07-04 09:03:20 +08001316 void *next_free;
1317 void *last_free;
developerc4671b22021-05-28 13:16:42 +08001318 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001319 u16 thresh;
1320 atomic_t free_count;
1321 int dma_size;
developere9356982022-07-04 09:03:20 +08001322 void *dma_pdma; /* For MT7628/88 PDMA handling */
developerfd40db22021-04-29 10:08:25 +08001323 dma_addr_t phys_pdma;
1324 int cpu_idx;
1325};
1326
1327/* PDMA rx ring mode */
1328enum mtk_rx_flags {
1329 MTK_RX_FLAGS_NORMAL = 0,
1330 MTK_RX_FLAGS_HWLRO,
1331 MTK_RX_FLAGS_QDMA,
1332};
1333
1334/* struct mtk_rx_ring - This struct holds info describing a RX ring
1335 * @dma: The descriptor ring
1336 * @data: The memory pointed at by the ring
1337 * @phys: The physical addr of rx_buf
1338 * @frag_size: How big can each fragment be
1339 * @buf_size: The size of each packet buffer
1340 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +08001341 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +08001342 */
1343struct mtk_rx_ring {
developere9356982022-07-04 09:03:20 +08001344 void *dma;
developerfd40db22021-04-29 10:08:25 +08001345 u8 **data;
1346 dma_addr_t phys;
1347 u16 frag_size;
1348 u16 buf_size;
1349 u16 dma_size;
1350 bool calc_idx_update;
1351 u16 calc_idx;
1352 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +08001353 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +08001354};
1355
developerea49c302023-06-27 16:06:41 +08001356/* struct mtk_rss_params - This is the structure holding parameters
1357 for the RSS ring
1358 * @hash_key The element is used to record the
1359 secret key for the RSS ring
1360 * indirection_table The element is used to record the
1361 indirection table for the RSS ring
1362 */
1363struct mtk_rss_params {
1364 u32 hash_key[MTK_RSS_HASH_KEYSIZE / sizeof(u32)];
1365 u8 indirection_table[MTK_RSS_MAX_INDIRECTION_TABLE];
1366};
1367
developer18f46a82021-07-20 21:08:21 +08001368/* struct mtk_napi - This is the structure holding NAPI-related information,
1369 * and a mtk_napi struct is binding to one interrupt group
1370 * @napi: The NAPI struct
1371 * @rx_ring: Pointer to the memory holding info about the RX ring
1372 * @irq_grp_idx: The index indicates which interrupt group that this
1373 * mtk_napi is binding to
1374 */
1375struct mtk_napi {
1376 struct napi_struct napi;
1377 struct mtk_eth *eth;
1378 struct mtk_rx_ring *rx_ring;
1379 u32 irq_grp_no;
1380};
1381
developerfd40db22021-04-29 10:08:25 +08001382enum mkt_eth_capabilities {
1383 MTK_RGMII_BIT = 0,
1384 MTK_TRGMII_BIT,
1385 MTK_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001386 MTK_XGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001387 MTK_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001388 MTK_ESW_BIT,
1389 MTK_GEPHY_BIT,
1390 MTK_MUX_BIT,
1391 MTK_INFRA_BIT,
1392 MTK_SHARED_SGMII_BIT,
1393 MTK_HWLRO_BIT,
developer18f46a82021-07-20 21:08:21 +08001394 MTK_RSS_BIT,
developerfd40db22021-04-29 10:08:25 +08001395 MTK_SHARED_INT_BIT,
1396 MTK_TRGMII_MT7621_CLK_BIT,
1397 MTK_QDMA_BIT,
developer089e8852022-09-28 14:43:46 +08001398 MTK_NETSYS_V1_BIT,
developera2bdbd52021-05-31 19:10:17 +08001399 MTK_NETSYS_V2_BIT,
developer8ecd51b2023-03-13 11:28:28 +08001400 MTK_NETSYS_RX_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001401 MTK_NETSYS_V3_BIT,
developerfd40db22021-04-29 10:08:25 +08001402 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +08001403 MTK_RSTCTRL_PPE1_BIT,
developer37482a42022-12-26 13:31:13 +08001404 MTK_RSTCTRL_PPE2_BIT,
developer255bba22021-07-27 15:16:33 +08001405 MTK_U3_COPHY_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001406 MTK_8GB_ADDRESSING_BIT,
developerfd40db22021-04-29 10:08:25 +08001407
1408 /* MUX BITS*/
1409 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
1410 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
1411 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
developer30e13e72022-11-03 10:21:24 +08001412 MTK_ETH_MUX_GMAC2_TO_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001413 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
1414 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001415 MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT,
1416 MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001417
1418 /* PATH BITS */
1419 MTK_ETH_PATH_GMAC1_RGMII_BIT,
1420 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1421 MTK_ETH_PATH_GMAC1_SGMII_BIT,
1422 MTK_ETH_PATH_GMAC2_RGMII_BIT,
1423 MTK_ETH_PATH_GMAC2_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001424 MTK_ETH_PATH_GMAC2_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001425 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
developer089e8852022-09-28 14:43:46 +08001426 MTK_ETH_PATH_GMAC3_SGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001427 MTK_ETH_PATH_GDM1_ESW_BIT,
developer089e8852022-09-28 14:43:46 +08001428 MTK_ETH_PATH_GMAC1_USXGMII_BIT,
1429 MTK_ETH_PATH_GMAC2_USXGMII_BIT,
1430 MTK_ETH_PATH_GMAC3_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001431};
1432
1433/* Supported hardware group on SoCs */
developer425b23a2022-10-12 16:00:41 +08001434#define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
1435#define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
1436#define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001437#define MTK_XGMII BIT_ULL(MTK_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001438#define MTK_USXGMII BIT_ULL(MTK_USXGMII_BIT)
1439#define MTK_ESW BIT_ULL(MTK_ESW_BIT)
1440#define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
1441#define MTK_MUX BIT_ULL(MTK_MUX_BIT)
1442#define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
1443#define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
1444#define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
1445#define MTK_RSS BIT_ULL(MTK_RSS_BIT)
1446#define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
1447#define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1448#define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
1449#define MTK_NETSYS_V1 BIT_ULL(MTK_NETSYS_V1_BIT)
1450#define MTK_NETSYS_V2 BIT_ULL(MTK_NETSYS_V2_BIT)
developer8ecd51b2023-03-13 11:28:28 +08001451#define MTK_NETSYS_RX_V2 BIT(MTK_NETSYS_RX_V2_BIT)
developer425b23a2022-10-12 16:00:41 +08001452#define MTK_NETSYS_V3 BIT_ULL(MTK_NETSYS_V3_BIT)
1453#define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
1454#define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
developer37482a42022-12-26 13:31:13 +08001455#define MTK_RSTCTRL_PPE2 BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
developer425b23a2022-10-12 16:00:41 +08001456#define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
1457#define MTK_8GB_ADDRESSING BIT_ULL(MTK_8GB_ADDRESSING_BIT)
developerfd40db22021-04-29 10:08:25 +08001458
1459#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
developer425b23a2022-10-12 16:00:41 +08001460 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
developerfd40db22021-04-29 10:08:25 +08001461#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
developer425b23a2022-10-12 16:00:41 +08001462 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001463#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
developer425b23a2022-10-12 16:00:41 +08001464 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
developer30e13e72022-11-03 10:21:24 +08001465#define MTK_ETH_MUX_GMAC2_TO_XGMII \
1466 BIT_ULL(MTK_ETH_MUX_GMAC2_TO_XGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001467#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
developer425b23a2022-10-12 16:00:41 +08001468 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001469#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001470 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001471#define MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001472 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001473#define MTK_ETH_MUX_GMAC123_TO_USXGMII \
developer425b23a2022-10-12 16:00:41 +08001474 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001475
1476/* Supported path present on SoCs */
developer425b23a2022-10-12 16:00:41 +08001477#define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1478#define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1479#define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1480#define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1481#define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001482#define MTK_ETH_PATH_GMAC2_XGMII BIT_ULL(MTK_ETH_PATH_GMAC2_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001483#define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1484#define MTK_ETH_PATH_GMAC3_SGMII BIT_ULL(MTK_ETH_PATH_GMAC3_SGMII_BIT)
1485#define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1486#define MTK_ETH_PATH_GMAC1_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC1_USXGMII_BIT)
1487#define MTK_ETH_PATH_GMAC2_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC2_USXGMII_BIT)
1488#define MTK_ETH_PATH_GMAC3_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC3_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001489
1490#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1491#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1492#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1493#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1494#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
developer30e13e72022-11-03 10:21:24 +08001495#define MTK_GMAC2_XGMII (MTK_ETH_PATH_GMAC2_XGMII | MTK_XGMII)
developerfd40db22021-04-29 10:08:25 +08001496#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
developer089e8852022-09-28 14:43:46 +08001497#define MTK_GMAC3_SGMII (MTK_ETH_PATH_GMAC3_SGMII | MTK_SGMII)
developerfd40db22021-04-29 10:08:25 +08001498#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
developer089e8852022-09-28 14:43:46 +08001499#define MTK_GMAC1_USXGMII (MTK_ETH_PATH_GMAC1_USXGMII | MTK_USXGMII)
1500#define MTK_GMAC2_USXGMII (MTK_ETH_PATH_GMAC2_USXGMII | MTK_USXGMII)
1501#define MTK_GMAC3_USXGMII (MTK_ETH_PATH_GMAC3_USXGMII | MTK_USXGMII)
developerfd40db22021-04-29 10:08:25 +08001502
1503/* MUXes present on SoCs */
1504/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1505#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1506
1507/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1508#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1509 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1510
1511/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1512#define MTK_MUX_U3_GMAC2_TO_QPHY \
1513 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1514
1515/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1516#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1517 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1518 MTK_SHARED_SGMII)
1519
developer30e13e72022-11-03 10:21:24 +08001520/* 2: GMAC2 -> XGMII */
1521#define MTK_MUX_GMAC2_TO_XGMII \
1522 (MTK_ETH_MUX_GMAC2_TO_XGMII | MTK_MUX | MTK_INFRA)
1523
developerfd40db22021-04-29 10:08:25 +08001524/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1525#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1526 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1527
developer089e8852022-09-28 14:43:46 +08001528#define MTK_MUX_GMAC123_TO_GEPHY_SGMII \
1529 (MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII | MTK_MUX)
1530
1531#define MTK_MUX_GMAC123_TO_USXGMII \
1532 (MTK_ETH_MUX_GMAC123_TO_USXGMII | MTK_MUX | MTK_INFRA)
1533
developerfd40db22021-04-29 10:08:25 +08001534#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1535
1536#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1537 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
developer089e8852022-09-28 14:43:46 +08001538 MTK_TRGMII_MT7621_CLK | MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001539
1540#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1541 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
developer089e8852022-09-28 14:43:46 +08001542 MTK_MUX_GDM1_TO_GMAC1_ESW | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001543 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1544
1545#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
developer089e8852022-09-28 14:43:46 +08001546 MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001547
developer089e8852022-09-28 14:43:46 +08001548#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628 | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001549
1550#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1551 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1552 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
developer089e8852022-09-28 14:43:46 +08001553 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001554 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1555
developerfd40db22021-04-29 10:08:25 +08001556#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1557 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer933f09b2023-09-12 11:13:01 +08001558 MTK_NETSYS_V2 | MTK_RSS)
developerfd40db22021-04-29 10:08:25 +08001559
developer255bba22021-07-27 15:16:33 +08001560#define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1561 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1562 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
developer933f09b2023-09-12 11:13:01 +08001563 MTK_NETSYS_V2 | MTK_RSS)
developer255bba22021-07-27 15:16:33 +08001564
developer089e8852022-09-28 14:43:46 +08001565#define MT7988_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC3_SGMII | \
1566 MTK_MUX_GMAC123_TO_GEPHY_SGMII | MTK_QDMA | \
developer37482a42022-12-26 13:31:13 +08001567 MTK_NETSYS_V3 | MTK_RSTCTRL_PPE1 | MTK_RSTCTRL_PPE2 | \
developer089e8852022-09-28 14:43:46 +08001568 MTK_GMAC1_USXGMII | MTK_GMAC2_USXGMII | \
developer30e13e72022-11-03 10:21:24 +08001569 MTK_GMAC3_USXGMII | MTK_MUX_GMAC123_TO_USXGMII | \
developer8ecd51b2023-03-13 11:28:28 +08001570 MTK_GMAC2_XGMII | MTK_MUX_GMAC2_TO_XGMII | MTK_RSS | \
developerd0e67bd2023-06-14 11:34:36 +08001571 MTK_NETSYS_RX_V2 | MTK_8GB_ADDRESSING)
developer089e8852022-09-28 14:43:46 +08001572
developere9356982022-07-04 09:03:20 +08001573struct mtk_tx_dma_desc_info {
1574 dma_addr_t addr;
1575 u32 size;
1576 u16 vlan_tci;
1577 u16 qid;
1578 u8 gso:1;
1579 u8 csum:1;
1580 u8 vlan:1;
1581 u8 first:1;
1582 u8 last:1;
1583};
1584
developer68ce74f2023-01-03 16:11:57 +08001585struct mtk_reg_map {
1586 u32 tx_irq_mask;
1587 u32 tx_irq_status;
1588 struct {
1589 u32 rx_ptr; /* rx base pointer */
1590 u32 rx_cnt_cfg; /* rx max count configuration */
1591 u32 pcrx_ptr; /* rx cpu pointer */
1592 u32 glo_cfg; /* global configuration */
1593 u32 rst_idx; /* reset index */
1594 u32 delay_irq; /* delay interrupt */
1595 u32 irq_status; /* interrupt status */
1596 u32 irq_mask; /* interrupt mask */
1597 u32 int_grp; /* interrupt group1 */
1598 u32 int_grp2; /* interrupt group2 */
1599 } pdma;
1600 struct {
1601 u32 qtx_cfg; /* tx queue configuration */
1602 u32 qtx_sch; /* tx queue scheduler configuration */
1603 u32 rx_ptr; /* rx base pointer */
1604 u32 rx_cnt_cfg; /* rx max count configuration */
1605 u32 qcrx_ptr; /* rx cpu pointer */
1606 u32 glo_cfg; /* global configuration */
1607 u32 rst_idx; /* reset index */
1608 u32 delay_irq; /* delay interrupt */
1609 u32 fc_th; /* flow control */
1610 u32 int_grp; /* interrupt group1 */
1611 u32 int_grp2; /* interrupt group2 */
1612 u32 hred2; /* interrupt mask */
1613 u32 ctx_ptr; /* tx acquire cpu pointer */
1614 u32 dtx_ptr; /* tx acquire dma pointer */
1615 u32 crx_ptr; /* tx release cpu pointer */
1616 u32 drx_ptr; /* tx release dma pointer */
1617 u32 fq_head; /* fq head pointer */
1618 u32 fq_tail; /* fq tail pointer */
1619 u32 fq_count; /* fq free page count */
1620 u32 fq_blen; /* fq free page buffer length */
1621 u32 tx_sch_rate; /* tx scheduler rate control
1622 registers */
1623 } qdma;
1624 u32 gdm1_cnt;
1625 u32 gdma_to_ppe0;
1626 u32 ppe_base[3];
1627 u32 wdma_base[3];
1628};
1629
developerfd40db22021-04-29 10:08:25 +08001630/* struct mtk_eth_data - This is the structure holding all differences
1631 * among various plaforms
developer68ce74f2023-01-03 16:11:57 +08001632 * @reg_map Soc register map.
1633 * @ana_rgc3: The offset for register ANA_RGC3 related to
developerfd40db22021-04-29 10:08:25 +08001634 * sgmiisys syscon
1635 * @caps Flags shown the extra capability for the SoC
1636 * @hw_features Flags shown HW features
1637 * @required_clks Flags shown the bitmap for required clocks on
1638 * the target SoC
1639 * @required_pctl A bool value to show whether the SoC requires
1640 * the extra setup for those pins used by GMAC.
developere9356982022-07-04 09:03:20 +08001641 * @txd_size Tx DMA descriptor size.
1642 * @rxd_size Rx DMA descriptor size.
developer68ce74f2023-01-03 16:11:57 +08001643 * @rx_dma_l4_valid Rx DMA valid register mask.
developere9356982022-07-04 09:03:20 +08001644 * @dma_max_len Max DMA tx/rx buffer length.
1645 * @dma_len_offset Tx/Rx DMA length field offset.
developerfd40db22021-04-29 10:08:25 +08001646 */
1647struct mtk_soc_data {
developer68ce74f2023-01-03 16:11:57 +08001648 const struct mtk_reg_map *reg_map;
1649 u32 ana_rgc3;
developere3d0de22023-05-30 17:45:00 +08001650 u32 rss_num;
developer089e8852022-09-28 14:43:46 +08001651 u64 caps;
developer5cfc67a2022-12-29 19:06:51 +08001652 u64 required_clks;
developerfd40db22021-04-29 10:08:25 +08001653 bool required_pctl;
1654 netdev_features_t hw_features;
1655 bool has_sram;
developere9356982022-07-04 09:03:20 +08001656 struct {
1657 u32 txd_size;
1658 u32 rxd_size;
developer68ce74f2023-01-03 16:11:57 +08001659 u32 rx_dma_l4_valid;
developere9356982022-07-04 09:03:20 +08001660 u32 dma_max_len;
1661 u32 dma_len_offset;
1662 } txrx;
developerfd40db22021-04-29 10:08:25 +08001663};
1664
developer089e8852022-09-28 14:43:46 +08001665/* currently no SoC has more than 3 macs */
1666#if defined(CONFIG_MEDIATEK_NETSYS_V3)
1667#define MTK_MAX_DEVS 3
1668#else
1669#define MTK_MAX_DEVS 2
1670#endif
developerfd40db22021-04-29 10:08:25 +08001671
1672#define MTK_SGMII_PHYSPEED_AN BIT(31)
1673#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1674#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1675#define MTK_SGMII_PHYSPEED_2500 BIT(1)
developer089e8852022-09-28 14:43:46 +08001676#define MTK_SGMII_PHYSPEED_5000 BIT(2)
1677#define MTK_SGMII_PHYSPEED_10000 BIT(3)
developerf8ac94a2021-07-29 16:40:01 +08001678#define MTK_SGMII_PN_SWAP BIT(16)
developerfd40db22021-04-29 10:08:25 +08001679#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1680
developer4e8a3fd2023-04-10 18:05:44 +08001681/* struct mtk_sgmii_pcs - This structure holds each sgmii regmap and associated
1682 * data
1683 * @regmap: The register map pointing at the range used to setup
1684 * SGMII modes
1685 * @regmap_pextp: The register map pointing at the range used to setup
1686 * PHYA
1687 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1688 * @id: The element is used to record the index of PCS
1689 * @pcs: Phylink PCS structure
developerfd40db22021-04-29 10:08:25 +08001690 */
developer4e8a3fd2023-04-10 18:05:44 +08001691struct mtk_sgmii_pcs {
1692 struct mtk_eth *eth;
1693 struct regmap *regmap;
1694 struct regmap *regmap_pextp;
1695 phy_interface_t interface;
1696 u32 flags;
1697 u32 ana_rgc3;
1698 u8 id;
1699 struct phylink_pcs pcs;
1700};
developerfd40db22021-04-29 10:08:25 +08001701
developer4e8a3fd2023-04-10 18:05:44 +08001702/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
1703 * characteristics
1704 * @pll: The register map pointing at the range used to setup
1705 * PLL
1706 * @pcs Array of individual PCS structures
1707 */
1708struct mtk_sgmii {
1709 struct mtk_sgmii_pcs pcs[MTK_MAX_DEVS];
1710 struct regmap *pll;
developerfd40db22021-04-29 10:08:25 +08001711};
1712
developer4e8a3fd2023-04-10 18:05:44 +08001713/* struct mtk_usxgmii_pcs - This structure holds each usxgmii regmap and
1714 * associated data
1715 * @regmap: The register map pointing at the range used to setup
1716 * USXGMII modes
1717 * @regmap_pextp: The register map pointing at the range used to setup
1718 * PHYA
1719 * @id: The element is used to record the index of PCS
1720 * @pcs: Phylink PCS structure
1721 */
1722struct mtk_usxgmii_pcs {
1723 struct mtk_eth *eth;
1724 struct regmap *regmap;
1725 struct regmap *regmap_pextp;
developer21260d02023-09-04 11:29:04 +08001726 struct delayed_work link_poll;
developer4e8a3fd2023-04-10 18:05:44 +08001727 phy_interface_t interface;
developer21260d02023-09-04 11:29:04 +08001728 unsigned int mode;
developer4e8a3fd2023-04-10 18:05:44 +08001729 u8 id;
1730 struct phylink_pcs pcs;
1731};
1732
1733/* struct mtk_usxgmii - This is the structure holding usxgmii regmap and its
1734 * characteristics
1735 * @pll: The register map pointing at the range used to setup
1736 * PLL
1737 * @pcs Array of individual PCS structures
1738 */
1739struct mtk_usxgmii {
1740 struct mtk_usxgmii_pcs pcs[MTK_MAX_DEVS];
1741 struct regmap *pll;
1742};
developer8051e042022-04-08 13:26:36 +08001743
1744/* struct mtk_reset_event - This is the structure holding statistics counters
1745 * for reset events
1746 * @count: The counter is used to record the number of events
1747 */
1748struct mtk_reset_event {
1749 u32 count[32];
1750};
1751
developera2613e62022-07-01 18:29:37 +08001752/* struct mtk_phylink_priv - This is the structure holding private data for phylink
1753 * @desc: Pointer to the memory holding info about the phylink gpio
1754 * @id: The element is used to record the phy index of phylink
1755 * @phyaddr: The element is used to record the phy address of phylink
1756 * @link: The element is used to record the phy link status of phylink
1757 */
1758struct mtk_phylink_priv {
1759 struct net_device *dev;
1760 struct gpio_desc *desc;
1761 char label[16];
1762 int id;
1763 int phyaddr;
1764 int link;
1765};
1766
developerfd40db22021-04-29 10:08:25 +08001767/* struct mtk_eth - This is the main datasructure for holding the state
1768 * of the driver
1769 * @dev: The device pointer
developer3f28d382023-03-07 16:06:30 +08001770 * @dma_dev: The device pointer used for dma mapping/alloc
developerfd40db22021-04-29 10:08:25 +08001771 * @base: The mapped register i/o base
1772 * @page_lock: Make sure that register operations are atomic
1773 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1774 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1775 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1776 * dummy for NAPI to work
1777 * @netdev: The netdev instances
1778 * @mac: Each netdev is linked to a physical MAC
1779 * @irq: The IRQ that we are using
1780 * @msg_enable: Ethtool msg level
1781 * @ethsys: The register map pointing at the range used to setup
1782 * MII modes
1783 * @infra: The register map pointing at the range used to setup
1784 * SGMII and GePHY path
1785 * @pctl: The register map pointing at the range used to setup
1786 * GMAC port drive/slew values
1787 * @dma_refcnt: track how many netdevs are using the DMA engine
1788 * @tx_ring: Pointer to the memory holding info about the TX ring
1789 * @rx_ring: Pointer to the memory holding info about the RX ring
1790 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1791 * @tx_napi: The TX NAPI struct
1792 * @rx_napi: The RX NAPI struct
1793 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1794 * @phy_scratch_ring: physical address of scratch_ring
1795 * @scratch_head: The scratch memory that scratch_ring points to.
1796 * @clks: clock array for all clocks required
1797 * @mii_bus: If there is a bus we need to create an instance for it
1798 * @pending_work: The workqueue used to reset the dma ring
1799 * @state: Initialization and runtime state of the device
1800 * @soc: Holding specific data among vaious SoCs
1801 */
1802
1803struct mtk_eth {
1804 struct device *dev;
developer3f28d382023-03-07 16:06:30 +08001805 struct device *dma_dev;
developerfd40db22021-04-29 10:08:25 +08001806 void __iomem *base;
developer089e8852022-09-28 14:43:46 +08001807 void __iomem *sram_base;
developerfd40db22021-04-29 10:08:25 +08001808 spinlock_t page_lock;
1809 spinlock_t tx_irq_lock;
1810 spinlock_t rx_irq_lock;
1811 struct net_device dummy_dev;
1812 struct net_device *netdev[MTK_MAX_DEVS];
1813 struct mtk_mac *mac[MTK_MAX_DEVS];
developerb6c36bf2023-09-07 12:05:01 +08001814 struct mtk_mux *mux[MTK_MAX_DEVS];
developer94806ec2023-05-19 14:16:44 +08001815 int irq_fe[MTK_FE_IRQ_NUM];
1816 int irq_pdma[MTK_PDMA_IRQ_NUM];
developer0fef5222023-04-26 14:48:31 +08001817 u8 hwver;
developerfd40db22021-04-29 10:08:25 +08001818 u32 msg_enable;
1819 unsigned long sysclk;
1820 struct regmap *ethsys;
1821 struct regmap *infra;
developer089e8852022-09-28 14:43:46 +08001822 struct regmap *toprgu;
developer4e8a3fd2023-04-10 18:05:44 +08001823 struct mtk_sgmii *sgmii;
1824 struct mtk_usxgmii *usxgmii;
developerfd40db22021-04-29 10:08:25 +08001825 struct regmap *pctl;
1826 bool hwlro;
1827 refcount_t dma_refcnt;
1828 struct mtk_tx_ring tx_ring;
1829 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1830 struct mtk_rx_ring rx_ring_qdma;
1831 struct napi_struct tx_napi;
developer18f46a82021-07-20 21:08:21 +08001832 struct mtk_napi rx_napi[MTK_RX_NAPI_NUM];
developerea49c302023-06-27 16:06:41 +08001833 struct mtk_rss_params rss_params;
developere9356982022-07-04 09:03:20 +08001834 void *scratch_ring;
developer8051e042022-04-08 13:26:36 +08001835 struct mtk_reset_event reset_event;
developerfd40db22021-04-29 10:08:25 +08001836 dma_addr_t phy_scratch_ring;
1837 void *scratch_head;
1838 struct clk *clks[MTK_CLK_MAX];
1839
1840 struct mii_bus *mii_bus;
1841 struct work_struct pending_work;
1842 unsigned long state;
1843
1844 const struct mtk_soc_data *soc;
1845
developerfd40db22021-04-29 10:08:25 +08001846 u32 rx_dma_l4_valid;
1847 int ip_align;
developerd82e8372022-02-09 15:00:09 +08001848 spinlock_t syscfg0_lock;
developer8051e042022-04-08 13:26:36 +08001849 struct timer_list mtk_dma_monitor_timer;
developerfd40db22021-04-29 10:08:25 +08001850};
1851
1852/* struct mtk_mac - the structure that holds the info about the MACs of the
1853 * SoC
1854 * @id: The number of the MAC
1855 * @interface: Interface mode kept for detecting change in hw settings
1856 * @of_node: Our devicetree node
1857 * @hw: Backpointer to our main datastruture
1858 * @hw_stats: Packet statistics counter
1859 */
1860struct mtk_mac {
developerfb556ca2021-10-13 10:52:09 +08001861 unsigned int id;
developerfd40db22021-04-29 10:08:25 +08001862 phy_interface_t interface;
1863 unsigned int mode;
developer089e8852022-09-28 14:43:46 +08001864 unsigned int type;
developerfd40db22021-04-29 10:08:25 +08001865 int speed;
1866 struct device_node *of_node;
1867 struct phylink *phylink;
1868 struct phylink_config phylink_config;
developera2613e62022-07-01 18:29:37 +08001869 struct mtk_phylink_priv phylink_priv;
developerfd40db22021-04-29 10:08:25 +08001870 struct mtk_eth *hw;
1871 struct mtk_hw_stats *hw_stats;
1872 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1873 int hwlro_ip_cnt;
developer4e8a3fd2023-04-10 18:05:44 +08001874 unsigned int syscfg0;
developer9b725932022-11-24 16:25:56 +08001875 bool tx_lpi_enabled;
1876 u32 tx_lpi_timer;
developerfd40db22021-04-29 10:08:25 +08001877};
1878
developerb6c36bf2023-09-07 12:05:01 +08001879/* struct mtk_mux_data - the structure that holds the private data about the
1880 * Passive MUXs of the SoC
1881 */
1882struct mtk_mux_data {
1883 struct device_node *of_node;
1884 struct phylink *phylink;
1885};
1886
1887/* struct mtk_mux - the structure that holds the info about the Passive MUXs of the
1888 * SoC
1889 */
1890struct mtk_mux {
1891 struct delayed_work poll;
1892 struct gpio_desc *gpio[2];
1893 struct mtk_mux_data *data[2];
1894 struct mtk_mac *mac;
1895 unsigned int channel;
1896};
1897
developerfd40db22021-04-29 10:08:25 +08001898/* the struct describing the SoC. these are declared in the soc_xyz.c files */
developer7cd7e5e2022-11-17 13:57:32 +08001899extern struct mtk_eth *g_eth;
developerfd40db22021-04-29 10:08:25 +08001900extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001901extern u32 mtk_hwlro_stats_ebl;
developer7979ddb2023-04-24 17:19:21 +08001902extern u32 dbg_show_level;
developerfd40db22021-04-29 10:08:25 +08001903
1904/* read the hardware status register */
1905void mtk_stats_update_mac(struct mtk_mac *mac);
1906
1907void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1908u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
developer8051e042022-04-08 13:26:36 +08001909u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg);
developerfd40db22021-04-29 10:08:25 +08001910
developer4e8a3fd2023-04-10 18:05:44 +08001911struct phylink_pcs *mtk_sgmii_select_pcs(struct mtk_sgmii *ss, int id);
1912int mtk_sgmii_init(struct mtk_eth *eth, struct device_node *np,
developerfd40db22021-04-29 10:08:25 +08001913 u32 ana_rgc3);
developerfd40db22021-04-29 10:08:25 +08001914
1915int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer30e13e72022-11-03 10:21:24 +08001916int mtk_gmac_xgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001917int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1918int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001919int mtk_gmac_usxgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerdca0fde2022-12-14 11:40:35 +08001920void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config);
developer8051e042022-04-08 13:26:36 +08001921void ethsys_reset(struct mtk_eth *eth, u32 reset_bits);
developerfd40db22021-04-29 10:08:25 +08001922
developer089e8852022-09-28 14:43:46 +08001923int mtk_mac2xgmii_id(struct mtk_eth *eth, int mac_id);
developer4e8a3fd2023-04-10 18:05:44 +08001924struct phylink_pcs *mtk_usxgmii_select_pcs(struct mtk_usxgmii *ss, int id);
1925int mtk_usxgmii_init(struct mtk_eth *eth, struct device_node *r);
developer089e8852022-09-28 14:43:46 +08001926int mtk_toprgu_init(struct mtk_eth *eth, struct device_node *r);
developer0baa6962023-01-31 14:25:23 +08001927int mtk_dump_usxgmii(struct regmap *pmap, char *name, u32 offset, u32 range);
developer21260d02023-09-04 11:29:04 +08001928void mtk_usxgmii_link_poll(struct work_struct *work);
developer3f28d382023-03-07 16:06:30 +08001929
1930void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
developerea49c302023-06-27 16:06:41 +08001931u32 mtk_rss_indr_table(struct mtk_rss_params *rss_params, int index);
developerfd40db22021-04-29 10:08:25 +08001932#endif /* MTK_ETH_H */