blob: a594d0be1a88d64a7ad3e62fb4ab1f6cde34ce86 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
developerb3a9e7b2023-02-08 15:18:10 +080021#define MTK_MIN_TX_LENGTH 60
developerfd40db22021-04-29 10:08:25 +080022#define MTK_DMA_SIZE 2048
23#define MTK_NAPI_WEIGHT 256
developer089e8852022-09-28 14:43:46 +080024
25#if defined(CONFIG_MEDIATEK_NETSYS_V3)
26#define MTK_MAC_COUNT 3
27#else
developerfd40db22021-04-29 10:08:25 +080028#define MTK_MAC_COUNT 2
developer089e8852022-09-28 14:43:46 +080029#endif
30
developerfd40db22021-04-29 10:08:25 +080031#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
32#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
33#define MTK_DMA_DUMMY_DESC 0xffffffff
34#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
35 NETIF_MSG_PROBE | \
36 NETIF_MSG_LINK | \
37 NETIF_MSG_TIMER | \
38 NETIF_MSG_IFDOWN | \
39 NETIF_MSG_IFUP | \
40 NETIF_MSG_RX_ERR | \
41 NETIF_MSG_TX_ERR)
42#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
43 NETIF_F_RXCSUM | \
44 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080045 NETIF_F_SG | NETIF_F_TSO | \
46 NETIF_F_TSO6 | \
47 NETIF_F_IPV6_CSUM)
48#define MTK_SET_FEATURES (NETIF_F_LRO | \
49 NETIF_F_HW_VLAN_CTAG_RX)
50#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
51#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
52
developerfd40db22021-04-29 10:08:25 +080053#define MTK_HW_LRO_DMA_SIZE 8
54
55#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
56#define MTK_MAX_LRO_IP_CNT 2
57#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
58#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
59#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
60#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
61#define MTK_HW_LRO_MAX_AGG_CNT 64
62#define MTK_HW_LRO_BW_THRE 3000
63#define MTK_HW_LRO_REPLACE_DELTA 1000
64#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
65
developer8051e042022-04-08 13:26:36 +080066/* Frame Engine Global Configuration */
67#define MTK_FE_GLO_CFG 0x00
68#define MTK_FE_LINK_DOWN_P3 BIT(11)
69#define MTK_FE_LINK_DOWN_P4 BIT(12)
70
developerfd40db22021-04-29 10:08:25 +080071/* Frame Engine Global Reset Register */
72#define MTK_RST_GL 0x04
73#define RST_GL_PSE BIT(0)
74
75/* Frame Engine Interrupt Status Register */
developer8051e042022-04-08 13:26:36 +080076#define MTK_FE_INT_STATUS 0x08
77#define MTK_FE_INT_STATUS2 0x28
78#define MTK_FE_INT_ENABLE 0x0C
79#define MTK_FE_INT_FQ_EMPTY BIT(8)
80#define MTK_FE_INT_TSO_FAIL BIT(12)
81#define MTK_FE_INT_TSO_ILLEGAL BIT(13)
82#define MTK_FE_INT_TSO_ALIGN BIT(14)
83#define MTK_FE_INT_RFIFO_OV BIT(18)
84#define MTK_FE_INT_RFIFO_UF BIT(19)
developerfd40db22021-04-29 10:08:25 +080085#define MTK_GDM1_AF BIT(28)
86#define MTK_GDM2_AF BIT(29)
87
88/* PDMA HW LRO Alter Flow Timer Register */
89#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
90
91/* Frame Engine Interrupt Grouping Register */
92#define MTK_FE_INT_GRP 0x20
93
developer77d03a72021-06-06 00:06:00 +080094/* Frame Engine LRO auto-learn table info */
95#define MTK_FE_ALT_CF8 0x300
96#define MTK_FE_ALT_SGL_CFC 0x304
97#define MTK_FE_ALT_SEQ_CFC 0x308
98
developerfd40db22021-04-29 10:08:25 +080099/* CDMP Ingress Control Register */
100#define MTK_CDMQ_IG_CTRL 0x1400
101#define MTK_CDMQ_STAG_EN BIT(0)
102
103/* CDMP Ingress Control Register */
104#define MTK_CDMP_IG_CTRL 0x400
105#define MTK_CDMP_STAG_EN BIT(0)
106
107/* CDMP Exgress Control Register */
108#define MTK_CDMP_EG_CTRL 0x404
109
developer089e8852022-09-28 14:43:46 +0800110/* GDM Ingress Control Register */
111#define MTK_GDMA_FWD_CFG(x) ((x == MTK_GMAC3_ID) ? \
112 0x540 : 0x500 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800113#define MTK_GDMA_SPECIAL_TAG BIT(24)
114#define MTK_GDMA_ICS_EN BIT(22)
115#define MTK_GDMA_TCS_EN BIT(21)
116#define MTK_GDMA_UCS_EN BIT(20)
developer089e8852022-09-28 14:43:46 +0800117#define MTK_GDMA_STRP_CRC BIT(16)
developerfd40db22021-04-29 10:08:25 +0800118#define MTK_GDMA_TO_PDMA 0x0
119#define MTK_GDMA_DROP_ALL 0x7777
120
developer089e8852022-09-28 14:43:46 +0800121/* GDM Egress Control Register */
122#define MTK_GDMA_EG_CTRL(x) ((x == MTK_GMAC3_ID) ? \
123 0x544 : 0x504 + (x * 0x1000))
124#define MTK_GDMA_XGDM_SEL BIT(31)
125
developerfd40db22021-04-29 10:08:25 +0800126/* Unicast Filter MAC Address Register - Low */
developer089e8852022-09-28 14:43:46 +0800127#define MTK_GDMA_MAC_ADRL(x) ((x == MTK_GMAC3_ID) ? \
128 0x548 : 0x508 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800129
130/* Unicast Filter MAC Address Register - High */
developer089e8852022-09-28 14:43:46 +0800131#define MTK_GDMA_MAC_ADRH(x) ((x == MTK_GMAC3_ID) ? \
132 0x54C : 0x50C + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800133
134/* Internal SRAM offset */
developer089e8852022-09-28 14:43:46 +0800135#if defined(CONFIG_MEDIATEK_NETSYS_V3)
136#define MTK_ETH_SRAM_OFFSET 0x300000
137#else
developerfd40db22021-04-29 10:08:25 +0800138#define MTK_ETH_SRAM_OFFSET 0x40000
developer089e8852022-09-28 14:43:46 +0800139#endif
developerfd40db22021-04-29 10:08:25 +0800140
141/* FE global misc reg*/
142#define MTK_FE_GLO_MISC 0x124
143
developerfef9efd2021-06-16 18:28:09 +0800144/* PSE Free Queue Flow Control */
145#define PSE_FQFC_CFG1 0x100
146#define PSE_FQFC_CFG2 0x104
developer459b78e2022-07-01 17:25:10 +0800147#define PSE_NO_DROP_CFG 0x108
148#define PSE_PPE0_DROP 0x110
developerfef9efd2021-06-16 18:28:09 +0800149
developer15f760a2022-10-12 15:57:21 +0800150/* PSE Last FreeQ Page Request Control */
151#define PSE_DUMY_REQ 0x10C
152#define PSE_DUMMY_WORK_GDM(x) BIT(16 + (x))
153#define DUMMY_PAGE_THR 0x151
154
developerfd40db22021-04-29 10:08:25 +0800155/* PSE Input Queue Reservation Register*/
156#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
157
158/* PSE Output Queue Threshold Register*/
159#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
160
developerfef9efd2021-06-16 18:28:09 +0800161/* GDM and CDM Threshold */
162#define MTK_GDM2_THRES 0x1530
163#define MTK_CDMW0_THRES 0x164c
164#define MTK_CDMW1_THRES 0x1650
165#define MTK_CDME0_THRES 0x1654
166#define MTK_CDME1_THRES 0x1658
167#define MTK_CDMM_THRES 0x165c
168
developerfd40db22021-04-29 10:08:25 +0800169#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800170
developer089e8852022-09-28 14:43:46 +0800171#if defined(CONFIG_MEDIATEK_NETSYS_V3)
172#define PDMA_BASE 0x6800
173#define QDMA_BASE 0x4400
174#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
developer2a050ba2022-12-01 16:11:06 +0800175#define PPE_BASE(x) ((x == 2) ? 0x2E00 : 0x2200 + ((x) * 0x400))
developer089e8852022-09-28 14:43:46 +0800176#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800177#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800178#define QDMA_BASE 0x4400
developer8051e042022-04-08 13:26:36 +0800179#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
180#define PPE_BASE(x) (0x2200 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800181#else
182#define PDMA_BASE 0x0800
183#define QDMA_BASE 0x1800
developer8051e042022-04-08 13:26:36 +0800184#define WDMA_BASE(x) (0x2800 + ((x) * 0x400))
185#define PPE_BASE(x) (0xE00 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800186#endif
187/* PDMA RX Base Pointer Register */
188#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
189#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
190
191/* PDMA RX Maximum Count Register */
192#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
193#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
194
195/* PDMA RX CPU Pointer Register */
196#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
197#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
198
developer77f3fd42021-10-05 15:16:05 +0800199/* PDMA RX DMA Pointer Register */
200#define MTK_PRX_DRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x0c)
201#define MTK_PRX_DRX_IDX_CFG(x) (MTK_PRX_DRX_IDX0 + (x * 0x10))
202
developerfd40db22021-04-29 10:08:25 +0800203/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800204#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
developer089e8852022-09-28 14:43:46 +0800205#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800206#define MTK_MAX_RX_RING_NUM (8)
207#define MTK_HW_LRO_RING_NUM (4)
208#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
209#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
210#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
211#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
212#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
213#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
214#define MTK_L3_CKS_UPD_EN BIT(19)
215#define MTK_LRO_CRSN_BNW BIT(22)
216#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
217#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
218#else
219#define MTK_MAX_RX_RING_NUM (4)
220#define MTK_HW_LRO_RING_NUM (3)
221#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
222#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
223#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
224#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
225#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
226#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
227#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800228#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800229#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
230#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
231#endif
232
233#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
234#define MTK_LRO_EN BIT(0)
developer18f46a82021-07-20 21:08:21 +0800235#define MTK_NON_LRO_MULTI_EN BIT(2)
236#define MTK_LRO_DLY_INT_EN BIT(5)
developerfd40db22021-04-29 10:08:25 +0800237#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800238#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
239#define MTK_CTRL_DW0_SDL_OFFSET (3)
240#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800241
242#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
243#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
244#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
245#define MTK_ADMA_MODE BIT(15)
246#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
247
developer18f46a82021-07-20 21:08:21 +0800248/* PDMA RSS Control Registers */
developer089e8852022-09-28 14:43:46 +0800249#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800250#define MTK_PDMA_RSS_GLO_CFG (PDMA_BASE + 0x800)
251#define MTK_RX_NAPI_NUM (2)
252#define MTK_MAX_IRQ_NUM (4)
253#else
254#define MTK_PDMA_RSS_GLO_CFG 0x3000
255#define MTK_RX_NAPI_NUM (1)
256#define MTK_MAX_IRQ_NUM (3)
257#endif
258#define MTK_RSS_RING1 (1)
259#define MTK_RSS_EN BIT(0)
260#define MTK_RSS_CFG_REQ BIT(2)
261#define MTK_RSS_IPV6_STATIC_HASH (0x7 << 8)
262#define MTK_RSS_IPV4_STATIC_HASH (0x7 << 12)
263#define MTK_RSS_INDR_TABLE_DW0 (MTK_PDMA_RSS_GLO_CFG + 0x50)
264#define MTK_RSS_INDR_TABLE_DW1 (MTK_PDMA_RSS_GLO_CFG + 0x54)
265#define MTK_RSS_INDR_TABLE_DW2 (MTK_PDMA_RSS_GLO_CFG + 0x58)
266#define MTK_RSS_INDR_TABLE_DW3 (MTK_PDMA_RSS_GLO_CFG + 0x5C)
267#define MTK_RSS_INDR_TABLE_DW4 (MTK_PDMA_RSS_GLO_CFG + 0x60)
268#define MTK_RSS_INDR_TABLE_DW5 (MTK_PDMA_RSS_GLO_CFG + 0x64)
269#define MTK_RSS_INDR_TABLE_DW6 (MTK_PDMA_RSS_GLO_CFG + 0x68)
270#define MTK_RSS_INDR_TABLE_DW7 (MTK_PDMA_RSS_GLO_CFG + 0x6C)
271#define MTK_RSS_INDR_TABLE_SIZE4 0x44444444
272
developerfd40db22021-04-29 10:08:25 +0800273/* PDMA Global Configuration Register */
274#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800275#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800276#define MTK_MULTI_EN BIT(10)
277#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
278
developer77d03a72021-06-06 00:06:00 +0800279/* PDMA Global Configuration Register */
280#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
281#define MTK_PDMA_LRO_SDL (0x3000)
282#define MTK_RX_CFG_SDL_OFFSET (16)
283
developerfd40db22021-04-29 10:08:25 +0800284/* PDMA Reset Index Register */
285#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
286#define MTK_PST_DRX_IDX0 BIT(16)
287#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
288
289/* PDMA Delay Interrupt Register */
290#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
developer089e8852022-09-28 14:43:46 +0800291#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x2c0)
developerfd40db22021-04-29 10:08:25 +0800292#define MTK_PDMA_DELAY_RX_EN BIT(15)
293#define MTK_PDMA_DELAY_RX_PINT 4
294#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
295#define MTK_PDMA_DELAY_RX_PTIME 4
296#define MTK_PDMA_DELAY_RX_DELAY \
297 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
298 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
299
300/* PDMA Interrupt Status Register */
301#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
302
303/* PDMA Interrupt Mask Register */
304#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
305
developerfd40db22021-04-29 10:08:25 +0800306/* PDMA Interrupt grouping registers */
307#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
308#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
developer089e8852022-09-28 14:43:46 +0800309#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800310#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x258)
311#else
312#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x22c)
313#endif
314#define MTK_LRO_RX1_DLY_INT 0xa70
315#define MTK_MAX_DELAY_INT 0x8f0f8f0f
developerfd40db22021-04-29 10:08:25 +0800316
317/* PDMA HW LRO IP Setting Registers */
developer089e8852022-09-28 14:43:46 +0800318#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800319#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
320#else
developerfd40db22021-04-29 10:08:25 +0800321#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800322#endif
developerfd40db22021-04-29 10:08:25 +0800323#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
324#define MTK_RING_MYIP_VLD BIT(9)
325
developer77d03a72021-06-06 00:06:00 +0800326/* PDMA HW LRO ALT Debug Registers */
327#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
328#define MTK_LRO_ALT_INDEX_OFFSET (8)
329
330/* PDMA HW LRO ALT Data Registers */
331#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
332
developerfd40db22021-04-29 10:08:25 +0800333/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800334#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
335#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
336#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
337#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
338#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
developer18f46a82021-07-20 21:08:21 +0800339#define MTK_RING_PSE_MODE (1 << 6)
developerfd40db22021-04-29 10:08:25 +0800340#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
341#define MTK_RING_VLD BIT(8)
342#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
343#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
344#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
345
developer77d03a72021-06-06 00:06:00 +0800346/* LRO_RX_RING_CTRL_DW masks */
347#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
348#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
349#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
350#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
351#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
352
353/* LRO_RX_RING_CTRL_DW0 offsets */
354#define MTK_RX_IPV6_FORCE_OFFSET (0)
355#define MTK_RX_IPV4_FORCE_OFFSET (1)
356
357/* LRO_RX_RING_CTRL_DW1 offsets */
358#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
359
360/* LRO_RX_RING_CTRL_DW2 offsets */
361#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
362#define MTK_RX_MODE_OFFSET (6)
363#define MTK_RX_PORT_VALID_OFFSET (8)
364#define MTK_RX_MYIP_VALID_OFFSET (9)
365#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
366#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
367
368/* LRO_RX_RING_CTRL_DW3 offsets */
369#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
370
371/* LRO_RX_RING_STP_DTP_DW offsets */
372#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
373#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
374
developerfd40db22021-04-29 10:08:25 +0800375/* QDMA TX Queue Configuration Registers */
376#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
377#define QDMA_RES_THRES 4
378
379/* QDMA TX Queue Scheduler Registers */
380#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
381
382/* QDMA RX Base Pointer Register */
383#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
384#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
385
386/* QDMA RX Maximum Count Register */
387#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
388#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
389
390/* QDMA RX CPU Pointer Register */
391#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
392#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
393
394/* QDMA RX DMA Pointer Register */
395#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
396
developer329d8ee2022-08-02 08:49:42 +0800397/* QDMA Page Configuration Register */
398#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
399
developerfd40db22021-04-29 10:08:25 +0800400/* QDMA Global Configuration Register */
401#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
402#define MTK_RX_2B_OFFSET BIT(31)
developer58ab5842022-06-01 15:10:25 +0800403#define MTK_PKT_RX_WDONE BIT(27)
developerfd40db22021-04-29 10:08:25 +0800404#define MTK_RX_BT_32DWORDS (3 << 11)
405#define MTK_NDP_CO_PRO BIT(10)
406#define MTK_TX_WB_DDONE BIT(6)
407#define MTK_DMA_SIZE_16DWORDS (2 << 4)
408#define MTK_DMA_SIZE_32DWORDS (3 << 4)
409#define MTK_RX_DMA_BUSY BIT(3)
410#define MTK_TX_DMA_BUSY BIT(1)
411#define MTK_RX_DMA_EN BIT(2)
412#define MTK_TX_DMA_EN BIT(0)
413#define MTK_DMA_BUSY_TIMEOUT HZ
414
415/* QDMA V2 Global Configuration Register */
416#define MTK_CHK_DDONE_EN BIT(28)
417#define MTK_DMAD_WR_WDONE BIT(26)
418#define MTK_WCOMP_EN BIT(24)
developer2cdef092022-04-15 17:27:55 +0800419#define MTK_RESV_BUF (0x80 << 16)
developerfd40db22021-04-29 10:08:25 +0800420#define MTK_MUTLI_CNT (0x4 << 12)
developer19d84562022-04-21 17:01:06 +0800421#define MTK_RESV_BUF_MASK (0xff << 16)
developerfd40db22021-04-29 10:08:25 +0800422
423/* QDMA Reset Index Register */
424#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
425
426/* QDMA Delay Interrupt Register */
427#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
428
429/* QDMA Flow Control Register */
430#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
431#define FC_THRES_DROP_MODE BIT(20)
432#define FC_THRES_DROP_EN (7 << 16)
433#define FC_THRES_MIN 0x4444
434
435/* QDMA Interrupt Status Register */
436#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developer089e8852022-09-28 14:43:46 +0800437#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
438#define MTK_RX_DONE_INT(ring_no) \
439 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? (BIT(24 + (ring_no))) : \
440 ((ring_no) ? BIT(16 + (ring_no)) : BIT(14)))
developerfd40db22021-04-29 10:08:25 +0800441#else
developer18f46a82021-07-20 21:08:21 +0800442#define MTK_RX_DONE_INT(ring_no) \
443 ((ring_no)? BIT(24 + (ring_no)) : BIT(30))
developerfd40db22021-04-29 10:08:25 +0800444#endif
445#define MTK_RX_DONE_INT3 BIT(19)
446#define MTK_RX_DONE_INT2 BIT(18)
447#define MTK_RX_DONE_INT1 BIT(17)
448#define MTK_RX_DONE_INT0 BIT(16)
449#define MTK_TX_DONE_INT3 BIT(3)
450#define MTK_TX_DONE_INT2 BIT(2)
451#define MTK_TX_DONE_INT1 BIT(1)
452#define MTK_TX_DONE_INT0 BIT(0)
developerfd40db22021-04-29 10:08:25 +0800453#define MTK_TX_DONE_DLY BIT(28)
454#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
455
456/* QDMA Interrupt grouping registers */
457#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
458#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
459#define MTK_RLS_DONE_INT BIT(0)
460
461/* QDMA Interrupt Status Register */
462#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
463
developer8051e042022-04-08 13:26:36 +0800464/* QDMA DMA FSM */
465#define MTK_QDMA_FSM (QDMA_BASE + 0x234)
466
developerfd40db22021-04-29 10:08:25 +0800467/* QDMA Interrupt Mask Register */
468#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
469
470/* QDMA TX Forward CPU Pointer Register */
471#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
472
473/* QDMA TX Forward DMA Pointer Register */
474#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
475
developer8051e042022-04-08 13:26:36 +0800476/* QDMA TX Forward DMA Counter */
477#define MTK_QDMA_FWD_CNT (QDMA_BASE + 0x308)
478
developerfd40db22021-04-29 10:08:25 +0800479/* QDMA TX Release CPU Pointer Register */
480#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
481
482/* QDMA TX Release DMA Pointer Register */
483#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
484
485/* QDMA FQ Head Pointer Register */
486#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
487
488/* QDMA FQ Head Pointer Register */
489#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
490
491/* QDMA FQ Free Page Counter Register */
492#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
493
494/* QDMA FQ Free Page Buffer Length Register */
495#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
496
developer8051e042022-04-08 13:26:36 +0800497/* WDMA Registers */
developer37482a42022-12-26 13:31:13 +0800498#define MTK_WDMA_CTX_PTR(x) (WDMA_BASE(x) + 0x8)
developer8051e042022-04-08 13:26:36 +0800499#define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
500#define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
501#define MTK_WDMA_TX_DBG_MON0(x) (WDMA_BASE(x) + 0x230)
developer37482a42022-12-26 13:31:13 +0800502#define MTK_WDMA_RX_DBG_MON1(x) (WDMA_BASE(x) + 0x3c4)
503#define MTK_WDMA_CRX_PTR(x) (WDMA_BASE(x) + 0x108)
504#define MTK_WDMA_DRX_PTR(x) (WDMA_BASE(x) + 0x10C)
developer8051e042022-04-08 13:26:36 +0800505#define MTK_CDM_TXFIFO_RDY BIT(7)
506
developer37482a42022-12-26 13:31:13 +0800507/*TDMA Register*/
508#define MTK_TDMA_GLO_CFG (0x6204)
509
developerfd40db22021-04-29 10:08:25 +0800510/* GMA1 Received Good Byte Count Register */
developer089e8852022-09-28 14:43:46 +0800511#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +0800512#define MTK_GDM1_TX_GBCNT 0x1C00
513#else
514#define MTK_GDM1_TX_GBCNT 0x2400
515#endif
developer089e8852022-09-28 14:43:46 +0800516
517#if defined(CONFIG_MEDIATEK_NETSYS_V3)
518#define MTK_STAT_OFFSET 0x80
519#else
developerfd40db22021-04-29 10:08:25 +0800520#define MTK_STAT_OFFSET 0x40
developer089e8852022-09-28 14:43:46 +0800521#endif
developerfd40db22021-04-29 10:08:25 +0800522
523/* QDMA TX NUM */
524#define MTK_QDMA_TX_NUM 16
developer797e46c2022-07-29 12:05:32 +0800525#define MTK_QDMA_PAGE_NUM 8
developerfd40db22021-04-29 10:08:25 +0800526#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
527#define QID_LOW_BITS(x) ((x) & 0xf)
528#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
529#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
530
developerdc0d45f2021-12-27 13:01:22 +0800531#define MTK_QDMA_GMAC2_QID 8
532
developerfd40db22021-04-29 10:08:25 +0800533/* QDMA V2 descriptor txd6 */
534#define TX_DMA_INS_VLAN_V2 BIT(16)
535
536/* QDMA V2 descriptor txd5 */
537#define TX_DMA_CHKSUM_V2 (0x7 << 28)
538#define TX_DMA_TSO_V2 BIT(31)
developer089e8852022-09-28 14:43:46 +0800539#define TX_DMA_SPTAG_V3 BIT(27)
developerfd40db22021-04-29 10:08:25 +0800540
541/* QDMA V2 descriptor txd4 */
542#define TX_DMA_FPORT_SHIFT_V2 8
543#define TX_DMA_FPORT_MASK_V2 0xf
544#define TX_DMA_SWC_V2 BIT(30)
545
developerfd40db22021-04-29 10:08:25 +0800546#define MTK_TX_DMA_BUF_LEN 0x3fff
developere9356982022-07-04 09:03:20 +0800547#define MTK_TX_DMA_BUF_LEN_V2 0xffff
developerfd40db22021-04-29 10:08:25 +0800548#define MTK_TX_DMA_BUF_SHIFT 16
developere9356982022-07-04 09:03:20 +0800549#define MTK_TX_DMA_BUF_SHIFT_V2 8
developerfd40db22021-04-29 10:08:25 +0800550
developerfd40db22021-04-29 10:08:25 +0800551#define RX_DMA_SPORT_SHIFT 19
developere9356982022-07-04 09:03:20 +0800552#define RX_DMA_SPORT_SHIFT_V2 26
developerfd40db22021-04-29 10:08:25 +0800553#define RX_DMA_SPORT_MASK 0x7
developere9356982022-07-04 09:03:20 +0800554#define RX_DMA_SPORT_MASK_V2 0xf
developerfd40db22021-04-29 10:08:25 +0800555
556/* QDMA descriptor txd4 */
557#define TX_DMA_CHKSUM (0x7 << 29)
558#define TX_DMA_TSO BIT(28)
559#define TX_DMA_FPORT_SHIFT 25
560#define TX_DMA_FPORT_MASK 0x7
561#define TX_DMA_INS_VLAN BIT(16)
562
563/* QDMA descriptor txd3 */
564#define TX_DMA_OWNER_CPU BIT(31)
565#define TX_DMA_LS0 BIT(30)
developere9356982022-07-04 09:03:20 +0800566#define TX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
567#define TX_DMA_PLEN1(_x) ((_x) & eth->soc->txrx.dma_max_len)
developerfd40db22021-04-29 10:08:25 +0800568#define TX_DMA_SWC BIT(14)
developer089e8852022-09-28 14:43:46 +0800569#define TX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800570
571/* PDMA on MT7628 */
572#define TX_DMA_DONE BIT(31)
573#define TX_DMA_LS1 BIT(14)
574#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
575
576/* QDMA descriptor rxd2 */
577#define RX_DMA_DONE BIT(31)
578#define RX_DMA_LSO BIT(30)
developere9356982022-07-04 09:03:20 +0800579#define RX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
580#define RX_DMA_GET_PLEN0(_x) (((_x) >> eth->soc->txrx.dma_len_offset) & eth->soc->txrx.dma_max_len)
developer77d03a72021-06-06 00:06:00 +0800581#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
582#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800583#define RX_DMA_VTAG BIT(15)
developer089e8852022-09-28 14:43:46 +0800584#define RX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800585
586/* QDMA descriptor rxd3 */
587#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
588#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
589#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
590
591/* QDMA descriptor rxd4 */
592#define RX_DMA_L4_VALID BIT(24)
593#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
594#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
595
596#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
developere9356982022-07-04 09:03:20 +0800597#define RX_DMA_GET_SPORT_V2(_x) (((_x) >> RX_DMA_SPORT_SHIFT_V2) & RX_DMA_SPORT_MASK_V2)
developerfd40db22021-04-29 10:08:25 +0800598
599/* PDMA V2 descriptor rxd3 */
600#define RX_DMA_VTAG_V2 BIT(0)
601#define RX_DMA_L4_VALID_V2 BIT(2)
602
603/* PDMA V2 descriptor rxd4 */
604#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
developer255bba22021-07-27 15:16:33 +0800605#define RX_DMA_TCI_V2(_x) RX_DMA_TCI(_x)
606#define RX_DMA_VPID_V2(_x) RX_DMA_VPID(_x)
developerfd40db22021-04-29 10:08:25 +0800607
developer77d03a72021-06-06 00:06:00 +0800608/* PDMA V2 descriptor rxd6 */
609#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
610#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
developer006325c2022-10-06 16:39:50 +0800611#define RX_DMA_GET_TOPS_CRSN(_x) (((_x) >> 24) & 0xff)
developer77d03a72021-06-06 00:06:00 +0800612
developerc8acd8d2022-11-10 09:07:10 +0800613/* PHY Polling and SMI Master Control registers */
614#define MTK_PPSC 0x10000
615#define PPSC_MDC_CFG GENMASK(29, 24)
616#define PPSC_MDC_TURBO BIT(20)
617
developerfd40db22021-04-29 10:08:25 +0800618/* PHY Indirect Access Control registers */
619#define MTK_PHY_IAC 0x10004
620#define PHY_IAC_ACCESS BIT(31)
621#define PHY_IAC_READ BIT(19)
developer599cda42022-05-24 15:13:31 +0800622#define PHY_IAC_READ_C45 (3 << 18)
623#define PHY_IAC_ADDR_C45 (0 << 18)
developerfd40db22021-04-29 10:08:25 +0800624#define PHY_IAC_WRITE BIT(18)
625#define PHY_IAC_START BIT(16)
developer599cda42022-05-24 15:13:31 +0800626#define PHY_IAC_START_C45 (0 << 16)
developerfd40db22021-04-29 10:08:25 +0800627#define PHY_IAC_ADDR_SHIFT 20
628#define PHY_IAC_REG_SHIFT 25
629#define PHY_IAC_TIMEOUT HZ
630
developerc8acd8d2022-11-10 09:07:10 +0800631#if defined(CONFIG_MEDIATEK_NETSYS_V3)
632#define MTK_MAC_MISC 0x10010
633#else
developerfd40db22021-04-29 10:08:25 +0800634#define MTK_MAC_MISC 0x1000c
developerc8acd8d2022-11-10 09:07:10 +0800635#endif
636#define MISC_MDC_TURBO BIT(4)
developerfd40db22021-04-29 10:08:25 +0800637#define MTK_MUX_TO_ESW BIT(0)
638
developer089e8852022-09-28 14:43:46 +0800639/* XMAC status registers */
640#define MTK_XGMAC_STS(x) ((x == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
641#define MTK_XGMAC_FORCE_LINK BIT(15)
642#define MTK_USXGMII_PCS_LINK BIT(8)
643#define MTK_XGMAC_RX_FC BIT(5)
644#define MTK_XGMAC_TX_FC BIT(4)
645#define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
646#define MTK_XGMAC_LINK_STS BIT(0)
647
648/* GSW bridge registers */
649#define MTK_GSW_CFG (0x10080)
650#define GSWTX_IPG_MASK GENMASK(19, 16)
651#define GSWTX_IPG_SHIFT 16
652#define GSWRX_IPG_MASK GENMASK(3, 0)
653#define GSWRX_IPG_SHIFT 0
654#define GSW_IPG_11 11
655
developerfd40db22021-04-29 10:08:25 +0800656/* Mac control registers */
657#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
658#define MAC_MCR_MAX_RX_1536 BIT(24)
developerd8a29752022-08-19 13:32:03 +0800659#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16) | BIT(12))
developerfd40db22021-04-29 10:08:25 +0800660#define MAC_MCR_FORCE_MODE BIT(15)
661#define MAC_MCR_TX_EN BIT(14)
662#define MAC_MCR_RX_EN BIT(13)
663#define MAC_MCR_BACKOFF_EN BIT(9)
664#define MAC_MCR_BACKPR_EN BIT(8)
665#define MAC_MCR_FORCE_RX_FC BIT(5)
666#define MAC_MCR_FORCE_TX_FC BIT(4)
667#define MAC_MCR_SPEED_1000 BIT(3)
668#define MAC_MCR_SPEED_100 BIT(2)
669#define MAC_MCR_FORCE_DPX BIT(1)
670#define MAC_MCR_FORCE_LINK BIT(0)
671#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
672
developer089e8852022-09-28 14:43:46 +0800673/* XFI Mac control registers */
674#define MTK_XMAC_MCR(x) (0x12000 + ((x - 1) * 0x1000))
675#define XMAC_MCR_TRX_DISABLE 0xf
676#define XMAC_MCR_FORCE_TX_FC BIT(5)
677#define XMAC_MCR_FORCE_RX_FC BIT(4)
678
developerfd40db22021-04-29 10:08:25 +0800679/* Mac status registers */
680#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
681#define MAC_MSR_EEE1G BIT(7)
682#define MAC_MSR_EEE100M BIT(6)
683#define MAC_MSR_RX_FC BIT(5)
684#define MAC_MSR_TX_FC BIT(4)
685#define MAC_MSR_SPEED_1000 BIT(3)
686#define MAC_MSR_SPEED_100 BIT(2)
687#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
688#define MAC_MSR_DPX BIT(1)
689#define MAC_MSR_LINK BIT(0)
690
691/* TRGMII RXC control register */
692#define TRGMII_RCK_CTRL 0x10300
693#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
694#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
695#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
696#define RXC_RST BIT(31)
697#define RXC_DQSISEL BIT(30)
698#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
699#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
700
701#define NUM_TRGMII_CTRL 5
702
703/* TRGMII RXC control register */
704#define TRGMII_TCK_CTRL 0x10340
705#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
706#define TXC_INV BIT(30)
707#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
708#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
709
710/* TRGMII TX Drive Strength */
711#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
712#define TD_DM_DRVP(x) ((x) & 0xf)
713#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
714
715/* TRGMII Interface mode register */
716#define INTF_MODE 0x10390
717#define TRGMII_INTF_DIS BIT(0)
718#define TRGMII_MODE BIT(1)
719#define TRGMII_CENTRAL_ALIGNED BIT(2)
720#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
721#define INTF_MODE_RGMII_10_100 0
722
723/* GPIO port control registers for GMAC 2*/
724#define GPIO_OD33_CTRL8 0x4c0
725#define GPIO_BIAS_CTRL 0xed0
726#define GPIO_DRV_SEL10 0xf00
727
728/* ethernet subsystem chip id register */
729#define ETHSYS_CHIPID0_3 0x0
730#define ETHSYS_CHIPID4_7 0x4
731#define MT7623_ETH 7623
732#define MT7622_ETH 7622
733#define MT7621_ETH 7621
734
735/* ethernet system control register */
736#define ETHSYS_SYSCFG 0x10
737#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
738
739/* ethernet subsystem config register */
740#define ETHSYS_SYSCFG0 0x14
741#define SYSCFG0_GE_MASK 0x3
742#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
developer089e8852022-09-28 14:43:46 +0800743#define SYSCFG0_SGMII_MASK GENMASK(9, 7)
developerfd40db22021-04-29 10:08:25 +0800744#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
745#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
746#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
747#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
developer089e8852022-09-28 14:43:46 +0800748#define SYSCFG0_SGMII_GMAC3_V2 BIT(7)
developerfd40db22021-04-29 10:08:25 +0800749
750
751/* ethernet subsystem clock register */
752#define ETHSYS_CLKCFG0 0x2c
753#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
754#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
755#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
756#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
757
758/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800759#define ETHSYS_RSTCTRL 0x34
760#define RSTCTRL_FE BIT(6)
developer545abf02021-07-15 17:47:01 +0800761#define RSTCTRL_ETH BIT(23)
developer8051e042022-04-08 13:26:36 +0800762#if defined(CONFIG_MEDIATEK_NETSYS_V2)
763#define RSTCTRL_PPE0 BIT(30)
764#define RSTCTRL_PPE1 BIT(31)
developer37482a42022-12-26 13:31:13 +0800765#elif defined(CONFIG_MEDIATEK_NETSYS_V3)
766#define RSTCTRL_PPE0 BIT(29)
767#define RSTCTRL_PPE1 BIT(30)
768#define RSTCTRL_PPE2 BIT(31)
769#define RSTCTRL_WDMA0 BIT(24)
770#define RSTCTRL_WDMA1 BIT(25)
771#define RSTCTRL_WDMA2 BIT(26)
developera5eb8d62022-04-22 15:42:20 +0800772#else
developer8051e042022-04-08 13:26:36 +0800773#define RSTCTRL_PPE0 BIT(31)
developer37482a42022-12-26 13:31:13 +0800774#define RSTCTRL_PPE1 0
developer8051e042022-04-08 13:26:36 +0800775#endif
developer545abf02021-07-15 17:47:01 +0800776
777/* ethernet reset check idle register */
778#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
779
developerfd40db22021-04-29 10:08:25 +0800780
781/* SGMII subsystem config registers */
782/* Register to auto-negotiation restart */
783#define SGMSYS_PCS_CONTROL_1 0x0
784#define SGMII_AN_RESTART BIT(9)
785#define SGMII_ISOLATE BIT(10)
786#define SGMII_AN_ENABLE BIT(12)
787#define SGMII_LINK_STATYS BIT(18)
788#define SGMII_AN_ABILITY BIT(19)
789#define SGMII_AN_COMPLETE BIT(21)
790#define SGMII_PCS_FAULT BIT(23)
791#define SGMII_AN_EXPANSION_CLR BIT(30)
792
developer089e8852022-09-28 14:43:46 +0800793/* Register to set SGMII speed */
794#define SGMII_PCS_SPEED_ABILITY 0x08
795#define SGMII_PCS_SPEED_MASK GENMASK(11, 10)
796#define SGMII_PCS_SPEED_10 0
797#define SGMII_PCS_SPEED_100 1
798#define SGMII_PCS_SPEED_1000 2
799#define SGMII_PCS_SPEED_DUPLEX BIT(12)
800#define SGMII_PCS_SPEED_LINK BIT(15)
801
developerfd40db22021-04-29 10:08:25 +0800802/* Register to programmable link timer, the unit in 2 * 8ns */
803#define SGMSYS_PCS_LINK_TIMER 0x18
804#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
805
806/* Register to control remote fault */
807#define SGMSYS_SGMII_MODE 0x20
808#define SGMII_IF_MODE_BIT0 BIT(0)
809#define SGMII_SPEED_DUPLEX_AN BIT(1)
developer089e8852022-09-28 14:43:46 +0800810#define SGMII_SPEED_MASK GENMASK(3, 2)
developerfd40db22021-04-29 10:08:25 +0800811#define SGMII_SPEED_10 0x0
812#define SGMII_SPEED_100 BIT(2)
813#define SGMII_SPEED_1000 BIT(3)
814#define SGMII_DUPLEX_FULL BIT(4)
815#define SGMII_IF_MODE_BIT5 BIT(5)
816#define SGMII_REMOTE_FAULT_DIS BIT(8)
817#define SGMII_CODE_SYNC_SET_VAL BIT(9)
818#define SGMII_CODE_SYNC_SET_EN BIT(10)
819#define SGMII_SEND_AN_ERROR_EN BIT(11)
820#define SGMII_IF_MODE_MASK GENMASK(5, 1)
821
developer2b76a9d2022-09-20 14:59:45 +0800822/* Register to reset SGMII design */
823#define SGMII_RESERVED_0 0x34
824#define SGMII_SW_RESET BIT(0)
825
developerfd40db22021-04-29 10:08:25 +0800826/* Register to set SGMII speed, ANA RG_ Control Signals III*/
827#define SGMSYS_ANA_RG_CS3 0x2028
828#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
829#define RG_PHY_SPEED_1_25G 0x0
830#define RG_PHY_SPEED_3_125G BIT(2)
831
832/* Register to power up QPHY */
833#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
834#define SGMII_PHYA_PWD BIT(4)
835
developerf8ac94a2021-07-29 16:40:01 +0800836/* Register to QPHY wrapper control */
837#define SGMSYS_QPHY_WRAP_CTRL 0xec
838#define SGMII_PN_SWAP_MASK GENMASK(1, 0)
839#define SGMII_PN_SWAP_TX_RX (BIT(0) | BIT(1))
840
developer089e8852022-09-28 14:43:46 +0800841/* USXGMII subsystem config registers */
842/* Register to control speed */
843#define RG_PHY_TOP_SPEED_CTRL1 0x80C
844#define RG_USXGMII_RATE_UPDATE_MODE BIT(31)
845#define RG_MAC_CK_GATED BIT(29)
846#define RG_IF_FORCE_EN BIT(28)
847#define RG_RATE_ADAPT_MODE GENMASK(10, 8)
848#define RG_RATE_ADAPT_MODE_X1 0
849#define RG_RATE_ADAPT_MODE_X2 1
850#define RG_RATE_ADAPT_MODE_X4 2
851#define RG_RATE_ADAPT_MODE_X10 3
852#define RG_RATE_ADAPT_MODE_X100 4
853#define RG_RATE_ADAPT_MODE_X5 5
854#define RG_RATE_ADAPT_MODE_X50 6
855#define RG_XFI_RX_MODE GENMASK(6, 4)
856#define RG_XFI_RX_MODE_10G 0
857#define RG_XFI_RX_MODE_5G 1
858#define RG_XFI_TX_MODE GENMASK(2, 0)
859#define RG_XFI_TX_MODE_10G 0
860#define RG_XFI_TX_MODE_5G 1
861
862/* Register to control PCS AN */
863#define RG_PCS_AN_CTRL0 0x810
864#define RG_AN_ENABLE BIT(0)
865
866/* Register to control USXGMII XFI PLL digital */
867#define XFI_PLL_DIG_GLB8 0x08
868#define RG_XFI_PLL_EN BIT(31)
869
870/* Register to control USXGMII XFI PLL analog */
871#define XFI_PLL_ANA_GLB8 0x108
872#define RG_XFI_PLL_ANA_SWWA 0x02283248
873
developerfd40db22021-04-29 10:08:25 +0800874/* Infrasys subsystem config registers */
875#define INFRA_MISC2 0x70c
876#define CO_QPHY_SEL BIT(0)
877#define GEPHY_MAC_SEL BIT(1)
878
developer024387a2022-12-07 22:18:27 +0800879/* Toprgu subsystem config registers */
880#define TOPRGU_SWSYSRST 0x18
881#define SWSYSRST_UNLOCK_KEY GENMASK(31, 24)
882#define SWSYSRST_XFI_PLL_GRST BIT(16)
883#define SWSYSRST_XFI_PEXPT1_GRST BIT(15)
884#define SWSYSRST_XFI_PEXPT0_GRST BIT(14)
885#define SWSYSRST_SGMII1_GRST BIT(2)
886#define SWSYSRST_SGMII0_GRST BIT(1)
887#define TOPRGU_SWSYSRST_EN 0xFC
888
developer255bba22021-07-27 15:16:33 +0800889/* Top misc registers */
developer089e8852022-09-28 14:43:46 +0800890#define TOP_MISC_NETSYS_PCS_MUX 0x84
891#define NETSYS_PCS_MUX_MASK GENMASK(1, 0)
892#define MUX_G2_USXGMII_SEL BIT(1)
893#define MUX_HSGMII1_G1_SEL BIT(0)
developer255bba22021-07-27 15:16:33 +0800894#define USB_PHY_SWITCH_REG 0x218
895#define QPHY_SEL_MASK GENMASK(1, 0)
developerf1816a92021-11-15 12:18:02 +0800896#define SGMII_QPHY_SEL 0x2
developer255bba22021-07-27 15:16:33 +0800897
developerfd40db22021-04-29 10:08:25 +0800898/*MDIO control*/
899#define MII_MMD_ACC_CTL_REG 0x0d
900#define MII_MMD_ADDR_DATA_REG 0x0e
901#define MMD_OP_MODE_DATA BIT(14)
902
903/* MT7628/88 specific stuff */
904#define MT7628_PDMA_OFFSET 0x0800
905#define MT7628_SDM_OFFSET 0x0c00
906
907#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
908#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
909#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
910#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
911#define MT7628_PST_DTX_IDX0 BIT(0)
912
913#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
914#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
915
916struct mtk_rx_dma {
917 unsigned int rxd1;
918 unsigned int rxd2;
919 unsigned int rxd3;
920 unsigned int rxd4;
developere9356982022-07-04 09:03:20 +0800921} __packed __aligned(4);
922
923struct mtk_rx_dma_v2 {
924 unsigned int rxd1;
925 unsigned int rxd2;
926 unsigned int rxd3;
927 unsigned int rxd4;
developerfd40db22021-04-29 10:08:25 +0800928 unsigned int rxd5;
929 unsigned int rxd6;
930 unsigned int rxd7;
931 unsigned int rxd8;
developerfd40db22021-04-29 10:08:25 +0800932} __packed __aligned(4);
933
934struct mtk_tx_dma {
935 unsigned int txd1;
936 unsigned int txd2;
937 unsigned int txd3;
938 unsigned int txd4;
developere9356982022-07-04 09:03:20 +0800939} __packed __aligned(4);
940
941struct mtk_tx_dma_v2 {
942 unsigned int txd1;
943 unsigned int txd2;
944 unsigned int txd3;
945 unsigned int txd4;
developerfd40db22021-04-29 10:08:25 +0800946 unsigned int txd5;
947 unsigned int txd6;
948 unsigned int txd7;
949 unsigned int txd8;
developerfd40db22021-04-29 10:08:25 +0800950} __packed __aligned(4);
951
952struct mtk_eth;
953struct mtk_mac;
954
955/* struct mtk_hw_stats - the structure that holds the traffic statistics.
956 * @stats_lock: make sure that stats operations are atomic
957 * @reg_offset: the status register offset of the SoC
958 * @syncp: the refcount
959 *
960 * All of the supported SoCs have hardware counters for traffic statistics.
961 * Whenever the status IRQ triggers we can read the latest stats from these
962 * counters and store them in this struct.
963 */
964struct mtk_hw_stats {
965 u64 tx_bytes;
966 u64 tx_packets;
967 u64 tx_skip;
968 u64 tx_collisions;
969 u64 rx_bytes;
970 u64 rx_packets;
971 u64 rx_overflow;
972 u64 rx_fcs_errors;
973 u64 rx_short_errors;
974 u64 rx_long_errors;
975 u64 rx_checksum_errors;
976 u64 rx_flow_control_packets;
977
978 spinlock_t stats_lock;
979 u32 reg_offset;
980 struct u64_stats_sync syncp;
981};
982
983enum mtk_tx_flags {
984 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
985 * track how memory was allocated so that it can be freed properly.
986 */
987 MTK_TX_FLAGS_SINGLE0 = 0x01,
988 MTK_TX_FLAGS_PAGE0 = 0x02,
989
990 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
991 * SKB out instead of looking up through hardware TX descriptor.
992 */
993 MTK_TX_FLAGS_FPORT0 = 0x04,
994 MTK_TX_FLAGS_FPORT1 = 0x08,
developer089e8852022-09-28 14:43:46 +0800995 MTK_TX_FLAGS_FPORT2 = 0x10,
developerfd40db22021-04-29 10:08:25 +0800996};
997
998/* This enum allows us to identify how the clock is defined on the array of the
999 * clock in the order
1000 */
1001enum mtk_clks_map {
1002 MTK_CLK_ETHIF,
1003 MTK_CLK_SGMIITOP,
1004 MTK_CLK_ESW,
1005 MTK_CLK_GP0,
1006 MTK_CLK_GP1,
1007 MTK_CLK_GP2,
developer1bbcf512022-11-18 16:09:33 +08001008 MTK_CLK_GP3,
1009 MTK_CLK_XGP1,
1010 MTK_CLK_XGP2,
1011 MTK_CLK_XGP3,
1012 MTK_CLK_CRYPTO,
developerfd40db22021-04-29 10:08:25 +08001013 MTK_CLK_FE,
1014 MTK_CLK_TRGPLL,
1015 MTK_CLK_SGMII_TX_250M,
1016 MTK_CLK_SGMII_RX_250M,
1017 MTK_CLK_SGMII_CDR_REF,
1018 MTK_CLK_SGMII_CDR_FB,
1019 MTK_CLK_SGMII2_TX_250M,
1020 MTK_CLK_SGMII2_RX_250M,
1021 MTK_CLK_SGMII2_CDR_REF,
1022 MTK_CLK_SGMII2_CDR_FB,
1023 MTK_CLK_SGMII_CK,
1024 MTK_CLK_ETH2PLL,
1025 MTK_CLK_WOCPU0,
1026 MTK_CLK_WOCPU1,
developer5cfc67a2022-12-29 19:06:51 +08001027 MTK_CLK_ETHWARP_WOCPU2,
1028 MTK_CLK_ETHWARP_WOCPU1,
1029 MTK_CLK_ETHWARP_WOCPU0,
1030 MTK_CLK_TOP_USXGMII_SBUS_0_SEL,
1031 MTK_CLK_TOP_USXGMII_SBUS_1_SEL,
1032 MTK_CLK_TOP_SGM_0_SEL,
1033 MTK_CLK_TOP_SGM_1_SEL,
1034 MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL,
1035 MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL,
1036 MTK_CLK_TOP_ETH_GMII_SEL,
1037 MTK_CLK_TOP_ETH_REFCK_50M_SEL,
1038 MTK_CLK_TOP_ETH_SYS_200M_SEL,
1039 MTK_CLK_TOP_ETH_SYS_SEL,
1040 MTK_CLK_TOP_ETH_XGMII_SEL,
1041 MTK_CLK_TOP_ETH_MII_SEL,
1042 MTK_CLK_TOP_NETSYS_SEL,
1043 MTK_CLK_TOP_NETSYS_500M_SEL,
1044 MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
1045 MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
1046 MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
1047 MTK_CLK_TOP_NETSYS_WARP_SEL,
developerfd40db22021-04-29 10:08:25 +08001048 MTK_CLK_MAX
1049};
1050
1051#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1052 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1053 BIT(MTK_CLK_TRGPLL))
1054#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1055 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1056 BIT(MTK_CLK_GP2) | \
1057 BIT(MTK_CLK_SGMII_TX_250M) | \
1058 BIT(MTK_CLK_SGMII_RX_250M) | \
1059 BIT(MTK_CLK_SGMII_CDR_REF) | \
1060 BIT(MTK_CLK_SGMII_CDR_FB) | \
1061 BIT(MTK_CLK_SGMII_CK) | \
1062 BIT(MTK_CLK_ETH2PLL))
1063#define MT7621_CLKS_BITMAP (0)
1064#define MT7628_CLKS_BITMAP (0)
1065#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1066 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1067 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
1068 BIT(MTK_CLK_SGMII_TX_250M) | \
1069 BIT(MTK_CLK_SGMII_RX_250M) | \
1070 BIT(MTK_CLK_SGMII_CDR_REF) | \
1071 BIT(MTK_CLK_SGMII_CDR_FB) | \
1072 BIT(MTK_CLK_SGMII2_TX_250M) | \
1073 BIT(MTK_CLK_SGMII2_RX_250M) | \
1074 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1075 BIT(MTK_CLK_SGMII2_CDR_FB) | \
1076 BIT(MTK_CLK_SGMII_CK) | \
1077 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
1078
1079#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1080 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1081 BIT(MTK_CLK_SGMII_TX_250M) | \
1082 BIT(MTK_CLK_SGMII_RX_250M) | \
1083 BIT(MTK_CLK_SGMII_CDR_REF) | \
1084 BIT(MTK_CLK_SGMII_CDR_FB) | \
1085 BIT(MTK_CLK_SGMII2_TX_250M) | \
1086 BIT(MTK_CLK_SGMII2_RX_250M) | \
1087 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1088 BIT(MTK_CLK_SGMII2_CDR_FB))
1089
developer255bba22021-07-27 15:16:33 +08001090
developer9e9fb4c2021-11-30 17:33:04 +08001091#define MT7981_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1092 BIT(MTK_CLK_WOCPU0) | \
1093 BIT(MTK_CLK_SGMII_TX_250M) | \
1094 BIT(MTK_CLK_SGMII_RX_250M) | \
1095 BIT(MTK_CLK_SGMII_CDR_REF) | \
1096 BIT(MTK_CLK_SGMII_CDR_FB) | \
1097 BIT(MTK_CLK_SGMII2_TX_250M) | \
1098 BIT(MTK_CLK_SGMII2_RX_250M) | \
1099 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1100 BIT(MTK_CLK_SGMII2_CDR_FB))
developer089e8852022-09-28 14:43:46 +08001101
developer1bbcf512022-11-18 16:09:33 +08001102#define MT7988_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_ESW) | \
1103 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1104 BIT(MTK_CLK_GP3) | BIT(MTK_CLK_XGP1) | \
1105 BIT(MTK_CLK_XGP2) | BIT(MTK_CLK_XGP3) | \
1106 BIT(MTK_CLK_CRYPTO) | \
developer089e8852022-09-28 14:43:46 +08001107 BIT(MTK_CLK_SGMII_TX_250M) | \
1108 BIT(MTK_CLK_SGMII_RX_250M) | \
developer089e8852022-09-28 14:43:46 +08001109 BIT(MTK_CLK_SGMII2_TX_250M) | \
1110 BIT(MTK_CLK_SGMII2_RX_250M) | \
developer5cfc67a2022-12-29 19:06:51 +08001111 BIT(MTK_CLK_ETHWARP_WOCPU2) | \
1112 BIT(MTK_CLK_ETHWARP_WOCPU1) | \
1113 BIT(MTK_CLK_ETHWARP_WOCPU0) | \
1114 BIT(MTK_CLK_TOP_USXGMII_SBUS_0_SEL) | \
1115 BIT(MTK_CLK_TOP_USXGMII_SBUS_1_SEL) | \
1116 BIT(MTK_CLK_TOP_SGM_0_SEL) | \
1117 BIT(MTK_CLK_TOP_SGM_1_SEL) | \
1118 BIT(MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL) | \
1119 BIT(MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL) | \
1120 BIT(MTK_CLK_TOP_ETH_GMII_SEL) | \
1121 BIT(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
1122 BIT(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
1123 BIT(MTK_CLK_TOP_ETH_SYS_SEL) | \
1124 BIT(MTK_CLK_TOP_ETH_XGMII_SEL) | \
1125 BIT(MTK_CLK_TOP_ETH_MII_SEL) | \
1126 BIT(MTK_CLK_TOP_NETSYS_SEL) | \
1127 BIT(MTK_CLK_TOP_NETSYS_500M_SEL) | \
1128 BIT(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
1129 BIT(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
1130 BIT(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
1131 BIT(MTK_CLK_TOP_NETSYS_WARP_SEL))
developer089e8852022-09-28 14:43:46 +08001132
developerfd40db22021-04-29 10:08:25 +08001133enum mtk_dev_state {
1134 MTK_HW_INIT,
1135 MTK_RESETTING
1136};
1137
developer089e8852022-09-28 14:43:46 +08001138/* PSE Port Definition */
1139enum mtk_pse_port {
1140 PSE_ADMA_PORT = 0,
1141 PSE_GDM1_PORT,
1142 PSE_GDM2_PORT,
1143 PSE_PPE0_PORT,
1144 PSE_PPE1_PORT,
1145 PSE_QDMA_TX_PORT,
1146 PSE_QDMA_RX_PORT,
1147 PSE_DROP_PORT,
1148 PSE_WDMA0_PORT,
1149 PSE_WDMA1_PORT,
1150 PSE_TDMA_PORT,
1151 PSE_NONE_PORT,
1152 PSE_PPE2_PORT,
1153 PSE_WDMA2_PORT,
1154 PSE_EIP197_PORT,
1155 PSE_GDM3_PORT,
1156 PSE_PORT_MAX
1157};
1158
1159/* GMAC Identifier */
1160enum mtk_gmac_id {
1161 MTK_GMAC1_ID = 0,
1162 MTK_GMAC2_ID,
1163 MTK_GMAC3_ID,
1164 MTK_GMAC_ID_MAX
1165};
1166
1167/* GDM Type */
1168enum mtk_gdm_type {
1169 MTK_GDM_TYPE = 0,
1170 MTK_XGDM_TYPE,
1171 MTK_GDM_TYPE_MAX
1172};
1173
developer30e13e72022-11-03 10:21:24 +08001174static inline const char *gdm_type(int type)
1175{
1176 switch (type) {
1177 case MTK_GDM_TYPE:
1178 return "gdm";
1179 case MTK_XGDM_TYPE:
1180 return "xgdm";
1181 default:
1182 return "unkown";
1183 }
1184}
1185
developerfd40db22021-04-29 10:08:25 +08001186/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
1187 * by the TX descriptor s
1188 * @skb: The SKB pointer of the packet being sent
1189 * @dma_addr0: The base addr of the first segment
1190 * @dma_len0: The length of the first segment
1191 * @dma_addr1: The base addr of the second segment
1192 * @dma_len1: The length of the second segment
1193 */
1194struct mtk_tx_buf {
1195 struct sk_buff *skb;
1196 u32 flags;
1197 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
1198 DEFINE_DMA_UNMAP_LEN(dma_len0);
1199 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
1200 DEFINE_DMA_UNMAP_LEN(dma_len1);
1201};
1202
1203/* struct mtk_tx_ring - This struct holds info describing a TX ring
1204 * @dma: The descriptor ring
1205 * @buf: The memory pointed at by the ring
1206 * @phys: The physical addr of tx_buf
1207 * @next_free: Pointer to the next free descriptor
1208 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +08001209 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +08001210 * @thresh: The threshold of minimum amount of free descriptors
1211 * @free_count: QDMA uses a linked list. Track how many free descriptors
1212 * are present
1213 */
1214struct mtk_tx_ring {
developere9356982022-07-04 09:03:20 +08001215 void *dma;
developerfd40db22021-04-29 10:08:25 +08001216 struct mtk_tx_buf *buf;
1217 dma_addr_t phys;
developere9356982022-07-04 09:03:20 +08001218 void *next_free;
1219 void *last_free;
developerc4671b22021-05-28 13:16:42 +08001220 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001221 u16 thresh;
1222 atomic_t free_count;
1223 int dma_size;
developere9356982022-07-04 09:03:20 +08001224 void *dma_pdma; /* For MT7628/88 PDMA handling */
developerfd40db22021-04-29 10:08:25 +08001225 dma_addr_t phys_pdma;
1226 int cpu_idx;
1227};
1228
1229/* PDMA rx ring mode */
1230enum mtk_rx_flags {
1231 MTK_RX_FLAGS_NORMAL = 0,
1232 MTK_RX_FLAGS_HWLRO,
1233 MTK_RX_FLAGS_QDMA,
1234};
1235
1236/* struct mtk_rx_ring - This struct holds info describing a RX ring
1237 * @dma: The descriptor ring
1238 * @data: The memory pointed at by the ring
1239 * @phys: The physical addr of rx_buf
1240 * @frag_size: How big can each fragment be
1241 * @buf_size: The size of each packet buffer
1242 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +08001243 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +08001244 */
1245struct mtk_rx_ring {
developere9356982022-07-04 09:03:20 +08001246 void *dma;
developerfd40db22021-04-29 10:08:25 +08001247 u8 **data;
1248 dma_addr_t phys;
1249 u16 frag_size;
1250 u16 buf_size;
1251 u16 dma_size;
1252 bool calc_idx_update;
1253 u16 calc_idx;
1254 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +08001255 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +08001256};
1257
developer18f46a82021-07-20 21:08:21 +08001258/* struct mtk_napi - This is the structure holding NAPI-related information,
1259 * and a mtk_napi struct is binding to one interrupt group
1260 * @napi: The NAPI struct
1261 * @rx_ring: Pointer to the memory holding info about the RX ring
1262 * @irq_grp_idx: The index indicates which interrupt group that this
1263 * mtk_napi is binding to
1264 */
1265struct mtk_napi {
1266 struct napi_struct napi;
1267 struct mtk_eth *eth;
1268 struct mtk_rx_ring *rx_ring;
1269 u32 irq_grp_no;
1270};
1271
developerfd40db22021-04-29 10:08:25 +08001272enum mkt_eth_capabilities {
1273 MTK_RGMII_BIT = 0,
1274 MTK_TRGMII_BIT,
1275 MTK_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001276 MTK_XGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001277 MTK_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001278 MTK_ESW_BIT,
1279 MTK_GEPHY_BIT,
1280 MTK_MUX_BIT,
1281 MTK_INFRA_BIT,
1282 MTK_SHARED_SGMII_BIT,
1283 MTK_HWLRO_BIT,
developer18f46a82021-07-20 21:08:21 +08001284 MTK_RSS_BIT,
developerfd40db22021-04-29 10:08:25 +08001285 MTK_SHARED_INT_BIT,
1286 MTK_TRGMII_MT7621_CLK_BIT,
1287 MTK_QDMA_BIT,
developer089e8852022-09-28 14:43:46 +08001288 MTK_NETSYS_V1_BIT,
developera2bdbd52021-05-31 19:10:17 +08001289 MTK_NETSYS_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001290 MTK_NETSYS_V3_BIT,
developerfd40db22021-04-29 10:08:25 +08001291 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +08001292 MTK_RSTCTRL_PPE1_BIT,
developer37482a42022-12-26 13:31:13 +08001293 MTK_RSTCTRL_PPE2_BIT,
developer255bba22021-07-27 15:16:33 +08001294 MTK_U3_COPHY_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001295 MTK_8GB_ADDRESSING_BIT,
developerfd40db22021-04-29 10:08:25 +08001296
1297 /* MUX BITS*/
1298 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
1299 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
1300 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
developer30e13e72022-11-03 10:21:24 +08001301 MTK_ETH_MUX_GMAC2_TO_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001302 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
1303 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001304 MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT,
1305 MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001306
1307 /* PATH BITS */
1308 MTK_ETH_PATH_GMAC1_RGMII_BIT,
1309 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1310 MTK_ETH_PATH_GMAC1_SGMII_BIT,
1311 MTK_ETH_PATH_GMAC2_RGMII_BIT,
1312 MTK_ETH_PATH_GMAC2_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001313 MTK_ETH_PATH_GMAC2_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001314 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
developer089e8852022-09-28 14:43:46 +08001315 MTK_ETH_PATH_GMAC3_SGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001316 MTK_ETH_PATH_GDM1_ESW_BIT,
developer089e8852022-09-28 14:43:46 +08001317 MTK_ETH_PATH_GMAC1_USXGMII_BIT,
1318 MTK_ETH_PATH_GMAC2_USXGMII_BIT,
1319 MTK_ETH_PATH_GMAC3_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001320};
1321
1322/* Supported hardware group on SoCs */
developer425b23a2022-10-12 16:00:41 +08001323#define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
1324#define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
1325#define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001326#define MTK_XGMII BIT_ULL(MTK_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001327#define MTK_USXGMII BIT_ULL(MTK_USXGMII_BIT)
1328#define MTK_ESW BIT_ULL(MTK_ESW_BIT)
1329#define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
1330#define MTK_MUX BIT_ULL(MTK_MUX_BIT)
1331#define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
1332#define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
1333#define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
1334#define MTK_RSS BIT_ULL(MTK_RSS_BIT)
1335#define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
1336#define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1337#define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
1338#define MTK_NETSYS_V1 BIT_ULL(MTK_NETSYS_V1_BIT)
1339#define MTK_NETSYS_V2 BIT_ULL(MTK_NETSYS_V2_BIT)
1340#define MTK_NETSYS_V3 BIT_ULL(MTK_NETSYS_V3_BIT)
1341#define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
1342#define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
developer37482a42022-12-26 13:31:13 +08001343#define MTK_RSTCTRL_PPE2 BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
developer425b23a2022-10-12 16:00:41 +08001344#define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
1345#define MTK_8GB_ADDRESSING BIT_ULL(MTK_8GB_ADDRESSING_BIT)
developerfd40db22021-04-29 10:08:25 +08001346
1347#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
developer425b23a2022-10-12 16:00:41 +08001348 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
developerfd40db22021-04-29 10:08:25 +08001349#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
developer425b23a2022-10-12 16:00:41 +08001350 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001351#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
developer425b23a2022-10-12 16:00:41 +08001352 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
developer30e13e72022-11-03 10:21:24 +08001353#define MTK_ETH_MUX_GMAC2_TO_XGMII \
1354 BIT_ULL(MTK_ETH_MUX_GMAC2_TO_XGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001355#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
developer425b23a2022-10-12 16:00:41 +08001356 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001357#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001358 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001359#define MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001360 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001361#define MTK_ETH_MUX_GMAC123_TO_USXGMII \
developer425b23a2022-10-12 16:00:41 +08001362 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001363
1364/* Supported path present on SoCs */
developer425b23a2022-10-12 16:00:41 +08001365#define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1366#define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1367#define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1368#define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1369#define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001370#define MTK_ETH_PATH_GMAC2_XGMII BIT_ULL(MTK_ETH_PATH_GMAC2_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001371#define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1372#define MTK_ETH_PATH_GMAC3_SGMII BIT_ULL(MTK_ETH_PATH_GMAC3_SGMII_BIT)
1373#define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1374#define MTK_ETH_PATH_GMAC1_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC1_USXGMII_BIT)
1375#define MTK_ETH_PATH_GMAC2_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC2_USXGMII_BIT)
1376#define MTK_ETH_PATH_GMAC3_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC3_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001377
1378#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1379#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1380#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1381#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1382#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
developer30e13e72022-11-03 10:21:24 +08001383#define MTK_GMAC2_XGMII (MTK_ETH_PATH_GMAC2_XGMII | MTK_XGMII)
developerfd40db22021-04-29 10:08:25 +08001384#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
developer089e8852022-09-28 14:43:46 +08001385#define MTK_GMAC3_SGMII (MTK_ETH_PATH_GMAC3_SGMII | MTK_SGMII)
developerfd40db22021-04-29 10:08:25 +08001386#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
developer089e8852022-09-28 14:43:46 +08001387#define MTK_GMAC1_USXGMII (MTK_ETH_PATH_GMAC1_USXGMII | MTK_USXGMII)
1388#define MTK_GMAC2_USXGMII (MTK_ETH_PATH_GMAC2_USXGMII | MTK_USXGMII)
1389#define MTK_GMAC3_USXGMII (MTK_ETH_PATH_GMAC3_USXGMII | MTK_USXGMII)
developerfd40db22021-04-29 10:08:25 +08001390
1391/* MUXes present on SoCs */
1392/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1393#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1394
1395/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1396#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1397 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1398
1399/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1400#define MTK_MUX_U3_GMAC2_TO_QPHY \
1401 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1402
1403/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1404#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1405 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1406 MTK_SHARED_SGMII)
1407
developer30e13e72022-11-03 10:21:24 +08001408/* 2: GMAC2 -> XGMII */
1409#define MTK_MUX_GMAC2_TO_XGMII \
1410 (MTK_ETH_MUX_GMAC2_TO_XGMII | MTK_MUX | MTK_INFRA)
1411
developerfd40db22021-04-29 10:08:25 +08001412/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1413#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1414 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1415
developer089e8852022-09-28 14:43:46 +08001416#define MTK_MUX_GMAC123_TO_GEPHY_SGMII \
1417 (MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII | MTK_MUX)
1418
1419#define MTK_MUX_GMAC123_TO_USXGMII \
1420 (MTK_ETH_MUX_GMAC123_TO_USXGMII | MTK_MUX | MTK_INFRA)
1421
developerfd40db22021-04-29 10:08:25 +08001422#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1423
1424#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1425 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
developer089e8852022-09-28 14:43:46 +08001426 MTK_TRGMII_MT7621_CLK | MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001427
1428#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1429 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
developer089e8852022-09-28 14:43:46 +08001430 MTK_MUX_GDM1_TO_GMAC1_ESW | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001431 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1432
1433#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
developer089e8852022-09-28 14:43:46 +08001434 MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001435
developer089e8852022-09-28 14:43:46 +08001436#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628 | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001437
1438#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1439 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1440 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
developer089e8852022-09-28 14:43:46 +08001441 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001442 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1443
developerfd40db22021-04-29 10:08:25 +08001444#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1445 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer8051e042022-04-08 13:26:36 +08001446 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001447
developer255bba22021-07-27 15:16:33 +08001448#define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1449 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1450 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1451 MTK_NETSYS_V2)
1452
developer089e8852022-09-28 14:43:46 +08001453#define MT7988_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC3_SGMII | \
1454 MTK_MUX_GMAC123_TO_GEPHY_SGMII | MTK_QDMA | \
developer37482a42022-12-26 13:31:13 +08001455 MTK_NETSYS_V3 | MTK_RSTCTRL_PPE1 | MTK_RSTCTRL_PPE2 | \
developer089e8852022-09-28 14:43:46 +08001456 MTK_GMAC1_USXGMII | MTK_GMAC2_USXGMII | \
developer30e13e72022-11-03 10:21:24 +08001457 MTK_GMAC3_USXGMII | MTK_MUX_GMAC123_TO_USXGMII | \
1458 MTK_GMAC2_XGMII | MTK_MUX_GMAC2_TO_XGMII | MTK_RSS)
developer089e8852022-09-28 14:43:46 +08001459
developere9356982022-07-04 09:03:20 +08001460struct mtk_tx_dma_desc_info {
1461 dma_addr_t addr;
1462 u32 size;
1463 u16 vlan_tci;
1464 u16 qid;
1465 u8 gso:1;
1466 u8 csum:1;
1467 u8 vlan:1;
1468 u8 first:1;
1469 u8 last:1;
1470};
1471
developerfd40db22021-04-29 10:08:25 +08001472/* struct mtk_eth_data - This is the structure holding all differences
1473 * among various plaforms
1474 * @ana_rgc3: The offset for register ANA_RGC3 related to
1475 * sgmiisys syscon
1476 * @caps Flags shown the extra capability for the SoC
1477 * @hw_features Flags shown HW features
1478 * @required_clks Flags shown the bitmap for required clocks on
1479 * the target SoC
1480 * @required_pctl A bool value to show whether the SoC requires
1481 * the extra setup for those pins used by GMAC.
developere9356982022-07-04 09:03:20 +08001482 * @txd_size Tx DMA descriptor size.
1483 * @rxd_size Rx DMA descriptor size.
1484 * @dma_max_len Max DMA tx/rx buffer length.
1485 * @dma_len_offset Tx/Rx DMA length field offset.
developerfd40db22021-04-29 10:08:25 +08001486 */
1487struct mtk_soc_data {
1488 u32 ana_rgc3;
developer089e8852022-09-28 14:43:46 +08001489 u64 caps;
developer5cfc67a2022-12-29 19:06:51 +08001490 u64 required_clks;
developerfd40db22021-04-29 10:08:25 +08001491 bool required_pctl;
1492 netdev_features_t hw_features;
1493 bool has_sram;
developere9356982022-07-04 09:03:20 +08001494 struct {
1495 u32 txd_size;
1496 u32 rxd_size;
1497 u32 dma_max_len;
1498 u32 dma_len_offset;
1499 } txrx;
developerfd40db22021-04-29 10:08:25 +08001500};
1501
developer089e8852022-09-28 14:43:46 +08001502/* currently no SoC has more than 3 macs */
1503#if defined(CONFIG_MEDIATEK_NETSYS_V3)
1504#define MTK_MAX_DEVS 3
1505#else
1506#define MTK_MAX_DEVS 2
1507#endif
developerfd40db22021-04-29 10:08:25 +08001508
1509#define MTK_SGMII_PHYSPEED_AN BIT(31)
1510#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1511#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1512#define MTK_SGMII_PHYSPEED_2500 BIT(1)
developer089e8852022-09-28 14:43:46 +08001513#define MTK_SGMII_PHYSPEED_5000 BIT(2)
1514#define MTK_SGMII_PHYSPEED_10000 BIT(3)
developerf8ac94a2021-07-29 16:40:01 +08001515#define MTK_SGMII_PN_SWAP BIT(16)
developerfd40db22021-04-29 10:08:25 +08001516#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1517
developer089e8852022-09-28 14:43:46 +08001518/* struct mtk_xgmii - This is the structure holding sgmii/usxgmii regmap and
1519 * its characteristics
developerfd40db22021-04-29 10:08:25 +08001520 * @regmap: The register map pointing at the range used to setup
developer089e8852022-09-28 14:43:46 +08001521 * SGMII/USXGMII modes
developerfd40db22021-04-29 10:08:25 +08001522 * @flags: The enum refers to which mode the sgmii wants to run on
1523 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1524 */
1525
developer089e8852022-09-28 14:43:46 +08001526struct mtk_xgmii {
1527 struct mtk_eth *eth;
1528 struct regmap *regmap_sgmii[MTK_MAX_DEVS];
1529 struct regmap *regmap_usxgmii[MTK_MAX_DEVS];
1530 struct regmap *regmap_pextp[MTK_MAX_DEVS];
1531 struct regmap *regmap_pll;
developerfd40db22021-04-29 10:08:25 +08001532 u32 flags[MTK_MAX_DEVS];
1533 u32 ana_rgc3;
1534};
1535
developer8051e042022-04-08 13:26:36 +08001536
1537/* struct mtk_reset_event - This is the structure holding statistics counters
1538 * for reset events
1539 * @count: The counter is used to record the number of events
1540 */
1541struct mtk_reset_event {
1542 u32 count[32];
1543};
1544
developera2613e62022-07-01 18:29:37 +08001545/* struct mtk_phylink_priv - This is the structure holding private data for phylink
1546 * @desc: Pointer to the memory holding info about the phylink gpio
1547 * @id: The element is used to record the phy index of phylink
1548 * @phyaddr: The element is used to record the phy address of phylink
1549 * @link: The element is used to record the phy link status of phylink
1550 */
1551struct mtk_phylink_priv {
1552 struct net_device *dev;
1553 struct gpio_desc *desc;
1554 char label[16];
1555 int id;
1556 int phyaddr;
1557 int link;
1558};
1559
developerfd40db22021-04-29 10:08:25 +08001560/* struct mtk_eth - This is the main datasructure for holding the state
1561 * of the driver
1562 * @dev: The device pointer
1563 * @base: The mapped register i/o base
1564 * @page_lock: Make sure that register operations are atomic
1565 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1566 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1567 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1568 * dummy for NAPI to work
1569 * @netdev: The netdev instances
1570 * @mac: Each netdev is linked to a physical MAC
1571 * @irq: The IRQ that we are using
1572 * @msg_enable: Ethtool msg level
1573 * @ethsys: The register map pointing at the range used to setup
1574 * MII modes
1575 * @infra: The register map pointing at the range used to setup
1576 * SGMII and GePHY path
1577 * @pctl: The register map pointing at the range used to setup
1578 * GMAC port drive/slew values
1579 * @dma_refcnt: track how many netdevs are using the DMA engine
1580 * @tx_ring: Pointer to the memory holding info about the TX ring
1581 * @rx_ring: Pointer to the memory holding info about the RX ring
1582 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1583 * @tx_napi: The TX NAPI struct
1584 * @rx_napi: The RX NAPI struct
1585 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1586 * @phy_scratch_ring: physical address of scratch_ring
1587 * @scratch_head: The scratch memory that scratch_ring points to.
1588 * @clks: clock array for all clocks required
1589 * @mii_bus: If there is a bus we need to create an instance for it
1590 * @pending_work: The workqueue used to reset the dma ring
1591 * @state: Initialization and runtime state of the device
1592 * @soc: Holding specific data among vaious SoCs
1593 */
1594
1595struct mtk_eth {
1596 struct device *dev;
1597 void __iomem *base;
developer089e8852022-09-28 14:43:46 +08001598 void __iomem *sram_base;
developerfd40db22021-04-29 10:08:25 +08001599 spinlock_t page_lock;
1600 spinlock_t tx_irq_lock;
1601 spinlock_t rx_irq_lock;
1602 struct net_device dummy_dev;
1603 struct net_device *netdev[MTK_MAX_DEVS];
1604 struct mtk_mac *mac[MTK_MAX_DEVS];
developer18f46a82021-07-20 21:08:21 +08001605 int irq[MTK_MAX_IRQ_NUM];
developerfd40db22021-04-29 10:08:25 +08001606 u32 msg_enable;
1607 unsigned long sysclk;
1608 struct regmap *ethsys;
1609 struct regmap *infra;
developer089e8852022-09-28 14:43:46 +08001610 struct regmap *toprgu;
1611 struct mtk_xgmii *xgmii;
developerfd40db22021-04-29 10:08:25 +08001612 struct regmap *pctl;
1613 bool hwlro;
1614 refcount_t dma_refcnt;
1615 struct mtk_tx_ring tx_ring;
1616 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1617 struct mtk_rx_ring rx_ring_qdma;
1618 struct napi_struct tx_napi;
developer18f46a82021-07-20 21:08:21 +08001619 struct mtk_napi rx_napi[MTK_RX_NAPI_NUM];
developere9356982022-07-04 09:03:20 +08001620 void *scratch_ring;
developer8051e042022-04-08 13:26:36 +08001621 struct mtk_reset_event reset_event;
developerfd40db22021-04-29 10:08:25 +08001622 dma_addr_t phy_scratch_ring;
1623 void *scratch_head;
1624 struct clk *clks[MTK_CLK_MAX];
1625
1626 struct mii_bus *mii_bus;
1627 struct work_struct pending_work;
1628 unsigned long state;
1629
1630 const struct mtk_soc_data *soc;
1631
1632 u32 tx_int_mask_reg;
1633 u32 tx_int_status_reg;
1634 u32 rx_dma_l4_valid;
1635 int ip_align;
developerd82e8372022-02-09 15:00:09 +08001636 spinlock_t syscfg0_lock;
developer8051e042022-04-08 13:26:36 +08001637 struct timer_list mtk_dma_monitor_timer;
developerfd40db22021-04-29 10:08:25 +08001638};
1639
1640/* struct mtk_mac - the structure that holds the info about the MACs of the
1641 * SoC
1642 * @id: The number of the MAC
1643 * @interface: Interface mode kept for detecting change in hw settings
1644 * @of_node: Our devicetree node
1645 * @hw: Backpointer to our main datastruture
1646 * @hw_stats: Packet statistics counter
1647 */
1648struct mtk_mac {
developerfb556ca2021-10-13 10:52:09 +08001649 unsigned int id;
developerfd40db22021-04-29 10:08:25 +08001650 phy_interface_t interface;
1651 unsigned int mode;
developer089e8852022-09-28 14:43:46 +08001652 unsigned int type;
developerfd40db22021-04-29 10:08:25 +08001653 int speed;
1654 struct device_node *of_node;
1655 struct phylink *phylink;
1656 struct phylink_config phylink_config;
developera2613e62022-07-01 18:29:37 +08001657 struct mtk_phylink_priv phylink_priv;
developerfd40db22021-04-29 10:08:25 +08001658 struct mtk_eth *hw;
1659 struct mtk_hw_stats *hw_stats;
1660 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1661 int hwlro_ip_cnt;
1662};
1663
1664/* the struct describing the SoC. these are declared in the soc_xyz.c files */
developer7cd7e5e2022-11-17 13:57:32 +08001665extern struct mtk_eth *g_eth;
developerfd40db22021-04-29 10:08:25 +08001666extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001667extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001668
1669/* read the hardware status register */
1670void mtk_stats_update_mac(struct mtk_mac *mac);
1671
1672void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1673u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
developer8051e042022-04-08 13:26:36 +08001674u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg);
developerfd40db22021-04-29 10:08:25 +08001675
developer089e8852022-09-28 14:43:46 +08001676int mtk_sgmii_init(struct mtk_xgmii *ss, struct device_node *np,
developerfd40db22021-04-29 10:08:25 +08001677 u32 ana_rgc3);
developer089e8852022-09-28 14:43:46 +08001678int mtk_sgmii_setup_mode_an(struct mtk_xgmii *ss, unsigned int mac_id);
1679int mtk_sgmii_setup_mode_force(struct mtk_xgmii *ss, unsigned int mac_id,
developerfd40db22021-04-29 10:08:25 +08001680 const struct phylink_link_state *state);
1681void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001682void mtk_sgmii_setup_phya_gen2(struct mtk_xgmii *ss, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001683
1684int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer30e13e72022-11-03 10:21:24 +08001685int mtk_gmac_xgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001686int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1687int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001688int mtk_gmac_usxgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerdca0fde2022-12-14 11:40:35 +08001689void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config);
developer8051e042022-04-08 13:26:36 +08001690void ethsys_reset(struct mtk_eth *eth, u32 reset_bits);
developerfd40db22021-04-29 10:08:25 +08001691
developer089e8852022-09-28 14:43:46 +08001692int mtk_mac2xgmii_id(struct mtk_eth *eth, int mac_id);
1693int mtk_usxgmii_init(struct mtk_xgmii *ss, struct device_node *r);
1694int mtk_xfi_pextp_init(struct mtk_xgmii *ss, struct device_node *r);
1695int mtk_xfi_pll_init(struct mtk_xgmii *ss, struct device_node *r);
1696int mtk_toprgu_init(struct mtk_eth *eth, struct device_node *r);
1697int mtk_xfi_pll_enable(struct mtk_xgmii *ss);
1698int mtk_usxgmii_setup_mode_an(struct mtk_xgmii *ss, int mac_id,
1699 int max_speed);
1700int mtk_usxgmii_setup_mode_force(struct mtk_xgmii *ss, int mac_id,
developercfa104b2023-01-11 17:40:41 +08001701 const struct phylink_link_state *state);
developer089e8852022-09-28 14:43:46 +08001702void mtk_usxgmii_setup_phya_an_10000(struct mtk_xgmii *ss, int mac_id);
1703void mtk_usxgmii_reset(struct mtk_xgmii *ss, int mac_id);
developer0baa6962023-01-31 14:25:23 +08001704int mtk_dump_usxgmii(struct regmap *pmap, char *name, u32 offset, u32 range);
developerfd40db22021-04-29 10:08:25 +08001705#endif /* MTK_ETH_H */