blob: 41b46c41b122d5ace4f6be1ba48faaf50c95cd5a [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
21#define MTK_DMA_SIZE 2048
22#define MTK_NAPI_WEIGHT 256
23#define MTK_MAC_COUNT 2
24#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
25#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
26#define MTK_DMA_DUMMY_DESC 0xffffffff
27#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
28 NETIF_MSG_PROBE | \
29 NETIF_MSG_LINK | \
30 NETIF_MSG_TIMER | \
31 NETIF_MSG_IFDOWN | \
32 NETIF_MSG_IFUP | \
33 NETIF_MSG_RX_ERR | \
34 NETIF_MSG_TX_ERR)
35#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
36 NETIF_F_RXCSUM | \
37 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080038 NETIF_F_SG | NETIF_F_TSO | \
39 NETIF_F_TSO6 | \
40 NETIF_F_IPV6_CSUM)
41#define MTK_SET_FEATURES (NETIF_F_LRO | \
42 NETIF_F_HW_VLAN_CTAG_RX)
43#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
44#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
45
46#define MTK_MAX_RX_RING_NUM 4
47#define MTK_HW_LRO_DMA_SIZE 8
48
49#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
50#define MTK_MAX_LRO_IP_CNT 2
51#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
52#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
53#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
54#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
55#define MTK_HW_LRO_MAX_AGG_CNT 64
56#define MTK_HW_LRO_BW_THRE 3000
57#define MTK_HW_LRO_REPLACE_DELTA 1000
58#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
59
60/* Frame Engine Global Reset Register */
61#define MTK_RST_GL 0x04
62#define RST_GL_PSE BIT(0)
63
64/* Frame Engine Interrupt Status Register */
65#define MTK_INT_STATUS2 0x08
66#define MTK_GDM1_AF BIT(28)
67#define MTK_GDM2_AF BIT(29)
68
69/* PDMA HW LRO Alter Flow Timer Register */
70#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
71
72/* Frame Engine Interrupt Grouping Register */
73#define MTK_FE_INT_GRP 0x20
74
75/* CDMP Ingress Control Register */
76#define MTK_CDMQ_IG_CTRL 0x1400
77#define MTK_CDMQ_STAG_EN BIT(0)
78
79/* CDMP Ingress Control Register */
80#define MTK_CDMP_IG_CTRL 0x400
81#define MTK_CDMP_STAG_EN BIT(0)
82
83/* CDMP Exgress Control Register */
84#define MTK_CDMP_EG_CTRL 0x404
85
86/* GDM Exgress Control Register */
87#define MTK_GDMA_FWD_CFG(x) (0x500 + (x * 0x1000))
88#define MTK_GDMA_SPECIAL_TAG BIT(24)
89#define MTK_GDMA_ICS_EN BIT(22)
90#define MTK_GDMA_TCS_EN BIT(21)
91#define MTK_GDMA_UCS_EN BIT(20)
92#define MTK_GDMA_TO_PDMA 0x0
93#define MTK_GDMA_DROP_ALL 0x7777
94
95/* Unicast Filter MAC Address Register - Low */
96#define MTK_GDMA_MAC_ADRL(x) (0x508 + (x * 0x1000))
97
98/* Unicast Filter MAC Address Register - High */
99#define MTK_GDMA_MAC_ADRH(x) (0x50C + (x * 0x1000))
100
101/* Internal SRAM offset */
102#define MTK_ETH_SRAM_OFFSET 0x40000
103
104/* FE global misc reg*/
105#define MTK_FE_GLO_MISC 0x124
106
107/* PSE Input Queue Reservation Register*/
108#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
109
110/* PSE Output Queue Threshold Register*/
111#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
112
113#define MTK_PDMA_V2 BIT(4)
114#if defined(CONFIG_MEDIATEK_NETSYS_V2)
115#define CONFIG_MEDIATEK_NETSYS_RX_V2 1
116
117#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
118#define PDMA_BASE 0x6000
119#else
120#define PDMA_BASE 0x4000
121#endif
122
123#define QDMA_BASE 0x4400
124#else
125#define PDMA_BASE 0x0800
126#define QDMA_BASE 0x1800
127#endif
128/* PDMA RX Base Pointer Register */
129#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
130#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
131
132/* PDMA RX Maximum Count Register */
133#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
134#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
135
136/* PDMA RX CPU Pointer Register */
137#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
138#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
139
140/* PDMA HW LRO Control Registers */
141#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
142#define MTK_LRO_EN BIT(0)
143#define MTK_L3_CKS_UPD_EN BIT(7)
144#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
145#define MTK_LRO_RING_RELINQUISH_REQ (0x7 << 26)
146#define MTK_LRO_RING_RELINQUISH_DONE (0x7 << 29)
147
148#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
149#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
150#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
151#define MTK_ADMA_MODE BIT(15)
152#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
153
154/* PDMA Global Configuration Register */
155#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
156#define MTK_MULTI_EN BIT(10)
157#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
158
159/* PDMA Reset Index Register */
160#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
161#define MTK_PST_DRX_IDX0 BIT(16)
162#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
163
164/* PDMA Delay Interrupt Register */
165#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
166#define MTK_PDMA_DELAY_RX_EN BIT(15)
167#define MTK_PDMA_DELAY_RX_PINT 4
168#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
169#define MTK_PDMA_DELAY_RX_PTIME 4
170#define MTK_PDMA_DELAY_RX_DELAY \
171 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
172 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
173
174/* PDMA Interrupt Status Register */
175#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
176
177/* PDMA Interrupt Mask Register */
178#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
179
180/* PDMA HW LRO Alter Flow Delta Register */
181#define MTK_PDMA_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
182
183/* PDMA Interrupt grouping registers */
184#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
185#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
186
187/* PDMA HW LRO IP Setting Registers */
188#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
189#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
190#define MTK_RING_MYIP_VLD BIT(9)
191
192/* PDMA HW LRO Ring Control Registers */
193#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
194#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
195#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
196#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
197#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
198#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
199#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
200#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
201#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
202#define MTK_RING_VLD BIT(8)
203#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
204#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
205#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
206
207/* QDMA TX Queue Configuration Registers */
208#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
209#define QDMA_RES_THRES 4
210
211/* QDMA TX Queue Scheduler Registers */
212#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
213
214/* QDMA RX Base Pointer Register */
215#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
216#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
217
218/* QDMA RX Maximum Count Register */
219#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
220#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
221
222/* QDMA RX CPU Pointer Register */
223#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
224#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
225
226/* QDMA RX DMA Pointer Register */
227#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
228
229/* QDMA Global Configuration Register */
230#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
231#define MTK_RX_2B_OFFSET BIT(31)
232#define MTK_RX_BT_32DWORDS (3 << 11)
233#define MTK_NDP_CO_PRO BIT(10)
234#define MTK_TX_WB_DDONE BIT(6)
235#define MTK_DMA_SIZE_16DWORDS (2 << 4)
236#define MTK_DMA_SIZE_32DWORDS (3 << 4)
237#define MTK_RX_DMA_BUSY BIT(3)
238#define MTK_TX_DMA_BUSY BIT(1)
239#define MTK_RX_DMA_EN BIT(2)
240#define MTK_TX_DMA_EN BIT(0)
241#define MTK_DMA_BUSY_TIMEOUT HZ
242
243/* QDMA V2 Global Configuration Register */
244#define MTK_CHK_DDONE_EN BIT(28)
245#define MTK_DMAD_WR_WDONE BIT(26)
246#define MTK_WCOMP_EN BIT(24)
247#define MTK_RESV_BUF (0x40 << 16)
248#define MTK_MUTLI_CNT (0x4 << 12)
249
250/* QDMA Reset Index Register */
251#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
252
253/* QDMA Delay Interrupt Register */
254#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
255
256/* QDMA Flow Control Register */
257#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
258#define FC_THRES_DROP_MODE BIT(20)
259#define FC_THRES_DROP_EN (7 << 16)
260#define FC_THRES_MIN 0x4444
261
262/* QDMA Interrupt Status Register */
263#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
264#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
265#define MTK_RX_DONE_DLY BIT(14)
266#else
267#define MTK_RX_DONE_DLY BIT(30)
268#endif
269#define MTK_RX_DONE_INT3 BIT(19)
270#define MTK_RX_DONE_INT2 BIT(18)
271#define MTK_RX_DONE_INT1 BIT(17)
272#define MTK_RX_DONE_INT0 BIT(16)
273#define MTK_TX_DONE_INT3 BIT(3)
274#define MTK_TX_DONE_INT2 BIT(2)
275#define MTK_TX_DONE_INT1 BIT(1)
276#define MTK_TX_DONE_INT0 BIT(0)
277#define MTK_RX_DONE_INT MTK_RX_DONE_DLY
278#define MTK_TX_DONE_DLY BIT(28)
279#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
280
281/* QDMA Interrupt grouping registers */
282#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
283#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
284#define MTK_RLS_DONE_INT BIT(0)
285
286/* QDMA Interrupt Status Register */
287#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
288
289/* QDMA Interrupt Mask Register */
290#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
291
292/* QDMA TX Forward CPU Pointer Register */
293#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
294
295/* QDMA TX Forward DMA Pointer Register */
296#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
297
298/* QDMA TX Release CPU Pointer Register */
299#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
300
301/* QDMA TX Release DMA Pointer Register */
302#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
303
304/* QDMA FQ Head Pointer Register */
305#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
306
307/* QDMA FQ Head Pointer Register */
308#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
309
310/* QDMA FQ Free Page Counter Register */
311#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
312
313/* QDMA FQ Free Page Buffer Length Register */
314#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
315
316/* GMA1 Received Good Byte Count Register */
317#if defined(CONFIG_MEDIATEK_NETSYS_V2)
318#define MTK_GDM1_TX_GBCNT 0x1C00
319#else
320#define MTK_GDM1_TX_GBCNT 0x2400
321#endif
322#define MTK_STAT_OFFSET 0x40
323
324/* QDMA TX NUM */
325#define MTK_QDMA_TX_NUM 16
326#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
327#define QID_LOW_BITS(x) ((x) & 0xf)
328#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
329#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
330
331/* QDMA V2 descriptor txd6 */
332#define TX_DMA_INS_VLAN_V2 BIT(16)
333
334/* QDMA V2 descriptor txd5 */
335#define TX_DMA_CHKSUM_V2 (0x7 << 28)
336#define TX_DMA_TSO_V2 BIT(31)
337
338/* QDMA V2 descriptor txd4 */
339#define TX_DMA_FPORT_SHIFT_V2 8
340#define TX_DMA_FPORT_MASK_V2 0xf
341#define TX_DMA_SWC_V2 BIT(30)
342
343#if defined(CONFIG_MEDIATEK_NETSYS_V2)
344#define MTK_TX_DMA_BUF_LEN 0xffff
345#define MTK_TX_DMA_BUF_SHIFT 8
346#else
347#define MTK_TX_DMA_BUF_LEN 0x3fff
348#define MTK_TX_DMA_BUF_SHIFT 16
349#endif
350
351#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
352#define MTK_RX_DMA_BUF_LEN 0xffff
353#define MTK_RX_DMA_BUF_SHIFT 8
354#define RX_DMA_SPORT_SHIFT 26
355#define RX_DMA_SPORT_MASK 0xf
356#else
357#define MTK_RX_DMA_BUF_LEN 0x3fff
358#define MTK_RX_DMA_BUF_SHIFT 16
359#define RX_DMA_SPORT_SHIFT 19
360#define RX_DMA_SPORT_MASK 0x7
361#endif
362
363/* QDMA descriptor txd4 */
364#define TX_DMA_CHKSUM (0x7 << 29)
365#define TX_DMA_TSO BIT(28)
366#define TX_DMA_FPORT_SHIFT 25
367#define TX_DMA_FPORT_MASK 0x7
368#define TX_DMA_INS_VLAN BIT(16)
369
370/* QDMA descriptor txd3 */
371#define TX_DMA_OWNER_CPU BIT(31)
372#define TX_DMA_LS0 BIT(30)
373#define TX_DMA_PLEN0(_x) (((_x) & MTK_TX_DMA_BUF_LEN) << MTK_TX_DMA_BUF_SHIFT)
374#define TX_DMA_PLEN1(_x) ((_x) & MTK_TX_DMA_BUF_LEN)
375#define TX_DMA_SWC BIT(14)
376#define TX_DMA_SDL(_x) (TX_DMA_PLEN0(_x))
377
378/* PDMA on MT7628 */
379#define TX_DMA_DONE BIT(31)
380#define TX_DMA_LS1 BIT(14)
381#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
382
383/* QDMA descriptor rxd2 */
384#define RX_DMA_DONE BIT(31)
385#define RX_DMA_LSO BIT(30)
386#define RX_DMA_PLEN0(_x) (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
387#define RX_DMA_GET_PLEN0(_x) (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
388#define RX_DMA_VTAG BIT(15)
389
390/* QDMA descriptor rxd3 */
391#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
392#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
393#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
394
395/* QDMA descriptor rxd4 */
396#define RX_DMA_L4_VALID BIT(24)
397#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
398#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
399
400#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
401
402/* PDMA V2 descriptor rxd3 */
403#define RX_DMA_VTAG_V2 BIT(0)
404#define RX_DMA_L4_VALID_V2 BIT(2)
405
406/* PDMA V2 descriptor rxd4 */
407#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
408#define RX_DMA_TCI_V2(_x) (((_x) >> 1) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
409#define RX_DMA_VPID_V2(x3, x4) ((((x3) & 1) << 15) | (((x4) >> 17) & 0x7fff))
410
411/* PHY Indirect Access Control registers */
412#define MTK_PHY_IAC 0x10004
413#define PHY_IAC_ACCESS BIT(31)
414#define PHY_IAC_READ BIT(19)
415#define PHY_IAC_WRITE BIT(18)
416#define PHY_IAC_START BIT(16)
417#define PHY_IAC_ADDR_SHIFT 20
418#define PHY_IAC_REG_SHIFT 25
419#define PHY_IAC_TIMEOUT HZ
420
421#define MTK_MAC_MISC 0x1000c
422#define MTK_MUX_TO_ESW BIT(0)
423
424/* Mac control registers */
425#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
426#define MAC_MCR_MAX_RX_1536 BIT(24)
427#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16))
428#define MAC_MCR_FORCE_MODE BIT(15)
429#define MAC_MCR_TX_EN BIT(14)
430#define MAC_MCR_RX_EN BIT(13)
431#define MAC_MCR_BACKOFF_EN BIT(9)
432#define MAC_MCR_BACKPR_EN BIT(8)
433#define MAC_MCR_FORCE_RX_FC BIT(5)
434#define MAC_MCR_FORCE_TX_FC BIT(4)
435#define MAC_MCR_SPEED_1000 BIT(3)
436#define MAC_MCR_SPEED_100 BIT(2)
437#define MAC_MCR_FORCE_DPX BIT(1)
438#define MAC_MCR_FORCE_LINK BIT(0)
439#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
440
441/* Mac status registers */
442#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
443#define MAC_MSR_EEE1G BIT(7)
444#define MAC_MSR_EEE100M BIT(6)
445#define MAC_MSR_RX_FC BIT(5)
446#define MAC_MSR_TX_FC BIT(4)
447#define MAC_MSR_SPEED_1000 BIT(3)
448#define MAC_MSR_SPEED_100 BIT(2)
449#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
450#define MAC_MSR_DPX BIT(1)
451#define MAC_MSR_LINK BIT(0)
452
453/* TRGMII RXC control register */
454#define TRGMII_RCK_CTRL 0x10300
455#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
456#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
457#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
458#define RXC_RST BIT(31)
459#define RXC_DQSISEL BIT(30)
460#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
461#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
462
463#define NUM_TRGMII_CTRL 5
464
465/* TRGMII RXC control register */
466#define TRGMII_TCK_CTRL 0x10340
467#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
468#define TXC_INV BIT(30)
469#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
470#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
471
472/* TRGMII TX Drive Strength */
473#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
474#define TD_DM_DRVP(x) ((x) & 0xf)
475#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
476
477/* TRGMII Interface mode register */
478#define INTF_MODE 0x10390
479#define TRGMII_INTF_DIS BIT(0)
480#define TRGMII_MODE BIT(1)
481#define TRGMII_CENTRAL_ALIGNED BIT(2)
482#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
483#define INTF_MODE_RGMII_10_100 0
484
485/* GPIO port control registers for GMAC 2*/
486#define GPIO_OD33_CTRL8 0x4c0
487#define GPIO_BIAS_CTRL 0xed0
488#define GPIO_DRV_SEL10 0xf00
489
490/* ethernet subsystem chip id register */
491#define ETHSYS_CHIPID0_3 0x0
492#define ETHSYS_CHIPID4_7 0x4
493#define MT7623_ETH 7623
494#define MT7622_ETH 7622
495#define MT7621_ETH 7621
496
497/* ethernet system control register */
498#define ETHSYS_SYSCFG 0x10
499#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
500
501/* ethernet subsystem config register */
502#define ETHSYS_SYSCFG0 0x14
503#define SYSCFG0_GE_MASK 0x3
504#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
505#define SYSCFG0_SGMII_MASK GENMASK(9, 8)
506#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
507#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
508#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
509#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
510
511
512/* ethernet subsystem clock register */
513#define ETHSYS_CLKCFG0 0x2c
514#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
515#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
516#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
517#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
518
519/* ethernet reset control register */
520#define ETHSYS_RSTCTRL 0x34
521#define RSTCTRL_FE BIT(6)
522#define RSTCTRL_PPE BIT(31)
523
524/* SGMII subsystem config registers */
525/* Register to auto-negotiation restart */
526#define SGMSYS_PCS_CONTROL_1 0x0
527#define SGMII_AN_RESTART BIT(9)
528#define SGMII_ISOLATE BIT(10)
529#define SGMII_AN_ENABLE BIT(12)
530#define SGMII_LINK_STATYS BIT(18)
531#define SGMII_AN_ABILITY BIT(19)
532#define SGMII_AN_COMPLETE BIT(21)
533#define SGMII_PCS_FAULT BIT(23)
534#define SGMII_AN_EXPANSION_CLR BIT(30)
535
536/* Register to programmable link timer, the unit in 2 * 8ns */
537#define SGMSYS_PCS_LINK_TIMER 0x18
538#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
539
540/* Register to control remote fault */
541#define SGMSYS_SGMII_MODE 0x20
542#define SGMII_IF_MODE_BIT0 BIT(0)
543#define SGMII_SPEED_DUPLEX_AN BIT(1)
544#define SGMII_SPEED_10 0x0
545#define SGMII_SPEED_100 BIT(2)
546#define SGMII_SPEED_1000 BIT(3)
547#define SGMII_DUPLEX_FULL BIT(4)
548#define SGMII_IF_MODE_BIT5 BIT(5)
549#define SGMII_REMOTE_FAULT_DIS BIT(8)
550#define SGMII_CODE_SYNC_SET_VAL BIT(9)
551#define SGMII_CODE_SYNC_SET_EN BIT(10)
552#define SGMII_SEND_AN_ERROR_EN BIT(11)
553#define SGMII_IF_MODE_MASK GENMASK(5, 1)
554
555/* Register to set SGMII speed, ANA RG_ Control Signals III*/
556#define SGMSYS_ANA_RG_CS3 0x2028
557#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
558#define RG_PHY_SPEED_1_25G 0x0
559#define RG_PHY_SPEED_3_125G BIT(2)
560
561/* Register to power up QPHY */
562#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
563#define SGMII_PHYA_PWD BIT(4)
564
565/* Infrasys subsystem config registers */
566#define INFRA_MISC2 0x70c
567#define CO_QPHY_SEL BIT(0)
568#define GEPHY_MAC_SEL BIT(1)
569
570/*MDIO control*/
571#define MII_MMD_ACC_CTL_REG 0x0d
572#define MII_MMD_ADDR_DATA_REG 0x0e
573#define MMD_OP_MODE_DATA BIT(14)
574
575/* MT7628/88 specific stuff */
576#define MT7628_PDMA_OFFSET 0x0800
577#define MT7628_SDM_OFFSET 0x0c00
578
579#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
580#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
581#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
582#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
583#define MT7628_PST_DTX_IDX0 BIT(0)
584
585#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
586#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
587
588struct mtk_rx_dma {
589 unsigned int rxd1;
590 unsigned int rxd2;
591 unsigned int rxd3;
592 unsigned int rxd4;
593#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
594 unsigned int rxd5;
595 unsigned int rxd6;
596 unsigned int rxd7;
597 unsigned int rxd8;
598#endif
599} __packed __aligned(4);
600
601struct mtk_tx_dma {
602 unsigned int txd1;
603 unsigned int txd2;
604 unsigned int txd3;
605 unsigned int txd4;
606#if defined(CONFIG_MEDIATEK_NETSYS_V2)
607 unsigned int txd5;
608 unsigned int txd6;
609 unsigned int txd7;
610 unsigned int txd8;
611#endif
612} __packed __aligned(4);
613
614struct mtk_eth;
615struct mtk_mac;
616
617/* struct mtk_hw_stats - the structure that holds the traffic statistics.
618 * @stats_lock: make sure that stats operations are atomic
619 * @reg_offset: the status register offset of the SoC
620 * @syncp: the refcount
621 *
622 * All of the supported SoCs have hardware counters for traffic statistics.
623 * Whenever the status IRQ triggers we can read the latest stats from these
624 * counters and store them in this struct.
625 */
626struct mtk_hw_stats {
627 u64 tx_bytes;
628 u64 tx_packets;
629 u64 tx_skip;
630 u64 tx_collisions;
631 u64 rx_bytes;
632 u64 rx_packets;
633 u64 rx_overflow;
634 u64 rx_fcs_errors;
635 u64 rx_short_errors;
636 u64 rx_long_errors;
637 u64 rx_checksum_errors;
638 u64 rx_flow_control_packets;
639
640 spinlock_t stats_lock;
641 u32 reg_offset;
642 struct u64_stats_sync syncp;
643};
644
645enum mtk_tx_flags {
646 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
647 * track how memory was allocated so that it can be freed properly.
648 */
649 MTK_TX_FLAGS_SINGLE0 = 0x01,
650 MTK_TX_FLAGS_PAGE0 = 0x02,
651
652 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
653 * SKB out instead of looking up through hardware TX descriptor.
654 */
655 MTK_TX_FLAGS_FPORT0 = 0x04,
656 MTK_TX_FLAGS_FPORT1 = 0x08,
657};
658
659/* This enum allows us to identify how the clock is defined on the array of the
660 * clock in the order
661 */
662enum mtk_clks_map {
663 MTK_CLK_ETHIF,
664 MTK_CLK_SGMIITOP,
665 MTK_CLK_ESW,
666 MTK_CLK_GP0,
667 MTK_CLK_GP1,
668 MTK_CLK_GP2,
669 MTK_CLK_FE,
670 MTK_CLK_TRGPLL,
671 MTK_CLK_SGMII_TX_250M,
672 MTK_CLK_SGMII_RX_250M,
673 MTK_CLK_SGMII_CDR_REF,
674 MTK_CLK_SGMII_CDR_FB,
675 MTK_CLK_SGMII2_TX_250M,
676 MTK_CLK_SGMII2_RX_250M,
677 MTK_CLK_SGMII2_CDR_REF,
678 MTK_CLK_SGMII2_CDR_FB,
679 MTK_CLK_SGMII_CK,
680 MTK_CLK_ETH2PLL,
681 MTK_CLK_WOCPU0,
682 MTK_CLK_WOCPU1,
683 MTK_CLK_MAX
684};
685
686#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
687 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
688 BIT(MTK_CLK_TRGPLL))
689#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
690 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
691 BIT(MTK_CLK_GP2) | \
692 BIT(MTK_CLK_SGMII_TX_250M) | \
693 BIT(MTK_CLK_SGMII_RX_250M) | \
694 BIT(MTK_CLK_SGMII_CDR_REF) | \
695 BIT(MTK_CLK_SGMII_CDR_FB) | \
696 BIT(MTK_CLK_SGMII_CK) | \
697 BIT(MTK_CLK_ETH2PLL))
698#define MT7621_CLKS_BITMAP (0)
699#define MT7628_CLKS_BITMAP (0)
700#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
701 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
702 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
703 BIT(MTK_CLK_SGMII_TX_250M) | \
704 BIT(MTK_CLK_SGMII_RX_250M) | \
705 BIT(MTK_CLK_SGMII_CDR_REF) | \
706 BIT(MTK_CLK_SGMII_CDR_FB) | \
707 BIT(MTK_CLK_SGMII2_TX_250M) | \
708 BIT(MTK_CLK_SGMII2_RX_250M) | \
709 BIT(MTK_CLK_SGMII2_CDR_REF) | \
710 BIT(MTK_CLK_SGMII2_CDR_FB) | \
711 BIT(MTK_CLK_SGMII_CK) | \
712 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
713
714#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
715 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
716 BIT(MTK_CLK_SGMII_TX_250M) | \
717 BIT(MTK_CLK_SGMII_RX_250M) | \
718 BIT(MTK_CLK_SGMII_CDR_REF) | \
719 BIT(MTK_CLK_SGMII_CDR_FB) | \
720 BIT(MTK_CLK_SGMII2_TX_250M) | \
721 BIT(MTK_CLK_SGMII2_RX_250M) | \
722 BIT(MTK_CLK_SGMII2_CDR_REF) | \
723 BIT(MTK_CLK_SGMII2_CDR_FB))
724
725enum mtk_dev_state {
726 MTK_HW_INIT,
727 MTK_RESETTING
728};
729
730/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
731 * by the TX descriptor s
732 * @skb: The SKB pointer of the packet being sent
733 * @dma_addr0: The base addr of the first segment
734 * @dma_len0: The length of the first segment
735 * @dma_addr1: The base addr of the second segment
736 * @dma_len1: The length of the second segment
737 */
738struct mtk_tx_buf {
739 struct sk_buff *skb;
740 u32 flags;
741 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
742 DEFINE_DMA_UNMAP_LEN(dma_len0);
743 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
744 DEFINE_DMA_UNMAP_LEN(dma_len1);
745};
746
747/* struct mtk_tx_ring - This struct holds info describing a TX ring
748 * @dma: The descriptor ring
749 * @buf: The memory pointed at by the ring
750 * @phys: The physical addr of tx_buf
751 * @next_free: Pointer to the next free descriptor
752 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +0800753 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +0800754 * @thresh: The threshold of minimum amount of free descriptors
755 * @free_count: QDMA uses a linked list. Track how many free descriptors
756 * are present
757 */
758struct mtk_tx_ring {
759 struct mtk_tx_dma *dma;
760 struct mtk_tx_buf *buf;
761 dma_addr_t phys;
762 struct mtk_tx_dma *next_free;
763 struct mtk_tx_dma *last_free;
developerc4671b22021-05-28 13:16:42 +0800764 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +0800765 u16 thresh;
766 atomic_t free_count;
767 int dma_size;
768 struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */
769 dma_addr_t phys_pdma;
770 int cpu_idx;
771};
772
773/* PDMA rx ring mode */
774enum mtk_rx_flags {
775 MTK_RX_FLAGS_NORMAL = 0,
776 MTK_RX_FLAGS_HWLRO,
777 MTK_RX_FLAGS_QDMA,
778};
779
780/* struct mtk_rx_ring - This struct holds info describing a RX ring
781 * @dma: The descriptor ring
782 * @data: The memory pointed at by the ring
783 * @phys: The physical addr of rx_buf
784 * @frag_size: How big can each fragment be
785 * @buf_size: The size of each packet buffer
786 * @calc_idx: The current head of ring
787 */
788struct mtk_rx_ring {
789 struct mtk_rx_dma *dma;
790 u8 **data;
791 dma_addr_t phys;
792 u16 frag_size;
793 u16 buf_size;
794 u16 dma_size;
795 bool calc_idx_update;
796 u16 calc_idx;
797 u32 crx_idx_reg;
798};
799
800enum mkt_eth_capabilities {
801 MTK_RGMII_BIT = 0,
802 MTK_TRGMII_BIT,
803 MTK_SGMII_BIT,
804 MTK_ESW_BIT,
805 MTK_GEPHY_BIT,
806 MTK_MUX_BIT,
807 MTK_INFRA_BIT,
808 MTK_SHARED_SGMII_BIT,
809 MTK_HWLRO_BIT,
810 MTK_SHARED_INT_BIT,
811 MTK_TRGMII_MT7621_CLK_BIT,
812 MTK_QDMA_BIT,
813 MTK_NETSYS_TX_V2_BIT,
814 MTK_NETSYS_RX_V2_BIT,
815 MTK_SOC_MT7628_BIT,
816
817 /* MUX BITS*/
818 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
819 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
820 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
821 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
822 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
823
824 /* PATH BITS */
825 MTK_ETH_PATH_GMAC1_RGMII_BIT,
826 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
827 MTK_ETH_PATH_GMAC1_SGMII_BIT,
828 MTK_ETH_PATH_GMAC2_RGMII_BIT,
829 MTK_ETH_PATH_GMAC2_SGMII_BIT,
830 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
831 MTK_ETH_PATH_GDM1_ESW_BIT,
832};
833
834/* Supported hardware group on SoCs */
835#define MTK_RGMII BIT(MTK_RGMII_BIT)
836#define MTK_TRGMII BIT(MTK_TRGMII_BIT)
837#define MTK_SGMII BIT(MTK_SGMII_BIT)
838#define MTK_ESW BIT(MTK_ESW_BIT)
839#define MTK_GEPHY BIT(MTK_GEPHY_BIT)
840#define MTK_MUX BIT(MTK_MUX_BIT)
841#define MTK_INFRA BIT(MTK_INFRA_BIT)
842#define MTK_SHARED_SGMII BIT(MTK_SHARED_SGMII_BIT)
843#define MTK_HWLRO BIT(MTK_HWLRO_BIT)
844#define MTK_SHARED_INT BIT(MTK_SHARED_INT_BIT)
845#define MTK_TRGMII_MT7621_CLK BIT(MTK_TRGMII_MT7621_CLK_BIT)
846#define MTK_QDMA BIT(MTK_QDMA_BIT)
847#define MTK_NETSYS_TX_V2 BIT(MTK_NETSYS_TX_V2_BIT)
848#define MTK_NETSYS_RX_V2 BIT(MTK_NETSYS_RX_V2_BIT)
849#define MTK_SOC_MT7628 BIT(MTK_SOC_MT7628_BIT)
850
851#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
852 BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
853#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
854 BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
855#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
856 BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
857#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
858 BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
859#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
860 BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
861
862/* Supported path present on SoCs */
863#define MTK_ETH_PATH_GMAC1_RGMII BIT(MTK_ETH_PATH_GMAC1_RGMII_BIT)
864#define MTK_ETH_PATH_GMAC1_TRGMII BIT(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
865#define MTK_ETH_PATH_GMAC1_SGMII BIT(MTK_ETH_PATH_GMAC1_SGMII_BIT)
866#define MTK_ETH_PATH_GMAC2_RGMII BIT(MTK_ETH_PATH_GMAC2_RGMII_BIT)
867#define MTK_ETH_PATH_GMAC2_SGMII BIT(MTK_ETH_PATH_GMAC2_SGMII_BIT)
868#define MTK_ETH_PATH_GMAC2_GEPHY BIT(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
869#define MTK_ETH_PATH_GDM1_ESW BIT(MTK_ETH_PATH_GDM1_ESW_BIT)
870
871#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
872#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
873#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
874#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
875#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
876#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
877#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
878
879/* MUXes present on SoCs */
880/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
881#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
882
883/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
884#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
885 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
886
887/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
888#define MTK_MUX_U3_GMAC2_TO_QPHY \
889 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
890
891/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
892#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
893 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
894 MTK_SHARED_SGMII)
895
896/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
897#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
898 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
899
900#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
901
902#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
903 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
904 MTK_TRGMII_MT7621_CLK | MTK_QDMA)
905
906#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
907 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
908 MTK_MUX_GDM1_TO_GMAC1_ESW | \
909 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
910
911#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
912 MTK_QDMA)
913
914#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628)
915
916#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
917 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
918 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
919 MTK_MUX_U3_GMAC2_TO_QPHY | \
920 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
921
922#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
923#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
924 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
925 MTK_NETSYS_TX_V2 | MTK_NETSYS_RX_V2)
926#else
927#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
928 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
929 MTK_NETSYS_TX_V2)
930#endif
931
932/* struct mtk_eth_data - This is the structure holding all differences
933 * among various plaforms
934 * @ana_rgc3: The offset for register ANA_RGC3 related to
935 * sgmiisys syscon
936 * @caps Flags shown the extra capability for the SoC
937 * @hw_features Flags shown HW features
938 * @required_clks Flags shown the bitmap for required clocks on
939 * the target SoC
940 * @required_pctl A bool value to show whether the SoC requires
941 * the extra setup for those pins used by GMAC.
942 */
943struct mtk_soc_data {
944 u32 ana_rgc3;
945 u32 caps;
946 u32 required_clks;
947 bool required_pctl;
948 netdev_features_t hw_features;
949 bool has_sram;
950};
951
952/* currently no SoC has more than 2 macs */
953#define MTK_MAX_DEVS 2
954
955#define MTK_SGMII_PHYSPEED_AN BIT(31)
956#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
957#define MTK_SGMII_PHYSPEED_1000 BIT(0)
958#define MTK_SGMII_PHYSPEED_2500 BIT(1)
959#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
960
961/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
962 * characteristics
963 * @regmap: The register map pointing at the range used to setup
964 * SGMII modes
965 * @flags: The enum refers to which mode the sgmii wants to run on
966 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
967 */
968
969struct mtk_sgmii {
970 struct regmap *regmap[MTK_MAX_DEVS];
971 u32 flags[MTK_MAX_DEVS];
972 u32 ana_rgc3;
973};
974
975/* struct mtk_eth - This is the main datasructure for holding the state
976 * of the driver
977 * @dev: The device pointer
978 * @base: The mapped register i/o base
979 * @page_lock: Make sure that register operations are atomic
980 * @tx_irq__lock: Make sure that IRQ register operations are atomic
981 * @rx_irq__lock: Make sure that IRQ register operations are atomic
982 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
983 * dummy for NAPI to work
984 * @netdev: The netdev instances
985 * @mac: Each netdev is linked to a physical MAC
986 * @irq: The IRQ that we are using
987 * @msg_enable: Ethtool msg level
988 * @ethsys: The register map pointing at the range used to setup
989 * MII modes
990 * @infra: The register map pointing at the range used to setup
991 * SGMII and GePHY path
992 * @pctl: The register map pointing at the range used to setup
993 * GMAC port drive/slew values
994 * @dma_refcnt: track how many netdevs are using the DMA engine
995 * @tx_ring: Pointer to the memory holding info about the TX ring
996 * @rx_ring: Pointer to the memory holding info about the RX ring
997 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
998 * @tx_napi: The TX NAPI struct
999 * @rx_napi: The RX NAPI struct
1000 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1001 * @phy_scratch_ring: physical address of scratch_ring
1002 * @scratch_head: The scratch memory that scratch_ring points to.
1003 * @clks: clock array for all clocks required
1004 * @mii_bus: If there is a bus we need to create an instance for it
1005 * @pending_work: The workqueue used to reset the dma ring
1006 * @state: Initialization and runtime state of the device
1007 * @soc: Holding specific data among vaious SoCs
1008 */
1009
1010struct mtk_eth {
1011 struct device *dev;
1012 void __iomem *base;
1013 spinlock_t page_lock;
1014 spinlock_t tx_irq_lock;
1015 spinlock_t rx_irq_lock;
1016 struct net_device dummy_dev;
1017 struct net_device *netdev[MTK_MAX_DEVS];
1018 struct mtk_mac *mac[MTK_MAX_DEVS];
1019 int irq[3];
1020 u32 msg_enable;
1021 unsigned long sysclk;
1022 struct regmap *ethsys;
1023 struct regmap *infra;
1024 struct mtk_sgmii *sgmii;
1025 struct regmap *pctl;
1026 bool hwlro;
1027 refcount_t dma_refcnt;
1028 struct mtk_tx_ring tx_ring;
1029 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1030 struct mtk_rx_ring rx_ring_qdma;
1031 struct napi_struct tx_napi;
1032 struct napi_struct rx_napi;
1033 struct mtk_tx_dma *scratch_ring;
1034 dma_addr_t phy_scratch_ring;
1035 void *scratch_head;
1036 struct clk *clks[MTK_CLK_MAX];
1037
1038 struct mii_bus *mii_bus;
1039 struct work_struct pending_work;
1040 unsigned long state;
1041
1042 const struct mtk_soc_data *soc;
1043
1044 u32 tx_int_mask_reg;
1045 u32 tx_int_status_reg;
1046 u32 rx_dma_l4_valid;
1047 int ip_align;
1048};
1049
1050/* struct mtk_mac - the structure that holds the info about the MACs of the
1051 * SoC
1052 * @id: The number of the MAC
1053 * @interface: Interface mode kept for detecting change in hw settings
1054 * @of_node: Our devicetree node
1055 * @hw: Backpointer to our main datastruture
1056 * @hw_stats: Packet statistics counter
1057 */
1058struct mtk_mac {
1059 int id;
1060 phy_interface_t interface;
1061 unsigned int mode;
1062 int speed;
1063 struct device_node *of_node;
1064 struct phylink *phylink;
1065 struct phylink_config phylink_config;
1066 struct mtk_eth *hw;
1067 struct mtk_hw_stats *hw_stats;
1068 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1069 int hwlro_ip_cnt;
1070};
1071
1072/* the struct describing the SoC. these are declared in the soc_xyz.c files */
1073extern const struct of_device_id of_mtk_match[];
1074
1075/* read the hardware status register */
1076void mtk_stats_update_mac(struct mtk_mac *mac);
1077
1078void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1079u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1080
1081int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
1082 u32 ana_rgc3);
1083int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
1084int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id,
1085 const struct phylink_link_state *state);
1086void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
1087
1088int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1089int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1090int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1091
1092#endif /* MTK_ETH_H */