blob: 8f152ab554bed99efe4b87b17bc23f9346977448 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
21#define MTK_DMA_SIZE 2048
22#define MTK_NAPI_WEIGHT 256
23#define MTK_MAC_COUNT 2
24#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
25#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
26#define MTK_DMA_DUMMY_DESC 0xffffffff
27#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
28 NETIF_MSG_PROBE | \
29 NETIF_MSG_LINK | \
30 NETIF_MSG_TIMER | \
31 NETIF_MSG_IFDOWN | \
32 NETIF_MSG_IFUP | \
33 NETIF_MSG_RX_ERR | \
34 NETIF_MSG_TX_ERR)
35#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
36 NETIF_F_RXCSUM | \
37 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080038 NETIF_F_SG | NETIF_F_TSO | \
39 NETIF_F_TSO6 | \
40 NETIF_F_IPV6_CSUM)
41#define MTK_SET_FEATURES (NETIF_F_LRO | \
42 NETIF_F_HW_VLAN_CTAG_RX)
43#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
44#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
45
developerfd40db22021-04-29 10:08:25 +080046#define MTK_HW_LRO_DMA_SIZE 8
47
48#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
49#define MTK_MAX_LRO_IP_CNT 2
50#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
51#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
52#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
53#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
54#define MTK_HW_LRO_MAX_AGG_CNT 64
55#define MTK_HW_LRO_BW_THRE 3000
56#define MTK_HW_LRO_REPLACE_DELTA 1000
57#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
58
59/* Frame Engine Global Reset Register */
60#define MTK_RST_GL 0x04
61#define RST_GL_PSE BIT(0)
62
63/* Frame Engine Interrupt Status Register */
64#define MTK_INT_STATUS2 0x08
65#define MTK_GDM1_AF BIT(28)
66#define MTK_GDM2_AF BIT(29)
67
68/* PDMA HW LRO Alter Flow Timer Register */
69#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
70
71/* Frame Engine Interrupt Grouping Register */
72#define MTK_FE_INT_GRP 0x20
73
developer77d03a72021-06-06 00:06:00 +080074/* Frame Engine LRO auto-learn table info */
75#define MTK_FE_ALT_CF8 0x300
76#define MTK_FE_ALT_SGL_CFC 0x304
77#define MTK_FE_ALT_SEQ_CFC 0x308
78
developerfd40db22021-04-29 10:08:25 +080079/* CDMP Ingress Control Register */
80#define MTK_CDMQ_IG_CTRL 0x1400
81#define MTK_CDMQ_STAG_EN BIT(0)
82
83/* CDMP Ingress Control Register */
84#define MTK_CDMP_IG_CTRL 0x400
85#define MTK_CDMP_STAG_EN BIT(0)
86
87/* CDMP Exgress Control Register */
88#define MTK_CDMP_EG_CTRL 0x404
89
90/* GDM Exgress Control Register */
91#define MTK_GDMA_FWD_CFG(x) (0x500 + (x * 0x1000))
92#define MTK_GDMA_SPECIAL_TAG BIT(24)
93#define MTK_GDMA_ICS_EN BIT(22)
94#define MTK_GDMA_TCS_EN BIT(21)
95#define MTK_GDMA_UCS_EN BIT(20)
96#define MTK_GDMA_TO_PDMA 0x0
97#define MTK_GDMA_DROP_ALL 0x7777
98
99/* Unicast Filter MAC Address Register - Low */
100#define MTK_GDMA_MAC_ADRL(x) (0x508 + (x * 0x1000))
101
102/* Unicast Filter MAC Address Register - High */
103#define MTK_GDMA_MAC_ADRH(x) (0x50C + (x * 0x1000))
104
105/* Internal SRAM offset */
106#define MTK_ETH_SRAM_OFFSET 0x40000
107
108/* FE global misc reg*/
109#define MTK_FE_GLO_MISC 0x124
110
developerfef9efd2021-06-16 18:28:09 +0800111/* PSE Free Queue Flow Control */
112#define PSE_FQFC_CFG1 0x100
113#define PSE_FQFC_CFG2 0x104
114
developerfd40db22021-04-29 10:08:25 +0800115/* PSE Input Queue Reservation Register*/
116#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
117
118/* PSE Output Queue Threshold Register*/
119#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
120
developerfef9efd2021-06-16 18:28:09 +0800121/* GDM and CDM Threshold */
122#define MTK_GDM2_THRES 0x1530
123#define MTK_CDMW0_THRES 0x164c
124#define MTK_CDMW1_THRES 0x1650
125#define MTK_CDME0_THRES 0x1654
126#define MTK_CDME1_THRES 0x1658
127#define MTK_CDMM_THRES 0x165c
128
developerfd40db22021-04-29 10:08:25 +0800129#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800130
developera2bdbd52021-05-31 19:10:17 +0800131#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800132#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800133#define QDMA_BASE 0x4400
134#else
135#define PDMA_BASE 0x0800
136#define QDMA_BASE 0x1800
137#endif
138/* PDMA RX Base Pointer Register */
139#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
140#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
141
142/* PDMA RX Maximum Count Register */
143#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
144#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
145
146/* PDMA RX CPU Pointer Register */
147#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
148#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
149
150/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800151#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
152#if defined(CONFIG_MEDIATEK_NETSYS_V2)
153#define MTK_MAX_RX_RING_NUM (8)
154#define MTK_HW_LRO_RING_NUM (4)
155#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
156#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
157#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
158#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
159#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
160#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
161#define MTK_L3_CKS_UPD_EN BIT(19)
162#define MTK_LRO_CRSN_BNW BIT(22)
163#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
164#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
165#else
166#define MTK_MAX_RX_RING_NUM (4)
167#define MTK_HW_LRO_RING_NUM (3)
168#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
169#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
170#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
171#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
172#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
173#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
174#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800175#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800176#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
177#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
178#endif
179
180#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
181#define MTK_LRO_EN BIT(0)
developerfd40db22021-04-29 10:08:25 +0800182#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800183#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
184#define MTK_CTRL_DW0_SDL_OFFSET (3)
185#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800186
187#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
188#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
189#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
190#define MTK_ADMA_MODE BIT(15)
191#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
192
193/* PDMA Global Configuration Register */
194#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800195#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800196#define MTK_MULTI_EN BIT(10)
197#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
198
developer77d03a72021-06-06 00:06:00 +0800199/* PDMA Global Configuration Register */
200#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
201#define MTK_PDMA_LRO_SDL (0x3000)
202#define MTK_RX_CFG_SDL_OFFSET (16)
203
developerfd40db22021-04-29 10:08:25 +0800204/* PDMA Reset Index Register */
205#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
206#define MTK_PST_DRX_IDX0 BIT(16)
207#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
208
209/* PDMA Delay Interrupt Register */
210#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
211#define MTK_PDMA_DELAY_RX_EN BIT(15)
212#define MTK_PDMA_DELAY_RX_PINT 4
213#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
214#define MTK_PDMA_DELAY_RX_PTIME 4
215#define MTK_PDMA_DELAY_RX_DELAY \
216 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
217 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
218
219/* PDMA Interrupt Status Register */
220#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
221
222/* PDMA Interrupt Mask Register */
223#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
224
developerfd40db22021-04-29 10:08:25 +0800225/* PDMA Interrupt grouping registers */
226#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
227#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
228
229/* PDMA HW LRO IP Setting Registers */
developer77d03a72021-06-06 00:06:00 +0800230#if defined(CONFIG_MEDIATEK_NETSYS_V2)
231#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
232#else
developerfd40db22021-04-29 10:08:25 +0800233#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800234#endif
developerfd40db22021-04-29 10:08:25 +0800235#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
236#define MTK_RING_MYIP_VLD BIT(9)
237
developer77d03a72021-06-06 00:06:00 +0800238/* PDMA HW LRO ALT Debug Registers */
239#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
240#define MTK_LRO_ALT_INDEX_OFFSET (8)
241
242/* PDMA HW LRO ALT Data Registers */
243#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
244
developerfd40db22021-04-29 10:08:25 +0800245/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800246#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
247#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
248#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
249#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
250#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
251#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
252#define MTK_RING_VLD BIT(8)
253#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
254#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
255#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
256
developer77d03a72021-06-06 00:06:00 +0800257/* LRO_RX_RING_CTRL_DW masks */
258#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
259#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
260#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
261#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
262#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
263
264/* LRO_RX_RING_CTRL_DW0 offsets */
265#define MTK_RX_IPV6_FORCE_OFFSET (0)
266#define MTK_RX_IPV4_FORCE_OFFSET (1)
267
268/* LRO_RX_RING_CTRL_DW1 offsets */
269#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
270
271/* LRO_RX_RING_CTRL_DW2 offsets */
272#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
273#define MTK_RX_MODE_OFFSET (6)
274#define MTK_RX_PORT_VALID_OFFSET (8)
275#define MTK_RX_MYIP_VALID_OFFSET (9)
276#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
277#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
278
279/* LRO_RX_RING_CTRL_DW3 offsets */
280#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
281
282/* LRO_RX_RING_STP_DTP_DW offsets */
283#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
284#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
285
developerfd40db22021-04-29 10:08:25 +0800286/* QDMA TX Queue Configuration Registers */
287#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
288#define QDMA_RES_THRES 4
289
290/* QDMA TX Queue Scheduler Registers */
291#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
292
293/* QDMA RX Base Pointer Register */
294#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
295#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
296
297/* QDMA RX Maximum Count Register */
298#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
299#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
300
301/* QDMA RX CPU Pointer Register */
302#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
303#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
304
305/* QDMA RX DMA Pointer Register */
306#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
307
308/* QDMA Global Configuration Register */
309#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
310#define MTK_RX_2B_OFFSET BIT(31)
311#define MTK_RX_BT_32DWORDS (3 << 11)
312#define MTK_NDP_CO_PRO BIT(10)
313#define MTK_TX_WB_DDONE BIT(6)
314#define MTK_DMA_SIZE_16DWORDS (2 << 4)
315#define MTK_DMA_SIZE_32DWORDS (3 << 4)
316#define MTK_RX_DMA_BUSY BIT(3)
317#define MTK_TX_DMA_BUSY BIT(1)
318#define MTK_RX_DMA_EN BIT(2)
319#define MTK_TX_DMA_EN BIT(0)
320#define MTK_DMA_BUSY_TIMEOUT HZ
321
322/* QDMA V2 Global Configuration Register */
323#define MTK_CHK_DDONE_EN BIT(28)
324#define MTK_DMAD_WR_WDONE BIT(26)
325#define MTK_WCOMP_EN BIT(24)
326#define MTK_RESV_BUF (0x40 << 16)
327#define MTK_MUTLI_CNT (0x4 << 12)
328
329/* QDMA Reset Index Register */
330#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
331
332/* QDMA Delay Interrupt Register */
333#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
334
335/* QDMA Flow Control Register */
336#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
337#define FC_THRES_DROP_MODE BIT(20)
338#define FC_THRES_DROP_EN (7 << 16)
339#define FC_THRES_MIN 0x4444
340
341/* QDMA Interrupt Status Register */
342#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developera2bdbd52021-05-31 19:10:17 +0800343#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800344#define MTK_RX_DONE_DLY BIT(14)
345#else
346#define MTK_RX_DONE_DLY BIT(30)
347#endif
348#define MTK_RX_DONE_INT3 BIT(19)
349#define MTK_RX_DONE_INT2 BIT(18)
350#define MTK_RX_DONE_INT1 BIT(17)
351#define MTK_RX_DONE_INT0 BIT(16)
352#define MTK_TX_DONE_INT3 BIT(3)
353#define MTK_TX_DONE_INT2 BIT(2)
354#define MTK_TX_DONE_INT1 BIT(1)
355#define MTK_TX_DONE_INT0 BIT(0)
356#define MTK_RX_DONE_INT MTK_RX_DONE_DLY
357#define MTK_TX_DONE_DLY BIT(28)
358#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
359
360/* QDMA Interrupt grouping registers */
361#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
362#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
363#define MTK_RLS_DONE_INT BIT(0)
364
365/* QDMA Interrupt Status Register */
366#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
367
368/* QDMA Interrupt Mask Register */
369#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
370
371/* QDMA TX Forward CPU Pointer Register */
372#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
373
374/* QDMA TX Forward DMA Pointer Register */
375#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
376
377/* QDMA TX Release CPU Pointer Register */
378#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
379
380/* QDMA TX Release DMA Pointer Register */
381#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
382
383/* QDMA FQ Head Pointer Register */
384#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
385
386/* QDMA FQ Head Pointer Register */
387#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
388
389/* QDMA FQ Free Page Counter Register */
390#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
391
392/* QDMA FQ Free Page Buffer Length Register */
393#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
394
395/* GMA1 Received Good Byte Count Register */
396#if defined(CONFIG_MEDIATEK_NETSYS_V2)
397#define MTK_GDM1_TX_GBCNT 0x1C00
398#else
399#define MTK_GDM1_TX_GBCNT 0x2400
400#endif
401#define MTK_STAT_OFFSET 0x40
402
403/* QDMA TX NUM */
404#define MTK_QDMA_TX_NUM 16
405#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
406#define QID_LOW_BITS(x) ((x) & 0xf)
407#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
408#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
409
410/* QDMA V2 descriptor txd6 */
411#define TX_DMA_INS_VLAN_V2 BIT(16)
412
413/* QDMA V2 descriptor txd5 */
414#define TX_DMA_CHKSUM_V2 (0x7 << 28)
415#define TX_DMA_TSO_V2 BIT(31)
416
417/* QDMA V2 descriptor txd4 */
418#define TX_DMA_FPORT_SHIFT_V2 8
419#define TX_DMA_FPORT_MASK_V2 0xf
420#define TX_DMA_SWC_V2 BIT(30)
421
422#if defined(CONFIG_MEDIATEK_NETSYS_V2)
423#define MTK_TX_DMA_BUF_LEN 0xffff
424#define MTK_TX_DMA_BUF_SHIFT 8
425#else
426#define MTK_TX_DMA_BUF_LEN 0x3fff
427#define MTK_TX_DMA_BUF_SHIFT 16
428#endif
429
developera2bdbd52021-05-31 19:10:17 +0800430#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800431#define MTK_RX_DMA_BUF_LEN 0xffff
432#define MTK_RX_DMA_BUF_SHIFT 8
433#define RX_DMA_SPORT_SHIFT 26
434#define RX_DMA_SPORT_MASK 0xf
435#else
436#define MTK_RX_DMA_BUF_LEN 0x3fff
437#define MTK_RX_DMA_BUF_SHIFT 16
438#define RX_DMA_SPORT_SHIFT 19
439#define RX_DMA_SPORT_MASK 0x7
440#endif
441
442/* QDMA descriptor txd4 */
443#define TX_DMA_CHKSUM (0x7 << 29)
444#define TX_DMA_TSO BIT(28)
445#define TX_DMA_FPORT_SHIFT 25
446#define TX_DMA_FPORT_MASK 0x7
447#define TX_DMA_INS_VLAN BIT(16)
448
449/* QDMA descriptor txd3 */
450#define TX_DMA_OWNER_CPU BIT(31)
451#define TX_DMA_LS0 BIT(30)
452#define TX_DMA_PLEN0(_x) (((_x) & MTK_TX_DMA_BUF_LEN) << MTK_TX_DMA_BUF_SHIFT)
453#define TX_DMA_PLEN1(_x) ((_x) & MTK_TX_DMA_BUF_LEN)
454#define TX_DMA_SWC BIT(14)
455#define TX_DMA_SDL(_x) (TX_DMA_PLEN0(_x))
456
457/* PDMA on MT7628 */
458#define TX_DMA_DONE BIT(31)
459#define TX_DMA_LS1 BIT(14)
460#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
461
462/* QDMA descriptor rxd2 */
463#define RX_DMA_DONE BIT(31)
464#define RX_DMA_LSO BIT(30)
465#define RX_DMA_PLEN0(_x) (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
466#define RX_DMA_GET_PLEN0(_x) (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
developer77d03a72021-06-06 00:06:00 +0800467#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
468#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800469#define RX_DMA_VTAG BIT(15)
470
471/* QDMA descriptor rxd3 */
472#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
473#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
474#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
475
476/* QDMA descriptor rxd4 */
477#define RX_DMA_L4_VALID BIT(24)
478#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
479#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
480
481#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
482
483/* PDMA V2 descriptor rxd3 */
484#define RX_DMA_VTAG_V2 BIT(0)
485#define RX_DMA_L4_VALID_V2 BIT(2)
486
487/* PDMA V2 descriptor rxd4 */
488#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
489#define RX_DMA_TCI_V2(_x) (((_x) >> 1) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
490#define RX_DMA_VPID_V2(x3, x4) ((((x3) & 1) << 15) | (((x4) >> 17) & 0x7fff))
491
developer77d03a72021-06-06 00:06:00 +0800492/* PDMA V2 descriptor rxd6 */
493#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
494#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
495
developerfd40db22021-04-29 10:08:25 +0800496/* PHY Indirect Access Control registers */
497#define MTK_PHY_IAC 0x10004
498#define PHY_IAC_ACCESS BIT(31)
499#define PHY_IAC_READ BIT(19)
500#define PHY_IAC_WRITE BIT(18)
501#define PHY_IAC_START BIT(16)
502#define PHY_IAC_ADDR_SHIFT 20
503#define PHY_IAC_REG_SHIFT 25
504#define PHY_IAC_TIMEOUT HZ
505
506#define MTK_MAC_MISC 0x1000c
507#define MTK_MUX_TO_ESW BIT(0)
508
509/* Mac control registers */
510#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
511#define MAC_MCR_MAX_RX_1536 BIT(24)
512#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16))
513#define MAC_MCR_FORCE_MODE BIT(15)
514#define MAC_MCR_TX_EN BIT(14)
515#define MAC_MCR_RX_EN BIT(13)
516#define MAC_MCR_BACKOFF_EN BIT(9)
517#define MAC_MCR_BACKPR_EN BIT(8)
518#define MAC_MCR_FORCE_RX_FC BIT(5)
519#define MAC_MCR_FORCE_TX_FC BIT(4)
520#define MAC_MCR_SPEED_1000 BIT(3)
521#define MAC_MCR_SPEED_100 BIT(2)
522#define MAC_MCR_FORCE_DPX BIT(1)
523#define MAC_MCR_FORCE_LINK BIT(0)
524#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
525
526/* Mac status registers */
527#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
528#define MAC_MSR_EEE1G BIT(7)
529#define MAC_MSR_EEE100M BIT(6)
530#define MAC_MSR_RX_FC BIT(5)
531#define MAC_MSR_TX_FC BIT(4)
532#define MAC_MSR_SPEED_1000 BIT(3)
533#define MAC_MSR_SPEED_100 BIT(2)
534#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
535#define MAC_MSR_DPX BIT(1)
536#define MAC_MSR_LINK BIT(0)
537
538/* TRGMII RXC control register */
539#define TRGMII_RCK_CTRL 0x10300
540#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
541#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
542#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
543#define RXC_RST BIT(31)
544#define RXC_DQSISEL BIT(30)
545#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
546#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
547
548#define NUM_TRGMII_CTRL 5
549
550/* TRGMII RXC control register */
551#define TRGMII_TCK_CTRL 0x10340
552#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
553#define TXC_INV BIT(30)
554#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
555#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
556
557/* TRGMII TX Drive Strength */
558#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
559#define TD_DM_DRVP(x) ((x) & 0xf)
560#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
561
562/* TRGMII Interface mode register */
563#define INTF_MODE 0x10390
564#define TRGMII_INTF_DIS BIT(0)
565#define TRGMII_MODE BIT(1)
566#define TRGMII_CENTRAL_ALIGNED BIT(2)
567#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
568#define INTF_MODE_RGMII_10_100 0
569
570/* GPIO port control registers for GMAC 2*/
571#define GPIO_OD33_CTRL8 0x4c0
572#define GPIO_BIAS_CTRL 0xed0
573#define GPIO_DRV_SEL10 0xf00
574
575/* ethernet subsystem chip id register */
576#define ETHSYS_CHIPID0_3 0x0
577#define ETHSYS_CHIPID4_7 0x4
578#define MT7623_ETH 7623
579#define MT7622_ETH 7622
580#define MT7621_ETH 7621
581
582/* ethernet system control register */
583#define ETHSYS_SYSCFG 0x10
584#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
585
586/* ethernet subsystem config register */
587#define ETHSYS_SYSCFG0 0x14
588#define SYSCFG0_GE_MASK 0x3
589#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
590#define SYSCFG0_SGMII_MASK GENMASK(9, 8)
591#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
592#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
593#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
594#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
595
596
597/* ethernet subsystem clock register */
598#define ETHSYS_CLKCFG0 0x2c
599#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
600#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
601#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
602#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
603
604/* ethernet reset control register */
605#define ETHSYS_RSTCTRL 0x34
606#define RSTCTRL_FE BIT(6)
607#define RSTCTRL_PPE BIT(31)
608
609/* SGMII subsystem config registers */
610/* Register to auto-negotiation restart */
611#define SGMSYS_PCS_CONTROL_1 0x0
612#define SGMII_AN_RESTART BIT(9)
613#define SGMII_ISOLATE BIT(10)
614#define SGMII_AN_ENABLE BIT(12)
615#define SGMII_LINK_STATYS BIT(18)
616#define SGMII_AN_ABILITY BIT(19)
617#define SGMII_AN_COMPLETE BIT(21)
618#define SGMII_PCS_FAULT BIT(23)
619#define SGMII_AN_EXPANSION_CLR BIT(30)
620
621/* Register to programmable link timer, the unit in 2 * 8ns */
622#define SGMSYS_PCS_LINK_TIMER 0x18
623#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
624
625/* Register to control remote fault */
626#define SGMSYS_SGMII_MODE 0x20
627#define SGMII_IF_MODE_BIT0 BIT(0)
628#define SGMII_SPEED_DUPLEX_AN BIT(1)
629#define SGMII_SPEED_10 0x0
630#define SGMII_SPEED_100 BIT(2)
631#define SGMII_SPEED_1000 BIT(3)
632#define SGMII_DUPLEX_FULL BIT(4)
633#define SGMII_IF_MODE_BIT5 BIT(5)
634#define SGMII_REMOTE_FAULT_DIS BIT(8)
635#define SGMII_CODE_SYNC_SET_VAL BIT(9)
636#define SGMII_CODE_SYNC_SET_EN BIT(10)
637#define SGMII_SEND_AN_ERROR_EN BIT(11)
638#define SGMII_IF_MODE_MASK GENMASK(5, 1)
639
640/* Register to set SGMII speed, ANA RG_ Control Signals III*/
641#define SGMSYS_ANA_RG_CS3 0x2028
642#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
643#define RG_PHY_SPEED_1_25G 0x0
644#define RG_PHY_SPEED_3_125G BIT(2)
645
646/* Register to power up QPHY */
647#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
648#define SGMII_PHYA_PWD BIT(4)
649
650/* Infrasys subsystem config registers */
651#define INFRA_MISC2 0x70c
652#define CO_QPHY_SEL BIT(0)
653#define GEPHY_MAC_SEL BIT(1)
654
655/*MDIO control*/
656#define MII_MMD_ACC_CTL_REG 0x0d
657#define MII_MMD_ADDR_DATA_REG 0x0e
658#define MMD_OP_MODE_DATA BIT(14)
659
660/* MT7628/88 specific stuff */
661#define MT7628_PDMA_OFFSET 0x0800
662#define MT7628_SDM_OFFSET 0x0c00
663
664#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
665#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
666#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
667#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
668#define MT7628_PST_DTX_IDX0 BIT(0)
669
670#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
671#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
672
673struct mtk_rx_dma {
674 unsigned int rxd1;
675 unsigned int rxd2;
676 unsigned int rxd3;
677 unsigned int rxd4;
developera2bdbd52021-05-31 19:10:17 +0800678#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800679 unsigned int rxd5;
680 unsigned int rxd6;
681 unsigned int rxd7;
682 unsigned int rxd8;
683#endif
684} __packed __aligned(4);
685
686struct mtk_tx_dma {
687 unsigned int txd1;
688 unsigned int txd2;
689 unsigned int txd3;
690 unsigned int txd4;
691#if defined(CONFIG_MEDIATEK_NETSYS_V2)
692 unsigned int txd5;
693 unsigned int txd6;
694 unsigned int txd7;
695 unsigned int txd8;
696#endif
697} __packed __aligned(4);
698
699struct mtk_eth;
700struct mtk_mac;
701
702/* struct mtk_hw_stats - the structure that holds the traffic statistics.
703 * @stats_lock: make sure that stats operations are atomic
704 * @reg_offset: the status register offset of the SoC
705 * @syncp: the refcount
706 *
707 * All of the supported SoCs have hardware counters for traffic statistics.
708 * Whenever the status IRQ triggers we can read the latest stats from these
709 * counters and store them in this struct.
710 */
711struct mtk_hw_stats {
712 u64 tx_bytes;
713 u64 tx_packets;
714 u64 tx_skip;
715 u64 tx_collisions;
716 u64 rx_bytes;
717 u64 rx_packets;
718 u64 rx_overflow;
719 u64 rx_fcs_errors;
720 u64 rx_short_errors;
721 u64 rx_long_errors;
722 u64 rx_checksum_errors;
723 u64 rx_flow_control_packets;
724
725 spinlock_t stats_lock;
726 u32 reg_offset;
727 struct u64_stats_sync syncp;
728};
729
730enum mtk_tx_flags {
731 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
732 * track how memory was allocated so that it can be freed properly.
733 */
734 MTK_TX_FLAGS_SINGLE0 = 0x01,
735 MTK_TX_FLAGS_PAGE0 = 0x02,
736
737 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
738 * SKB out instead of looking up through hardware TX descriptor.
739 */
740 MTK_TX_FLAGS_FPORT0 = 0x04,
741 MTK_TX_FLAGS_FPORT1 = 0x08,
742};
743
744/* This enum allows us to identify how the clock is defined on the array of the
745 * clock in the order
746 */
747enum mtk_clks_map {
748 MTK_CLK_ETHIF,
749 MTK_CLK_SGMIITOP,
750 MTK_CLK_ESW,
751 MTK_CLK_GP0,
752 MTK_CLK_GP1,
753 MTK_CLK_GP2,
754 MTK_CLK_FE,
755 MTK_CLK_TRGPLL,
756 MTK_CLK_SGMII_TX_250M,
757 MTK_CLK_SGMII_RX_250M,
758 MTK_CLK_SGMII_CDR_REF,
759 MTK_CLK_SGMII_CDR_FB,
760 MTK_CLK_SGMII2_TX_250M,
761 MTK_CLK_SGMII2_RX_250M,
762 MTK_CLK_SGMII2_CDR_REF,
763 MTK_CLK_SGMII2_CDR_FB,
764 MTK_CLK_SGMII_CK,
765 MTK_CLK_ETH2PLL,
766 MTK_CLK_WOCPU0,
767 MTK_CLK_WOCPU1,
768 MTK_CLK_MAX
769};
770
771#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
772 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
773 BIT(MTK_CLK_TRGPLL))
774#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
775 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
776 BIT(MTK_CLK_GP2) | \
777 BIT(MTK_CLK_SGMII_TX_250M) | \
778 BIT(MTK_CLK_SGMII_RX_250M) | \
779 BIT(MTK_CLK_SGMII_CDR_REF) | \
780 BIT(MTK_CLK_SGMII_CDR_FB) | \
781 BIT(MTK_CLK_SGMII_CK) | \
782 BIT(MTK_CLK_ETH2PLL))
783#define MT7621_CLKS_BITMAP (0)
784#define MT7628_CLKS_BITMAP (0)
785#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
786 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
787 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
788 BIT(MTK_CLK_SGMII_TX_250M) | \
789 BIT(MTK_CLK_SGMII_RX_250M) | \
790 BIT(MTK_CLK_SGMII_CDR_REF) | \
791 BIT(MTK_CLK_SGMII_CDR_FB) | \
792 BIT(MTK_CLK_SGMII2_TX_250M) | \
793 BIT(MTK_CLK_SGMII2_RX_250M) | \
794 BIT(MTK_CLK_SGMII2_CDR_REF) | \
795 BIT(MTK_CLK_SGMII2_CDR_FB) | \
796 BIT(MTK_CLK_SGMII_CK) | \
797 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
798
799#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
800 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
801 BIT(MTK_CLK_SGMII_TX_250M) | \
802 BIT(MTK_CLK_SGMII_RX_250M) | \
803 BIT(MTK_CLK_SGMII_CDR_REF) | \
804 BIT(MTK_CLK_SGMII_CDR_FB) | \
805 BIT(MTK_CLK_SGMII2_TX_250M) | \
806 BIT(MTK_CLK_SGMII2_RX_250M) | \
807 BIT(MTK_CLK_SGMII2_CDR_REF) | \
808 BIT(MTK_CLK_SGMII2_CDR_FB))
809
810enum mtk_dev_state {
811 MTK_HW_INIT,
812 MTK_RESETTING
813};
814
815/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
816 * by the TX descriptor s
817 * @skb: The SKB pointer of the packet being sent
818 * @dma_addr0: The base addr of the first segment
819 * @dma_len0: The length of the first segment
820 * @dma_addr1: The base addr of the second segment
821 * @dma_len1: The length of the second segment
822 */
823struct mtk_tx_buf {
824 struct sk_buff *skb;
825 u32 flags;
826 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
827 DEFINE_DMA_UNMAP_LEN(dma_len0);
828 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
829 DEFINE_DMA_UNMAP_LEN(dma_len1);
830};
831
832/* struct mtk_tx_ring - This struct holds info describing a TX ring
833 * @dma: The descriptor ring
834 * @buf: The memory pointed at by the ring
835 * @phys: The physical addr of tx_buf
836 * @next_free: Pointer to the next free descriptor
837 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +0800838 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +0800839 * @thresh: The threshold of minimum amount of free descriptors
840 * @free_count: QDMA uses a linked list. Track how many free descriptors
841 * are present
842 */
843struct mtk_tx_ring {
844 struct mtk_tx_dma *dma;
845 struct mtk_tx_buf *buf;
846 dma_addr_t phys;
847 struct mtk_tx_dma *next_free;
848 struct mtk_tx_dma *last_free;
developerc4671b22021-05-28 13:16:42 +0800849 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +0800850 u16 thresh;
851 atomic_t free_count;
852 int dma_size;
853 struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */
854 dma_addr_t phys_pdma;
855 int cpu_idx;
856};
857
858/* PDMA rx ring mode */
859enum mtk_rx_flags {
860 MTK_RX_FLAGS_NORMAL = 0,
861 MTK_RX_FLAGS_HWLRO,
862 MTK_RX_FLAGS_QDMA,
863};
864
865/* struct mtk_rx_ring - This struct holds info describing a RX ring
866 * @dma: The descriptor ring
867 * @data: The memory pointed at by the ring
868 * @phys: The physical addr of rx_buf
869 * @frag_size: How big can each fragment be
870 * @buf_size: The size of each packet buffer
871 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +0800872 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +0800873 */
874struct mtk_rx_ring {
875 struct mtk_rx_dma *dma;
876 u8 **data;
877 dma_addr_t phys;
878 u16 frag_size;
879 u16 buf_size;
880 u16 dma_size;
881 bool calc_idx_update;
882 u16 calc_idx;
883 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +0800884 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +0800885};
886
887enum mkt_eth_capabilities {
888 MTK_RGMII_BIT = 0,
889 MTK_TRGMII_BIT,
890 MTK_SGMII_BIT,
891 MTK_ESW_BIT,
892 MTK_GEPHY_BIT,
893 MTK_MUX_BIT,
894 MTK_INFRA_BIT,
895 MTK_SHARED_SGMII_BIT,
896 MTK_HWLRO_BIT,
897 MTK_SHARED_INT_BIT,
898 MTK_TRGMII_MT7621_CLK_BIT,
899 MTK_QDMA_BIT,
developera2bdbd52021-05-31 19:10:17 +0800900 MTK_NETSYS_V2_BIT,
developerfd40db22021-04-29 10:08:25 +0800901 MTK_SOC_MT7628_BIT,
902
903 /* MUX BITS*/
904 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
905 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
906 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
907 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
908 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
909
910 /* PATH BITS */
911 MTK_ETH_PATH_GMAC1_RGMII_BIT,
912 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
913 MTK_ETH_PATH_GMAC1_SGMII_BIT,
914 MTK_ETH_PATH_GMAC2_RGMII_BIT,
915 MTK_ETH_PATH_GMAC2_SGMII_BIT,
916 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
917 MTK_ETH_PATH_GDM1_ESW_BIT,
918};
919
920/* Supported hardware group on SoCs */
921#define MTK_RGMII BIT(MTK_RGMII_BIT)
922#define MTK_TRGMII BIT(MTK_TRGMII_BIT)
923#define MTK_SGMII BIT(MTK_SGMII_BIT)
924#define MTK_ESW BIT(MTK_ESW_BIT)
925#define MTK_GEPHY BIT(MTK_GEPHY_BIT)
926#define MTK_MUX BIT(MTK_MUX_BIT)
927#define MTK_INFRA BIT(MTK_INFRA_BIT)
928#define MTK_SHARED_SGMII BIT(MTK_SHARED_SGMII_BIT)
929#define MTK_HWLRO BIT(MTK_HWLRO_BIT)
930#define MTK_SHARED_INT BIT(MTK_SHARED_INT_BIT)
931#define MTK_TRGMII_MT7621_CLK BIT(MTK_TRGMII_MT7621_CLK_BIT)
932#define MTK_QDMA BIT(MTK_QDMA_BIT)
developera2bdbd52021-05-31 19:10:17 +0800933#define MTK_NETSYS_V2 BIT(MTK_NETSYS_V2_BIT)
developerfd40db22021-04-29 10:08:25 +0800934#define MTK_SOC_MT7628 BIT(MTK_SOC_MT7628_BIT)
935
936#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
937 BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
938#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
939 BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
940#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
941 BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
942#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
943 BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
944#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
945 BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
946
947/* Supported path present on SoCs */
948#define MTK_ETH_PATH_GMAC1_RGMII BIT(MTK_ETH_PATH_GMAC1_RGMII_BIT)
949#define MTK_ETH_PATH_GMAC1_TRGMII BIT(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
950#define MTK_ETH_PATH_GMAC1_SGMII BIT(MTK_ETH_PATH_GMAC1_SGMII_BIT)
951#define MTK_ETH_PATH_GMAC2_RGMII BIT(MTK_ETH_PATH_GMAC2_RGMII_BIT)
952#define MTK_ETH_PATH_GMAC2_SGMII BIT(MTK_ETH_PATH_GMAC2_SGMII_BIT)
953#define MTK_ETH_PATH_GMAC2_GEPHY BIT(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
954#define MTK_ETH_PATH_GDM1_ESW BIT(MTK_ETH_PATH_GDM1_ESW_BIT)
955
956#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
957#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
958#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
959#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
960#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
961#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
962#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
963
964/* MUXes present on SoCs */
965/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
966#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
967
968/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
969#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
970 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
971
972/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
973#define MTK_MUX_U3_GMAC2_TO_QPHY \
974 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
975
976/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
977#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
978 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
979 MTK_SHARED_SGMII)
980
981/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
982#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
983 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
984
985#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
986
987#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
988 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
989 MTK_TRGMII_MT7621_CLK | MTK_QDMA)
990
991#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
992 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
993 MTK_MUX_GDM1_TO_GMAC1_ESW | \
994 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
995
996#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
997 MTK_QDMA)
998
999#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628)
1000
1001#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1002 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1003 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
1004 MTK_MUX_U3_GMAC2_TO_QPHY | \
1005 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1006
developerfd40db22021-04-29 10:08:25 +08001007#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1008 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developera2bdbd52021-05-31 19:10:17 +08001009 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001010
1011/* struct mtk_eth_data - This is the structure holding all differences
1012 * among various plaforms
1013 * @ana_rgc3: The offset for register ANA_RGC3 related to
1014 * sgmiisys syscon
1015 * @caps Flags shown the extra capability for the SoC
1016 * @hw_features Flags shown HW features
1017 * @required_clks Flags shown the bitmap for required clocks on
1018 * the target SoC
1019 * @required_pctl A bool value to show whether the SoC requires
1020 * the extra setup for those pins used by GMAC.
1021 */
1022struct mtk_soc_data {
1023 u32 ana_rgc3;
1024 u32 caps;
1025 u32 required_clks;
1026 bool required_pctl;
1027 netdev_features_t hw_features;
1028 bool has_sram;
1029};
1030
1031/* currently no SoC has more than 2 macs */
1032#define MTK_MAX_DEVS 2
1033
1034#define MTK_SGMII_PHYSPEED_AN BIT(31)
1035#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1036#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1037#define MTK_SGMII_PHYSPEED_2500 BIT(1)
1038#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1039
1040/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
1041 * characteristics
1042 * @regmap: The register map pointing at the range used to setup
1043 * SGMII modes
1044 * @flags: The enum refers to which mode the sgmii wants to run on
1045 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1046 */
1047
1048struct mtk_sgmii {
1049 struct regmap *regmap[MTK_MAX_DEVS];
1050 u32 flags[MTK_MAX_DEVS];
1051 u32 ana_rgc3;
1052};
1053
1054/* struct mtk_eth - This is the main datasructure for holding the state
1055 * of the driver
1056 * @dev: The device pointer
1057 * @base: The mapped register i/o base
1058 * @page_lock: Make sure that register operations are atomic
1059 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1060 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1061 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1062 * dummy for NAPI to work
1063 * @netdev: The netdev instances
1064 * @mac: Each netdev is linked to a physical MAC
1065 * @irq: The IRQ that we are using
1066 * @msg_enable: Ethtool msg level
1067 * @ethsys: The register map pointing at the range used to setup
1068 * MII modes
1069 * @infra: The register map pointing at the range used to setup
1070 * SGMII and GePHY path
1071 * @pctl: The register map pointing at the range used to setup
1072 * GMAC port drive/slew values
1073 * @dma_refcnt: track how many netdevs are using the DMA engine
1074 * @tx_ring: Pointer to the memory holding info about the TX ring
1075 * @rx_ring: Pointer to the memory holding info about the RX ring
1076 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1077 * @tx_napi: The TX NAPI struct
1078 * @rx_napi: The RX NAPI struct
1079 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1080 * @phy_scratch_ring: physical address of scratch_ring
1081 * @scratch_head: The scratch memory that scratch_ring points to.
1082 * @clks: clock array for all clocks required
1083 * @mii_bus: If there is a bus we need to create an instance for it
1084 * @pending_work: The workqueue used to reset the dma ring
1085 * @state: Initialization and runtime state of the device
1086 * @soc: Holding specific data among vaious SoCs
1087 */
1088
1089struct mtk_eth {
1090 struct device *dev;
1091 void __iomem *base;
1092 spinlock_t page_lock;
1093 spinlock_t tx_irq_lock;
1094 spinlock_t rx_irq_lock;
1095 struct net_device dummy_dev;
1096 struct net_device *netdev[MTK_MAX_DEVS];
1097 struct mtk_mac *mac[MTK_MAX_DEVS];
1098 int irq[3];
1099 u32 msg_enable;
1100 unsigned long sysclk;
1101 struct regmap *ethsys;
1102 struct regmap *infra;
1103 struct mtk_sgmii *sgmii;
1104 struct regmap *pctl;
1105 bool hwlro;
1106 refcount_t dma_refcnt;
1107 struct mtk_tx_ring tx_ring;
1108 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1109 struct mtk_rx_ring rx_ring_qdma;
1110 struct napi_struct tx_napi;
1111 struct napi_struct rx_napi;
1112 struct mtk_tx_dma *scratch_ring;
1113 dma_addr_t phy_scratch_ring;
1114 void *scratch_head;
1115 struct clk *clks[MTK_CLK_MAX];
1116
1117 struct mii_bus *mii_bus;
1118 struct work_struct pending_work;
1119 unsigned long state;
1120
1121 const struct mtk_soc_data *soc;
1122
1123 u32 tx_int_mask_reg;
1124 u32 tx_int_status_reg;
1125 u32 rx_dma_l4_valid;
1126 int ip_align;
1127};
1128
1129/* struct mtk_mac - the structure that holds the info about the MACs of the
1130 * SoC
1131 * @id: The number of the MAC
1132 * @interface: Interface mode kept for detecting change in hw settings
1133 * @of_node: Our devicetree node
1134 * @hw: Backpointer to our main datastruture
1135 * @hw_stats: Packet statistics counter
1136 */
1137struct mtk_mac {
1138 int id;
1139 phy_interface_t interface;
1140 unsigned int mode;
1141 int speed;
1142 struct device_node *of_node;
1143 struct phylink *phylink;
1144 struct phylink_config phylink_config;
1145 struct mtk_eth *hw;
1146 struct mtk_hw_stats *hw_stats;
1147 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1148 int hwlro_ip_cnt;
1149};
1150
1151/* the struct describing the SoC. these are declared in the soc_xyz.c files */
1152extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001153extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001154
1155/* read the hardware status register */
1156void mtk_stats_update_mac(struct mtk_mac *mac);
1157
1158void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1159u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1160
1161int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
1162 u32 ana_rgc3);
1163int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
1164int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id,
1165 const struct phylink_link_state *state);
1166void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
1167
1168int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1169int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1170int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1171
1172#endif /* MTK_ETH_H */