blob: d02b248509fbfc472def1141900a9a48a496034b [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
21#define MTK_DMA_SIZE 2048
22#define MTK_NAPI_WEIGHT 256
23#define MTK_MAC_COUNT 2
24#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
25#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
26#define MTK_DMA_DUMMY_DESC 0xffffffff
27#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
28 NETIF_MSG_PROBE | \
29 NETIF_MSG_LINK | \
30 NETIF_MSG_TIMER | \
31 NETIF_MSG_IFDOWN | \
32 NETIF_MSG_IFUP | \
33 NETIF_MSG_RX_ERR | \
34 NETIF_MSG_TX_ERR)
35#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
36 NETIF_F_RXCSUM | \
37 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080038 NETIF_F_SG | NETIF_F_TSO | \
39 NETIF_F_TSO6 | \
40 NETIF_F_IPV6_CSUM)
41#define MTK_SET_FEATURES (NETIF_F_LRO | \
42 NETIF_F_HW_VLAN_CTAG_RX)
43#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
44#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
45
developerfd40db22021-04-29 10:08:25 +080046#define MTK_HW_LRO_DMA_SIZE 8
47
48#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
49#define MTK_MAX_LRO_IP_CNT 2
50#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
51#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
52#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
53#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
54#define MTK_HW_LRO_MAX_AGG_CNT 64
55#define MTK_HW_LRO_BW_THRE 3000
56#define MTK_HW_LRO_REPLACE_DELTA 1000
57#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
58
59/* Frame Engine Global Reset Register */
60#define MTK_RST_GL 0x04
61#define RST_GL_PSE BIT(0)
62
63/* Frame Engine Interrupt Status Register */
64#define MTK_INT_STATUS2 0x08
65#define MTK_GDM1_AF BIT(28)
66#define MTK_GDM2_AF BIT(29)
67
68/* PDMA HW LRO Alter Flow Timer Register */
69#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
70
71/* Frame Engine Interrupt Grouping Register */
72#define MTK_FE_INT_GRP 0x20
73
developer77d03a72021-06-06 00:06:00 +080074/* Frame Engine LRO auto-learn table info */
75#define MTK_FE_ALT_CF8 0x300
76#define MTK_FE_ALT_SGL_CFC 0x304
77#define MTK_FE_ALT_SEQ_CFC 0x308
78
developerfd40db22021-04-29 10:08:25 +080079/* CDMP Ingress Control Register */
80#define MTK_CDMQ_IG_CTRL 0x1400
81#define MTK_CDMQ_STAG_EN BIT(0)
82
83/* CDMP Ingress Control Register */
84#define MTK_CDMP_IG_CTRL 0x400
85#define MTK_CDMP_STAG_EN BIT(0)
86
87/* CDMP Exgress Control Register */
88#define MTK_CDMP_EG_CTRL 0x404
89
90/* GDM Exgress Control Register */
91#define MTK_GDMA_FWD_CFG(x) (0x500 + (x * 0x1000))
92#define MTK_GDMA_SPECIAL_TAG BIT(24)
93#define MTK_GDMA_ICS_EN BIT(22)
94#define MTK_GDMA_TCS_EN BIT(21)
95#define MTK_GDMA_UCS_EN BIT(20)
96#define MTK_GDMA_TO_PDMA 0x0
97#define MTK_GDMA_DROP_ALL 0x7777
98
99/* Unicast Filter MAC Address Register - Low */
100#define MTK_GDMA_MAC_ADRL(x) (0x508 + (x * 0x1000))
101
102/* Unicast Filter MAC Address Register - High */
103#define MTK_GDMA_MAC_ADRH(x) (0x50C + (x * 0x1000))
104
105/* Internal SRAM offset */
106#define MTK_ETH_SRAM_OFFSET 0x40000
107
108/* FE global misc reg*/
109#define MTK_FE_GLO_MISC 0x124
110
111/* PSE Input Queue Reservation Register*/
112#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
113
114/* PSE Output Queue Threshold Register*/
115#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
116
117#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800118
developera2bdbd52021-05-31 19:10:17 +0800119#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800120#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800121#define QDMA_BASE 0x4400
122#else
123#define PDMA_BASE 0x0800
124#define QDMA_BASE 0x1800
125#endif
126/* PDMA RX Base Pointer Register */
127#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
128#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
129
130/* PDMA RX Maximum Count Register */
131#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
132#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
133
134/* PDMA RX CPU Pointer Register */
135#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
136#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
137
138/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800139#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
140#if defined(CONFIG_MEDIATEK_NETSYS_V2)
141#define MTK_MAX_RX_RING_NUM (8)
142#define MTK_HW_LRO_RING_NUM (4)
143#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
144#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
145#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
146#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
147#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
148#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
149#define MTK_L3_CKS_UPD_EN BIT(19)
150#define MTK_LRO_CRSN_BNW BIT(22)
151#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
152#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
153#else
154#define MTK_MAX_RX_RING_NUM (4)
155#define MTK_HW_LRO_RING_NUM (3)
156#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
157#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
158#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
159#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
160#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
161#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
162#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800163#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800164#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
165#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
166#endif
167
168#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
169#define MTK_LRO_EN BIT(0)
developerfd40db22021-04-29 10:08:25 +0800170#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800171#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
172#define MTK_CTRL_DW0_SDL_OFFSET (3)
173#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800174
175#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
176#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
177#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
178#define MTK_ADMA_MODE BIT(15)
179#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
180
181/* PDMA Global Configuration Register */
182#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800183#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800184#define MTK_MULTI_EN BIT(10)
185#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
186
developer77d03a72021-06-06 00:06:00 +0800187/* PDMA Global Configuration Register */
188#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
189#define MTK_PDMA_LRO_SDL (0x3000)
190#define MTK_RX_CFG_SDL_OFFSET (16)
191
developerfd40db22021-04-29 10:08:25 +0800192/* PDMA Reset Index Register */
193#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
194#define MTK_PST_DRX_IDX0 BIT(16)
195#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
196
197/* PDMA Delay Interrupt Register */
198#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
199#define MTK_PDMA_DELAY_RX_EN BIT(15)
200#define MTK_PDMA_DELAY_RX_PINT 4
201#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
202#define MTK_PDMA_DELAY_RX_PTIME 4
203#define MTK_PDMA_DELAY_RX_DELAY \
204 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
205 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
206
207/* PDMA Interrupt Status Register */
208#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
209
210/* PDMA Interrupt Mask Register */
211#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
212
developerfd40db22021-04-29 10:08:25 +0800213/* PDMA Interrupt grouping registers */
214#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
215#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
216
217/* PDMA HW LRO IP Setting Registers */
developer77d03a72021-06-06 00:06:00 +0800218#if defined(CONFIG_MEDIATEK_NETSYS_V2)
219#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
220#else
developerfd40db22021-04-29 10:08:25 +0800221#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800222#endif
developerfd40db22021-04-29 10:08:25 +0800223#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
224#define MTK_RING_MYIP_VLD BIT(9)
225
developer77d03a72021-06-06 00:06:00 +0800226/* PDMA HW LRO ALT Debug Registers */
227#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
228#define MTK_LRO_ALT_INDEX_OFFSET (8)
229
230/* PDMA HW LRO ALT Data Registers */
231#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
232
developerfd40db22021-04-29 10:08:25 +0800233/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800234#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
235#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
236#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
237#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
238#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
239#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
240#define MTK_RING_VLD BIT(8)
241#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
242#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
243#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
244
developer77d03a72021-06-06 00:06:00 +0800245/* LRO_RX_RING_CTRL_DW masks */
246#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
247#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
248#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
249#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
250#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
251
252/* LRO_RX_RING_CTRL_DW0 offsets */
253#define MTK_RX_IPV6_FORCE_OFFSET (0)
254#define MTK_RX_IPV4_FORCE_OFFSET (1)
255
256/* LRO_RX_RING_CTRL_DW1 offsets */
257#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
258
259/* LRO_RX_RING_CTRL_DW2 offsets */
260#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
261#define MTK_RX_MODE_OFFSET (6)
262#define MTK_RX_PORT_VALID_OFFSET (8)
263#define MTK_RX_MYIP_VALID_OFFSET (9)
264#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
265#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
266
267/* LRO_RX_RING_CTRL_DW3 offsets */
268#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
269
270/* LRO_RX_RING_STP_DTP_DW offsets */
271#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
272#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
273
developerfd40db22021-04-29 10:08:25 +0800274/* QDMA TX Queue Configuration Registers */
275#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
276#define QDMA_RES_THRES 4
277
278/* QDMA TX Queue Scheduler Registers */
279#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
280
281/* QDMA RX Base Pointer Register */
282#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
283#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
284
285/* QDMA RX Maximum Count Register */
286#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
287#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
288
289/* QDMA RX CPU Pointer Register */
290#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
291#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
292
293/* QDMA RX DMA Pointer Register */
294#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
295
296/* QDMA Global Configuration Register */
297#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
298#define MTK_RX_2B_OFFSET BIT(31)
299#define MTK_RX_BT_32DWORDS (3 << 11)
300#define MTK_NDP_CO_PRO BIT(10)
301#define MTK_TX_WB_DDONE BIT(6)
302#define MTK_DMA_SIZE_16DWORDS (2 << 4)
303#define MTK_DMA_SIZE_32DWORDS (3 << 4)
304#define MTK_RX_DMA_BUSY BIT(3)
305#define MTK_TX_DMA_BUSY BIT(1)
306#define MTK_RX_DMA_EN BIT(2)
307#define MTK_TX_DMA_EN BIT(0)
308#define MTK_DMA_BUSY_TIMEOUT HZ
309
310/* QDMA V2 Global Configuration Register */
311#define MTK_CHK_DDONE_EN BIT(28)
312#define MTK_DMAD_WR_WDONE BIT(26)
313#define MTK_WCOMP_EN BIT(24)
314#define MTK_RESV_BUF (0x40 << 16)
315#define MTK_MUTLI_CNT (0x4 << 12)
316
317/* QDMA Reset Index Register */
318#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
319
320/* QDMA Delay Interrupt Register */
321#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
322
323/* QDMA Flow Control Register */
324#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
325#define FC_THRES_DROP_MODE BIT(20)
326#define FC_THRES_DROP_EN (7 << 16)
327#define FC_THRES_MIN 0x4444
328
329/* QDMA Interrupt Status Register */
330#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developera2bdbd52021-05-31 19:10:17 +0800331#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800332#define MTK_RX_DONE_DLY BIT(14)
333#else
334#define MTK_RX_DONE_DLY BIT(30)
335#endif
336#define MTK_RX_DONE_INT3 BIT(19)
337#define MTK_RX_DONE_INT2 BIT(18)
338#define MTK_RX_DONE_INT1 BIT(17)
339#define MTK_RX_DONE_INT0 BIT(16)
340#define MTK_TX_DONE_INT3 BIT(3)
341#define MTK_TX_DONE_INT2 BIT(2)
342#define MTK_TX_DONE_INT1 BIT(1)
343#define MTK_TX_DONE_INT0 BIT(0)
344#define MTK_RX_DONE_INT MTK_RX_DONE_DLY
345#define MTK_TX_DONE_DLY BIT(28)
346#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
347
348/* QDMA Interrupt grouping registers */
349#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
350#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
351#define MTK_RLS_DONE_INT BIT(0)
352
353/* QDMA Interrupt Status Register */
354#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
355
356/* QDMA Interrupt Mask Register */
357#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
358
359/* QDMA TX Forward CPU Pointer Register */
360#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
361
362/* QDMA TX Forward DMA Pointer Register */
363#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
364
365/* QDMA TX Release CPU Pointer Register */
366#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
367
368/* QDMA TX Release DMA Pointer Register */
369#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
370
371/* QDMA FQ Head Pointer Register */
372#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
373
374/* QDMA FQ Head Pointer Register */
375#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
376
377/* QDMA FQ Free Page Counter Register */
378#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
379
380/* QDMA FQ Free Page Buffer Length Register */
381#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
382
383/* GMA1 Received Good Byte Count Register */
384#if defined(CONFIG_MEDIATEK_NETSYS_V2)
385#define MTK_GDM1_TX_GBCNT 0x1C00
386#else
387#define MTK_GDM1_TX_GBCNT 0x2400
388#endif
389#define MTK_STAT_OFFSET 0x40
390
391/* QDMA TX NUM */
392#define MTK_QDMA_TX_NUM 16
393#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
394#define QID_LOW_BITS(x) ((x) & 0xf)
395#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
396#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
397
398/* QDMA V2 descriptor txd6 */
399#define TX_DMA_INS_VLAN_V2 BIT(16)
400
401/* QDMA V2 descriptor txd5 */
402#define TX_DMA_CHKSUM_V2 (0x7 << 28)
403#define TX_DMA_TSO_V2 BIT(31)
404
405/* QDMA V2 descriptor txd4 */
406#define TX_DMA_FPORT_SHIFT_V2 8
407#define TX_DMA_FPORT_MASK_V2 0xf
408#define TX_DMA_SWC_V2 BIT(30)
409
410#if defined(CONFIG_MEDIATEK_NETSYS_V2)
411#define MTK_TX_DMA_BUF_LEN 0xffff
412#define MTK_TX_DMA_BUF_SHIFT 8
413#else
414#define MTK_TX_DMA_BUF_LEN 0x3fff
415#define MTK_TX_DMA_BUF_SHIFT 16
416#endif
417
developera2bdbd52021-05-31 19:10:17 +0800418#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800419#define MTK_RX_DMA_BUF_LEN 0xffff
420#define MTK_RX_DMA_BUF_SHIFT 8
421#define RX_DMA_SPORT_SHIFT 26
422#define RX_DMA_SPORT_MASK 0xf
423#else
424#define MTK_RX_DMA_BUF_LEN 0x3fff
425#define MTK_RX_DMA_BUF_SHIFT 16
426#define RX_DMA_SPORT_SHIFT 19
427#define RX_DMA_SPORT_MASK 0x7
428#endif
429
430/* QDMA descriptor txd4 */
431#define TX_DMA_CHKSUM (0x7 << 29)
432#define TX_DMA_TSO BIT(28)
433#define TX_DMA_FPORT_SHIFT 25
434#define TX_DMA_FPORT_MASK 0x7
435#define TX_DMA_INS_VLAN BIT(16)
436
437/* QDMA descriptor txd3 */
438#define TX_DMA_OWNER_CPU BIT(31)
439#define TX_DMA_LS0 BIT(30)
440#define TX_DMA_PLEN0(_x) (((_x) & MTK_TX_DMA_BUF_LEN) << MTK_TX_DMA_BUF_SHIFT)
441#define TX_DMA_PLEN1(_x) ((_x) & MTK_TX_DMA_BUF_LEN)
442#define TX_DMA_SWC BIT(14)
443#define TX_DMA_SDL(_x) (TX_DMA_PLEN0(_x))
444
445/* PDMA on MT7628 */
446#define TX_DMA_DONE BIT(31)
447#define TX_DMA_LS1 BIT(14)
448#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
449
450/* QDMA descriptor rxd2 */
451#define RX_DMA_DONE BIT(31)
452#define RX_DMA_LSO BIT(30)
453#define RX_DMA_PLEN0(_x) (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
454#define RX_DMA_GET_PLEN0(_x) (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
developer77d03a72021-06-06 00:06:00 +0800455#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
456#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800457#define RX_DMA_VTAG BIT(15)
458
459/* QDMA descriptor rxd3 */
460#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
461#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
462#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
463
464/* QDMA descriptor rxd4 */
465#define RX_DMA_L4_VALID BIT(24)
466#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
467#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
468
469#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
470
471/* PDMA V2 descriptor rxd3 */
472#define RX_DMA_VTAG_V2 BIT(0)
473#define RX_DMA_L4_VALID_V2 BIT(2)
474
475/* PDMA V2 descriptor rxd4 */
476#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
477#define RX_DMA_TCI_V2(_x) (((_x) >> 1) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
478#define RX_DMA_VPID_V2(x3, x4) ((((x3) & 1) << 15) | (((x4) >> 17) & 0x7fff))
479
developer77d03a72021-06-06 00:06:00 +0800480/* PDMA V2 descriptor rxd6 */
481#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
482#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
483
developerfd40db22021-04-29 10:08:25 +0800484/* PHY Indirect Access Control registers */
485#define MTK_PHY_IAC 0x10004
486#define PHY_IAC_ACCESS BIT(31)
487#define PHY_IAC_READ BIT(19)
488#define PHY_IAC_WRITE BIT(18)
489#define PHY_IAC_START BIT(16)
490#define PHY_IAC_ADDR_SHIFT 20
491#define PHY_IAC_REG_SHIFT 25
492#define PHY_IAC_TIMEOUT HZ
493
494#define MTK_MAC_MISC 0x1000c
495#define MTK_MUX_TO_ESW BIT(0)
496
497/* Mac control registers */
498#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
499#define MAC_MCR_MAX_RX_1536 BIT(24)
500#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16))
501#define MAC_MCR_FORCE_MODE BIT(15)
502#define MAC_MCR_TX_EN BIT(14)
503#define MAC_MCR_RX_EN BIT(13)
504#define MAC_MCR_BACKOFF_EN BIT(9)
505#define MAC_MCR_BACKPR_EN BIT(8)
506#define MAC_MCR_FORCE_RX_FC BIT(5)
507#define MAC_MCR_FORCE_TX_FC BIT(4)
508#define MAC_MCR_SPEED_1000 BIT(3)
509#define MAC_MCR_SPEED_100 BIT(2)
510#define MAC_MCR_FORCE_DPX BIT(1)
511#define MAC_MCR_FORCE_LINK BIT(0)
512#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
513
514/* Mac status registers */
515#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
516#define MAC_MSR_EEE1G BIT(7)
517#define MAC_MSR_EEE100M BIT(6)
518#define MAC_MSR_RX_FC BIT(5)
519#define MAC_MSR_TX_FC BIT(4)
520#define MAC_MSR_SPEED_1000 BIT(3)
521#define MAC_MSR_SPEED_100 BIT(2)
522#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
523#define MAC_MSR_DPX BIT(1)
524#define MAC_MSR_LINK BIT(0)
525
526/* TRGMII RXC control register */
527#define TRGMII_RCK_CTRL 0x10300
528#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
529#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
530#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
531#define RXC_RST BIT(31)
532#define RXC_DQSISEL BIT(30)
533#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
534#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
535
536#define NUM_TRGMII_CTRL 5
537
538/* TRGMII RXC control register */
539#define TRGMII_TCK_CTRL 0x10340
540#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
541#define TXC_INV BIT(30)
542#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
543#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
544
545/* TRGMII TX Drive Strength */
546#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
547#define TD_DM_DRVP(x) ((x) & 0xf)
548#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
549
550/* TRGMII Interface mode register */
551#define INTF_MODE 0x10390
552#define TRGMII_INTF_DIS BIT(0)
553#define TRGMII_MODE BIT(1)
554#define TRGMII_CENTRAL_ALIGNED BIT(2)
555#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
556#define INTF_MODE_RGMII_10_100 0
557
558/* GPIO port control registers for GMAC 2*/
559#define GPIO_OD33_CTRL8 0x4c0
560#define GPIO_BIAS_CTRL 0xed0
561#define GPIO_DRV_SEL10 0xf00
562
563/* ethernet subsystem chip id register */
564#define ETHSYS_CHIPID0_3 0x0
565#define ETHSYS_CHIPID4_7 0x4
566#define MT7623_ETH 7623
567#define MT7622_ETH 7622
568#define MT7621_ETH 7621
569
570/* ethernet system control register */
571#define ETHSYS_SYSCFG 0x10
572#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
573
574/* ethernet subsystem config register */
575#define ETHSYS_SYSCFG0 0x14
576#define SYSCFG0_GE_MASK 0x3
577#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
578#define SYSCFG0_SGMII_MASK GENMASK(9, 8)
579#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
580#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
581#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
582#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
583
584
585/* ethernet subsystem clock register */
586#define ETHSYS_CLKCFG0 0x2c
587#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
588#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
589#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
590#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
591
592/* ethernet reset control register */
593#define ETHSYS_RSTCTRL 0x34
594#define RSTCTRL_FE BIT(6)
595#define RSTCTRL_PPE BIT(31)
596
597/* SGMII subsystem config registers */
598/* Register to auto-negotiation restart */
599#define SGMSYS_PCS_CONTROL_1 0x0
600#define SGMII_AN_RESTART BIT(9)
601#define SGMII_ISOLATE BIT(10)
602#define SGMII_AN_ENABLE BIT(12)
603#define SGMII_LINK_STATYS BIT(18)
604#define SGMII_AN_ABILITY BIT(19)
605#define SGMII_AN_COMPLETE BIT(21)
606#define SGMII_PCS_FAULT BIT(23)
607#define SGMII_AN_EXPANSION_CLR BIT(30)
608
609/* Register to programmable link timer, the unit in 2 * 8ns */
610#define SGMSYS_PCS_LINK_TIMER 0x18
611#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
612
613/* Register to control remote fault */
614#define SGMSYS_SGMII_MODE 0x20
615#define SGMII_IF_MODE_BIT0 BIT(0)
616#define SGMII_SPEED_DUPLEX_AN BIT(1)
617#define SGMII_SPEED_10 0x0
618#define SGMII_SPEED_100 BIT(2)
619#define SGMII_SPEED_1000 BIT(3)
620#define SGMII_DUPLEX_FULL BIT(4)
621#define SGMII_IF_MODE_BIT5 BIT(5)
622#define SGMII_REMOTE_FAULT_DIS BIT(8)
623#define SGMII_CODE_SYNC_SET_VAL BIT(9)
624#define SGMII_CODE_SYNC_SET_EN BIT(10)
625#define SGMII_SEND_AN_ERROR_EN BIT(11)
626#define SGMII_IF_MODE_MASK GENMASK(5, 1)
627
628/* Register to set SGMII speed, ANA RG_ Control Signals III*/
629#define SGMSYS_ANA_RG_CS3 0x2028
630#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
631#define RG_PHY_SPEED_1_25G 0x0
632#define RG_PHY_SPEED_3_125G BIT(2)
633
634/* Register to power up QPHY */
635#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
636#define SGMII_PHYA_PWD BIT(4)
637
638/* Infrasys subsystem config registers */
639#define INFRA_MISC2 0x70c
640#define CO_QPHY_SEL BIT(0)
641#define GEPHY_MAC_SEL BIT(1)
642
643/*MDIO control*/
644#define MII_MMD_ACC_CTL_REG 0x0d
645#define MII_MMD_ADDR_DATA_REG 0x0e
646#define MMD_OP_MODE_DATA BIT(14)
647
648/* MT7628/88 specific stuff */
649#define MT7628_PDMA_OFFSET 0x0800
650#define MT7628_SDM_OFFSET 0x0c00
651
652#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
653#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
654#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
655#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
656#define MT7628_PST_DTX_IDX0 BIT(0)
657
658#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
659#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
660
661struct mtk_rx_dma {
662 unsigned int rxd1;
663 unsigned int rxd2;
664 unsigned int rxd3;
665 unsigned int rxd4;
developera2bdbd52021-05-31 19:10:17 +0800666#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800667 unsigned int rxd5;
668 unsigned int rxd6;
669 unsigned int rxd7;
670 unsigned int rxd8;
671#endif
672} __packed __aligned(4);
673
674struct mtk_tx_dma {
675 unsigned int txd1;
676 unsigned int txd2;
677 unsigned int txd3;
678 unsigned int txd4;
679#if defined(CONFIG_MEDIATEK_NETSYS_V2)
680 unsigned int txd5;
681 unsigned int txd6;
682 unsigned int txd7;
683 unsigned int txd8;
684#endif
685} __packed __aligned(4);
686
687struct mtk_eth;
688struct mtk_mac;
689
690/* struct mtk_hw_stats - the structure that holds the traffic statistics.
691 * @stats_lock: make sure that stats operations are atomic
692 * @reg_offset: the status register offset of the SoC
693 * @syncp: the refcount
694 *
695 * All of the supported SoCs have hardware counters for traffic statistics.
696 * Whenever the status IRQ triggers we can read the latest stats from these
697 * counters and store them in this struct.
698 */
699struct mtk_hw_stats {
700 u64 tx_bytes;
701 u64 tx_packets;
702 u64 tx_skip;
703 u64 tx_collisions;
704 u64 rx_bytes;
705 u64 rx_packets;
706 u64 rx_overflow;
707 u64 rx_fcs_errors;
708 u64 rx_short_errors;
709 u64 rx_long_errors;
710 u64 rx_checksum_errors;
711 u64 rx_flow_control_packets;
712
713 spinlock_t stats_lock;
714 u32 reg_offset;
715 struct u64_stats_sync syncp;
716};
717
718enum mtk_tx_flags {
719 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
720 * track how memory was allocated so that it can be freed properly.
721 */
722 MTK_TX_FLAGS_SINGLE0 = 0x01,
723 MTK_TX_FLAGS_PAGE0 = 0x02,
724
725 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
726 * SKB out instead of looking up through hardware TX descriptor.
727 */
728 MTK_TX_FLAGS_FPORT0 = 0x04,
729 MTK_TX_FLAGS_FPORT1 = 0x08,
730};
731
732/* This enum allows us to identify how the clock is defined on the array of the
733 * clock in the order
734 */
735enum mtk_clks_map {
736 MTK_CLK_ETHIF,
737 MTK_CLK_SGMIITOP,
738 MTK_CLK_ESW,
739 MTK_CLK_GP0,
740 MTK_CLK_GP1,
741 MTK_CLK_GP2,
742 MTK_CLK_FE,
743 MTK_CLK_TRGPLL,
744 MTK_CLK_SGMII_TX_250M,
745 MTK_CLK_SGMII_RX_250M,
746 MTK_CLK_SGMII_CDR_REF,
747 MTK_CLK_SGMII_CDR_FB,
748 MTK_CLK_SGMII2_TX_250M,
749 MTK_CLK_SGMII2_RX_250M,
750 MTK_CLK_SGMII2_CDR_REF,
751 MTK_CLK_SGMII2_CDR_FB,
752 MTK_CLK_SGMII_CK,
753 MTK_CLK_ETH2PLL,
754 MTK_CLK_WOCPU0,
755 MTK_CLK_WOCPU1,
756 MTK_CLK_MAX
757};
758
759#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
760 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
761 BIT(MTK_CLK_TRGPLL))
762#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
763 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
764 BIT(MTK_CLK_GP2) | \
765 BIT(MTK_CLK_SGMII_TX_250M) | \
766 BIT(MTK_CLK_SGMII_RX_250M) | \
767 BIT(MTK_CLK_SGMII_CDR_REF) | \
768 BIT(MTK_CLK_SGMII_CDR_FB) | \
769 BIT(MTK_CLK_SGMII_CK) | \
770 BIT(MTK_CLK_ETH2PLL))
771#define MT7621_CLKS_BITMAP (0)
772#define MT7628_CLKS_BITMAP (0)
773#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
774 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
775 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
776 BIT(MTK_CLK_SGMII_TX_250M) | \
777 BIT(MTK_CLK_SGMII_RX_250M) | \
778 BIT(MTK_CLK_SGMII_CDR_REF) | \
779 BIT(MTK_CLK_SGMII_CDR_FB) | \
780 BIT(MTK_CLK_SGMII2_TX_250M) | \
781 BIT(MTK_CLK_SGMII2_RX_250M) | \
782 BIT(MTK_CLK_SGMII2_CDR_REF) | \
783 BIT(MTK_CLK_SGMII2_CDR_FB) | \
784 BIT(MTK_CLK_SGMII_CK) | \
785 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
786
787#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
788 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
789 BIT(MTK_CLK_SGMII_TX_250M) | \
790 BIT(MTK_CLK_SGMII_RX_250M) | \
791 BIT(MTK_CLK_SGMII_CDR_REF) | \
792 BIT(MTK_CLK_SGMII_CDR_FB) | \
793 BIT(MTK_CLK_SGMII2_TX_250M) | \
794 BIT(MTK_CLK_SGMII2_RX_250M) | \
795 BIT(MTK_CLK_SGMII2_CDR_REF) | \
796 BIT(MTK_CLK_SGMII2_CDR_FB))
797
798enum mtk_dev_state {
799 MTK_HW_INIT,
800 MTK_RESETTING
801};
802
803/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
804 * by the TX descriptor s
805 * @skb: The SKB pointer of the packet being sent
806 * @dma_addr0: The base addr of the first segment
807 * @dma_len0: The length of the first segment
808 * @dma_addr1: The base addr of the second segment
809 * @dma_len1: The length of the second segment
810 */
811struct mtk_tx_buf {
812 struct sk_buff *skb;
813 u32 flags;
814 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
815 DEFINE_DMA_UNMAP_LEN(dma_len0);
816 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
817 DEFINE_DMA_UNMAP_LEN(dma_len1);
818};
819
820/* struct mtk_tx_ring - This struct holds info describing a TX ring
821 * @dma: The descriptor ring
822 * @buf: The memory pointed at by the ring
823 * @phys: The physical addr of tx_buf
824 * @next_free: Pointer to the next free descriptor
825 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +0800826 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +0800827 * @thresh: The threshold of minimum amount of free descriptors
828 * @free_count: QDMA uses a linked list. Track how many free descriptors
829 * are present
830 */
831struct mtk_tx_ring {
832 struct mtk_tx_dma *dma;
833 struct mtk_tx_buf *buf;
834 dma_addr_t phys;
835 struct mtk_tx_dma *next_free;
836 struct mtk_tx_dma *last_free;
developerc4671b22021-05-28 13:16:42 +0800837 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +0800838 u16 thresh;
839 atomic_t free_count;
840 int dma_size;
841 struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */
842 dma_addr_t phys_pdma;
843 int cpu_idx;
844};
845
846/* PDMA rx ring mode */
847enum mtk_rx_flags {
848 MTK_RX_FLAGS_NORMAL = 0,
849 MTK_RX_FLAGS_HWLRO,
850 MTK_RX_FLAGS_QDMA,
851};
852
853/* struct mtk_rx_ring - This struct holds info describing a RX ring
854 * @dma: The descriptor ring
855 * @data: The memory pointed at by the ring
856 * @phys: The physical addr of rx_buf
857 * @frag_size: How big can each fragment be
858 * @buf_size: The size of each packet buffer
859 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +0800860 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +0800861 */
862struct mtk_rx_ring {
863 struct mtk_rx_dma *dma;
864 u8 **data;
865 dma_addr_t phys;
866 u16 frag_size;
867 u16 buf_size;
868 u16 dma_size;
869 bool calc_idx_update;
870 u16 calc_idx;
871 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +0800872 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +0800873};
874
875enum mkt_eth_capabilities {
876 MTK_RGMII_BIT = 0,
877 MTK_TRGMII_BIT,
878 MTK_SGMII_BIT,
879 MTK_ESW_BIT,
880 MTK_GEPHY_BIT,
881 MTK_MUX_BIT,
882 MTK_INFRA_BIT,
883 MTK_SHARED_SGMII_BIT,
884 MTK_HWLRO_BIT,
885 MTK_SHARED_INT_BIT,
886 MTK_TRGMII_MT7621_CLK_BIT,
887 MTK_QDMA_BIT,
developera2bdbd52021-05-31 19:10:17 +0800888 MTK_NETSYS_V2_BIT,
developerfd40db22021-04-29 10:08:25 +0800889 MTK_SOC_MT7628_BIT,
890
891 /* MUX BITS*/
892 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
893 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
894 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
895 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
896 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
897
898 /* PATH BITS */
899 MTK_ETH_PATH_GMAC1_RGMII_BIT,
900 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
901 MTK_ETH_PATH_GMAC1_SGMII_BIT,
902 MTK_ETH_PATH_GMAC2_RGMII_BIT,
903 MTK_ETH_PATH_GMAC2_SGMII_BIT,
904 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
905 MTK_ETH_PATH_GDM1_ESW_BIT,
906};
907
908/* Supported hardware group on SoCs */
909#define MTK_RGMII BIT(MTK_RGMII_BIT)
910#define MTK_TRGMII BIT(MTK_TRGMII_BIT)
911#define MTK_SGMII BIT(MTK_SGMII_BIT)
912#define MTK_ESW BIT(MTK_ESW_BIT)
913#define MTK_GEPHY BIT(MTK_GEPHY_BIT)
914#define MTK_MUX BIT(MTK_MUX_BIT)
915#define MTK_INFRA BIT(MTK_INFRA_BIT)
916#define MTK_SHARED_SGMII BIT(MTK_SHARED_SGMII_BIT)
917#define MTK_HWLRO BIT(MTK_HWLRO_BIT)
918#define MTK_SHARED_INT BIT(MTK_SHARED_INT_BIT)
919#define MTK_TRGMII_MT7621_CLK BIT(MTK_TRGMII_MT7621_CLK_BIT)
920#define MTK_QDMA BIT(MTK_QDMA_BIT)
developera2bdbd52021-05-31 19:10:17 +0800921#define MTK_NETSYS_V2 BIT(MTK_NETSYS_V2_BIT)
developerfd40db22021-04-29 10:08:25 +0800922#define MTK_SOC_MT7628 BIT(MTK_SOC_MT7628_BIT)
923
924#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
925 BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
926#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
927 BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
928#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
929 BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
930#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
931 BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
932#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
933 BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
934
935/* Supported path present on SoCs */
936#define MTK_ETH_PATH_GMAC1_RGMII BIT(MTK_ETH_PATH_GMAC1_RGMII_BIT)
937#define MTK_ETH_PATH_GMAC1_TRGMII BIT(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
938#define MTK_ETH_PATH_GMAC1_SGMII BIT(MTK_ETH_PATH_GMAC1_SGMII_BIT)
939#define MTK_ETH_PATH_GMAC2_RGMII BIT(MTK_ETH_PATH_GMAC2_RGMII_BIT)
940#define MTK_ETH_PATH_GMAC2_SGMII BIT(MTK_ETH_PATH_GMAC2_SGMII_BIT)
941#define MTK_ETH_PATH_GMAC2_GEPHY BIT(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
942#define MTK_ETH_PATH_GDM1_ESW BIT(MTK_ETH_PATH_GDM1_ESW_BIT)
943
944#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
945#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
946#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
947#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
948#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
949#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
950#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
951
952/* MUXes present on SoCs */
953/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
954#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
955
956/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
957#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
958 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
959
960/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
961#define MTK_MUX_U3_GMAC2_TO_QPHY \
962 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
963
964/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
965#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
966 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
967 MTK_SHARED_SGMII)
968
969/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
970#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
971 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
972
973#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
974
975#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
976 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
977 MTK_TRGMII_MT7621_CLK | MTK_QDMA)
978
979#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
980 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
981 MTK_MUX_GDM1_TO_GMAC1_ESW | \
982 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
983
984#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
985 MTK_QDMA)
986
987#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628)
988
989#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
990 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
991 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
992 MTK_MUX_U3_GMAC2_TO_QPHY | \
993 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
994
developerfd40db22021-04-29 10:08:25 +0800995#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
996 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developera2bdbd52021-05-31 19:10:17 +0800997 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800998
999/* struct mtk_eth_data - This is the structure holding all differences
1000 * among various plaforms
1001 * @ana_rgc3: The offset for register ANA_RGC3 related to
1002 * sgmiisys syscon
1003 * @caps Flags shown the extra capability for the SoC
1004 * @hw_features Flags shown HW features
1005 * @required_clks Flags shown the bitmap for required clocks on
1006 * the target SoC
1007 * @required_pctl A bool value to show whether the SoC requires
1008 * the extra setup for those pins used by GMAC.
1009 */
1010struct mtk_soc_data {
1011 u32 ana_rgc3;
1012 u32 caps;
1013 u32 required_clks;
1014 bool required_pctl;
1015 netdev_features_t hw_features;
1016 bool has_sram;
1017};
1018
1019/* currently no SoC has more than 2 macs */
1020#define MTK_MAX_DEVS 2
1021
1022#define MTK_SGMII_PHYSPEED_AN BIT(31)
1023#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1024#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1025#define MTK_SGMII_PHYSPEED_2500 BIT(1)
1026#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1027
1028/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
1029 * characteristics
1030 * @regmap: The register map pointing at the range used to setup
1031 * SGMII modes
1032 * @flags: The enum refers to which mode the sgmii wants to run on
1033 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1034 */
1035
1036struct mtk_sgmii {
1037 struct regmap *regmap[MTK_MAX_DEVS];
1038 u32 flags[MTK_MAX_DEVS];
1039 u32 ana_rgc3;
1040};
1041
1042/* struct mtk_eth - This is the main datasructure for holding the state
1043 * of the driver
1044 * @dev: The device pointer
1045 * @base: The mapped register i/o base
1046 * @page_lock: Make sure that register operations are atomic
1047 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1048 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1049 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1050 * dummy for NAPI to work
1051 * @netdev: The netdev instances
1052 * @mac: Each netdev is linked to a physical MAC
1053 * @irq: The IRQ that we are using
1054 * @msg_enable: Ethtool msg level
1055 * @ethsys: The register map pointing at the range used to setup
1056 * MII modes
1057 * @infra: The register map pointing at the range used to setup
1058 * SGMII and GePHY path
1059 * @pctl: The register map pointing at the range used to setup
1060 * GMAC port drive/slew values
1061 * @dma_refcnt: track how many netdevs are using the DMA engine
1062 * @tx_ring: Pointer to the memory holding info about the TX ring
1063 * @rx_ring: Pointer to the memory holding info about the RX ring
1064 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1065 * @tx_napi: The TX NAPI struct
1066 * @rx_napi: The RX NAPI struct
1067 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1068 * @phy_scratch_ring: physical address of scratch_ring
1069 * @scratch_head: The scratch memory that scratch_ring points to.
1070 * @clks: clock array for all clocks required
1071 * @mii_bus: If there is a bus we need to create an instance for it
1072 * @pending_work: The workqueue used to reset the dma ring
1073 * @state: Initialization and runtime state of the device
1074 * @soc: Holding specific data among vaious SoCs
1075 */
1076
1077struct mtk_eth {
1078 struct device *dev;
1079 void __iomem *base;
1080 spinlock_t page_lock;
1081 spinlock_t tx_irq_lock;
1082 spinlock_t rx_irq_lock;
1083 struct net_device dummy_dev;
1084 struct net_device *netdev[MTK_MAX_DEVS];
1085 struct mtk_mac *mac[MTK_MAX_DEVS];
1086 int irq[3];
1087 u32 msg_enable;
1088 unsigned long sysclk;
1089 struct regmap *ethsys;
1090 struct regmap *infra;
1091 struct mtk_sgmii *sgmii;
1092 struct regmap *pctl;
1093 bool hwlro;
1094 refcount_t dma_refcnt;
1095 struct mtk_tx_ring tx_ring;
1096 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1097 struct mtk_rx_ring rx_ring_qdma;
1098 struct napi_struct tx_napi;
1099 struct napi_struct rx_napi;
1100 struct mtk_tx_dma *scratch_ring;
1101 dma_addr_t phy_scratch_ring;
1102 void *scratch_head;
1103 struct clk *clks[MTK_CLK_MAX];
1104
1105 struct mii_bus *mii_bus;
1106 struct work_struct pending_work;
1107 unsigned long state;
1108
1109 const struct mtk_soc_data *soc;
1110
1111 u32 tx_int_mask_reg;
1112 u32 tx_int_status_reg;
1113 u32 rx_dma_l4_valid;
1114 int ip_align;
1115};
1116
1117/* struct mtk_mac - the structure that holds the info about the MACs of the
1118 * SoC
1119 * @id: The number of the MAC
1120 * @interface: Interface mode kept for detecting change in hw settings
1121 * @of_node: Our devicetree node
1122 * @hw: Backpointer to our main datastruture
1123 * @hw_stats: Packet statistics counter
1124 */
1125struct mtk_mac {
1126 int id;
1127 phy_interface_t interface;
1128 unsigned int mode;
1129 int speed;
1130 struct device_node *of_node;
1131 struct phylink *phylink;
1132 struct phylink_config phylink_config;
1133 struct mtk_eth *hw;
1134 struct mtk_hw_stats *hw_stats;
1135 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1136 int hwlro_ip_cnt;
1137};
1138
1139/* the struct describing the SoC. these are declared in the soc_xyz.c files */
1140extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001141extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001142
1143/* read the hardware status register */
1144void mtk_stats_update_mac(struct mtk_mac *mac);
1145
1146void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1147u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1148
1149int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
1150 u32 ana_rgc3);
1151int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
1152int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id,
1153 const struct phylink_link_state *state);
1154void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
1155
1156int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1157int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1158int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1159
1160#endif /* MTK_ETH_H */