blob: 4cb2fee6b622a3bdc97d250d9b005fc9e4fc8526 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
21#define MTK_DMA_SIZE 2048
22#define MTK_NAPI_WEIGHT 256
23#define MTK_MAC_COUNT 2
24#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
25#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
26#define MTK_DMA_DUMMY_DESC 0xffffffff
27#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
28 NETIF_MSG_PROBE | \
29 NETIF_MSG_LINK | \
30 NETIF_MSG_TIMER | \
31 NETIF_MSG_IFDOWN | \
32 NETIF_MSG_IFUP | \
33 NETIF_MSG_RX_ERR | \
34 NETIF_MSG_TX_ERR)
35#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
36 NETIF_F_RXCSUM | \
37 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080038 NETIF_F_SG | NETIF_F_TSO | \
39 NETIF_F_TSO6 | \
40 NETIF_F_IPV6_CSUM)
41#define MTK_SET_FEATURES (NETIF_F_LRO | \
42 NETIF_F_HW_VLAN_CTAG_RX)
43#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
44#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
45
developerfd40db22021-04-29 10:08:25 +080046#define MTK_HW_LRO_DMA_SIZE 8
47
48#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
49#define MTK_MAX_LRO_IP_CNT 2
50#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
51#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
52#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
53#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
54#define MTK_HW_LRO_MAX_AGG_CNT 64
55#define MTK_HW_LRO_BW_THRE 3000
56#define MTK_HW_LRO_REPLACE_DELTA 1000
57#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
58
59/* Frame Engine Global Reset Register */
60#define MTK_RST_GL 0x04
61#define RST_GL_PSE BIT(0)
62
63/* Frame Engine Interrupt Status Register */
64#define MTK_INT_STATUS2 0x08
65#define MTK_GDM1_AF BIT(28)
66#define MTK_GDM2_AF BIT(29)
67
68/* PDMA HW LRO Alter Flow Timer Register */
69#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
70
71/* Frame Engine Interrupt Grouping Register */
72#define MTK_FE_INT_GRP 0x20
73
developer77d03a72021-06-06 00:06:00 +080074/* Frame Engine LRO auto-learn table info */
75#define MTK_FE_ALT_CF8 0x300
76#define MTK_FE_ALT_SGL_CFC 0x304
77#define MTK_FE_ALT_SEQ_CFC 0x308
78
developerfd40db22021-04-29 10:08:25 +080079/* CDMP Ingress Control Register */
80#define MTK_CDMQ_IG_CTRL 0x1400
81#define MTK_CDMQ_STAG_EN BIT(0)
82
83/* CDMP Ingress Control Register */
84#define MTK_CDMP_IG_CTRL 0x400
85#define MTK_CDMP_STAG_EN BIT(0)
86
87/* CDMP Exgress Control Register */
88#define MTK_CDMP_EG_CTRL 0x404
89
90/* GDM Exgress Control Register */
91#define MTK_GDMA_FWD_CFG(x) (0x500 + (x * 0x1000))
92#define MTK_GDMA_SPECIAL_TAG BIT(24)
93#define MTK_GDMA_ICS_EN BIT(22)
94#define MTK_GDMA_TCS_EN BIT(21)
95#define MTK_GDMA_UCS_EN BIT(20)
96#define MTK_GDMA_TO_PDMA 0x0
97#define MTK_GDMA_DROP_ALL 0x7777
98
99/* Unicast Filter MAC Address Register - Low */
100#define MTK_GDMA_MAC_ADRL(x) (0x508 + (x * 0x1000))
101
102/* Unicast Filter MAC Address Register - High */
103#define MTK_GDMA_MAC_ADRH(x) (0x50C + (x * 0x1000))
104
105/* Internal SRAM offset */
106#define MTK_ETH_SRAM_OFFSET 0x40000
107
108/* FE global misc reg*/
109#define MTK_FE_GLO_MISC 0x124
110
developerfef9efd2021-06-16 18:28:09 +0800111/* PSE Free Queue Flow Control */
112#define PSE_FQFC_CFG1 0x100
113#define PSE_FQFC_CFG2 0x104
developer81bcad32021-07-15 14:14:38 +0800114#define PSE_DROP_CFG 0x108
developerfef9efd2021-06-16 18:28:09 +0800115
developerfd40db22021-04-29 10:08:25 +0800116/* PSE Input Queue Reservation Register*/
117#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
118
119/* PSE Output Queue Threshold Register*/
120#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
121
developerfef9efd2021-06-16 18:28:09 +0800122/* GDM and CDM Threshold */
123#define MTK_GDM2_THRES 0x1530
124#define MTK_CDMW0_THRES 0x164c
125#define MTK_CDMW1_THRES 0x1650
126#define MTK_CDME0_THRES 0x1654
127#define MTK_CDME1_THRES 0x1658
128#define MTK_CDMM_THRES 0x165c
129
developerfd40db22021-04-29 10:08:25 +0800130#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800131
developera2bdbd52021-05-31 19:10:17 +0800132#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800133#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800134#define QDMA_BASE 0x4400
135#else
136#define PDMA_BASE 0x0800
137#define QDMA_BASE 0x1800
138#endif
139/* PDMA RX Base Pointer Register */
140#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
141#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
142
143/* PDMA RX Maximum Count Register */
144#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
145#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
146
147/* PDMA RX CPU Pointer Register */
148#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
149#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
150
151/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800152#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
153#if defined(CONFIG_MEDIATEK_NETSYS_V2)
154#define MTK_MAX_RX_RING_NUM (8)
155#define MTK_HW_LRO_RING_NUM (4)
156#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
157#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
158#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
159#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
160#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
161#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
162#define MTK_L3_CKS_UPD_EN BIT(19)
163#define MTK_LRO_CRSN_BNW BIT(22)
164#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
165#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
166#else
167#define MTK_MAX_RX_RING_NUM (4)
168#define MTK_HW_LRO_RING_NUM (3)
169#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
170#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
171#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
172#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
173#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
174#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
175#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800176#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800177#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
178#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
179#endif
180
181#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
182#define MTK_LRO_EN BIT(0)
developerfd40db22021-04-29 10:08:25 +0800183#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800184#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
185#define MTK_CTRL_DW0_SDL_OFFSET (3)
186#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800187
188#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
189#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
190#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
191#define MTK_ADMA_MODE BIT(15)
192#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
193
194/* PDMA Global Configuration Register */
195#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800196#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800197#define MTK_MULTI_EN BIT(10)
198#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
199
developer77d03a72021-06-06 00:06:00 +0800200/* PDMA Global Configuration Register */
201#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
202#define MTK_PDMA_LRO_SDL (0x3000)
203#define MTK_RX_CFG_SDL_OFFSET (16)
204
developerfd40db22021-04-29 10:08:25 +0800205/* PDMA Reset Index Register */
206#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
207#define MTK_PST_DRX_IDX0 BIT(16)
208#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
209
210/* PDMA Delay Interrupt Register */
211#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
212#define MTK_PDMA_DELAY_RX_EN BIT(15)
213#define MTK_PDMA_DELAY_RX_PINT 4
214#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
215#define MTK_PDMA_DELAY_RX_PTIME 4
216#define MTK_PDMA_DELAY_RX_DELAY \
217 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
218 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
219
220/* PDMA Interrupt Status Register */
221#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
222
223/* PDMA Interrupt Mask Register */
224#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
225
developerfd40db22021-04-29 10:08:25 +0800226/* PDMA Interrupt grouping registers */
227#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
228#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
229
230/* PDMA HW LRO IP Setting Registers */
developer77d03a72021-06-06 00:06:00 +0800231#if defined(CONFIG_MEDIATEK_NETSYS_V2)
232#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
233#else
developerfd40db22021-04-29 10:08:25 +0800234#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800235#endif
developerfd40db22021-04-29 10:08:25 +0800236#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
237#define MTK_RING_MYIP_VLD BIT(9)
238
developer77d03a72021-06-06 00:06:00 +0800239/* PDMA HW LRO ALT Debug Registers */
240#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
241#define MTK_LRO_ALT_INDEX_OFFSET (8)
242
243/* PDMA HW LRO ALT Data Registers */
244#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
245
developerfd40db22021-04-29 10:08:25 +0800246/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800247#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
248#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
249#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
250#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
251#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
252#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
253#define MTK_RING_VLD BIT(8)
254#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
255#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
256#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
257
developer77d03a72021-06-06 00:06:00 +0800258/* LRO_RX_RING_CTRL_DW masks */
259#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
260#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
261#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
262#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
263#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
264
265/* LRO_RX_RING_CTRL_DW0 offsets */
266#define MTK_RX_IPV6_FORCE_OFFSET (0)
267#define MTK_RX_IPV4_FORCE_OFFSET (1)
268
269/* LRO_RX_RING_CTRL_DW1 offsets */
270#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
271
272/* LRO_RX_RING_CTRL_DW2 offsets */
273#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
274#define MTK_RX_MODE_OFFSET (6)
275#define MTK_RX_PORT_VALID_OFFSET (8)
276#define MTK_RX_MYIP_VALID_OFFSET (9)
277#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
278#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
279
280/* LRO_RX_RING_CTRL_DW3 offsets */
281#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
282
283/* LRO_RX_RING_STP_DTP_DW offsets */
284#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
285#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
286
developerfd40db22021-04-29 10:08:25 +0800287/* QDMA TX Queue Configuration Registers */
288#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
289#define QDMA_RES_THRES 4
290
291/* QDMA TX Queue Scheduler Registers */
292#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
293
294/* QDMA RX Base Pointer Register */
295#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
296#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
297
298/* QDMA RX Maximum Count Register */
299#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
300#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
301
302/* QDMA RX CPU Pointer Register */
303#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
304#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
305
306/* QDMA RX DMA Pointer Register */
307#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
308
309/* QDMA Global Configuration Register */
310#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
311#define MTK_RX_2B_OFFSET BIT(31)
312#define MTK_RX_BT_32DWORDS (3 << 11)
313#define MTK_NDP_CO_PRO BIT(10)
314#define MTK_TX_WB_DDONE BIT(6)
315#define MTK_DMA_SIZE_16DWORDS (2 << 4)
316#define MTK_DMA_SIZE_32DWORDS (3 << 4)
317#define MTK_RX_DMA_BUSY BIT(3)
318#define MTK_TX_DMA_BUSY BIT(1)
319#define MTK_RX_DMA_EN BIT(2)
320#define MTK_TX_DMA_EN BIT(0)
321#define MTK_DMA_BUSY_TIMEOUT HZ
322
323/* QDMA V2 Global Configuration Register */
324#define MTK_CHK_DDONE_EN BIT(28)
325#define MTK_DMAD_WR_WDONE BIT(26)
326#define MTK_WCOMP_EN BIT(24)
327#define MTK_RESV_BUF (0x40 << 16)
328#define MTK_MUTLI_CNT (0x4 << 12)
329
330/* QDMA Reset Index Register */
331#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
332
333/* QDMA Delay Interrupt Register */
334#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
335
336/* QDMA Flow Control Register */
337#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
338#define FC_THRES_DROP_MODE BIT(20)
339#define FC_THRES_DROP_EN (7 << 16)
340#define FC_THRES_MIN 0x4444
341
342/* QDMA Interrupt Status Register */
343#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developera2bdbd52021-05-31 19:10:17 +0800344#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800345#define MTK_RX_DONE_DLY BIT(14)
346#else
347#define MTK_RX_DONE_DLY BIT(30)
348#endif
349#define MTK_RX_DONE_INT3 BIT(19)
350#define MTK_RX_DONE_INT2 BIT(18)
351#define MTK_RX_DONE_INT1 BIT(17)
352#define MTK_RX_DONE_INT0 BIT(16)
353#define MTK_TX_DONE_INT3 BIT(3)
354#define MTK_TX_DONE_INT2 BIT(2)
355#define MTK_TX_DONE_INT1 BIT(1)
356#define MTK_TX_DONE_INT0 BIT(0)
357#define MTK_RX_DONE_INT MTK_RX_DONE_DLY
358#define MTK_TX_DONE_DLY BIT(28)
359#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
360
361/* QDMA Interrupt grouping registers */
362#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
363#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
364#define MTK_RLS_DONE_INT BIT(0)
365
366/* QDMA Interrupt Status Register */
367#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
368
369/* QDMA Interrupt Mask Register */
370#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
371
372/* QDMA TX Forward CPU Pointer Register */
373#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
374
375/* QDMA TX Forward DMA Pointer Register */
376#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
377
378/* QDMA TX Release CPU Pointer Register */
379#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
380
381/* QDMA TX Release DMA Pointer Register */
382#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
383
384/* QDMA FQ Head Pointer Register */
385#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
386
387/* QDMA FQ Head Pointer Register */
388#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
389
390/* QDMA FQ Free Page Counter Register */
391#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
392
393/* QDMA FQ Free Page Buffer Length Register */
394#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
395
396/* GMA1 Received Good Byte Count Register */
397#if defined(CONFIG_MEDIATEK_NETSYS_V2)
398#define MTK_GDM1_TX_GBCNT 0x1C00
399#else
400#define MTK_GDM1_TX_GBCNT 0x2400
401#endif
402#define MTK_STAT_OFFSET 0x40
403
404/* QDMA TX NUM */
405#define MTK_QDMA_TX_NUM 16
406#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
407#define QID_LOW_BITS(x) ((x) & 0xf)
408#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
409#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
410
411/* QDMA V2 descriptor txd6 */
412#define TX_DMA_INS_VLAN_V2 BIT(16)
413
414/* QDMA V2 descriptor txd5 */
415#define TX_DMA_CHKSUM_V2 (0x7 << 28)
416#define TX_DMA_TSO_V2 BIT(31)
417
418/* QDMA V2 descriptor txd4 */
419#define TX_DMA_FPORT_SHIFT_V2 8
420#define TX_DMA_FPORT_MASK_V2 0xf
421#define TX_DMA_SWC_V2 BIT(30)
422
423#if defined(CONFIG_MEDIATEK_NETSYS_V2)
424#define MTK_TX_DMA_BUF_LEN 0xffff
425#define MTK_TX_DMA_BUF_SHIFT 8
426#else
427#define MTK_TX_DMA_BUF_LEN 0x3fff
428#define MTK_TX_DMA_BUF_SHIFT 16
429#endif
430
developera2bdbd52021-05-31 19:10:17 +0800431#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800432#define MTK_RX_DMA_BUF_LEN 0xffff
433#define MTK_RX_DMA_BUF_SHIFT 8
434#define RX_DMA_SPORT_SHIFT 26
435#define RX_DMA_SPORT_MASK 0xf
436#else
437#define MTK_RX_DMA_BUF_LEN 0x3fff
438#define MTK_RX_DMA_BUF_SHIFT 16
439#define RX_DMA_SPORT_SHIFT 19
440#define RX_DMA_SPORT_MASK 0x7
441#endif
442
443/* QDMA descriptor txd4 */
444#define TX_DMA_CHKSUM (0x7 << 29)
445#define TX_DMA_TSO BIT(28)
446#define TX_DMA_FPORT_SHIFT 25
447#define TX_DMA_FPORT_MASK 0x7
448#define TX_DMA_INS_VLAN BIT(16)
449
450/* QDMA descriptor txd3 */
451#define TX_DMA_OWNER_CPU BIT(31)
452#define TX_DMA_LS0 BIT(30)
453#define TX_DMA_PLEN0(_x) (((_x) & MTK_TX_DMA_BUF_LEN) << MTK_TX_DMA_BUF_SHIFT)
454#define TX_DMA_PLEN1(_x) ((_x) & MTK_TX_DMA_BUF_LEN)
455#define TX_DMA_SWC BIT(14)
456#define TX_DMA_SDL(_x) (TX_DMA_PLEN0(_x))
457
458/* PDMA on MT7628 */
459#define TX_DMA_DONE BIT(31)
460#define TX_DMA_LS1 BIT(14)
461#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
462
463/* QDMA descriptor rxd2 */
464#define RX_DMA_DONE BIT(31)
465#define RX_DMA_LSO BIT(30)
466#define RX_DMA_PLEN0(_x) (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
467#define RX_DMA_GET_PLEN0(_x) (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
developer77d03a72021-06-06 00:06:00 +0800468#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
469#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800470#define RX_DMA_VTAG BIT(15)
471
472/* QDMA descriptor rxd3 */
473#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
474#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
475#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
476
477/* QDMA descriptor rxd4 */
478#define RX_DMA_L4_VALID BIT(24)
479#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
480#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
481
482#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
483
484/* PDMA V2 descriptor rxd3 */
485#define RX_DMA_VTAG_V2 BIT(0)
486#define RX_DMA_L4_VALID_V2 BIT(2)
487
488/* PDMA V2 descriptor rxd4 */
489#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
490#define RX_DMA_TCI_V2(_x) (((_x) >> 1) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
491#define RX_DMA_VPID_V2(x3, x4) ((((x3) & 1) << 15) | (((x4) >> 17) & 0x7fff))
492
developer77d03a72021-06-06 00:06:00 +0800493/* PDMA V2 descriptor rxd6 */
494#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
495#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
496
developerfd40db22021-04-29 10:08:25 +0800497/* PHY Indirect Access Control registers */
498#define MTK_PHY_IAC 0x10004
499#define PHY_IAC_ACCESS BIT(31)
500#define PHY_IAC_READ BIT(19)
501#define PHY_IAC_WRITE BIT(18)
502#define PHY_IAC_START BIT(16)
503#define PHY_IAC_ADDR_SHIFT 20
504#define PHY_IAC_REG_SHIFT 25
505#define PHY_IAC_TIMEOUT HZ
506
507#define MTK_MAC_MISC 0x1000c
508#define MTK_MUX_TO_ESW BIT(0)
509
510/* Mac control registers */
511#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
512#define MAC_MCR_MAX_RX_1536 BIT(24)
513#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16))
514#define MAC_MCR_FORCE_MODE BIT(15)
515#define MAC_MCR_TX_EN BIT(14)
516#define MAC_MCR_RX_EN BIT(13)
517#define MAC_MCR_BACKOFF_EN BIT(9)
518#define MAC_MCR_BACKPR_EN BIT(8)
519#define MAC_MCR_FORCE_RX_FC BIT(5)
520#define MAC_MCR_FORCE_TX_FC BIT(4)
521#define MAC_MCR_SPEED_1000 BIT(3)
522#define MAC_MCR_SPEED_100 BIT(2)
523#define MAC_MCR_FORCE_DPX BIT(1)
524#define MAC_MCR_FORCE_LINK BIT(0)
525#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
526
527/* Mac status registers */
528#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
529#define MAC_MSR_EEE1G BIT(7)
530#define MAC_MSR_EEE100M BIT(6)
531#define MAC_MSR_RX_FC BIT(5)
532#define MAC_MSR_TX_FC BIT(4)
533#define MAC_MSR_SPEED_1000 BIT(3)
534#define MAC_MSR_SPEED_100 BIT(2)
535#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
536#define MAC_MSR_DPX BIT(1)
537#define MAC_MSR_LINK BIT(0)
538
539/* TRGMII RXC control register */
540#define TRGMII_RCK_CTRL 0x10300
541#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
542#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
543#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
544#define RXC_RST BIT(31)
545#define RXC_DQSISEL BIT(30)
546#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
547#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
548
549#define NUM_TRGMII_CTRL 5
550
551/* TRGMII RXC control register */
552#define TRGMII_TCK_CTRL 0x10340
553#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
554#define TXC_INV BIT(30)
555#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
556#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
557
558/* TRGMII TX Drive Strength */
559#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
560#define TD_DM_DRVP(x) ((x) & 0xf)
561#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
562
563/* TRGMII Interface mode register */
564#define INTF_MODE 0x10390
565#define TRGMII_INTF_DIS BIT(0)
566#define TRGMII_MODE BIT(1)
567#define TRGMII_CENTRAL_ALIGNED BIT(2)
568#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
569#define INTF_MODE_RGMII_10_100 0
570
571/* GPIO port control registers for GMAC 2*/
572#define GPIO_OD33_CTRL8 0x4c0
573#define GPIO_BIAS_CTRL 0xed0
574#define GPIO_DRV_SEL10 0xf00
575
576/* ethernet subsystem chip id register */
577#define ETHSYS_CHIPID0_3 0x0
578#define ETHSYS_CHIPID4_7 0x4
579#define MT7623_ETH 7623
580#define MT7622_ETH 7622
581#define MT7621_ETH 7621
582
583/* ethernet system control register */
584#define ETHSYS_SYSCFG 0x10
585#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
586
587/* ethernet subsystem config register */
588#define ETHSYS_SYSCFG0 0x14
589#define SYSCFG0_GE_MASK 0x3
590#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
591#define SYSCFG0_SGMII_MASK GENMASK(9, 8)
592#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
593#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
594#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
595#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
596
597
598/* ethernet subsystem clock register */
599#define ETHSYS_CLKCFG0 0x2c
600#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
601#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
602#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
603#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
604
605/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800606#define ETHSYS_RSTCTRL 0x34
607#define RSTCTRL_FE BIT(6)
608#define RSTCTRL_PPE BIT(31)
609#define RSTCTRL_PPE1 BIT(30)
610#define RSTCTRL_ETH BIT(23)
611
612/* ethernet reset check idle register */
613#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
614
developerfd40db22021-04-29 10:08:25 +0800615
616/* SGMII subsystem config registers */
617/* Register to auto-negotiation restart */
618#define SGMSYS_PCS_CONTROL_1 0x0
619#define SGMII_AN_RESTART BIT(9)
620#define SGMII_ISOLATE BIT(10)
621#define SGMII_AN_ENABLE BIT(12)
622#define SGMII_LINK_STATYS BIT(18)
623#define SGMII_AN_ABILITY BIT(19)
624#define SGMII_AN_COMPLETE BIT(21)
625#define SGMII_PCS_FAULT BIT(23)
626#define SGMII_AN_EXPANSION_CLR BIT(30)
627
628/* Register to programmable link timer, the unit in 2 * 8ns */
629#define SGMSYS_PCS_LINK_TIMER 0x18
630#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
631
632/* Register to control remote fault */
633#define SGMSYS_SGMII_MODE 0x20
634#define SGMII_IF_MODE_BIT0 BIT(0)
635#define SGMII_SPEED_DUPLEX_AN BIT(1)
636#define SGMII_SPEED_10 0x0
637#define SGMII_SPEED_100 BIT(2)
638#define SGMII_SPEED_1000 BIT(3)
639#define SGMII_DUPLEX_FULL BIT(4)
640#define SGMII_IF_MODE_BIT5 BIT(5)
641#define SGMII_REMOTE_FAULT_DIS BIT(8)
642#define SGMII_CODE_SYNC_SET_VAL BIT(9)
643#define SGMII_CODE_SYNC_SET_EN BIT(10)
644#define SGMII_SEND_AN_ERROR_EN BIT(11)
645#define SGMII_IF_MODE_MASK GENMASK(5, 1)
646
647/* Register to set SGMII speed, ANA RG_ Control Signals III*/
648#define SGMSYS_ANA_RG_CS3 0x2028
649#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
650#define RG_PHY_SPEED_1_25G 0x0
651#define RG_PHY_SPEED_3_125G BIT(2)
652
653/* Register to power up QPHY */
654#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
655#define SGMII_PHYA_PWD BIT(4)
656
657/* Infrasys subsystem config registers */
658#define INFRA_MISC2 0x70c
659#define CO_QPHY_SEL BIT(0)
660#define GEPHY_MAC_SEL BIT(1)
661
662/*MDIO control*/
663#define MII_MMD_ACC_CTL_REG 0x0d
664#define MII_MMD_ADDR_DATA_REG 0x0e
665#define MMD_OP_MODE_DATA BIT(14)
666
667/* MT7628/88 specific stuff */
668#define MT7628_PDMA_OFFSET 0x0800
669#define MT7628_SDM_OFFSET 0x0c00
670
671#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
672#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
673#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
674#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
675#define MT7628_PST_DTX_IDX0 BIT(0)
676
677#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
678#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
679
680struct mtk_rx_dma {
681 unsigned int rxd1;
682 unsigned int rxd2;
683 unsigned int rxd3;
684 unsigned int rxd4;
developera2bdbd52021-05-31 19:10:17 +0800685#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800686 unsigned int rxd5;
687 unsigned int rxd6;
688 unsigned int rxd7;
689 unsigned int rxd8;
690#endif
691} __packed __aligned(4);
692
693struct mtk_tx_dma {
694 unsigned int txd1;
695 unsigned int txd2;
696 unsigned int txd3;
697 unsigned int txd4;
698#if defined(CONFIG_MEDIATEK_NETSYS_V2)
699 unsigned int txd5;
700 unsigned int txd6;
701 unsigned int txd7;
702 unsigned int txd8;
703#endif
704} __packed __aligned(4);
705
706struct mtk_eth;
707struct mtk_mac;
708
709/* struct mtk_hw_stats - the structure that holds the traffic statistics.
710 * @stats_lock: make sure that stats operations are atomic
711 * @reg_offset: the status register offset of the SoC
712 * @syncp: the refcount
713 *
714 * All of the supported SoCs have hardware counters for traffic statistics.
715 * Whenever the status IRQ triggers we can read the latest stats from these
716 * counters and store them in this struct.
717 */
718struct mtk_hw_stats {
719 u64 tx_bytes;
720 u64 tx_packets;
721 u64 tx_skip;
722 u64 tx_collisions;
723 u64 rx_bytes;
724 u64 rx_packets;
725 u64 rx_overflow;
726 u64 rx_fcs_errors;
727 u64 rx_short_errors;
728 u64 rx_long_errors;
729 u64 rx_checksum_errors;
730 u64 rx_flow_control_packets;
731
732 spinlock_t stats_lock;
733 u32 reg_offset;
734 struct u64_stats_sync syncp;
735};
736
737enum mtk_tx_flags {
738 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
739 * track how memory was allocated so that it can be freed properly.
740 */
741 MTK_TX_FLAGS_SINGLE0 = 0x01,
742 MTK_TX_FLAGS_PAGE0 = 0x02,
743
744 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
745 * SKB out instead of looking up through hardware TX descriptor.
746 */
747 MTK_TX_FLAGS_FPORT0 = 0x04,
748 MTK_TX_FLAGS_FPORT1 = 0x08,
749};
750
751/* This enum allows us to identify how the clock is defined on the array of the
752 * clock in the order
753 */
754enum mtk_clks_map {
755 MTK_CLK_ETHIF,
756 MTK_CLK_SGMIITOP,
757 MTK_CLK_ESW,
758 MTK_CLK_GP0,
759 MTK_CLK_GP1,
760 MTK_CLK_GP2,
761 MTK_CLK_FE,
762 MTK_CLK_TRGPLL,
763 MTK_CLK_SGMII_TX_250M,
764 MTK_CLK_SGMII_RX_250M,
765 MTK_CLK_SGMII_CDR_REF,
766 MTK_CLK_SGMII_CDR_FB,
767 MTK_CLK_SGMII2_TX_250M,
768 MTK_CLK_SGMII2_RX_250M,
769 MTK_CLK_SGMII2_CDR_REF,
770 MTK_CLK_SGMII2_CDR_FB,
771 MTK_CLK_SGMII_CK,
772 MTK_CLK_ETH2PLL,
773 MTK_CLK_WOCPU0,
774 MTK_CLK_WOCPU1,
775 MTK_CLK_MAX
776};
777
778#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
779 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
780 BIT(MTK_CLK_TRGPLL))
781#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
782 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
783 BIT(MTK_CLK_GP2) | \
784 BIT(MTK_CLK_SGMII_TX_250M) | \
785 BIT(MTK_CLK_SGMII_RX_250M) | \
786 BIT(MTK_CLK_SGMII_CDR_REF) | \
787 BIT(MTK_CLK_SGMII_CDR_FB) | \
788 BIT(MTK_CLK_SGMII_CK) | \
789 BIT(MTK_CLK_ETH2PLL))
790#define MT7621_CLKS_BITMAP (0)
791#define MT7628_CLKS_BITMAP (0)
792#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
793 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
794 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
795 BIT(MTK_CLK_SGMII_TX_250M) | \
796 BIT(MTK_CLK_SGMII_RX_250M) | \
797 BIT(MTK_CLK_SGMII_CDR_REF) | \
798 BIT(MTK_CLK_SGMII_CDR_FB) | \
799 BIT(MTK_CLK_SGMII2_TX_250M) | \
800 BIT(MTK_CLK_SGMII2_RX_250M) | \
801 BIT(MTK_CLK_SGMII2_CDR_REF) | \
802 BIT(MTK_CLK_SGMII2_CDR_FB) | \
803 BIT(MTK_CLK_SGMII_CK) | \
804 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
805
806#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
807 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
808 BIT(MTK_CLK_SGMII_TX_250M) | \
809 BIT(MTK_CLK_SGMII_RX_250M) | \
810 BIT(MTK_CLK_SGMII_CDR_REF) | \
811 BIT(MTK_CLK_SGMII_CDR_FB) | \
812 BIT(MTK_CLK_SGMII2_TX_250M) | \
813 BIT(MTK_CLK_SGMII2_RX_250M) | \
814 BIT(MTK_CLK_SGMII2_CDR_REF) | \
815 BIT(MTK_CLK_SGMII2_CDR_FB))
816
817enum mtk_dev_state {
818 MTK_HW_INIT,
819 MTK_RESETTING
820};
821
822/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
823 * by the TX descriptor s
824 * @skb: The SKB pointer of the packet being sent
825 * @dma_addr0: The base addr of the first segment
826 * @dma_len0: The length of the first segment
827 * @dma_addr1: The base addr of the second segment
828 * @dma_len1: The length of the second segment
829 */
830struct mtk_tx_buf {
831 struct sk_buff *skb;
832 u32 flags;
833 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
834 DEFINE_DMA_UNMAP_LEN(dma_len0);
835 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
836 DEFINE_DMA_UNMAP_LEN(dma_len1);
837};
838
839/* struct mtk_tx_ring - This struct holds info describing a TX ring
840 * @dma: The descriptor ring
841 * @buf: The memory pointed at by the ring
842 * @phys: The physical addr of tx_buf
843 * @next_free: Pointer to the next free descriptor
844 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +0800845 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +0800846 * @thresh: The threshold of minimum amount of free descriptors
847 * @free_count: QDMA uses a linked list. Track how many free descriptors
848 * are present
849 */
850struct mtk_tx_ring {
851 struct mtk_tx_dma *dma;
852 struct mtk_tx_buf *buf;
853 dma_addr_t phys;
854 struct mtk_tx_dma *next_free;
855 struct mtk_tx_dma *last_free;
developerc4671b22021-05-28 13:16:42 +0800856 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +0800857 u16 thresh;
858 atomic_t free_count;
859 int dma_size;
860 struct mtk_tx_dma *dma_pdma; /* For MT7628/88 PDMA handling */
861 dma_addr_t phys_pdma;
862 int cpu_idx;
863};
864
865/* PDMA rx ring mode */
866enum mtk_rx_flags {
867 MTK_RX_FLAGS_NORMAL = 0,
868 MTK_RX_FLAGS_HWLRO,
869 MTK_RX_FLAGS_QDMA,
870};
871
872/* struct mtk_rx_ring - This struct holds info describing a RX ring
873 * @dma: The descriptor ring
874 * @data: The memory pointed at by the ring
875 * @phys: The physical addr of rx_buf
876 * @frag_size: How big can each fragment be
877 * @buf_size: The size of each packet buffer
878 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +0800879 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +0800880 */
881struct mtk_rx_ring {
882 struct mtk_rx_dma *dma;
883 u8 **data;
884 dma_addr_t phys;
885 u16 frag_size;
886 u16 buf_size;
887 u16 dma_size;
888 bool calc_idx_update;
889 u16 calc_idx;
890 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +0800891 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +0800892};
893
894enum mkt_eth_capabilities {
895 MTK_RGMII_BIT = 0,
896 MTK_TRGMII_BIT,
897 MTK_SGMII_BIT,
898 MTK_ESW_BIT,
899 MTK_GEPHY_BIT,
900 MTK_MUX_BIT,
901 MTK_INFRA_BIT,
902 MTK_SHARED_SGMII_BIT,
903 MTK_HWLRO_BIT,
904 MTK_SHARED_INT_BIT,
905 MTK_TRGMII_MT7621_CLK_BIT,
906 MTK_QDMA_BIT,
developera2bdbd52021-05-31 19:10:17 +0800907 MTK_NETSYS_V2_BIT,
developerfd40db22021-04-29 10:08:25 +0800908 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +0800909 MTK_RSTCTRL_PPE1_BIT,
developerfd40db22021-04-29 10:08:25 +0800910
911 /* MUX BITS*/
912 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
913 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
914 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
915 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
916 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
917
918 /* PATH BITS */
919 MTK_ETH_PATH_GMAC1_RGMII_BIT,
920 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
921 MTK_ETH_PATH_GMAC1_SGMII_BIT,
922 MTK_ETH_PATH_GMAC2_RGMII_BIT,
923 MTK_ETH_PATH_GMAC2_SGMII_BIT,
924 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
925 MTK_ETH_PATH_GDM1_ESW_BIT,
926};
927
928/* Supported hardware group on SoCs */
929#define MTK_RGMII BIT(MTK_RGMII_BIT)
930#define MTK_TRGMII BIT(MTK_TRGMII_BIT)
931#define MTK_SGMII BIT(MTK_SGMII_BIT)
932#define MTK_ESW BIT(MTK_ESW_BIT)
933#define MTK_GEPHY BIT(MTK_GEPHY_BIT)
934#define MTK_MUX BIT(MTK_MUX_BIT)
935#define MTK_INFRA BIT(MTK_INFRA_BIT)
936#define MTK_SHARED_SGMII BIT(MTK_SHARED_SGMII_BIT)
937#define MTK_HWLRO BIT(MTK_HWLRO_BIT)
938#define MTK_SHARED_INT BIT(MTK_SHARED_INT_BIT)
939#define MTK_TRGMII_MT7621_CLK BIT(MTK_TRGMII_MT7621_CLK_BIT)
940#define MTK_QDMA BIT(MTK_QDMA_BIT)
developera2bdbd52021-05-31 19:10:17 +0800941#define MTK_NETSYS_V2 BIT(MTK_NETSYS_V2_BIT)
developerfd40db22021-04-29 10:08:25 +0800942#define MTK_SOC_MT7628 BIT(MTK_SOC_MT7628_BIT)
developer545abf02021-07-15 17:47:01 +0800943#define MTK_RSTCTRL_PPE1 BIT(MTK_RSTCTRL_PPE1_BIT)
developerfd40db22021-04-29 10:08:25 +0800944
945#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
946 BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
947#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
948 BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
949#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
950 BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
951#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
952 BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
953#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
954 BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
955
956/* Supported path present on SoCs */
957#define MTK_ETH_PATH_GMAC1_RGMII BIT(MTK_ETH_PATH_GMAC1_RGMII_BIT)
958#define MTK_ETH_PATH_GMAC1_TRGMII BIT(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
959#define MTK_ETH_PATH_GMAC1_SGMII BIT(MTK_ETH_PATH_GMAC1_SGMII_BIT)
960#define MTK_ETH_PATH_GMAC2_RGMII BIT(MTK_ETH_PATH_GMAC2_RGMII_BIT)
961#define MTK_ETH_PATH_GMAC2_SGMII BIT(MTK_ETH_PATH_GMAC2_SGMII_BIT)
962#define MTK_ETH_PATH_GMAC2_GEPHY BIT(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
963#define MTK_ETH_PATH_GDM1_ESW BIT(MTK_ETH_PATH_GDM1_ESW_BIT)
964
965#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
966#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
967#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
968#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
969#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
970#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
971#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
972
973/* MUXes present on SoCs */
974/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
975#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
976
977/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
978#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
979 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
980
981/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
982#define MTK_MUX_U3_GMAC2_TO_QPHY \
983 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
984
985/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
986#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
987 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
988 MTK_SHARED_SGMII)
989
990/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
991#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
992 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
993
994#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
995
996#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
997 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
998 MTK_TRGMII_MT7621_CLK | MTK_QDMA)
999
1000#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1001 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
1002 MTK_MUX_GDM1_TO_GMAC1_ESW | \
1003 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1004
1005#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
1006 MTK_QDMA)
1007
1008#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628)
1009
1010#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1011 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1012 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
1013 MTK_MUX_U3_GMAC2_TO_QPHY | \
1014 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1015
developerfd40db22021-04-29 10:08:25 +08001016#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1017 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer545abf02021-07-15 17:47:01 +08001018 MTK_NETSYS_V2 | MTK_RSTCTRL_PPE1)
developerfd40db22021-04-29 10:08:25 +08001019
1020/* struct mtk_eth_data - This is the structure holding all differences
1021 * among various plaforms
1022 * @ana_rgc3: The offset for register ANA_RGC3 related to
1023 * sgmiisys syscon
1024 * @caps Flags shown the extra capability for the SoC
1025 * @hw_features Flags shown HW features
1026 * @required_clks Flags shown the bitmap for required clocks on
1027 * the target SoC
1028 * @required_pctl A bool value to show whether the SoC requires
1029 * the extra setup for those pins used by GMAC.
1030 */
1031struct mtk_soc_data {
1032 u32 ana_rgc3;
1033 u32 caps;
1034 u32 required_clks;
1035 bool required_pctl;
1036 netdev_features_t hw_features;
1037 bool has_sram;
1038};
1039
1040/* currently no SoC has more than 2 macs */
1041#define MTK_MAX_DEVS 2
1042
1043#define MTK_SGMII_PHYSPEED_AN BIT(31)
1044#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1045#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1046#define MTK_SGMII_PHYSPEED_2500 BIT(1)
1047#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1048
1049/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
1050 * characteristics
1051 * @regmap: The register map pointing at the range used to setup
1052 * SGMII modes
1053 * @flags: The enum refers to which mode the sgmii wants to run on
1054 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1055 */
1056
1057struct mtk_sgmii {
1058 struct regmap *regmap[MTK_MAX_DEVS];
1059 u32 flags[MTK_MAX_DEVS];
1060 u32 ana_rgc3;
1061};
1062
1063/* struct mtk_eth - This is the main datasructure for holding the state
1064 * of the driver
1065 * @dev: The device pointer
1066 * @base: The mapped register i/o base
1067 * @page_lock: Make sure that register operations are atomic
1068 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1069 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1070 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1071 * dummy for NAPI to work
1072 * @netdev: The netdev instances
1073 * @mac: Each netdev is linked to a physical MAC
1074 * @irq: The IRQ that we are using
1075 * @msg_enable: Ethtool msg level
1076 * @ethsys: The register map pointing at the range used to setup
1077 * MII modes
1078 * @infra: The register map pointing at the range used to setup
1079 * SGMII and GePHY path
1080 * @pctl: The register map pointing at the range used to setup
1081 * GMAC port drive/slew values
1082 * @dma_refcnt: track how many netdevs are using the DMA engine
1083 * @tx_ring: Pointer to the memory holding info about the TX ring
1084 * @rx_ring: Pointer to the memory holding info about the RX ring
1085 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1086 * @tx_napi: The TX NAPI struct
1087 * @rx_napi: The RX NAPI struct
1088 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1089 * @phy_scratch_ring: physical address of scratch_ring
1090 * @scratch_head: The scratch memory that scratch_ring points to.
1091 * @clks: clock array for all clocks required
1092 * @mii_bus: If there is a bus we need to create an instance for it
1093 * @pending_work: The workqueue used to reset the dma ring
1094 * @state: Initialization and runtime state of the device
1095 * @soc: Holding specific data among vaious SoCs
1096 */
1097
1098struct mtk_eth {
1099 struct device *dev;
1100 void __iomem *base;
1101 spinlock_t page_lock;
1102 spinlock_t tx_irq_lock;
1103 spinlock_t rx_irq_lock;
1104 struct net_device dummy_dev;
1105 struct net_device *netdev[MTK_MAX_DEVS];
1106 struct mtk_mac *mac[MTK_MAX_DEVS];
1107 int irq[3];
1108 u32 msg_enable;
1109 unsigned long sysclk;
1110 struct regmap *ethsys;
1111 struct regmap *infra;
1112 struct mtk_sgmii *sgmii;
1113 struct regmap *pctl;
1114 bool hwlro;
1115 refcount_t dma_refcnt;
1116 struct mtk_tx_ring tx_ring;
1117 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1118 struct mtk_rx_ring rx_ring_qdma;
1119 struct napi_struct tx_napi;
1120 struct napi_struct rx_napi;
1121 struct mtk_tx_dma *scratch_ring;
1122 dma_addr_t phy_scratch_ring;
1123 void *scratch_head;
1124 struct clk *clks[MTK_CLK_MAX];
1125
1126 struct mii_bus *mii_bus;
1127 struct work_struct pending_work;
1128 unsigned long state;
1129
1130 const struct mtk_soc_data *soc;
1131
1132 u32 tx_int_mask_reg;
1133 u32 tx_int_status_reg;
1134 u32 rx_dma_l4_valid;
1135 int ip_align;
1136};
1137
1138/* struct mtk_mac - the structure that holds the info about the MACs of the
1139 * SoC
1140 * @id: The number of the MAC
1141 * @interface: Interface mode kept for detecting change in hw settings
1142 * @of_node: Our devicetree node
1143 * @hw: Backpointer to our main datastruture
1144 * @hw_stats: Packet statistics counter
1145 */
1146struct mtk_mac {
1147 int id;
1148 phy_interface_t interface;
1149 unsigned int mode;
1150 int speed;
1151 struct device_node *of_node;
1152 struct phylink *phylink;
1153 struct phylink_config phylink_config;
1154 struct mtk_eth *hw;
1155 struct mtk_hw_stats *hw_stats;
1156 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1157 int hwlro_ip_cnt;
1158};
1159
1160/* the struct describing the SoC. these are declared in the soc_xyz.c files */
1161extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001162extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001163
1164/* read the hardware status register */
1165void mtk_stats_update_mac(struct mtk_mac *mac);
1166
1167void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1168u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1169
1170int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
1171 u32 ana_rgc3);
1172int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
1173int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id,
1174 const struct phylink_link_state *state);
1175void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
1176
1177int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1178int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1179int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1180
1181#endif /* MTK_ETH_H */