blob: 6880c84236ef91e6ffa3d5aaf43b0a8a505a37f1 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
21#define MTK_DMA_SIZE 2048
22#define MTK_NAPI_WEIGHT 256
developer089e8852022-09-28 14:43:46 +080023
24#if defined(CONFIG_MEDIATEK_NETSYS_V3)
25#define MTK_MAC_COUNT 3
26#else
developerfd40db22021-04-29 10:08:25 +080027#define MTK_MAC_COUNT 2
developer089e8852022-09-28 14:43:46 +080028#endif
29
developerfd40db22021-04-29 10:08:25 +080030#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
31#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
32#define MTK_DMA_DUMMY_DESC 0xffffffff
33#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
34 NETIF_MSG_PROBE | \
35 NETIF_MSG_LINK | \
36 NETIF_MSG_TIMER | \
37 NETIF_MSG_IFDOWN | \
38 NETIF_MSG_IFUP | \
39 NETIF_MSG_RX_ERR | \
40 NETIF_MSG_TX_ERR)
41#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
42 NETIF_F_RXCSUM | \
43 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080044 NETIF_F_SG | NETIF_F_TSO | \
45 NETIF_F_TSO6 | \
46 NETIF_F_IPV6_CSUM)
47#define MTK_SET_FEATURES (NETIF_F_LRO | \
48 NETIF_F_HW_VLAN_CTAG_RX)
49#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
50#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
51
developerfd40db22021-04-29 10:08:25 +080052#define MTK_HW_LRO_DMA_SIZE 8
53
54#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
55#define MTK_MAX_LRO_IP_CNT 2
56#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
57#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
58#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
59#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
60#define MTK_HW_LRO_MAX_AGG_CNT 64
61#define MTK_HW_LRO_BW_THRE 3000
62#define MTK_HW_LRO_REPLACE_DELTA 1000
63#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
64
developer8051e042022-04-08 13:26:36 +080065/* Frame Engine Global Configuration */
66#define MTK_FE_GLO_CFG 0x00
67#define MTK_FE_LINK_DOWN_P3 BIT(11)
68#define MTK_FE_LINK_DOWN_P4 BIT(12)
69
developerfd40db22021-04-29 10:08:25 +080070/* Frame Engine Global Reset Register */
71#define MTK_RST_GL 0x04
72#define RST_GL_PSE BIT(0)
73
74/* Frame Engine Interrupt Status Register */
developer8051e042022-04-08 13:26:36 +080075#define MTK_FE_INT_STATUS 0x08
76#define MTK_FE_INT_STATUS2 0x28
77#define MTK_FE_INT_ENABLE 0x0C
78#define MTK_FE_INT_FQ_EMPTY BIT(8)
79#define MTK_FE_INT_TSO_FAIL BIT(12)
80#define MTK_FE_INT_TSO_ILLEGAL BIT(13)
81#define MTK_FE_INT_TSO_ALIGN BIT(14)
82#define MTK_FE_INT_RFIFO_OV BIT(18)
83#define MTK_FE_INT_RFIFO_UF BIT(19)
developerfd40db22021-04-29 10:08:25 +080084#define MTK_GDM1_AF BIT(28)
85#define MTK_GDM2_AF BIT(29)
86
87/* PDMA HW LRO Alter Flow Timer Register */
88#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
89
90/* Frame Engine Interrupt Grouping Register */
91#define MTK_FE_INT_GRP 0x20
92
developer77d03a72021-06-06 00:06:00 +080093/* Frame Engine LRO auto-learn table info */
94#define MTK_FE_ALT_CF8 0x300
95#define MTK_FE_ALT_SGL_CFC 0x304
96#define MTK_FE_ALT_SEQ_CFC 0x308
97
developerfd40db22021-04-29 10:08:25 +080098/* CDMP Ingress Control Register */
99#define MTK_CDMQ_IG_CTRL 0x1400
100#define MTK_CDMQ_STAG_EN BIT(0)
101
102/* CDMP Ingress Control Register */
103#define MTK_CDMP_IG_CTRL 0x400
104#define MTK_CDMP_STAG_EN BIT(0)
105
106/* CDMP Exgress Control Register */
107#define MTK_CDMP_EG_CTRL 0x404
108
developer089e8852022-09-28 14:43:46 +0800109/* GDM Ingress Control Register */
110#define MTK_GDMA_FWD_CFG(x) ((x == MTK_GMAC3_ID) ? \
111 0x540 : 0x500 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800112#define MTK_GDMA_SPECIAL_TAG BIT(24)
113#define MTK_GDMA_ICS_EN BIT(22)
114#define MTK_GDMA_TCS_EN BIT(21)
115#define MTK_GDMA_UCS_EN BIT(20)
developer089e8852022-09-28 14:43:46 +0800116#define MTK_GDMA_STRP_CRC BIT(16)
developerfd40db22021-04-29 10:08:25 +0800117#define MTK_GDMA_TO_PDMA 0x0
118#define MTK_GDMA_DROP_ALL 0x7777
119
developer089e8852022-09-28 14:43:46 +0800120/* GDM Egress Control Register */
121#define MTK_GDMA_EG_CTRL(x) ((x == MTK_GMAC3_ID) ? \
122 0x544 : 0x504 + (x * 0x1000))
123#define MTK_GDMA_XGDM_SEL BIT(31)
124
developerfd40db22021-04-29 10:08:25 +0800125/* Unicast Filter MAC Address Register - Low */
developer089e8852022-09-28 14:43:46 +0800126#define MTK_GDMA_MAC_ADRL(x) ((x == MTK_GMAC3_ID) ? \
127 0x548 : 0x508 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800128
129/* Unicast Filter MAC Address Register - High */
developer089e8852022-09-28 14:43:46 +0800130#define MTK_GDMA_MAC_ADRH(x) ((x == MTK_GMAC3_ID) ? \
131 0x54C : 0x50C + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800132
133/* Internal SRAM offset */
developer089e8852022-09-28 14:43:46 +0800134#if defined(CONFIG_MEDIATEK_NETSYS_V3)
135#define MTK_ETH_SRAM_OFFSET 0x300000
136#else
developerfd40db22021-04-29 10:08:25 +0800137#define MTK_ETH_SRAM_OFFSET 0x40000
developer089e8852022-09-28 14:43:46 +0800138#endif
developerfd40db22021-04-29 10:08:25 +0800139
140/* FE global misc reg*/
141#define MTK_FE_GLO_MISC 0x124
142
developerfef9efd2021-06-16 18:28:09 +0800143/* PSE Free Queue Flow Control */
144#define PSE_FQFC_CFG1 0x100
145#define PSE_FQFC_CFG2 0x104
developer459b78e2022-07-01 17:25:10 +0800146#define PSE_NO_DROP_CFG 0x108
147#define PSE_PPE0_DROP 0x110
developerfef9efd2021-06-16 18:28:09 +0800148
developerfd40db22021-04-29 10:08:25 +0800149/* PSE Input Queue Reservation Register*/
150#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
151
152/* PSE Output Queue Threshold Register*/
153#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
154
developerfef9efd2021-06-16 18:28:09 +0800155/* GDM and CDM Threshold */
156#define MTK_GDM2_THRES 0x1530
157#define MTK_CDMW0_THRES 0x164c
158#define MTK_CDMW1_THRES 0x1650
159#define MTK_CDME0_THRES 0x1654
160#define MTK_CDME1_THRES 0x1658
161#define MTK_CDMM_THRES 0x165c
162
developerfd40db22021-04-29 10:08:25 +0800163#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800164
developer089e8852022-09-28 14:43:46 +0800165#if defined(CONFIG_MEDIATEK_NETSYS_V3)
166#define PDMA_BASE 0x6800
167#define QDMA_BASE 0x4400
168#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
169#define PPE_BASE(x) ((x == 2) ? 0x2C00 : 0x2200 + ((x) * 0x400))
170#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800171#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800172#define QDMA_BASE 0x4400
developer8051e042022-04-08 13:26:36 +0800173#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
174#define PPE_BASE(x) (0x2200 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800175#else
176#define PDMA_BASE 0x0800
177#define QDMA_BASE 0x1800
developer8051e042022-04-08 13:26:36 +0800178#define WDMA_BASE(x) (0x2800 + ((x) * 0x400))
179#define PPE_BASE(x) (0xE00 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800180#endif
181/* PDMA RX Base Pointer Register */
182#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
183#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
184
185/* PDMA RX Maximum Count Register */
186#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
187#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
188
189/* PDMA RX CPU Pointer Register */
190#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
191#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
192
developer77f3fd42021-10-05 15:16:05 +0800193/* PDMA RX DMA Pointer Register */
194#define MTK_PRX_DRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x0c)
195#define MTK_PRX_DRX_IDX_CFG(x) (MTK_PRX_DRX_IDX0 + (x * 0x10))
196
developerfd40db22021-04-29 10:08:25 +0800197/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800198#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
developer089e8852022-09-28 14:43:46 +0800199#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800200#define MTK_MAX_RX_RING_NUM (8)
201#define MTK_HW_LRO_RING_NUM (4)
202#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
203#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
204#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
205#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
206#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
207#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
208#define MTK_L3_CKS_UPD_EN BIT(19)
209#define MTK_LRO_CRSN_BNW BIT(22)
210#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
211#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
212#else
213#define MTK_MAX_RX_RING_NUM (4)
214#define MTK_HW_LRO_RING_NUM (3)
215#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
216#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
217#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
218#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
219#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
220#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
221#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800222#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800223#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
224#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
225#endif
226
227#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
228#define MTK_LRO_EN BIT(0)
developer18f46a82021-07-20 21:08:21 +0800229#define MTK_NON_LRO_MULTI_EN BIT(2)
230#define MTK_LRO_DLY_INT_EN BIT(5)
developerfd40db22021-04-29 10:08:25 +0800231#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800232#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
233#define MTK_CTRL_DW0_SDL_OFFSET (3)
234#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800235
236#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
237#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
238#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
239#define MTK_ADMA_MODE BIT(15)
240#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
241
developer18f46a82021-07-20 21:08:21 +0800242/* PDMA RSS Control Registers */
developer089e8852022-09-28 14:43:46 +0800243#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800244#define MTK_PDMA_RSS_GLO_CFG (PDMA_BASE + 0x800)
245#define MTK_RX_NAPI_NUM (2)
246#define MTK_MAX_IRQ_NUM (4)
247#else
248#define MTK_PDMA_RSS_GLO_CFG 0x3000
249#define MTK_RX_NAPI_NUM (1)
250#define MTK_MAX_IRQ_NUM (3)
251#endif
252#define MTK_RSS_RING1 (1)
253#define MTK_RSS_EN BIT(0)
254#define MTK_RSS_CFG_REQ BIT(2)
255#define MTK_RSS_IPV6_STATIC_HASH (0x7 << 8)
256#define MTK_RSS_IPV4_STATIC_HASH (0x7 << 12)
257#define MTK_RSS_INDR_TABLE_DW0 (MTK_PDMA_RSS_GLO_CFG + 0x50)
258#define MTK_RSS_INDR_TABLE_DW1 (MTK_PDMA_RSS_GLO_CFG + 0x54)
259#define MTK_RSS_INDR_TABLE_DW2 (MTK_PDMA_RSS_GLO_CFG + 0x58)
260#define MTK_RSS_INDR_TABLE_DW3 (MTK_PDMA_RSS_GLO_CFG + 0x5C)
261#define MTK_RSS_INDR_TABLE_DW4 (MTK_PDMA_RSS_GLO_CFG + 0x60)
262#define MTK_RSS_INDR_TABLE_DW5 (MTK_PDMA_RSS_GLO_CFG + 0x64)
263#define MTK_RSS_INDR_TABLE_DW6 (MTK_PDMA_RSS_GLO_CFG + 0x68)
264#define MTK_RSS_INDR_TABLE_DW7 (MTK_PDMA_RSS_GLO_CFG + 0x6C)
265#define MTK_RSS_INDR_TABLE_SIZE4 0x44444444
266
developerfd40db22021-04-29 10:08:25 +0800267/* PDMA Global Configuration Register */
268#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800269#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800270#define MTK_MULTI_EN BIT(10)
271#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
272
developer77d03a72021-06-06 00:06:00 +0800273/* PDMA Global Configuration Register */
274#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
275#define MTK_PDMA_LRO_SDL (0x3000)
276#define MTK_RX_CFG_SDL_OFFSET (16)
277
developerfd40db22021-04-29 10:08:25 +0800278/* PDMA Reset Index Register */
279#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
280#define MTK_PST_DRX_IDX0 BIT(16)
281#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
282
283/* PDMA Delay Interrupt Register */
284#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
developer089e8852022-09-28 14:43:46 +0800285#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x2c0)
developerfd40db22021-04-29 10:08:25 +0800286#define MTK_PDMA_DELAY_RX_EN BIT(15)
287#define MTK_PDMA_DELAY_RX_PINT 4
288#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
289#define MTK_PDMA_DELAY_RX_PTIME 4
290#define MTK_PDMA_DELAY_RX_DELAY \
291 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
292 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
293
294/* PDMA Interrupt Status Register */
295#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
296
297/* PDMA Interrupt Mask Register */
298#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
299
developerfd40db22021-04-29 10:08:25 +0800300/* PDMA Interrupt grouping registers */
301#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
302#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
developer089e8852022-09-28 14:43:46 +0800303#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800304#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x258)
305#else
306#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x22c)
307#endif
308#define MTK_LRO_RX1_DLY_INT 0xa70
309#define MTK_MAX_DELAY_INT 0x8f0f8f0f
developerfd40db22021-04-29 10:08:25 +0800310
311/* PDMA HW LRO IP Setting Registers */
developer089e8852022-09-28 14:43:46 +0800312#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800313#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
314#else
developerfd40db22021-04-29 10:08:25 +0800315#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800316#endif
developerfd40db22021-04-29 10:08:25 +0800317#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
318#define MTK_RING_MYIP_VLD BIT(9)
319
developer77d03a72021-06-06 00:06:00 +0800320/* PDMA HW LRO ALT Debug Registers */
321#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
322#define MTK_LRO_ALT_INDEX_OFFSET (8)
323
324/* PDMA HW LRO ALT Data Registers */
325#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
326
developerfd40db22021-04-29 10:08:25 +0800327/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800328#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
329#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
330#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
331#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
332#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
developer18f46a82021-07-20 21:08:21 +0800333#define MTK_RING_PSE_MODE (1 << 6)
developerfd40db22021-04-29 10:08:25 +0800334#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
335#define MTK_RING_VLD BIT(8)
336#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
337#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
338#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
339
developer77d03a72021-06-06 00:06:00 +0800340/* LRO_RX_RING_CTRL_DW masks */
341#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
342#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
343#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
344#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
345#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
346
347/* LRO_RX_RING_CTRL_DW0 offsets */
348#define MTK_RX_IPV6_FORCE_OFFSET (0)
349#define MTK_RX_IPV4_FORCE_OFFSET (1)
350
351/* LRO_RX_RING_CTRL_DW1 offsets */
352#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
353
354/* LRO_RX_RING_CTRL_DW2 offsets */
355#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
356#define MTK_RX_MODE_OFFSET (6)
357#define MTK_RX_PORT_VALID_OFFSET (8)
358#define MTK_RX_MYIP_VALID_OFFSET (9)
359#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
360#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
361
362/* LRO_RX_RING_CTRL_DW3 offsets */
363#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
364
365/* LRO_RX_RING_STP_DTP_DW offsets */
366#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
367#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
368
developerfd40db22021-04-29 10:08:25 +0800369/* QDMA TX Queue Configuration Registers */
370#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
371#define QDMA_RES_THRES 4
372
373/* QDMA TX Queue Scheduler Registers */
374#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
375
376/* QDMA RX Base Pointer Register */
377#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
378#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
379
380/* QDMA RX Maximum Count Register */
381#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
382#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
383
384/* QDMA RX CPU Pointer Register */
385#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
386#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
387
388/* QDMA RX DMA Pointer Register */
389#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
390
developer329d8ee2022-08-02 08:49:42 +0800391/* QDMA Page Configuration Register */
392#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
393
developerfd40db22021-04-29 10:08:25 +0800394/* QDMA Global Configuration Register */
395#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
396#define MTK_RX_2B_OFFSET BIT(31)
developer58ab5842022-06-01 15:10:25 +0800397#define MTK_PKT_RX_WDONE BIT(27)
developerfd40db22021-04-29 10:08:25 +0800398#define MTK_RX_BT_32DWORDS (3 << 11)
399#define MTK_NDP_CO_PRO BIT(10)
400#define MTK_TX_WB_DDONE BIT(6)
401#define MTK_DMA_SIZE_16DWORDS (2 << 4)
402#define MTK_DMA_SIZE_32DWORDS (3 << 4)
403#define MTK_RX_DMA_BUSY BIT(3)
404#define MTK_TX_DMA_BUSY BIT(1)
405#define MTK_RX_DMA_EN BIT(2)
406#define MTK_TX_DMA_EN BIT(0)
407#define MTK_DMA_BUSY_TIMEOUT HZ
408
409/* QDMA V2 Global Configuration Register */
410#define MTK_CHK_DDONE_EN BIT(28)
411#define MTK_DMAD_WR_WDONE BIT(26)
412#define MTK_WCOMP_EN BIT(24)
developer2cdef092022-04-15 17:27:55 +0800413#define MTK_RESV_BUF (0x80 << 16)
developerfd40db22021-04-29 10:08:25 +0800414#define MTK_MUTLI_CNT (0x4 << 12)
developer19d84562022-04-21 17:01:06 +0800415#define MTK_RESV_BUF_MASK (0xff << 16)
developerfd40db22021-04-29 10:08:25 +0800416
417/* QDMA Reset Index Register */
418#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
419
420/* QDMA Delay Interrupt Register */
421#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
422
423/* QDMA Flow Control Register */
424#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
425#define FC_THRES_DROP_MODE BIT(20)
426#define FC_THRES_DROP_EN (7 << 16)
427#define FC_THRES_MIN 0x4444
428
429/* QDMA Interrupt Status Register */
430#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developer089e8852022-09-28 14:43:46 +0800431#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
432#define MTK_RX_DONE_INT(ring_no) \
433 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? (BIT(24 + (ring_no))) : \
434 ((ring_no) ? BIT(16 + (ring_no)) : BIT(14)))
developerfd40db22021-04-29 10:08:25 +0800435#else
developer18f46a82021-07-20 21:08:21 +0800436#define MTK_RX_DONE_INT(ring_no) \
437 ((ring_no)? BIT(24 + (ring_no)) : BIT(30))
developerfd40db22021-04-29 10:08:25 +0800438#endif
439#define MTK_RX_DONE_INT3 BIT(19)
440#define MTK_RX_DONE_INT2 BIT(18)
441#define MTK_RX_DONE_INT1 BIT(17)
442#define MTK_RX_DONE_INT0 BIT(16)
443#define MTK_TX_DONE_INT3 BIT(3)
444#define MTK_TX_DONE_INT2 BIT(2)
445#define MTK_TX_DONE_INT1 BIT(1)
446#define MTK_TX_DONE_INT0 BIT(0)
developerfd40db22021-04-29 10:08:25 +0800447#define MTK_TX_DONE_DLY BIT(28)
448#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
449
450/* QDMA Interrupt grouping registers */
451#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
452#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
453#define MTK_RLS_DONE_INT BIT(0)
454
455/* QDMA Interrupt Status Register */
456#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
457
developer8051e042022-04-08 13:26:36 +0800458/* QDMA DMA FSM */
459#define MTK_QDMA_FSM (QDMA_BASE + 0x234)
460
developerfd40db22021-04-29 10:08:25 +0800461/* QDMA Interrupt Mask Register */
462#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
463
464/* QDMA TX Forward CPU Pointer Register */
465#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
466
467/* QDMA TX Forward DMA Pointer Register */
468#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
469
developer8051e042022-04-08 13:26:36 +0800470/* QDMA TX Forward DMA Counter */
471#define MTK_QDMA_FWD_CNT (QDMA_BASE + 0x308)
472
developerfd40db22021-04-29 10:08:25 +0800473/* QDMA TX Release CPU Pointer Register */
474#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
475
476/* QDMA TX Release DMA Pointer Register */
477#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
478
479/* QDMA FQ Head Pointer Register */
480#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
481
482/* QDMA FQ Head Pointer Register */
483#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
484
485/* QDMA FQ Free Page Counter Register */
486#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
487
488/* QDMA FQ Free Page Buffer Length Register */
489#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
490
developer8051e042022-04-08 13:26:36 +0800491/* WDMA Registers */
492#define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
493#define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
494#define MTK_WDMA_TX_DBG_MON0(x) (WDMA_BASE(x) + 0x230)
495#define MTK_CDM_TXFIFO_RDY BIT(7)
496
developerfd40db22021-04-29 10:08:25 +0800497/* GMA1 Received Good Byte Count Register */
developer089e8852022-09-28 14:43:46 +0800498#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +0800499#define MTK_GDM1_TX_GBCNT 0x1C00
500#else
501#define MTK_GDM1_TX_GBCNT 0x2400
502#endif
developer089e8852022-09-28 14:43:46 +0800503
504#if defined(CONFIG_MEDIATEK_NETSYS_V3)
505#define MTK_STAT_OFFSET 0x80
506#else
developerfd40db22021-04-29 10:08:25 +0800507#define MTK_STAT_OFFSET 0x40
developer089e8852022-09-28 14:43:46 +0800508#endif
developerfd40db22021-04-29 10:08:25 +0800509
510/* QDMA TX NUM */
511#define MTK_QDMA_TX_NUM 16
developer797e46c2022-07-29 12:05:32 +0800512#define MTK_QDMA_PAGE_NUM 8
developerfd40db22021-04-29 10:08:25 +0800513#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
514#define QID_LOW_BITS(x) ((x) & 0xf)
515#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
516#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
517
developerdc0d45f2021-12-27 13:01:22 +0800518#define MTK_QDMA_GMAC2_QID 8
519
developerfd40db22021-04-29 10:08:25 +0800520/* QDMA V2 descriptor txd6 */
521#define TX_DMA_INS_VLAN_V2 BIT(16)
522
523/* QDMA V2 descriptor txd5 */
524#define TX_DMA_CHKSUM_V2 (0x7 << 28)
525#define TX_DMA_TSO_V2 BIT(31)
developer089e8852022-09-28 14:43:46 +0800526#define TX_DMA_SPTAG_V3 BIT(27)
developerfd40db22021-04-29 10:08:25 +0800527
528/* QDMA V2 descriptor txd4 */
529#define TX_DMA_FPORT_SHIFT_V2 8
530#define TX_DMA_FPORT_MASK_V2 0xf
531#define TX_DMA_SWC_V2 BIT(30)
532
developerfd40db22021-04-29 10:08:25 +0800533#define MTK_TX_DMA_BUF_LEN 0x3fff
developere9356982022-07-04 09:03:20 +0800534#define MTK_TX_DMA_BUF_LEN_V2 0xffff
developerfd40db22021-04-29 10:08:25 +0800535#define MTK_TX_DMA_BUF_SHIFT 16
developere9356982022-07-04 09:03:20 +0800536#define MTK_TX_DMA_BUF_SHIFT_V2 8
developerfd40db22021-04-29 10:08:25 +0800537
developerfd40db22021-04-29 10:08:25 +0800538#define RX_DMA_SPORT_SHIFT 19
developere9356982022-07-04 09:03:20 +0800539#define RX_DMA_SPORT_SHIFT_V2 26
developerfd40db22021-04-29 10:08:25 +0800540#define RX_DMA_SPORT_MASK 0x7
developere9356982022-07-04 09:03:20 +0800541#define RX_DMA_SPORT_MASK_V2 0xf
developerfd40db22021-04-29 10:08:25 +0800542
543/* QDMA descriptor txd4 */
544#define TX_DMA_CHKSUM (0x7 << 29)
545#define TX_DMA_TSO BIT(28)
546#define TX_DMA_FPORT_SHIFT 25
547#define TX_DMA_FPORT_MASK 0x7
548#define TX_DMA_INS_VLAN BIT(16)
549
550/* QDMA descriptor txd3 */
551#define TX_DMA_OWNER_CPU BIT(31)
552#define TX_DMA_LS0 BIT(30)
developere9356982022-07-04 09:03:20 +0800553#define TX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
554#define TX_DMA_PLEN1(_x) ((_x) & eth->soc->txrx.dma_max_len)
developerfd40db22021-04-29 10:08:25 +0800555#define TX_DMA_SWC BIT(14)
developer089e8852022-09-28 14:43:46 +0800556#define TX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800557
558/* PDMA on MT7628 */
559#define TX_DMA_DONE BIT(31)
560#define TX_DMA_LS1 BIT(14)
561#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
562
563/* QDMA descriptor rxd2 */
564#define RX_DMA_DONE BIT(31)
565#define RX_DMA_LSO BIT(30)
developere9356982022-07-04 09:03:20 +0800566#define RX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
567#define RX_DMA_GET_PLEN0(_x) (((_x) >> eth->soc->txrx.dma_len_offset) & eth->soc->txrx.dma_max_len)
developer77d03a72021-06-06 00:06:00 +0800568#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
569#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800570#define RX_DMA_VTAG BIT(15)
developer089e8852022-09-28 14:43:46 +0800571#define RX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800572
573/* QDMA descriptor rxd3 */
574#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
575#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
576#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
577
578/* QDMA descriptor rxd4 */
579#define RX_DMA_L4_VALID BIT(24)
580#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
581#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
582
583#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
developere9356982022-07-04 09:03:20 +0800584#define RX_DMA_GET_SPORT_V2(_x) (((_x) >> RX_DMA_SPORT_SHIFT_V2) & RX_DMA_SPORT_MASK_V2)
developerfd40db22021-04-29 10:08:25 +0800585
586/* PDMA V2 descriptor rxd3 */
587#define RX_DMA_VTAG_V2 BIT(0)
588#define RX_DMA_L4_VALID_V2 BIT(2)
589
590/* PDMA V2 descriptor rxd4 */
591#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
developer255bba22021-07-27 15:16:33 +0800592#define RX_DMA_TCI_V2(_x) RX_DMA_TCI(_x)
593#define RX_DMA_VPID_V2(_x) RX_DMA_VPID(_x)
developerfd40db22021-04-29 10:08:25 +0800594
developer77d03a72021-06-06 00:06:00 +0800595/* PDMA V2 descriptor rxd6 */
596#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
597#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
developer006325c2022-10-06 16:39:50 +0800598#define RX_DMA_GET_TOPS_CRSN(_x) (((_x) >> 24) & 0xff)
developer77d03a72021-06-06 00:06:00 +0800599
developerfd40db22021-04-29 10:08:25 +0800600/* PHY Indirect Access Control registers */
601#define MTK_PHY_IAC 0x10004
602#define PHY_IAC_ACCESS BIT(31)
603#define PHY_IAC_READ BIT(19)
developer599cda42022-05-24 15:13:31 +0800604#define PHY_IAC_READ_C45 (3 << 18)
605#define PHY_IAC_ADDR_C45 (0 << 18)
developerfd40db22021-04-29 10:08:25 +0800606#define PHY_IAC_WRITE BIT(18)
607#define PHY_IAC_START BIT(16)
developer599cda42022-05-24 15:13:31 +0800608#define PHY_IAC_START_C45 (0 << 16)
developerfd40db22021-04-29 10:08:25 +0800609#define PHY_IAC_ADDR_SHIFT 20
610#define PHY_IAC_REG_SHIFT 25
611#define PHY_IAC_TIMEOUT HZ
612
613#define MTK_MAC_MISC 0x1000c
614#define MTK_MUX_TO_ESW BIT(0)
615
developer089e8852022-09-28 14:43:46 +0800616/* XMAC status registers */
617#define MTK_XGMAC_STS(x) ((x == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
618#define MTK_XGMAC_FORCE_LINK BIT(15)
619#define MTK_USXGMII_PCS_LINK BIT(8)
620#define MTK_XGMAC_RX_FC BIT(5)
621#define MTK_XGMAC_TX_FC BIT(4)
622#define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
623#define MTK_XGMAC_LINK_STS BIT(0)
624
625/* GSW bridge registers */
626#define MTK_GSW_CFG (0x10080)
627#define GSWTX_IPG_MASK GENMASK(19, 16)
628#define GSWTX_IPG_SHIFT 16
629#define GSWRX_IPG_MASK GENMASK(3, 0)
630#define GSWRX_IPG_SHIFT 0
631#define GSW_IPG_11 11
632
developerfd40db22021-04-29 10:08:25 +0800633/* Mac control registers */
634#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
635#define MAC_MCR_MAX_RX_1536 BIT(24)
developerd8a29752022-08-19 13:32:03 +0800636#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16) | BIT(12))
developerfd40db22021-04-29 10:08:25 +0800637#define MAC_MCR_FORCE_MODE BIT(15)
638#define MAC_MCR_TX_EN BIT(14)
639#define MAC_MCR_RX_EN BIT(13)
640#define MAC_MCR_BACKOFF_EN BIT(9)
641#define MAC_MCR_BACKPR_EN BIT(8)
642#define MAC_MCR_FORCE_RX_FC BIT(5)
643#define MAC_MCR_FORCE_TX_FC BIT(4)
644#define MAC_MCR_SPEED_1000 BIT(3)
645#define MAC_MCR_SPEED_100 BIT(2)
646#define MAC_MCR_FORCE_DPX BIT(1)
647#define MAC_MCR_FORCE_LINK BIT(0)
648#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
649
developer089e8852022-09-28 14:43:46 +0800650/* XFI Mac control registers */
651#define MTK_XMAC_MCR(x) (0x12000 + ((x - 1) * 0x1000))
652#define XMAC_MCR_TRX_DISABLE 0xf
653#define XMAC_MCR_FORCE_TX_FC BIT(5)
654#define XMAC_MCR_FORCE_RX_FC BIT(4)
655
developerfd40db22021-04-29 10:08:25 +0800656/* Mac status registers */
657#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
658#define MAC_MSR_EEE1G BIT(7)
659#define MAC_MSR_EEE100M BIT(6)
660#define MAC_MSR_RX_FC BIT(5)
661#define MAC_MSR_TX_FC BIT(4)
662#define MAC_MSR_SPEED_1000 BIT(3)
663#define MAC_MSR_SPEED_100 BIT(2)
664#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
665#define MAC_MSR_DPX BIT(1)
666#define MAC_MSR_LINK BIT(0)
667
668/* TRGMII RXC control register */
669#define TRGMII_RCK_CTRL 0x10300
670#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
671#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
672#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
673#define RXC_RST BIT(31)
674#define RXC_DQSISEL BIT(30)
675#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
676#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
677
678#define NUM_TRGMII_CTRL 5
679
680/* TRGMII RXC control register */
681#define TRGMII_TCK_CTRL 0x10340
682#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
683#define TXC_INV BIT(30)
684#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
685#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
686
687/* TRGMII TX Drive Strength */
688#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
689#define TD_DM_DRVP(x) ((x) & 0xf)
690#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
691
692/* TRGMII Interface mode register */
693#define INTF_MODE 0x10390
694#define TRGMII_INTF_DIS BIT(0)
695#define TRGMII_MODE BIT(1)
696#define TRGMII_CENTRAL_ALIGNED BIT(2)
697#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
698#define INTF_MODE_RGMII_10_100 0
699
700/* GPIO port control registers for GMAC 2*/
701#define GPIO_OD33_CTRL8 0x4c0
702#define GPIO_BIAS_CTRL 0xed0
703#define GPIO_DRV_SEL10 0xf00
704
705/* ethernet subsystem chip id register */
706#define ETHSYS_CHIPID0_3 0x0
707#define ETHSYS_CHIPID4_7 0x4
708#define MT7623_ETH 7623
709#define MT7622_ETH 7622
710#define MT7621_ETH 7621
711
712/* ethernet system control register */
713#define ETHSYS_SYSCFG 0x10
714#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
715
716/* ethernet subsystem config register */
717#define ETHSYS_SYSCFG0 0x14
718#define SYSCFG0_GE_MASK 0x3
719#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
developer089e8852022-09-28 14:43:46 +0800720#define SYSCFG0_SGMII_MASK GENMASK(9, 7)
developerfd40db22021-04-29 10:08:25 +0800721#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
722#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
723#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
724#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
developer089e8852022-09-28 14:43:46 +0800725#define SYSCFG0_SGMII_GMAC3_V2 BIT(7)
developerfd40db22021-04-29 10:08:25 +0800726
727
728/* ethernet subsystem clock register */
729#define ETHSYS_CLKCFG0 0x2c
730#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
731#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
732#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
733#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
734
735/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800736#define ETHSYS_RSTCTRL 0x34
737#define RSTCTRL_FE BIT(6)
developer545abf02021-07-15 17:47:01 +0800738#define RSTCTRL_ETH BIT(23)
developer8051e042022-04-08 13:26:36 +0800739#if defined(CONFIG_MEDIATEK_NETSYS_V2)
740#define RSTCTRL_PPE0 BIT(30)
741#define RSTCTRL_PPE1 BIT(31)
developera5eb8d62022-04-22 15:42:20 +0800742#else
developer8051e042022-04-08 13:26:36 +0800743#define RSTCTRL_PPE0 BIT(31)
developera5eb8d62022-04-22 15:42:20 +0800744#define RSTCTRL_PPE1 0
developer8051e042022-04-08 13:26:36 +0800745#endif
developer545abf02021-07-15 17:47:01 +0800746
747/* ethernet reset check idle register */
748#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
749
developerfd40db22021-04-29 10:08:25 +0800750
751/* SGMII subsystem config registers */
752/* Register to auto-negotiation restart */
753#define SGMSYS_PCS_CONTROL_1 0x0
754#define SGMII_AN_RESTART BIT(9)
755#define SGMII_ISOLATE BIT(10)
756#define SGMII_AN_ENABLE BIT(12)
757#define SGMII_LINK_STATYS BIT(18)
758#define SGMII_AN_ABILITY BIT(19)
759#define SGMII_AN_COMPLETE BIT(21)
760#define SGMII_PCS_FAULT BIT(23)
761#define SGMII_AN_EXPANSION_CLR BIT(30)
762
developer089e8852022-09-28 14:43:46 +0800763/* Register to set SGMII speed */
764#define SGMII_PCS_SPEED_ABILITY 0x08
765#define SGMII_PCS_SPEED_MASK GENMASK(11, 10)
766#define SGMII_PCS_SPEED_10 0
767#define SGMII_PCS_SPEED_100 1
768#define SGMII_PCS_SPEED_1000 2
769#define SGMII_PCS_SPEED_DUPLEX BIT(12)
770#define SGMII_PCS_SPEED_LINK BIT(15)
771
developerfd40db22021-04-29 10:08:25 +0800772/* Register to programmable link timer, the unit in 2 * 8ns */
773#define SGMSYS_PCS_LINK_TIMER 0x18
774#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
775
776/* Register to control remote fault */
777#define SGMSYS_SGMII_MODE 0x20
778#define SGMII_IF_MODE_BIT0 BIT(0)
779#define SGMII_SPEED_DUPLEX_AN BIT(1)
developer089e8852022-09-28 14:43:46 +0800780#define SGMII_SPEED_MASK GENMASK(3, 2)
developerfd40db22021-04-29 10:08:25 +0800781#define SGMII_SPEED_10 0x0
782#define SGMII_SPEED_100 BIT(2)
783#define SGMII_SPEED_1000 BIT(3)
784#define SGMII_DUPLEX_FULL BIT(4)
785#define SGMII_IF_MODE_BIT5 BIT(5)
786#define SGMII_REMOTE_FAULT_DIS BIT(8)
787#define SGMII_CODE_SYNC_SET_VAL BIT(9)
788#define SGMII_CODE_SYNC_SET_EN BIT(10)
789#define SGMII_SEND_AN_ERROR_EN BIT(11)
790#define SGMII_IF_MODE_MASK GENMASK(5, 1)
791
developer2b76a9d2022-09-20 14:59:45 +0800792/* Register to reset SGMII design */
793#define SGMII_RESERVED_0 0x34
794#define SGMII_SW_RESET BIT(0)
795
developerfd40db22021-04-29 10:08:25 +0800796/* Register to set SGMII speed, ANA RG_ Control Signals III*/
797#define SGMSYS_ANA_RG_CS3 0x2028
798#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
799#define RG_PHY_SPEED_1_25G 0x0
800#define RG_PHY_SPEED_3_125G BIT(2)
801
802/* Register to power up QPHY */
803#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
804#define SGMII_PHYA_PWD BIT(4)
805
developerf8ac94a2021-07-29 16:40:01 +0800806/* Register to QPHY wrapper control */
807#define SGMSYS_QPHY_WRAP_CTRL 0xec
808#define SGMII_PN_SWAP_MASK GENMASK(1, 0)
809#define SGMII_PN_SWAP_TX_RX (BIT(0) | BIT(1))
810
developer089e8852022-09-28 14:43:46 +0800811/* USXGMII subsystem config registers */
812/* Register to control speed */
813#define RG_PHY_TOP_SPEED_CTRL1 0x80C
814#define RG_USXGMII_RATE_UPDATE_MODE BIT(31)
815#define RG_MAC_CK_GATED BIT(29)
816#define RG_IF_FORCE_EN BIT(28)
817#define RG_RATE_ADAPT_MODE GENMASK(10, 8)
818#define RG_RATE_ADAPT_MODE_X1 0
819#define RG_RATE_ADAPT_MODE_X2 1
820#define RG_RATE_ADAPT_MODE_X4 2
821#define RG_RATE_ADAPT_MODE_X10 3
822#define RG_RATE_ADAPT_MODE_X100 4
823#define RG_RATE_ADAPT_MODE_X5 5
824#define RG_RATE_ADAPT_MODE_X50 6
825#define RG_XFI_RX_MODE GENMASK(6, 4)
826#define RG_XFI_RX_MODE_10G 0
827#define RG_XFI_RX_MODE_5G 1
828#define RG_XFI_TX_MODE GENMASK(2, 0)
829#define RG_XFI_TX_MODE_10G 0
830#define RG_XFI_TX_MODE_5G 1
831
832/* Register to control PCS AN */
833#define RG_PCS_AN_CTRL0 0x810
834#define RG_AN_ENABLE BIT(0)
835
836/* Register to control USXGMII XFI PLL digital */
837#define XFI_PLL_DIG_GLB8 0x08
838#define RG_XFI_PLL_EN BIT(31)
839
840/* Register to control USXGMII XFI PLL analog */
841#define XFI_PLL_ANA_GLB8 0x108
842#define RG_XFI_PLL_ANA_SWWA 0x02283248
843
developerfd40db22021-04-29 10:08:25 +0800844/* Infrasys subsystem config registers */
845#define INFRA_MISC2 0x70c
846#define CO_QPHY_SEL BIT(0)
847#define GEPHY_MAC_SEL BIT(1)
848
developer255bba22021-07-27 15:16:33 +0800849/* Top misc registers */
developer089e8852022-09-28 14:43:46 +0800850#define TOP_MISC_NETSYS_PCS_MUX 0x84
851#define NETSYS_PCS_MUX_MASK GENMASK(1, 0)
852#define MUX_G2_USXGMII_SEL BIT(1)
853#define MUX_HSGMII1_G1_SEL BIT(0)
developer255bba22021-07-27 15:16:33 +0800854#define USB_PHY_SWITCH_REG 0x218
855#define QPHY_SEL_MASK GENMASK(1, 0)
developerf1816a92021-11-15 12:18:02 +0800856#define SGMII_QPHY_SEL 0x2
developer255bba22021-07-27 15:16:33 +0800857
developerfd40db22021-04-29 10:08:25 +0800858/*MDIO control*/
859#define MII_MMD_ACC_CTL_REG 0x0d
860#define MII_MMD_ADDR_DATA_REG 0x0e
861#define MMD_OP_MODE_DATA BIT(14)
862
863/* MT7628/88 specific stuff */
864#define MT7628_PDMA_OFFSET 0x0800
865#define MT7628_SDM_OFFSET 0x0c00
866
867#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
868#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
869#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
870#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
871#define MT7628_PST_DTX_IDX0 BIT(0)
872
873#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
874#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
875
876struct mtk_rx_dma {
877 unsigned int rxd1;
878 unsigned int rxd2;
879 unsigned int rxd3;
880 unsigned int rxd4;
developere9356982022-07-04 09:03:20 +0800881} __packed __aligned(4);
882
883struct mtk_rx_dma_v2 {
884 unsigned int rxd1;
885 unsigned int rxd2;
886 unsigned int rxd3;
887 unsigned int rxd4;
developerfd40db22021-04-29 10:08:25 +0800888 unsigned int rxd5;
889 unsigned int rxd6;
890 unsigned int rxd7;
891 unsigned int rxd8;
developerfd40db22021-04-29 10:08:25 +0800892} __packed __aligned(4);
893
894struct mtk_tx_dma {
895 unsigned int txd1;
896 unsigned int txd2;
897 unsigned int txd3;
898 unsigned int txd4;
developere9356982022-07-04 09:03:20 +0800899} __packed __aligned(4);
900
901struct mtk_tx_dma_v2 {
902 unsigned int txd1;
903 unsigned int txd2;
904 unsigned int txd3;
905 unsigned int txd4;
developerfd40db22021-04-29 10:08:25 +0800906 unsigned int txd5;
907 unsigned int txd6;
908 unsigned int txd7;
909 unsigned int txd8;
developerfd40db22021-04-29 10:08:25 +0800910} __packed __aligned(4);
911
912struct mtk_eth;
913struct mtk_mac;
914
915/* struct mtk_hw_stats - the structure that holds the traffic statistics.
916 * @stats_lock: make sure that stats operations are atomic
917 * @reg_offset: the status register offset of the SoC
918 * @syncp: the refcount
919 *
920 * All of the supported SoCs have hardware counters for traffic statistics.
921 * Whenever the status IRQ triggers we can read the latest stats from these
922 * counters and store them in this struct.
923 */
924struct mtk_hw_stats {
925 u64 tx_bytes;
926 u64 tx_packets;
927 u64 tx_skip;
928 u64 tx_collisions;
929 u64 rx_bytes;
930 u64 rx_packets;
931 u64 rx_overflow;
932 u64 rx_fcs_errors;
933 u64 rx_short_errors;
934 u64 rx_long_errors;
935 u64 rx_checksum_errors;
936 u64 rx_flow_control_packets;
937
938 spinlock_t stats_lock;
939 u32 reg_offset;
940 struct u64_stats_sync syncp;
941};
942
943enum mtk_tx_flags {
944 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
945 * track how memory was allocated so that it can be freed properly.
946 */
947 MTK_TX_FLAGS_SINGLE0 = 0x01,
948 MTK_TX_FLAGS_PAGE0 = 0x02,
949
950 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
951 * SKB out instead of looking up through hardware TX descriptor.
952 */
953 MTK_TX_FLAGS_FPORT0 = 0x04,
954 MTK_TX_FLAGS_FPORT1 = 0x08,
developer089e8852022-09-28 14:43:46 +0800955 MTK_TX_FLAGS_FPORT2 = 0x10,
developerfd40db22021-04-29 10:08:25 +0800956};
957
958/* This enum allows us to identify how the clock is defined on the array of the
959 * clock in the order
960 */
961enum mtk_clks_map {
962 MTK_CLK_ETHIF,
963 MTK_CLK_SGMIITOP,
964 MTK_CLK_ESW,
965 MTK_CLK_GP0,
966 MTK_CLK_GP1,
967 MTK_CLK_GP2,
968 MTK_CLK_FE,
969 MTK_CLK_TRGPLL,
970 MTK_CLK_SGMII_TX_250M,
971 MTK_CLK_SGMII_RX_250M,
972 MTK_CLK_SGMII_CDR_REF,
973 MTK_CLK_SGMII_CDR_FB,
974 MTK_CLK_SGMII2_TX_250M,
975 MTK_CLK_SGMII2_RX_250M,
976 MTK_CLK_SGMII2_CDR_REF,
977 MTK_CLK_SGMII2_CDR_FB,
978 MTK_CLK_SGMII_CK,
979 MTK_CLK_ETH2PLL,
980 MTK_CLK_WOCPU0,
981 MTK_CLK_WOCPU1,
982 MTK_CLK_MAX
983};
984
985#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
986 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
987 BIT(MTK_CLK_TRGPLL))
988#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
989 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
990 BIT(MTK_CLK_GP2) | \
991 BIT(MTK_CLK_SGMII_TX_250M) | \
992 BIT(MTK_CLK_SGMII_RX_250M) | \
993 BIT(MTK_CLK_SGMII_CDR_REF) | \
994 BIT(MTK_CLK_SGMII_CDR_FB) | \
995 BIT(MTK_CLK_SGMII_CK) | \
996 BIT(MTK_CLK_ETH2PLL))
997#define MT7621_CLKS_BITMAP (0)
998#define MT7628_CLKS_BITMAP (0)
999#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1000 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1001 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
1002 BIT(MTK_CLK_SGMII_TX_250M) | \
1003 BIT(MTK_CLK_SGMII_RX_250M) | \
1004 BIT(MTK_CLK_SGMII_CDR_REF) | \
1005 BIT(MTK_CLK_SGMII_CDR_FB) | \
1006 BIT(MTK_CLK_SGMII2_TX_250M) | \
1007 BIT(MTK_CLK_SGMII2_RX_250M) | \
1008 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1009 BIT(MTK_CLK_SGMII2_CDR_FB) | \
1010 BIT(MTK_CLK_SGMII_CK) | \
1011 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
1012
1013#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1014 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1015 BIT(MTK_CLK_SGMII_TX_250M) | \
1016 BIT(MTK_CLK_SGMII_RX_250M) | \
1017 BIT(MTK_CLK_SGMII_CDR_REF) | \
1018 BIT(MTK_CLK_SGMII_CDR_FB) | \
1019 BIT(MTK_CLK_SGMII2_TX_250M) | \
1020 BIT(MTK_CLK_SGMII2_RX_250M) | \
1021 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1022 BIT(MTK_CLK_SGMII2_CDR_FB))
1023
developer255bba22021-07-27 15:16:33 +08001024
developer9e9fb4c2021-11-30 17:33:04 +08001025#define MT7981_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1026 BIT(MTK_CLK_WOCPU0) | \
1027 BIT(MTK_CLK_SGMII_TX_250M) | \
1028 BIT(MTK_CLK_SGMII_RX_250M) | \
1029 BIT(MTK_CLK_SGMII_CDR_REF) | \
1030 BIT(MTK_CLK_SGMII_CDR_FB) | \
1031 BIT(MTK_CLK_SGMII2_TX_250M) | \
1032 BIT(MTK_CLK_SGMII2_RX_250M) | \
1033 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1034 BIT(MTK_CLK_SGMII2_CDR_FB))
developer089e8852022-09-28 14:43:46 +08001035
1036#define MT7988_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1037 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1038 BIT(MTK_CLK_SGMII_TX_250M) | \
1039 BIT(MTK_CLK_SGMII_RX_250M) | \
1040 BIT(MTK_CLK_SGMII_CDR_REF) | \
1041 BIT(MTK_CLK_SGMII_CDR_FB) | \
1042 BIT(MTK_CLK_SGMII2_TX_250M) | \
1043 BIT(MTK_CLK_SGMII2_RX_250M) | \
1044 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1045 BIT(MTK_CLK_SGMII2_CDR_FB))
1046
developerfd40db22021-04-29 10:08:25 +08001047enum mtk_dev_state {
1048 MTK_HW_INIT,
1049 MTK_RESETTING
1050};
1051
developer089e8852022-09-28 14:43:46 +08001052/* PSE Port Definition */
1053enum mtk_pse_port {
1054 PSE_ADMA_PORT = 0,
1055 PSE_GDM1_PORT,
1056 PSE_GDM2_PORT,
1057 PSE_PPE0_PORT,
1058 PSE_PPE1_PORT,
1059 PSE_QDMA_TX_PORT,
1060 PSE_QDMA_RX_PORT,
1061 PSE_DROP_PORT,
1062 PSE_WDMA0_PORT,
1063 PSE_WDMA1_PORT,
1064 PSE_TDMA_PORT,
1065 PSE_NONE_PORT,
1066 PSE_PPE2_PORT,
1067 PSE_WDMA2_PORT,
1068 PSE_EIP197_PORT,
1069 PSE_GDM3_PORT,
1070 PSE_PORT_MAX
1071};
1072
1073/* GMAC Identifier */
1074enum mtk_gmac_id {
1075 MTK_GMAC1_ID = 0,
1076 MTK_GMAC2_ID,
1077 MTK_GMAC3_ID,
1078 MTK_GMAC_ID_MAX
1079};
1080
1081/* GDM Type */
1082enum mtk_gdm_type {
1083 MTK_GDM_TYPE = 0,
1084 MTK_XGDM_TYPE,
1085 MTK_GDM_TYPE_MAX
1086};
1087
developerfd40db22021-04-29 10:08:25 +08001088/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
1089 * by the TX descriptor s
1090 * @skb: The SKB pointer of the packet being sent
1091 * @dma_addr0: The base addr of the first segment
1092 * @dma_len0: The length of the first segment
1093 * @dma_addr1: The base addr of the second segment
1094 * @dma_len1: The length of the second segment
1095 */
1096struct mtk_tx_buf {
1097 struct sk_buff *skb;
1098 u32 flags;
1099 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
1100 DEFINE_DMA_UNMAP_LEN(dma_len0);
1101 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
1102 DEFINE_DMA_UNMAP_LEN(dma_len1);
1103};
1104
1105/* struct mtk_tx_ring - This struct holds info describing a TX ring
1106 * @dma: The descriptor ring
1107 * @buf: The memory pointed at by the ring
1108 * @phys: The physical addr of tx_buf
1109 * @next_free: Pointer to the next free descriptor
1110 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +08001111 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +08001112 * @thresh: The threshold of minimum amount of free descriptors
1113 * @free_count: QDMA uses a linked list. Track how many free descriptors
1114 * are present
1115 */
1116struct mtk_tx_ring {
developere9356982022-07-04 09:03:20 +08001117 void *dma;
developerfd40db22021-04-29 10:08:25 +08001118 struct mtk_tx_buf *buf;
1119 dma_addr_t phys;
developere9356982022-07-04 09:03:20 +08001120 void *next_free;
1121 void *last_free;
developerc4671b22021-05-28 13:16:42 +08001122 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001123 u16 thresh;
1124 atomic_t free_count;
1125 int dma_size;
developere9356982022-07-04 09:03:20 +08001126 void *dma_pdma; /* For MT7628/88 PDMA handling */
developerfd40db22021-04-29 10:08:25 +08001127 dma_addr_t phys_pdma;
1128 int cpu_idx;
1129};
1130
1131/* PDMA rx ring mode */
1132enum mtk_rx_flags {
1133 MTK_RX_FLAGS_NORMAL = 0,
1134 MTK_RX_FLAGS_HWLRO,
1135 MTK_RX_FLAGS_QDMA,
1136};
1137
1138/* struct mtk_rx_ring - This struct holds info describing a RX ring
1139 * @dma: The descriptor ring
1140 * @data: The memory pointed at by the ring
1141 * @phys: The physical addr of rx_buf
1142 * @frag_size: How big can each fragment be
1143 * @buf_size: The size of each packet buffer
1144 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +08001145 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +08001146 */
1147struct mtk_rx_ring {
developere9356982022-07-04 09:03:20 +08001148 void *dma;
developerfd40db22021-04-29 10:08:25 +08001149 u8 **data;
1150 dma_addr_t phys;
1151 u16 frag_size;
1152 u16 buf_size;
1153 u16 dma_size;
1154 bool calc_idx_update;
1155 u16 calc_idx;
1156 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +08001157 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +08001158};
1159
developer18f46a82021-07-20 21:08:21 +08001160/* struct mtk_napi - This is the structure holding NAPI-related information,
1161 * and a mtk_napi struct is binding to one interrupt group
1162 * @napi: The NAPI struct
1163 * @rx_ring: Pointer to the memory holding info about the RX ring
1164 * @irq_grp_idx: The index indicates which interrupt group that this
1165 * mtk_napi is binding to
1166 */
1167struct mtk_napi {
1168 struct napi_struct napi;
1169 struct mtk_eth *eth;
1170 struct mtk_rx_ring *rx_ring;
1171 u32 irq_grp_no;
1172};
1173
developerfd40db22021-04-29 10:08:25 +08001174enum mkt_eth_capabilities {
1175 MTK_RGMII_BIT = 0,
1176 MTK_TRGMII_BIT,
1177 MTK_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001178 MTK_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001179 MTK_ESW_BIT,
1180 MTK_GEPHY_BIT,
1181 MTK_MUX_BIT,
1182 MTK_INFRA_BIT,
1183 MTK_SHARED_SGMII_BIT,
1184 MTK_HWLRO_BIT,
developer18f46a82021-07-20 21:08:21 +08001185 MTK_RSS_BIT,
developerfd40db22021-04-29 10:08:25 +08001186 MTK_SHARED_INT_BIT,
1187 MTK_TRGMII_MT7621_CLK_BIT,
1188 MTK_QDMA_BIT,
developer089e8852022-09-28 14:43:46 +08001189 MTK_NETSYS_V1_BIT,
developera2bdbd52021-05-31 19:10:17 +08001190 MTK_NETSYS_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001191 MTK_NETSYS_V3_BIT,
developerfd40db22021-04-29 10:08:25 +08001192 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +08001193 MTK_RSTCTRL_PPE1_BIT,
developer255bba22021-07-27 15:16:33 +08001194 MTK_U3_COPHY_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001195 MTK_8GB_ADDRESSING_BIT,
developerfd40db22021-04-29 10:08:25 +08001196
1197 /* MUX BITS*/
1198 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
1199 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
1200 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
1201 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
1202 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001203 MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT,
1204 MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001205
1206 /* PATH BITS */
1207 MTK_ETH_PATH_GMAC1_RGMII_BIT,
1208 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1209 MTK_ETH_PATH_GMAC1_SGMII_BIT,
1210 MTK_ETH_PATH_GMAC2_RGMII_BIT,
1211 MTK_ETH_PATH_GMAC2_SGMII_BIT,
1212 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
developer089e8852022-09-28 14:43:46 +08001213 MTK_ETH_PATH_GMAC3_SGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001214 MTK_ETH_PATH_GDM1_ESW_BIT,
developer089e8852022-09-28 14:43:46 +08001215 MTK_ETH_PATH_GMAC1_USXGMII_BIT,
1216 MTK_ETH_PATH_GMAC2_USXGMII_BIT,
1217 MTK_ETH_PATH_GMAC3_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001218};
1219
1220/* Supported hardware group on SoCs */
developer425b23a2022-10-12 16:00:41 +08001221#define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
1222#define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
1223#define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
1224#define MTK_USXGMII BIT_ULL(MTK_USXGMII_BIT)
1225#define MTK_ESW BIT_ULL(MTK_ESW_BIT)
1226#define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
1227#define MTK_MUX BIT_ULL(MTK_MUX_BIT)
1228#define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
1229#define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
1230#define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
1231#define MTK_RSS BIT_ULL(MTK_RSS_BIT)
1232#define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
1233#define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1234#define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
1235#define MTK_NETSYS_V1 BIT_ULL(MTK_NETSYS_V1_BIT)
1236#define MTK_NETSYS_V2 BIT_ULL(MTK_NETSYS_V2_BIT)
1237#define MTK_NETSYS_V3 BIT_ULL(MTK_NETSYS_V3_BIT)
1238#define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
1239#define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
1240#define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
1241#define MTK_8GB_ADDRESSING BIT_ULL(MTK_8GB_ADDRESSING_BIT)
developerfd40db22021-04-29 10:08:25 +08001242
1243#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
developer425b23a2022-10-12 16:00:41 +08001244 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
developerfd40db22021-04-29 10:08:25 +08001245#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
developer425b23a2022-10-12 16:00:41 +08001246 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001247#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
developer425b23a2022-10-12 16:00:41 +08001248 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001249#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
developer425b23a2022-10-12 16:00:41 +08001250 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001251#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001252 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001253#define MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001254 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001255#define MTK_ETH_MUX_GMAC123_TO_USXGMII \
developer425b23a2022-10-12 16:00:41 +08001256 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001257
1258/* Supported path present on SoCs */
developer425b23a2022-10-12 16:00:41 +08001259#define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1260#define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1261#define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1262#define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1263#define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
1264#define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1265#define MTK_ETH_PATH_GMAC3_SGMII BIT_ULL(MTK_ETH_PATH_GMAC3_SGMII_BIT)
1266#define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1267#define MTK_ETH_PATH_GMAC1_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC1_USXGMII_BIT)
1268#define MTK_ETH_PATH_GMAC2_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC2_USXGMII_BIT)
1269#define MTK_ETH_PATH_GMAC3_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC3_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001270
1271#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1272#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1273#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1274#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1275#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
1276#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
developer089e8852022-09-28 14:43:46 +08001277#define MTK_GMAC3_SGMII (MTK_ETH_PATH_GMAC3_SGMII | MTK_SGMII)
developerfd40db22021-04-29 10:08:25 +08001278#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
developer089e8852022-09-28 14:43:46 +08001279#define MTK_GMAC1_USXGMII (MTK_ETH_PATH_GMAC1_USXGMII | MTK_USXGMII)
1280#define MTK_GMAC2_USXGMII (MTK_ETH_PATH_GMAC2_USXGMII | MTK_USXGMII)
1281#define MTK_GMAC3_USXGMII (MTK_ETH_PATH_GMAC3_USXGMII | MTK_USXGMII)
developerfd40db22021-04-29 10:08:25 +08001282
1283/* MUXes present on SoCs */
1284/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1285#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1286
1287/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1288#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1289 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1290
1291/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1292#define MTK_MUX_U3_GMAC2_TO_QPHY \
1293 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1294
1295/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1296#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1297 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1298 MTK_SHARED_SGMII)
1299
1300/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1301#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1302 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1303
developer089e8852022-09-28 14:43:46 +08001304#define MTK_MUX_GMAC123_TO_GEPHY_SGMII \
1305 (MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII | MTK_MUX)
1306
1307#define MTK_MUX_GMAC123_TO_USXGMII \
1308 (MTK_ETH_MUX_GMAC123_TO_USXGMII | MTK_MUX | MTK_INFRA)
1309
developerfd40db22021-04-29 10:08:25 +08001310#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1311
1312#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1313 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
developer089e8852022-09-28 14:43:46 +08001314 MTK_TRGMII_MT7621_CLK | MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001315
1316#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1317 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
developer089e8852022-09-28 14:43:46 +08001318 MTK_MUX_GDM1_TO_GMAC1_ESW | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001319 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1320
1321#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
developer089e8852022-09-28 14:43:46 +08001322 MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001323
developer089e8852022-09-28 14:43:46 +08001324#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628 | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001325
1326#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1327 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1328 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
developer089e8852022-09-28 14:43:46 +08001329 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001330 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1331
developerfd40db22021-04-29 10:08:25 +08001332#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1333 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer8051e042022-04-08 13:26:36 +08001334 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001335
developer255bba22021-07-27 15:16:33 +08001336#define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1337 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1338 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1339 MTK_NETSYS_V2)
1340
developer089e8852022-09-28 14:43:46 +08001341#define MT7988_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC3_SGMII | \
1342 MTK_MUX_GMAC123_TO_GEPHY_SGMII | MTK_QDMA | \
1343 MTK_NETSYS_V3 | MTK_RSTCTRL_PPE1 | \
1344 MTK_GMAC1_USXGMII | MTK_GMAC2_USXGMII | \
1345 MTK_GMAC3_USXGMII | MTK_MUX_GMAC123_TO_USXGMII | MTK_RSS)
1346
developere9356982022-07-04 09:03:20 +08001347struct mtk_tx_dma_desc_info {
1348 dma_addr_t addr;
1349 u32 size;
1350 u16 vlan_tci;
1351 u16 qid;
1352 u8 gso:1;
1353 u8 csum:1;
1354 u8 vlan:1;
1355 u8 first:1;
1356 u8 last:1;
1357};
1358
developerfd40db22021-04-29 10:08:25 +08001359/* struct mtk_eth_data - This is the structure holding all differences
1360 * among various plaforms
1361 * @ana_rgc3: The offset for register ANA_RGC3 related to
1362 * sgmiisys syscon
1363 * @caps Flags shown the extra capability for the SoC
1364 * @hw_features Flags shown HW features
1365 * @required_clks Flags shown the bitmap for required clocks on
1366 * the target SoC
1367 * @required_pctl A bool value to show whether the SoC requires
1368 * the extra setup for those pins used by GMAC.
developere9356982022-07-04 09:03:20 +08001369 * @txd_size Tx DMA descriptor size.
1370 * @rxd_size Rx DMA descriptor size.
1371 * @dma_max_len Max DMA tx/rx buffer length.
1372 * @dma_len_offset Tx/Rx DMA length field offset.
developerfd40db22021-04-29 10:08:25 +08001373 */
1374struct mtk_soc_data {
1375 u32 ana_rgc3;
developer089e8852022-09-28 14:43:46 +08001376 u64 caps;
developerfd40db22021-04-29 10:08:25 +08001377 u32 required_clks;
1378 bool required_pctl;
1379 netdev_features_t hw_features;
1380 bool has_sram;
developere9356982022-07-04 09:03:20 +08001381 struct {
1382 u32 txd_size;
1383 u32 rxd_size;
1384 u32 dma_max_len;
1385 u32 dma_len_offset;
1386 } txrx;
developerfd40db22021-04-29 10:08:25 +08001387};
1388
developer089e8852022-09-28 14:43:46 +08001389/* currently no SoC has more than 3 macs */
1390#if defined(CONFIG_MEDIATEK_NETSYS_V3)
1391#define MTK_MAX_DEVS 3
1392#else
1393#define MTK_MAX_DEVS 2
1394#endif
developerfd40db22021-04-29 10:08:25 +08001395
1396#define MTK_SGMII_PHYSPEED_AN BIT(31)
1397#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1398#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1399#define MTK_SGMII_PHYSPEED_2500 BIT(1)
developer089e8852022-09-28 14:43:46 +08001400#define MTK_SGMII_PHYSPEED_5000 BIT(2)
1401#define MTK_SGMII_PHYSPEED_10000 BIT(3)
developerf8ac94a2021-07-29 16:40:01 +08001402#define MTK_SGMII_PN_SWAP BIT(16)
developer089e8852022-09-28 14:43:46 +08001403#define MTK_USXGMII_INT_2500 BIT(17)
developerfd40db22021-04-29 10:08:25 +08001404#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1405
developer089e8852022-09-28 14:43:46 +08001406/* struct mtk_xgmii - This is the structure holding sgmii/usxgmii regmap and
1407 * its characteristics
developerfd40db22021-04-29 10:08:25 +08001408 * @regmap: The register map pointing at the range used to setup
developer089e8852022-09-28 14:43:46 +08001409 * SGMII/USXGMII modes
developerfd40db22021-04-29 10:08:25 +08001410 * @flags: The enum refers to which mode the sgmii wants to run on
1411 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1412 */
1413
developer089e8852022-09-28 14:43:46 +08001414struct mtk_xgmii {
1415 struct mtk_eth *eth;
1416 struct regmap *regmap_sgmii[MTK_MAX_DEVS];
1417 struct regmap *regmap_usxgmii[MTK_MAX_DEVS];
1418 struct regmap *regmap_pextp[MTK_MAX_DEVS];
1419 struct regmap *regmap_pll;
developerfd40db22021-04-29 10:08:25 +08001420 u32 flags[MTK_MAX_DEVS];
1421 u32 ana_rgc3;
1422};
1423
developer8051e042022-04-08 13:26:36 +08001424
1425/* struct mtk_reset_event - This is the structure holding statistics counters
1426 * for reset events
1427 * @count: The counter is used to record the number of events
1428 */
1429struct mtk_reset_event {
1430 u32 count[32];
1431};
1432
developera2613e62022-07-01 18:29:37 +08001433/* struct mtk_phylink_priv - This is the structure holding private data for phylink
1434 * @desc: Pointer to the memory holding info about the phylink gpio
1435 * @id: The element is used to record the phy index of phylink
1436 * @phyaddr: The element is used to record the phy address of phylink
1437 * @link: The element is used to record the phy link status of phylink
1438 */
1439struct mtk_phylink_priv {
1440 struct net_device *dev;
1441 struct gpio_desc *desc;
1442 char label[16];
1443 int id;
1444 int phyaddr;
1445 int link;
1446};
1447
developerfd40db22021-04-29 10:08:25 +08001448/* struct mtk_eth - This is the main datasructure for holding the state
1449 * of the driver
1450 * @dev: The device pointer
1451 * @base: The mapped register i/o base
1452 * @page_lock: Make sure that register operations are atomic
1453 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1454 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1455 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1456 * dummy for NAPI to work
1457 * @netdev: The netdev instances
1458 * @mac: Each netdev is linked to a physical MAC
1459 * @irq: The IRQ that we are using
1460 * @msg_enable: Ethtool msg level
1461 * @ethsys: The register map pointing at the range used to setup
1462 * MII modes
1463 * @infra: The register map pointing at the range used to setup
1464 * SGMII and GePHY path
1465 * @pctl: The register map pointing at the range used to setup
1466 * GMAC port drive/slew values
1467 * @dma_refcnt: track how many netdevs are using the DMA engine
1468 * @tx_ring: Pointer to the memory holding info about the TX ring
1469 * @rx_ring: Pointer to the memory holding info about the RX ring
1470 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1471 * @tx_napi: The TX NAPI struct
1472 * @rx_napi: The RX NAPI struct
1473 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1474 * @phy_scratch_ring: physical address of scratch_ring
1475 * @scratch_head: The scratch memory that scratch_ring points to.
1476 * @clks: clock array for all clocks required
1477 * @mii_bus: If there is a bus we need to create an instance for it
1478 * @pending_work: The workqueue used to reset the dma ring
1479 * @state: Initialization and runtime state of the device
1480 * @soc: Holding specific data among vaious SoCs
1481 */
1482
1483struct mtk_eth {
1484 struct device *dev;
1485 void __iomem *base;
developer089e8852022-09-28 14:43:46 +08001486 void __iomem *sram_base;
developerfd40db22021-04-29 10:08:25 +08001487 spinlock_t page_lock;
1488 spinlock_t tx_irq_lock;
1489 spinlock_t rx_irq_lock;
1490 struct net_device dummy_dev;
1491 struct net_device *netdev[MTK_MAX_DEVS];
1492 struct mtk_mac *mac[MTK_MAX_DEVS];
developer18f46a82021-07-20 21:08:21 +08001493 int irq[MTK_MAX_IRQ_NUM];
developerfd40db22021-04-29 10:08:25 +08001494 u32 msg_enable;
1495 unsigned long sysclk;
1496 struct regmap *ethsys;
1497 struct regmap *infra;
developer089e8852022-09-28 14:43:46 +08001498 struct regmap *toprgu;
1499 struct mtk_xgmii *xgmii;
developerfd40db22021-04-29 10:08:25 +08001500 struct regmap *pctl;
1501 bool hwlro;
1502 refcount_t dma_refcnt;
1503 struct mtk_tx_ring tx_ring;
1504 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1505 struct mtk_rx_ring rx_ring_qdma;
1506 struct napi_struct tx_napi;
developer18f46a82021-07-20 21:08:21 +08001507 struct mtk_napi rx_napi[MTK_RX_NAPI_NUM];
developere9356982022-07-04 09:03:20 +08001508 void *scratch_ring;
developer8051e042022-04-08 13:26:36 +08001509 struct mtk_reset_event reset_event;
developerfd40db22021-04-29 10:08:25 +08001510 dma_addr_t phy_scratch_ring;
1511 void *scratch_head;
1512 struct clk *clks[MTK_CLK_MAX];
1513
1514 struct mii_bus *mii_bus;
1515 struct work_struct pending_work;
1516 unsigned long state;
1517
1518 const struct mtk_soc_data *soc;
1519
1520 u32 tx_int_mask_reg;
1521 u32 tx_int_status_reg;
1522 u32 rx_dma_l4_valid;
1523 int ip_align;
developerd82e8372022-02-09 15:00:09 +08001524 spinlock_t syscfg0_lock;
developer8051e042022-04-08 13:26:36 +08001525 struct timer_list mtk_dma_monitor_timer;
developerfd40db22021-04-29 10:08:25 +08001526};
1527
1528/* struct mtk_mac - the structure that holds the info about the MACs of the
1529 * SoC
1530 * @id: The number of the MAC
1531 * @interface: Interface mode kept for detecting change in hw settings
1532 * @of_node: Our devicetree node
1533 * @hw: Backpointer to our main datastruture
1534 * @hw_stats: Packet statistics counter
1535 */
1536struct mtk_mac {
developerfb556ca2021-10-13 10:52:09 +08001537 unsigned int id;
developerfd40db22021-04-29 10:08:25 +08001538 phy_interface_t interface;
1539 unsigned int mode;
developer089e8852022-09-28 14:43:46 +08001540 unsigned int type;
developerfd40db22021-04-29 10:08:25 +08001541 int speed;
1542 struct device_node *of_node;
1543 struct phylink *phylink;
1544 struct phylink_config phylink_config;
developera2613e62022-07-01 18:29:37 +08001545 struct mtk_phylink_priv phylink_priv;
developerfd40db22021-04-29 10:08:25 +08001546 struct mtk_eth *hw;
1547 struct mtk_hw_stats *hw_stats;
1548 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1549 int hwlro_ip_cnt;
1550};
1551
1552/* the struct describing the SoC. these are declared in the soc_xyz.c files */
1553extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001554extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001555
1556/* read the hardware status register */
1557void mtk_stats_update_mac(struct mtk_mac *mac);
1558
1559void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1560u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
developer8051e042022-04-08 13:26:36 +08001561u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg);
developerfd40db22021-04-29 10:08:25 +08001562
developer089e8852022-09-28 14:43:46 +08001563int mtk_sgmii_init(struct mtk_xgmii *ss, struct device_node *np,
developerfd40db22021-04-29 10:08:25 +08001564 u32 ana_rgc3);
developer089e8852022-09-28 14:43:46 +08001565int mtk_sgmii_setup_mode_an(struct mtk_xgmii *ss, unsigned int mac_id);
1566int mtk_sgmii_setup_mode_force(struct mtk_xgmii *ss, unsigned int mac_id,
developerfd40db22021-04-29 10:08:25 +08001567 const struct phylink_link_state *state);
1568void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001569void mtk_sgmii_setup_phya_gen2(struct mtk_xgmii *ss, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001570
1571int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1572int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1573int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001574int mtk_gmac_usxgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer8051e042022-04-08 13:26:36 +08001575void mtk_gdm_config(struct mtk_eth *eth, u32 config);
1576void ethsys_reset(struct mtk_eth *eth, u32 reset_bits);
developerfd40db22021-04-29 10:08:25 +08001577
developer089e8852022-09-28 14:43:46 +08001578int mtk_mac2xgmii_id(struct mtk_eth *eth, int mac_id);
1579int mtk_usxgmii_init(struct mtk_xgmii *ss, struct device_node *r);
1580int mtk_xfi_pextp_init(struct mtk_xgmii *ss, struct device_node *r);
1581int mtk_xfi_pll_init(struct mtk_xgmii *ss, struct device_node *r);
1582int mtk_toprgu_init(struct mtk_eth *eth, struct device_node *r);
1583int mtk_xfi_pll_enable(struct mtk_xgmii *ss);
1584int mtk_usxgmii_setup_mode_an(struct mtk_xgmii *ss, int mac_id,
1585 int max_speed);
1586int mtk_usxgmii_setup_mode_force(struct mtk_xgmii *ss, int mac_id,
1587 int max_speed);
1588void mtk_usxgmii_setup_phya_an_10000(struct mtk_xgmii *ss, int mac_id);
1589void mtk_usxgmii_reset(struct mtk_xgmii *ss, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001590#endif /* MTK_ETH_H */