blob: 2082ec64105f8148f64e015ed3aa1236bd856f63 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
developerb3a9e7b2023-02-08 15:18:10 +080021#define MTK_MIN_TX_LENGTH 60
developerfd40db22021-04-29 10:08:25 +080022#define MTK_DMA_SIZE 2048
23#define MTK_NAPI_WEIGHT 256
developer089e8852022-09-28 14:43:46 +080024
25#if defined(CONFIG_MEDIATEK_NETSYS_V3)
26#define MTK_MAC_COUNT 3
27#else
developerfd40db22021-04-29 10:08:25 +080028#define MTK_MAC_COUNT 2
developer089e8852022-09-28 14:43:46 +080029#endif
30
developerfd40db22021-04-29 10:08:25 +080031#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
32#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
33#define MTK_DMA_DUMMY_DESC 0xffffffff
34#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
35 NETIF_MSG_PROBE | \
36 NETIF_MSG_LINK | \
37 NETIF_MSG_TIMER | \
38 NETIF_MSG_IFDOWN | \
39 NETIF_MSG_IFUP | \
40 NETIF_MSG_RX_ERR | \
41 NETIF_MSG_TX_ERR)
42#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
43 NETIF_F_RXCSUM | \
44 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080045 NETIF_F_SG | NETIF_F_TSO | \
46 NETIF_F_TSO6 | \
47 NETIF_F_IPV6_CSUM)
48#define MTK_SET_FEATURES (NETIF_F_LRO | \
49 NETIF_F_HW_VLAN_CTAG_RX)
50#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
51#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
52
developer68ce74f2023-01-03 16:11:57 +080053#define MTK_QRX_OFFSET 0x10
54
developerfd40db22021-04-29 10:08:25 +080055#define MTK_HW_LRO_DMA_SIZE 8
56
57#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
58#define MTK_MAX_LRO_IP_CNT 2
59#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
60#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
61#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
62#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
63#define MTK_HW_LRO_MAX_AGG_CNT 64
64#define MTK_HW_LRO_BW_THRE 3000
65#define MTK_HW_LRO_REPLACE_DELTA 1000
66#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
67
developer8051e042022-04-08 13:26:36 +080068/* Frame Engine Global Configuration */
69#define MTK_FE_GLO_CFG 0x00
70#define MTK_FE_LINK_DOWN_P3 BIT(11)
71#define MTK_FE_LINK_DOWN_P4 BIT(12)
72
developerfd40db22021-04-29 10:08:25 +080073/* Frame Engine Global Reset Register */
74#define MTK_RST_GL 0x04
75#define RST_GL_PSE BIT(0)
76
77/* Frame Engine Interrupt Status Register */
developer8051e042022-04-08 13:26:36 +080078#define MTK_FE_INT_STATUS 0x08
79#define MTK_FE_INT_STATUS2 0x28
80#define MTK_FE_INT_ENABLE 0x0C
81#define MTK_FE_INT_FQ_EMPTY BIT(8)
82#define MTK_FE_INT_TSO_FAIL BIT(12)
83#define MTK_FE_INT_TSO_ILLEGAL BIT(13)
84#define MTK_FE_INT_TSO_ALIGN BIT(14)
85#define MTK_FE_INT_RFIFO_OV BIT(18)
86#define MTK_FE_INT_RFIFO_UF BIT(19)
developerfd40db22021-04-29 10:08:25 +080087#define MTK_GDM1_AF BIT(28)
88#define MTK_GDM2_AF BIT(29)
89
90/* PDMA HW LRO Alter Flow Timer Register */
91#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
92
93/* Frame Engine Interrupt Grouping Register */
94#define MTK_FE_INT_GRP 0x20
95
developer77d03a72021-06-06 00:06:00 +080096/* Frame Engine LRO auto-learn table info */
97#define MTK_FE_ALT_CF8 0x300
98#define MTK_FE_ALT_SGL_CFC 0x304
99#define MTK_FE_ALT_SEQ_CFC 0x308
100
developerfd40db22021-04-29 10:08:25 +0800101/* CDMP Ingress Control Register */
102#define MTK_CDMQ_IG_CTRL 0x1400
103#define MTK_CDMQ_STAG_EN BIT(0)
104
105/* CDMP Ingress Control Register */
106#define MTK_CDMP_IG_CTRL 0x400
107#define MTK_CDMP_STAG_EN BIT(0)
108
109/* CDMP Exgress Control Register */
110#define MTK_CDMP_EG_CTRL 0x404
111
developer089e8852022-09-28 14:43:46 +0800112/* GDM Ingress Control Register */
113#define MTK_GDMA_FWD_CFG(x) ((x == MTK_GMAC3_ID) ? \
114 0x540 : 0x500 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800115#define MTK_GDMA_SPECIAL_TAG BIT(24)
116#define MTK_GDMA_ICS_EN BIT(22)
117#define MTK_GDMA_TCS_EN BIT(21)
118#define MTK_GDMA_UCS_EN BIT(20)
developer089e8852022-09-28 14:43:46 +0800119#define MTK_GDMA_STRP_CRC BIT(16)
developerfd40db22021-04-29 10:08:25 +0800120#define MTK_GDMA_TO_PDMA 0x0
121#define MTK_GDMA_DROP_ALL 0x7777
122
developer089e8852022-09-28 14:43:46 +0800123/* GDM Egress Control Register */
124#define MTK_GDMA_EG_CTRL(x) ((x == MTK_GMAC3_ID) ? \
125 0x544 : 0x504 + (x * 0x1000))
126#define MTK_GDMA_XGDM_SEL BIT(31)
127
developerfd40db22021-04-29 10:08:25 +0800128/* Unicast Filter MAC Address Register - Low */
developer089e8852022-09-28 14:43:46 +0800129#define MTK_GDMA_MAC_ADRL(x) ((x == MTK_GMAC3_ID) ? \
130 0x548 : 0x508 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800131
132/* Unicast Filter MAC Address Register - High */
developer089e8852022-09-28 14:43:46 +0800133#define MTK_GDMA_MAC_ADRH(x) ((x == MTK_GMAC3_ID) ? \
134 0x54C : 0x50C + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800135
136/* Internal SRAM offset */
developer089e8852022-09-28 14:43:46 +0800137#if defined(CONFIG_MEDIATEK_NETSYS_V3)
138#define MTK_ETH_SRAM_OFFSET 0x300000
139#else
developerfd40db22021-04-29 10:08:25 +0800140#define MTK_ETH_SRAM_OFFSET 0x40000
developer089e8852022-09-28 14:43:46 +0800141#endif
developerfd40db22021-04-29 10:08:25 +0800142
143/* FE global misc reg*/
144#define MTK_FE_GLO_MISC 0x124
145
developerfef9efd2021-06-16 18:28:09 +0800146/* PSE Free Queue Flow Control */
147#define PSE_FQFC_CFG1 0x100
148#define PSE_FQFC_CFG2 0x104
developer459b78e2022-07-01 17:25:10 +0800149#define PSE_NO_DROP_CFG 0x108
150#define PSE_PPE0_DROP 0x110
developerfef9efd2021-06-16 18:28:09 +0800151
developer15f760a2022-10-12 15:57:21 +0800152/* PSE Last FreeQ Page Request Control */
153#define PSE_DUMY_REQ 0x10C
154#define PSE_DUMMY_WORK_GDM(x) BIT(16 + (x))
155#define DUMMY_PAGE_THR 0x151
156
developerfd40db22021-04-29 10:08:25 +0800157/* PSE Input Queue Reservation Register*/
158#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
159
160/* PSE Output Queue Threshold Register*/
161#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
162
developerfef9efd2021-06-16 18:28:09 +0800163/* GDM and CDM Threshold */
164#define MTK_GDM2_THRES 0x1530
165#define MTK_CDMW0_THRES 0x164c
166#define MTK_CDMW1_THRES 0x1650
167#define MTK_CDME0_THRES 0x1654
168#define MTK_CDME1_THRES 0x1658
169#define MTK_CDMM_THRES 0x165c
170
developerfd40db22021-04-29 10:08:25 +0800171#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800172
developer089e8852022-09-28 14:43:46 +0800173#if defined(CONFIG_MEDIATEK_NETSYS_V3)
174#define PDMA_BASE 0x6800
175#define QDMA_BASE 0x4400
176#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
developer2a050ba2022-12-01 16:11:06 +0800177#define PPE_BASE(x) ((x == 2) ? 0x2E00 : 0x2200 + ((x) * 0x400))
developer089e8852022-09-28 14:43:46 +0800178#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8ecd51b2023-03-13 11:28:28 +0800179#ifdef CONFIG_MEDIATEK_NETSYS_RX_V2
developerfd40db22021-04-29 10:08:25 +0800180#define PDMA_BASE 0x6000
developer8ecd51b2023-03-13 11:28:28 +0800181#else
182#define PDMA_BASE 0x4000
183#endif
developerfd40db22021-04-29 10:08:25 +0800184#define QDMA_BASE 0x4400
developer8051e042022-04-08 13:26:36 +0800185#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
186#define PPE_BASE(x) (0x2200 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800187#else
188#define PDMA_BASE 0x0800
189#define QDMA_BASE 0x1800
developer8051e042022-04-08 13:26:36 +0800190#define WDMA_BASE(x) (0x2800 + ((x) * 0x400))
191#define PPE_BASE(x) (0xE00 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800192#endif
193/* PDMA RX Base Pointer Register */
194#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
195#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
196
197/* PDMA RX Maximum Count Register */
198#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
199#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
200
201/* PDMA RX CPU Pointer Register */
202#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
203#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
204
developer77f3fd42021-10-05 15:16:05 +0800205/* PDMA RX DMA Pointer Register */
206#define MTK_PRX_DRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x0c)
207#define MTK_PRX_DRX_IDX_CFG(x) (MTK_PRX_DRX_IDX0 + (x * 0x10))
208
developerfd40db22021-04-29 10:08:25 +0800209/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800210#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
developer8ecd51b2023-03-13 11:28:28 +0800211#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800212#define MTK_MAX_RX_RING_NUM (8)
213#define MTK_HW_LRO_RING_NUM (4)
214#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
215#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
216#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
217#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
218#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
219#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
220#define MTK_L3_CKS_UPD_EN BIT(19)
221#define MTK_LRO_CRSN_BNW BIT(22)
222#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
223#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
224#else
225#define MTK_MAX_RX_RING_NUM (4)
226#define MTK_HW_LRO_RING_NUM (3)
227#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
228#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
229#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
230#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
231#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
232#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
233#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800234#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800235#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
236#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
237#endif
238
239#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
240#define MTK_LRO_EN BIT(0)
developer18f46a82021-07-20 21:08:21 +0800241#define MTK_NON_LRO_MULTI_EN BIT(2)
242#define MTK_LRO_DLY_INT_EN BIT(5)
developerfd40db22021-04-29 10:08:25 +0800243#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800244#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
245#define MTK_CTRL_DW0_SDL_OFFSET (3)
246#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800247
248#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
249#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
250#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
251#define MTK_ADMA_MODE BIT(15)
252#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
253
developer18f46a82021-07-20 21:08:21 +0800254/* PDMA RSS Control Registers */
developer8ecd51b2023-03-13 11:28:28 +0800255#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800256#define MTK_PDMA_RSS_GLO_CFG (PDMA_BASE + 0x800)
257#define MTK_RX_NAPI_NUM (2)
258#define MTK_MAX_IRQ_NUM (4)
259#else
developer8ecd51b2023-03-13 11:28:28 +0800260#define MTK_PDMA_RSS_GLO_CFG 0x2800
developeredb02af2023-03-31 13:31:28 +0800261#define MTK_RX_NAPI_NUM (1)
262#define MTK_MAX_IRQ_NUM (3)
developer18f46a82021-07-20 21:08:21 +0800263#endif
264#define MTK_RSS_RING1 (1)
265#define MTK_RSS_EN BIT(0)
266#define MTK_RSS_CFG_REQ BIT(2)
267#define MTK_RSS_IPV6_STATIC_HASH (0x7 << 8)
268#define MTK_RSS_IPV4_STATIC_HASH (0x7 << 12)
269#define MTK_RSS_INDR_TABLE_DW0 (MTK_PDMA_RSS_GLO_CFG + 0x50)
270#define MTK_RSS_INDR_TABLE_DW1 (MTK_PDMA_RSS_GLO_CFG + 0x54)
271#define MTK_RSS_INDR_TABLE_DW2 (MTK_PDMA_RSS_GLO_CFG + 0x58)
272#define MTK_RSS_INDR_TABLE_DW3 (MTK_PDMA_RSS_GLO_CFG + 0x5C)
273#define MTK_RSS_INDR_TABLE_DW4 (MTK_PDMA_RSS_GLO_CFG + 0x60)
274#define MTK_RSS_INDR_TABLE_DW5 (MTK_PDMA_RSS_GLO_CFG + 0x64)
275#define MTK_RSS_INDR_TABLE_DW6 (MTK_PDMA_RSS_GLO_CFG + 0x68)
276#define MTK_RSS_INDR_TABLE_DW7 (MTK_PDMA_RSS_GLO_CFG + 0x6C)
277#define MTK_RSS_INDR_TABLE_SIZE4 0x44444444
278
developerfd40db22021-04-29 10:08:25 +0800279/* PDMA Global Configuration Register */
280#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800281#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800282#define MTK_MULTI_EN BIT(10)
283#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
284
developer77d03a72021-06-06 00:06:00 +0800285/* PDMA Global Configuration Register */
286#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
287#define MTK_PDMA_LRO_SDL (0x3000)
288#define MTK_RX_CFG_SDL_OFFSET (16)
289
developerfd40db22021-04-29 10:08:25 +0800290/* PDMA Reset Index Register */
291#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
292#define MTK_PST_DRX_IDX0 BIT(16)
293#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
294
295/* PDMA Delay Interrupt Register */
296#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
developer8ecd51b2023-03-13 11:28:28 +0800297#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer089e8852022-09-28 14:43:46 +0800298#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x2c0)
developer8ecd51b2023-03-13 11:28:28 +0800299#else
300#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x270)
301#endif
developerfd40db22021-04-29 10:08:25 +0800302#define MTK_PDMA_DELAY_RX_EN BIT(15)
303#define MTK_PDMA_DELAY_RX_PINT 4
304#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
305#define MTK_PDMA_DELAY_RX_PTIME 4
306#define MTK_PDMA_DELAY_RX_DELAY \
307 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
308 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
309
310/* PDMA Interrupt Status Register */
311#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
312
313/* PDMA Interrupt Mask Register */
314#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
315
developerfd40db22021-04-29 10:08:25 +0800316/* PDMA Interrupt grouping registers */
317#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
318#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
developer8ecd51b2023-03-13 11:28:28 +0800319#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800320#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x258)
321#else
322#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x22c)
323#endif
324#define MTK_LRO_RX1_DLY_INT 0xa70
325#define MTK_MAX_DELAY_INT 0x8f0f8f0f
developerfd40db22021-04-29 10:08:25 +0800326
327/* PDMA HW LRO IP Setting Registers */
developer8ecd51b2023-03-13 11:28:28 +0800328#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800329#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
330#else
developerfd40db22021-04-29 10:08:25 +0800331#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800332#endif
developerfd40db22021-04-29 10:08:25 +0800333#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
334#define MTK_RING_MYIP_VLD BIT(9)
335
developer77d03a72021-06-06 00:06:00 +0800336/* PDMA HW LRO ALT Debug Registers */
337#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
338#define MTK_LRO_ALT_INDEX_OFFSET (8)
339
340/* PDMA HW LRO ALT Data Registers */
341#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
342
developerfd40db22021-04-29 10:08:25 +0800343/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800344#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
345#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
346#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
347#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
348#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
developer18f46a82021-07-20 21:08:21 +0800349#define MTK_RING_PSE_MODE (1 << 6)
developerfd40db22021-04-29 10:08:25 +0800350#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
351#define MTK_RING_VLD BIT(8)
352#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
353#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
354#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
355
developer77d03a72021-06-06 00:06:00 +0800356/* LRO_RX_RING_CTRL_DW masks */
357#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
358#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
359#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
360#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
361#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
362
363/* LRO_RX_RING_CTRL_DW0 offsets */
364#define MTK_RX_IPV6_FORCE_OFFSET (0)
365#define MTK_RX_IPV4_FORCE_OFFSET (1)
366
367/* LRO_RX_RING_CTRL_DW1 offsets */
368#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
369
370/* LRO_RX_RING_CTRL_DW2 offsets */
371#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
372#define MTK_RX_MODE_OFFSET (6)
373#define MTK_RX_PORT_VALID_OFFSET (8)
374#define MTK_RX_MYIP_VALID_OFFSET (9)
375#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
376#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
377
378/* LRO_RX_RING_CTRL_DW3 offsets */
379#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
380
381/* LRO_RX_RING_STP_DTP_DW offsets */
382#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
383#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
384
developerfd40db22021-04-29 10:08:25 +0800385/* QDMA TX Queue Configuration Registers */
386#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
387#define QDMA_RES_THRES 4
388
389/* QDMA TX Queue Scheduler Registers */
390#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
391
392/* QDMA RX Base Pointer Register */
393#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
394#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
395
396/* QDMA RX Maximum Count Register */
397#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
398#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
399
400/* QDMA RX CPU Pointer Register */
401#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
402#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
403
404/* QDMA RX DMA Pointer Register */
405#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
406
developer329d8ee2022-08-02 08:49:42 +0800407/* QDMA Page Configuration Register */
408#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
409
developerfd40db22021-04-29 10:08:25 +0800410/* QDMA Global Configuration Register */
411#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
412#define MTK_RX_2B_OFFSET BIT(31)
developer58ab5842022-06-01 15:10:25 +0800413#define MTK_PKT_RX_WDONE BIT(27)
developerfd40db22021-04-29 10:08:25 +0800414#define MTK_RX_BT_32DWORDS (3 << 11)
415#define MTK_NDP_CO_PRO BIT(10)
416#define MTK_TX_WB_DDONE BIT(6)
417#define MTK_DMA_SIZE_16DWORDS (2 << 4)
418#define MTK_DMA_SIZE_32DWORDS (3 << 4)
419#define MTK_RX_DMA_BUSY BIT(3)
420#define MTK_TX_DMA_BUSY BIT(1)
421#define MTK_RX_DMA_EN BIT(2)
422#define MTK_TX_DMA_EN BIT(0)
423#define MTK_DMA_BUSY_TIMEOUT HZ
424
425/* QDMA V2 Global Configuration Register */
426#define MTK_CHK_DDONE_EN BIT(28)
427#define MTK_DMAD_WR_WDONE BIT(26)
428#define MTK_WCOMP_EN BIT(24)
developer2cdef092022-04-15 17:27:55 +0800429#define MTK_RESV_BUF (0x80 << 16)
developerfd40db22021-04-29 10:08:25 +0800430#define MTK_MUTLI_CNT (0x4 << 12)
developer19d84562022-04-21 17:01:06 +0800431#define MTK_RESV_BUF_MASK (0xff << 16)
developerfd40db22021-04-29 10:08:25 +0800432
433/* QDMA Reset Index Register */
434#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
435
436/* QDMA Delay Interrupt Register */
437#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
438
439/* QDMA Flow Control Register */
440#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
441#define FC_THRES_DROP_MODE BIT(20)
442#define FC_THRES_DROP_EN (7 << 16)
443#define FC_THRES_MIN 0x4444
444
445/* QDMA Interrupt Status Register */
446#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developer8ecd51b2023-03-13 11:28:28 +0800447#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer089e8852022-09-28 14:43:46 +0800448#define MTK_RX_DONE_INT(ring_no) \
449 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? (BIT(24 + (ring_no))) : \
450 ((ring_no) ? BIT(16 + (ring_no)) : BIT(14)))
developerfd40db22021-04-29 10:08:25 +0800451#else
developer18f46a82021-07-20 21:08:21 +0800452#define MTK_RX_DONE_INT(ring_no) \
453 ((ring_no)? BIT(24 + (ring_no)) : BIT(30))
developerfd40db22021-04-29 10:08:25 +0800454#endif
455#define MTK_RX_DONE_INT3 BIT(19)
456#define MTK_RX_DONE_INT2 BIT(18)
457#define MTK_RX_DONE_INT1 BIT(17)
458#define MTK_RX_DONE_INT0 BIT(16)
459#define MTK_TX_DONE_INT3 BIT(3)
460#define MTK_TX_DONE_INT2 BIT(2)
461#define MTK_TX_DONE_INT1 BIT(1)
462#define MTK_TX_DONE_INT0 BIT(0)
developerfd40db22021-04-29 10:08:25 +0800463#define MTK_TX_DONE_DLY BIT(28)
464#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
465
466/* QDMA Interrupt grouping registers */
467#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
468#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
469#define MTK_RLS_DONE_INT BIT(0)
470
471/* QDMA Interrupt Status Register */
472#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
473
developer8051e042022-04-08 13:26:36 +0800474/* QDMA DMA FSM */
475#define MTK_QDMA_FSM (QDMA_BASE + 0x234)
476
developerfd40db22021-04-29 10:08:25 +0800477/* QDMA Interrupt Mask Register */
478#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
479
480/* QDMA TX Forward CPU Pointer Register */
481#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
482
483/* QDMA TX Forward DMA Pointer Register */
484#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
485
developer8051e042022-04-08 13:26:36 +0800486/* QDMA TX Forward DMA Counter */
487#define MTK_QDMA_FWD_CNT (QDMA_BASE + 0x308)
488
developerfd40db22021-04-29 10:08:25 +0800489/* QDMA TX Release CPU Pointer Register */
490#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
491
492/* QDMA TX Release DMA Pointer Register */
493#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
494
495/* QDMA FQ Head Pointer Register */
496#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
497
498/* QDMA FQ Head Pointer Register */
499#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
500
501/* QDMA FQ Free Page Counter Register */
502#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
503
504/* QDMA FQ Free Page Buffer Length Register */
505#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
506
developer8051e042022-04-08 13:26:36 +0800507/* WDMA Registers */
developer37482a42022-12-26 13:31:13 +0800508#define MTK_WDMA_CTX_PTR(x) (WDMA_BASE(x) + 0x8)
developer8051e042022-04-08 13:26:36 +0800509#define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
510#define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
511#define MTK_WDMA_TX_DBG_MON0(x) (WDMA_BASE(x) + 0x230)
developer37482a42022-12-26 13:31:13 +0800512#define MTK_WDMA_RX_DBG_MON1(x) (WDMA_BASE(x) + 0x3c4)
513#define MTK_WDMA_CRX_PTR(x) (WDMA_BASE(x) + 0x108)
514#define MTK_WDMA_DRX_PTR(x) (WDMA_BASE(x) + 0x10C)
developer8051e042022-04-08 13:26:36 +0800515#define MTK_CDM_TXFIFO_RDY BIT(7)
516
developer37482a42022-12-26 13:31:13 +0800517/*TDMA Register*/
518#define MTK_TDMA_GLO_CFG (0x6204)
519
developerfd40db22021-04-29 10:08:25 +0800520/* GMA1 Received Good Byte Count Register */
developer089e8852022-09-28 14:43:46 +0800521#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +0800522#define MTK_GDM1_TX_GBCNT 0x1C00
523#else
524#define MTK_GDM1_TX_GBCNT 0x2400
525#endif
developer089e8852022-09-28 14:43:46 +0800526
527#if defined(CONFIG_MEDIATEK_NETSYS_V3)
528#define MTK_STAT_OFFSET 0x80
529#else
developerfd40db22021-04-29 10:08:25 +0800530#define MTK_STAT_OFFSET 0x40
developer089e8852022-09-28 14:43:46 +0800531#endif
developerfd40db22021-04-29 10:08:25 +0800532
533/* QDMA TX NUM */
534#define MTK_QDMA_TX_NUM 16
developer797e46c2022-07-29 12:05:32 +0800535#define MTK_QDMA_PAGE_NUM 8
developerfd40db22021-04-29 10:08:25 +0800536#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
537#define QID_LOW_BITS(x) ((x) & 0xf)
538#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
539#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
540
developerdc0d45f2021-12-27 13:01:22 +0800541#define MTK_QDMA_GMAC2_QID 8
542
developerfd40db22021-04-29 10:08:25 +0800543/* QDMA V2 descriptor txd6 */
544#define TX_DMA_INS_VLAN_V2 BIT(16)
545
546/* QDMA V2 descriptor txd5 */
547#define TX_DMA_CHKSUM_V2 (0x7 << 28)
548#define TX_DMA_TSO_V2 BIT(31)
developer089e8852022-09-28 14:43:46 +0800549#define TX_DMA_SPTAG_V3 BIT(27)
developerfd40db22021-04-29 10:08:25 +0800550
551/* QDMA V2 descriptor txd4 */
552#define TX_DMA_FPORT_SHIFT_V2 8
553#define TX_DMA_FPORT_MASK_V2 0xf
554#define TX_DMA_SWC_V2 BIT(30)
555
developerfd40db22021-04-29 10:08:25 +0800556#define MTK_TX_DMA_BUF_LEN 0x3fff
developere9356982022-07-04 09:03:20 +0800557#define MTK_TX_DMA_BUF_LEN_V2 0xffff
developerfd40db22021-04-29 10:08:25 +0800558#define MTK_TX_DMA_BUF_SHIFT 16
developere9356982022-07-04 09:03:20 +0800559#define MTK_TX_DMA_BUF_SHIFT_V2 8
developerfd40db22021-04-29 10:08:25 +0800560
developer8ecd51b2023-03-13 11:28:28 +0800561#define MTK_RX_DMA_BUF_LEN 0x3fff
562#define MTK_RX_DMA_BUF_SHIFT 16
563
developerfd40db22021-04-29 10:08:25 +0800564#define RX_DMA_SPORT_SHIFT 19
developere9356982022-07-04 09:03:20 +0800565#define RX_DMA_SPORT_SHIFT_V2 26
developerfd40db22021-04-29 10:08:25 +0800566#define RX_DMA_SPORT_MASK 0x7
developere9356982022-07-04 09:03:20 +0800567#define RX_DMA_SPORT_MASK_V2 0xf
developerfd40db22021-04-29 10:08:25 +0800568
569/* QDMA descriptor txd4 */
570#define TX_DMA_CHKSUM (0x7 << 29)
571#define TX_DMA_TSO BIT(28)
572#define TX_DMA_FPORT_SHIFT 25
573#define TX_DMA_FPORT_MASK 0x7
574#define TX_DMA_INS_VLAN BIT(16)
575
576/* QDMA descriptor txd3 */
577#define TX_DMA_OWNER_CPU BIT(31)
578#define TX_DMA_LS0 BIT(30)
developere9356982022-07-04 09:03:20 +0800579#define TX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
580#define TX_DMA_PLEN1(_x) ((_x) & eth->soc->txrx.dma_max_len)
developerfd40db22021-04-29 10:08:25 +0800581#define TX_DMA_SWC BIT(14)
developer089e8852022-09-28 14:43:46 +0800582#define TX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800583
584/* PDMA on MT7628 */
585#define TX_DMA_DONE BIT(31)
586#define TX_DMA_LS1 BIT(14)
587#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
588
589/* QDMA descriptor rxd2 */
590#define RX_DMA_DONE BIT(31)
591#define RX_DMA_LSO BIT(30)
developer8ecd51b2023-03-13 11:28:28 +0800592#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developere9356982022-07-04 09:03:20 +0800593#define RX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
594#define RX_DMA_GET_PLEN0(_x) (((_x) >> eth->soc->txrx.dma_len_offset) & eth->soc->txrx.dma_max_len)
developer8ecd51b2023-03-13 11:28:28 +0800595#else
596#define RX_DMA_PLEN0(_x) \
597 (((_x) & MTK_RX_DMA_BUF_LEN) << MTK_RX_DMA_BUF_SHIFT)
598#define RX_DMA_GET_PLEN0(_x) \
599 (((_x) >> MTK_RX_DMA_BUF_SHIFT) & MTK_RX_DMA_BUF_LEN)
600#endif
601
developer77d03a72021-06-06 00:06:00 +0800602#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
603#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800604#define RX_DMA_VTAG BIT(15)
developer089e8852022-09-28 14:43:46 +0800605#define RX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800606
607/* QDMA descriptor rxd3 */
608#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
609#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
610#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
611
612/* QDMA descriptor rxd4 */
613#define RX_DMA_L4_VALID BIT(24)
614#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
615#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
616
617#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
developere9356982022-07-04 09:03:20 +0800618#define RX_DMA_GET_SPORT_V2(_x) (((_x) >> RX_DMA_SPORT_SHIFT_V2) & RX_DMA_SPORT_MASK_V2)
developerfd40db22021-04-29 10:08:25 +0800619
620/* PDMA V2 descriptor rxd3 */
621#define RX_DMA_VTAG_V2 BIT(0)
622#define RX_DMA_L4_VALID_V2 BIT(2)
623
624/* PDMA V2 descriptor rxd4 */
625#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
developer255bba22021-07-27 15:16:33 +0800626#define RX_DMA_TCI_V2(_x) RX_DMA_TCI(_x)
627#define RX_DMA_VPID_V2(_x) RX_DMA_VPID(_x)
developerfd40db22021-04-29 10:08:25 +0800628
developer77d03a72021-06-06 00:06:00 +0800629/* PDMA V2 descriptor rxd6 */
630#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
631#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
developer006325c2022-10-06 16:39:50 +0800632#define RX_DMA_GET_TOPS_CRSN(_x) (((_x) >> 24) & 0xff)
developer77d03a72021-06-06 00:06:00 +0800633
developerc8acd8d2022-11-10 09:07:10 +0800634/* PHY Polling and SMI Master Control registers */
635#define MTK_PPSC 0x10000
636#define PPSC_MDC_CFG GENMASK(29, 24)
637#define PPSC_MDC_TURBO BIT(20)
developerc4d8da72023-03-16 14:37:28 +0800638#define MDC_MAX_FREQ 25000000
639#define MDC_MAX_DIVIDER 63
developerc8acd8d2022-11-10 09:07:10 +0800640
developerfd40db22021-04-29 10:08:25 +0800641/* PHY Indirect Access Control registers */
642#define MTK_PHY_IAC 0x10004
643#define PHY_IAC_ACCESS BIT(31)
644#define PHY_IAC_READ BIT(19)
developer599cda42022-05-24 15:13:31 +0800645#define PHY_IAC_READ_C45 (3 << 18)
646#define PHY_IAC_ADDR_C45 (0 << 18)
developerfd40db22021-04-29 10:08:25 +0800647#define PHY_IAC_WRITE BIT(18)
648#define PHY_IAC_START BIT(16)
developer599cda42022-05-24 15:13:31 +0800649#define PHY_IAC_START_C45 (0 << 16)
developerfd40db22021-04-29 10:08:25 +0800650#define PHY_IAC_ADDR_SHIFT 20
651#define PHY_IAC_REG_SHIFT 25
652#define PHY_IAC_TIMEOUT HZ
653
developerc8acd8d2022-11-10 09:07:10 +0800654#if defined(CONFIG_MEDIATEK_NETSYS_V3)
655#define MTK_MAC_MISC 0x10010
656#else
developerfd40db22021-04-29 10:08:25 +0800657#define MTK_MAC_MISC 0x1000c
developerc8acd8d2022-11-10 09:07:10 +0800658#endif
659#define MISC_MDC_TURBO BIT(4)
developerfd40db22021-04-29 10:08:25 +0800660#define MTK_MUX_TO_ESW BIT(0)
661
developer089e8852022-09-28 14:43:46 +0800662/* XMAC status registers */
663#define MTK_XGMAC_STS(x) ((x == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
developer2b9bc722023-03-09 11:48:44 +0800664#define MTK_XGMAC_FORCE_LINK(x) ((x == MTK_GMAC2_ID) ? BIT(31) : BIT(15))
developer089e8852022-09-28 14:43:46 +0800665#define MTK_USXGMII_PCS_LINK BIT(8)
666#define MTK_XGMAC_RX_FC BIT(5)
667#define MTK_XGMAC_TX_FC BIT(4)
668#define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
669#define MTK_XGMAC_LINK_STS BIT(0)
670
671/* GSW bridge registers */
672#define MTK_GSW_CFG (0x10080)
673#define GSWTX_IPG_MASK GENMASK(19, 16)
674#define GSWTX_IPG_SHIFT 16
675#define GSWRX_IPG_MASK GENMASK(3, 0)
676#define GSWRX_IPG_SHIFT 0
677#define GSW_IPG_11 11
678
developerfd40db22021-04-29 10:08:25 +0800679/* Mac control registers */
680#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
681#define MAC_MCR_MAX_RX_1536 BIT(24)
developerd8a29752022-08-19 13:32:03 +0800682#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16) | BIT(12))
developerfd40db22021-04-29 10:08:25 +0800683#define MAC_MCR_FORCE_MODE BIT(15)
684#define MAC_MCR_TX_EN BIT(14)
685#define MAC_MCR_RX_EN BIT(13)
686#define MAC_MCR_BACKOFF_EN BIT(9)
687#define MAC_MCR_BACKPR_EN BIT(8)
developer9b725932022-11-24 16:25:56 +0800688#define MAC_MCR_FORCE_EEE1000 BIT(7)
689#define MAC_MCR_FORCE_EEE100 BIT(6)
developerfd40db22021-04-29 10:08:25 +0800690#define MAC_MCR_FORCE_RX_FC BIT(5)
691#define MAC_MCR_FORCE_TX_FC BIT(4)
692#define MAC_MCR_SPEED_1000 BIT(3)
693#define MAC_MCR_SPEED_100 BIT(2)
694#define MAC_MCR_FORCE_DPX BIT(1)
695#define MAC_MCR_FORCE_LINK BIT(0)
696#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
697
developer089e8852022-09-28 14:43:46 +0800698/* XFI Mac control registers */
699#define MTK_XMAC_MCR(x) (0x12000 + ((x - 1) * 0x1000))
700#define XMAC_MCR_TRX_DISABLE 0xf
701#define XMAC_MCR_FORCE_TX_FC BIT(5)
702#define XMAC_MCR_FORCE_RX_FC BIT(4)
703
developer9b725932022-11-24 16:25:56 +0800704/* Mac EEE control registers */
705#define MTK_MAC_EEE(x) (0x10104 + (x * 0x100))
706#define MAC_EEE_WAKEUP_TIME_1000 GENMASK(31, 24)
707#define MAC_EEE_WAKEUP_TIME_100 GENMASK(23, 16)
708#define MAC_EEE_LPI_TXIDLE_THD GENMASK(15, 8)
709#define MAC_EEE_RESV0 GENMASK(7, 4)
710#define MAC_EEE_CKG_TXILDE BIT(3)
711#define MAC_EEE_CKG_RXLPI BIT(2)
712#define MAC_EEE_TX_DOWN_REQ BIT(1)
713#define MAC_EEE_LPI_MODE BIT(0)
714
developerfd40db22021-04-29 10:08:25 +0800715/* Mac status registers */
716#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
717#define MAC_MSR_EEE1G BIT(7)
718#define MAC_MSR_EEE100M BIT(6)
719#define MAC_MSR_RX_FC BIT(5)
720#define MAC_MSR_TX_FC BIT(4)
721#define MAC_MSR_SPEED_1000 BIT(3)
722#define MAC_MSR_SPEED_100 BIT(2)
723#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
724#define MAC_MSR_DPX BIT(1)
725#define MAC_MSR_LINK BIT(0)
726
727/* TRGMII RXC control register */
728#define TRGMII_RCK_CTRL 0x10300
729#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
730#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
731#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
732#define RXC_RST BIT(31)
733#define RXC_DQSISEL BIT(30)
734#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
735#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
736
737#define NUM_TRGMII_CTRL 5
738
739/* TRGMII RXC control register */
740#define TRGMII_TCK_CTRL 0x10340
741#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
742#define TXC_INV BIT(30)
743#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
744#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
745
746/* TRGMII TX Drive Strength */
747#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
748#define TD_DM_DRVP(x) ((x) & 0xf)
749#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
750
751/* TRGMII Interface mode register */
752#define INTF_MODE 0x10390
753#define TRGMII_INTF_DIS BIT(0)
754#define TRGMII_MODE BIT(1)
755#define TRGMII_CENTRAL_ALIGNED BIT(2)
756#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
757#define INTF_MODE_RGMII_10_100 0
758
759/* GPIO port control registers for GMAC 2*/
760#define GPIO_OD33_CTRL8 0x4c0
761#define GPIO_BIAS_CTRL 0xed0
762#define GPIO_DRV_SEL10 0xf00
763
developer0fef5222023-04-26 14:48:31 +0800764/* SoC hardware version register */
765#define HWVER_BIT_NETSYS_1_2 BIT(0)
766#define HWVER_BIT_NETSYS_3 BIT(8)
767
developerfd40db22021-04-29 10:08:25 +0800768/* ethernet subsystem chip id register */
769#define ETHSYS_CHIPID0_3 0x0
770#define ETHSYS_CHIPID4_7 0x4
771#define MT7623_ETH 7623
772#define MT7622_ETH 7622
773#define MT7621_ETH 7621
774
775/* ethernet system control register */
776#define ETHSYS_SYSCFG 0x10
777#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
778
779/* ethernet subsystem config register */
780#define ETHSYS_SYSCFG0 0x14
781#define SYSCFG0_GE_MASK 0x3
782#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
developer089e8852022-09-28 14:43:46 +0800783#define SYSCFG0_SGMII_MASK GENMASK(9, 7)
developerfd40db22021-04-29 10:08:25 +0800784#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
785#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
786#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
787#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
developer089e8852022-09-28 14:43:46 +0800788#define SYSCFG0_SGMII_GMAC3_V2 BIT(7)
developerfd40db22021-04-29 10:08:25 +0800789
790
791/* ethernet subsystem clock register */
792#define ETHSYS_CLKCFG0 0x2c
793#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
794#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
795#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
796#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
797
798/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800799#define ETHSYS_RSTCTRL 0x34
800#define RSTCTRL_FE BIT(6)
developer545abf02021-07-15 17:47:01 +0800801#define RSTCTRL_ETH BIT(23)
developer8051e042022-04-08 13:26:36 +0800802#if defined(CONFIG_MEDIATEK_NETSYS_V2)
803#define RSTCTRL_PPE0 BIT(30)
804#define RSTCTRL_PPE1 BIT(31)
developer37482a42022-12-26 13:31:13 +0800805#elif defined(CONFIG_MEDIATEK_NETSYS_V3)
806#define RSTCTRL_PPE0 BIT(29)
807#define RSTCTRL_PPE1 BIT(30)
808#define RSTCTRL_PPE2 BIT(31)
809#define RSTCTRL_WDMA0 BIT(24)
810#define RSTCTRL_WDMA1 BIT(25)
811#define RSTCTRL_WDMA2 BIT(26)
developera5eb8d62022-04-22 15:42:20 +0800812#else
developer8051e042022-04-08 13:26:36 +0800813#define RSTCTRL_PPE0 BIT(31)
developer37482a42022-12-26 13:31:13 +0800814#define RSTCTRL_PPE1 0
developer8051e042022-04-08 13:26:36 +0800815#endif
developer545abf02021-07-15 17:47:01 +0800816
817/* ethernet reset check idle register */
818#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
819
developer3f28d382023-03-07 16:06:30 +0800820/* ethernet dma channel agent map */
821#define ETHSYS_DMA_AG_MAP 0x408
822#define ETHSYS_DMA_AG_MAP_PDMA BIT(0)
823#define ETHSYS_DMA_AG_MAP_QDMA BIT(1)
824#define ETHSYS_DMA_AG_MAP_PPE BIT(2)
developerfd40db22021-04-29 10:08:25 +0800825
826/* SGMII subsystem config registers */
developerfd40db22021-04-29 10:08:25 +0800827#define SGMSYS_PCS_CONTROL_1 0x0
developer38afb1a2023-04-17 09:57:27 +0800828#define SGMII_BMSR GENMASK(31, 16)
developerfd40db22021-04-29 10:08:25 +0800829#define SGMII_AN_RESTART BIT(9)
830#define SGMII_ISOLATE BIT(10)
831#define SGMII_AN_ENABLE BIT(12)
832#define SGMII_LINK_STATYS BIT(18)
833#define SGMII_AN_ABILITY BIT(19)
834#define SGMII_AN_COMPLETE BIT(21)
835#define SGMII_PCS_FAULT BIT(23)
836#define SGMII_AN_EXPANSION_CLR BIT(30)
837
developer089e8852022-09-28 14:43:46 +0800838/* Register to set SGMII speed */
developer38afb1a2023-04-17 09:57:27 +0800839#define SGMSYS_PCS_ADVERTISE 0x08
840#define SGMII_ADVERTISE GENMASK(15, 0)
841#define SGMII_LPA GENMASK(31, 16)
842#define SGMII_LPA_SPEED_MASK GENMASK(11, 10)
843#define SGMII_LPA_SPEED_10 0
844#define SGMII_LPA_SPEED_100 1
845#define SGMII_LPA_SPEED_1000 2
846#define SGMII_LPA_DUPLEX BIT(12)
847#define SGMII_LPA_LINK BIT(15)
developer089e8852022-09-28 14:43:46 +0800848
developerfd40db22021-04-29 10:08:25 +0800849/* Register to programmable link timer, the unit in 2 * 8ns */
850#define SGMSYS_PCS_LINK_TIMER 0x18
851#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
852
853/* Register to control remote fault */
854#define SGMSYS_SGMII_MODE 0x20
developer38afb1a2023-04-17 09:57:27 +0800855#define SGMII_IF_MODE_SGMII BIT(0)
developerfd40db22021-04-29 10:08:25 +0800856#define SGMII_SPEED_DUPLEX_AN BIT(1)
developer089e8852022-09-28 14:43:46 +0800857#define SGMII_SPEED_MASK GENMASK(3, 2)
developerfd40db22021-04-29 10:08:25 +0800858#define SGMII_SPEED_10 0x0
859#define SGMII_SPEED_100 BIT(2)
860#define SGMII_SPEED_1000 BIT(3)
developer4e8a3fd2023-04-10 18:05:44 +0800861#define SGMII_DUPLEX_HALF BIT(4)
developerfd40db22021-04-29 10:08:25 +0800862#define SGMII_IF_MODE_BIT5 BIT(5)
863#define SGMII_REMOTE_FAULT_DIS BIT(8)
864#define SGMII_CODE_SYNC_SET_VAL BIT(9)
865#define SGMII_CODE_SYNC_SET_EN BIT(10)
866#define SGMII_SEND_AN_ERROR_EN BIT(11)
867#define SGMII_IF_MODE_MASK GENMASK(5, 1)
868
developer2b76a9d2022-09-20 14:59:45 +0800869/* Register to reset SGMII design */
870#define SGMII_RESERVED_0 0x34
871#define SGMII_SW_RESET BIT(0)
872
developerfd40db22021-04-29 10:08:25 +0800873/* Register to set SGMII speed, ANA RG_ Control Signals III*/
874#define SGMSYS_ANA_RG_CS3 0x2028
875#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
876#define RG_PHY_SPEED_1_25G 0x0
877#define RG_PHY_SPEED_3_125G BIT(2)
878
879/* Register to power up QPHY */
880#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
881#define SGMII_PHYA_PWD BIT(4)
882
developerf8ac94a2021-07-29 16:40:01 +0800883/* Register to QPHY wrapper control */
884#define SGMSYS_QPHY_WRAP_CTRL 0xec
885#define SGMII_PN_SWAP_MASK GENMASK(1, 0)
886#define SGMII_PN_SWAP_TX_RX (BIT(0) | BIT(1))
887
developer089e8852022-09-28 14:43:46 +0800888/* USXGMII subsystem config registers */
889/* Register to control speed */
890#define RG_PHY_TOP_SPEED_CTRL1 0x80C
891#define RG_USXGMII_RATE_UPDATE_MODE BIT(31)
892#define RG_MAC_CK_GATED BIT(29)
893#define RG_IF_FORCE_EN BIT(28)
894#define RG_RATE_ADAPT_MODE GENMASK(10, 8)
895#define RG_RATE_ADAPT_MODE_X1 0
896#define RG_RATE_ADAPT_MODE_X2 1
897#define RG_RATE_ADAPT_MODE_X4 2
898#define RG_RATE_ADAPT_MODE_X10 3
899#define RG_RATE_ADAPT_MODE_X100 4
900#define RG_RATE_ADAPT_MODE_X5 5
901#define RG_RATE_ADAPT_MODE_X50 6
902#define RG_XFI_RX_MODE GENMASK(6, 4)
903#define RG_XFI_RX_MODE_10G 0
904#define RG_XFI_RX_MODE_5G 1
905#define RG_XFI_TX_MODE GENMASK(2, 0)
906#define RG_XFI_TX_MODE_10G 0
907#define RG_XFI_TX_MODE_5G 1
908
909/* Register to control PCS AN */
910#define RG_PCS_AN_CTRL0 0x810
developer4e8a3fd2023-04-10 18:05:44 +0800911#define USXGMII_AN_RESTART BIT(31)
912#define USXGMII_AN_ENABLE BIT(0)
913
914/* Register to control PCS AN */
915#define RG_PCS_AN_STS0 0x81C
916#define USXGMII_LPA_SPEED_MASK GENMASK(11, 9)
917#define USXGMII_LPA_SPEED_10 0
918#define USXGMII_LPA_SPEED_100 1
919#define USXGMII_LPA_SPEED_1000 2
920#define USXGMII_LPA_SPEED_10000 3
921#define USXGMII_LPA_SPEED_2500 4
922#define USXGMII_LPA_SPEED_5000 5
923#define USXGMII_LPA_DUPLEX BIT(12)
924#define USXGMII_LPA_LINK BIT(15)
925#define USXGMII_LPA_LATCH BIT(31)
developer089e8852022-09-28 14:43:46 +0800926
927/* Register to control USXGMII XFI PLL digital */
928#define XFI_PLL_DIG_GLB8 0x08
929#define RG_XFI_PLL_EN BIT(31)
930
931/* Register to control USXGMII XFI PLL analog */
932#define XFI_PLL_ANA_GLB8 0x108
933#define RG_XFI_PLL_ANA_SWWA 0x02283248
934
developerfd40db22021-04-29 10:08:25 +0800935/* Infrasys subsystem config registers */
936#define INFRA_MISC2 0x70c
937#define CO_QPHY_SEL BIT(0)
938#define GEPHY_MAC_SEL BIT(1)
939
developer024387a2022-12-07 22:18:27 +0800940/* Toprgu subsystem config registers */
941#define TOPRGU_SWSYSRST 0x18
942#define SWSYSRST_UNLOCK_KEY GENMASK(31, 24)
943#define SWSYSRST_XFI_PLL_GRST BIT(16)
944#define SWSYSRST_XFI_PEXPT1_GRST BIT(15)
945#define SWSYSRST_XFI_PEXPT0_GRST BIT(14)
developer6aa00162023-03-20 11:56:51 +0800946#define SWSYSRST_XFI1_GRST BIT(13)
947#define SWSYSRST_XFI0_GRST BIT(12)
developer024387a2022-12-07 22:18:27 +0800948#define SWSYSRST_SGMII1_GRST BIT(2)
949#define SWSYSRST_SGMII0_GRST BIT(1)
950#define TOPRGU_SWSYSRST_EN 0xFC
951
developer255bba22021-07-27 15:16:33 +0800952/* Top misc registers */
developer089e8852022-09-28 14:43:46 +0800953#define TOP_MISC_NETSYS_PCS_MUX 0x84
954#define NETSYS_PCS_MUX_MASK GENMASK(1, 0)
955#define MUX_G2_USXGMII_SEL BIT(1)
956#define MUX_HSGMII1_G1_SEL BIT(0)
developer255bba22021-07-27 15:16:33 +0800957#define USB_PHY_SWITCH_REG 0x218
958#define QPHY_SEL_MASK GENMASK(1, 0)
developerf1816a92021-11-15 12:18:02 +0800959#define SGMII_QPHY_SEL 0x2
developer255bba22021-07-27 15:16:33 +0800960
developerfd40db22021-04-29 10:08:25 +0800961/*MDIO control*/
962#define MII_MMD_ACC_CTL_REG 0x0d
963#define MII_MMD_ADDR_DATA_REG 0x0e
964#define MMD_OP_MODE_DATA BIT(14)
965
966/* MT7628/88 specific stuff */
967#define MT7628_PDMA_OFFSET 0x0800
968#define MT7628_SDM_OFFSET 0x0c00
969
970#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
971#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
972#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
973#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
974#define MT7628_PST_DTX_IDX0 BIT(0)
975
976#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
977#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
978
979struct mtk_rx_dma {
980 unsigned int rxd1;
981 unsigned int rxd2;
982 unsigned int rxd3;
983 unsigned int rxd4;
developere9356982022-07-04 09:03:20 +0800984} __packed __aligned(4);
985
986struct mtk_rx_dma_v2 {
987 unsigned int rxd1;
988 unsigned int rxd2;
989 unsigned int rxd3;
990 unsigned int rxd4;
developerfd40db22021-04-29 10:08:25 +0800991 unsigned int rxd5;
992 unsigned int rxd6;
993 unsigned int rxd7;
994 unsigned int rxd8;
developerfd40db22021-04-29 10:08:25 +0800995} __packed __aligned(4);
996
997struct mtk_tx_dma {
998 unsigned int txd1;
999 unsigned int txd2;
1000 unsigned int txd3;
1001 unsigned int txd4;
developere9356982022-07-04 09:03:20 +08001002} __packed __aligned(4);
1003
1004struct mtk_tx_dma_v2 {
1005 unsigned int txd1;
1006 unsigned int txd2;
1007 unsigned int txd3;
1008 unsigned int txd4;
developerfd40db22021-04-29 10:08:25 +08001009 unsigned int txd5;
1010 unsigned int txd6;
1011 unsigned int txd7;
1012 unsigned int txd8;
developerfd40db22021-04-29 10:08:25 +08001013} __packed __aligned(4);
1014
1015struct mtk_eth;
1016struct mtk_mac;
1017
1018/* struct mtk_hw_stats - the structure that holds the traffic statistics.
1019 * @stats_lock: make sure that stats operations are atomic
1020 * @reg_offset: the status register offset of the SoC
1021 * @syncp: the refcount
1022 *
1023 * All of the supported SoCs have hardware counters for traffic statistics.
1024 * Whenever the status IRQ triggers we can read the latest stats from these
1025 * counters and store them in this struct.
1026 */
1027struct mtk_hw_stats {
1028 u64 tx_bytes;
1029 u64 tx_packets;
1030 u64 tx_skip;
1031 u64 tx_collisions;
1032 u64 rx_bytes;
1033 u64 rx_packets;
1034 u64 rx_overflow;
1035 u64 rx_fcs_errors;
1036 u64 rx_short_errors;
1037 u64 rx_long_errors;
1038 u64 rx_checksum_errors;
1039 u64 rx_flow_control_packets;
1040
1041 spinlock_t stats_lock;
1042 u32 reg_offset;
1043 struct u64_stats_sync syncp;
1044};
1045
1046enum mtk_tx_flags {
1047 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
1048 * track how memory was allocated so that it can be freed properly.
1049 */
1050 MTK_TX_FLAGS_SINGLE0 = 0x01,
1051 MTK_TX_FLAGS_PAGE0 = 0x02,
1052
1053 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
1054 * SKB out instead of looking up through hardware TX descriptor.
1055 */
1056 MTK_TX_FLAGS_FPORT0 = 0x04,
1057 MTK_TX_FLAGS_FPORT1 = 0x08,
developer089e8852022-09-28 14:43:46 +08001058 MTK_TX_FLAGS_FPORT2 = 0x10,
developerfd40db22021-04-29 10:08:25 +08001059};
1060
1061/* This enum allows us to identify how the clock is defined on the array of the
1062 * clock in the order
1063 */
1064enum mtk_clks_map {
1065 MTK_CLK_ETHIF,
1066 MTK_CLK_SGMIITOP,
1067 MTK_CLK_ESW,
1068 MTK_CLK_GP0,
1069 MTK_CLK_GP1,
1070 MTK_CLK_GP2,
developer1bbcf512022-11-18 16:09:33 +08001071 MTK_CLK_GP3,
1072 MTK_CLK_XGP1,
1073 MTK_CLK_XGP2,
1074 MTK_CLK_XGP3,
1075 MTK_CLK_CRYPTO,
developerfd40db22021-04-29 10:08:25 +08001076 MTK_CLK_FE,
1077 MTK_CLK_TRGPLL,
1078 MTK_CLK_SGMII_TX_250M,
1079 MTK_CLK_SGMII_RX_250M,
1080 MTK_CLK_SGMII_CDR_REF,
1081 MTK_CLK_SGMII_CDR_FB,
1082 MTK_CLK_SGMII2_TX_250M,
1083 MTK_CLK_SGMII2_RX_250M,
1084 MTK_CLK_SGMII2_CDR_REF,
1085 MTK_CLK_SGMII2_CDR_FB,
1086 MTK_CLK_SGMII_CK,
1087 MTK_CLK_ETH2PLL,
1088 MTK_CLK_WOCPU0,
1089 MTK_CLK_WOCPU1,
developer5cfc67a2022-12-29 19:06:51 +08001090 MTK_CLK_ETHWARP_WOCPU2,
1091 MTK_CLK_ETHWARP_WOCPU1,
1092 MTK_CLK_ETHWARP_WOCPU0,
1093 MTK_CLK_TOP_USXGMII_SBUS_0_SEL,
1094 MTK_CLK_TOP_USXGMII_SBUS_1_SEL,
1095 MTK_CLK_TOP_SGM_0_SEL,
1096 MTK_CLK_TOP_SGM_1_SEL,
1097 MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL,
1098 MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL,
1099 MTK_CLK_TOP_ETH_GMII_SEL,
1100 MTK_CLK_TOP_ETH_REFCK_50M_SEL,
1101 MTK_CLK_TOP_ETH_SYS_200M_SEL,
1102 MTK_CLK_TOP_ETH_SYS_SEL,
1103 MTK_CLK_TOP_ETH_XGMII_SEL,
1104 MTK_CLK_TOP_ETH_MII_SEL,
1105 MTK_CLK_TOP_NETSYS_SEL,
1106 MTK_CLK_TOP_NETSYS_500M_SEL,
1107 MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
1108 MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
1109 MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
1110 MTK_CLK_TOP_NETSYS_WARP_SEL,
developerfd40db22021-04-29 10:08:25 +08001111 MTK_CLK_MAX
1112};
1113
1114#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1115 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1116 BIT(MTK_CLK_TRGPLL))
1117#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1118 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1119 BIT(MTK_CLK_GP2) | \
1120 BIT(MTK_CLK_SGMII_TX_250M) | \
1121 BIT(MTK_CLK_SGMII_RX_250M) | \
1122 BIT(MTK_CLK_SGMII_CDR_REF) | \
1123 BIT(MTK_CLK_SGMII_CDR_FB) | \
1124 BIT(MTK_CLK_SGMII_CK) | \
1125 BIT(MTK_CLK_ETH2PLL))
1126#define MT7621_CLKS_BITMAP (0)
1127#define MT7628_CLKS_BITMAP (0)
1128#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1129 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1130 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
1131 BIT(MTK_CLK_SGMII_TX_250M) | \
1132 BIT(MTK_CLK_SGMII_RX_250M) | \
1133 BIT(MTK_CLK_SGMII_CDR_REF) | \
1134 BIT(MTK_CLK_SGMII_CDR_FB) | \
1135 BIT(MTK_CLK_SGMII2_TX_250M) | \
1136 BIT(MTK_CLK_SGMII2_RX_250M) | \
1137 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1138 BIT(MTK_CLK_SGMII2_CDR_FB) | \
1139 BIT(MTK_CLK_SGMII_CK) | \
1140 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
1141
1142#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1143 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1144 BIT(MTK_CLK_SGMII_TX_250M) | \
1145 BIT(MTK_CLK_SGMII_RX_250M) | \
1146 BIT(MTK_CLK_SGMII_CDR_REF) | \
1147 BIT(MTK_CLK_SGMII_CDR_FB) | \
1148 BIT(MTK_CLK_SGMII2_TX_250M) | \
1149 BIT(MTK_CLK_SGMII2_RX_250M) | \
1150 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1151 BIT(MTK_CLK_SGMII2_CDR_FB))
1152
developer255bba22021-07-27 15:16:33 +08001153
developer9e9fb4c2021-11-30 17:33:04 +08001154#define MT7981_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1155 BIT(MTK_CLK_WOCPU0) | \
1156 BIT(MTK_CLK_SGMII_TX_250M) | \
1157 BIT(MTK_CLK_SGMII_RX_250M) | \
1158 BIT(MTK_CLK_SGMII_CDR_REF) | \
1159 BIT(MTK_CLK_SGMII_CDR_FB) | \
1160 BIT(MTK_CLK_SGMII2_TX_250M) | \
1161 BIT(MTK_CLK_SGMII2_RX_250M) | \
1162 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1163 BIT(MTK_CLK_SGMII2_CDR_FB))
developer089e8852022-09-28 14:43:46 +08001164
developer1bbcf512022-11-18 16:09:33 +08001165#define MT7988_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_ESW) | \
1166 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1167 BIT(MTK_CLK_GP3) | BIT(MTK_CLK_XGP1) | \
1168 BIT(MTK_CLK_XGP2) | BIT(MTK_CLK_XGP3) | \
1169 BIT(MTK_CLK_CRYPTO) | \
developer089e8852022-09-28 14:43:46 +08001170 BIT(MTK_CLK_SGMII_TX_250M) | \
1171 BIT(MTK_CLK_SGMII_RX_250M) | \
developer089e8852022-09-28 14:43:46 +08001172 BIT(MTK_CLK_SGMII2_TX_250M) | \
1173 BIT(MTK_CLK_SGMII2_RX_250M) | \
developer5cfc67a2022-12-29 19:06:51 +08001174 BIT(MTK_CLK_ETHWARP_WOCPU2) | \
1175 BIT(MTK_CLK_ETHWARP_WOCPU1) | \
1176 BIT(MTK_CLK_ETHWARP_WOCPU0) | \
1177 BIT(MTK_CLK_TOP_USXGMII_SBUS_0_SEL) | \
1178 BIT(MTK_CLK_TOP_USXGMII_SBUS_1_SEL) | \
1179 BIT(MTK_CLK_TOP_SGM_0_SEL) | \
1180 BIT(MTK_CLK_TOP_SGM_1_SEL) | \
1181 BIT(MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL) | \
1182 BIT(MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL) | \
1183 BIT(MTK_CLK_TOP_ETH_GMII_SEL) | \
1184 BIT(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
1185 BIT(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
1186 BIT(MTK_CLK_TOP_ETH_SYS_SEL) | \
1187 BIT(MTK_CLK_TOP_ETH_XGMII_SEL) | \
1188 BIT(MTK_CLK_TOP_ETH_MII_SEL) | \
1189 BIT(MTK_CLK_TOP_NETSYS_SEL) | \
1190 BIT(MTK_CLK_TOP_NETSYS_500M_SEL) | \
1191 BIT(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
1192 BIT(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
1193 BIT(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
1194 BIT(MTK_CLK_TOP_NETSYS_WARP_SEL))
developer089e8852022-09-28 14:43:46 +08001195
developerfd40db22021-04-29 10:08:25 +08001196enum mtk_dev_state {
1197 MTK_HW_INIT,
1198 MTK_RESETTING
1199};
1200
developer089e8852022-09-28 14:43:46 +08001201/* PSE Port Definition */
1202enum mtk_pse_port {
1203 PSE_ADMA_PORT = 0,
1204 PSE_GDM1_PORT,
1205 PSE_GDM2_PORT,
1206 PSE_PPE0_PORT,
1207 PSE_PPE1_PORT,
1208 PSE_QDMA_TX_PORT,
1209 PSE_QDMA_RX_PORT,
1210 PSE_DROP_PORT,
1211 PSE_WDMA0_PORT,
1212 PSE_WDMA1_PORT,
1213 PSE_TDMA_PORT,
1214 PSE_NONE_PORT,
1215 PSE_PPE2_PORT,
1216 PSE_WDMA2_PORT,
1217 PSE_EIP197_PORT,
1218 PSE_GDM3_PORT,
1219 PSE_PORT_MAX
1220};
1221
1222/* GMAC Identifier */
1223enum mtk_gmac_id {
1224 MTK_GMAC1_ID = 0,
1225 MTK_GMAC2_ID,
1226 MTK_GMAC3_ID,
1227 MTK_GMAC_ID_MAX
1228};
1229
1230/* GDM Type */
1231enum mtk_gdm_type {
1232 MTK_GDM_TYPE = 0,
1233 MTK_XGDM_TYPE,
1234 MTK_GDM_TYPE_MAX
1235};
1236
developer0fef5222023-04-26 14:48:31 +08001237enum mtk_hw_id {
1238 MTK_HWID_V1 = 0,
1239 MTK_HWID_V2,
1240 MTK_HWID_MAX
1241};
1242
developer30e13e72022-11-03 10:21:24 +08001243static inline const char *gdm_type(int type)
1244{
1245 switch (type) {
1246 case MTK_GDM_TYPE:
1247 return "gdm";
1248 case MTK_XGDM_TYPE:
1249 return "xgdm";
1250 default:
1251 return "unkown";
1252 }
1253}
1254
developerfd40db22021-04-29 10:08:25 +08001255/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
1256 * by the TX descriptor s
1257 * @skb: The SKB pointer of the packet being sent
1258 * @dma_addr0: The base addr of the first segment
1259 * @dma_len0: The length of the first segment
1260 * @dma_addr1: The base addr of the second segment
1261 * @dma_len1: The length of the second segment
1262 */
1263struct mtk_tx_buf {
1264 struct sk_buff *skb;
1265 u32 flags;
1266 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
1267 DEFINE_DMA_UNMAP_LEN(dma_len0);
1268 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
1269 DEFINE_DMA_UNMAP_LEN(dma_len1);
1270};
1271
1272/* struct mtk_tx_ring - This struct holds info describing a TX ring
1273 * @dma: The descriptor ring
1274 * @buf: The memory pointed at by the ring
1275 * @phys: The physical addr of tx_buf
1276 * @next_free: Pointer to the next free descriptor
1277 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +08001278 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +08001279 * @thresh: The threshold of minimum amount of free descriptors
1280 * @free_count: QDMA uses a linked list. Track how many free descriptors
1281 * are present
1282 */
1283struct mtk_tx_ring {
developere9356982022-07-04 09:03:20 +08001284 void *dma;
developerfd40db22021-04-29 10:08:25 +08001285 struct mtk_tx_buf *buf;
1286 dma_addr_t phys;
developere9356982022-07-04 09:03:20 +08001287 void *next_free;
1288 void *last_free;
developerc4671b22021-05-28 13:16:42 +08001289 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001290 u16 thresh;
1291 atomic_t free_count;
1292 int dma_size;
developere9356982022-07-04 09:03:20 +08001293 void *dma_pdma; /* For MT7628/88 PDMA handling */
developerfd40db22021-04-29 10:08:25 +08001294 dma_addr_t phys_pdma;
1295 int cpu_idx;
1296};
1297
1298/* PDMA rx ring mode */
1299enum mtk_rx_flags {
1300 MTK_RX_FLAGS_NORMAL = 0,
1301 MTK_RX_FLAGS_HWLRO,
1302 MTK_RX_FLAGS_QDMA,
1303};
1304
1305/* struct mtk_rx_ring - This struct holds info describing a RX ring
1306 * @dma: The descriptor ring
1307 * @data: The memory pointed at by the ring
1308 * @phys: The physical addr of rx_buf
1309 * @frag_size: How big can each fragment be
1310 * @buf_size: The size of each packet buffer
1311 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +08001312 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +08001313 */
1314struct mtk_rx_ring {
developere9356982022-07-04 09:03:20 +08001315 void *dma;
developerfd40db22021-04-29 10:08:25 +08001316 u8 **data;
1317 dma_addr_t phys;
1318 u16 frag_size;
1319 u16 buf_size;
1320 u16 dma_size;
1321 bool calc_idx_update;
1322 u16 calc_idx;
1323 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +08001324 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +08001325};
1326
developer18f46a82021-07-20 21:08:21 +08001327/* struct mtk_napi - This is the structure holding NAPI-related information,
1328 * and a mtk_napi struct is binding to one interrupt group
1329 * @napi: The NAPI struct
1330 * @rx_ring: Pointer to the memory holding info about the RX ring
1331 * @irq_grp_idx: The index indicates which interrupt group that this
1332 * mtk_napi is binding to
1333 */
1334struct mtk_napi {
1335 struct napi_struct napi;
1336 struct mtk_eth *eth;
1337 struct mtk_rx_ring *rx_ring;
1338 u32 irq_grp_no;
1339};
1340
developerfd40db22021-04-29 10:08:25 +08001341enum mkt_eth_capabilities {
1342 MTK_RGMII_BIT = 0,
1343 MTK_TRGMII_BIT,
1344 MTK_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001345 MTK_XGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001346 MTK_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001347 MTK_ESW_BIT,
1348 MTK_GEPHY_BIT,
1349 MTK_MUX_BIT,
1350 MTK_INFRA_BIT,
1351 MTK_SHARED_SGMII_BIT,
1352 MTK_HWLRO_BIT,
developer18f46a82021-07-20 21:08:21 +08001353 MTK_RSS_BIT,
developerfd40db22021-04-29 10:08:25 +08001354 MTK_SHARED_INT_BIT,
1355 MTK_TRGMII_MT7621_CLK_BIT,
1356 MTK_QDMA_BIT,
developer089e8852022-09-28 14:43:46 +08001357 MTK_NETSYS_V1_BIT,
developera2bdbd52021-05-31 19:10:17 +08001358 MTK_NETSYS_V2_BIT,
developer8ecd51b2023-03-13 11:28:28 +08001359 MTK_NETSYS_RX_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001360 MTK_NETSYS_V3_BIT,
developerfd40db22021-04-29 10:08:25 +08001361 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +08001362 MTK_RSTCTRL_PPE1_BIT,
developer37482a42022-12-26 13:31:13 +08001363 MTK_RSTCTRL_PPE2_BIT,
developer255bba22021-07-27 15:16:33 +08001364 MTK_U3_COPHY_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001365 MTK_8GB_ADDRESSING_BIT,
developerfd40db22021-04-29 10:08:25 +08001366
1367 /* MUX BITS*/
1368 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
1369 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
1370 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
developer30e13e72022-11-03 10:21:24 +08001371 MTK_ETH_MUX_GMAC2_TO_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001372 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
1373 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001374 MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT,
1375 MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001376
1377 /* PATH BITS */
1378 MTK_ETH_PATH_GMAC1_RGMII_BIT,
1379 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1380 MTK_ETH_PATH_GMAC1_SGMII_BIT,
1381 MTK_ETH_PATH_GMAC2_RGMII_BIT,
1382 MTK_ETH_PATH_GMAC2_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001383 MTK_ETH_PATH_GMAC2_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001384 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
developer089e8852022-09-28 14:43:46 +08001385 MTK_ETH_PATH_GMAC3_SGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001386 MTK_ETH_PATH_GDM1_ESW_BIT,
developer089e8852022-09-28 14:43:46 +08001387 MTK_ETH_PATH_GMAC1_USXGMII_BIT,
1388 MTK_ETH_PATH_GMAC2_USXGMII_BIT,
1389 MTK_ETH_PATH_GMAC3_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001390};
1391
1392/* Supported hardware group on SoCs */
developer425b23a2022-10-12 16:00:41 +08001393#define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
1394#define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
1395#define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001396#define MTK_XGMII BIT_ULL(MTK_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001397#define MTK_USXGMII BIT_ULL(MTK_USXGMII_BIT)
1398#define MTK_ESW BIT_ULL(MTK_ESW_BIT)
1399#define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
1400#define MTK_MUX BIT_ULL(MTK_MUX_BIT)
1401#define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
1402#define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
1403#define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
1404#define MTK_RSS BIT_ULL(MTK_RSS_BIT)
1405#define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
1406#define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1407#define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
1408#define MTK_NETSYS_V1 BIT_ULL(MTK_NETSYS_V1_BIT)
1409#define MTK_NETSYS_V2 BIT_ULL(MTK_NETSYS_V2_BIT)
developer8ecd51b2023-03-13 11:28:28 +08001410#define MTK_NETSYS_RX_V2 BIT(MTK_NETSYS_RX_V2_BIT)
developer425b23a2022-10-12 16:00:41 +08001411#define MTK_NETSYS_V3 BIT_ULL(MTK_NETSYS_V3_BIT)
1412#define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
1413#define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
developer37482a42022-12-26 13:31:13 +08001414#define MTK_RSTCTRL_PPE2 BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
developer425b23a2022-10-12 16:00:41 +08001415#define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
1416#define MTK_8GB_ADDRESSING BIT_ULL(MTK_8GB_ADDRESSING_BIT)
developerfd40db22021-04-29 10:08:25 +08001417
1418#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
developer425b23a2022-10-12 16:00:41 +08001419 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
developerfd40db22021-04-29 10:08:25 +08001420#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
developer425b23a2022-10-12 16:00:41 +08001421 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001422#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
developer425b23a2022-10-12 16:00:41 +08001423 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
developer30e13e72022-11-03 10:21:24 +08001424#define MTK_ETH_MUX_GMAC2_TO_XGMII \
1425 BIT_ULL(MTK_ETH_MUX_GMAC2_TO_XGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001426#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
developer425b23a2022-10-12 16:00:41 +08001427 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001428#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001429 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001430#define MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001431 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001432#define MTK_ETH_MUX_GMAC123_TO_USXGMII \
developer425b23a2022-10-12 16:00:41 +08001433 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001434
1435/* Supported path present on SoCs */
developer425b23a2022-10-12 16:00:41 +08001436#define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1437#define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1438#define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1439#define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1440#define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001441#define MTK_ETH_PATH_GMAC2_XGMII BIT_ULL(MTK_ETH_PATH_GMAC2_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001442#define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1443#define MTK_ETH_PATH_GMAC3_SGMII BIT_ULL(MTK_ETH_PATH_GMAC3_SGMII_BIT)
1444#define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1445#define MTK_ETH_PATH_GMAC1_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC1_USXGMII_BIT)
1446#define MTK_ETH_PATH_GMAC2_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC2_USXGMII_BIT)
1447#define MTK_ETH_PATH_GMAC3_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC3_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001448
1449#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1450#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1451#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1452#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1453#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
developer30e13e72022-11-03 10:21:24 +08001454#define MTK_GMAC2_XGMII (MTK_ETH_PATH_GMAC2_XGMII | MTK_XGMII)
developerfd40db22021-04-29 10:08:25 +08001455#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
developer089e8852022-09-28 14:43:46 +08001456#define MTK_GMAC3_SGMII (MTK_ETH_PATH_GMAC3_SGMII | MTK_SGMII)
developerfd40db22021-04-29 10:08:25 +08001457#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
developer089e8852022-09-28 14:43:46 +08001458#define MTK_GMAC1_USXGMII (MTK_ETH_PATH_GMAC1_USXGMII | MTK_USXGMII)
1459#define MTK_GMAC2_USXGMII (MTK_ETH_PATH_GMAC2_USXGMII | MTK_USXGMII)
1460#define MTK_GMAC3_USXGMII (MTK_ETH_PATH_GMAC3_USXGMII | MTK_USXGMII)
developerfd40db22021-04-29 10:08:25 +08001461
1462/* MUXes present on SoCs */
1463/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1464#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1465
1466/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1467#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1468 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1469
1470/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1471#define MTK_MUX_U3_GMAC2_TO_QPHY \
1472 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1473
1474/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1475#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1476 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1477 MTK_SHARED_SGMII)
1478
developer30e13e72022-11-03 10:21:24 +08001479/* 2: GMAC2 -> XGMII */
1480#define MTK_MUX_GMAC2_TO_XGMII \
1481 (MTK_ETH_MUX_GMAC2_TO_XGMII | MTK_MUX | MTK_INFRA)
1482
developerfd40db22021-04-29 10:08:25 +08001483/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1484#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1485 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1486
developer089e8852022-09-28 14:43:46 +08001487#define MTK_MUX_GMAC123_TO_GEPHY_SGMII \
1488 (MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII | MTK_MUX)
1489
1490#define MTK_MUX_GMAC123_TO_USXGMII \
1491 (MTK_ETH_MUX_GMAC123_TO_USXGMII | MTK_MUX | MTK_INFRA)
1492
developerfd40db22021-04-29 10:08:25 +08001493#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1494
1495#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1496 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
developer089e8852022-09-28 14:43:46 +08001497 MTK_TRGMII_MT7621_CLK | MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001498
1499#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1500 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
developer089e8852022-09-28 14:43:46 +08001501 MTK_MUX_GDM1_TO_GMAC1_ESW | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001502 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1503
1504#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
developer089e8852022-09-28 14:43:46 +08001505 MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001506
developer089e8852022-09-28 14:43:46 +08001507#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628 | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001508
1509#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1510 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1511 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
developer089e8852022-09-28 14:43:46 +08001512 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001513 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1514
developerfd40db22021-04-29 10:08:25 +08001515#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1516 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer8ecd51b2023-03-13 11:28:28 +08001517 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001518
developer255bba22021-07-27 15:16:33 +08001519#define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1520 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1521 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1522 MTK_NETSYS_V2)
1523
developer089e8852022-09-28 14:43:46 +08001524#define MT7988_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC3_SGMII | \
1525 MTK_MUX_GMAC123_TO_GEPHY_SGMII | MTK_QDMA | \
developer37482a42022-12-26 13:31:13 +08001526 MTK_NETSYS_V3 | MTK_RSTCTRL_PPE1 | MTK_RSTCTRL_PPE2 | \
developer089e8852022-09-28 14:43:46 +08001527 MTK_GMAC1_USXGMII | MTK_GMAC2_USXGMII | \
developer30e13e72022-11-03 10:21:24 +08001528 MTK_GMAC3_USXGMII | MTK_MUX_GMAC123_TO_USXGMII | \
developer8ecd51b2023-03-13 11:28:28 +08001529 MTK_GMAC2_XGMII | MTK_MUX_GMAC2_TO_XGMII | MTK_RSS | \
1530 MTK_NETSYS_RX_V2)
developer089e8852022-09-28 14:43:46 +08001531
developere9356982022-07-04 09:03:20 +08001532struct mtk_tx_dma_desc_info {
1533 dma_addr_t addr;
1534 u32 size;
1535 u16 vlan_tci;
1536 u16 qid;
1537 u8 gso:1;
1538 u8 csum:1;
1539 u8 vlan:1;
1540 u8 first:1;
1541 u8 last:1;
1542};
1543
developer68ce74f2023-01-03 16:11:57 +08001544struct mtk_reg_map {
1545 u32 tx_irq_mask;
1546 u32 tx_irq_status;
1547 struct {
1548 u32 rx_ptr; /* rx base pointer */
1549 u32 rx_cnt_cfg; /* rx max count configuration */
1550 u32 pcrx_ptr; /* rx cpu pointer */
1551 u32 glo_cfg; /* global configuration */
1552 u32 rst_idx; /* reset index */
1553 u32 delay_irq; /* delay interrupt */
1554 u32 irq_status; /* interrupt status */
1555 u32 irq_mask; /* interrupt mask */
1556 u32 int_grp; /* interrupt group1 */
1557 u32 int_grp2; /* interrupt group2 */
1558 } pdma;
1559 struct {
1560 u32 qtx_cfg; /* tx queue configuration */
1561 u32 qtx_sch; /* tx queue scheduler configuration */
1562 u32 rx_ptr; /* rx base pointer */
1563 u32 rx_cnt_cfg; /* rx max count configuration */
1564 u32 qcrx_ptr; /* rx cpu pointer */
1565 u32 glo_cfg; /* global configuration */
1566 u32 rst_idx; /* reset index */
1567 u32 delay_irq; /* delay interrupt */
1568 u32 fc_th; /* flow control */
1569 u32 int_grp; /* interrupt group1 */
1570 u32 int_grp2; /* interrupt group2 */
1571 u32 hred2; /* interrupt mask */
1572 u32 ctx_ptr; /* tx acquire cpu pointer */
1573 u32 dtx_ptr; /* tx acquire dma pointer */
1574 u32 crx_ptr; /* tx release cpu pointer */
1575 u32 drx_ptr; /* tx release dma pointer */
1576 u32 fq_head; /* fq head pointer */
1577 u32 fq_tail; /* fq tail pointer */
1578 u32 fq_count; /* fq free page count */
1579 u32 fq_blen; /* fq free page buffer length */
1580 u32 tx_sch_rate; /* tx scheduler rate control
1581 registers */
1582 } qdma;
1583 u32 gdm1_cnt;
1584 u32 gdma_to_ppe0;
1585 u32 ppe_base[3];
1586 u32 wdma_base[3];
1587};
1588
developerfd40db22021-04-29 10:08:25 +08001589/* struct mtk_eth_data - This is the structure holding all differences
1590 * among various plaforms
developer68ce74f2023-01-03 16:11:57 +08001591 * @reg_map Soc register map.
1592 * @ana_rgc3: The offset for register ANA_RGC3 related to
developerfd40db22021-04-29 10:08:25 +08001593 * sgmiisys syscon
1594 * @caps Flags shown the extra capability for the SoC
1595 * @hw_features Flags shown HW features
1596 * @required_clks Flags shown the bitmap for required clocks on
1597 * the target SoC
1598 * @required_pctl A bool value to show whether the SoC requires
1599 * the extra setup for those pins used by GMAC.
developere9356982022-07-04 09:03:20 +08001600 * @txd_size Tx DMA descriptor size.
1601 * @rxd_size Rx DMA descriptor size.
developer68ce74f2023-01-03 16:11:57 +08001602 * @rx_dma_l4_valid Rx DMA valid register mask.
developere9356982022-07-04 09:03:20 +08001603 * @dma_max_len Max DMA tx/rx buffer length.
1604 * @dma_len_offset Tx/Rx DMA length field offset.
developerfd40db22021-04-29 10:08:25 +08001605 */
1606struct mtk_soc_data {
developer68ce74f2023-01-03 16:11:57 +08001607 const struct mtk_reg_map *reg_map;
1608 u32 ana_rgc3;
developer089e8852022-09-28 14:43:46 +08001609 u64 caps;
developer5cfc67a2022-12-29 19:06:51 +08001610 u64 required_clks;
developerfd40db22021-04-29 10:08:25 +08001611 bool required_pctl;
1612 netdev_features_t hw_features;
1613 bool has_sram;
developere9356982022-07-04 09:03:20 +08001614 struct {
1615 u32 txd_size;
1616 u32 rxd_size;
developer68ce74f2023-01-03 16:11:57 +08001617 u32 rx_dma_l4_valid;
developere9356982022-07-04 09:03:20 +08001618 u32 dma_max_len;
1619 u32 dma_len_offset;
1620 } txrx;
developerfd40db22021-04-29 10:08:25 +08001621};
1622
developer089e8852022-09-28 14:43:46 +08001623/* currently no SoC has more than 3 macs */
1624#if defined(CONFIG_MEDIATEK_NETSYS_V3)
1625#define MTK_MAX_DEVS 3
1626#else
1627#define MTK_MAX_DEVS 2
1628#endif
developerfd40db22021-04-29 10:08:25 +08001629
1630#define MTK_SGMII_PHYSPEED_AN BIT(31)
1631#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1632#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1633#define MTK_SGMII_PHYSPEED_2500 BIT(1)
developer089e8852022-09-28 14:43:46 +08001634#define MTK_SGMII_PHYSPEED_5000 BIT(2)
1635#define MTK_SGMII_PHYSPEED_10000 BIT(3)
developerf8ac94a2021-07-29 16:40:01 +08001636#define MTK_SGMII_PN_SWAP BIT(16)
developerfd40db22021-04-29 10:08:25 +08001637#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1638
developer4e8a3fd2023-04-10 18:05:44 +08001639/* struct mtk_sgmii_pcs - This structure holds each sgmii regmap and associated
1640 * data
1641 * @regmap: The register map pointing at the range used to setup
1642 * SGMII modes
1643 * @regmap_pextp: The register map pointing at the range used to setup
1644 * PHYA
1645 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1646 * @id: The element is used to record the index of PCS
1647 * @pcs: Phylink PCS structure
developerfd40db22021-04-29 10:08:25 +08001648 */
developer4e8a3fd2023-04-10 18:05:44 +08001649struct mtk_sgmii_pcs {
1650 struct mtk_eth *eth;
1651 struct regmap *regmap;
1652 struct regmap *regmap_pextp;
1653 phy_interface_t interface;
1654 u32 flags;
1655 u32 ana_rgc3;
1656 u8 id;
1657 struct phylink_pcs pcs;
1658};
developerfd40db22021-04-29 10:08:25 +08001659
developer4e8a3fd2023-04-10 18:05:44 +08001660/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
1661 * characteristics
1662 * @pll: The register map pointing at the range used to setup
1663 * PLL
1664 * @pcs Array of individual PCS structures
1665 */
1666struct mtk_sgmii {
1667 struct mtk_sgmii_pcs pcs[MTK_MAX_DEVS];
1668 struct regmap *pll;
developerfd40db22021-04-29 10:08:25 +08001669};
1670
developer4e8a3fd2023-04-10 18:05:44 +08001671/* struct mtk_usxgmii_pcs - This structure holds each usxgmii regmap and
1672 * associated data
1673 * @regmap: The register map pointing at the range used to setup
1674 * USXGMII modes
1675 * @regmap_pextp: The register map pointing at the range used to setup
1676 * PHYA
1677 * @id: The element is used to record the index of PCS
1678 * @pcs: Phylink PCS structure
1679 */
1680struct mtk_usxgmii_pcs {
1681 struct mtk_eth *eth;
1682 struct regmap *regmap;
1683 struct regmap *regmap_pextp;
1684 phy_interface_t interface;
1685 u8 id;
1686 struct phylink_pcs pcs;
1687};
1688
1689/* struct mtk_usxgmii - This is the structure holding usxgmii regmap and its
1690 * characteristics
1691 * @pll: The register map pointing at the range used to setup
1692 * PLL
1693 * @pcs Array of individual PCS structures
1694 */
1695struct mtk_usxgmii {
1696 struct mtk_usxgmii_pcs pcs[MTK_MAX_DEVS];
1697 struct regmap *pll;
1698};
developer8051e042022-04-08 13:26:36 +08001699
1700/* struct mtk_reset_event - This is the structure holding statistics counters
1701 * for reset events
1702 * @count: The counter is used to record the number of events
1703 */
1704struct mtk_reset_event {
1705 u32 count[32];
1706};
1707
developera2613e62022-07-01 18:29:37 +08001708/* struct mtk_phylink_priv - This is the structure holding private data for phylink
1709 * @desc: Pointer to the memory holding info about the phylink gpio
1710 * @id: The element is used to record the phy index of phylink
1711 * @phyaddr: The element is used to record the phy address of phylink
1712 * @link: The element is used to record the phy link status of phylink
1713 */
1714struct mtk_phylink_priv {
1715 struct net_device *dev;
1716 struct gpio_desc *desc;
1717 char label[16];
1718 int id;
1719 int phyaddr;
1720 int link;
1721};
1722
developerfd40db22021-04-29 10:08:25 +08001723/* struct mtk_eth - This is the main datasructure for holding the state
1724 * of the driver
1725 * @dev: The device pointer
developer3f28d382023-03-07 16:06:30 +08001726 * @dma_dev: The device pointer used for dma mapping/alloc
developerfd40db22021-04-29 10:08:25 +08001727 * @base: The mapped register i/o base
1728 * @page_lock: Make sure that register operations are atomic
1729 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1730 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1731 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1732 * dummy for NAPI to work
1733 * @netdev: The netdev instances
1734 * @mac: Each netdev is linked to a physical MAC
1735 * @irq: The IRQ that we are using
1736 * @msg_enable: Ethtool msg level
1737 * @ethsys: The register map pointing at the range used to setup
1738 * MII modes
1739 * @infra: The register map pointing at the range used to setup
1740 * SGMII and GePHY path
1741 * @pctl: The register map pointing at the range used to setup
1742 * GMAC port drive/slew values
1743 * @dma_refcnt: track how many netdevs are using the DMA engine
1744 * @tx_ring: Pointer to the memory holding info about the TX ring
1745 * @rx_ring: Pointer to the memory holding info about the RX ring
1746 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1747 * @tx_napi: The TX NAPI struct
1748 * @rx_napi: The RX NAPI struct
1749 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1750 * @phy_scratch_ring: physical address of scratch_ring
1751 * @scratch_head: The scratch memory that scratch_ring points to.
1752 * @clks: clock array for all clocks required
1753 * @mii_bus: If there is a bus we need to create an instance for it
1754 * @pending_work: The workqueue used to reset the dma ring
1755 * @state: Initialization and runtime state of the device
1756 * @soc: Holding specific data among vaious SoCs
1757 */
1758
1759struct mtk_eth {
1760 struct device *dev;
developer3f28d382023-03-07 16:06:30 +08001761 struct device *dma_dev;
developerfd40db22021-04-29 10:08:25 +08001762 void __iomem *base;
developer089e8852022-09-28 14:43:46 +08001763 void __iomem *sram_base;
developerfd40db22021-04-29 10:08:25 +08001764 spinlock_t page_lock;
1765 spinlock_t tx_irq_lock;
1766 spinlock_t rx_irq_lock;
1767 struct net_device dummy_dev;
1768 struct net_device *netdev[MTK_MAX_DEVS];
1769 struct mtk_mac *mac[MTK_MAX_DEVS];
developer18f46a82021-07-20 21:08:21 +08001770 int irq[MTK_MAX_IRQ_NUM];
developer0fef5222023-04-26 14:48:31 +08001771 u8 hwver;
developerfd40db22021-04-29 10:08:25 +08001772 u32 msg_enable;
1773 unsigned long sysclk;
1774 struct regmap *ethsys;
1775 struct regmap *infra;
developer089e8852022-09-28 14:43:46 +08001776 struct regmap *toprgu;
developer4e8a3fd2023-04-10 18:05:44 +08001777 struct mtk_sgmii *sgmii;
1778 struct mtk_usxgmii *usxgmii;
developerfd40db22021-04-29 10:08:25 +08001779 struct regmap *pctl;
1780 bool hwlro;
1781 refcount_t dma_refcnt;
1782 struct mtk_tx_ring tx_ring;
1783 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1784 struct mtk_rx_ring rx_ring_qdma;
1785 struct napi_struct tx_napi;
developer18f46a82021-07-20 21:08:21 +08001786 struct mtk_napi rx_napi[MTK_RX_NAPI_NUM];
developere9356982022-07-04 09:03:20 +08001787 void *scratch_ring;
developer8051e042022-04-08 13:26:36 +08001788 struct mtk_reset_event reset_event;
developerfd40db22021-04-29 10:08:25 +08001789 dma_addr_t phy_scratch_ring;
1790 void *scratch_head;
1791 struct clk *clks[MTK_CLK_MAX];
1792
1793 struct mii_bus *mii_bus;
1794 struct work_struct pending_work;
1795 unsigned long state;
1796
1797 const struct mtk_soc_data *soc;
1798
developerfd40db22021-04-29 10:08:25 +08001799 u32 rx_dma_l4_valid;
1800 int ip_align;
developerd82e8372022-02-09 15:00:09 +08001801 spinlock_t syscfg0_lock;
developer8051e042022-04-08 13:26:36 +08001802 struct timer_list mtk_dma_monitor_timer;
developerfd40db22021-04-29 10:08:25 +08001803};
1804
1805/* struct mtk_mac - the structure that holds the info about the MACs of the
1806 * SoC
1807 * @id: The number of the MAC
1808 * @interface: Interface mode kept for detecting change in hw settings
1809 * @of_node: Our devicetree node
1810 * @hw: Backpointer to our main datastruture
1811 * @hw_stats: Packet statistics counter
1812 */
1813struct mtk_mac {
developerfb556ca2021-10-13 10:52:09 +08001814 unsigned int id;
developerfd40db22021-04-29 10:08:25 +08001815 phy_interface_t interface;
1816 unsigned int mode;
developer089e8852022-09-28 14:43:46 +08001817 unsigned int type;
developerfd40db22021-04-29 10:08:25 +08001818 int speed;
1819 struct device_node *of_node;
1820 struct phylink *phylink;
1821 struct phylink_config phylink_config;
developera2613e62022-07-01 18:29:37 +08001822 struct mtk_phylink_priv phylink_priv;
developerfd40db22021-04-29 10:08:25 +08001823 struct mtk_eth *hw;
1824 struct mtk_hw_stats *hw_stats;
1825 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1826 int hwlro_ip_cnt;
developer4e8a3fd2023-04-10 18:05:44 +08001827 unsigned int syscfg0;
developer9b725932022-11-24 16:25:56 +08001828 bool tx_lpi_enabled;
1829 u32 tx_lpi_timer;
developerfd40db22021-04-29 10:08:25 +08001830};
1831
1832/* the struct describing the SoC. these are declared in the soc_xyz.c files */
developer7cd7e5e2022-11-17 13:57:32 +08001833extern struct mtk_eth *g_eth;
developerfd40db22021-04-29 10:08:25 +08001834extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001835extern u32 mtk_hwlro_stats_ebl;
developer7979ddb2023-04-24 17:19:21 +08001836extern u32 dbg_show_level;
developerfd40db22021-04-29 10:08:25 +08001837
1838/* read the hardware status register */
1839void mtk_stats_update_mac(struct mtk_mac *mac);
1840
1841void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1842u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
developer8051e042022-04-08 13:26:36 +08001843u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg);
developerfd40db22021-04-29 10:08:25 +08001844
developer4e8a3fd2023-04-10 18:05:44 +08001845struct phylink_pcs *mtk_sgmii_select_pcs(struct mtk_sgmii *ss, int id);
1846int mtk_sgmii_init(struct mtk_eth *eth, struct device_node *np,
developerfd40db22021-04-29 10:08:25 +08001847 u32 ana_rgc3);
developerfd40db22021-04-29 10:08:25 +08001848
1849int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer30e13e72022-11-03 10:21:24 +08001850int mtk_gmac_xgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001851int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1852int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001853int mtk_gmac_usxgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerdca0fde2022-12-14 11:40:35 +08001854void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config);
developer8051e042022-04-08 13:26:36 +08001855void ethsys_reset(struct mtk_eth *eth, u32 reset_bits);
developerfd40db22021-04-29 10:08:25 +08001856
developer089e8852022-09-28 14:43:46 +08001857int mtk_mac2xgmii_id(struct mtk_eth *eth, int mac_id);
developer4e8a3fd2023-04-10 18:05:44 +08001858struct phylink_pcs *mtk_usxgmii_select_pcs(struct mtk_usxgmii *ss, int id);
1859int mtk_usxgmii_init(struct mtk_eth *eth, struct device_node *r);
developer089e8852022-09-28 14:43:46 +08001860int mtk_toprgu_init(struct mtk_eth *eth, struct device_node *r);
developer0baa6962023-01-31 14:25:23 +08001861int mtk_dump_usxgmii(struct regmap *pmap, char *name, u32 offset, u32 range);
developer3f28d382023-03-07 16:06:30 +08001862
1863void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
developerfd40db22021-04-29 10:08:25 +08001864#endif /* MTK_ETH_H */