blob: 0683ad1d235d080bc4864f57227e2c10097c8ad1 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#ifndef MTK_ETH_H
10#define MTK_ETH_H
11
12#include <linux/dma-mapping.h>
13#include <linux/netdevice.h>
14#include <linux/of_net.h>
15#include <linux/u64_stats_sync.h>
16#include <linux/refcount.h>
17#include <linux/phylink.h>
18
19#define MTK_QDMA_PAGE_SIZE 2048
20#define MTK_MAX_RX_LENGTH 1536
developerb3a9e7b2023-02-08 15:18:10 +080021#define MTK_MIN_TX_LENGTH 60
developerfd40db22021-04-29 10:08:25 +080022#define MTK_DMA_SIZE 2048
23#define MTK_NAPI_WEIGHT 256
developer089e8852022-09-28 14:43:46 +080024
25#if defined(CONFIG_MEDIATEK_NETSYS_V3)
26#define MTK_MAC_COUNT 3
27#else
developerfd40db22021-04-29 10:08:25 +080028#define MTK_MAC_COUNT 2
developer089e8852022-09-28 14:43:46 +080029#endif
30
developerfd40db22021-04-29 10:08:25 +080031#define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
32#define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
33#define MTK_DMA_DUMMY_DESC 0xffffffff
34#define MTK_DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | \
35 NETIF_MSG_PROBE | \
36 NETIF_MSG_LINK | \
37 NETIF_MSG_TIMER | \
38 NETIF_MSG_IFDOWN | \
39 NETIF_MSG_IFUP | \
40 NETIF_MSG_RX_ERR | \
41 NETIF_MSG_TX_ERR)
42#define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
43 NETIF_F_RXCSUM | \
44 NETIF_F_HW_VLAN_CTAG_TX | \
developerfd40db22021-04-29 10:08:25 +080045 NETIF_F_SG | NETIF_F_TSO | \
46 NETIF_F_TSO6 | \
47 NETIF_F_IPV6_CSUM)
48#define MTK_SET_FEATURES (NETIF_F_LRO | \
49 NETIF_F_HW_VLAN_CTAG_RX)
50#define MTK_HW_FEATURES_MT7628 (NETIF_F_SG | NETIF_F_RXCSUM)
51#define NEXT_DESP_IDX(X, Y) (((X) + 1) & ((Y) - 1))
52
developer68ce74f2023-01-03 16:11:57 +080053#define MTK_QRX_OFFSET 0x10
54
developerfd40db22021-04-29 10:08:25 +080055#define MTK_HW_LRO_DMA_SIZE 8
56
57#define MTK_MAX_LRO_RX_LENGTH (4096 * 3)
58#define MTK_MAX_LRO_IP_CNT 2
59#define MTK_HW_LRO_TIMER_UNIT 1 /* 20 us */
60#define MTK_HW_LRO_REFRESH_TIME 50000 /* 1 sec. */
61#define MTK_HW_LRO_AGG_TIME 10 /* 200us */
62#define MTK_HW_LRO_AGE_TIME 50 /* 1ms */
63#define MTK_HW_LRO_MAX_AGG_CNT 64
64#define MTK_HW_LRO_BW_THRE 3000
65#define MTK_HW_LRO_REPLACE_DELTA 1000
66#define MTK_HW_LRO_SDL_REMAIN_ROOM 1522
67
developer8051e042022-04-08 13:26:36 +080068/* Frame Engine Global Configuration */
69#define MTK_FE_GLO_CFG 0x00
70#define MTK_FE_LINK_DOWN_P3 BIT(11)
71#define MTK_FE_LINK_DOWN_P4 BIT(12)
72
developerfd40db22021-04-29 10:08:25 +080073/* Frame Engine Global Reset Register */
74#define MTK_RST_GL 0x04
75#define RST_GL_PSE BIT(0)
76
77/* Frame Engine Interrupt Status Register */
developer8051e042022-04-08 13:26:36 +080078#define MTK_FE_INT_STATUS 0x08
79#define MTK_FE_INT_STATUS2 0x28
80#define MTK_FE_INT_ENABLE 0x0C
81#define MTK_FE_INT_FQ_EMPTY BIT(8)
82#define MTK_FE_INT_TSO_FAIL BIT(12)
83#define MTK_FE_INT_TSO_ILLEGAL BIT(13)
84#define MTK_FE_INT_TSO_ALIGN BIT(14)
85#define MTK_FE_INT_RFIFO_OV BIT(18)
86#define MTK_FE_INT_RFIFO_UF BIT(19)
developerfd40db22021-04-29 10:08:25 +080087#define MTK_GDM1_AF BIT(28)
88#define MTK_GDM2_AF BIT(29)
89
90/* PDMA HW LRO Alter Flow Timer Register */
91#define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c
92
93/* Frame Engine Interrupt Grouping Register */
94#define MTK_FE_INT_GRP 0x20
95
developer77d03a72021-06-06 00:06:00 +080096/* Frame Engine LRO auto-learn table info */
97#define MTK_FE_ALT_CF8 0x300
98#define MTK_FE_ALT_SGL_CFC 0x304
99#define MTK_FE_ALT_SEQ_CFC 0x308
100
developerfd40db22021-04-29 10:08:25 +0800101/* CDMP Ingress Control Register */
102#define MTK_CDMQ_IG_CTRL 0x1400
103#define MTK_CDMQ_STAG_EN BIT(0)
104
105/* CDMP Ingress Control Register */
106#define MTK_CDMP_IG_CTRL 0x400
107#define MTK_CDMP_STAG_EN BIT(0)
108
109/* CDMP Exgress Control Register */
110#define MTK_CDMP_EG_CTRL 0x404
111
developer089e8852022-09-28 14:43:46 +0800112/* GDM Ingress Control Register */
113#define MTK_GDMA_FWD_CFG(x) ((x == MTK_GMAC3_ID) ? \
114 0x540 : 0x500 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800115#define MTK_GDMA_SPECIAL_TAG BIT(24)
116#define MTK_GDMA_ICS_EN BIT(22)
117#define MTK_GDMA_TCS_EN BIT(21)
118#define MTK_GDMA_UCS_EN BIT(20)
developer089e8852022-09-28 14:43:46 +0800119#define MTK_GDMA_STRP_CRC BIT(16)
developerfd40db22021-04-29 10:08:25 +0800120#define MTK_GDMA_TO_PDMA 0x0
121#define MTK_GDMA_DROP_ALL 0x7777
122
developer089e8852022-09-28 14:43:46 +0800123/* GDM Egress Control Register */
124#define MTK_GDMA_EG_CTRL(x) ((x == MTK_GMAC3_ID) ? \
125 0x544 : 0x504 + (x * 0x1000))
126#define MTK_GDMA_XGDM_SEL BIT(31)
127
developerfd40db22021-04-29 10:08:25 +0800128/* Unicast Filter MAC Address Register - Low */
developer089e8852022-09-28 14:43:46 +0800129#define MTK_GDMA_MAC_ADRL(x) ((x == MTK_GMAC3_ID) ? \
130 0x548 : 0x508 + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800131
132/* Unicast Filter MAC Address Register - High */
developer089e8852022-09-28 14:43:46 +0800133#define MTK_GDMA_MAC_ADRH(x) ((x == MTK_GMAC3_ID) ? \
134 0x54C : 0x50C + (x * 0x1000))
developerfd40db22021-04-29 10:08:25 +0800135
136/* Internal SRAM offset */
developer089e8852022-09-28 14:43:46 +0800137#if defined(CONFIG_MEDIATEK_NETSYS_V3)
138#define MTK_ETH_SRAM_OFFSET 0x300000
139#else
developerfd40db22021-04-29 10:08:25 +0800140#define MTK_ETH_SRAM_OFFSET 0x40000
developer089e8852022-09-28 14:43:46 +0800141#endif
developerfd40db22021-04-29 10:08:25 +0800142
143/* FE global misc reg*/
144#define MTK_FE_GLO_MISC 0x124
145
developerfef9efd2021-06-16 18:28:09 +0800146/* PSE Free Queue Flow Control */
147#define PSE_FQFC_CFG1 0x100
148#define PSE_FQFC_CFG2 0x104
developer459b78e2022-07-01 17:25:10 +0800149#define PSE_NO_DROP_CFG 0x108
150#define PSE_PPE0_DROP 0x110
developerfef9efd2021-06-16 18:28:09 +0800151
developer15f760a2022-10-12 15:57:21 +0800152/* PSE Last FreeQ Page Request Control */
153#define PSE_DUMY_REQ 0x10C
154#define PSE_DUMMY_WORK_GDM(x) BIT(16 + (x))
155#define DUMMY_PAGE_THR 0x151
156
developerfd40db22021-04-29 10:08:25 +0800157/* PSE Input Queue Reservation Register*/
158#define PSE_IQ_REV(x) (0x140 + ((x - 1) * 0x4))
159
160/* PSE Output Queue Threshold Register*/
161#define PSE_OQ_TH(x) (0x160 + ((x - 1) * 0x4))
162
developerfef9efd2021-06-16 18:28:09 +0800163/* GDM and CDM Threshold */
164#define MTK_GDM2_THRES 0x1530
165#define MTK_CDMW0_THRES 0x164c
166#define MTK_CDMW1_THRES 0x1650
167#define MTK_CDME0_THRES 0x1654
168#define MTK_CDME1_THRES 0x1658
169#define MTK_CDMM_THRES 0x165c
170
developerfd40db22021-04-29 10:08:25 +0800171#define MTK_PDMA_V2 BIT(4)
developerfd40db22021-04-29 10:08:25 +0800172
developer089e8852022-09-28 14:43:46 +0800173#if defined(CONFIG_MEDIATEK_NETSYS_V3)
174#define PDMA_BASE 0x6800
175#define QDMA_BASE 0x4400
176#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
developer2a050ba2022-12-01 16:11:06 +0800177#define PPE_BASE(x) ((x == 2) ? 0x2E00 : 0x2200 + ((x) * 0x400))
developer089e8852022-09-28 14:43:46 +0800178#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800179#define PDMA_BASE 0x6000
developerfd40db22021-04-29 10:08:25 +0800180#define QDMA_BASE 0x4400
developer8051e042022-04-08 13:26:36 +0800181#define WDMA_BASE(x) (0x4800 + ((x) * 0x400))
182#define PPE_BASE(x) (0x2200 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800183#else
184#define PDMA_BASE 0x0800
185#define QDMA_BASE 0x1800
developer8051e042022-04-08 13:26:36 +0800186#define WDMA_BASE(x) (0x2800 + ((x) * 0x400))
187#define PPE_BASE(x) (0xE00 + ((x) * 0x400))
developerfd40db22021-04-29 10:08:25 +0800188#endif
189/* PDMA RX Base Pointer Register */
190#define MTK_PRX_BASE_PTR0 (PDMA_BASE + 0x100)
191#define MTK_PRX_BASE_PTR_CFG(x) (MTK_PRX_BASE_PTR0 + (x * 0x10))
192
193/* PDMA RX Maximum Count Register */
194#define MTK_PRX_MAX_CNT0 (MTK_PRX_BASE_PTR0 + 0x04)
195#define MTK_PRX_MAX_CNT_CFG(x) (MTK_PRX_MAX_CNT0 + (x * 0x10))
196
197/* PDMA RX CPU Pointer Register */
198#define MTK_PRX_CRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x08)
199#define MTK_PRX_CRX_IDX_CFG(x) (MTK_PRX_CRX_IDX0 + (x * 0x10))
200
developer77f3fd42021-10-05 15:16:05 +0800201/* PDMA RX DMA Pointer Register */
202#define MTK_PRX_DRX_IDX0 (MTK_PRX_BASE_PTR0 + 0x0c)
203#define MTK_PRX_DRX_IDX_CFG(x) (MTK_PRX_DRX_IDX0 + (x * 0x10))
204
developerfd40db22021-04-29 10:08:25 +0800205/* PDMA HW LRO Control Registers */
developer77d03a72021-06-06 00:06:00 +0800206#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
developer089e8852022-09-28 14:43:46 +0800207#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800208#define MTK_MAX_RX_RING_NUM (8)
209#define MTK_HW_LRO_RING_NUM (4)
210#define IS_HW_LRO_RING(ring_no) (((ring_no) > 3) && ((ring_no) < 8))
211#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x408)
212#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x41c)
213#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x438)
214#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x43c)
215#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x440)
216#define MTK_L3_CKS_UPD_EN BIT(19)
217#define MTK_LRO_CRSN_BNW BIT(22)
218#define MTK_LRO_RING_RELINGUISH_REQ (0xf << 24)
219#define MTK_LRO_RING_RELINGUISH_DONE (0xf << 28)
220#else
221#define MTK_MAX_RX_RING_NUM (4)
222#define MTK_HW_LRO_RING_NUM (3)
223#define IS_HW_LRO_RING(ring_no) (((ring_no) > 0) && ((ring_no) < 4))
224#define MTK_PDMA_LRO_CTRL_DW0 (PDMA_BASE + 0x180)
225#define MTK_LRO_ALT_SCORE_DELTA (PDMA_BASE + 0x24c)
226#define MTK_LRO_RX_RING0_CTRL_DW1 (PDMA_BASE + 0x328)
227#define MTK_LRO_RX_RING0_CTRL_DW2 (PDMA_BASE + 0x32c)
228#define MTK_LRO_RX_RING0_CTRL_DW3 (PDMA_BASE + 0x330)
229#define MTK_LRO_CRSN_BNW BIT(6)
developerfd40db22021-04-29 10:08:25 +0800230#define MTK_L3_CKS_UPD_EN BIT(7)
developer77d03a72021-06-06 00:06:00 +0800231#define MTK_LRO_RING_RELINGUISH_REQ (0x7 << 26)
232#define MTK_LRO_RING_RELINGUISH_DONE (0x7 << 29)
233#endif
234
235#define IS_NORMAL_RING(ring_no) ((ring_no) == 0)
236#define MTK_LRO_EN BIT(0)
developer18f46a82021-07-20 21:08:21 +0800237#define MTK_NON_LRO_MULTI_EN BIT(2)
238#define MTK_LRO_DLY_INT_EN BIT(5)
developerfd40db22021-04-29 10:08:25 +0800239#define MTK_LRO_ALT_PKT_CNT_MODE BIT(21)
developer77d03a72021-06-06 00:06:00 +0800240#define MTK_LRO_L4_CTRL_PSH_EN BIT(23)
241#define MTK_CTRL_DW0_SDL_OFFSET (3)
242#define MTK_CTRL_DW0_SDL_MASK BITS(3, 18)
developerfd40db22021-04-29 10:08:25 +0800243
244#define MTK_PDMA_LRO_CTRL_DW1 (MTK_PDMA_LRO_CTRL_DW0 + 0x04)
245#define MTK_PDMA_LRO_CTRL_DW2 (MTK_PDMA_LRO_CTRL_DW0 + 0x08)
246#define MTK_PDMA_LRO_CTRL_DW3 (MTK_PDMA_LRO_CTRL_DW0 + 0x0c)
247#define MTK_ADMA_MODE BIT(15)
248#define MTK_LRO_MIN_RXD_SDL (MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
249
developer18f46a82021-07-20 21:08:21 +0800250/* PDMA RSS Control Registers */
developer089e8852022-09-28 14:43:46 +0800251#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800252#define MTK_PDMA_RSS_GLO_CFG (PDMA_BASE + 0x800)
253#define MTK_RX_NAPI_NUM (2)
254#define MTK_MAX_IRQ_NUM (4)
255#else
256#define MTK_PDMA_RSS_GLO_CFG 0x3000
257#define MTK_RX_NAPI_NUM (1)
258#define MTK_MAX_IRQ_NUM (3)
259#endif
260#define MTK_RSS_RING1 (1)
261#define MTK_RSS_EN BIT(0)
262#define MTK_RSS_CFG_REQ BIT(2)
263#define MTK_RSS_IPV6_STATIC_HASH (0x7 << 8)
264#define MTK_RSS_IPV4_STATIC_HASH (0x7 << 12)
265#define MTK_RSS_INDR_TABLE_DW0 (MTK_PDMA_RSS_GLO_CFG + 0x50)
266#define MTK_RSS_INDR_TABLE_DW1 (MTK_PDMA_RSS_GLO_CFG + 0x54)
267#define MTK_RSS_INDR_TABLE_DW2 (MTK_PDMA_RSS_GLO_CFG + 0x58)
268#define MTK_RSS_INDR_TABLE_DW3 (MTK_PDMA_RSS_GLO_CFG + 0x5C)
269#define MTK_RSS_INDR_TABLE_DW4 (MTK_PDMA_RSS_GLO_CFG + 0x60)
270#define MTK_RSS_INDR_TABLE_DW5 (MTK_PDMA_RSS_GLO_CFG + 0x64)
271#define MTK_RSS_INDR_TABLE_DW6 (MTK_PDMA_RSS_GLO_CFG + 0x68)
272#define MTK_RSS_INDR_TABLE_DW7 (MTK_PDMA_RSS_GLO_CFG + 0x6C)
273#define MTK_RSS_INDR_TABLE_SIZE4 0x44444444
274
developerfd40db22021-04-29 10:08:25 +0800275/* PDMA Global Configuration Register */
276#define MTK_PDMA_GLO_CFG (PDMA_BASE + 0x204)
developer77d03a72021-06-06 00:06:00 +0800277#define MTK_RX_DMA_LRO_EN BIT(8)
developerfd40db22021-04-29 10:08:25 +0800278#define MTK_MULTI_EN BIT(10)
279#define MTK_PDMA_SIZE_8DWORDS (1 << 4)
280
developer77d03a72021-06-06 00:06:00 +0800281/* PDMA Global Configuration Register */
282#define MTK_PDMA_RX_CFG (PDMA_BASE + 0x210)
283#define MTK_PDMA_LRO_SDL (0x3000)
284#define MTK_RX_CFG_SDL_OFFSET (16)
285
developerfd40db22021-04-29 10:08:25 +0800286/* PDMA Reset Index Register */
287#define MTK_PDMA_RST_IDX (PDMA_BASE + 0x208)
288#define MTK_PST_DRX_IDX0 BIT(16)
289#define MTK_PST_DRX_IDX_CFG(x) (MTK_PST_DRX_IDX0 << (x))
290
291/* PDMA Delay Interrupt Register */
292#define MTK_PDMA_DELAY_INT (PDMA_BASE + 0x20c)
developer089e8852022-09-28 14:43:46 +0800293#define MTK_PDMA_RSS_DELAY_INT (PDMA_BASE + 0x2c0)
developerfd40db22021-04-29 10:08:25 +0800294#define MTK_PDMA_DELAY_RX_EN BIT(15)
295#define MTK_PDMA_DELAY_RX_PINT 4
296#define MTK_PDMA_DELAY_RX_PINT_SHIFT 8
297#define MTK_PDMA_DELAY_RX_PTIME 4
298#define MTK_PDMA_DELAY_RX_DELAY \
299 (MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
300 (MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
301
302/* PDMA Interrupt Status Register */
303#define MTK_PDMA_INT_STATUS (PDMA_BASE + 0x220)
304
305/* PDMA Interrupt Mask Register */
306#define MTK_PDMA_INT_MASK (PDMA_BASE + 0x228)
307
developerfd40db22021-04-29 10:08:25 +0800308/* PDMA Interrupt grouping registers */
309#define MTK_PDMA_INT_GRP1 (PDMA_BASE + 0x250)
310#define MTK_PDMA_INT_GRP2 (PDMA_BASE + 0x254)
developer089e8852022-09-28 14:43:46 +0800311#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer18f46a82021-07-20 21:08:21 +0800312#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x258)
313#else
314#define MTK_PDMA_INT_GRP3 (PDMA_BASE + 0x22c)
315#endif
316#define MTK_LRO_RX1_DLY_INT 0xa70
317#define MTK_MAX_DELAY_INT 0x8f0f8f0f
developerfd40db22021-04-29 10:08:25 +0800318
319/* PDMA HW LRO IP Setting Registers */
developer089e8852022-09-28 14:43:46 +0800320#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer77d03a72021-06-06 00:06:00 +0800321#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x414)
322#else
developerfd40db22021-04-29 10:08:25 +0800323#define MTK_LRO_RX_RING0_DIP_DW0 (PDMA_BASE + 0x304)
developer77d03a72021-06-06 00:06:00 +0800324#endif
developerfd40db22021-04-29 10:08:25 +0800325#define MTK_LRO_DIP_DW0_CFG(x) (MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
326#define MTK_RING_MYIP_VLD BIT(9)
327
developer77d03a72021-06-06 00:06:00 +0800328/* PDMA HW LRO ALT Debug Registers */
329#define MTK_LRO_ALT_DBG (PDMA_BASE + 0x440)
330#define MTK_LRO_ALT_INDEX_OFFSET (8)
331
332/* PDMA HW LRO ALT Data Registers */
333#define MTK_LRO_ALT_DBG_DATA (PDMA_BASE + 0x444)
334
developerfd40db22021-04-29 10:08:25 +0800335/* PDMA HW LRO Ring Control Registers */
developerfd40db22021-04-29 10:08:25 +0800336#define MTK_LRO_CTRL_DW1_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
337#define MTK_LRO_CTRL_DW2_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
338#define MTK_LRO_CTRL_DW3_CFG(x) (MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
339#define MTK_RING_AGE_TIME_L ((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
340#define MTK_RING_AGE_TIME_H ((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
developer18f46a82021-07-20 21:08:21 +0800341#define MTK_RING_PSE_MODE (1 << 6)
developerfd40db22021-04-29 10:08:25 +0800342#define MTK_RING_AUTO_LERAN_MODE (3 << 6)
343#define MTK_RING_VLD BIT(8)
344#define MTK_RING_MAX_AGG_TIME ((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
345#define MTK_RING_MAX_AGG_CNT_L ((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
346#define MTK_RING_MAX_AGG_CNT_H ((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
347
developer77d03a72021-06-06 00:06:00 +0800348/* LRO_RX_RING_CTRL_DW masks */
349#define MTK_LRO_RING_AGG_TIME_MASK BITS(10, 25)
350#define MTK_LRO_RING_AGG_CNT_L_MASK BITS(26, 31)
351#define MTK_LRO_RING_AGG_CNT_H_MASK BITS(0, 1)
352#define MTK_LRO_RING_AGE_TIME_L_MASK BITS(22, 31)
353#define MTK_LRO_RING_AGE_TIME_H_MASK BITS(0, 5)
354
355/* LRO_RX_RING_CTRL_DW0 offsets */
356#define MTK_RX_IPV6_FORCE_OFFSET (0)
357#define MTK_RX_IPV4_FORCE_OFFSET (1)
358
359/* LRO_RX_RING_CTRL_DW1 offsets */
360#define MTK_LRO_RING_AGE_TIME_L_OFFSET (22)
361
362/* LRO_RX_RING_CTRL_DW2 offsets */
363#define MTK_LRO_RING_AGE_TIME_H_OFFSET (0)
364#define MTK_RX_MODE_OFFSET (6)
365#define MTK_RX_PORT_VALID_OFFSET (8)
366#define MTK_RX_MYIP_VALID_OFFSET (9)
367#define MTK_LRO_RING_AGG_TIME_OFFSET (10)
368#define MTK_LRO_RING_AGG_CNT_L_OFFSET (26)
369
370/* LRO_RX_RING_CTRL_DW3 offsets */
371#define MTK_LRO_RING_AGG_CNT_H_OFFSET (0)
372
373/* LRO_RX_RING_STP_DTP_DW offsets */
374#define MTK_RX_TCP_DEST_PORT_OFFSET (0)
375#define MTK_RX_TCP_SRC_PORT_OFFSET (16)
376
developerfd40db22021-04-29 10:08:25 +0800377/* QDMA TX Queue Configuration Registers */
378#define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
379#define QDMA_RES_THRES 4
380
381/* QDMA TX Queue Scheduler Registers */
382#define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
383
384/* QDMA RX Base Pointer Register */
385#define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
386#define MTK_QRX_BASE_PTR_CFG(x) (MTK_QRX_BASE_PTR0 + ((x) * 0x10))
387
388/* QDMA RX Maximum Count Register */
389#define MTK_QRX_MAX_CNT0 (QDMA_BASE + 0x104)
390#define MTK_QRX_MAX_CNT_CFG(x) (MTK_QRX_MAX_CNT0 + ((x) * 0x10))
391
392/* QDMA RX CPU Pointer Register */
393#define MTK_QRX_CRX_IDX0 (QDMA_BASE + 0x108)
394#define MTK_QRX_CRX_IDX_CFG(x) (MTK_QRX_CRX_IDX0 + ((x) * 0x10))
395
396/* QDMA RX DMA Pointer Register */
397#define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
398
developer329d8ee2022-08-02 08:49:42 +0800399/* QDMA Page Configuration Register */
400#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
401
developerfd40db22021-04-29 10:08:25 +0800402/* QDMA Global Configuration Register */
403#define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
404#define MTK_RX_2B_OFFSET BIT(31)
developer58ab5842022-06-01 15:10:25 +0800405#define MTK_PKT_RX_WDONE BIT(27)
developerfd40db22021-04-29 10:08:25 +0800406#define MTK_RX_BT_32DWORDS (3 << 11)
407#define MTK_NDP_CO_PRO BIT(10)
408#define MTK_TX_WB_DDONE BIT(6)
409#define MTK_DMA_SIZE_16DWORDS (2 << 4)
410#define MTK_DMA_SIZE_32DWORDS (3 << 4)
411#define MTK_RX_DMA_BUSY BIT(3)
412#define MTK_TX_DMA_BUSY BIT(1)
413#define MTK_RX_DMA_EN BIT(2)
414#define MTK_TX_DMA_EN BIT(0)
415#define MTK_DMA_BUSY_TIMEOUT HZ
416
417/* QDMA V2 Global Configuration Register */
418#define MTK_CHK_DDONE_EN BIT(28)
419#define MTK_DMAD_WR_WDONE BIT(26)
420#define MTK_WCOMP_EN BIT(24)
developer2cdef092022-04-15 17:27:55 +0800421#define MTK_RESV_BUF (0x80 << 16)
developerfd40db22021-04-29 10:08:25 +0800422#define MTK_MUTLI_CNT (0x4 << 12)
developer19d84562022-04-21 17:01:06 +0800423#define MTK_RESV_BUF_MASK (0xff << 16)
developerfd40db22021-04-29 10:08:25 +0800424
425/* QDMA Reset Index Register */
426#define MTK_QDMA_RST_IDX (QDMA_BASE + 0x208)
427
428/* QDMA Delay Interrupt Register */
429#define MTK_QDMA_DELAY_INT (QDMA_BASE + 0x20c)
430
431/* QDMA Flow Control Register */
432#define MTK_QDMA_FC_THRES (QDMA_BASE + 0x210)
433#define FC_THRES_DROP_MODE BIT(20)
434#define FC_THRES_DROP_EN (7 << 16)
435#define FC_THRES_MIN 0x4444
436
437/* QDMA Interrupt Status Register */
438#define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
developer089e8852022-09-28 14:43:46 +0800439#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
440#define MTK_RX_DONE_INT(ring_no) \
441 (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS) ? (BIT(24 + (ring_no))) : \
442 ((ring_no) ? BIT(16 + (ring_no)) : BIT(14)))
developerfd40db22021-04-29 10:08:25 +0800443#else
developer18f46a82021-07-20 21:08:21 +0800444#define MTK_RX_DONE_INT(ring_no) \
445 ((ring_no)? BIT(24 + (ring_no)) : BIT(30))
developerfd40db22021-04-29 10:08:25 +0800446#endif
447#define MTK_RX_DONE_INT3 BIT(19)
448#define MTK_RX_DONE_INT2 BIT(18)
449#define MTK_RX_DONE_INT1 BIT(17)
450#define MTK_RX_DONE_INT0 BIT(16)
451#define MTK_TX_DONE_INT3 BIT(3)
452#define MTK_TX_DONE_INT2 BIT(2)
453#define MTK_TX_DONE_INT1 BIT(1)
454#define MTK_TX_DONE_INT0 BIT(0)
developerfd40db22021-04-29 10:08:25 +0800455#define MTK_TX_DONE_DLY BIT(28)
456#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
457
458/* QDMA Interrupt grouping registers */
459#define MTK_QDMA_INT_GRP1 (QDMA_BASE + 0x220)
460#define MTK_QDMA_INT_GRP2 (QDMA_BASE + 0x224)
461#define MTK_RLS_DONE_INT BIT(0)
462
463/* QDMA Interrupt Status Register */
464#define MTK_QDMA_INT_MASK (QDMA_BASE + 0x21c)
465
developer8051e042022-04-08 13:26:36 +0800466/* QDMA DMA FSM */
467#define MTK_QDMA_FSM (QDMA_BASE + 0x234)
468
developerfd40db22021-04-29 10:08:25 +0800469/* QDMA Interrupt Mask Register */
470#define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
471
472/* QDMA TX Forward CPU Pointer Register */
473#define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
474
475/* QDMA TX Forward DMA Pointer Register */
476#define MTK_QTX_DTX_PTR (QDMA_BASE +0x304)
477
developer8051e042022-04-08 13:26:36 +0800478/* QDMA TX Forward DMA Counter */
479#define MTK_QDMA_FWD_CNT (QDMA_BASE + 0x308)
480
developerfd40db22021-04-29 10:08:25 +0800481/* QDMA TX Release CPU Pointer Register */
482#define MTK_QTX_CRX_PTR (QDMA_BASE +0x310)
483
484/* QDMA TX Release DMA Pointer Register */
485#define MTK_QTX_DRX_PTR (QDMA_BASE +0x314)
486
487/* QDMA FQ Head Pointer Register */
488#define MTK_QDMA_FQ_HEAD (QDMA_BASE +0x320)
489
490/* QDMA FQ Head Pointer Register */
491#define MTK_QDMA_FQ_TAIL (QDMA_BASE +0x324)
492
493/* QDMA FQ Free Page Counter Register */
494#define MTK_QDMA_FQ_CNT (QDMA_BASE +0x328)
495
496/* QDMA FQ Free Page Buffer Length Register */
497#define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
498
developer8051e042022-04-08 13:26:36 +0800499/* WDMA Registers */
developer37482a42022-12-26 13:31:13 +0800500#define MTK_WDMA_CTX_PTR(x) (WDMA_BASE(x) + 0x8)
developer8051e042022-04-08 13:26:36 +0800501#define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
502#define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
503#define MTK_WDMA_TX_DBG_MON0(x) (WDMA_BASE(x) + 0x230)
developer37482a42022-12-26 13:31:13 +0800504#define MTK_WDMA_RX_DBG_MON1(x) (WDMA_BASE(x) + 0x3c4)
505#define MTK_WDMA_CRX_PTR(x) (WDMA_BASE(x) + 0x108)
506#define MTK_WDMA_DRX_PTR(x) (WDMA_BASE(x) + 0x10C)
developer8051e042022-04-08 13:26:36 +0800507#define MTK_CDM_TXFIFO_RDY BIT(7)
508
developer37482a42022-12-26 13:31:13 +0800509/*TDMA Register*/
510#define MTK_TDMA_GLO_CFG (0x6204)
511
developerfd40db22021-04-29 10:08:25 +0800512/* GMA1 Received Good Byte Count Register */
developer089e8852022-09-28 14:43:46 +0800513#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +0800514#define MTK_GDM1_TX_GBCNT 0x1C00
515#else
516#define MTK_GDM1_TX_GBCNT 0x2400
517#endif
developer089e8852022-09-28 14:43:46 +0800518
519#if defined(CONFIG_MEDIATEK_NETSYS_V3)
520#define MTK_STAT_OFFSET 0x80
521#else
developerfd40db22021-04-29 10:08:25 +0800522#define MTK_STAT_OFFSET 0x40
developer089e8852022-09-28 14:43:46 +0800523#endif
developerfd40db22021-04-29 10:08:25 +0800524
525/* QDMA TX NUM */
526#define MTK_QDMA_TX_NUM 16
developer797e46c2022-07-29 12:05:32 +0800527#define MTK_QDMA_PAGE_NUM 8
developerfd40db22021-04-29 10:08:25 +0800528#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM) - 1)
529#define QID_LOW_BITS(x) ((x) & 0xf)
530#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) << 20)
531#define QID_BITS_V2(x) (((x) & 0x3f) << 16)
532
developerdc0d45f2021-12-27 13:01:22 +0800533#define MTK_QDMA_GMAC2_QID 8
534
developerfd40db22021-04-29 10:08:25 +0800535/* QDMA V2 descriptor txd6 */
536#define TX_DMA_INS_VLAN_V2 BIT(16)
537
538/* QDMA V2 descriptor txd5 */
539#define TX_DMA_CHKSUM_V2 (0x7 << 28)
540#define TX_DMA_TSO_V2 BIT(31)
developer089e8852022-09-28 14:43:46 +0800541#define TX_DMA_SPTAG_V3 BIT(27)
developerfd40db22021-04-29 10:08:25 +0800542
543/* QDMA V2 descriptor txd4 */
544#define TX_DMA_FPORT_SHIFT_V2 8
545#define TX_DMA_FPORT_MASK_V2 0xf
546#define TX_DMA_SWC_V2 BIT(30)
547
developerfd40db22021-04-29 10:08:25 +0800548#define MTK_TX_DMA_BUF_LEN 0x3fff
developere9356982022-07-04 09:03:20 +0800549#define MTK_TX_DMA_BUF_LEN_V2 0xffff
developerfd40db22021-04-29 10:08:25 +0800550#define MTK_TX_DMA_BUF_SHIFT 16
developere9356982022-07-04 09:03:20 +0800551#define MTK_TX_DMA_BUF_SHIFT_V2 8
developerfd40db22021-04-29 10:08:25 +0800552
developerfd40db22021-04-29 10:08:25 +0800553#define RX_DMA_SPORT_SHIFT 19
developere9356982022-07-04 09:03:20 +0800554#define RX_DMA_SPORT_SHIFT_V2 26
developerfd40db22021-04-29 10:08:25 +0800555#define RX_DMA_SPORT_MASK 0x7
developere9356982022-07-04 09:03:20 +0800556#define RX_DMA_SPORT_MASK_V2 0xf
developerfd40db22021-04-29 10:08:25 +0800557
558/* QDMA descriptor txd4 */
559#define TX_DMA_CHKSUM (0x7 << 29)
560#define TX_DMA_TSO BIT(28)
561#define TX_DMA_FPORT_SHIFT 25
562#define TX_DMA_FPORT_MASK 0x7
563#define TX_DMA_INS_VLAN BIT(16)
564
565/* QDMA descriptor txd3 */
566#define TX_DMA_OWNER_CPU BIT(31)
567#define TX_DMA_LS0 BIT(30)
developere9356982022-07-04 09:03:20 +0800568#define TX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
569#define TX_DMA_PLEN1(_x) ((_x) & eth->soc->txrx.dma_max_len)
developerfd40db22021-04-29 10:08:25 +0800570#define TX_DMA_SWC BIT(14)
developer089e8852022-09-28 14:43:46 +0800571#define TX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800572
573/* PDMA on MT7628 */
574#define TX_DMA_DONE BIT(31)
575#define TX_DMA_LS1 BIT(14)
576#define TX_DMA_DESP2_DEF (TX_DMA_LS0 | TX_DMA_DONE)
577
578/* QDMA descriptor rxd2 */
579#define RX_DMA_DONE BIT(31)
580#define RX_DMA_LSO BIT(30)
developere9356982022-07-04 09:03:20 +0800581#define RX_DMA_PLEN0(_x) (((_x) & eth->soc->txrx.dma_max_len) << eth->soc->txrx.dma_len_offset)
582#define RX_DMA_GET_PLEN0(_x) (((_x) >> eth->soc->txrx.dma_len_offset) & eth->soc->txrx.dma_max_len)
developer77d03a72021-06-06 00:06:00 +0800583#define RX_DMA_GET_AGG_CNT(_x) (((_x) >> 2) & 0xff)
584#define RX_DMA_GET_REV(_x) (((_x) >> 10) & 0x1f)
developerfd40db22021-04-29 10:08:25 +0800585#define RX_DMA_VTAG BIT(15)
developer089e8852022-09-28 14:43:46 +0800586#define RX_DMA_SDP1(_x) ((((u64)(_x)) >> 32) & 0xf)
developerfd40db22021-04-29 10:08:25 +0800587
588/* QDMA descriptor rxd3 */
589#define RX_DMA_VID(_x) ((_x) & VLAN_VID_MASK)
590#define RX_DMA_TCI(_x) ((_x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
591#define RX_DMA_VPID(_x) (((_x) >> 16) & 0xffff)
592
593/* QDMA descriptor rxd4 */
594#define RX_DMA_L4_VALID BIT(24)
595#define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
596#define RX_DMA_SPECIAL_TAG BIT(22) /* switch header in packet */
597
598#define RX_DMA_GET_SPORT(_x) (((_x) >> RX_DMA_SPORT_SHIFT) & RX_DMA_SPORT_MASK)
developere9356982022-07-04 09:03:20 +0800599#define RX_DMA_GET_SPORT_V2(_x) (((_x) >> RX_DMA_SPORT_SHIFT_V2) & RX_DMA_SPORT_MASK_V2)
developerfd40db22021-04-29 10:08:25 +0800600
601/* PDMA V2 descriptor rxd3 */
602#define RX_DMA_VTAG_V2 BIT(0)
603#define RX_DMA_L4_VALID_V2 BIT(2)
604
605/* PDMA V2 descriptor rxd4 */
606#define RX_DMA_VID_V2(_x) RX_DMA_VID(_x)
developer255bba22021-07-27 15:16:33 +0800607#define RX_DMA_TCI_V2(_x) RX_DMA_TCI(_x)
608#define RX_DMA_VPID_V2(_x) RX_DMA_VPID(_x)
developerfd40db22021-04-29 10:08:25 +0800609
developer77d03a72021-06-06 00:06:00 +0800610/* PDMA V2 descriptor rxd6 */
611#define RX_DMA_GET_FLUSH_RSN_V2(_x) ((_x) & 0x7)
612#define RX_DMA_GET_AGG_CNT_V2(_x) (((_x) >> 16) & 0xff)
developer006325c2022-10-06 16:39:50 +0800613#define RX_DMA_GET_TOPS_CRSN(_x) (((_x) >> 24) & 0xff)
developer77d03a72021-06-06 00:06:00 +0800614
developerc8acd8d2022-11-10 09:07:10 +0800615/* PHY Polling and SMI Master Control registers */
616#define MTK_PPSC 0x10000
617#define PPSC_MDC_CFG GENMASK(29, 24)
618#define PPSC_MDC_TURBO BIT(20)
619
developerfd40db22021-04-29 10:08:25 +0800620/* PHY Indirect Access Control registers */
621#define MTK_PHY_IAC 0x10004
622#define PHY_IAC_ACCESS BIT(31)
623#define PHY_IAC_READ BIT(19)
developer599cda42022-05-24 15:13:31 +0800624#define PHY_IAC_READ_C45 (3 << 18)
625#define PHY_IAC_ADDR_C45 (0 << 18)
developerfd40db22021-04-29 10:08:25 +0800626#define PHY_IAC_WRITE BIT(18)
627#define PHY_IAC_START BIT(16)
developer599cda42022-05-24 15:13:31 +0800628#define PHY_IAC_START_C45 (0 << 16)
developerfd40db22021-04-29 10:08:25 +0800629#define PHY_IAC_ADDR_SHIFT 20
630#define PHY_IAC_REG_SHIFT 25
631#define PHY_IAC_TIMEOUT HZ
632
developerc8acd8d2022-11-10 09:07:10 +0800633#if defined(CONFIG_MEDIATEK_NETSYS_V3)
634#define MTK_MAC_MISC 0x10010
635#else
developerfd40db22021-04-29 10:08:25 +0800636#define MTK_MAC_MISC 0x1000c
developerc8acd8d2022-11-10 09:07:10 +0800637#endif
638#define MISC_MDC_TURBO BIT(4)
developerfd40db22021-04-29 10:08:25 +0800639#define MTK_MUX_TO_ESW BIT(0)
640
developer089e8852022-09-28 14:43:46 +0800641/* XMAC status registers */
642#define MTK_XGMAC_STS(x) ((x == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
643#define MTK_XGMAC_FORCE_LINK BIT(15)
644#define MTK_USXGMII_PCS_LINK BIT(8)
645#define MTK_XGMAC_RX_FC BIT(5)
646#define MTK_XGMAC_TX_FC BIT(4)
647#define MTK_USXGMII_PCS_MODE GENMASK(3, 1)
648#define MTK_XGMAC_LINK_STS BIT(0)
649
650/* GSW bridge registers */
651#define MTK_GSW_CFG (0x10080)
652#define GSWTX_IPG_MASK GENMASK(19, 16)
653#define GSWTX_IPG_SHIFT 16
654#define GSWRX_IPG_MASK GENMASK(3, 0)
655#define GSWRX_IPG_SHIFT 0
656#define GSW_IPG_11 11
657
developerfd40db22021-04-29 10:08:25 +0800658/* Mac control registers */
659#define MTK_MAC_MCR(x) (0x10100 + (x * 0x100))
660#define MAC_MCR_MAX_RX_1536 BIT(24)
developerd8a29752022-08-19 13:32:03 +0800661#define MAC_MCR_IPG_CFG (BIT(18) | BIT(16) | BIT(12))
developerfd40db22021-04-29 10:08:25 +0800662#define MAC_MCR_FORCE_MODE BIT(15)
663#define MAC_MCR_TX_EN BIT(14)
664#define MAC_MCR_RX_EN BIT(13)
665#define MAC_MCR_BACKOFF_EN BIT(9)
666#define MAC_MCR_BACKPR_EN BIT(8)
developer9b725932022-11-24 16:25:56 +0800667#define MAC_MCR_FORCE_EEE1000 BIT(7)
668#define MAC_MCR_FORCE_EEE100 BIT(6)
developerfd40db22021-04-29 10:08:25 +0800669#define MAC_MCR_FORCE_RX_FC BIT(5)
670#define MAC_MCR_FORCE_TX_FC BIT(4)
671#define MAC_MCR_SPEED_1000 BIT(3)
672#define MAC_MCR_SPEED_100 BIT(2)
673#define MAC_MCR_FORCE_DPX BIT(1)
674#define MAC_MCR_FORCE_LINK BIT(0)
675#define MAC_MCR_FORCE_LINK_DOWN (MAC_MCR_FORCE_MODE)
676
developer089e8852022-09-28 14:43:46 +0800677/* XFI Mac control registers */
678#define MTK_XMAC_MCR(x) (0x12000 + ((x - 1) * 0x1000))
679#define XMAC_MCR_TRX_DISABLE 0xf
680#define XMAC_MCR_FORCE_TX_FC BIT(5)
681#define XMAC_MCR_FORCE_RX_FC BIT(4)
682
developer9b725932022-11-24 16:25:56 +0800683/* Mac EEE control registers */
684#define MTK_MAC_EEE(x) (0x10104 + (x * 0x100))
685#define MAC_EEE_WAKEUP_TIME_1000 GENMASK(31, 24)
686#define MAC_EEE_WAKEUP_TIME_100 GENMASK(23, 16)
687#define MAC_EEE_LPI_TXIDLE_THD GENMASK(15, 8)
688#define MAC_EEE_RESV0 GENMASK(7, 4)
689#define MAC_EEE_CKG_TXILDE BIT(3)
690#define MAC_EEE_CKG_RXLPI BIT(2)
691#define MAC_EEE_TX_DOWN_REQ BIT(1)
692#define MAC_EEE_LPI_MODE BIT(0)
693
developerfd40db22021-04-29 10:08:25 +0800694/* Mac status registers */
695#define MTK_MAC_MSR(x) (0x10108 + (x * 0x100))
696#define MAC_MSR_EEE1G BIT(7)
697#define MAC_MSR_EEE100M BIT(6)
698#define MAC_MSR_RX_FC BIT(5)
699#define MAC_MSR_TX_FC BIT(4)
700#define MAC_MSR_SPEED_1000 BIT(3)
701#define MAC_MSR_SPEED_100 BIT(2)
702#define MAC_MSR_SPEED_MASK (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
703#define MAC_MSR_DPX BIT(1)
704#define MAC_MSR_LINK BIT(0)
705
706/* TRGMII RXC control register */
707#define TRGMII_RCK_CTRL 0x10300
708#define DQSI0(x) ((x << 0) & GENMASK(6, 0))
709#define DQSI1(x) ((x << 8) & GENMASK(14, 8))
710#define RXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
711#define RXC_RST BIT(31)
712#define RXC_DQSISEL BIT(30)
713#define RCK_CTRL_RGMII_1000 (RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
714#define RCK_CTRL_RGMII_10_100 RXCTL_DMWTLAT(2)
715
716#define NUM_TRGMII_CTRL 5
717
718/* TRGMII RXC control register */
719#define TRGMII_TCK_CTRL 0x10340
720#define TXCTL_DMWTLAT(x) ((x << 16) & GENMASK(18, 16))
721#define TXC_INV BIT(30)
722#define TCK_CTRL_RGMII_1000 TXCTL_DMWTLAT(2)
723#define TCK_CTRL_RGMII_10_100 (TXC_INV | TXCTL_DMWTLAT(2))
724
725/* TRGMII TX Drive Strength */
726#define TRGMII_TD_ODT(i) (0x10354 + 8 * (i))
727#define TD_DM_DRVP(x) ((x) & 0xf)
728#define TD_DM_DRVN(x) (((x) & 0xf) << 4)
729
730/* TRGMII Interface mode register */
731#define INTF_MODE 0x10390
732#define TRGMII_INTF_DIS BIT(0)
733#define TRGMII_MODE BIT(1)
734#define TRGMII_CENTRAL_ALIGNED BIT(2)
735#define INTF_MODE_RGMII_1000 (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
736#define INTF_MODE_RGMII_10_100 0
737
738/* GPIO port control registers for GMAC 2*/
739#define GPIO_OD33_CTRL8 0x4c0
740#define GPIO_BIAS_CTRL 0xed0
741#define GPIO_DRV_SEL10 0xf00
742
743/* ethernet subsystem chip id register */
744#define ETHSYS_CHIPID0_3 0x0
745#define ETHSYS_CHIPID4_7 0x4
746#define MT7623_ETH 7623
747#define MT7622_ETH 7622
748#define MT7621_ETH 7621
749
750/* ethernet system control register */
751#define ETHSYS_SYSCFG 0x10
752#define SYSCFG_DRAM_TYPE_DDR2 BIT(4)
753
754/* ethernet subsystem config register */
755#define ETHSYS_SYSCFG0 0x14
756#define SYSCFG0_GE_MASK 0x3
757#define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
developer089e8852022-09-28 14:43:46 +0800758#define SYSCFG0_SGMII_MASK GENMASK(9, 7)
developerfd40db22021-04-29 10:08:25 +0800759#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
760#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
761#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
762#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
developer089e8852022-09-28 14:43:46 +0800763#define SYSCFG0_SGMII_GMAC3_V2 BIT(7)
developerfd40db22021-04-29 10:08:25 +0800764
765
766/* ethernet subsystem clock register */
767#define ETHSYS_CLKCFG0 0x2c
768#define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
769#define ETHSYS_TRGMII_MT7621_MASK (BIT(5) | BIT(6))
770#define ETHSYS_TRGMII_MT7621_APLL BIT(6)
771#define ETHSYS_TRGMII_MT7621_DDR_PLL BIT(5)
772
773/* ethernet reset control register */
developer545abf02021-07-15 17:47:01 +0800774#define ETHSYS_RSTCTRL 0x34
775#define RSTCTRL_FE BIT(6)
developer545abf02021-07-15 17:47:01 +0800776#define RSTCTRL_ETH BIT(23)
developer8051e042022-04-08 13:26:36 +0800777#if defined(CONFIG_MEDIATEK_NETSYS_V2)
778#define RSTCTRL_PPE0 BIT(30)
779#define RSTCTRL_PPE1 BIT(31)
developer37482a42022-12-26 13:31:13 +0800780#elif defined(CONFIG_MEDIATEK_NETSYS_V3)
781#define RSTCTRL_PPE0 BIT(29)
782#define RSTCTRL_PPE1 BIT(30)
783#define RSTCTRL_PPE2 BIT(31)
784#define RSTCTRL_WDMA0 BIT(24)
785#define RSTCTRL_WDMA1 BIT(25)
786#define RSTCTRL_WDMA2 BIT(26)
developera5eb8d62022-04-22 15:42:20 +0800787#else
developer8051e042022-04-08 13:26:36 +0800788#define RSTCTRL_PPE0 BIT(31)
developer37482a42022-12-26 13:31:13 +0800789#define RSTCTRL_PPE1 0
developer8051e042022-04-08 13:26:36 +0800790#endif
developer545abf02021-07-15 17:47:01 +0800791
792/* ethernet reset check idle register */
793#define ETHSYS_FE_RST_CHK_IDLE_EN 0x28
794
developerfd40db22021-04-29 10:08:25 +0800795
796/* SGMII subsystem config registers */
797/* Register to auto-negotiation restart */
798#define SGMSYS_PCS_CONTROL_1 0x0
799#define SGMII_AN_RESTART BIT(9)
800#define SGMII_ISOLATE BIT(10)
801#define SGMII_AN_ENABLE BIT(12)
802#define SGMII_LINK_STATYS BIT(18)
803#define SGMII_AN_ABILITY BIT(19)
804#define SGMII_AN_COMPLETE BIT(21)
805#define SGMII_PCS_FAULT BIT(23)
806#define SGMII_AN_EXPANSION_CLR BIT(30)
807
developer089e8852022-09-28 14:43:46 +0800808/* Register to set SGMII speed */
809#define SGMII_PCS_SPEED_ABILITY 0x08
810#define SGMII_PCS_SPEED_MASK GENMASK(11, 10)
811#define SGMII_PCS_SPEED_10 0
812#define SGMII_PCS_SPEED_100 1
813#define SGMII_PCS_SPEED_1000 2
814#define SGMII_PCS_SPEED_DUPLEX BIT(12)
815#define SGMII_PCS_SPEED_LINK BIT(15)
816
developerfd40db22021-04-29 10:08:25 +0800817/* Register to programmable link timer, the unit in 2 * 8ns */
818#define SGMSYS_PCS_LINK_TIMER 0x18
819#define SGMII_LINK_TIMER_DEFAULT (0x186a0 & GENMASK(19, 0))
820
821/* Register to control remote fault */
822#define SGMSYS_SGMII_MODE 0x20
823#define SGMII_IF_MODE_BIT0 BIT(0)
824#define SGMII_SPEED_DUPLEX_AN BIT(1)
developer089e8852022-09-28 14:43:46 +0800825#define SGMII_SPEED_MASK GENMASK(3, 2)
developerfd40db22021-04-29 10:08:25 +0800826#define SGMII_SPEED_10 0x0
827#define SGMII_SPEED_100 BIT(2)
828#define SGMII_SPEED_1000 BIT(3)
829#define SGMII_DUPLEX_FULL BIT(4)
830#define SGMII_IF_MODE_BIT5 BIT(5)
831#define SGMII_REMOTE_FAULT_DIS BIT(8)
832#define SGMII_CODE_SYNC_SET_VAL BIT(9)
833#define SGMII_CODE_SYNC_SET_EN BIT(10)
834#define SGMII_SEND_AN_ERROR_EN BIT(11)
835#define SGMII_IF_MODE_MASK GENMASK(5, 1)
836
developer2b76a9d2022-09-20 14:59:45 +0800837/* Register to reset SGMII design */
838#define SGMII_RESERVED_0 0x34
839#define SGMII_SW_RESET BIT(0)
840
developerfd40db22021-04-29 10:08:25 +0800841/* Register to set SGMII speed, ANA RG_ Control Signals III*/
842#define SGMSYS_ANA_RG_CS3 0x2028
843#define RG_PHY_SPEED_MASK (BIT(2) | BIT(3))
844#define RG_PHY_SPEED_1_25G 0x0
845#define RG_PHY_SPEED_3_125G BIT(2)
846
847/* Register to power up QPHY */
848#define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
849#define SGMII_PHYA_PWD BIT(4)
850
developerf8ac94a2021-07-29 16:40:01 +0800851/* Register to QPHY wrapper control */
852#define SGMSYS_QPHY_WRAP_CTRL 0xec
853#define SGMII_PN_SWAP_MASK GENMASK(1, 0)
854#define SGMII_PN_SWAP_TX_RX (BIT(0) | BIT(1))
855
developer089e8852022-09-28 14:43:46 +0800856/* USXGMII subsystem config registers */
857/* Register to control speed */
858#define RG_PHY_TOP_SPEED_CTRL1 0x80C
859#define RG_USXGMII_RATE_UPDATE_MODE BIT(31)
860#define RG_MAC_CK_GATED BIT(29)
861#define RG_IF_FORCE_EN BIT(28)
862#define RG_RATE_ADAPT_MODE GENMASK(10, 8)
863#define RG_RATE_ADAPT_MODE_X1 0
864#define RG_RATE_ADAPT_MODE_X2 1
865#define RG_RATE_ADAPT_MODE_X4 2
866#define RG_RATE_ADAPT_MODE_X10 3
867#define RG_RATE_ADAPT_MODE_X100 4
868#define RG_RATE_ADAPT_MODE_X5 5
869#define RG_RATE_ADAPT_MODE_X50 6
870#define RG_XFI_RX_MODE GENMASK(6, 4)
871#define RG_XFI_RX_MODE_10G 0
872#define RG_XFI_RX_MODE_5G 1
873#define RG_XFI_TX_MODE GENMASK(2, 0)
874#define RG_XFI_TX_MODE_10G 0
875#define RG_XFI_TX_MODE_5G 1
876
877/* Register to control PCS AN */
878#define RG_PCS_AN_CTRL0 0x810
879#define RG_AN_ENABLE BIT(0)
880
881/* Register to control USXGMII XFI PLL digital */
882#define XFI_PLL_DIG_GLB8 0x08
883#define RG_XFI_PLL_EN BIT(31)
884
885/* Register to control USXGMII XFI PLL analog */
886#define XFI_PLL_ANA_GLB8 0x108
887#define RG_XFI_PLL_ANA_SWWA 0x02283248
888
developerfd40db22021-04-29 10:08:25 +0800889/* Infrasys subsystem config registers */
890#define INFRA_MISC2 0x70c
891#define CO_QPHY_SEL BIT(0)
892#define GEPHY_MAC_SEL BIT(1)
893
developer024387a2022-12-07 22:18:27 +0800894/* Toprgu subsystem config registers */
895#define TOPRGU_SWSYSRST 0x18
896#define SWSYSRST_UNLOCK_KEY GENMASK(31, 24)
897#define SWSYSRST_XFI_PLL_GRST BIT(16)
898#define SWSYSRST_XFI_PEXPT1_GRST BIT(15)
899#define SWSYSRST_XFI_PEXPT0_GRST BIT(14)
900#define SWSYSRST_SGMII1_GRST BIT(2)
901#define SWSYSRST_SGMII0_GRST BIT(1)
902#define TOPRGU_SWSYSRST_EN 0xFC
903
developer255bba22021-07-27 15:16:33 +0800904/* Top misc registers */
developer089e8852022-09-28 14:43:46 +0800905#define TOP_MISC_NETSYS_PCS_MUX 0x84
906#define NETSYS_PCS_MUX_MASK GENMASK(1, 0)
907#define MUX_G2_USXGMII_SEL BIT(1)
908#define MUX_HSGMII1_G1_SEL BIT(0)
developer255bba22021-07-27 15:16:33 +0800909#define USB_PHY_SWITCH_REG 0x218
910#define QPHY_SEL_MASK GENMASK(1, 0)
developerf1816a92021-11-15 12:18:02 +0800911#define SGMII_QPHY_SEL 0x2
developer255bba22021-07-27 15:16:33 +0800912
developerfd40db22021-04-29 10:08:25 +0800913/*MDIO control*/
914#define MII_MMD_ACC_CTL_REG 0x0d
915#define MII_MMD_ADDR_DATA_REG 0x0e
916#define MMD_OP_MODE_DATA BIT(14)
917
918/* MT7628/88 specific stuff */
919#define MT7628_PDMA_OFFSET 0x0800
920#define MT7628_SDM_OFFSET 0x0c00
921
922#define MT7628_TX_BASE_PTR0 (MT7628_PDMA_OFFSET + 0x00)
923#define MT7628_TX_MAX_CNT0 (MT7628_PDMA_OFFSET + 0x04)
924#define MT7628_TX_CTX_IDX0 (MT7628_PDMA_OFFSET + 0x08)
925#define MT7628_TX_DTX_IDX0 (MT7628_PDMA_OFFSET + 0x0c)
926#define MT7628_PST_DTX_IDX0 BIT(0)
927
928#define MT7628_SDM_MAC_ADRL (MT7628_SDM_OFFSET + 0x0c)
929#define MT7628_SDM_MAC_ADRH (MT7628_SDM_OFFSET + 0x10)
930
931struct mtk_rx_dma {
932 unsigned int rxd1;
933 unsigned int rxd2;
934 unsigned int rxd3;
935 unsigned int rxd4;
developere9356982022-07-04 09:03:20 +0800936} __packed __aligned(4);
937
938struct mtk_rx_dma_v2 {
939 unsigned int rxd1;
940 unsigned int rxd2;
941 unsigned int rxd3;
942 unsigned int rxd4;
developerfd40db22021-04-29 10:08:25 +0800943 unsigned int rxd5;
944 unsigned int rxd6;
945 unsigned int rxd7;
946 unsigned int rxd8;
developerfd40db22021-04-29 10:08:25 +0800947} __packed __aligned(4);
948
949struct mtk_tx_dma {
950 unsigned int txd1;
951 unsigned int txd2;
952 unsigned int txd3;
953 unsigned int txd4;
developere9356982022-07-04 09:03:20 +0800954} __packed __aligned(4);
955
956struct mtk_tx_dma_v2 {
957 unsigned int txd1;
958 unsigned int txd2;
959 unsigned int txd3;
960 unsigned int txd4;
developerfd40db22021-04-29 10:08:25 +0800961 unsigned int txd5;
962 unsigned int txd6;
963 unsigned int txd7;
964 unsigned int txd8;
developerfd40db22021-04-29 10:08:25 +0800965} __packed __aligned(4);
966
967struct mtk_eth;
968struct mtk_mac;
969
970/* struct mtk_hw_stats - the structure that holds the traffic statistics.
971 * @stats_lock: make sure that stats operations are atomic
972 * @reg_offset: the status register offset of the SoC
973 * @syncp: the refcount
974 *
975 * All of the supported SoCs have hardware counters for traffic statistics.
976 * Whenever the status IRQ triggers we can read the latest stats from these
977 * counters and store them in this struct.
978 */
979struct mtk_hw_stats {
980 u64 tx_bytes;
981 u64 tx_packets;
982 u64 tx_skip;
983 u64 tx_collisions;
984 u64 rx_bytes;
985 u64 rx_packets;
986 u64 rx_overflow;
987 u64 rx_fcs_errors;
988 u64 rx_short_errors;
989 u64 rx_long_errors;
990 u64 rx_checksum_errors;
991 u64 rx_flow_control_packets;
992
993 spinlock_t stats_lock;
994 u32 reg_offset;
995 struct u64_stats_sync syncp;
996};
997
998enum mtk_tx_flags {
999 /* PDMA descriptor can point at 1-2 segments. This enum allows us to
1000 * track how memory was allocated so that it can be freed properly.
1001 */
1002 MTK_TX_FLAGS_SINGLE0 = 0x01,
1003 MTK_TX_FLAGS_PAGE0 = 0x02,
1004
1005 /* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
1006 * SKB out instead of looking up through hardware TX descriptor.
1007 */
1008 MTK_TX_FLAGS_FPORT0 = 0x04,
1009 MTK_TX_FLAGS_FPORT1 = 0x08,
developer089e8852022-09-28 14:43:46 +08001010 MTK_TX_FLAGS_FPORT2 = 0x10,
developerfd40db22021-04-29 10:08:25 +08001011};
1012
1013/* This enum allows us to identify how the clock is defined on the array of the
1014 * clock in the order
1015 */
1016enum mtk_clks_map {
1017 MTK_CLK_ETHIF,
1018 MTK_CLK_SGMIITOP,
1019 MTK_CLK_ESW,
1020 MTK_CLK_GP0,
1021 MTK_CLK_GP1,
1022 MTK_CLK_GP2,
developer1bbcf512022-11-18 16:09:33 +08001023 MTK_CLK_GP3,
1024 MTK_CLK_XGP1,
1025 MTK_CLK_XGP2,
1026 MTK_CLK_XGP3,
1027 MTK_CLK_CRYPTO,
developerfd40db22021-04-29 10:08:25 +08001028 MTK_CLK_FE,
1029 MTK_CLK_TRGPLL,
1030 MTK_CLK_SGMII_TX_250M,
1031 MTK_CLK_SGMII_RX_250M,
1032 MTK_CLK_SGMII_CDR_REF,
1033 MTK_CLK_SGMII_CDR_FB,
1034 MTK_CLK_SGMII2_TX_250M,
1035 MTK_CLK_SGMII2_RX_250M,
1036 MTK_CLK_SGMII2_CDR_REF,
1037 MTK_CLK_SGMII2_CDR_FB,
1038 MTK_CLK_SGMII_CK,
1039 MTK_CLK_ETH2PLL,
1040 MTK_CLK_WOCPU0,
1041 MTK_CLK_WOCPU1,
developer5cfc67a2022-12-29 19:06:51 +08001042 MTK_CLK_ETHWARP_WOCPU2,
1043 MTK_CLK_ETHWARP_WOCPU1,
1044 MTK_CLK_ETHWARP_WOCPU0,
1045 MTK_CLK_TOP_USXGMII_SBUS_0_SEL,
1046 MTK_CLK_TOP_USXGMII_SBUS_1_SEL,
1047 MTK_CLK_TOP_SGM_0_SEL,
1048 MTK_CLK_TOP_SGM_1_SEL,
1049 MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL,
1050 MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL,
1051 MTK_CLK_TOP_ETH_GMII_SEL,
1052 MTK_CLK_TOP_ETH_REFCK_50M_SEL,
1053 MTK_CLK_TOP_ETH_SYS_200M_SEL,
1054 MTK_CLK_TOP_ETH_SYS_SEL,
1055 MTK_CLK_TOP_ETH_XGMII_SEL,
1056 MTK_CLK_TOP_ETH_MII_SEL,
1057 MTK_CLK_TOP_NETSYS_SEL,
1058 MTK_CLK_TOP_NETSYS_500M_SEL,
1059 MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
1060 MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
1061 MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
1062 MTK_CLK_TOP_NETSYS_WARP_SEL,
developerfd40db22021-04-29 10:08:25 +08001063 MTK_CLK_MAX
1064};
1065
1066#define MT7623_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1067 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1068 BIT(MTK_CLK_TRGPLL))
1069#define MT7622_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1070 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1071 BIT(MTK_CLK_GP2) | \
1072 BIT(MTK_CLK_SGMII_TX_250M) | \
1073 BIT(MTK_CLK_SGMII_RX_250M) | \
1074 BIT(MTK_CLK_SGMII_CDR_REF) | \
1075 BIT(MTK_CLK_SGMII_CDR_FB) | \
1076 BIT(MTK_CLK_SGMII_CK) | \
1077 BIT(MTK_CLK_ETH2PLL))
1078#define MT7621_CLKS_BITMAP (0)
1079#define MT7628_CLKS_BITMAP (0)
1080#define MT7629_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
1081 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
1082 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
1083 BIT(MTK_CLK_SGMII_TX_250M) | \
1084 BIT(MTK_CLK_SGMII_RX_250M) | \
1085 BIT(MTK_CLK_SGMII_CDR_REF) | \
1086 BIT(MTK_CLK_SGMII_CDR_FB) | \
1087 BIT(MTK_CLK_SGMII2_TX_250M) | \
1088 BIT(MTK_CLK_SGMII2_RX_250M) | \
1089 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1090 BIT(MTK_CLK_SGMII2_CDR_FB) | \
1091 BIT(MTK_CLK_SGMII_CK) | \
1092 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
1093
1094#define MT7986_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1095 BIT(MTK_CLK_WOCPU1) | BIT(MTK_CLK_WOCPU0) | \
1096 BIT(MTK_CLK_SGMII_TX_250M) | \
1097 BIT(MTK_CLK_SGMII_RX_250M) | \
1098 BIT(MTK_CLK_SGMII_CDR_REF) | \
1099 BIT(MTK_CLK_SGMII_CDR_FB) | \
1100 BIT(MTK_CLK_SGMII2_TX_250M) | \
1101 BIT(MTK_CLK_SGMII2_RX_250M) | \
1102 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1103 BIT(MTK_CLK_SGMII2_CDR_FB))
1104
developer255bba22021-07-27 15:16:33 +08001105
developer9e9fb4c2021-11-30 17:33:04 +08001106#define MT7981_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_GP2) | BIT(MTK_CLK_GP1) | \
1107 BIT(MTK_CLK_WOCPU0) | \
1108 BIT(MTK_CLK_SGMII_TX_250M) | \
1109 BIT(MTK_CLK_SGMII_RX_250M) | \
1110 BIT(MTK_CLK_SGMII_CDR_REF) | \
1111 BIT(MTK_CLK_SGMII_CDR_FB) | \
1112 BIT(MTK_CLK_SGMII2_TX_250M) | \
1113 BIT(MTK_CLK_SGMII2_RX_250M) | \
1114 BIT(MTK_CLK_SGMII2_CDR_REF) | \
1115 BIT(MTK_CLK_SGMII2_CDR_FB))
developer089e8852022-09-28 14:43:46 +08001116
developer1bbcf512022-11-18 16:09:33 +08001117#define MT7988_CLKS_BITMAP (BIT(MTK_CLK_FE) | BIT(MTK_CLK_ESW) | \
1118 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
1119 BIT(MTK_CLK_GP3) | BIT(MTK_CLK_XGP1) | \
1120 BIT(MTK_CLK_XGP2) | BIT(MTK_CLK_XGP3) | \
1121 BIT(MTK_CLK_CRYPTO) | \
developer089e8852022-09-28 14:43:46 +08001122 BIT(MTK_CLK_SGMII_TX_250M) | \
1123 BIT(MTK_CLK_SGMII_RX_250M) | \
developer089e8852022-09-28 14:43:46 +08001124 BIT(MTK_CLK_SGMII2_TX_250M) | \
1125 BIT(MTK_CLK_SGMII2_RX_250M) | \
developer5cfc67a2022-12-29 19:06:51 +08001126 BIT(MTK_CLK_ETHWARP_WOCPU2) | \
1127 BIT(MTK_CLK_ETHWARP_WOCPU1) | \
1128 BIT(MTK_CLK_ETHWARP_WOCPU0) | \
1129 BIT(MTK_CLK_TOP_USXGMII_SBUS_0_SEL) | \
1130 BIT(MTK_CLK_TOP_USXGMII_SBUS_1_SEL) | \
1131 BIT(MTK_CLK_TOP_SGM_0_SEL) | \
1132 BIT(MTK_CLK_TOP_SGM_1_SEL) | \
1133 BIT(MTK_CLK_TOP_XFI_PHY_0_XTAL_SEL) | \
1134 BIT(MTK_CLK_TOP_XFI_PHY_1_XTAL_SEL) | \
1135 BIT(MTK_CLK_TOP_ETH_GMII_SEL) | \
1136 BIT(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
1137 BIT(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
1138 BIT(MTK_CLK_TOP_ETH_SYS_SEL) | \
1139 BIT(MTK_CLK_TOP_ETH_XGMII_SEL) | \
1140 BIT(MTK_CLK_TOP_ETH_MII_SEL) | \
1141 BIT(MTK_CLK_TOP_NETSYS_SEL) | \
1142 BIT(MTK_CLK_TOP_NETSYS_500M_SEL) | \
1143 BIT(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
1144 BIT(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
1145 BIT(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
1146 BIT(MTK_CLK_TOP_NETSYS_WARP_SEL))
developer089e8852022-09-28 14:43:46 +08001147
developerfd40db22021-04-29 10:08:25 +08001148enum mtk_dev_state {
1149 MTK_HW_INIT,
1150 MTK_RESETTING
1151};
1152
developer089e8852022-09-28 14:43:46 +08001153/* PSE Port Definition */
1154enum mtk_pse_port {
1155 PSE_ADMA_PORT = 0,
1156 PSE_GDM1_PORT,
1157 PSE_GDM2_PORT,
1158 PSE_PPE0_PORT,
1159 PSE_PPE1_PORT,
1160 PSE_QDMA_TX_PORT,
1161 PSE_QDMA_RX_PORT,
1162 PSE_DROP_PORT,
1163 PSE_WDMA0_PORT,
1164 PSE_WDMA1_PORT,
1165 PSE_TDMA_PORT,
1166 PSE_NONE_PORT,
1167 PSE_PPE2_PORT,
1168 PSE_WDMA2_PORT,
1169 PSE_EIP197_PORT,
1170 PSE_GDM3_PORT,
1171 PSE_PORT_MAX
1172};
1173
1174/* GMAC Identifier */
1175enum mtk_gmac_id {
1176 MTK_GMAC1_ID = 0,
1177 MTK_GMAC2_ID,
1178 MTK_GMAC3_ID,
1179 MTK_GMAC_ID_MAX
1180};
1181
1182/* GDM Type */
1183enum mtk_gdm_type {
1184 MTK_GDM_TYPE = 0,
1185 MTK_XGDM_TYPE,
1186 MTK_GDM_TYPE_MAX
1187};
1188
developer30e13e72022-11-03 10:21:24 +08001189static inline const char *gdm_type(int type)
1190{
1191 switch (type) {
1192 case MTK_GDM_TYPE:
1193 return "gdm";
1194 case MTK_XGDM_TYPE:
1195 return "xgdm";
1196 default:
1197 return "unkown";
1198 }
1199}
1200
developerfd40db22021-04-29 10:08:25 +08001201/* struct mtk_tx_buf - This struct holds the pointers to the memory pointed at
1202 * by the TX descriptor s
1203 * @skb: The SKB pointer of the packet being sent
1204 * @dma_addr0: The base addr of the first segment
1205 * @dma_len0: The length of the first segment
1206 * @dma_addr1: The base addr of the second segment
1207 * @dma_len1: The length of the second segment
1208 */
1209struct mtk_tx_buf {
1210 struct sk_buff *skb;
1211 u32 flags;
1212 DEFINE_DMA_UNMAP_ADDR(dma_addr0);
1213 DEFINE_DMA_UNMAP_LEN(dma_len0);
1214 DEFINE_DMA_UNMAP_ADDR(dma_addr1);
1215 DEFINE_DMA_UNMAP_LEN(dma_len1);
1216};
1217
1218/* struct mtk_tx_ring - This struct holds info describing a TX ring
1219 * @dma: The descriptor ring
1220 * @buf: The memory pointed at by the ring
1221 * @phys: The physical addr of tx_buf
1222 * @next_free: Pointer to the next free descriptor
1223 * @last_free: Pointer to the last free descriptor
developerc4671b22021-05-28 13:16:42 +08001224 * @last_free_ptr: Hardware pointer value of the last free descriptor
developerfd40db22021-04-29 10:08:25 +08001225 * @thresh: The threshold of minimum amount of free descriptors
1226 * @free_count: QDMA uses a linked list. Track how many free descriptors
1227 * are present
1228 */
1229struct mtk_tx_ring {
developere9356982022-07-04 09:03:20 +08001230 void *dma;
developerfd40db22021-04-29 10:08:25 +08001231 struct mtk_tx_buf *buf;
1232 dma_addr_t phys;
developere9356982022-07-04 09:03:20 +08001233 void *next_free;
1234 void *last_free;
developerc4671b22021-05-28 13:16:42 +08001235 u32 last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001236 u16 thresh;
1237 atomic_t free_count;
1238 int dma_size;
developere9356982022-07-04 09:03:20 +08001239 void *dma_pdma; /* For MT7628/88 PDMA handling */
developerfd40db22021-04-29 10:08:25 +08001240 dma_addr_t phys_pdma;
1241 int cpu_idx;
1242};
1243
1244/* PDMA rx ring mode */
1245enum mtk_rx_flags {
1246 MTK_RX_FLAGS_NORMAL = 0,
1247 MTK_RX_FLAGS_HWLRO,
1248 MTK_RX_FLAGS_QDMA,
1249};
1250
1251/* struct mtk_rx_ring - This struct holds info describing a RX ring
1252 * @dma: The descriptor ring
1253 * @data: The memory pointed at by the ring
1254 * @phys: The physical addr of rx_buf
1255 * @frag_size: How big can each fragment be
1256 * @buf_size: The size of each packet buffer
1257 * @calc_idx: The current head of ring
developer77d03a72021-06-06 00:06:00 +08001258 * @ring_no: The index of ring
developerfd40db22021-04-29 10:08:25 +08001259 */
1260struct mtk_rx_ring {
developere9356982022-07-04 09:03:20 +08001261 void *dma;
developerfd40db22021-04-29 10:08:25 +08001262 u8 **data;
1263 dma_addr_t phys;
1264 u16 frag_size;
1265 u16 buf_size;
1266 u16 dma_size;
1267 bool calc_idx_update;
1268 u16 calc_idx;
1269 u32 crx_idx_reg;
developer77d03a72021-06-06 00:06:00 +08001270 u32 ring_no;
developerfd40db22021-04-29 10:08:25 +08001271};
1272
developer18f46a82021-07-20 21:08:21 +08001273/* struct mtk_napi - This is the structure holding NAPI-related information,
1274 * and a mtk_napi struct is binding to one interrupt group
1275 * @napi: The NAPI struct
1276 * @rx_ring: Pointer to the memory holding info about the RX ring
1277 * @irq_grp_idx: The index indicates which interrupt group that this
1278 * mtk_napi is binding to
1279 */
1280struct mtk_napi {
1281 struct napi_struct napi;
1282 struct mtk_eth *eth;
1283 struct mtk_rx_ring *rx_ring;
1284 u32 irq_grp_no;
1285};
1286
developerfd40db22021-04-29 10:08:25 +08001287enum mkt_eth_capabilities {
1288 MTK_RGMII_BIT = 0,
1289 MTK_TRGMII_BIT,
1290 MTK_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001291 MTK_XGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001292 MTK_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001293 MTK_ESW_BIT,
1294 MTK_GEPHY_BIT,
1295 MTK_MUX_BIT,
1296 MTK_INFRA_BIT,
1297 MTK_SHARED_SGMII_BIT,
1298 MTK_HWLRO_BIT,
developer18f46a82021-07-20 21:08:21 +08001299 MTK_RSS_BIT,
developerfd40db22021-04-29 10:08:25 +08001300 MTK_SHARED_INT_BIT,
1301 MTK_TRGMII_MT7621_CLK_BIT,
1302 MTK_QDMA_BIT,
developer089e8852022-09-28 14:43:46 +08001303 MTK_NETSYS_V1_BIT,
developera2bdbd52021-05-31 19:10:17 +08001304 MTK_NETSYS_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001305 MTK_NETSYS_V3_BIT,
developerfd40db22021-04-29 10:08:25 +08001306 MTK_SOC_MT7628_BIT,
developer545abf02021-07-15 17:47:01 +08001307 MTK_RSTCTRL_PPE1_BIT,
developer37482a42022-12-26 13:31:13 +08001308 MTK_RSTCTRL_PPE2_BIT,
developer255bba22021-07-27 15:16:33 +08001309 MTK_U3_COPHY_V2_BIT,
developer089e8852022-09-28 14:43:46 +08001310 MTK_8GB_ADDRESSING_BIT,
developerfd40db22021-04-29 10:08:25 +08001311
1312 /* MUX BITS*/
1313 MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
1314 MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
1315 MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
developer30e13e72022-11-03 10:21:24 +08001316 MTK_ETH_MUX_GMAC2_TO_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001317 MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
1318 MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
developer089e8852022-09-28 14:43:46 +08001319 MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT,
1320 MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001321
1322 /* PATH BITS */
1323 MTK_ETH_PATH_GMAC1_RGMII_BIT,
1324 MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1325 MTK_ETH_PATH_GMAC1_SGMII_BIT,
1326 MTK_ETH_PATH_GMAC2_RGMII_BIT,
1327 MTK_ETH_PATH_GMAC2_SGMII_BIT,
developer30e13e72022-11-03 10:21:24 +08001328 MTK_ETH_PATH_GMAC2_XGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001329 MTK_ETH_PATH_GMAC2_GEPHY_BIT,
developer089e8852022-09-28 14:43:46 +08001330 MTK_ETH_PATH_GMAC3_SGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001331 MTK_ETH_PATH_GDM1_ESW_BIT,
developer089e8852022-09-28 14:43:46 +08001332 MTK_ETH_PATH_GMAC1_USXGMII_BIT,
1333 MTK_ETH_PATH_GMAC2_USXGMII_BIT,
1334 MTK_ETH_PATH_GMAC3_USXGMII_BIT,
developerfd40db22021-04-29 10:08:25 +08001335};
1336
1337/* Supported hardware group on SoCs */
developer425b23a2022-10-12 16:00:41 +08001338#define MTK_RGMII BIT_ULL(MTK_RGMII_BIT)
1339#define MTK_TRGMII BIT_ULL(MTK_TRGMII_BIT)
1340#define MTK_SGMII BIT_ULL(MTK_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001341#define MTK_XGMII BIT_ULL(MTK_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001342#define MTK_USXGMII BIT_ULL(MTK_USXGMII_BIT)
1343#define MTK_ESW BIT_ULL(MTK_ESW_BIT)
1344#define MTK_GEPHY BIT_ULL(MTK_GEPHY_BIT)
1345#define MTK_MUX BIT_ULL(MTK_MUX_BIT)
1346#define MTK_INFRA BIT_ULL(MTK_INFRA_BIT)
1347#define MTK_SHARED_SGMII BIT_ULL(MTK_SHARED_SGMII_BIT)
1348#define MTK_HWLRO BIT_ULL(MTK_HWLRO_BIT)
1349#define MTK_RSS BIT_ULL(MTK_RSS_BIT)
1350#define MTK_SHARED_INT BIT_ULL(MTK_SHARED_INT_BIT)
1351#define MTK_TRGMII_MT7621_CLK BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1352#define MTK_QDMA BIT_ULL(MTK_QDMA_BIT)
1353#define MTK_NETSYS_V1 BIT_ULL(MTK_NETSYS_V1_BIT)
1354#define MTK_NETSYS_V2 BIT_ULL(MTK_NETSYS_V2_BIT)
1355#define MTK_NETSYS_V3 BIT_ULL(MTK_NETSYS_V3_BIT)
1356#define MTK_SOC_MT7628 BIT_ULL(MTK_SOC_MT7628_BIT)
1357#define MTK_RSTCTRL_PPE1 BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
developer37482a42022-12-26 13:31:13 +08001358#define MTK_RSTCTRL_PPE2 BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
developer425b23a2022-10-12 16:00:41 +08001359#define MTK_U3_COPHY_V2 BIT_ULL(MTK_U3_COPHY_V2_BIT)
1360#define MTK_8GB_ADDRESSING BIT_ULL(MTK_8GB_ADDRESSING_BIT)
developerfd40db22021-04-29 10:08:25 +08001361
1362#define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW \
developer425b23a2022-10-12 16:00:41 +08001363 BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
developerfd40db22021-04-29 10:08:25 +08001364#define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY \
developer425b23a2022-10-12 16:00:41 +08001365 BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
developerfd40db22021-04-29 10:08:25 +08001366#define MTK_ETH_MUX_U3_GMAC2_TO_QPHY \
developer425b23a2022-10-12 16:00:41 +08001367 BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
developer30e13e72022-11-03 10:21:24 +08001368#define MTK_ETH_MUX_GMAC2_TO_XGMII \
1369 BIT_ULL(MTK_ETH_MUX_GMAC2_TO_XGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001370#define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
developer425b23a2022-10-12 16:00:41 +08001371 BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001372#define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001373 BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001374#define MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII \
developer425b23a2022-10-12 16:00:41 +08001375 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII_BIT)
developer089e8852022-09-28 14:43:46 +08001376#define MTK_ETH_MUX_GMAC123_TO_USXGMII \
developer425b23a2022-10-12 16:00:41 +08001377 BIT_ULL(MTK_ETH_MUX_GMAC123_TO_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001378
1379/* Supported path present on SoCs */
developer425b23a2022-10-12 16:00:41 +08001380#define MTK_ETH_PATH_GMAC1_RGMII BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1381#define MTK_ETH_PATH_GMAC1_TRGMII BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1382#define MTK_ETH_PATH_GMAC1_SGMII BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1383#define MTK_ETH_PATH_GMAC2_RGMII BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1384#define MTK_ETH_PATH_GMAC2_SGMII BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
developer30e13e72022-11-03 10:21:24 +08001385#define MTK_ETH_PATH_GMAC2_XGMII BIT_ULL(MTK_ETH_PATH_GMAC2_XGMII_BIT)
developer425b23a2022-10-12 16:00:41 +08001386#define MTK_ETH_PATH_GMAC2_GEPHY BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1387#define MTK_ETH_PATH_GMAC3_SGMII BIT_ULL(MTK_ETH_PATH_GMAC3_SGMII_BIT)
1388#define MTK_ETH_PATH_GDM1_ESW BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1389#define MTK_ETH_PATH_GMAC1_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC1_USXGMII_BIT)
1390#define MTK_ETH_PATH_GMAC2_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC2_USXGMII_BIT)
1391#define MTK_ETH_PATH_GMAC3_USXGMII BIT_ULL(MTK_ETH_PATH_GMAC3_USXGMII_BIT)
developerfd40db22021-04-29 10:08:25 +08001392
1393#define MTK_GMAC1_RGMII (MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1394#define MTK_GMAC1_TRGMII (MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1395#define MTK_GMAC1_SGMII (MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1396#define MTK_GMAC2_RGMII (MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1397#define MTK_GMAC2_SGMII (MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
developer30e13e72022-11-03 10:21:24 +08001398#define MTK_GMAC2_XGMII (MTK_ETH_PATH_GMAC2_XGMII | MTK_XGMII)
developerfd40db22021-04-29 10:08:25 +08001399#define MTK_GMAC2_GEPHY (MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
developer089e8852022-09-28 14:43:46 +08001400#define MTK_GMAC3_SGMII (MTK_ETH_PATH_GMAC3_SGMII | MTK_SGMII)
developerfd40db22021-04-29 10:08:25 +08001401#define MTK_GDM1_ESW (MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
developer089e8852022-09-28 14:43:46 +08001402#define MTK_GMAC1_USXGMII (MTK_ETH_PATH_GMAC1_USXGMII | MTK_USXGMII)
1403#define MTK_GMAC2_USXGMII (MTK_ETH_PATH_GMAC2_USXGMII | MTK_USXGMII)
1404#define MTK_GMAC3_USXGMII (MTK_ETH_PATH_GMAC3_USXGMII | MTK_USXGMII)
developerfd40db22021-04-29 10:08:25 +08001405
1406/* MUXes present on SoCs */
1407/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1408#define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1409
1410/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1411#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
1412 (MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1413
1414/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1415#define MTK_MUX_U3_GMAC2_TO_QPHY \
1416 (MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1417
1418/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1419#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
1420 (MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1421 MTK_SHARED_SGMII)
1422
developer30e13e72022-11-03 10:21:24 +08001423/* 2: GMAC2 -> XGMII */
1424#define MTK_MUX_GMAC2_TO_XGMII \
1425 (MTK_ETH_MUX_GMAC2_TO_XGMII | MTK_MUX | MTK_INFRA)
1426
developerfd40db22021-04-29 10:08:25 +08001427/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1428#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
1429 (MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1430
developer089e8852022-09-28 14:43:46 +08001431#define MTK_MUX_GMAC123_TO_GEPHY_SGMII \
1432 (MTK_ETH_MUX_GMAC123_TO_GEPHY_SGMII | MTK_MUX)
1433
1434#define MTK_MUX_GMAC123_TO_USXGMII \
1435 (MTK_ETH_MUX_GMAC123_TO_USXGMII | MTK_MUX | MTK_INFRA)
1436
developerfd40db22021-04-29 10:08:25 +08001437#define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
1438
1439#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1440 MTK_GMAC2_RGMII | MTK_SHARED_INT | \
developer089e8852022-09-28 14:43:46 +08001441 MTK_TRGMII_MT7621_CLK | MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001442
1443#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1444 MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
developer089e8852022-09-28 14:43:46 +08001445 MTK_MUX_GDM1_TO_GMAC1_ESW | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001446 MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1447
1448#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
developer089e8852022-09-28 14:43:46 +08001449 MTK_QDMA | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001450
developer089e8852022-09-28 14:43:46 +08001451#define MT7628_CAPS (MTK_SHARED_INT | MTK_SOC_MT7628 | MTK_NETSYS_V1)
developerfd40db22021-04-29 10:08:25 +08001452
1453#define MT7629_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1454 MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1455 MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
developer089e8852022-09-28 14:43:46 +08001456 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_NETSYS_V1 | \
developerfd40db22021-04-29 10:08:25 +08001457 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1458
developerfd40db22021-04-29 10:08:25 +08001459#define MT7986_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1460 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
developer8051e042022-04-08 13:26:36 +08001461 MTK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001462
developer255bba22021-07-27 15:16:33 +08001463#define MT7981_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1464 MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1465 MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1466 MTK_NETSYS_V2)
1467
developer089e8852022-09-28 14:43:46 +08001468#define MT7988_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC3_SGMII | \
1469 MTK_MUX_GMAC123_TO_GEPHY_SGMII | MTK_QDMA | \
developer37482a42022-12-26 13:31:13 +08001470 MTK_NETSYS_V3 | MTK_RSTCTRL_PPE1 | MTK_RSTCTRL_PPE2 | \
developer089e8852022-09-28 14:43:46 +08001471 MTK_GMAC1_USXGMII | MTK_GMAC2_USXGMII | \
developer30e13e72022-11-03 10:21:24 +08001472 MTK_GMAC3_USXGMII | MTK_MUX_GMAC123_TO_USXGMII | \
1473 MTK_GMAC2_XGMII | MTK_MUX_GMAC2_TO_XGMII | MTK_RSS)
developer089e8852022-09-28 14:43:46 +08001474
developere9356982022-07-04 09:03:20 +08001475struct mtk_tx_dma_desc_info {
1476 dma_addr_t addr;
1477 u32 size;
1478 u16 vlan_tci;
1479 u16 qid;
1480 u8 gso:1;
1481 u8 csum:1;
1482 u8 vlan:1;
1483 u8 first:1;
1484 u8 last:1;
1485};
1486
developer68ce74f2023-01-03 16:11:57 +08001487struct mtk_reg_map {
1488 u32 tx_irq_mask;
1489 u32 tx_irq_status;
1490 struct {
1491 u32 rx_ptr; /* rx base pointer */
1492 u32 rx_cnt_cfg; /* rx max count configuration */
1493 u32 pcrx_ptr; /* rx cpu pointer */
1494 u32 glo_cfg; /* global configuration */
1495 u32 rst_idx; /* reset index */
1496 u32 delay_irq; /* delay interrupt */
1497 u32 irq_status; /* interrupt status */
1498 u32 irq_mask; /* interrupt mask */
1499 u32 int_grp; /* interrupt group1 */
1500 u32 int_grp2; /* interrupt group2 */
1501 } pdma;
1502 struct {
1503 u32 qtx_cfg; /* tx queue configuration */
1504 u32 qtx_sch; /* tx queue scheduler configuration */
1505 u32 rx_ptr; /* rx base pointer */
1506 u32 rx_cnt_cfg; /* rx max count configuration */
1507 u32 qcrx_ptr; /* rx cpu pointer */
1508 u32 glo_cfg; /* global configuration */
1509 u32 rst_idx; /* reset index */
1510 u32 delay_irq; /* delay interrupt */
1511 u32 fc_th; /* flow control */
1512 u32 int_grp; /* interrupt group1 */
1513 u32 int_grp2; /* interrupt group2 */
1514 u32 hred2; /* interrupt mask */
1515 u32 ctx_ptr; /* tx acquire cpu pointer */
1516 u32 dtx_ptr; /* tx acquire dma pointer */
1517 u32 crx_ptr; /* tx release cpu pointer */
1518 u32 drx_ptr; /* tx release dma pointer */
1519 u32 fq_head; /* fq head pointer */
1520 u32 fq_tail; /* fq tail pointer */
1521 u32 fq_count; /* fq free page count */
1522 u32 fq_blen; /* fq free page buffer length */
1523 u32 tx_sch_rate; /* tx scheduler rate control
1524 registers */
1525 } qdma;
1526 u32 gdm1_cnt;
1527 u32 gdma_to_ppe0;
1528 u32 ppe_base[3];
1529 u32 wdma_base[3];
1530};
1531
developerfd40db22021-04-29 10:08:25 +08001532/* struct mtk_eth_data - This is the structure holding all differences
1533 * among various plaforms
developer68ce74f2023-01-03 16:11:57 +08001534 * @reg_map Soc register map.
1535 * @ana_rgc3: The offset for register ANA_RGC3 related to
developerfd40db22021-04-29 10:08:25 +08001536 * sgmiisys syscon
1537 * @caps Flags shown the extra capability for the SoC
1538 * @hw_features Flags shown HW features
1539 * @required_clks Flags shown the bitmap for required clocks on
1540 * the target SoC
1541 * @required_pctl A bool value to show whether the SoC requires
1542 * the extra setup for those pins used by GMAC.
developere9356982022-07-04 09:03:20 +08001543 * @txd_size Tx DMA descriptor size.
1544 * @rxd_size Rx DMA descriptor size.
developer68ce74f2023-01-03 16:11:57 +08001545 * @rx_dma_l4_valid Rx DMA valid register mask.
developere9356982022-07-04 09:03:20 +08001546 * @dma_max_len Max DMA tx/rx buffer length.
1547 * @dma_len_offset Tx/Rx DMA length field offset.
developerfd40db22021-04-29 10:08:25 +08001548 */
1549struct mtk_soc_data {
developer68ce74f2023-01-03 16:11:57 +08001550 const struct mtk_reg_map *reg_map;
1551 u32 ana_rgc3;
developer089e8852022-09-28 14:43:46 +08001552 u64 caps;
developer5cfc67a2022-12-29 19:06:51 +08001553 u64 required_clks;
developerfd40db22021-04-29 10:08:25 +08001554 bool required_pctl;
1555 netdev_features_t hw_features;
1556 bool has_sram;
developere9356982022-07-04 09:03:20 +08001557 struct {
1558 u32 txd_size;
1559 u32 rxd_size;
developer68ce74f2023-01-03 16:11:57 +08001560 u32 rx_dma_l4_valid;
developere9356982022-07-04 09:03:20 +08001561 u32 dma_max_len;
1562 u32 dma_len_offset;
1563 } txrx;
developerfd40db22021-04-29 10:08:25 +08001564};
1565
developer089e8852022-09-28 14:43:46 +08001566/* currently no SoC has more than 3 macs */
1567#if defined(CONFIG_MEDIATEK_NETSYS_V3)
1568#define MTK_MAX_DEVS 3
1569#else
1570#define MTK_MAX_DEVS 2
1571#endif
developerfd40db22021-04-29 10:08:25 +08001572
1573#define MTK_SGMII_PHYSPEED_AN BIT(31)
1574#define MTK_SGMII_PHYSPEED_MASK GENMASK(2, 0)
1575#define MTK_SGMII_PHYSPEED_1000 BIT(0)
1576#define MTK_SGMII_PHYSPEED_2500 BIT(1)
developer089e8852022-09-28 14:43:46 +08001577#define MTK_SGMII_PHYSPEED_5000 BIT(2)
1578#define MTK_SGMII_PHYSPEED_10000 BIT(3)
developerf8ac94a2021-07-29 16:40:01 +08001579#define MTK_SGMII_PN_SWAP BIT(16)
developerfd40db22021-04-29 10:08:25 +08001580#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
1581
developer089e8852022-09-28 14:43:46 +08001582/* struct mtk_xgmii - This is the structure holding sgmii/usxgmii regmap and
1583 * its characteristics
developerfd40db22021-04-29 10:08:25 +08001584 * @regmap: The register map pointing at the range used to setup
developer089e8852022-09-28 14:43:46 +08001585 * SGMII/USXGMII modes
developerfd40db22021-04-29 10:08:25 +08001586 * @flags: The enum refers to which mode the sgmii wants to run on
1587 * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
1588 */
1589
developer089e8852022-09-28 14:43:46 +08001590struct mtk_xgmii {
1591 struct mtk_eth *eth;
1592 struct regmap *regmap_sgmii[MTK_MAX_DEVS];
1593 struct regmap *regmap_usxgmii[MTK_MAX_DEVS];
1594 struct regmap *regmap_pextp[MTK_MAX_DEVS];
1595 struct regmap *regmap_pll;
developerfd40db22021-04-29 10:08:25 +08001596 u32 flags[MTK_MAX_DEVS];
1597 u32 ana_rgc3;
1598};
1599
developer8051e042022-04-08 13:26:36 +08001600
1601/* struct mtk_reset_event - This is the structure holding statistics counters
1602 * for reset events
1603 * @count: The counter is used to record the number of events
1604 */
1605struct mtk_reset_event {
1606 u32 count[32];
1607};
1608
developera2613e62022-07-01 18:29:37 +08001609/* struct mtk_phylink_priv - This is the structure holding private data for phylink
1610 * @desc: Pointer to the memory holding info about the phylink gpio
1611 * @id: The element is used to record the phy index of phylink
1612 * @phyaddr: The element is used to record the phy address of phylink
1613 * @link: The element is used to record the phy link status of phylink
1614 */
1615struct mtk_phylink_priv {
1616 struct net_device *dev;
1617 struct gpio_desc *desc;
1618 char label[16];
1619 int id;
1620 int phyaddr;
1621 int link;
1622};
1623
developerfd40db22021-04-29 10:08:25 +08001624/* struct mtk_eth - This is the main datasructure for holding the state
1625 * of the driver
1626 * @dev: The device pointer
1627 * @base: The mapped register i/o base
1628 * @page_lock: Make sure that register operations are atomic
1629 * @tx_irq__lock: Make sure that IRQ register operations are atomic
1630 * @rx_irq__lock: Make sure that IRQ register operations are atomic
1631 * @dummy_dev: we run 2 netdevs on 1 physical DMA ring and need a
1632 * dummy for NAPI to work
1633 * @netdev: The netdev instances
1634 * @mac: Each netdev is linked to a physical MAC
1635 * @irq: The IRQ that we are using
1636 * @msg_enable: Ethtool msg level
1637 * @ethsys: The register map pointing at the range used to setup
1638 * MII modes
1639 * @infra: The register map pointing at the range used to setup
1640 * SGMII and GePHY path
1641 * @pctl: The register map pointing at the range used to setup
1642 * GMAC port drive/slew values
1643 * @dma_refcnt: track how many netdevs are using the DMA engine
1644 * @tx_ring: Pointer to the memory holding info about the TX ring
1645 * @rx_ring: Pointer to the memory holding info about the RX ring
1646 * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
1647 * @tx_napi: The TX NAPI struct
1648 * @rx_napi: The RX NAPI struct
1649 * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
1650 * @phy_scratch_ring: physical address of scratch_ring
1651 * @scratch_head: The scratch memory that scratch_ring points to.
1652 * @clks: clock array for all clocks required
1653 * @mii_bus: If there is a bus we need to create an instance for it
1654 * @pending_work: The workqueue used to reset the dma ring
1655 * @state: Initialization and runtime state of the device
1656 * @soc: Holding specific data among vaious SoCs
1657 */
1658
1659struct mtk_eth {
1660 struct device *dev;
1661 void __iomem *base;
developer089e8852022-09-28 14:43:46 +08001662 void __iomem *sram_base;
developerfd40db22021-04-29 10:08:25 +08001663 spinlock_t page_lock;
1664 spinlock_t tx_irq_lock;
1665 spinlock_t rx_irq_lock;
1666 struct net_device dummy_dev;
1667 struct net_device *netdev[MTK_MAX_DEVS];
1668 struct mtk_mac *mac[MTK_MAX_DEVS];
developer18f46a82021-07-20 21:08:21 +08001669 int irq[MTK_MAX_IRQ_NUM];
developerfd40db22021-04-29 10:08:25 +08001670 u32 msg_enable;
1671 unsigned long sysclk;
1672 struct regmap *ethsys;
1673 struct regmap *infra;
developer089e8852022-09-28 14:43:46 +08001674 struct regmap *toprgu;
1675 struct mtk_xgmii *xgmii;
developerfd40db22021-04-29 10:08:25 +08001676 struct regmap *pctl;
1677 bool hwlro;
1678 refcount_t dma_refcnt;
1679 struct mtk_tx_ring tx_ring;
1680 struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
1681 struct mtk_rx_ring rx_ring_qdma;
1682 struct napi_struct tx_napi;
developer18f46a82021-07-20 21:08:21 +08001683 struct mtk_napi rx_napi[MTK_RX_NAPI_NUM];
developere9356982022-07-04 09:03:20 +08001684 void *scratch_ring;
developer8051e042022-04-08 13:26:36 +08001685 struct mtk_reset_event reset_event;
developerfd40db22021-04-29 10:08:25 +08001686 dma_addr_t phy_scratch_ring;
1687 void *scratch_head;
1688 struct clk *clks[MTK_CLK_MAX];
1689
1690 struct mii_bus *mii_bus;
1691 struct work_struct pending_work;
1692 unsigned long state;
1693
1694 const struct mtk_soc_data *soc;
1695
developerfd40db22021-04-29 10:08:25 +08001696 u32 rx_dma_l4_valid;
1697 int ip_align;
developerd82e8372022-02-09 15:00:09 +08001698 spinlock_t syscfg0_lock;
developer8051e042022-04-08 13:26:36 +08001699 struct timer_list mtk_dma_monitor_timer;
developerfd40db22021-04-29 10:08:25 +08001700};
1701
1702/* struct mtk_mac - the structure that holds the info about the MACs of the
1703 * SoC
1704 * @id: The number of the MAC
1705 * @interface: Interface mode kept for detecting change in hw settings
1706 * @of_node: Our devicetree node
1707 * @hw: Backpointer to our main datastruture
1708 * @hw_stats: Packet statistics counter
1709 */
1710struct mtk_mac {
developerfb556ca2021-10-13 10:52:09 +08001711 unsigned int id;
developerfd40db22021-04-29 10:08:25 +08001712 phy_interface_t interface;
1713 unsigned int mode;
developer089e8852022-09-28 14:43:46 +08001714 unsigned int type;
developerfd40db22021-04-29 10:08:25 +08001715 int speed;
1716 struct device_node *of_node;
1717 struct phylink *phylink;
1718 struct phylink_config phylink_config;
developera2613e62022-07-01 18:29:37 +08001719 struct mtk_phylink_priv phylink_priv;
developerfd40db22021-04-29 10:08:25 +08001720 struct mtk_eth *hw;
1721 struct mtk_hw_stats *hw_stats;
1722 __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
1723 int hwlro_ip_cnt;
developer9b725932022-11-24 16:25:56 +08001724 bool tx_lpi_enabled;
1725 u32 tx_lpi_timer;
developerfd40db22021-04-29 10:08:25 +08001726};
1727
1728/* the struct describing the SoC. these are declared in the soc_xyz.c files */
developer7cd7e5e2022-11-17 13:57:32 +08001729extern struct mtk_eth *g_eth;
developerfd40db22021-04-29 10:08:25 +08001730extern const struct of_device_id of_mtk_match[];
developer77d03a72021-06-06 00:06:00 +08001731extern u32 mtk_hwlro_stats_ebl;
developerfd40db22021-04-29 10:08:25 +08001732
1733/* read the hardware status register */
1734void mtk_stats_update_mac(struct mtk_mac *mac);
1735
1736void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1737u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
developer8051e042022-04-08 13:26:36 +08001738u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg);
developerfd40db22021-04-29 10:08:25 +08001739
developer089e8852022-09-28 14:43:46 +08001740int mtk_sgmii_init(struct mtk_xgmii *ss, struct device_node *np,
developerfd40db22021-04-29 10:08:25 +08001741 u32 ana_rgc3);
developer089e8852022-09-28 14:43:46 +08001742int mtk_sgmii_setup_mode_an(struct mtk_xgmii *ss, unsigned int mac_id);
1743int mtk_sgmii_setup_mode_force(struct mtk_xgmii *ss, unsigned int mac_id,
developerfd40db22021-04-29 10:08:25 +08001744 const struct phylink_link_state *state);
1745void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001746void mtk_sgmii_setup_phya_gen2(struct mtk_xgmii *ss, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001747
1748int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer30e13e72022-11-03 10:21:24 +08001749int mtk_gmac_xgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerfd40db22021-04-29 10:08:25 +08001750int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1751int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
developer089e8852022-09-28 14:43:46 +08001752int mtk_gmac_usxgmii_path_setup(struct mtk_eth *eth, int mac_id);
developerdca0fde2022-12-14 11:40:35 +08001753void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config);
developer8051e042022-04-08 13:26:36 +08001754void ethsys_reset(struct mtk_eth *eth, u32 reset_bits);
developerfd40db22021-04-29 10:08:25 +08001755
developer089e8852022-09-28 14:43:46 +08001756int mtk_mac2xgmii_id(struct mtk_eth *eth, int mac_id);
1757int mtk_usxgmii_init(struct mtk_xgmii *ss, struct device_node *r);
1758int mtk_xfi_pextp_init(struct mtk_xgmii *ss, struct device_node *r);
1759int mtk_xfi_pll_init(struct mtk_xgmii *ss, struct device_node *r);
1760int mtk_toprgu_init(struct mtk_eth *eth, struct device_node *r);
1761int mtk_xfi_pll_enable(struct mtk_xgmii *ss);
1762int mtk_usxgmii_setup_mode_an(struct mtk_xgmii *ss, int mac_id,
1763 int max_speed);
1764int mtk_usxgmii_setup_mode_force(struct mtk_xgmii *ss, int mac_id,
developercfa104b2023-01-11 17:40:41 +08001765 const struct phylink_link_state *state);
developer089e8852022-09-28 14:43:46 +08001766void mtk_usxgmii_setup_phya_an_10000(struct mtk_xgmii *ss, int mac_id);
1767void mtk_usxgmii_reset(struct mtk_xgmii *ss, int mac_id);
developer0baa6962023-01-31 14:25:23 +08001768int mtk_dump_usxgmii(struct regmap *pmap, char *name, u32 offset, u32 range);
developerfd40db22021-04-29 10:08:25 +08001769#endif /* MTK_ETH_H */