developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
| 2 | /* |
| 3 | * |
| 4 | * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org> |
| 5 | * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org> |
| 6 | * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com> |
| 7 | */ |
| 8 | |
| 9 | #include <linux/of_device.h> |
| 10 | #include <linux/of_mdio.h> |
| 11 | #include <linux/of_net.h> |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 12 | #include <linux/of_address.h> |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 13 | #include <linux/mfd/syscon.h> |
| 14 | #include <linux/regmap.h> |
| 15 | #include <linux/clk.h> |
| 16 | #include <linux/pm_runtime.h> |
| 17 | #include <linux/if_vlan.h> |
| 18 | #include <linux/reset.h> |
| 19 | #include <linux/tcp.h> |
| 20 | #include <linux/interrupt.h> |
| 21 | #include <linux/pinctrl/devinfo.h> |
| 22 | #include <linux/phylink.h> |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 23 | #include <linux/gpio/consumer.h> |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 24 | #include <net/dsa.h> |
| 25 | |
| 26 | #include "mtk_eth_soc.h" |
| 27 | #include "mtk_eth_dbg.h" |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 28 | #include "mtk_eth_reset.h" |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 29 | |
| 30 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 31 | #include "mtk_hnat/nf_hnat_mtk.h" |
| 32 | #endif |
| 33 | |
developer | 75e4dad | 2022-11-16 15:17:14 +0800 | [diff] [blame] | 34 | #if defined(CONFIG_XFRM_OFFLOAD) |
| 35 | #include <crypto/sha.h> |
| 36 | #include <net/xfrm.h> |
| 37 | #include "mtk_ipsec.h" |
| 38 | #endif |
| 39 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 40 | static int mtk_msg_level = -1; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 41 | atomic_t reset_lock = ATOMIC_INIT(0); |
| 42 | atomic_t force = ATOMIC_INIT(0); |
| 43 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 44 | module_param_named(msg_level, mtk_msg_level, int, 0); |
| 45 | MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)"); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 46 | DECLARE_COMPLETION(wait_ser_done); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 47 | |
| 48 | #define MTK_ETHTOOL_STAT(x) { #x, \ |
| 49 | offsetof(struct mtk_hw_stats, x) / sizeof(u64) } |
| 50 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 51 | static const struct mtk_reg_map mtk_reg_map = { |
| 52 | .tx_irq_mask = 0x1a1c, |
| 53 | .tx_irq_status = 0x1a18, |
| 54 | .pdma = { |
| 55 | .rx_ptr = 0x0900, |
| 56 | .rx_cnt_cfg = 0x0904, |
| 57 | .pcrx_ptr = 0x0908, |
| 58 | .glo_cfg = 0x0a04, |
| 59 | .rst_idx = 0x0a08, |
| 60 | .delay_irq = 0x0a0c, |
| 61 | .irq_status = 0x0a20, |
| 62 | .irq_mask = 0x0a28, |
| 63 | .int_grp = 0x0a50, |
| 64 | .int_grp2 = 0x0a54, |
| 65 | }, |
| 66 | .qdma = { |
| 67 | .qtx_cfg = 0x1800, |
| 68 | .qtx_sch = 0x1804, |
| 69 | .rx_ptr = 0x1900, |
| 70 | .rx_cnt_cfg = 0x1904, |
| 71 | .qcrx_ptr = 0x1908, |
| 72 | .glo_cfg = 0x1a04, |
| 73 | .rst_idx = 0x1a08, |
| 74 | .delay_irq = 0x1a0c, |
| 75 | .fc_th = 0x1a10, |
| 76 | .tx_sch_rate = 0x1a14, |
| 77 | .int_grp = 0x1a20, |
| 78 | .int_grp2 = 0x1a24, |
| 79 | .hred2 = 0x1a44, |
| 80 | .ctx_ptr = 0x1b00, |
| 81 | .dtx_ptr = 0x1b04, |
| 82 | .crx_ptr = 0x1b10, |
| 83 | .drx_ptr = 0x1b14, |
| 84 | .fq_head = 0x1b20, |
| 85 | .fq_tail = 0x1b24, |
| 86 | .fq_count = 0x1b28, |
| 87 | .fq_blen = 0x1b2c, |
| 88 | }, |
| 89 | .gdm1_cnt = 0x2400, |
| 90 | .gdma_to_ppe0 = 0x4444, |
| 91 | .ppe_base = { |
| 92 | [0] = 0x0c00, |
| 93 | }, |
| 94 | .wdma_base = { |
| 95 | [0] = 0x2800, |
| 96 | [1] = 0x2c00, |
| 97 | }, |
| 98 | }; |
| 99 | |
| 100 | static const struct mtk_reg_map mt7628_reg_map = { |
| 101 | .tx_irq_mask = 0x0a28, |
| 102 | .tx_irq_status = 0x0a20, |
| 103 | .pdma = { |
| 104 | .rx_ptr = 0x0900, |
| 105 | .rx_cnt_cfg = 0x0904, |
| 106 | .pcrx_ptr = 0x0908, |
| 107 | .glo_cfg = 0x0a04, |
| 108 | .rst_idx = 0x0a08, |
| 109 | .delay_irq = 0x0a0c, |
| 110 | .irq_status = 0x0a20, |
| 111 | .irq_mask = 0x0a28, |
| 112 | .int_grp = 0x0a50, |
| 113 | .int_grp2 = 0x0a54, |
| 114 | }, |
| 115 | }; |
| 116 | |
| 117 | static const struct mtk_reg_map mt7986_reg_map = { |
| 118 | .tx_irq_mask = 0x461c, |
| 119 | .tx_irq_status = 0x4618, |
| 120 | .pdma = { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 121 | .rx_ptr = 0x4100, |
| 122 | .rx_cnt_cfg = 0x4104, |
| 123 | .pcrx_ptr = 0x4108, |
| 124 | .glo_cfg = 0x4204, |
| 125 | .rst_idx = 0x4208, |
| 126 | .delay_irq = 0x420c, |
| 127 | .irq_status = 0x4220, |
| 128 | .irq_mask = 0x4228, |
| 129 | .int_grp = 0x4250, |
| 130 | .int_grp2 = 0x4254, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 131 | }, |
| 132 | .qdma = { |
| 133 | .qtx_cfg = 0x4400, |
| 134 | .qtx_sch = 0x4404, |
| 135 | .rx_ptr = 0x4500, |
| 136 | .rx_cnt_cfg = 0x4504, |
| 137 | .qcrx_ptr = 0x4508, |
| 138 | .glo_cfg = 0x4604, |
| 139 | .rst_idx = 0x4608, |
| 140 | .delay_irq = 0x460c, |
| 141 | .fc_th = 0x4610, |
| 142 | .int_grp = 0x4620, |
| 143 | .int_grp2 = 0x4624, |
| 144 | .hred2 = 0x4644, |
| 145 | .ctx_ptr = 0x4700, |
| 146 | .dtx_ptr = 0x4704, |
| 147 | .crx_ptr = 0x4710, |
| 148 | .drx_ptr = 0x4714, |
| 149 | .fq_head = 0x4720, |
| 150 | .fq_tail = 0x4724, |
| 151 | .fq_count = 0x4728, |
| 152 | .fq_blen = 0x472c, |
| 153 | .tx_sch_rate = 0x4798, |
| 154 | }, |
| 155 | .gdm1_cnt = 0x1c00, |
| 156 | .gdma_to_ppe0 = 0x3333, |
| 157 | .ppe_base = { |
| 158 | [0] = 0x2000, |
| 159 | [1] = 0x2400, |
| 160 | }, |
| 161 | .wdma_base = { |
| 162 | [0] = 0x4800, |
| 163 | [1] = 0x4c00, |
| 164 | }, |
| 165 | }; |
| 166 | |
| 167 | static const struct mtk_reg_map mt7988_reg_map = { |
| 168 | .tx_irq_mask = 0x461c, |
| 169 | .tx_irq_status = 0x4618, |
| 170 | .pdma = { |
| 171 | .rx_ptr = 0x6900, |
| 172 | .rx_cnt_cfg = 0x6904, |
| 173 | .pcrx_ptr = 0x6908, |
| 174 | .glo_cfg = 0x6a04, |
| 175 | .rst_idx = 0x6a08, |
| 176 | .delay_irq = 0x6a0c, |
| 177 | .irq_status = 0x6a20, |
| 178 | .irq_mask = 0x6a28, |
| 179 | .int_grp = 0x6a50, |
| 180 | .int_grp2 = 0x6a54, |
| 181 | }, |
| 182 | .qdma = { |
| 183 | .qtx_cfg = 0x4400, |
| 184 | .qtx_sch = 0x4404, |
| 185 | .rx_ptr = 0x4500, |
| 186 | .rx_cnt_cfg = 0x4504, |
| 187 | .qcrx_ptr = 0x4508, |
| 188 | .glo_cfg = 0x4604, |
| 189 | .rst_idx = 0x4608, |
| 190 | .delay_irq = 0x460c, |
| 191 | .fc_th = 0x4610, |
| 192 | .int_grp = 0x4620, |
| 193 | .int_grp2 = 0x4624, |
| 194 | .hred2 = 0x4644, |
| 195 | .ctx_ptr = 0x4700, |
| 196 | .dtx_ptr = 0x4704, |
| 197 | .crx_ptr = 0x4710, |
| 198 | .drx_ptr = 0x4714, |
| 199 | .fq_head = 0x4720, |
| 200 | .fq_tail = 0x4724, |
| 201 | .fq_count = 0x4728, |
| 202 | .fq_blen = 0x472c, |
| 203 | .tx_sch_rate = 0x4798, |
| 204 | }, |
| 205 | .gdm1_cnt = 0x1c00, |
| 206 | .gdma_to_ppe0 = 0x3333, |
| 207 | .ppe_base = { |
| 208 | [0] = 0x2000, |
| 209 | [1] = 0x2400, |
| 210 | [2] = 0x2c00, |
| 211 | }, |
| 212 | .wdma_base = { |
| 213 | [0] = 0x4800, |
| 214 | [1] = 0x4c00, |
| 215 | [2] = 0x5000, |
| 216 | }, |
| 217 | }; |
| 218 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 219 | /* strings used by ethtool */ |
| 220 | static const struct mtk_ethtool_stats { |
| 221 | char str[ETH_GSTRING_LEN]; |
| 222 | u32 offset; |
| 223 | } mtk_ethtool_stats[] = { |
| 224 | MTK_ETHTOOL_STAT(tx_bytes), |
| 225 | MTK_ETHTOOL_STAT(tx_packets), |
| 226 | MTK_ETHTOOL_STAT(tx_skip), |
| 227 | MTK_ETHTOOL_STAT(tx_collisions), |
| 228 | MTK_ETHTOOL_STAT(rx_bytes), |
| 229 | MTK_ETHTOOL_STAT(rx_packets), |
| 230 | MTK_ETHTOOL_STAT(rx_overflow), |
| 231 | MTK_ETHTOOL_STAT(rx_fcs_errors), |
| 232 | MTK_ETHTOOL_STAT(rx_short_errors), |
| 233 | MTK_ETHTOOL_STAT(rx_long_errors), |
| 234 | MTK_ETHTOOL_STAT(rx_checksum_errors), |
| 235 | MTK_ETHTOOL_STAT(rx_flow_control_packets), |
| 236 | }; |
| 237 | |
| 238 | static const char * const mtk_clks_source_name[] = { |
developer | 1bbcf51 | 2022-11-18 16:09:33 +0800 | [diff] [blame] | 239 | "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3", |
| 240 | "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll", |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 241 | "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb", |
| 242 | "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb", |
developer | 5cfc67a | 2022-12-29 19:06:51 +0800 | [diff] [blame] | 243 | "sgmii_ck", "eth2pll", "wocpu0", "wocpu1", |
| 244 | "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0", |
| 245 | "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel", |
| 246 | "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel", |
| 247 | "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel", |
| 248 | "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel", |
| 249 | "top_netsys_500m_sel", "top_netsys_pao_2x_sel", |
| 250 | "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel", |
| 251 | "top_netsys_warp_sel", |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 252 | }; |
| 253 | |
| 254 | void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg) |
| 255 | { |
| 256 | __raw_writel(val, eth->base + reg); |
| 257 | } |
| 258 | |
| 259 | u32 mtk_r32(struct mtk_eth *eth, unsigned reg) |
| 260 | { |
| 261 | return __raw_readl(eth->base + reg); |
| 262 | } |
| 263 | |
| 264 | u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg) |
| 265 | { |
| 266 | u32 val; |
| 267 | |
| 268 | val = mtk_r32(eth, reg); |
| 269 | val &= ~mask; |
| 270 | val |= set; |
| 271 | mtk_w32(eth, val, reg); |
| 272 | return reg; |
| 273 | } |
| 274 | |
| 275 | static int mtk_mdio_busy_wait(struct mtk_eth *eth) |
| 276 | { |
| 277 | unsigned long t_start = jiffies; |
| 278 | |
| 279 | while (1) { |
| 280 | if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS)) |
| 281 | return 0; |
| 282 | if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT)) |
| 283 | break; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 284 | cond_resched(); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | dev_err(eth->dev, "mdio: MDIO timeout\n"); |
| 288 | return -1; |
| 289 | } |
| 290 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 291 | u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr, |
| 292 | int phy_reg, u16 write_data) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 293 | { |
| 294 | if (mtk_mdio_busy_wait(eth)) |
| 295 | return -1; |
| 296 | |
| 297 | write_data &= 0xffff; |
| 298 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 299 | if (phy_reg & MII_ADDR_C45) { |
| 300 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 | |
| 301 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 302 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg), |
| 303 | MTK_PHY_IAC); |
| 304 | |
| 305 | if (mtk_mdio_busy_wait(eth)) |
| 306 | return -1; |
| 307 | |
| 308 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE | |
| 309 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 310 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data, |
| 311 | MTK_PHY_IAC); |
| 312 | } else { |
| 313 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE | |
| 314 | ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 315 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data, |
| 316 | MTK_PHY_IAC); |
| 317 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 318 | |
| 319 | if (mtk_mdio_busy_wait(eth)) |
| 320 | return -1; |
| 321 | |
| 322 | return 0; |
| 323 | } |
| 324 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 325 | u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 326 | { |
| 327 | u32 d; |
| 328 | |
| 329 | if (mtk_mdio_busy_wait(eth)) |
| 330 | return 0xffff; |
| 331 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 332 | if (phy_reg & MII_ADDR_C45) { |
| 333 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 | |
| 334 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 335 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg), |
| 336 | MTK_PHY_IAC); |
| 337 | |
| 338 | if (mtk_mdio_busy_wait(eth)) |
| 339 | return 0xffff; |
| 340 | |
| 341 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 | |
| 342 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 343 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT), |
| 344 | MTK_PHY_IAC); |
| 345 | } else { |
| 346 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ | |
| 347 | ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 348 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT), |
| 349 | MTK_PHY_IAC); |
| 350 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 351 | |
| 352 | if (mtk_mdio_busy_wait(eth)) |
| 353 | return 0xffff; |
| 354 | |
| 355 | d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff; |
| 356 | |
| 357 | return d; |
| 358 | } |
| 359 | |
| 360 | static int mtk_mdio_write(struct mii_bus *bus, int phy_addr, |
| 361 | int phy_reg, u16 val) |
| 362 | { |
| 363 | struct mtk_eth *eth = bus->priv; |
| 364 | |
| 365 | return _mtk_mdio_write(eth, phy_addr, phy_reg, val); |
| 366 | } |
| 367 | |
| 368 | static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg) |
| 369 | { |
| 370 | struct mtk_eth *eth = bus->priv; |
| 371 | |
| 372 | return _mtk_mdio_read(eth, phy_addr, phy_reg); |
| 373 | } |
| 374 | |
developer | abeadd5 | 2022-08-15 11:26:44 +0800 | [diff] [blame] | 375 | static int mtk_mdio_reset(struct mii_bus *bus) |
| 376 | { |
| 377 | /* The mdiobus_register will trigger a reset pulse when enabling Bus reset, |
| 378 | * we just need to wait until device ready. |
| 379 | */ |
| 380 | mdelay(20); |
| 381 | |
| 382 | return 0; |
| 383 | } |
| 384 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 385 | static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth, |
| 386 | phy_interface_t interface) |
| 387 | { |
developer | 543e792 | 2022-12-01 11:24:47 +0800 | [diff] [blame] | 388 | u32 val = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 389 | |
| 390 | /* Check DDR memory type. |
| 391 | * Currently TRGMII mode with DDR2 memory is not supported. |
| 392 | */ |
| 393 | regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val); |
| 394 | if (interface == PHY_INTERFACE_MODE_TRGMII && |
| 395 | val & SYSCFG_DRAM_TYPE_DDR2) { |
| 396 | dev_err(eth->dev, |
| 397 | "TRGMII mode with DDR2 memory is not supported!\n"); |
| 398 | return -EOPNOTSUPP; |
| 399 | } |
| 400 | |
| 401 | val = (interface == PHY_INTERFACE_MODE_TRGMII) ? |
| 402 | ETHSYS_TRGMII_MT7621_DDR_PLL : 0; |
| 403 | |
| 404 | regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0, |
| 405 | ETHSYS_TRGMII_MT7621_MASK, val); |
| 406 | |
| 407 | return 0; |
| 408 | } |
| 409 | |
| 410 | static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, |
| 411 | phy_interface_t interface, int speed) |
| 412 | { |
| 413 | u32 val; |
| 414 | int ret; |
| 415 | |
| 416 | if (interface == PHY_INTERFACE_MODE_TRGMII) { |
| 417 | mtk_w32(eth, TRGMII_MODE, INTF_MODE); |
| 418 | val = 500000000; |
| 419 | ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val); |
| 420 | if (ret) |
| 421 | dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret); |
| 422 | return; |
| 423 | } |
| 424 | |
| 425 | val = (speed == SPEED_1000) ? |
| 426 | INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100; |
| 427 | mtk_w32(eth, val, INTF_MODE); |
| 428 | |
| 429 | regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0, |
| 430 | ETHSYS_TRGMII_CLK_SEL362_5, |
| 431 | ETHSYS_TRGMII_CLK_SEL362_5); |
| 432 | |
| 433 | val = (speed == SPEED_1000) ? 250000000 : 500000000; |
| 434 | ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val); |
| 435 | if (ret) |
| 436 | dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret); |
| 437 | |
| 438 | val = (speed == SPEED_1000) ? |
| 439 | RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100; |
| 440 | mtk_w32(eth, val, TRGMII_RCK_CTRL); |
| 441 | |
| 442 | val = (speed == SPEED_1000) ? |
| 443 | TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100; |
| 444 | mtk_w32(eth, val, TRGMII_TCK_CTRL); |
| 445 | } |
| 446 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 447 | static void mtk_setup_bridge_switch(struct mtk_eth *eth) |
| 448 | { |
| 449 | int val; |
| 450 | |
| 451 | /* Force Port1 XGMAC Link Up */ |
| 452 | val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 453 | mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID), |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 454 | MTK_XGMAC_STS(MTK_GMAC1_ID)); |
| 455 | |
| 456 | /* Adjust GSW bridge IPG to 11*/ |
| 457 | val = mtk_r32(eth, MTK_GSW_CFG); |
| 458 | val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK); |
| 459 | val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) | |
| 460 | (GSW_IPG_11 << GSWRX_IPG_SHIFT); |
| 461 | mtk_w32(eth, val, MTK_GSW_CFG); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 462 | } |
| 463 | |
developer | a7570e7 | 2023-05-09 17:06:42 +0800 | [diff] [blame] | 464 | static bool mtk_check_gmac23_idle(struct mtk_mac *mac) |
| 465 | { |
| 466 | u32 mac_fsm, gdm_fsm; |
| 467 | |
| 468 | mac_fsm = mtk_r32(mac->hw, MTK_MAC_FSM(mac->id)); |
| 469 | |
| 470 | switch (mac->id) { |
| 471 | case MTK_GMAC2_ID: |
| 472 | gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM2_FSM); |
| 473 | break; |
| 474 | case MTK_GMAC3_ID: |
| 475 | gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM3_FSM); |
| 476 | break; |
developer | 10b556b | 2023-05-15 09:49:08 +0800 | [diff] [blame] | 477 | default: |
| 478 | return true; |
developer | a7570e7 | 2023-05-09 17:06:42 +0800 | [diff] [blame] | 479 | }; |
| 480 | |
| 481 | if ((mac_fsm & 0xFFFF0000) == 0x01010000 && |
| 482 | (gdm_fsm & 0xFFFF0000) == 0x00000000) |
| 483 | return true; |
| 484 | |
| 485 | return false; |
| 486 | } |
| 487 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 488 | static void mtk_setup_eee(struct mtk_mac *mac, bool enable) |
| 489 | { |
| 490 | struct mtk_eth *eth = mac->hw; |
| 491 | u32 mcr, mcr_cur; |
| 492 | u32 val; |
| 493 | |
| 494 | mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 495 | mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000); |
| 496 | |
| 497 | if (enable) { |
| 498 | mac->tx_lpi_enabled = 1; |
| 499 | |
| 500 | val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) | |
| 501 | FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) | |
| 502 | FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD, |
| 503 | mac->tx_lpi_timer) | |
| 504 | FIELD_PREP(MAC_EEE_RESV0, 14); |
| 505 | mtk_w32(eth, val, MTK_MAC_EEE(mac->id)); |
| 506 | |
| 507 | switch (mac->speed) { |
| 508 | case SPEED_1000: |
| 509 | mcr |= MAC_MCR_FORCE_EEE1000; |
| 510 | break; |
| 511 | case SPEED_100: |
| 512 | mcr |= MAC_MCR_FORCE_EEE100; |
| 513 | break; |
| 514 | }; |
| 515 | } else { |
| 516 | mac->tx_lpi_enabled = 0; |
| 517 | |
| 518 | mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id)); |
| 519 | } |
| 520 | |
| 521 | /* Only update control register when needed! */ |
| 522 | if (mcr != mcr_cur) |
| 523 | mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id)); |
| 524 | } |
| 525 | |
developer | 0fef522 | 2023-04-26 14:48:31 +0800 | [diff] [blame] | 526 | static int mtk_get_hwver(struct mtk_eth *eth) |
| 527 | { |
| 528 | struct device_node *np; |
| 529 | struct regmap *hwver; |
| 530 | u32 info = 0; |
| 531 | |
| 532 | eth->hwver = MTK_HWID_V1; |
| 533 | |
| 534 | np = of_parse_phandle(eth->dev->of_node, "mediatek,hwver", 0); |
| 535 | if (!np) |
| 536 | return -EINVAL; |
| 537 | |
| 538 | hwver = syscon_node_to_regmap(np); |
| 539 | if (IS_ERR(hwver)) |
| 540 | return PTR_ERR(hwver); |
| 541 | |
| 542 | regmap_read(hwver, 0x8, &info); |
| 543 | |
| 544 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) |
| 545 | eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_3, info); |
| 546 | else |
| 547 | eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_1_2, info); |
| 548 | |
| 549 | of_node_put(np); |
| 550 | |
| 551 | return 0; |
| 552 | } |
| 553 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 554 | static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config, |
| 555 | phy_interface_t interface) |
| 556 | { |
| 557 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 558 | phylink_config); |
| 559 | struct mtk_eth *eth = mac->hw; |
| 560 | unsigned int sid; |
| 561 | |
| 562 | if (interface == PHY_INTERFACE_MODE_SGMII || |
| 563 | phy_interface_mode_is_8023z(interface)) { |
| 564 | sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ? |
| 565 | 0 : mtk_mac2xgmii_id(eth, mac->id); |
| 566 | |
| 567 | return mtk_sgmii_select_pcs(eth->sgmii, sid); |
| 568 | } else if (interface == PHY_INTERFACE_MODE_USXGMII || |
| 569 | interface == PHY_INTERFACE_MODE_10GKR || |
| 570 | interface == PHY_INTERFACE_MODE_5GBASER) { |
| 571 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) && |
| 572 | mac->id != MTK_GMAC1_ID) { |
| 573 | sid = mtk_mac2xgmii_id(eth, mac->id); |
| 574 | |
| 575 | return mtk_usxgmii_select_pcs(eth->usxgmii, sid); |
| 576 | } |
| 577 | } |
| 578 | |
| 579 | return NULL; |
| 580 | } |
| 581 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 582 | static void mtk_mac_config(struct phylink_config *config, unsigned int mode, |
| 583 | const struct phylink_link_state *state) |
| 584 | { |
| 585 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 586 | phylink_config); |
| 587 | struct mtk_eth *eth = mac->hw; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 588 | u32 sid, i; |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 589 | int val = 0, ge_mode, force_link, err = 0; |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 590 | unsigned int mac_type = mac->type; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 591 | |
| 592 | /* MT76x8 has no hardware settings between for the MAC */ |
| 593 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) && |
| 594 | mac->interface != state->interface) { |
| 595 | /* Setup soc pin functions */ |
| 596 | switch (state->interface) { |
| 597 | case PHY_INTERFACE_MODE_TRGMII: |
| 598 | if (mac->id) |
| 599 | goto err_phy; |
| 600 | if (!MTK_HAS_CAPS(mac->hw->soc->caps, |
| 601 | MTK_GMAC1_TRGMII)) |
| 602 | goto err_phy; |
| 603 | /* fall through */ |
| 604 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 605 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 606 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 607 | case PHY_INTERFACE_MODE_RGMII: |
| 608 | case PHY_INTERFACE_MODE_MII: |
| 609 | case PHY_INTERFACE_MODE_REVMII: |
| 610 | case PHY_INTERFACE_MODE_RMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 611 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 612 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) { |
| 613 | err = mtk_gmac_rgmii_path_setup(eth, mac->id); |
| 614 | if (err) |
| 615 | goto init_err; |
| 616 | } |
| 617 | break; |
| 618 | case PHY_INTERFACE_MODE_1000BASEX: |
| 619 | case PHY_INTERFACE_MODE_2500BASEX: |
| 620 | case PHY_INTERFACE_MODE_SGMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 621 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 622 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) { |
| 623 | err = mtk_gmac_sgmii_path_setup(eth, mac->id); |
| 624 | if (err) |
| 625 | goto init_err; |
| 626 | } |
| 627 | break; |
| 628 | case PHY_INTERFACE_MODE_GMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 629 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 630 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) { |
| 631 | err = mtk_gmac_gephy_path_setup(eth, mac->id); |
| 632 | if (err) |
| 633 | goto init_err; |
| 634 | } |
| 635 | break; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 636 | case PHY_INTERFACE_MODE_XGMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 637 | mac->type = MTK_XGDM_TYPE; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 638 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) { |
| 639 | err = mtk_gmac_xgmii_path_setup(eth, mac->id); |
| 640 | if (err) |
| 641 | goto init_err; |
| 642 | } |
| 643 | break; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 644 | case PHY_INTERFACE_MODE_USXGMII: |
| 645 | case PHY_INTERFACE_MODE_10GKR: |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 646 | case PHY_INTERFACE_MODE_5GBASER: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 647 | mac->type = MTK_XGDM_TYPE; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 648 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) { |
| 649 | err = mtk_gmac_usxgmii_path_setup(eth, mac->id); |
| 650 | if (err) |
| 651 | goto init_err; |
| 652 | } |
| 653 | break; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 654 | default: |
| 655 | goto err_phy; |
| 656 | } |
| 657 | |
| 658 | /* Setup clock for 1st gmac */ |
| 659 | if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII && |
| 660 | !phy_interface_mode_is_8023z(state->interface) && |
| 661 | MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) { |
| 662 | if (MTK_HAS_CAPS(mac->hw->soc->caps, |
| 663 | MTK_TRGMII_MT7621_CLK)) { |
| 664 | if (mt7621_gmac0_rgmii_adjust(mac->hw, |
| 665 | state->interface)) |
| 666 | goto err_phy; |
| 667 | } else { |
| 668 | mtk_gmac0_rgmii_adjust(mac->hw, |
| 669 | state->interface, |
| 670 | state->speed); |
| 671 | |
| 672 | /* mt7623_pad_clk_setup */ |
| 673 | for (i = 0 ; i < NUM_TRGMII_CTRL; i++) |
| 674 | mtk_w32(mac->hw, |
| 675 | TD_DM_DRVP(8) | TD_DM_DRVN(8), |
| 676 | TRGMII_TD_ODT(i)); |
| 677 | |
| 678 | /* Assert/release MT7623 RXC reset */ |
| 679 | mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL, |
| 680 | TRGMII_RCK_CTRL); |
| 681 | mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL); |
| 682 | } |
| 683 | } |
| 684 | |
| 685 | ge_mode = 0; |
| 686 | switch (state->interface) { |
| 687 | case PHY_INTERFACE_MODE_MII: |
| 688 | case PHY_INTERFACE_MODE_GMII: |
| 689 | ge_mode = 1; |
| 690 | break; |
| 691 | case PHY_INTERFACE_MODE_REVMII: |
| 692 | ge_mode = 2; |
| 693 | break; |
| 694 | case PHY_INTERFACE_MODE_RMII: |
| 695 | if (mac->id) |
| 696 | goto err_phy; |
| 697 | ge_mode = 3; |
| 698 | break; |
| 699 | default: |
| 700 | break; |
| 701 | } |
| 702 | |
| 703 | /* put the gmac into the right mode */ |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 704 | spin_lock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 705 | regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val); |
| 706 | val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id); |
| 707 | val |= SYSCFG0_GE_MODE(ge_mode, mac->id); |
| 708 | regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val); |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 709 | spin_unlock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 710 | |
| 711 | mac->interface = state->interface; |
| 712 | } |
| 713 | |
| 714 | /* SGMII */ |
| 715 | if (state->interface == PHY_INTERFACE_MODE_SGMII || |
| 716 | phy_interface_mode_is_8023z(state->interface)) { |
| 717 | /* The path GMAC to SGMII will be enabled once the SGMIISYS is |
| 718 | * being setup done. |
| 719 | */ |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 720 | spin_lock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 721 | regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val); |
| 722 | |
| 723 | regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0, |
| 724 | SYSCFG0_SGMII_MASK, |
| 725 | ~(u32)SYSCFG0_SGMII_MASK); |
| 726 | |
| 727 | /* Decide how GMAC and SGMIISYS be mapped */ |
| 728 | sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ? |
| 729 | 0 : mac->id; |
| 730 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 731 | /* Save the syscfg0 value for mac_finish */ |
| 732 | mac->syscfg0 = val; |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 733 | spin_unlock(ð->syscfg0_lock); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 734 | } else if (state->interface == PHY_INTERFACE_MODE_USXGMII || |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 735 | state->interface == PHY_INTERFACE_MODE_10GKR || |
| 736 | state->interface == PHY_INTERFACE_MODE_5GBASER) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 737 | /* Nothing to do */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 738 | } else if (phylink_autoneg_inband(mode)) { |
| 739 | dev_err(eth->dev, |
| 740 | "In-band mode not supported in non SGMII mode!\n"); |
| 741 | return; |
| 742 | } |
| 743 | |
| 744 | /* Setup gmac */ |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 745 | if (mac->type == MTK_XGDM_TYPE) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 746 | mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id)); |
| 747 | mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 748 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 749 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 750 | switch (mac->id) { |
| 751 | case MTK_GMAC1_ID: |
| 752 | mtk_setup_bridge_switch(eth); |
| 753 | break; |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 754 | case MTK_GMAC2_ID: |
| 755 | force_link = (mac->interface == |
| 756 | PHY_INTERFACE_MODE_XGMII) ? |
| 757 | MTK_XGMAC_FORCE_LINK(mac->id) : 0; |
| 758 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
| 759 | mtk_w32(eth, val | force_link, |
| 760 | MTK_XGMAC_STS(mac->id)); |
| 761 | break; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 762 | case MTK_GMAC3_ID: |
| 763 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 764 | mtk_w32(eth, |
| 765 | val | MTK_XGMAC_FORCE_LINK(mac->id), |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 766 | MTK_XGMAC_STS(mac->id)); |
| 767 | break; |
| 768 | } |
| 769 | } |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 770 | } else if (mac->type == MTK_GDM_TYPE) { |
| 771 | val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id)); |
| 772 | mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL, |
| 773 | MTK_GDMA_EG_CTRL(mac->id)); |
| 774 | |
| 775 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 776 | switch (mac->id) { |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 777 | case MTK_GMAC2_ID: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 778 | case MTK_GMAC3_ID: |
| 779 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 780 | mtk_w32(eth, |
| 781 | val & ~MTK_XGMAC_FORCE_LINK(mac->id), |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 782 | MTK_XGMAC_STS(mac->id)); |
| 783 | break; |
| 784 | } |
| 785 | } |
| 786 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 787 | /* FIXME: In current hardware design, we have to reset FE |
| 788 | * when swtiching XGDM to GDM. Therefore, here trigger an SER |
| 789 | * to let GDM go back to the initial state. |
| 790 | */ |
developer | a7570e7 | 2023-05-09 17:06:42 +0800 | [diff] [blame] | 791 | if (mac->type != mac_type && !mtk_check_gmac23_idle(mac)) { |
| 792 | if (!test_bit(MTK_RESETTING, &mac->hw->state)) { |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 793 | atomic_inc(&force); |
| 794 | schedule_work(ð->pending_work); |
developer | a7570e7 | 2023-05-09 17:06:42 +0800 | [diff] [blame] | 795 | } |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 796 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 797 | } |
| 798 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 799 | return; |
| 800 | |
| 801 | err_phy: |
| 802 | dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__, |
| 803 | mac->id, phy_modes(state->interface)); |
| 804 | return; |
| 805 | |
| 806 | init_err: |
| 807 | dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__, |
| 808 | mac->id, phy_modes(state->interface), err); |
| 809 | } |
| 810 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 811 | static int mtk_mac_finish(struct phylink_config *config, unsigned int mode, |
| 812 | phy_interface_t interface) |
| 813 | { |
| 814 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 815 | phylink_config); |
| 816 | struct mtk_eth *eth = mac->hw; |
| 817 | |
| 818 | /* Enable SGMII */ |
| 819 | if (interface == PHY_INTERFACE_MODE_SGMII || |
| 820 | phy_interface_mode_is_8023z(interface)) |
| 821 | regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0, |
| 822 | SYSCFG0_SGMII_MASK, mac->syscfg0); |
| 823 | |
| 824 | return 0; |
| 825 | } |
| 826 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 827 | static int mtk_mac_pcs_get_state(struct phylink_config *config, |
| 828 | struct phylink_link_state *state) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 829 | { |
| 830 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 831 | phylink_config); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 832 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 833 | if (mac->type == MTK_XGDM_TYPE) { |
| 834 | u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 835 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 836 | if (mac->id == MTK_GMAC2_ID) |
| 837 | sts = sts >> 16; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 838 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 839 | state->duplex = DUPLEX_FULL; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 840 | |
| 841 | switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) { |
| 842 | case 0: |
| 843 | state->speed = SPEED_10000; |
| 844 | break; |
| 845 | case 1: |
| 846 | state->speed = SPEED_5000; |
| 847 | break; |
| 848 | case 2: |
| 849 | state->speed = SPEED_2500; |
| 850 | break; |
| 851 | case 3: |
| 852 | state->speed = SPEED_1000; |
| 853 | break; |
| 854 | } |
| 855 | |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 856 | state->interface = mac->interface; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 857 | state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts); |
| 858 | } else if (mac->type == MTK_GDM_TYPE) { |
| 859 | struct mtk_eth *eth = mac->hw; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 860 | struct mtk_sgmii *ss = eth->sgmii; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 861 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
| 862 | u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id)); |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 863 | u32 bm, adv, rgc3, sgm_mode; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 864 | |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 865 | state->interface = mac->interface; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 866 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 867 | regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm); |
| 868 | if (bm & SGMII_AN_ENABLE) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 869 | regmap_read(ss->pcs[id].regmap, |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 870 | SGMSYS_PCS_ADVERTISE, &adv); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 871 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 872 | phylink_mii_c22_pcs_decode_state( |
| 873 | state, |
| 874 | FIELD_GET(SGMII_BMSR, bm), |
| 875 | FIELD_GET(SGMII_LPA, adv)); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 876 | } else { |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 877 | state->link = !!(bm & SGMII_LINK_STATYS); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 878 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 879 | regmap_read(ss->pcs[id].regmap, |
| 880 | SGMSYS_SGMII_MODE, &sgm_mode); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 881 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 882 | switch (sgm_mode & SGMII_SPEED_MASK) { |
| 883 | case SGMII_SPEED_10: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 884 | state->speed = SPEED_10; |
| 885 | break; |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 886 | case SGMII_SPEED_100: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 887 | state->speed = SPEED_100; |
| 888 | break; |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 889 | case SGMII_SPEED_1000: |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 890 | regmap_read(ss->pcs[id].regmap, |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 891 | ss->pcs[id].ana_rgc3, &rgc3); |
| 892 | rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 893 | state->speed = rgc3 ? SPEED_2500 : SPEED_1000; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 894 | break; |
| 895 | } |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 896 | |
| 897 | if (sgm_mode & SGMII_DUPLEX_HALF) |
| 898 | state->duplex = DUPLEX_HALF; |
| 899 | else |
| 900 | state->duplex = DUPLEX_FULL; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 901 | } |
| 902 | |
| 903 | state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX); |
| 904 | if (pmsr & MAC_MSR_RX_FC) |
| 905 | state->pause |= MLO_PAUSE_RX; |
| 906 | if (pmsr & MAC_MSR_TX_FC) |
| 907 | state->pause |= MLO_PAUSE_TX; |
| 908 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 909 | |
| 910 | return 1; |
| 911 | } |
| 912 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 913 | static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode, |
| 914 | phy_interface_t interface) |
| 915 | { |
| 916 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 917 | phylink_config); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 918 | u32 mcr; |
| 919 | |
| 920 | if (mac->type == MTK_GDM_TYPE) { |
| 921 | mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id)); |
| 922 | mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN); |
| 923 | mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id)); |
| 924 | } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) { |
| 925 | mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 926 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 927 | mcr &= 0xfffffff0; |
| 928 | mcr |= XMAC_MCR_TRX_DISABLE; |
| 929 | mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id)); |
| 930 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 931 | } |
| 932 | |
| 933 | static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode, |
| 934 | phy_interface_t interface, |
| 935 | struct phy_device *phy) |
| 936 | { |
| 937 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 938 | phylink_config); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 939 | u32 mcr, mcr_cur; |
| 940 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 941 | mac->speed = speed; |
| 942 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 943 | if (mac->type == MTK_GDM_TYPE) { |
| 944 | mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id)); |
| 945 | mcr = mcr_cur; |
| 946 | mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 | |
| 947 | MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC | |
| 948 | MAC_MCR_FORCE_RX_FC); |
| 949 | mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE | |
| 950 | MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK; |
| 951 | |
| 952 | /* Configure speed */ |
| 953 | switch (speed) { |
| 954 | case SPEED_2500: |
| 955 | case SPEED_1000: |
| 956 | mcr |= MAC_MCR_SPEED_1000; |
| 957 | break; |
| 958 | case SPEED_100: |
| 959 | mcr |= MAC_MCR_SPEED_100; |
| 960 | break; |
| 961 | } |
| 962 | |
| 963 | /* Configure duplex */ |
| 964 | if (duplex == DUPLEX_FULL) |
| 965 | mcr |= MAC_MCR_FORCE_DPX; |
| 966 | |
| 967 | /* Configure pause modes - |
| 968 | * phylink will avoid these for half duplex |
| 969 | */ |
| 970 | if (tx_pause) |
| 971 | mcr |= MAC_MCR_FORCE_TX_FC; |
| 972 | if (rx_pause) |
| 973 | mcr |= MAC_MCR_FORCE_RX_FC; |
| 974 | |
| 975 | mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN; |
| 976 | |
| 977 | /* Only update control register when needed! */ |
| 978 | if (mcr != mcr_cur) |
| 979 | mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id)); |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 980 | |
| 981 | if (mode == MLO_AN_PHY && phy) |
| 982 | mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 983 | } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) { |
| 984 | mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id)); |
| 985 | |
| 986 | mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC); |
| 987 | /* Configure pause modes - |
| 988 | * phylink will avoid these for half duplex |
| 989 | */ |
| 990 | if (tx_pause) |
| 991 | mcr |= XMAC_MCR_FORCE_TX_FC; |
| 992 | if (rx_pause) |
| 993 | mcr |= XMAC_MCR_FORCE_RX_FC; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 994 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 995 | mcr &= ~(XMAC_MCR_TRX_DISABLE); |
| 996 | mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id)); |
| 997 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 998 | } |
| 999 | |
| 1000 | static void mtk_validate(struct phylink_config *config, |
| 1001 | unsigned long *supported, |
| 1002 | struct phylink_link_state *state) |
| 1003 | { |
| 1004 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 1005 | phylink_config); |
| 1006 | __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; |
| 1007 | |
| 1008 | if (state->interface != PHY_INTERFACE_MODE_NA && |
| 1009 | state->interface != PHY_INTERFACE_MODE_MII && |
| 1010 | state->interface != PHY_INTERFACE_MODE_GMII && |
| 1011 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) && |
| 1012 | phy_interface_mode_is_rgmii(state->interface)) && |
| 1013 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) && |
| 1014 | !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) && |
| 1015 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) && |
| 1016 | (state->interface == PHY_INTERFACE_MODE_SGMII || |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1017 | phy_interface_mode_is_8023z(state->interface))) && |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 1018 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) && |
| 1019 | (state->interface == PHY_INTERFACE_MODE_XGMII)) && |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1020 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) && |
| 1021 | (state->interface == PHY_INTERFACE_MODE_USXGMII)) && |
| 1022 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) && |
| 1023 | (state->interface == PHY_INTERFACE_MODE_10GKR))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1024 | linkmode_zero(supported); |
| 1025 | return; |
| 1026 | } |
| 1027 | |
| 1028 | phylink_set_port_modes(mask); |
| 1029 | phylink_set(mask, Autoneg); |
| 1030 | |
| 1031 | switch (state->interface) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1032 | case PHY_INTERFACE_MODE_USXGMII: |
| 1033 | case PHY_INTERFACE_MODE_10GKR: |
| 1034 | phylink_set(mask, 10000baseKR_Full); |
| 1035 | phylink_set(mask, 10000baseT_Full); |
| 1036 | phylink_set(mask, 10000baseCR_Full); |
| 1037 | phylink_set(mask, 10000baseSR_Full); |
| 1038 | phylink_set(mask, 10000baseLR_Full); |
| 1039 | phylink_set(mask, 10000baseLRM_Full); |
| 1040 | phylink_set(mask, 10000baseER_Full); |
| 1041 | phylink_set(mask, 100baseT_Half); |
| 1042 | phylink_set(mask, 100baseT_Full); |
| 1043 | phylink_set(mask, 1000baseT_Half); |
| 1044 | phylink_set(mask, 1000baseT_Full); |
| 1045 | phylink_set(mask, 1000baseX_Full); |
developer | b88cdb0 | 2022-10-12 18:10:03 +0800 | [diff] [blame] | 1046 | phylink_set(mask, 2500baseT_Full); |
| 1047 | phylink_set(mask, 5000baseT_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1048 | break; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1049 | case PHY_INTERFACE_MODE_TRGMII: |
| 1050 | phylink_set(mask, 1000baseT_Full); |
| 1051 | break; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 1052 | case PHY_INTERFACE_MODE_XGMII: |
| 1053 | /* fall through */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1054 | case PHY_INTERFACE_MODE_1000BASEX: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1055 | phylink_set(mask, 1000baseX_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1056 | /* fall through; */ |
| 1057 | case PHY_INTERFACE_MODE_2500BASEX: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1058 | phylink_set(mask, 2500baseX_Full); |
developer | 2fbee45 | 2022-08-12 13:58:20 +0800 | [diff] [blame] | 1059 | phylink_set(mask, 2500baseT_Full); |
| 1060 | /* fall through; */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1061 | case PHY_INTERFACE_MODE_GMII: |
| 1062 | case PHY_INTERFACE_MODE_RGMII: |
| 1063 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 1064 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 1065 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 1066 | phylink_set(mask, 1000baseT_Half); |
| 1067 | /* fall through */ |
| 1068 | case PHY_INTERFACE_MODE_SGMII: |
| 1069 | phylink_set(mask, 1000baseT_Full); |
| 1070 | phylink_set(mask, 1000baseX_Full); |
| 1071 | /* fall through */ |
| 1072 | case PHY_INTERFACE_MODE_MII: |
| 1073 | case PHY_INTERFACE_MODE_RMII: |
| 1074 | case PHY_INTERFACE_MODE_REVMII: |
| 1075 | case PHY_INTERFACE_MODE_NA: |
| 1076 | default: |
| 1077 | phylink_set(mask, 10baseT_Half); |
| 1078 | phylink_set(mask, 10baseT_Full); |
| 1079 | phylink_set(mask, 100baseT_Half); |
| 1080 | phylink_set(mask, 100baseT_Full); |
| 1081 | break; |
| 1082 | } |
| 1083 | |
| 1084 | if (state->interface == PHY_INTERFACE_MODE_NA) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1085 | |
| 1086 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) { |
| 1087 | phylink_set(mask, 10000baseKR_Full); |
developer | c9bd9ae | 2022-12-23 16:54:36 +0800 | [diff] [blame] | 1088 | phylink_set(mask, 10000baseT_Full); |
developer | 3ef6480 | 2023-05-10 10:48:43 +0800 | [diff] [blame] | 1089 | phylink_set(mask, 10000baseCR_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1090 | phylink_set(mask, 10000baseSR_Full); |
| 1091 | phylink_set(mask, 10000baseLR_Full); |
| 1092 | phylink_set(mask, 10000baseLRM_Full); |
| 1093 | phylink_set(mask, 10000baseER_Full); |
| 1094 | phylink_set(mask, 1000baseKX_Full); |
| 1095 | phylink_set(mask, 1000baseT_Full); |
| 1096 | phylink_set(mask, 1000baseX_Full); |
| 1097 | phylink_set(mask, 2500baseX_Full); |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 1098 | phylink_set(mask, 2500baseT_Full); |
| 1099 | phylink_set(mask, 5000baseT_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1100 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1101 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) { |
| 1102 | phylink_set(mask, 1000baseT_Full); |
| 1103 | phylink_set(mask, 1000baseX_Full); |
| 1104 | phylink_set(mask, 2500baseX_Full); |
| 1105 | } |
| 1106 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) { |
| 1107 | phylink_set(mask, 1000baseT_Full); |
| 1108 | phylink_set(mask, 1000baseT_Half); |
| 1109 | phylink_set(mask, 1000baseX_Full); |
| 1110 | } |
| 1111 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) { |
| 1112 | phylink_set(mask, 1000baseT_Full); |
| 1113 | phylink_set(mask, 1000baseT_Half); |
| 1114 | } |
| 1115 | } |
| 1116 | |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 1117 | if (mac->type == MTK_XGDM_TYPE) { |
| 1118 | phylink_clear(mask, 10baseT_Half); |
| 1119 | phylink_clear(mask, 100baseT_Half); |
| 1120 | phylink_clear(mask, 1000baseT_Half); |
| 1121 | } |
| 1122 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1123 | phylink_set(mask, Pause); |
| 1124 | phylink_set(mask, Asym_Pause); |
| 1125 | |
| 1126 | linkmode_and(supported, supported, mask); |
| 1127 | linkmode_and(state->advertising, state->advertising, mask); |
| 1128 | |
| 1129 | /* We can only operate at 2500BaseX or 1000BaseX. If requested |
| 1130 | * to advertise both, only report advertising at 2500BaseX. |
| 1131 | */ |
| 1132 | phylink_helper_basex_speed(state); |
| 1133 | } |
| 1134 | |
| 1135 | static const struct phylink_mac_ops mtk_phylink_ops = { |
| 1136 | .validate = mtk_validate, |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 1137 | .mac_select_pcs = mtk_mac_select_pcs, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1138 | .mac_link_state = mtk_mac_pcs_get_state, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1139 | .mac_config = mtk_mac_config, |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 1140 | .mac_finish = mtk_mac_finish, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1141 | .mac_link_down = mtk_mac_link_down, |
| 1142 | .mac_link_up = mtk_mac_link_up, |
| 1143 | }; |
| 1144 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1145 | static int mtk_mdc_init(struct mtk_eth *eth) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1146 | { |
| 1147 | struct device_node *mii_np; |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1148 | int max_clk = 2500000, divider; |
developer | 778e412 | 2023-04-20 16:09:32 +0800 | [diff] [blame] | 1149 | int ret = 0; |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1150 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1151 | |
| 1152 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 1153 | if (!mii_np) { |
| 1154 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 1155 | return -ENODEV; |
| 1156 | } |
| 1157 | |
| 1158 | if (!of_device_is_available(mii_np)) { |
| 1159 | ret = -ENODEV; |
| 1160 | goto err_put_node; |
| 1161 | } |
| 1162 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1163 | if (!of_property_read_u32(mii_np, "clock-frequency", &val)) { |
| 1164 | if (val > MDC_MAX_FREQ || |
| 1165 | val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) { |
| 1166 | dev_err(eth->dev, "MDIO clock frequency out of range"); |
| 1167 | ret = -EINVAL; |
| 1168 | goto err_put_node; |
| 1169 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1170 | max_clk = val; |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1171 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1172 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1173 | divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63); |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1174 | |
| 1175 | /* Configure MDC Turbo Mode */ |
| 1176 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 1177 | val = mtk_r32(eth, MTK_MAC_MISC); |
| 1178 | val |= MISC_MDC_TURBO; |
| 1179 | mtk_w32(eth, val, MTK_MAC_MISC); |
| 1180 | } else { |
| 1181 | val = mtk_r32(eth, MTK_PPSC); |
| 1182 | val |= PPSC_MDC_TURBO; |
| 1183 | mtk_w32(eth, val, MTK_PPSC); |
| 1184 | } |
| 1185 | |
| 1186 | /* Configure MDC Divider */ |
| 1187 | val = mtk_r32(eth, MTK_PPSC); |
| 1188 | val &= ~PPSC_MDC_CFG; |
| 1189 | val |= FIELD_PREP(PPSC_MDC_CFG, divider); |
| 1190 | mtk_w32(eth, val, MTK_PPSC); |
| 1191 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1192 | dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider); |
| 1193 | |
| 1194 | err_put_node: |
| 1195 | of_node_put(mii_np); |
| 1196 | return ret; |
| 1197 | } |
| 1198 | |
| 1199 | static int mtk_mdio_init(struct mtk_eth *eth) |
| 1200 | { |
| 1201 | struct device_node *mii_np; |
| 1202 | int ret; |
| 1203 | |
| 1204 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 1205 | if (!mii_np) { |
| 1206 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 1207 | return -ENODEV; |
| 1208 | } |
| 1209 | |
| 1210 | if (!of_device_is_available(mii_np)) { |
| 1211 | ret = -ENODEV; |
| 1212 | goto err_put_node; |
| 1213 | } |
| 1214 | |
| 1215 | eth->mii_bus = devm_mdiobus_alloc(eth->dev); |
| 1216 | if (!eth->mii_bus) { |
| 1217 | ret = -ENOMEM; |
| 1218 | goto err_put_node; |
| 1219 | } |
| 1220 | |
| 1221 | eth->mii_bus->name = "mdio"; |
| 1222 | eth->mii_bus->read = mtk_mdio_read; |
| 1223 | eth->mii_bus->write = mtk_mdio_write; |
| 1224 | eth->mii_bus->reset = mtk_mdio_reset; |
| 1225 | eth->mii_bus->priv = eth; |
| 1226 | eth->mii_bus->parent = eth->dev; |
| 1227 | |
| 1228 | if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) { |
| 1229 | ret = -ENOMEM; |
| 1230 | goto err_put_node; |
| 1231 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1232 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1233 | ret = of_mdiobus_register(eth->mii_bus, mii_np); |
| 1234 | |
| 1235 | err_put_node: |
| 1236 | of_node_put(mii_np); |
| 1237 | return ret; |
| 1238 | } |
| 1239 | |
| 1240 | static void mtk_mdio_cleanup(struct mtk_eth *eth) |
| 1241 | { |
| 1242 | if (!eth->mii_bus) |
| 1243 | return; |
| 1244 | |
| 1245 | mdiobus_unregister(eth->mii_bus); |
| 1246 | } |
| 1247 | |
| 1248 | static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask) |
| 1249 | { |
| 1250 | unsigned long flags; |
| 1251 | u32 val; |
| 1252 | |
| 1253 | spin_lock_irqsave(ð->tx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1254 | val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask); |
| 1255 | mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1256 | spin_unlock_irqrestore(ð->tx_irq_lock, flags); |
| 1257 | } |
| 1258 | |
| 1259 | static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask) |
| 1260 | { |
| 1261 | unsigned long flags; |
| 1262 | u32 val; |
| 1263 | |
| 1264 | spin_lock_irqsave(ð->tx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1265 | val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask); |
| 1266 | mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1267 | spin_unlock_irqrestore(ð->tx_irq_lock, flags); |
| 1268 | } |
| 1269 | |
| 1270 | static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask) |
| 1271 | { |
| 1272 | unsigned long flags; |
| 1273 | u32 val; |
| 1274 | |
| 1275 | spin_lock_irqsave(ð->rx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1276 | val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask); |
| 1277 | mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1278 | spin_unlock_irqrestore(ð->rx_irq_lock, flags); |
| 1279 | } |
| 1280 | |
| 1281 | static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask) |
| 1282 | { |
| 1283 | unsigned long flags; |
| 1284 | u32 val; |
| 1285 | |
| 1286 | spin_lock_irqsave(ð->rx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1287 | val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask); |
| 1288 | mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1289 | spin_unlock_irqrestore(ð->rx_irq_lock, flags); |
| 1290 | } |
| 1291 | |
| 1292 | static int mtk_set_mac_address(struct net_device *dev, void *p) |
| 1293 | { |
| 1294 | int ret = eth_mac_addr(dev, p); |
| 1295 | struct mtk_mac *mac = netdev_priv(dev); |
| 1296 | struct mtk_eth *eth = mac->hw; |
| 1297 | const char *macaddr = dev->dev_addr; |
| 1298 | |
| 1299 | if (ret) |
| 1300 | return ret; |
| 1301 | |
| 1302 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 1303 | return -EBUSY; |
| 1304 | |
| 1305 | spin_lock_bh(&mac->hw->page_lock); |
| 1306 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 1307 | mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1], |
| 1308 | MT7628_SDM_MAC_ADRH); |
| 1309 | mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) | |
| 1310 | (macaddr[4] << 8) | macaddr[5], |
| 1311 | MT7628_SDM_MAC_ADRL); |
| 1312 | } else { |
| 1313 | mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1], |
| 1314 | MTK_GDMA_MAC_ADRH(mac->id)); |
| 1315 | mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) | |
| 1316 | (macaddr[4] << 8) | macaddr[5], |
| 1317 | MTK_GDMA_MAC_ADRL(mac->id)); |
| 1318 | } |
| 1319 | spin_unlock_bh(&mac->hw->page_lock); |
| 1320 | |
| 1321 | return 0; |
| 1322 | } |
| 1323 | |
| 1324 | void mtk_stats_update_mac(struct mtk_mac *mac) |
| 1325 | { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1326 | struct mtk_eth *eth = mac->hw; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1327 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1328 | struct mtk_hw_stats *hw_stats = mac->hw_stats; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1329 | unsigned int offs = hw_stats->reg_offset; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1330 | u64 stats; |
| 1331 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1332 | u64_stats_update_begin(&hw_stats->syncp); |
| 1333 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1334 | hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs); |
| 1335 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1336 | if (stats) |
| 1337 | hw_stats->rx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1338 | hw_stats->rx_packets += |
| 1339 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs); |
| 1340 | hw_stats->rx_overflow += |
| 1341 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs); |
| 1342 | hw_stats->rx_fcs_errors += |
| 1343 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs); |
| 1344 | hw_stats->rx_short_errors += |
| 1345 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs); |
| 1346 | hw_stats->rx_long_errors += |
| 1347 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs); |
| 1348 | hw_stats->rx_checksum_errors += |
| 1349 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1350 | hw_stats->rx_flow_control_packets += |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1351 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1352 | |
| 1353 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1354 | hw_stats->tx_skip += |
| 1355 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs); |
| 1356 | hw_stats->tx_collisions += |
| 1357 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs); |
| 1358 | hw_stats->tx_bytes += |
| 1359 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs); |
| 1360 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1361 | if (stats) |
| 1362 | hw_stats->tx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1363 | hw_stats->tx_packets += |
| 1364 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1365 | } else { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1366 | hw_stats->tx_skip += |
| 1367 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs); |
| 1368 | hw_stats->tx_collisions += |
| 1369 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs); |
| 1370 | hw_stats->tx_bytes += |
| 1371 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs); |
| 1372 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1373 | if (stats) |
| 1374 | hw_stats->tx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1375 | hw_stats->tx_packets += |
| 1376 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1377 | } |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1378 | |
| 1379 | u64_stats_update_end(&hw_stats->syncp); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1380 | } |
| 1381 | |
| 1382 | static void mtk_stats_update(struct mtk_eth *eth) |
| 1383 | { |
| 1384 | int i; |
| 1385 | |
| 1386 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1387 | if (!eth->mac[i] || !eth->mac[i]->hw_stats) |
| 1388 | continue; |
| 1389 | if (spin_trylock(ð->mac[i]->hw_stats->stats_lock)) { |
| 1390 | mtk_stats_update_mac(eth->mac[i]); |
| 1391 | spin_unlock(ð->mac[i]->hw_stats->stats_lock); |
| 1392 | } |
| 1393 | } |
| 1394 | } |
| 1395 | |
| 1396 | static void mtk_get_stats64(struct net_device *dev, |
| 1397 | struct rtnl_link_stats64 *storage) |
| 1398 | { |
| 1399 | struct mtk_mac *mac = netdev_priv(dev); |
| 1400 | struct mtk_hw_stats *hw_stats = mac->hw_stats; |
| 1401 | unsigned int start; |
| 1402 | |
| 1403 | if (netif_running(dev) && netif_device_present(dev)) { |
| 1404 | if (spin_trylock_bh(&hw_stats->stats_lock)) { |
| 1405 | mtk_stats_update_mac(mac); |
| 1406 | spin_unlock_bh(&hw_stats->stats_lock); |
| 1407 | } |
| 1408 | } |
| 1409 | |
| 1410 | do { |
| 1411 | start = u64_stats_fetch_begin_irq(&hw_stats->syncp); |
| 1412 | storage->rx_packets = hw_stats->rx_packets; |
| 1413 | storage->tx_packets = hw_stats->tx_packets; |
| 1414 | storage->rx_bytes = hw_stats->rx_bytes; |
| 1415 | storage->tx_bytes = hw_stats->tx_bytes; |
| 1416 | storage->collisions = hw_stats->tx_collisions; |
| 1417 | storage->rx_length_errors = hw_stats->rx_short_errors + |
| 1418 | hw_stats->rx_long_errors; |
| 1419 | storage->rx_over_errors = hw_stats->rx_overflow; |
| 1420 | storage->rx_crc_errors = hw_stats->rx_fcs_errors; |
| 1421 | storage->rx_errors = hw_stats->rx_checksum_errors; |
| 1422 | storage->tx_aborted_errors = hw_stats->tx_skip; |
| 1423 | } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start)); |
| 1424 | |
| 1425 | storage->tx_errors = dev->stats.tx_errors; |
| 1426 | storage->rx_dropped = dev->stats.rx_dropped; |
| 1427 | storage->tx_dropped = dev->stats.tx_dropped; |
| 1428 | } |
| 1429 | |
| 1430 | static inline int mtk_max_frag_size(int mtu) |
| 1431 | { |
| 1432 | /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */ |
| 1433 | if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH) |
| 1434 | mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN; |
| 1435 | |
| 1436 | return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) + |
| 1437 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
| 1438 | } |
| 1439 | |
| 1440 | static inline int mtk_max_buf_size(int frag_size) |
| 1441 | { |
| 1442 | int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN - |
| 1443 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
| 1444 | |
| 1445 | WARN_ON(buf_size < MTK_MAX_RX_LENGTH); |
| 1446 | |
| 1447 | return buf_size; |
| 1448 | } |
| 1449 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1450 | static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd, |
| 1451 | struct mtk_rx_dma_v2 *dma_rxd) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1452 | { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1453 | rxd->rxd2 = READ_ONCE(dma_rxd->rxd2); |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1454 | if (!(rxd->rxd2 & RX_DMA_DONE)) |
| 1455 | return false; |
| 1456 | |
| 1457 | rxd->rxd1 = READ_ONCE(dma_rxd->rxd1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1458 | rxd->rxd3 = READ_ONCE(dma_rxd->rxd3); |
| 1459 | rxd->rxd4 = READ_ONCE(dma_rxd->rxd4); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1460 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 1461 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1462 | rxd->rxd5 = READ_ONCE(dma_rxd->rxd5); |
| 1463 | rxd->rxd6 = READ_ONCE(dma_rxd->rxd6); |
developer | 006325c | 2022-10-06 16:39:50 +0800 | [diff] [blame] | 1464 | rxd->rxd7 = READ_ONCE(dma_rxd->rxd7); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1465 | } |
| 1466 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1467 | return true; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1468 | } |
| 1469 | |
| 1470 | /* the qdma core needs scratch memory to be setup */ |
| 1471 | static int mtk_init_fq_dma(struct mtk_eth *eth) |
| 1472 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1473 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1474 | dma_addr_t phy_ring_tail; |
| 1475 | int cnt = MTK_DMA_SIZE; |
| 1476 | dma_addr_t dma_addr; |
| 1477 | int i; |
| 1478 | |
| 1479 | if (!eth->soc->has_sram) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1480 | eth->scratch_ring = dma_alloc_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1481 | cnt * soc->txrx.txd_size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1482 | ð->phy_scratch_ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1483 | GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1484 | } else { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1485 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) |
| 1486 | eth->scratch_ring = eth->sram_base; |
| 1487 | else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) |
| 1488 | eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1489 | } |
| 1490 | |
| 1491 | if (unlikely(!eth->scratch_ring)) |
| 1492 | return -ENOMEM; |
| 1493 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1494 | eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1495 | if (unlikely(!eth->scratch_head)) |
| 1496 | return -ENOMEM; |
| 1497 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1498 | dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1499 | eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE, |
| 1500 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1501 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1502 | return -ENOMEM; |
| 1503 | |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 1504 | phy_ring_tail = eth->phy_scratch_ring + |
| 1505 | (dma_addr_t)soc->txrx.txd_size * (cnt - 1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1506 | |
| 1507 | for (i = 0; i < cnt; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1508 | struct mtk_tx_dma_v2 *txd; |
| 1509 | |
| 1510 | txd = eth->scratch_ring + i * soc->txrx.txd_size; |
| 1511 | txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1512 | if (i < cnt - 1) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1513 | txd->txd2 = eth->phy_scratch_ring + |
| 1514 | (i + 1) * soc->txrx.txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1515 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1516 | txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE); |
| 1517 | txd->txd4 = 0; |
| 1518 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1519 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 1520 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1521 | txd->txd5 = 0; |
| 1522 | txd->txd6 = 0; |
| 1523 | txd->txd7 = 0; |
| 1524 | txd->txd8 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1525 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1526 | } |
| 1527 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1528 | mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head); |
| 1529 | mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail); |
| 1530 | mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count); |
| 1531 | mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1532 | |
| 1533 | return 0; |
| 1534 | } |
| 1535 | |
| 1536 | static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc) |
| 1537 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1538 | return ring->dma + (desc - ring->phys); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1539 | } |
| 1540 | |
| 1541 | static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1542 | void *txd, u32 txd_size) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1543 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1544 | int idx = (txd - ring->dma) / txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1545 | |
| 1546 | return &ring->buf[idx]; |
| 1547 | } |
| 1548 | |
| 1549 | static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1550 | void *dma) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1551 | { |
| 1552 | return ring->dma_pdma - ring->dma + dma; |
| 1553 | } |
| 1554 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1555 | static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1556 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1557 | return (dma - ring->dma) / txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1558 | } |
| 1559 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1560 | static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf, |
| 1561 | bool napi) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1562 | { |
| 1563 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 1564 | if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1565 | dma_unmap_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1566 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1567 | dma_unmap_len(tx_buf, dma_len0), |
| 1568 | DMA_TO_DEVICE); |
| 1569 | } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1570 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1571 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1572 | dma_unmap_len(tx_buf, dma_len0), |
| 1573 | DMA_TO_DEVICE); |
| 1574 | } |
| 1575 | } else { |
| 1576 | if (dma_unmap_len(tx_buf, dma_len0)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1577 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1578 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1579 | dma_unmap_len(tx_buf, dma_len0), |
| 1580 | DMA_TO_DEVICE); |
| 1581 | } |
| 1582 | |
| 1583 | if (dma_unmap_len(tx_buf, dma_len1)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1584 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1585 | dma_unmap_addr(tx_buf, dma_addr1), |
| 1586 | dma_unmap_len(tx_buf, dma_len1), |
| 1587 | DMA_TO_DEVICE); |
| 1588 | } |
| 1589 | } |
| 1590 | |
| 1591 | tx_buf->flags = 0; |
| 1592 | if (tx_buf->skb && |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1593 | (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) { |
| 1594 | if (napi) |
| 1595 | napi_consume_skb(tx_buf->skb, napi); |
| 1596 | else |
| 1597 | dev_kfree_skb_any(tx_buf->skb); |
| 1598 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1599 | tx_buf->skb = NULL; |
| 1600 | } |
| 1601 | |
| 1602 | static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf, |
| 1603 | struct mtk_tx_dma *txd, dma_addr_t mapped_addr, |
| 1604 | size_t size, int idx) |
| 1605 | { |
| 1606 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 1607 | dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr); |
| 1608 | dma_unmap_len_set(tx_buf, dma_len0, size); |
| 1609 | } else { |
| 1610 | if (idx & 1) { |
| 1611 | txd->txd3 = mapped_addr; |
| 1612 | txd->txd2 |= TX_DMA_PLEN1(size); |
| 1613 | dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr); |
| 1614 | dma_unmap_len_set(tx_buf, dma_len1, size); |
| 1615 | } else { |
| 1616 | tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC; |
| 1617 | txd->txd1 = mapped_addr; |
| 1618 | txd->txd2 = TX_DMA_PLEN0(size); |
| 1619 | dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr); |
| 1620 | dma_unmap_len_set(tx_buf, dma_len0, size); |
| 1621 | } |
| 1622 | } |
| 1623 | } |
| 1624 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1625 | static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1626 | struct mtk_tx_dma_desc_info *info) |
| 1627 | { |
| 1628 | struct mtk_mac *mac = netdev_priv(dev); |
| 1629 | struct mtk_eth *eth = mac->hw; |
| 1630 | struct mtk_tx_dma *desc = txd; |
| 1631 | u32 data; |
| 1632 | |
| 1633 | WRITE_ONCE(desc->txd1, info->addr); |
| 1634 | |
| 1635 | data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size); |
| 1636 | if (info->last) |
| 1637 | data |= TX_DMA_LS0; |
| 1638 | WRITE_ONCE(desc->txd3, data); |
| 1639 | |
| 1640 | data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */ |
| 1641 | data |= QID_HIGH_BITS(info->qid); |
| 1642 | if (info->first) { |
| 1643 | if (info->gso) |
| 1644 | data |= TX_DMA_TSO; |
| 1645 | /* tx checksum offload */ |
| 1646 | if (info->csum) |
| 1647 | data |= TX_DMA_CHKSUM; |
| 1648 | /* vlan header offload */ |
| 1649 | if (info->vlan) |
| 1650 | data |= TX_DMA_INS_VLAN | info->vlan_tci; |
| 1651 | } |
| 1652 | |
| 1653 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1654 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1655 | data &= ~(0x7 << TX_DMA_FPORT_SHIFT); |
| 1656 | data |= 0x4 << TX_DMA_FPORT_SHIFT; |
| 1657 | } |
| 1658 | |
| 1659 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1660 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1661 | #endif |
| 1662 | WRITE_ONCE(desc->txd4, data); |
| 1663 | } |
| 1664 | |
| 1665 | static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1666 | struct mtk_tx_dma_desc_info *info) |
| 1667 | { |
| 1668 | struct mtk_mac *mac = netdev_priv(dev); |
| 1669 | struct mtk_eth *eth = mac->hw; |
| 1670 | struct mtk_tx_dma_v2 *desc = txd; |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1671 | u32 data = 0; |
| 1672 | |
| 1673 | if (!info->qid && mac->id) |
| 1674 | info->qid = MTK_QDMA_GMAC2_QID; |
| 1675 | |
| 1676 | WRITE_ONCE(desc->txd1, info->addr); |
| 1677 | |
| 1678 | data = TX_DMA_PLEN0(info->size); |
| 1679 | if (info->last) |
| 1680 | data |= TX_DMA_LS0; |
| 1681 | WRITE_ONCE(desc->txd3, data); |
| 1682 | |
| 1683 | data = ((mac->id == MTK_GMAC3_ID) ? |
| 1684 | PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */ |
| 1685 | data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid); |
| 1686 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1687 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1688 | data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2); |
| 1689 | data |= 0x4 << TX_DMA_FPORT_SHIFT_V2; |
| 1690 | } |
| 1691 | |
| 1692 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1693 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1694 | #endif |
| 1695 | WRITE_ONCE(desc->txd4, data); |
| 1696 | |
| 1697 | data = 0; |
| 1698 | if (info->first) { |
| 1699 | if (info->gso) |
| 1700 | data |= TX_DMA_TSO_V2; |
| 1701 | /* tx checksum offload */ |
| 1702 | if (info->csum) |
| 1703 | data |= TX_DMA_CHKSUM_V2; |
| 1704 | } |
| 1705 | WRITE_ONCE(desc->txd5, data); |
| 1706 | |
| 1707 | data = 0; |
| 1708 | if (info->first && info->vlan) |
| 1709 | data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci; |
| 1710 | WRITE_ONCE(desc->txd6, data); |
| 1711 | |
| 1712 | WRITE_ONCE(desc->txd7, 0); |
| 1713 | WRITE_ONCE(desc->txd8, 0); |
| 1714 | } |
| 1715 | |
| 1716 | static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1717 | struct mtk_tx_dma_desc_info *info) |
| 1718 | { |
| 1719 | struct mtk_mac *mac = netdev_priv(dev); |
| 1720 | struct mtk_eth *eth = mac->hw; |
| 1721 | struct mtk_tx_dma_v2 *desc = txd; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1722 | u64 addr64 = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1723 | u32 data = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1724 | |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1725 | if (!info->qid && mac->id) |
developer | b946301 | 2022-09-14 10:28:45 +0800 | [diff] [blame] | 1726 | info->qid = MTK_QDMA_GMAC2_QID; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1727 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1728 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 1729 | TX_DMA_SDP1(info->addr) : 0; |
| 1730 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1731 | WRITE_ONCE(desc->txd1, info->addr); |
| 1732 | |
| 1733 | data = TX_DMA_PLEN0(info->size); |
| 1734 | if (info->last) |
| 1735 | data |= TX_DMA_LS0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1736 | WRITE_ONCE(desc->txd3, data | addr64); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1737 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1738 | data = ((mac->id == MTK_GMAC3_ID) ? |
| 1739 | PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */ |
developer | b946301 | 2022-09-14 10:28:45 +0800 | [diff] [blame] | 1740 | data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1741 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1742 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1743 | data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2); |
| 1744 | data |= 0x4 << TX_DMA_FPORT_SHIFT_V2; |
| 1745 | } |
| 1746 | |
| 1747 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1748 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1749 | #endif |
| 1750 | WRITE_ONCE(desc->txd4, data); |
| 1751 | |
| 1752 | data = 0; |
| 1753 | if (info->first) { |
| 1754 | if (info->gso) |
| 1755 | data |= TX_DMA_TSO_V2; |
| 1756 | /* tx checksum offload */ |
| 1757 | if (info->csum) |
| 1758 | data |= TX_DMA_CHKSUM_V2; |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1759 | |
| 1760 | if (netdev_uses_dsa(dev)) |
| 1761 | data |= TX_DMA_SPTAG_V3; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1762 | } |
| 1763 | WRITE_ONCE(desc->txd5, data); |
| 1764 | |
| 1765 | data = 0; |
| 1766 | if (info->first && info->vlan) |
| 1767 | data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci; |
| 1768 | WRITE_ONCE(desc->txd6, data); |
| 1769 | |
| 1770 | WRITE_ONCE(desc->txd7, 0); |
| 1771 | WRITE_ONCE(desc->txd8, 0); |
| 1772 | } |
| 1773 | |
| 1774 | static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1775 | struct mtk_tx_dma_desc_info *info) |
| 1776 | { |
| 1777 | struct mtk_mac *mac = netdev_priv(dev); |
| 1778 | struct mtk_eth *eth = mac->hw; |
| 1779 | |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1780 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) |
| 1781 | mtk_tx_set_dma_desc_v3(skb, dev, txd, info); |
| 1782 | else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1783 | mtk_tx_set_dma_desc_v2(skb, dev, txd, info); |
| 1784 | else |
| 1785 | mtk_tx_set_dma_desc_v1(skb, dev, txd, info); |
| 1786 | } |
| 1787 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1788 | static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev, |
| 1789 | int tx_num, struct mtk_tx_ring *ring, bool gso) |
| 1790 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1791 | struct mtk_tx_dma_desc_info txd_info = { |
| 1792 | .size = skb_headlen(skb), |
| 1793 | .qid = skb->mark & MTK_QDMA_TX_MASK, |
| 1794 | .gso = gso, |
| 1795 | .csum = skb->ip_summed == CHECKSUM_PARTIAL, |
| 1796 | .vlan = skb_vlan_tag_present(skb), |
| 1797 | .vlan_tci = skb_vlan_tag_get(skb), |
| 1798 | .first = true, |
| 1799 | .last = !skb_is_nonlinear(skb), |
| 1800 | }; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1801 | struct mtk_mac *mac = netdev_priv(dev); |
| 1802 | struct mtk_eth *eth = mac->hw; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1803 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1804 | struct mtk_tx_dma *itxd, *txd; |
| 1805 | struct mtk_tx_dma *itxd_pdma, *txd_pdma; |
| 1806 | struct mtk_tx_buf *itx_buf, *tx_buf; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1807 | int i, n_desc = 1; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1808 | int k = 0; |
| 1809 | |
developer | b3a9e7b | 2023-02-08 15:18:10 +0800 | [diff] [blame] | 1810 | if (skb->len < 32) { |
| 1811 | if (skb_put_padto(skb, MTK_MIN_TX_LENGTH)) |
| 1812 | return -ENOMEM; |
| 1813 | |
| 1814 | txd_info.size = skb_headlen(skb); |
| 1815 | } |
| 1816 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1817 | itxd = ring->next_free; |
| 1818 | itxd_pdma = qdma_to_pdma(ring, itxd); |
| 1819 | if (itxd == ring->last_free) |
| 1820 | return -ENOMEM; |
| 1821 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1822 | itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1823 | memset(itx_buf, 0, sizeof(*itx_buf)); |
| 1824 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1825 | txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1826 | DMA_TO_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1827 | if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1828 | return -ENOMEM; |
| 1829 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1830 | mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info); |
| 1831 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1832 | itx_buf->flags |= MTK_TX_FLAGS_SINGLE0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1833 | itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 : |
| 1834 | (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 : |
| 1835 | MTK_TX_FLAGS_FPORT2; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1836 | setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1837 | k++); |
| 1838 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1839 | /* TX SG offload */ |
| 1840 | txd = itxd; |
| 1841 | txd_pdma = qdma_to_pdma(ring, txd); |
| 1842 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1843 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1844 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 1845 | unsigned int offset = 0; |
| 1846 | int frag_size = skb_frag_size(frag); |
| 1847 | |
| 1848 | while (frag_size) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1849 | bool new_desc = true; |
| 1850 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1851 | if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) || |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1852 | (i & 0x1)) { |
| 1853 | txd = mtk_qdma_phys_to_virt(ring, txd->txd2); |
| 1854 | txd_pdma = qdma_to_pdma(ring, txd); |
| 1855 | if (txd == ring->last_free) |
| 1856 | goto err_dma; |
| 1857 | |
| 1858 | n_desc++; |
| 1859 | } else { |
| 1860 | new_desc = false; |
| 1861 | } |
| 1862 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1863 | memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info)); |
| 1864 | txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN); |
| 1865 | txd_info.qid = skb->mark & MTK_QDMA_TX_MASK; |
| 1866 | txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 && |
| 1867 | !(frag_size - txd_info.size); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1868 | txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1869 | offset, txd_info.size, |
| 1870 | DMA_TO_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1871 | if (unlikely(dma_mapping_error(eth->dma_dev, |
| 1872 | txd_info.addr))) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1873 | goto err_dma; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1874 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1875 | mtk_tx_set_dma_desc(skb, dev, txd, &txd_info); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1876 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1877 | tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1878 | if (new_desc) |
| 1879 | memset(tx_buf, 0, sizeof(*tx_buf)); |
| 1880 | tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC; |
| 1881 | tx_buf->flags |= MTK_TX_FLAGS_PAGE0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1882 | tx_buf->flags |= |
| 1883 | (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 : |
| 1884 | (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 : |
| 1885 | MTK_TX_FLAGS_FPORT2; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1886 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1887 | setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr, |
| 1888 | txd_info.size, k++); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1889 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1890 | frag_size -= txd_info.size; |
| 1891 | offset += txd_info.size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1892 | } |
| 1893 | } |
| 1894 | |
| 1895 | /* store skb to cleanup */ |
| 1896 | itx_buf->skb = skb; |
| 1897 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1898 | if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1899 | if (k & 0x1) |
| 1900 | txd_pdma->txd2 |= TX_DMA_LS0; |
| 1901 | else |
| 1902 | txd_pdma->txd2 |= TX_DMA_LS1; |
| 1903 | } |
| 1904 | |
| 1905 | netdev_sent_queue(dev, skb->len); |
| 1906 | skb_tx_timestamp(skb); |
| 1907 | |
| 1908 | ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2); |
| 1909 | atomic_sub(n_desc, &ring->free_count); |
| 1910 | |
| 1911 | /* make sure that all changes to the dma ring are flushed before we |
| 1912 | * continue |
| 1913 | */ |
| 1914 | wmb(); |
| 1915 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1916 | if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1917 | if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || |
| 1918 | !netdev_xmit_more()) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1919 | mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1920 | } else { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1921 | int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1922 | ring->dma_size); |
| 1923 | mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0); |
| 1924 | } |
| 1925 | |
| 1926 | return 0; |
| 1927 | |
| 1928 | err_dma: |
| 1929 | do { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1930 | tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1931 | |
| 1932 | /* unmap dma */ |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1933 | mtk_tx_unmap(eth, tx_buf, false); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1934 | |
| 1935 | itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1936 | if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1937 | itxd_pdma->txd2 = TX_DMA_DESP2_DEF; |
| 1938 | |
| 1939 | itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2); |
| 1940 | itxd_pdma = qdma_to_pdma(ring, itxd); |
| 1941 | } while (itxd != txd); |
| 1942 | |
| 1943 | return -ENOMEM; |
| 1944 | } |
| 1945 | |
| 1946 | static inline int mtk_cal_txd_req(struct sk_buff *skb) |
| 1947 | { |
| 1948 | int i, nfrags; |
| 1949 | skb_frag_t *frag; |
| 1950 | |
| 1951 | nfrags = 1; |
| 1952 | if (skb_is_gso(skb)) { |
| 1953 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
| 1954 | frag = &skb_shinfo(skb)->frags[i]; |
| 1955 | nfrags += DIV_ROUND_UP(skb_frag_size(frag), |
| 1956 | MTK_TX_DMA_BUF_LEN); |
| 1957 | } |
| 1958 | } else { |
| 1959 | nfrags += skb_shinfo(skb)->nr_frags; |
| 1960 | } |
| 1961 | |
| 1962 | return nfrags; |
| 1963 | } |
| 1964 | |
| 1965 | static int mtk_queue_stopped(struct mtk_eth *eth) |
| 1966 | { |
| 1967 | int i; |
| 1968 | |
| 1969 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1970 | if (!eth->netdev[i]) |
| 1971 | continue; |
| 1972 | if (netif_queue_stopped(eth->netdev[i])) |
| 1973 | return 1; |
| 1974 | } |
| 1975 | |
| 1976 | return 0; |
| 1977 | } |
| 1978 | |
| 1979 | static void mtk_wake_queue(struct mtk_eth *eth) |
| 1980 | { |
| 1981 | int i; |
| 1982 | |
| 1983 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1984 | if (!eth->netdev[i]) |
| 1985 | continue; |
| 1986 | netif_wake_queue(eth->netdev[i]); |
| 1987 | } |
| 1988 | } |
| 1989 | |
| 1990 | static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev) |
| 1991 | { |
| 1992 | struct mtk_mac *mac = netdev_priv(dev); |
| 1993 | struct mtk_eth *eth = mac->hw; |
| 1994 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 1995 | struct net_device_stats *stats = &dev->stats; |
| 1996 | bool gso = false; |
| 1997 | int tx_num; |
| 1998 | |
| 1999 | /* normally we can rely on the stack not calling this more than once, |
| 2000 | * however we have 2 queues running on the same ring so we need to lock |
| 2001 | * the ring access |
| 2002 | */ |
| 2003 | spin_lock(ð->page_lock); |
| 2004 | |
| 2005 | if (unlikely(test_bit(MTK_RESETTING, ð->state))) |
| 2006 | goto drop; |
| 2007 | |
| 2008 | tx_num = mtk_cal_txd_req(skb); |
| 2009 | if (unlikely(atomic_read(&ring->free_count) <= tx_num)) { |
| 2010 | netif_stop_queue(dev); |
| 2011 | netif_err(eth, tx_queued, dev, |
| 2012 | "Tx Ring full when queue awake!\n"); |
| 2013 | spin_unlock(ð->page_lock); |
| 2014 | return NETDEV_TX_BUSY; |
| 2015 | } |
| 2016 | |
| 2017 | /* TSO: fill MSS info in tcp checksum field */ |
| 2018 | if (skb_is_gso(skb)) { |
| 2019 | if (skb_cow_head(skb, 0)) { |
| 2020 | netif_warn(eth, tx_err, dev, |
| 2021 | "GSO expand head fail.\n"); |
| 2022 | goto drop; |
| 2023 | } |
| 2024 | |
| 2025 | if (skb_shinfo(skb)->gso_type & |
| 2026 | (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) { |
| 2027 | gso = true; |
| 2028 | tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size); |
| 2029 | } |
| 2030 | } |
| 2031 | |
| 2032 | if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0) |
| 2033 | goto drop; |
| 2034 | |
| 2035 | if (unlikely(atomic_read(&ring->free_count) <= ring->thresh)) |
| 2036 | netif_stop_queue(dev); |
| 2037 | |
| 2038 | spin_unlock(ð->page_lock); |
| 2039 | |
| 2040 | return NETDEV_TX_OK; |
| 2041 | |
| 2042 | drop: |
| 2043 | spin_unlock(ð->page_lock); |
| 2044 | stats->tx_dropped++; |
| 2045 | dev_kfree_skb_any(skb); |
| 2046 | return NETDEV_TX_OK; |
| 2047 | } |
| 2048 | |
| 2049 | static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth) |
| 2050 | { |
| 2051 | int i; |
| 2052 | struct mtk_rx_ring *ring; |
| 2053 | int idx; |
| 2054 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2055 | for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2056 | struct mtk_rx_dma *rxd; |
| 2057 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2058 | if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i)) |
| 2059 | continue; |
| 2060 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2061 | ring = ð->rx_ring[i]; |
| 2062 | idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2063 | rxd = ring->dma + idx * eth->soc->txrx.rxd_size; |
| 2064 | if (rxd->rxd2 & RX_DMA_DONE) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2065 | ring->calc_idx_update = true; |
| 2066 | return ring; |
| 2067 | } |
| 2068 | } |
| 2069 | |
| 2070 | return NULL; |
| 2071 | } |
| 2072 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2073 | static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2074 | { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2075 | int i; |
| 2076 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2077 | if (!eth->hwlro) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2078 | mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg); |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2079 | else { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2080 | for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) { |
| 2081 | ring = ð->rx_ring[i]; |
| 2082 | if (ring->calc_idx_update) { |
| 2083 | ring->calc_idx_update = false; |
| 2084 | mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg); |
| 2085 | } |
| 2086 | } |
| 2087 | } |
| 2088 | } |
| 2089 | |
| 2090 | static int mtk_poll_rx(struct napi_struct *napi, int budget, |
| 2091 | struct mtk_eth *eth) |
| 2092 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2093 | struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi); |
| 2094 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2095 | int idx; |
| 2096 | struct sk_buff *skb; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2097 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2098 | u8 *data, *new_data; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2099 | struct mtk_rx_dma_v2 *rxd, trxd; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2100 | int done = 0; |
| 2101 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2102 | if (unlikely(!ring)) |
| 2103 | goto rx_done; |
| 2104 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2105 | while (done < budget) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2106 | unsigned int pktlen, *rxdcsum; |
developer | 006325c | 2022-10-06 16:39:50 +0800 | [diff] [blame] | 2107 | struct net_device *netdev = NULL; |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 2108 | dma_addr_t dma_addr = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2109 | int mac = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2110 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2111 | if (eth->hwlro) |
| 2112 | ring = mtk_get_rx_ring(eth); |
| 2113 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2114 | if (unlikely(!ring)) |
| 2115 | goto rx_done; |
| 2116 | |
| 2117 | idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2118 | rxd = ring->dma + idx * eth->soc->txrx.rxd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2119 | data = ring->data[idx]; |
| 2120 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2121 | if (!mtk_rx_get_desc(eth, &trxd, rxd)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2122 | break; |
| 2123 | |
| 2124 | /* find out which mac the packet come from. values start at 1 */ |
| 2125 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 2126 | mac = 0; |
| 2127 | } else { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2128 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2129 | switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) { |
| 2130 | case PSE_GDM1_PORT: |
| 2131 | case PSE_GDM2_PORT: |
| 2132 | mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1; |
| 2133 | break; |
| 2134 | case PSE_GDM3_PORT: |
| 2135 | mac = MTK_GMAC3_ID; |
| 2136 | break; |
| 2137 | } |
| 2138 | } else |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2139 | mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ? |
| 2140 | 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1; |
| 2141 | } |
| 2142 | |
| 2143 | if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT || |
| 2144 | !eth->netdev[mac])) |
| 2145 | goto release_desc; |
| 2146 | |
| 2147 | netdev = eth->netdev[mac]; |
| 2148 | |
| 2149 | if (unlikely(test_bit(MTK_RESETTING, ð->state))) |
| 2150 | goto release_desc; |
| 2151 | |
| 2152 | /* alloc new buffer */ |
| 2153 | new_data = napi_alloc_frag(ring->frag_size); |
| 2154 | if (unlikely(!new_data)) { |
| 2155 | netdev->stats.rx_dropped++; |
| 2156 | goto release_desc; |
| 2157 | } |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2158 | dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2159 | new_data + NET_SKB_PAD + |
| 2160 | eth->ip_align, |
| 2161 | ring->buf_size, |
| 2162 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2163 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2164 | skb_free_frag(new_data); |
| 2165 | netdev->stats.rx_dropped++; |
| 2166 | goto release_desc; |
| 2167 | } |
| 2168 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2169 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2170 | ((u64)(trxd.rxd2 & 0xf)) << 32 : 0; |
| 2171 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2172 | dma_unmap_single(eth->dma_dev, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2173 | (u64)(trxd.rxd1 | addr64), |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2174 | ring->buf_size, DMA_FROM_DEVICE); |
| 2175 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2176 | /* receive data */ |
| 2177 | skb = build_skb(data, ring->frag_size); |
| 2178 | if (unlikely(!skb)) { |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2179 | skb_free_frag(data); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2180 | netdev->stats.rx_dropped++; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2181 | goto skip_rx; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2182 | } |
| 2183 | skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN); |
| 2184 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2185 | pktlen = RX_DMA_GET_PLEN0(trxd.rxd2); |
| 2186 | skb->dev = netdev; |
| 2187 | skb_put(skb, pktlen); |
| 2188 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2189 | if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2190 | rxdcsum = &trxd.rxd3; |
| 2191 | else |
| 2192 | rxdcsum = &trxd.rxd4; |
| 2193 | |
| 2194 | if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2195 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 2196 | else |
| 2197 | skb_checksum_none_assert(skb); |
| 2198 | skb->protocol = eth_type_trans(skb, netdev); |
| 2199 | |
| 2200 | if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2201 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 2202 | if (trxd.rxd3 & RX_DMA_VTAG_V2) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2203 | __vlan_hwaccel_put_tag(skb, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 2204 | htons(RX_DMA_VPID_V2(trxd.rxd4)), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2205 | RX_DMA_VID_V2(trxd.rxd4)); |
| 2206 | } else { |
| 2207 | if (trxd.rxd2 & RX_DMA_VTAG) |
| 2208 | __vlan_hwaccel_put_tag(skb, |
| 2209 | htons(RX_DMA_VPID(trxd.rxd3)), |
| 2210 | RX_DMA_VID(trxd.rxd3)); |
| 2211 | } |
| 2212 | |
| 2213 | /* If netdev is attached to dsa switch, the special |
| 2214 | * tag inserted in VLAN field by switch hardware can |
| 2215 | * be offload by RX HW VLAN offload. Clears the VLAN |
| 2216 | * information from @skb to avoid unexpected 8021d |
| 2217 | * handler before packet enter dsa framework. |
| 2218 | */ |
| 2219 | if (netdev_uses_dsa(netdev)) |
| 2220 | __vlan_hwaccel_clear_tag(skb); |
| 2221 | } |
| 2222 | |
| 2223 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2224 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2225 | *(u32 *)(skb->head) = trxd.rxd5; |
| 2226 | else |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2227 | *(u32 *)(skb->head) = trxd.rxd4; |
| 2228 | |
| 2229 | skb_hnat_alg(skb) = 0; |
developer | fdfe157 | 2021-09-13 16:56:33 +0800 | [diff] [blame] | 2230 | skb_hnat_filled(skb) = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2231 | skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG; |
| 2232 | |
| 2233 | if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) { |
| 2234 | trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n", |
| 2235 | __func__, skb_hnat_reason(skb)); |
| 2236 | skb->pkt_type = PACKET_HOST; |
| 2237 | } |
| 2238 | |
| 2239 | trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n", |
| 2240 | __func__, skb_hnat_entry(skb), skb_hnat_sport(skb), |
| 2241 | skb_hnat_reason(skb), skb_hnat_alg(skb)); |
| 2242 | #endif |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2243 | if (mtk_hwlro_stats_ebl && |
| 2244 | IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) { |
| 2245 | hw_lro_stats_update(ring->ring_no, &trxd); |
| 2246 | hw_lro_flush_stats_update(ring->ring_no, &trxd); |
| 2247 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2248 | |
| 2249 | skb_record_rx_queue(skb, 0); |
| 2250 | napi_gro_receive(napi, skb); |
| 2251 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2252 | skip_rx: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2253 | ring->data[idx] = new_data; |
| 2254 | rxd->rxd1 = (unsigned int)dma_addr; |
| 2255 | |
| 2256 | release_desc: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2257 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2258 | RX_DMA_SDP1(dma_addr) : 0; |
| 2259 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2260 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 2261 | rxd->rxd2 = RX_DMA_LSO; |
| 2262 | else |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2263 | rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2264 | |
| 2265 | ring->calc_idx = idx; |
| 2266 | |
| 2267 | done++; |
| 2268 | } |
| 2269 | |
| 2270 | rx_done: |
| 2271 | if (done) { |
| 2272 | /* make sure that all changes to the dma ring are flushed before |
| 2273 | * we continue |
| 2274 | */ |
| 2275 | wmb(); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2276 | mtk_update_rx_cpu_idx(eth, ring); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2277 | } |
| 2278 | |
| 2279 | return done; |
| 2280 | } |
| 2281 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2282 | static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2283 | unsigned int *done, unsigned int *bytes) |
| 2284 | { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2285 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2286 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2287 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2288 | struct mtk_tx_dma *desc; |
| 2289 | struct sk_buff *skb; |
| 2290 | struct mtk_tx_buf *tx_buf; |
| 2291 | u32 cpu, dma; |
| 2292 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2293 | cpu = ring->last_free_ptr; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2294 | dma = mtk_r32(eth, reg_map->qdma.drx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2295 | |
| 2296 | desc = mtk_qdma_phys_to_virt(ring, cpu); |
| 2297 | |
| 2298 | while ((cpu != dma) && budget) { |
| 2299 | u32 next_cpu = desc->txd2; |
| 2300 | int mac = 0; |
| 2301 | |
| 2302 | if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0) |
| 2303 | break; |
| 2304 | |
| 2305 | desc = mtk_qdma_phys_to_virt(ring, desc->txd2); |
| 2306 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2307 | tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2308 | if (tx_buf->flags & MTK_TX_FLAGS_FPORT1) |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2309 | mac = MTK_GMAC2_ID; |
| 2310 | else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2) |
| 2311 | mac = MTK_GMAC3_ID; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2312 | |
| 2313 | skb = tx_buf->skb; |
| 2314 | if (!skb) |
| 2315 | break; |
| 2316 | |
| 2317 | if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) { |
| 2318 | bytes[mac] += skb->len; |
| 2319 | done[mac]++; |
| 2320 | budget--; |
| 2321 | } |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2322 | mtk_tx_unmap(eth, tx_buf, true); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2323 | |
| 2324 | ring->last_free = desc; |
| 2325 | atomic_inc(&ring->free_count); |
| 2326 | |
| 2327 | cpu = next_cpu; |
| 2328 | } |
| 2329 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2330 | ring->last_free_ptr = cpu; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2331 | mtk_w32(eth, cpu, reg_map->qdma.crx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2332 | } |
| 2333 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2334 | static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2335 | unsigned int *done, unsigned int *bytes) |
| 2336 | { |
| 2337 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2338 | struct mtk_tx_dma *desc; |
| 2339 | struct sk_buff *skb; |
| 2340 | struct mtk_tx_buf *tx_buf; |
| 2341 | u32 cpu, dma; |
| 2342 | |
| 2343 | cpu = ring->cpu_idx; |
| 2344 | dma = mtk_r32(eth, MT7628_TX_DTX_IDX0); |
| 2345 | |
| 2346 | while ((cpu != dma) && budget) { |
| 2347 | tx_buf = &ring->buf[cpu]; |
| 2348 | skb = tx_buf->skb; |
| 2349 | if (!skb) |
| 2350 | break; |
| 2351 | |
| 2352 | if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) { |
| 2353 | bytes[0] += skb->len; |
| 2354 | done[0]++; |
| 2355 | budget--; |
| 2356 | } |
| 2357 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2358 | mtk_tx_unmap(eth, tx_buf, true); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2359 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2360 | desc = ring->dma + cpu * eth->soc->txrx.txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2361 | ring->last_free = desc; |
| 2362 | atomic_inc(&ring->free_count); |
| 2363 | |
| 2364 | cpu = NEXT_DESP_IDX(cpu, ring->dma_size); |
| 2365 | } |
| 2366 | |
| 2367 | ring->cpu_idx = cpu; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2368 | } |
| 2369 | |
| 2370 | static int mtk_poll_tx(struct mtk_eth *eth, int budget) |
| 2371 | { |
| 2372 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2373 | unsigned int done[MTK_MAX_DEVS]; |
| 2374 | unsigned int bytes[MTK_MAX_DEVS]; |
| 2375 | int total = 0, i; |
| 2376 | |
| 2377 | memset(done, 0, sizeof(done)); |
| 2378 | memset(bytes, 0, sizeof(bytes)); |
| 2379 | |
| 2380 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2381 | mtk_poll_tx_qdma(eth, budget, done, bytes); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2382 | else |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2383 | mtk_poll_tx_pdma(eth, budget, done, bytes); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2384 | |
| 2385 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 2386 | if (!eth->netdev[i] || !done[i]) |
| 2387 | continue; |
| 2388 | netdev_completed_queue(eth->netdev[i], done[i], bytes[i]); |
| 2389 | total += done[i]; |
| 2390 | } |
| 2391 | |
| 2392 | if (mtk_queue_stopped(eth) && |
| 2393 | (atomic_read(&ring->free_count) > ring->thresh)) |
| 2394 | mtk_wake_queue(eth); |
| 2395 | |
| 2396 | return total; |
| 2397 | } |
| 2398 | |
| 2399 | static void mtk_handle_status_irq(struct mtk_eth *eth) |
| 2400 | { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2401 | u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2402 | |
| 2403 | if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) { |
| 2404 | mtk_stats_update(eth); |
| 2405 | mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF), |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2406 | MTK_FE_INT_STATUS); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2407 | } |
| 2408 | } |
| 2409 | |
| 2410 | static int mtk_napi_tx(struct napi_struct *napi, int budget) |
| 2411 | { |
| 2412 | struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2413 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2414 | u32 status, mask; |
| 2415 | int tx_done = 0; |
| 2416 | |
| 2417 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
| 2418 | mtk_handle_status_irq(eth); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2419 | mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2420 | tx_done = mtk_poll_tx(eth, budget); |
| 2421 | |
| 2422 | if (unlikely(netif_msg_intr(eth))) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2423 | status = mtk_r32(eth, reg_map->tx_irq_status); |
| 2424 | mask = mtk_r32(eth, reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2425 | dev_info(eth->dev, |
| 2426 | "done tx %d, intr 0x%08x/0x%x\n", |
| 2427 | tx_done, status, mask); |
| 2428 | } |
| 2429 | |
| 2430 | if (tx_done == budget) |
| 2431 | return budget; |
| 2432 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2433 | status = mtk_r32(eth, reg_map->tx_irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2434 | if (status & MTK_TX_DONE_INT) |
| 2435 | return budget; |
| 2436 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2437 | if (napi_complete(napi)) |
| 2438 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2439 | |
| 2440 | return tx_done; |
| 2441 | } |
| 2442 | |
| 2443 | static int mtk_napi_rx(struct napi_struct *napi, int budget) |
| 2444 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2445 | struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi); |
| 2446 | struct mtk_eth *eth = rx_napi->eth; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2447 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2448 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2449 | u32 status, mask; |
| 2450 | int rx_done = 0; |
| 2451 | int remain_budget = budget; |
| 2452 | |
| 2453 | mtk_handle_status_irq(eth); |
| 2454 | |
| 2455 | poll_again: |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2456 | mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2457 | rx_done = mtk_poll_rx(napi, remain_budget, eth); |
| 2458 | |
| 2459 | if (unlikely(netif_msg_intr(eth))) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2460 | status = mtk_r32(eth, reg_map->pdma.irq_status); |
| 2461 | mask = mtk_r32(eth, reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2462 | dev_info(eth->dev, |
| 2463 | "done rx %d, intr 0x%08x/0x%x\n", |
| 2464 | rx_done, status, mask); |
| 2465 | } |
| 2466 | if (rx_done == remain_budget) |
| 2467 | return budget; |
| 2468 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2469 | status = mtk_r32(eth, reg_map->pdma.irq_status); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2470 | if (status & MTK_RX_DONE_INT(ring->ring_no)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2471 | remain_budget -= rx_done; |
| 2472 | goto poll_again; |
| 2473 | } |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2474 | |
| 2475 | if (napi_complete(napi)) |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2476 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2477 | |
| 2478 | return rx_done + budget - remain_budget; |
| 2479 | } |
| 2480 | |
| 2481 | static int mtk_tx_alloc(struct mtk_eth *eth) |
| 2482 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2483 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2484 | struct mtk_tx_ring *ring = ð->tx_ring; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2485 | int i, sz = soc->txrx.txd_size; |
| 2486 | struct mtk_tx_dma_v2 *txd, *pdma_txd; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2487 | |
| 2488 | ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf), |
| 2489 | GFP_KERNEL); |
| 2490 | if (!ring->buf) |
| 2491 | goto no_tx_mem; |
| 2492 | |
| 2493 | if (!eth->soc->has_sram) |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2494 | ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2495 | &ring->phys, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2496 | else { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2497 | ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz; |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 2498 | ring->phys = eth->phy_scratch_ring + |
| 2499 | MTK_DMA_SIZE * (dma_addr_t)sz; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2500 | } |
| 2501 | |
| 2502 | if (!ring->dma) |
| 2503 | goto no_tx_mem; |
| 2504 | |
| 2505 | for (i = 0; i < MTK_DMA_SIZE; i++) { |
| 2506 | int next = (i + 1) % MTK_DMA_SIZE; |
| 2507 | u32 next_ptr = ring->phys + next * sz; |
| 2508 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2509 | txd = ring->dma + i * sz; |
| 2510 | txd->txd2 = next_ptr; |
| 2511 | txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU; |
| 2512 | txd->txd4 = 0; |
| 2513 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2514 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 2515 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2516 | txd->txd5 = 0; |
| 2517 | txd->txd6 = 0; |
| 2518 | txd->txd7 = 0; |
| 2519 | txd->txd8 = 0; |
| 2520 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2521 | } |
| 2522 | |
| 2523 | /* On MT7688 (PDMA only) this driver uses the ring->dma structs |
| 2524 | * only as the framework. The real HW descriptors are the PDMA |
| 2525 | * descriptors in ring->dma_pdma. |
| 2526 | */ |
| 2527 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2528 | ring->dma_pdma = dma_alloc_coherent(eth->dma_dev, |
| 2529 | MTK_DMA_SIZE * sz, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2530 | &ring->phys_pdma, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2531 | if (!ring->dma_pdma) |
| 2532 | goto no_tx_mem; |
| 2533 | |
| 2534 | for (i = 0; i < MTK_DMA_SIZE; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2535 | pdma_txd = ring->dma_pdma + i *sz; |
| 2536 | |
| 2537 | pdma_txd->txd2 = TX_DMA_DESP2_DEF; |
| 2538 | pdma_txd->txd4 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2539 | } |
| 2540 | } |
| 2541 | |
| 2542 | ring->dma_size = MTK_DMA_SIZE; |
| 2543 | atomic_set(&ring->free_count, MTK_DMA_SIZE - 2); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2544 | ring->next_free = ring->dma; |
| 2545 | ring->last_free = (void *)txd; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2546 | ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2547 | ring->thresh = MAX_SKB_FRAGS; |
| 2548 | |
| 2549 | /* make sure that all changes to the dma ring are flushed before we |
| 2550 | * continue |
| 2551 | */ |
| 2552 | wmb(); |
| 2553 | |
| 2554 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2555 | mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr); |
| 2556 | mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2557 | mtk_w32(eth, |
| 2558 | ring->phys + ((MTK_DMA_SIZE - 1) * sz), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2559 | soc->reg_map->qdma.crx_ptr); |
| 2560 | mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2561 | mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2562 | soc->reg_map->qdma.qtx_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2563 | } else { |
| 2564 | mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0); |
| 2565 | mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0); |
| 2566 | mtk_w32(eth, 0, MT7628_TX_CTX_IDX0); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2567 | mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2568 | } |
| 2569 | |
| 2570 | return 0; |
| 2571 | |
| 2572 | no_tx_mem: |
| 2573 | return -ENOMEM; |
| 2574 | } |
| 2575 | |
| 2576 | static void mtk_tx_clean(struct mtk_eth *eth) |
| 2577 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2578 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2579 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2580 | int i; |
| 2581 | |
| 2582 | if (ring->buf) { |
| 2583 | for (i = 0; i < MTK_DMA_SIZE; i++) |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2584 | mtk_tx_unmap(eth, &ring->buf[i], false); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2585 | kfree(ring->buf); |
| 2586 | ring->buf = NULL; |
| 2587 | } |
| 2588 | |
| 2589 | if (!eth->soc->has_sram && ring->dma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2590 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2591 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 2592 | ring->dma, ring->phys); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2593 | ring->dma = NULL; |
| 2594 | } |
| 2595 | |
| 2596 | if (ring->dma_pdma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2597 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2598 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 2599 | ring->dma_pdma, ring->phys_pdma); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2600 | ring->dma_pdma = NULL; |
| 2601 | } |
| 2602 | } |
| 2603 | |
| 2604 | static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag) |
| 2605 | { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2606 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2607 | struct mtk_rx_ring *ring; |
| 2608 | int rx_data_len, rx_dma_size; |
| 2609 | int i; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2610 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2611 | |
| 2612 | if (rx_flag == MTK_RX_FLAGS_QDMA) { |
| 2613 | if (ring_no) |
| 2614 | return -EINVAL; |
| 2615 | ring = ð->rx_ring_qdma; |
| 2616 | } else { |
| 2617 | ring = ð->rx_ring[ring_no]; |
| 2618 | } |
| 2619 | |
| 2620 | if (rx_flag == MTK_RX_FLAGS_HWLRO) { |
| 2621 | rx_data_len = MTK_MAX_LRO_RX_LENGTH; |
| 2622 | rx_dma_size = MTK_HW_LRO_DMA_SIZE; |
| 2623 | } else { |
| 2624 | rx_data_len = ETH_DATA_LEN; |
| 2625 | rx_dma_size = MTK_DMA_SIZE; |
| 2626 | } |
| 2627 | |
| 2628 | ring->frag_size = mtk_max_frag_size(rx_data_len); |
| 2629 | ring->buf_size = mtk_max_buf_size(ring->frag_size); |
| 2630 | ring->data = kcalloc(rx_dma_size, sizeof(*ring->data), |
| 2631 | GFP_KERNEL); |
| 2632 | if (!ring->data) |
| 2633 | return -ENOMEM; |
| 2634 | |
| 2635 | for (i = 0; i < rx_dma_size; i++) { |
| 2636 | ring->data[i] = netdev_alloc_frag(ring->frag_size); |
| 2637 | if (!ring->data[i]) |
| 2638 | return -ENOMEM; |
| 2639 | } |
| 2640 | |
| 2641 | if ((!eth->soc->has_sram) || (eth->soc->has_sram |
| 2642 | && (rx_flag != MTK_RX_FLAGS_NORMAL))) |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2643 | ring->dma = dma_alloc_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2644 | rx_dma_size * eth->soc->txrx.rxd_size, |
| 2645 | &ring->phys, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2646 | else { |
| 2647 | struct mtk_tx_ring *tx_ring = ð->tx_ring; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2648 | ring->dma = tx_ring->dma + MTK_DMA_SIZE * |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2649 | eth->soc->txrx.txd_size * (ring_no + 1); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2650 | ring->phys = tx_ring->phys + MTK_DMA_SIZE * |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2651 | eth->soc->txrx.txd_size * (ring_no + 1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2652 | } |
| 2653 | |
| 2654 | if (!ring->dma) |
| 2655 | return -ENOMEM; |
| 2656 | |
| 2657 | for (i = 0; i < rx_dma_size; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2658 | struct mtk_rx_dma_v2 *rxd; |
| 2659 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2660 | dma_addr_t dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2661 | ring->data[i] + NET_SKB_PAD + eth->ip_align, |
| 2662 | ring->buf_size, |
| 2663 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2664 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2665 | return -ENOMEM; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2666 | |
| 2667 | rxd = ring->dma + i * eth->soc->txrx.rxd_size; |
| 2668 | rxd->rxd1 = (unsigned int)dma_addr; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2669 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2670 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2671 | RX_DMA_SDP1(dma_addr) : 0; |
| 2672 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2673 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2674 | rxd->rxd2 = RX_DMA_LSO; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2675 | else |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2676 | rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2677 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2678 | rxd->rxd3 = 0; |
| 2679 | rxd->rxd4 = 0; |
| 2680 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2681 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2682 | rxd->rxd5 = 0; |
| 2683 | rxd->rxd6 = 0; |
| 2684 | rxd->rxd7 = 0; |
| 2685 | rxd->rxd8 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2686 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2687 | } |
| 2688 | ring->dma_size = rx_dma_size; |
| 2689 | ring->calc_idx_update = false; |
| 2690 | ring->calc_idx = rx_dma_size - 1; |
| 2691 | ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ? |
| 2692 | MTK_QRX_CRX_IDX_CFG(ring_no) : |
| 2693 | MTK_PRX_CRX_IDX_CFG(ring_no); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2694 | ring->ring_no = ring_no; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2695 | /* make sure that all changes to the dma ring are flushed before we |
| 2696 | * continue |
| 2697 | */ |
| 2698 | wmb(); |
| 2699 | |
| 2700 | if (rx_flag == MTK_RX_FLAGS_QDMA) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2701 | mtk_w32(eth, ring->phys, |
| 2702 | reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET); |
| 2703 | mtk_w32(eth, rx_dma_size, |
| 2704 | reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET); |
| 2705 | mtk_w32(eth, ring->calc_idx, |
| 2706 | ring->crx_idx_reg); |
| 2707 | mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), |
| 2708 | reg_map->qdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2709 | } else { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2710 | mtk_w32(eth, ring->phys, |
| 2711 | reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET); |
| 2712 | mtk_w32(eth, rx_dma_size, |
| 2713 | reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET); |
| 2714 | mtk_w32(eth, ring->calc_idx, |
| 2715 | ring->crx_idx_reg); |
| 2716 | mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), |
| 2717 | reg_map->pdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2718 | } |
| 2719 | |
| 2720 | return 0; |
| 2721 | } |
| 2722 | |
| 2723 | static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram) |
| 2724 | { |
| 2725 | int i; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2726 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2727 | |
| 2728 | if (ring->data && ring->dma) { |
| 2729 | for (i = 0; i < ring->dma_size; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2730 | struct mtk_rx_dma *rxd; |
| 2731 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2732 | if (!ring->data[i]) |
| 2733 | continue; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2734 | |
| 2735 | rxd = ring->dma + i * eth->soc->txrx.rxd_size; |
| 2736 | if (!rxd->rxd1) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2737 | continue; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2738 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2739 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, |
| 2740 | MTK_8GB_ADDRESSING)) ? |
| 2741 | ((u64)(rxd->rxd2 & 0xf)) << 32 : 0; |
| 2742 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2743 | dma_unmap_single(eth->dma_dev, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2744 | (u64)(rxd->rxd1 | addr64), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2745 | ring->buf_size, |
| 2746 | DMA_FROM_DEVICE); |
| 2747 | skb_free_frag(ring->data[i]); |
| 2748 | } |
| 2749 | kfree(ring->data); |
| 2750 | ring->data = NULL; |
| 2751 | } |
| 2752 | |
| 2753 | if(in_sram) |
| 2754 | return; |
| 2755 | |
| 2756 | if (ring->dma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2757 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2758 | ring->dma_size * eth->soc->txrx.rxd_size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2759 | ring->dma, |
| 2760 | ring->phys); |
| 2761 | ring->dma = NULL; |
| 2762 | } |
| 2763 | } |
| 2764 | |
| 2765 | static int mtk_hwlro_rx_init(struct mtk_eth *eth) |
| 2766 | { |
| 2767 | int i; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2768 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2769 | u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0; |
| 2770 | u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0; |
| 2771 | |
| 2772 | /* set LRO rings to auto-learn modes */ |
| 2773 | ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE; |
| 2774 | |
| 2775 | /* validate LRO ring */ |
| 2776 | ring_ctrl_dw2 |= MTK_RING_VLD; |
| 2777 | |
| 2778 | /* set AGE timer (unit: 20us) */ |
| 2779 | ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H; |
| 2780 | ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L; |
| 2781 | |
| 2782 | /* set max AGG timer (unit: 20us) */ |
| 2783 | ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME; |
| 2784 | |
| 2785 | /* set max LRO AGG count */ |
| 2786 | ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L; |
| 2787 | ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H; |
| 2788 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2789 | for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2790 | mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i)); |
| 2791 | mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i)); |
| 2792 | mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i)); |
| 2793 | } |
| 2794 | |
| 2795 | /* IPv4 checksum update enable */ |
| 2796 | lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN; |
| 2797 | |
| 2798 | /* switch priority comparison to packet count mode */ |
| 2799 | lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE; |
| 2800 | |
| 2801 | /* bandwidth threshold setting */ |
| 2802 | mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2); |
| 2803 | |
| 2804 | /* auto-learn score delta setting */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2805 | mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2806 | |
| 2807 | /* set refresh timer for altering flows to 1 sec. (unit: 20us) */ |
| 2808 | mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME, |
| 2809 | MTK_PDMA_LRO_ALT_REFRESH_TIMER); |
| 2810 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2811 | /* the minimal remaining room of SDL0 in RXD for lro aggregation */ |
| 2812 | lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL; |
| 2813 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2814 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2815 | val = mtk_r32(eth, MTK_PDMA_RX_CFG); |
| 2816 | mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET), |
| 2817 | MTK_PDMA_RX_CFG); |
| 2818 | |
| 2819 | lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET; |
| 2820 | } else { |
| 2821 | /* set HW LRO mode & the max aggregation count for rx packets */ |
| 2822 | lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff); |
| 2823 | } |
| 2824 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2825 | /* enable HW LRO */ |
| 2826 | lro_ctrl_dw0 |= MTK_LRO_EN; |
| 2827 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2828 | /* enable cpu reason black list */ |
| 2829 | lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW; |
| 2830 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2831 | mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3); |
| 2832 | mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0); |
| 2833 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2834 | /* no use PPE cpu reason */ |
| 2835 | mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1); |
| 2836 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2837 | return 0; |
| 2838 | } |
| 2839 | |
| 2840 | static void mtk_hwlro_rx_uninit(struct mtk_eth *eth) |
| 2841 | { |
| 2842 | int i; |
| 2843 | u32 val; |
| 2844 | |
| 2845 | /* relinquish lro rings, flush aggregated packets */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2846 | mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2847 | |
| 2848 | /* wait for relinquishments done */ |
| 2849 | for (i = 0; i < 10; i++) { |
| 2850 | val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2851 | if (val & MTK_LRO_RING_RELINGUISH_DONE) { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2852 | mdelay(20); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2853 | continue; |
| 2854 | } |
| 2855 | break; |
| 2856 | } |
| 2857 | |
| 2858 | /* invalidate lro rings */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2859 | for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2860 | mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i)); |
| 2861 | |
| 2862 | /* disable HW LRO */ |
| 2863 | mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0); |
| 2864 | } |
| 2865 | |
| 2866 | static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip) |
| 2867 | { |
| 2868 | u32 reg_val; |
| 2869 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2870 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2871 | idx += 1; |
| 2872 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2873 | reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2874 | |
| 2875 | /* invalidate the IP setting */ |
| 2876 | mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2877 | |
| 2878 | mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx)); |
| 2879 | |
| 2880 | /* validate the IP setting */ |
| 2881 | mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2882 | } |
| 2883 | |
| 2884 | static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx) |
| 2885 | { |
| 2886 | u32 reg_val; |
| 2887 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2888 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2889 | idx += 1; |
| 2890 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2891 | reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2892 | |
| 2893 | /* invalidate the IP setting */ |
| 2894 | mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2895 | |
| 2896 | mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx)); |
| 2897 | } |
| 2898 | |
| 2899 | static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac) |
| 2900 | { |
| 2901 | int cnt = 0; |
| 2902 | int i; |
| 2903 | |
| 2904 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 2905 | if (mac->hwlro_ip[i]) |
| 2906 | cnt++; |
| 2907 | } |
| 2908 | |
| 2909 | return cnt; |
| 2910 | } |
| 2911 | |
| 2912 | static int mtk_hwlro_add_ipaddr(struct net_device *dev, |
| 2913 | struct ethtool_rxnfc *cmd) |
| 2914 | { |
| 2915 | struct ethtool_rx_flow_spec *fsp = |
| 2916 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2917 | struct mtk_mac *mac = netdev_priv(dev); |
| 2918 | struct mtk_eth *eth = mac->hw; |
| 2919 | int hwlro_idx; |
| 2920 | |
| 2921 | if ((fsp->flow_type != TCP_V4_FLOW) || |
| 2922 | (!fsp->h_u.tcp_ip4_spec.ip4dst) || |
| 2923 | (fsp->location > 1)) |
| 2924 | return -EINVAL; |
| 2925 | |
| 2926 | mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst); |
| 2927 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location; |
| 2928 | |
| 2929 | mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 2930 | |
| 2931 | mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]); |
| 2932 | |
| 2933 | return 0; |
| 2934 | } |
| 2935 | |
| 2936 | static int mtk_hwlro_del_ipaddr(struct net_device *dev, |
| 2937 | struct ethtool_rxnfc *cmd) |
| 2938 | { |
| 2939 | struct ethtool_rx_flow_spec *fsp = |
| 2940 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2941 | struct mtk_mac *mac = netdev_priv(dev); |
| 2942 | struct mtk_eth *eth = mac->hw; |
| 2943 | int hwlro_idx; |
| 2944 | |
| 2945 | if (fsp->location > 1) |
| 2946 | return -EINVAL; |
| 2947 | |
| 2948 | mac->hwlro_ip[fsp->location] = 0; |
| 2949 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location; |
| 2950 | |
| 2951 | mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 2952 | |
| 2953 | mtk_hwlro_inval_ipaddr(eth, hwlro_idx); |
| 2954 | |
| 2955 | return 0; |
| 2956 | } |
| 2957 | |
| 2958 | static void mtk_hwlro_netdev_disable(struct net_device *dev) |
| 2959 | { |
| 2960 | struct mtk_mac *mac = netdev_priv(dev); |
| 2961 | struct mtk_eth *eth = mac->hw; |
| 2962 | int i, hwlro_idx; |
| 2963 | |
| 2964 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 2965 | mac->hwlro_ip[i] = 0; |
| 2966 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i; |
| 2967 | |
| 2968 | mtk_hwlro_inval_ipaddr(eth, hwlro_idx); |
| 2969 | } |
| 2970 | |
| 2971 | mac->hwlro_ip_cnt = 0; |
| 2972 | } |
| 2973 | |
| 2974 | static int mtk_hwlro_get_fdir_entry(struct net_device *dev, |
| 2975 | struct ethtool_rxnfc *cmd) |
| 2976 | { |
| 2977 | struct mtk_mac *mac = netdev_priv(dev); |
| 2978 | struct ethtool_rx_flow_spec *fsp = |
| 2979 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2980 | |
| 2981 | /* only tcp dst ipv4 is meaningful, others are meaningless */ |
| 2982 | fsp->flow_type = TCP_V4_FLOW; |
| 2983 | fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]); |
| 2984 | fsp->m_u.tcp_ip4_spec.ip4dst = 0; |
| 2985 | |
| 2986 | fsp->h_u.tcp_ip4_spec.ip4src = 0; |
| 2987 | fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff; |
| 2988 | fsp->h_u.tcp_ip4_spec.psrc = 0; |
| 2989 | fsp->m_u.tcp_ip4_spec.psrc = 0xffff; |
| 2990 | fsp->h_u.tcp_ip4_spec.pdst = 0; |
| 2991 | fsp->m_u.tcp_ip4_spec.pdst = 0xffff; |
| 2992 | fsp->h_u.tcp_ip4_spec.tos = 0; |
| 2993 | fsp->m_u.tcp_ip4_spec.tos = 0xff; |
| 2994 | |
| 2995 | return 0; |
| 2996 | } |
| 2997 | |
| 2998 | static int mtk_hwlro_get_fdir_all(struct net_device *dev, |
| 2999 | struct ethtool_rxnfc *cmd, |
| 3000 | u32 *rule_locs) |
| 3001 | { |
| 3002 | struct mtk_mac *mac = netdev_priv(dev); |
| 3003 | int cnt = 0; |
| 3004 | int i; |
| 3005 | |
| 3006 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 3007 | if (mac->hwlro_ip[i]) { |
| 3008 | rule_locs[cnt] = i; |
| 3009 | cnt++; |
| 3010 | } |
| 3011 | } |
| 3012 | |
| 3013 | cmd->rule_cnt = cnt; |
| 3014 | |
| 3015 | return 0; |
| 3016 | } |
| 3017 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3018 | static int mtk_rss_init(struct mtk_eth *eth) |
| 3019 | { |
| 3020 | u32 val; |
| 3021 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3022 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3023 | /* Set RSS rings to PSE modes */ |
| 3024 | val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1)); |
| 3025 | val |= MTK_RING_PSE_MODE; |
| 3026 | mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1)); |
| 3027 | |
| 3028 | /* Enable non-lro multiple rx */ |
| 3029 | val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0); |
| 3030 | val |= MTK_NON_LRO_MULTI_EN; |
| 3031 | mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0); |
| 3032 | |
| 3033 | /* Enable RSS dly int supoort */ |
| 3034 | val |= MTK_LRO_DLY_INT_EN; |
| 3035 | mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0); |
| 3036 | |
| 3037 | /* Set RSS delay config int ring1 */ |
| 3038 | mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT); |
| 3039 | } |
| 3040 | |
| 3041 | /* Hash Type */ |
| 3042 | val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG); |
| 3043 | val |= MTK_RSS_IPV4_STATIC_HASH; |
| 3044 | val |= MTK_RSS_IPV6_STATIC_HASH; |
| 3045 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3046 | |
| 3047 | /* Select the size of indirection table */ |
| 3048 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0); |
| 3049 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1); |
| 3050 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2); |
| 3051 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3); |
| 3052 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4); |
| 3053 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5); |
| 3054 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6); |
| 3055 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7); |
| 3056 | |
| 3057 | /* Pause */ |
| 3058 | val |= MTK_RSS_CFG_REQ; |
| 3059 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3060 | |
| 3061 | /* Enable RSS*/ |
| 3062 | val |= MTK_RSS_EN; |
| 3063 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3064 | |
| 3065 | /* Release pause */ |
| 3066 | val &= ~(MTK_RSS_CFG_REQ); |
| 3067 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3068 | |
| 3069 | /* Set perRSS GRP INT */ |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 3070 | mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING(1)), MTK_PDMA_INT_GRP1); |
| 3071 | mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING(2)), MTK_PDMA_INT_GRP2); |
| 3072 | mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING(3)), MTK_PDMA_INT_GRP3); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3073 | |
| 3074 | /* Set GRP INT */ |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 3075 | mtk_w32(eth, 0x210FFFF2, MTK_FE_INT_GRP); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3076 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3077 | /* Enable RSS delay interrupt */ |
| 3078 | mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT); |
| 3079 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3080 | return 0; |
| 3081 | } |
| 3082 | |
| 3083 | static void mtk_rss_uninit(struct mtk_eth *eth) |
| 3084 | { |
| 3085 | u32 val; |
| 3086 | |
| 3087 | /* Pause */ |
| 3088 | val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG); |
| 3089 | val |= MTK_RSS_CFG_REQ; |
| 3090 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3091 | |
| 3092 | /* Disable RSS*/ |
| 3093 | val &= ~(MTK_RSS_EN); |
| 3094 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3095 | |
| 3096 | /* Release pause */ |
| 3097 | val &= ~(MTK_RSS_CFG_REQ); |
| 3098 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3099 | } |
| 3100 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3101 | static netdev_features_t mtk_fix_features(struct net_device *dev, |
| 3102 | netdev_features_t features) |
| 3103 | { |
| 3104 | if (!(features & NETIF_F_LRO)) { |
| 3105 | struct mtk_mac *mac = netdev_priv(dev); |
| 3106 | int ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 3107 | |
| 3108 | if (ip_cnt) { |
| 3109 | netdev_info(dev, "RX flow is programmed, LRO should keep on\n"); |
| 3110 | |
| 3111 | features |= NETIF_F_LRO; |
| 3112 | } |
| 3113 | } |
| 3114 | |
| 3115 | if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) { |
| 3116 | netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n"); |
| 3117 | |
| 3118 | features &= ~NETIF_F_HW_VLAN_CTAG_TX; |
| 3119 | } |
| 3120 | |
| 3121 | return features; |
| 3122 | } |
| 3123 | |
| 3124 | static int mtk_set_features(struct net_device *dev, netdev_features_t features) |
| 3125 | { |
| 3126 | struct mtk_mac *mac = netdev_priv(dev); |
| 3127 | struct mtk_eth *eth = mac->hw; |
| 3128 | int err = 0; |
| 3129 | |
| 3130 | if (!((dev->features ^ features) & MTK_SET_FEATURES)) |
| 3131 | return 0; |
| 3132 | |
| 3133 | if (!(features & NETIF_F_LRO)) |
| 3134 | mtk_hwlro_netdev_disable(dev); |
| 3135 | |
| 3136 | if (!(features & NETIF_F_HW_VLAN_CTAG_RX)) |
| 3137 | mtk_w32(eth, 0, MTK_CDMP_EG_CTRL); |
| 3138 | else |
| 3139 | mtk_w32(eth, 1, MTK_CDMP_EG_CTRL); |
| 3140 | |
| 3141 | return err; |
| 3142 | } |
| 3143 | |
| 3144 | /* wait for DMA to finish whatever it is doing before we start using it again */ |
| 3145 | static int mtk_dma_busy_wait(struct mtk_eth *eth) |
| 3146 | { |
| 3147 | unsigned long t_start = jiffies; |
| 3148 | |
| 3149 | while (1) { |
| 3150 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3151 | if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) & |
| 3152 | (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY))) |
| 3153 | return 0; |
| 3154 | } else { |
| 3155 | if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) & |
| 3156 | (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY))) |
| 3157 | return 0; |
| 3158 | } |
| 3159 | |
| 3160 | if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT)) |
| 3161 | break; |
| 3162 | } |
| 3163 | |
| 3164 | dev_err(eth->dev, "DMA init timeout\n"); |
| 3165 | return -1; |
| 3166 | } |
| 3167 | |
| 3168 | static int mtk_dma_init(struct mtk_eth *eth) |
| 3169 | { |
| 3170 | int err; |
| 3171 | u32 i; |
| 3172 | |
| 3173 | if (mtk_dma_busy_wait(eth)) |
| 3174 | return -EBUSY; |
| 3175 | |
| 3176 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3177 | /* QDMA needs scratch memory for internal reordering of the |
| 3178 | * descriptors |
| 3179 | */ |
| 3180 | err = mtk_init_fq_dma(eth); |
| 3181 | if (err) |
| 3182 | return err; |
| 3183 | } |
| 3184 | |
| 3185 | err = mtk_tx_alloc(eth); |
| 3186 | if (err) |
| 3187 | return err; |
| 3188 | |
| 3189 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3190 | err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA); |
| 3191 | if (err) |
| 3192 | return err; |
| 3193 | } |
| 3194 | |
| 3195 | err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL); |
| 3196 | if (err) |
| 3197 | return err; |
| 3198 | |
| 3199 | if (eth->hwlro) { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3200 | i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3201 | for (; i < MTK_MAX_RX_RING_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3202 | err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO); |
| 3203 | if (err) |
| 3204 | return err; |
| 3205 | } |
| 3206 | err = mtk_hwlro_rx_init(eth); |
| 3207 | if (err) |
| 3208 | return err; |
| 3209 | } |
| 3210 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3211 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3212 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3213 | err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL); |
| 3214 | if (err) |
| 3215 | return err; |
| 3216 | } |
| 3217 | err = mtk_rss_init(eth); |
| 3218 | if (err) |
| 3219 | return err; |
| 3220 | } |
| 3221 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3222 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3223 | /* Enable random early drop and set drop threshold |
| 3224 | * automatically |
| 3225 | */ |
| 3226 | mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3227 | FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th); |
| 3228 | mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3229 | } |
| 3230 | |
| 3231 | return 0; |
| 3232 | } |
| 3233 | |
| 3234 | static void mtk_dma_free(struct mtk_eth *eth) |
| 3235 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 3236 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3237 | int i; |
| 3238 | |
| 3239 | for (i = 0; i < MTK_MAC_COUNT; i++) |
| 3240 | if (eth->netdev[i]) |
| 3241 | netdev_reset_queue(eth->netdev[i]); |
| 3242 | if ( !eth->soc->has_sram && eth->scratch_ring) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3243 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 3244 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 3245 | eth->scratch_ring, eth->phy_scratch_ring); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3246 | eth->scratch_ring = NULL; |
| 3247 | eth->phy_scratch_ring = 0; |
| 3248 | } |
| 3249 | mtk_tx_clean(eth); |
developer | b3ce86f | 2022-06-30 13:31:47 +0800 | [diff] [blame] | 3250 | mtk_rx_clean(eth, ð->rx_ring[0],eth->soc->has_sram); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3251 | mtk_rx_clean(eth, ð->rx_ring_qdma,0); |
| 3252 | |
| 3253 | if (eth->hwlro) { |
| 3254 | mtk_hwlro_rx_uninit(eth); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3255 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3256 | i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3257 | for (; i < MTK_MAX_RX_RING_NUM; i++) |
| 3258 | mtk_rx_clean(eth, ð->rx_ring[i], 0); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3259 | } |
| 3260 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3261 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3262 | mtk_rss_uninit(eth); |
| 3263 | |
| 3264 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 3265 | mtk_rx_clean(eth, ð->rx_ring[i], 1); |
| 3266 | } |
| 3267 | |
developer | 94008d9 | 2021-09-23 09:47:41 +0800 | [diff] [blame] | 3268 | if (eth->scratch_head) { |
| 3269 | kfree(eth->scratch_head); |
| 3270 | eth->scratch_head = NULL; |
| 3271 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3272 | } |
| 3273 | |
| 3274 | static void mtk_tx_timeout(struct net_device *dev) |
| 3275 | { |
| 3276 | struct mtk_mac *mac = netdev_priv(dev); |
| 3277 | struct mtk_eth *eth = mac->hw; |
| 3278 | |
| 3279 | eth->netdev[mac->id]->stats.tx_errors++; |
| 3280 | netif_err(eth, tx_err, dev, |
| 3281 | "transmit timed out\n"); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3282 | |
| 3283 | if (atomic_read(&reset_lock) == 0) |
| 3284 | schedule_work(ð->pending_work); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3285 | } |
| 3286 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3287 | static irqreturn_t mtk_handle_irq_rx(int irq, void *priv) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3288 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3289 | struct mtk_napi *rx_napi = priv; |
| 3290 | struct mtk_eth *eth = rx_napi->eth; |
| 3291 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3292 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3293 | if (likely(napi_schedule_prep(&rx_napi->napi))) { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3294 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no)); |
developer | 6bbe70d | 2021-08-06 09:34:55 +0800 | [diff] [blame] | 3295 | __napi_schedule(&rx_napi->napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3296 | } |
| 3297 | |
| 3298 | return IRQ_HANDLED; |
| 3299 | } |
| 3300 | |
| 3301 | static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth) |
| 3302 | { |
| 3303 | struct mtk_eth *eth = _eth; |
| 3304 | |
| 3305 | if (likely(napi_schedule_prep(ð->tx_napi))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3306 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 6bbe70d | 2021-08-06 09:34:55 +0800 | [diff] [blame] | 3307 | __napi_schedule(ð->tx_napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3308 | } |
| 3309 | |
| 3310 | return IRQ_HANDLED; |
| 3311 | } |
| 3312 | |
| 3313 | static irqreturn_t mtk_handle_irq(int irq, void *_eth) |
| 3314 | { |
| 3315 | struct mtk_eth *eth = _eth; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3316 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3317 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3318 | if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) { |
| 3319 | if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0)) |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3320 | mtk_handle_irq_rx(irq, ð->rx_napi[0]); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3321 | } |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3322 | if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) { |
| 3323 | if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3324 | mtk_handle_irq_tx(irq, _eth); |
| 3325 | } |
| 3326 | |
| 3327 | return IRQ_HANDLED; |
| 3328 | } |
| 3329 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3330 | static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac) |
| 3331 | { |
| 3332 | struct mtk_mac *mac = _mac; |
| 3333 | struct mtk_eth *eth = mac->hw; |
| 3334 | struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv; |
| 3335 | struct net_device *dev = phylink_priv->dev; |
| 3336 | int link_old, link_new; |
| 3337 | |
| 3338 | // clear interrupt status for gpy211 |
| 3339 | _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A); |
| 3340 | |
| 3341 | link_old = phylink_priv->link; |
| 3342 | link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS; |
| 3343 | |
| 3344 | if (link_old != link_new) { |
| 3345 | phylink_priv->link = link_new; |
| 3346 | if (link_new) { |
| 3347 | printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name); |
| 3348 | if (dev) |
| 3349 | netif_carrier_on(dev); |
| 3350 | } else { |
| 3351 | printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name); |
| 3352 | if (dev) |
| 3353 | netif_carrier_off(dev); |
| 3354 | } |
| 3355 | } |
| 3356 | |
| 3357 | return IRQ_HANDLED; |
| 3358 | } |
| 3359 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3360 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3361 | static void mtk_poll_controller(struct net_device *dev) |
| 3362 | { |
| 3363 | struct mtk_mac *mac = netdev_priv(dev); |
| 3364 | struct mtk_eth *eth = mac->hw; |
| 3365 | |
| 3366 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3367 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0)); |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 3368 | mtk_handle_irq_rx(eth->irq_fe[2], ð->rx_napi[0]); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3369 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3370 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3371 | } |
| 3372 | #endif |
| 3373 | |
| 3374 | static int mtk_start_dma(struct mtk_eth *eth) |
| 3375 | { |
| 3376 | u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3377 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3378 | int val, err; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3379 | |
| 3380 | err = mtk_dma_init(eth); |
| 3381 | if (err) { |
| 3382 | mtk_dma_free(eth); |
| 3383 | return err; |
| 3384 | } |
| 3385 | |
| 3386 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3387 | val = mtk_r32(eth, reg_map->qdma.glo_cfg); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3388 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 3389 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | 19d8456 | 2022-04-21 17:01:06 +0800 | [diff] [blame] | 3390 | val &= ~MTK_RESV_BUF_MASK; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3391 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3392 | val | MTK_TX_DMA_EN | MTK_RX_DMA_EN | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3393 | MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE | |
| 3394 | MTK_NDP_CO_PRO | MTK_MUTLI_CNT | |
| 3395 | MTK_RESV_BUF | MTK_WCOMP_EN | |
| 3396 | MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3397 | MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg); |
developer | 19d8456 | 2022-04-21 17:01:06 +0800 | [diff] [blame] | 3398 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3399 | else |
| 3400 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3401 | val | MTK_TX_DMA_EN | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3402 | MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO | |
| 3403 | MTK_RX_DMA_EN | MTK_RX_2B_OFFSET | |
| 3404 | MTK_RX_BT_32DWORDS, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3405 | reg_map->qdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3406 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3407 | val = mtk_r32(eth, reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3408 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3409 | val | MTK_RX_DMA_EN | rx_2b_offset | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3410 | MTK_RX_BT_32DWORDS | MTK_MULTI_EN, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3411 | reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3412 | } else { |
| 3413 | mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN | |
| 3414 | MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3415 | reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3416 | } |
| 3417 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3418 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) { |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3419 | val = mtk_r32(eth, MTK_PDMA_GLO_CFG); |
| 3420 | mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG); |
| 3421 | } |
| 3422 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3423 | return 0; |
| 3424 | } |
| 3425 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3426 | void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3427 | { |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3428 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3429 | |
| 3430 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 3431 | return; |
| 3432 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3433 | val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3434 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3435 | /* default setup the forward port to send frame to PDMA */ |
| 3436 | val &= ~0xffff; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3437 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3438 | /* Enable RX checksum */ |
| 3439 | val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3440 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3441 | val |= config; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3442 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3443 | if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id])) |
| 3444 | val |= MTK_GDMA_SPECIAL_TAG; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3445 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3446 | mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3447 | } |
| 3448 | |
developer | 7cd7e5e | 2022-11-17 13:57:32 +0800 | [diff] [blame] | 3449 | void mtk_set_pse_drop(u32 config) |
| 3450 | { |
| 3451 | struct mtk_eth *eth = g_eth; |
| 3452 | |
| 3453 | if (eth) |
| 3454 | mtk_w32(eth, config, PSE_PPE0_DROP); |
| 3455 | } |
| 3456 | EXPORT_SYMBOL(mtk_set_pse_drop); |
| 3457 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3458 | static int mtk_open(struct net_device *dev) |
| 3459 | { |
| 3460 | struct mtk_mac *mac = netdev_priv(dev); |
| 3461 | struct mtk_eth *eth = mac->hw; |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3462 | struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3463 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3464 | int err, i; |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3465 | struct device_node *phy_node; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3466 | |
| 3467 | err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0); |
| 3468 | if (err) { |
| 3469 | netdev_err(dev, "%s: could not attach PHY: %d\n", __func__, |
| 3470 | err); |
| 3471 | return err; |
| 3472 | } |
| 3473 | |
| 3474 | /* we run 2 netdevs on the same dma ring so we only bring it up once */ |
| 3475 | if (!refcount_read(ð->dma_refcnt)) { |
| 3476 | int err = mtk_start_dma(eth); |
| 3477 | |
| 3478 | if (err) |
| 3479 | return err; |
| 3480 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3481 | |
| 3482 | /* Indicates CDM to parse the MTK special tag from CPU */ |
| 3483 | if (netdev_uses_dsa(dev)) { |
| 3484 | u32 val; |
| 3485 | val = mtk_r32(eth, MTK_CDMQ_IG_CTRL); |
| 3486 | mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL); |
| 3487 | val = mtk_r32(eth, MTK_CDMP_IG_CTRL); |
| 3488 | mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL); |
| 3489 | } |
| 3490 | |
| 3491 | napi_enable(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3492 | napi_enable(ð->rx_napi[0].napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3493 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3494 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0)); |
| 3495 | |
| 3496 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3497 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3498 | napi_enable(ð->rx_napi[i].napi); |
| 3499 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i)); |
| 3500 | } |
| 3501 | } |
| 3502 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3503 | refcount_set(ð->dma_refcnt, 1); |
| 3504 | } |
| 3505 | else |
| 3506 | refcount_inc(ð->dma_refcnt); |
| 3507 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3508 | if (phylink_priv->desc) { |
| 3509 | /*Notice: This programming sequence is only for GPY211 single PHY chip. |
| 3510 | If single PHY chip is not GPY211, the following step you should do: |
| 3511 | 1. Contact your Single PHY chip vendor and get the details of |
| 3512 | - how to enables link status change interrupt |
| 3513 | - how to clears interrupt source |
| 3514 | */ |
| 3515 | |
| 3516 | // clear interrupt source for gpy211 |
| 3517 | _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A); |
| 3518 | |
| 3519 | // enable link status change interrupt for gpy211 |
| 3520 | _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001); |
| 3521 | |
| 3522 | phylink_priv->dev = dev; |
| 3523 | |
| 3524 | // override dev pointer for single PHY chip 0 |
| 3525 | if (phylink_priv->id == 0) { |
| 3526 | struct net_device *tmp; |
| 3527 | |
| 3528 | tmp = __dev_get_by_name(&init_net, phylink_priv->label); |
| 3529 | if (tmp) |
| 3530 | phylink_priv->dev = tmp; |
| 3531 | else |
| 3532 | phylink_priv->dev = NULL; |
| 3533 | } |
| 3534 | } |
| 3535 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3536 | phylink_start(mac->phylink); |
| 3537 | netif_start_queue(dev); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3538 | phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3539 | if (!phy_node && eth->sgmii->pcs[id].regmap) |
| 3540 | regmap_write(eth->sgmii->pcs[id].regmap, |
| 3541 | SGMSYS_QPHY_PWR_STATE_CTRL, 0); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3542 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3543 | mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA); |
| 3544 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3545 | return 0; |
| 3546 | } |
| 3547 | |
| 3548 | static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg) |
| 3549 | { |
| 3550 | u32 val; |
| 3551 | int i; |
| 3552 | |
| 3553 | /* stop the dma engine */ |
| 3554 | spin_lock_bh(ð->page_lock); |
| 3555 | val = mtk_r32(eth, glo_cfg); |
| 3556 | mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN), |
| 3557 | glo_cfg); |
| 3558 | spin_unlock_bh(ð->page_lock); |
| 3559 | |
| 3560 | /* wait for dma stop */ |
| 3561 | for (i = 0; i < 10; i++) { |
| 3562 | val = mtk_r32(eth, glo_cfg); |
| 3563 | if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3564 | mdelay(20); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3565 | continue; |
| 3566 | } |
| 3567 | break; |
| 3568 | } |
| 3569 | } |
| 3570 | |
| 3571 | static int mtk_stop(struct net_device *dev) |
| 3572 | { |
| 3573 | struct mtk_mac *mac = netdev_priv(dev); |
| 3574 | struct mtk_eth *eth = mac->hw; |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3575 | int i; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3576 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3577 | u32 val = 0; |
| 3578 | struct device_node *phy_node; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3579 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3580 | mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3581 | netif_tx_disable(dev); |
| 3582 | |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3583 | phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3584 | if (!phy_node && eth->sgmii->pcs[id].regmap) { |
| 3585 | regmap_read(eth->sgmii->pcs[id].regmap, |
| 3586 | SGMSYS_QPHY_PWR_STATE_CTRL, &val); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3587 | val |= SGMII_PHYA_PWD; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3588 | regmap_write(eth->sgmii->pcs[id].regmap, |
| 3589 | SGMSYS_QPHY_PWR_STATE_CTRL, val); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3590 | } |
| 3591 | |
| 3592 | //GMAC RX disable |
| 3593 | val = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 3594 | mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id)); |
| 3595 | |
| 3596 | phylink_stop(mac->phylink); |
| 3597 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3598 | phylink_disconnect_phy(mac->phylink); |
| 3599 | |
| 3600 | /* only shutdown DMA if this is the last user */ |
| 3601 | if (!refcount_dec_and_test(ð->dma_refcnt)) |
| 3602 | return 0; |
| 3603 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3604 | |
| 3605 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3606 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3607 | napi_disable(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3608 | napi_disable(ð->rx_napi[0].napi); |
| 3609 | |
| 3610 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3611 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3612 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i)); |
| 3613 | napi_disable(ð->rx_napi[i].napi); |
| 3614 | } |
| 3615 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3616 | |
| 3617 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3618 | mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg); |
| 3619 | mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3620 | |
| 3621 | mtk_dma_free(eth); |
| 3622 | |
| 3623 | return 0; |
| 3624 | } |
| 3625 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3626 | void ethsys_reset(struct mtk_eth *eth, u32 reset_bits) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3627 | { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3628 | u32 val = 0, i = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3629 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3630 | regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3631 | reset_bits, reset_bits); |
| 3632 | |
| 3633 | while (i++ < 5000) { |
| 3634 | mdelay(1); |
| 3635 | regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val); |
| 3636 | |
| 3637 | if ((val & reset_bits) == reset_bits) { |
| 3638 | mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT); |
| 3639 | regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, |
| 3640 | reset_bits, ~reset_bits); |
| 3641 | break; |
| 3642 | } |
| 3643 | } |
| 3644 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3645 | mdelay(10); |
| 3646 | } |
| 3647 | |
| 3648 | static void mtk_clk_disable(struct mtk_eth *eth) |
| 3649 | { |
| 3650 | int clk; |
| 3651 | |
| 3652 | for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--) |
| 3653 | clk_disable_unprepare(eth->clks[clk]); |
| 3654 | } |
| 3655 | |
| 3656 | static int mtk_clk_enable(struct mtk_eth *eth) |
| 3657 | { |
| 3658 | int clk, ret; |
| 3659 | |
| 3660 | for (clk = 0; clk < MTK_CLK_MAX ; clk++) { |
| 3661 | ret = clk_prepare_enable(eth->clks[clk]); |
| 3662 | if (ret) |
| 3663 | goto err_disable_clks; |
| 3664 | } |
| 3665 | |
| 3666 | return 0; |
| 3667 | |
| 3668 | err_disable_clks: |
| 3669 | while (--clk >= 0) |
| 3670 | clk_disable_unprepare(eth->clks[clk]); |
| 3671 | |
| 3672 | return ret; |
| 3673 | } |
| 3674 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3675 | static int mtk_napi_init(struct mtk_eth *eth) |
| 3676 | { |
| 3677 | struct mtk_napi *rx_napi = ð->rx_napi[0]; |
| 3678 | int i; |
| 3679 | |
| 3680 | rx_napi->eth = eth; |
| 3681 | rx_napi->rx_ring = ð->rx_ring[0]; |
| 3682 | rx_napi->irq_grp_no = 2; |
| 3683 | |
| 3684 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3685 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3686 | rx_napi = ð->rx_napi[i]; |
| 3687 | rx_napi->eth = eth; |
| 3688 | rx_napi->rx_ring = ð->rx_ring[i]; |
| 3689 | rx_napi->irq_grp_no = 2 + i; |
| 3690 | } |
| 3691 | } |
| 3692 | |
| 3693 | return 0; |
| 3694 | } |
| 3695 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3696 | static int mtk_hw_init(struct mtk_eth *eth, u32 type) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3697 | { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3698 | u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA | |
| 3699 | ETHSYS_DMA_AG_MAP_PPE; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3700 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3701 | int i, ret = 0; |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3702 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3703 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3704 | pr_info("[%s] reset_lock:%d, force:%d\n", __func__, |
| 3705 | atomic_read(&reset_lock), atomic_read(&force)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3706 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3707 | if (atomic_read(&reset_lock) == 0) { |
| 3708 | if (test_and_set_bit(MTK_HW_INIT, ð->state)) |
| 3709 | return 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3710 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3711 | pm_runtime_enable(eth->dev); |
| 3712 | pm_runtime_get_sync(eth->dev); |
| 3713 | |
| 3714 | ret = mtk_clk_enable(eth); |
| 3715 | if (ret) |
| 3716 | goto err_disable_pm; |
| 3717 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3718 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3719 | if (eth->ethsys) |
| 3720 | regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask, |
| 3721 | of_dma_is_coherent(eth->dma_dev->of_node) * |
| 3722 | dma_mask); |
| 3723 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3724 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 3725 | ret = device_reset(eth->dev); |
| 3726 | if (ret) { |
| 3727 | dev_err(eth->dev, "MAC reset failed!\n"); |
| 3728 | goto err_disable_pm; |
| 3729 | } |
| 3730 | |
| 3731 | /* enable interrupt delay for RX */ |
| 3732 | mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT); |
| 3733 | |
| 3734 | /* disable delay and normal interrupt */ |
| 3735 | mtk_tx_irq_disable(eth, ~0); |
| 3736 | mtk_rx_irq_disable(eth, ~0); |
| 3737 | |
| 3738 | return 0; |
| 3739 | } |
| 3740 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3741 | pr_info("[%s] execute fe %s reset\n", __func__, |
| 3742 | (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold"); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3743 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3744 | if (type == MTK_TYPE_WARM_RESET) |
| 3745 | mtk_eth_warm_reset(eth); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3746 | else |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3747 | mtk_eth_cold_reset(eth); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3748 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 3749 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 3750 | mtk_mdc_init(eth); |
| 3751 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3752 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3753 | /* Set FE to PDMAv2 if necessary */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3754 | mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3755 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3756 | |
| 3757 | if (eth->pctl) { |
| 3758 | /* Set GE2 driving and slew rate */ |
| 3759 | regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00); |
| 3760 | |
| 3761 | /* set GE2 TDSEL */ |
| 3762 | regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5); |
| 3763 | |
| 3764 | /* set GE2 TUNE */ |
| 3765 | regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0); |
| 3766 | } |
| 3767 | |
| 3768 | /* Set linkdown as the default for each GMAC. Its own MCR would be set |
| 3769 | * up with the more appropriate value when mtk_mac_config call is being |
| 3770 | * invoked. |
| 3771 | */ |
| 3772 | for (i = 0; i < MTK_MAC_COUNT; i++) |
| 3773 | mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i)); |
| 3774 | |
| 3775 | /* Enable RX VLan Offloading */ |
developer | 41294e3 | 2021-05-07 16:11:23 +0800 | [diff] [blame] | 3776 | if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX) |
| 3777 | mtk_w32(eth, 1, MTK_CDMP_EG_CTRL); |
| 3778 | else |
| 3779 | mtk_w32(eth, 0, MTK_CDMP_EG_CTRL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3780 | |
| 3781 | /* enable interrupt delay for RX/TX */ |
| 3782 | mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT); |
| 3783 | mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT); |
| 3784 | |
| 3785 | mtk_tx_irq_disable(eth, ~0); |
| 3786 | mtk_rx_irq_disable(eth, ~0); |
| 3787 | |
| 3788 | /* FE int grouping */ |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3789 | mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp); |
| 3790 | mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2); |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 3791 | mtk_w32(eth, 0x210FFFF2, MTK_FE_INT_GRP); |
developer | be97172 | 2022-05-23 13:51:05 +0800 | [diff] [blame] | 3792 | mtk_w32(eth, MTK_FE_INT_TSO_FAIL | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3793 | MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN | |
| 3794 | MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3795 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3796 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | 0fef522 | 2023-04-26 14:48:31 +0800 | [diff] [blame] | 3797 | /* PSE dummy page mechanism */ |
| 3798 | if (eth->soc->caps != MT7988_CAPS || eth->hwver != MTK_HWID_V1) |
| 3799 | mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) | |
| 3800 | PSE_DUMMY_WORK_GDM(2) | PSE_DUMMY_WORK_GDM(3) | |
| 3801 | DUMMY_PAGE_THR, PSE_DUMY_REQ); |
| 3802 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3803 | /* PSE should not drop port1, port8 and port9 packets */ |
| 3804 | mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG); |
| 3805 | |
developer | 15f760a | 2022-10-12 15:57:21 +0800 | [diff] [blame] | 3806 | /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/ |
| 3807 | mtk_w32(eth, 0x00000300, PSE_PPE0_DROP); |
| 3808 | |
developer | 84d1e83 | 2022-11-24 11:25:05 +0800 | [diff] [blame] | 3809 | /* PSE free buffer drop threshold */ |
| 3810 | mtk_w32(eth, 0x00600009, PSE_IQ_REV(8)); |
| 3811 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3812 | /* GDM and CDM Threshold */ |
| 3813 | mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES); |
| 3814 | mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES); |
| 3815 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3816 | /* Disable GDM1 RX CRC stripping */ |
| 3817 | val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0)); |
| 3818 | val &= ~MTK_GDMA_STRP_CRC; |
| 3819 | mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0)); |
| 3820 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3821 | /* PSE GDM3 MIB counter has incorrect hw default values, |
| 3822 | * so the driver ought to read clear the values beforehand |
| 3823 | * in case ethtool retrieve wrong mib values. |
| 3824 | */ |
| 3825 | for (i = 0; i < MTK_STAT_OFFSET; i += 0x4) |
| 3826 | mtk_r32(eth, |
| 3827 | MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i); |
| 3828 | } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) { |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3829 | /* PSE Free Queue Flow Control */ |
| 3830 | mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2); |
| 3831 | |
developer | 459b78e | 2022-07-01 17:25:10 +0800 | [diff] [blame] | 3832 | /* PSE should not drop port8 and port9 packets from WDMA Tx */ |
| 3833 | mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG); |
| 3834 | |
| 3835 | /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/ |
| 3836 | mtk_w32(eth, 0x00000300, PSE_PPE0_DROP); |
developer | 81bcad3 | 2021-07-15 14:14:38 +0800 | [diff] [blame] | 3837 | |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3838 | /* PSE config input queue threshold */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3839 | mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1)); |
| 3840 | mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2)); |
| 3841 | mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3)); |
| 3842 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4)); |
| 3843 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5)); |
| 3844 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6)); |
| 3845 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7)); |
developer | fd5f915 | 2022-01-05 16:29:42 +0800 | [diff] [blame] | 3846 | mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3847 | |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3848 | /* PSE config output queue threshold */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3849 | mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1)); |
| 3850 | mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2)); |
| 3851 | mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3)); |
| 3852 | mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4)); |
| 3853 | mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5)); |
| 3854 | mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6)); |
| 3855 | mtk_w32(eth, 0x00060006, PSE_OQ_TH(7)); |
| 3856 | mtk_w32(eth, 0x00060006, PSE_OQ_TH(8)); |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3857 | |
| 3858 | /* GDM and CDM Threshold */ |
| 3859 | mtk_w32(eth, 0x00000004, MTK_GDM2_THRES); |
| 3860 | mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES); |
| 3861 | mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES); |
| 3862 | mtk_w32(eth, 0x00000004, MTK_CDME0_THRES); |
| 3863 | mtk_w32(eth, 0x00000004, MTK_CDME1_THRES); |
| 3864 | mtk_w32(eth, 0x00000004, MTK_CDMM_THRES); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3865 | } |
| 3866 | |
| 3867 | return 0; |
| 3868 | |
| 3869 | err_disable_pm: |
| 3870 | pm_runtime_put_sync(eth->dev); |
| 3871 | pm_runtime_disable(eth->dev); |
| 3872 | |
| 3873 | return ret; |
| 3874 | } |
| 3875 | |
| 3876 | static int mtk_hw_deinit(struct mtk_eth *eth) |
| 3877 | { |
| 3878 | if (!test_and_clear_bit(MTK_HW_INIT, ð->state)) |
| 3879 | return 0; |
| 3880 | |
| 3881 | mtk_clk_disable(eth); |
| 3882 | |
| 3883 | pm_runtime_put_sync(eth->dev); |
| 3884 | pm_runtime_disable(eth->dev); |
| 3885 | |
| 3886 | return 0; |
| 3887 | } |
| 3888 | |
| 3889 | static int __init mtk_init(struct net_device *dev) |
| 3890 | { |
| 3891 | struct mtk_mac *mac = netdev_priv(dev); |
| 3892 | struct mtk_eth *eth = mac->hw; |
| 3893 | const char *mac_addr; |
| 3894 | |
| 3895 | mac_addr = of_get_mac_address(mac->of_node); |
| 3896 | if (!IS_ERR(mac_addr)) |
| 3897 | ether_addr_copy(dev->dev_addr, mac_addr); |
| 3898 | |
| 3899 | /* If the mac address is invalid, use random mac address */ |
| 3900 | if (!is_valid_ether_addr(dev->dev_addr)) { |
| 3901 | eth_hw_addr_random(dev); |
| 3902 | dev_err(eth->dev, "generated random MAC address %pM\n", |
| 3903 | dev->dev_addr); |
| 3904 | } |
| 3905 | |
| 3906 | return 0; |
| 3907 | } |
| 3908 | |
| 3909 | static void mtk_uninit(struct net_device *dev) |
| 3910 | { |
| 3911 | struct mtk_mac *mac = netdev_priv(dev); |
| 3912 | struct mtk_eth *eth = mac->hw; |
| 3913 | |
| 3914 | phylink_disconnect_phy(mac->phylink); |
| 3915 | mtk_tx_irq_disable(eth, ~0); |
| 3916 | mtk_rx_irq_disable(eth, ~0); |
| 3917 | } |
| 3918 | |
| 3919 | static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 3920 | { |
| 3921 | struct mtk_mac *mac = netdev_priv(dev); |
| 3922 | |
| 3923 | switch (cmd) { |
| 3924 | case SIOCGMIIPHY: |
| 3925 | case SIOCGMIIREG: |
| 3926 | case SIOCSMIIREG: |
| 3927 | return phylink_mii_ioctl(mac->phylink, ifr, cmd); |
| 3928 | default: |
| 3929 | /* default invoke the mtk_eth_dbg handler */ |
| 3930 | return mtk_do_priv_ioctl(dev, ifr, cmd); |
| 3931 | break; |
| 3932 | } |
| 3933 | |
| 3934 | return -EOPNOTSUPP; |
| 3935 | } |
| 3936 | |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3937 | int mtk_phy_config(struct mtk_eth *eth, int enable) |
| 3938 | { |
| 3939 | struct device_node *mii_np = NULL; |
| 3940 | struct device_node *child = NULL; |
| 3941 | int addr = 0; |
| 3942 | u32 val = 0; |
| 3943 | |
| 3944 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 3945 | if (!mii_np) { |
| 3946 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 3947 | return -ENODEV; |
| 3948 | } |
| 3949 | |
| 3950 | if (!of_device_is_available(mii_np)) { |
| 3951 | dev_err(eth->dev, "device is not available\n"); |
| 3952 | return -ENODEV; |
| 3953 | } |
| 3954 | |
| 3955 | for_each_available_child_of_node(mii_np, child) { |
| 3956 | addr = of_mdio_parse_addr(ð->mii_bus->dev, child); |
| 3957 | if (addr < 0) |
| 3958 | continue; |
| 3959 | pr_info("%s %d addr:%d name:%s\n", |
| 3960 | __func__, __LINE__, addr, child->name); |
| 3961 | val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0)); |
| 3962 | if (enable) |
| 3963 | val &= ~BMCR_PDOWN; |
| 3964 | else |
| 3965 | val |= BMCR_PDOWN; |
| 3966 | _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val); |
| 3967 | } |
| 3968 | |
| 3969 | return 0; |
| 3970 | } |
| 3971 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3972 | static void mtk_pending_work(struct work_struct *work) |
| 3973 | { |
| 3974 | struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3975 | struct device_node *phy_node = NULL; |
| 3976 | struct mtk_mac *mac = NULL; |
| 3977 | int err, i = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3978 | unsigned long restart = 0; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3979 | u32 val = 0; |
| 3980 | |
| 3981 | atomic_inc(&reset_lock); |
| 3982 | val = mtk_r32(eth, MTK_FE_INT_STATUS); |
| 3983 | if (!mtk_check_reset_event(eth, val)) { |
| 3984 | atomic_dec(&reset_lock); |
| 3985 | pr_info("[%s] No need to do FE reset !\n", __func__); |
| 3986 | return; |
| 3987 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3988 | |
| 3989 | rtnl_lock(); |
| 3990 | |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3991 | while (test_and_set_bit_lock(MTK_RESETTING, ð->state)) |
| 3992 | cpu_relax(); |
| 3993 | |
| 3994 | mtk_phy_config(eth, 0); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3995 | |
| 3996 | /* Adjust PPE configurations to prepare for reset */ |
| 3997 | mtk_prepare_reset_ppe(eth, 0); |
| 3998 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1)) |
| 3999 | mtk_prepare_reset_ppe(eth, 1); |
| 4000 | |
| 4001 | /* Adjust FE configurations to prepare for reset */ |
| 4002 | mtk_prepare_reset_fe(eth); |
| 4003 | |
| 4004 | /* Trigger Wifi SER reset */ |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4005 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4006 | if (!eth->netdev[i]) |
| 4007 | continue; |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4008 | if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) { |
| 4009 | pr_info("send MTK_FE_STOP_TRAFFIC event\n"); |
| 4010 | call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC, |
| 4011 | eth->netdev[i]); |
| 4012 | } else { |
| 4013 | pr_info("send MTK_FE_START_RESET event\n"); |
| 4014 | call_netdevice_notifiers(MTK_FE_START_RESET, |
| 4015 | eth->netdev[i]); |
| 4016 | } |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4017 | rtnl_unlock(); |
developer | 7979ddb | 2023-04-24 17:19:21 +0800 | [diff] [blame] | 4018 | if (!wait_for_completion_timeout(&wait_ser_done, 3000)) { |
| 4019 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) && |
| 4020 | (mtk_stop_fail)) { |
| 4021 | pr_info("send MTK_FE_START_RESET stop\n"); |
| 4022 | rtnl_lock(); |
| 4023 | call_netdevice_notifiers(MTK_FE_START_RESET, |
| 4024 | eth->netdev[i]); |
| 4025 | rtnl_unlock(); |
| 4026 | if (!wait_for_completion_timeout(&wait_ser_done, |
| 4027 | 3000)) |
| 4028 | pr_warn("wait for MTK_FE_START_RESET\n"); |
| 4029 | } |
developer | 0baa696 | 2023-01-31 14:25:23 +0800 | [diff] [blame] | 4030 | pr_warn("wait for MTK_FE_START_RESET\n"); |
developer | 7979ddb | 2023-04-24 17:19:21 +0800 | [diff] [blame] | 4031 | } |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4032 | rtnl_lock(); |
| 4033 | break; |
| 4034 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4035 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4036 | del_timer_sync(ð->mtk_dma_monitor_timer); |
| 4037 | pr_info("[%s] mtk_stop starts !\n", __func__); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4038 | /* stop all devices to make sure that dma is properly shut down */ |
| 4039 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4040 | if (!eth->netdev[i]) |
| 4041 | continue; |
| 4042 | mtk_stop(eth->netdev[i]); |
| 4043 | __set_bit(i, &restart); |
| 4044 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4045 | pr_info("[%s] mtk_stop ends !\n", __func__); |
| 4046 | mdelay(15); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4047 | |
| 4048 | if (eth->dev->pins) |
| 4049 | pinctrl_select_state(eth->dev->pins->p, |
| 4050 | eth->dev->pins->default_state); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4051 | |
| 4052 | pr_info("[%s] mtk_hw_init starts !\n", __func__); |
| 4053 | mtk_hw_init(eth, MTK_TYPE_WARM_RESET); |
| 4054 | pr_info("[%s] mtk_hw_init ends !\n", __func__); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4055 | |
| 4056 | /* restart DMA and enable IRQs */ |
| 4057 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4058 | if (!test_bit(i, &restart) || !eth->netdev[i]) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4059 | continue; |
| 4060 | err = mtk_open(eth->netdev[i]); |
| 4061 | if (err) { |
| 4062 | netif_alert(eth, ifup, eth->netdev[i], |
| 4063 | "Driver up/down cycle failed, closing device.\n"); |
| 4064 | dev_close(eth->netdev[i]); |
| 4065 | } |
| 4066 | } |
| 4067 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4068 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4069 | if (!eth->netdev[i]) |
| 4070 | continue; |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4071 | if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) { |
| 4072 | pr_info("send MTK_FE_START_TRAFFIC event\n"); |
| 4073 | call_netdevice_notifiers(MTK_FE_START_TRAFFIC, |
| 4074 | eth->netdev[i]); |
| 4075 | } else { |
| 4076 | pr_info("send MTK_FE_RESET_DONE event\n"); |
| 4077 | call_netdevice_notifiers(MTK_FE_RESET_DONE, |
| 4078 | eth->netdev[i]); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4079 | } |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4080 | call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, |
| 4081 | eth->netdev[i]); |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4082 | break; |
| 4083 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4084 | |
| 4085 | atomic_dec(&reset_lock); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4086 | |
| 4087 | timer_setup(ð->mtk_dma_monitor_timer, mtk_dma_monitor, 0); |
| 4088 | eth->mtk_dma_monitor_timer.expires = jiffies; |
| 4089 | add_timer(ð->mtk_dma_monitor_timer); |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4090 | |
| 4091 | mtk_phy_config(eth, 1); |
| 4092 | mtk_reset_flag = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4093 | clear_bit_unlock(MTK_RESETTING, ð->state); |
| 4094 | |
| 4095 | rtnl_unlock(); |
| 4096 | } |
| 4097 | |
| 4098 | static int mtk_free_dev(struct mtk_eth *eth) |
| 4099 | { |
| 4100 | int i; |
| 4101 | |
| 4102 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4103 | if (!eth->netdev[i]) |
| 4104 | continue; |
| 4105 | free_netdev(eth->netdev[i]); |
| 4106 | } |
| 4107 | |
| 4108 | return 0; |
| 4109 | } |
| 4110 | |
| 4111 | static int mtk_unreg_dev(struct mtk_eth *eth) |
| 4112 | { |
| 4113 | int i; |
| 4114 | |
| 4115 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4116 | if (!eth->netdev[i]) |
| 4117 | continue; |
| 4118 | unregister_netdev(eth->netdev[i]); |
| 4119 | } |
| 4120 | |
| 4121 | return 0; |
| 4122 | } |
| 4123 | |
| 4124 | static int mtk_cleanup(struct mtk_eth *eth) |
| 4125 | { |
| 4126 | mtk_unreg_dev(eth); |
| 4127 | mtk_free_dev(eth); |
| 4128 | cancel_work_sync(ð->pending_work); |
| 4129 | |
| 4130 | return 0; |
| 4131 | } |
| 4132 | |
| 4133 | static int mtk_get_link_ksettings(struct net_device *ndev, |
| 4134 | struct ethtool_link_ksettings *cmd) |
| 4135 | { |
| 4136 | struct mtk_mac *mac = netdev_priv(ndev); |
| 4137 | |
| 4138 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4139 | return -EBUSY; |
| 4140 | |
| 4141 | return phylink_ethtool_ksettings_get(mac->phylink, cmd); |
| 4142 | } |
| 4143 | |
| 4144 | static int mtk_set_link_ksettings(struct net_device *ndev, |
| 4145 | const struct ethtool_link_ksettings *cmd) |
| 4146 | { |
| 4147 | struct mtk_mac *mac = netdev_priv(ndev); |
| 4148 | |
| 4149 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4150 | return -EBUSY; |
| 4151 | |
| 4152 | return phylink_ethtool_ksettings_set(mac->phylink, cmd); |
| 4153 | } |
| 4154 | |
| 4155 | static void mtk_get_drvinfo(struct net_device *dev, |
| 4156 | struct ethtool_drvinfo *info) |
| 4157 | { |
| 4158 | struct mtk_mac *mac = netdev_priv(dev); |
| 4159 | |
| 4160 | strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver)); |
| 4161 | strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info)); |
| 4162 | info->n_stats = ARRAY_SIZE(mtk_ethtool_stats); |
| 4163 | } |
| 4164 | |
| 4165 | static u32 mtk_get_msglevel(struct net_device *dev) |
| 4166 | { |
| 4167 | struct mtk_mac *mac = netdev_priv(dev); |
| 4168 | |
| 4169 | return mac->hw->msg_enable; |
| 4170 | } |
| 4171 | |
| 4172 | static void mtk_set_msglevel(struct net_device *dev, u32 value) |
| 4173 | { |
| 4174 | struct mtk_mac *mac = netdev_priv(dev); |
| 4175 | |
| 4176 | mac->hw->msg_enable = value; |
| 4177 | } |
| 4178 | |
| 4179 | static int mtk_nway_reset(struct net_device *dev) |
| 4180 | { |
| 4181 | struct mtk_mac *mac = netdev_priv(dev); |
| 4182 | |
| 4183 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4184 | return -EBUSY; |
| 4185 | |
| 4186 | if (!mac->phylink) |
| 4187 | return -ENOTSUPP; |
| 4188 | |
| 4189 | return phylink_ethtool_nway_reset(mac->phylink); |
| 4190 | } |
| 4191 | |
| 4192 | static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data) |
| 4193 | { |
| 4194 | int i; |
| 4195 | |
| 4196 | switch (stringset) { |
| 4197 | case ETH_SS_STATS: |
| 4198 | for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) { |
| 4199 | memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN); |
| 4200 | data += ETH_GSTRING_LEN; |
| 4201 | } |
| 4202 | break; |
| 4203 | } |
| 4204 | } |
| 4205 | |
| 4206 | static int mtk_get_sset_count(struct net_device *dev, int sset) |
| 4207 | { |
| 4208 | switch (sset) { |
| 4209 | case ETH_SS_STATS: |
| 4210 | return ARRAY_SIZE(mtk_ethtool_stats); |
| 4211 | default: |
| 4212 | return -EOPNOTSUPP; |
| 4213 | } |
| 4214 | } |
| 4215 | |
| 4216 | static void mtk_get_ethtool_stats(struct net_device *dev, |
| 4217 | struct ethtool_stats *stats, u64 *data) |
| 4218 | { |
| 4219 | struct mtk_mac *mac = netdev_priv(dev); |
| 4220 | struct mtk_hw_stats *hwstats = mac->hw_stats; |
| 4221 | u64 *data_src, *data_dst; |
| 4222 | unsigned int start; |
| 4223 | int i; |
| 4224 | |
| 4225 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4226 | return; |
| 4227 | |
| 4228 | if (netif_running(dev) && netif_device_present(dev)) { |
| 4229 | if (spin_trylock_bh(&hwstats->stats_lock)) { |
| 4230 | mtk_stats_update_mac(mac); |
| 4231 | spin_unlock_bh(&hwstats->stats_lock); |
| 4232 | } |
| 4233 | } |
| 4234 | |
| 4235 | data_src = (u64 *)hwstats; |
| 4236 | |
| 4237 | do { |
| 4238 | data_dst = data; |
| 4239 | start = u64_stats_fetch_begin_irq(&hwstats->syncp); |
| 4240 | |
| 4241 | for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) |
| 4242 | *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset); |
| 4243 | } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start)); |
| 4244 | } |
| 4245 | |
| 4246 | static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd, |
| 4247 | u32 *rule_locs) |
| 4248 | { |
| 4249 | int ret = -EOPNOTSUPP; |
| 4250 | |
| 4251 | switch (cmd->cmd) { |
| 4252 | case ETHTOOL_GRXRINGS: |
| 4253 | if (dev->hw_features & NETIF_F_LRO) { |
| 4254 | cmd->data = MTK_MAX_RX_RING_NUM; |
| 4255 | ret = 0; |
| 4256 | } |
| 4257 | break; |
| 4258 | case ETHTOOL_GRXCLSRLCNT: |
| 4259 | if (dev->hw_features & NETIF_F_LRO) { |
| 4260 | struct mtk_mac *mac = netdev_priv(dev); |
| 4261 | |
| 4262 | cmd->rule_cnt = mac->hwlro_ip_cnt; |
| 4263 | ret = 0; |
| 4264 | } |
| 4265 | break; |
| 4266 | case ETHTOOL_GRXCLSRULE: |
| 4267 | if (dev->hw_features & NETIF_F_LRO) |
| 4268 | ret = mtk_hwlro_get_fdir_entry(dev, cmd); |
| 4269 | break; |
| 4270 | case ETHTOOL_GRXCLSRLALL: |
| 4271 | if (dev->hw_features & NETIF_F_LRO) |
| 4272 | ret = mtk_hwlro_get_fdir_all(dev, cmd, |
| 4273 | rule_locs); |
| 4274 | break; |
| 4275 | default: |
| 4276 | break; |
| 4277 | } |
| 4278 | |
| 4279 | return ret; |
| 4280 | } |
| 4281 | |
| 4282 | static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd) |
| 4283 | { |
| 4284 | int ret = -EOPNOTSUPP; |
| 4285 | |
| 4286 | switch (cmd->cmd) { |
| 4287 | case ETHTOOL_SRXCLSRLINS: |
| 4288 | if (dev->hw_features & NETIF_F_LRO) |
| 4289 | ret = mtk_hwlro_add_ipaddr(dev, cmd); |
| 4290 | break; |
| 4291 | case ETHTOOL_SRXCLSRLDEL: |
| 4292 | if (dev->hw_features & NETIF_F_LRO) |
| 4293 | ret = mtk_hwlro_del_ipaddr(dev, cmd); |
| 4294 | break; |
| 4295 | default: |
| 4296 | break; |
| 4297 | } |
| 4298 | |
| 4299 | return ret; |
| 4300 | } |
| 4301 | |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4302 | static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause) |
| 4303 | { |
| 4304 | struct mtk_mac *mac = netdev_priv(dev); |
developer | f2823bb | 2022-12-29 18:20:14 +0800 | [diff] [blame] | 4305 | struct mtk_eth *eth = mac->hw; |
| 4306 | u32 val; |
| 4307 | |
| 4308 | pause->autoneg = 0; |
| 4309 | |
| 4310 | if (mac->type == MTK_GDM_TYPE) { |
| 4311 | val = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 4312 | |
| 4313 | pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC); |
| 4314 | pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC); |
| 4315 | } else if (mac->type == MTK_XGDM_TYPE) { |
| 4316 | val = mtk_r32(eth, MTK_XMAC_MCR(mac->id)); |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4317 | |
developer | f2823bb | 2022-12-29 18:20:14 +0800 | [diff] [blame] | 4318 | pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC); |
| 4319 | pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC); |
| 4320 | } |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4321 | } |
| 4322 | |
| 4323 | static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause) |
| 4324 | { |
| 4325 | struct mtk_mac *mac = netdev_priv(dev); |
| 4326 | |
| 4327 | return phylink_ethtool_set_pauseparam(mac->phylink, pause); |
| 4328 | } |
| 4329 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4330 | static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee) |
| 4331 | { |
| 4332 | struct mtk_mac *mac = netdev_priv(dev); |
| 4333 | struct mtk_eth *eth = mac->hw; |
| 4334 | u32 val; |
| 4335 | |
| 4336 | if (mac->type == MTK_GDM_TYPE) { |
| 4337 | val = mtk_r32(eth, MTK_MAC_EEE(mac->id)); |
| 4338 | |
| 4339 | eee->tx_lpi_enabled = mac->tx_lpi_enabled; |
| 4340 | eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val); |
| 4341 | } |
| 4342 | |
| 4343 | return phylink_ethtool_get_eee(mac->phylink, eee); |
| 4344 | } |
| 4345 | |
| 4346 | static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee) |
| 4347 | { |
| 4348 | struct mtk_mac *mac = netdev_priv(dev); |
| 4349 | struct mtk_eth *eth = mac->hw; |
| 4350 | |
| 4351 | if (mac->type == MTK_GDM_TYPE) { |
| 4352 | if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255) |
| 4353 | return -EINVAL; |
| 4354 | |
| 4355 | mac->tx_lpi_timer = eee->tx_lpi_timer; |
| 4356 | |
| 4357 | mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer); |
| 4358 | } |
| 4359 | |
| 4360 | return phylink_ethtool_set_eee(mac->phylink, eee); |
| 4361 | } |
| 4362 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4363 | static const struct ethtool_ops mtk_ethtool_ops = { |
| 4364 | .get_link_ksettings = mtk_get_link_ksettings, |
| 4365 | .set_link_ksettings = mtk_set_link_ksettings, |
| 4366 | .get_drvinfo = mtk_get_drvinfo, |
| 4367 | .get_msglevel = mtk_get_msglevel, |
| 4368 | .set_msglevel = mtk_set_msglevel, |
| 4369 | .nway_reset = mtk_nway_reset, |
| 4370 | .get_link = ethtool_op_get_link, |
| 4371 | .get_strings = mtk_get_strings, |
| 4372 | .get_sset_count = mtk_get_sset_count, |
| 4373 | .get_ethtool_stats = mtk_get_ethtool_stats, |
| 4374 | .get_rxnfc = mtk_get_rxnfc, |
| 4375 | .set_rxnfc = mtk_set_rxnfc, |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4376 | .get_pauseparam = mtk_get_pauseparam, |
| 4377 | .set_pauseparam = mtk_set_pauseparam, |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4378 | .get_eee = mtk_get_eee, |
| 4379 | .set_eee = mtk_set_eee, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4380 | }; |
| 4381 | |
| 4382 | static const struct net_device_ops mtk_netdev_ops = { |
| 4383 | .ndo_init = mtk_init, |
| 4384 | .ndo_uninit = mtk_uninit, |
| 4385 | .ndo_open = mtk_open, |
| 4386 | .ndo_stop = mtk_stop, |
| 4387 | .ndo_start_xmit = mtk_start_xmit, |
| 4388 | .ndo_set_mac_address = mtk_set_mac_address, |
| 4389 | .ndo_validate_addr = eth_validate_addr, |
| 4390 | .ndo_do_ioctl = mtk_do_ioctl, |
| 4391 | .ndo_tx_timeout = mtk_tx_timeout, |
| 4392 | .ndo_get_stats64 = mtk_get_stats64, |
| 4393 | .ndo_fix_features = mtk_fix_features, |
| 4394 | .ndo_set_features = mtk_set_features, |
| 4395 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 4396 | .ndo_poll_controller = mtk_poll_controller, |
| 4397 | #endif |
| 4398 | }; |
| 4399 | |
| 4400 | static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np) |
| 4401 | { |
| 4402 | const __be32 *_id = of_get_property(np, "reg", NULL); |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4403 | const char *label; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4404 | struct phylink *phylink; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4405 | int mac_type, phy_mode, id, err; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4406 | struct mtk_mac *mac; |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4407 | struct mtk_phylink_priv *phylink_priv; |
| 4408 | struct fwnode_handle *fixed_node; |
| 4409 | struct gpio_desc *desc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4410 | |
| 4411 | if (!_id) { |
| 4412 | dev_err(eth->dev, "missing mac id\n"); |
| 4413 | return -EINVAL; |
| 4414 | } |
| 4415 | |
| 4416 | id = be32_to_cpup(_id); |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 4417 | if (id < 0 || id >= MTK_MAC_COUNT) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4418 | dev_err(eth->dev, "%d is not a valid mac id\n", id); |
| 4419 | return -EINVAL; |
| 4420 | } |
| 4421 | |
| 4422 | if (eth->netdev[id]) { |
| 4423 | dev_err(eth->dev, "duplicate mac id found: %d\n", id); |
| 4424 | return -EINVAL; |
| 4425 | } |
| 4426 | |
| 4427 | eth->netdev[id] = alloc_etherdev(sizeof(*mac)); |
| 4428 | if (!eth->netdev[id]) { |
| 4429 | dev_err(eth->dev, "alloc_etherdev failed\n"); |
| 4430 | return -ENOMEM; |
| 4431 | } |
| 4432 | mac = netdev_priv(eth->netdev[id]); |
| 4433 | eth->mac[id] = mac; |
| 4434 | mac->id = id; |
| 4435 | mac->hw = eth; |
| 4436 | mac->of_node = np; |
| 4437 | |
| 4438 | memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip)); |
| 4439 | mac->hwlro_ip_cnt = 0; |
| 4440 | |
| 4441 | mac->hw_stats = devm_kzalloc(eth->dev, |
| 4442 | sizeof(*mac->hw_stats), |
| 4443 | GFP_KERNEL); |
| 4444 | if (!mac->hw_stats) { |
| 4445 | dev_err(eth->dev, "failed to allocate counter memory\n"); |
| 4446 | err = -ENOMEM; |
| 4447 | goto free_netdev; |
| 4448 | } |
| 4449 | spin_lock_init(&mac->hw_stats->stats_lock); |
| 4450 | u64_stats_init(&mac->hw_stats->syncp); |
| 4451 | mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET; |
| 4452 | |
| 4453 | /* phylink create */ |
| 4454 | phy_mode = of_get_phy_mode(np); |
| 4455 | if (phy_mode < 0) { |
| 4456 | dev_err(eth->dev, "incorrect phy-mode\n"); |
| 4457 | err = -EINVAL; |
| 4458 | goto free_netdev; |
| 4459 | } |
| 4460 | |
| 4461 | /* mac config is not set */ |
| 4462 | mac->interface = PHY_INTERFACE_MODE_NA; |
| 4463 | mac->mode = MLO_AN_PHY; |
| 4464 | mac->speed = SPEED_UNKNOWN; |
| 4465 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4466 | mac->tx_lpi_timer = 1; |
| 4467 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4468 | mac->phylink_config.dev = ð->netdev[id]->dev; |
| 4469 | mac->phylink_config.type = PHYLINK_NETDEV; |
| 4470 | |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4471 | mac->type = 0; |
| 4472 | if (!of_property_read_string(np, "mac-type", &label)) { |
| 4473 | for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) { |
| 4474 | if (!strcasecmp(label, gdm_type(mac_type))) |
| 4475 | break; |
| 4476 | } |
| 4477 | |
| 4478 | switch (mac_type) { |
| 4479 | case 0: |
| 4480 | mac->type = MTK_GDM_TYPE; |
| 4481 | break; |
| 4482 | case 1: |
| 4483 | mac->type = MTK_XGDM_TYPE; |
| 4484 | break; |
| 4485 | default: |
| 4486 | dev_warn(eth->dev, "incorrect mac-type\n"); |
| 4487 | break; |
| 4488 | }; |
| 4489 | } |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4490 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4491 | phylink = phylink_create(&mac->phylink_config, |
| 4492 | of_fwnode_handle(mac->of_node), |
| 4493 | phy_mode, &mtk_phylink_ops); |
| 4494 | if (IS_ERR(phylink)) { |
| 4495 | err = PTR_ERR(phylink); |
| 4496 | goto free_netdev; |
| 4497 | } |
| 4498 | |
| 4499 | mac->phylink = phylink; |
| 4500 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4501 | fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node), |
| 4502 | "fixed-link"); |
| 4503 | if (fixed_node) { |
| 4504 | desc = fwnode_get_named_gpiod(fixed_node, "link-gpio", |
| 4505 | 0, GPIOD_IN, "?"); |
| 4506 | if (!IS_ERR(desc)) { |
| 4507 | struct device_node *phy_np; |
| 4508 | const char *label; |
| 4509 | int irq, phyaddr; |
| 4510 | |
| 4511 | phylink_priv = &mac->phylink_priv; |
| 4512 | |
| 4513 | phylink_priv->desc = desc; |
| 4514 | phylink_priv->id = id; |
| 4515 | phylink_priv->link = -1; |
| 4516 | |
| 4517 | irq = gpiod_to_irq(desc); |
| 4518 | if (irq > 0) { |
| 4519 | devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link, |
| 4520 | IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING, |
| 4521 | "ethernet:fixed link", mac); |
| 4522 | } |
| 4523 | |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 4524 | if (!of_property_read_string(to_of_node(fixed_node), |
| 4525 | "label", &label)) { |
developer | 659fdeb | 2022-12-01 23:03:07 +0800 | [diff] [blame] | 4526 | if (strlen(label) < 16) { |
| 4527 | strncpy(phylink_priv->label, label, |
| 4528 | strlen(label)); |
| 4529 | } else |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 4530 | dev_err(eth->dev, "insufficient space for label!\n"); |
| 4531 | } |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4532 | |
| 4533 | phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0); |
| 4534 | if (phy_np) { |
| 4535 | if (!of_property_read_u32(phy_np, "reg", &phyaddr)) |
| 4536 | phylink_priv->phyaddr = phyaddr; |
| 4537 | } |
| 4538 | } |
| 4539 | fwnode_handle_put(fixed_node); |
| 4540 | } |
| 4541 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4542 | SET_NETDEV_DEV(eth->netdev[id], eth->dev); |
| 4543 | eth->netdev[id]->watchdog_timeo = 5 * HZ; |
| 4544 | eth->netdev[id]->netdev_ops = &mtk_netdev_ops; |
| 4545 | eth->netdev[id]->base_addr = (unsigned long)eth->base; |
| 4546 | |
| 4547 | eth->netdev[id]->hw_features = eth->soc->hw_features; |
| 4548 | if (eth->hwlro) |
| 4549 | eth->netdev[id]->hw_features |= NETIF_F_LRO; |
| 4550 | |
| 4551 | eth->netdev[id]->vlan_features = eth->soc->hw_features & |
| 4552 | ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX); |
| 4553 | eth->netdev[id]->features |= eth->soc->hw_features; |
| 4554 | eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops; |
| 4555 | |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4556 | eth->netdev[id]->irq = eth->irq_fe[0]; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4557 | eth->netdev[id]->dev.of_node = np; |
| 4558 | |
| 4559 | return 0; |
| 4560 | |
| 4561 | free_netdev: |
| 4562 | free_netdev(eth->netdev[id]); |
| 4563 | return err; |
| 4564 | } |
| 4565 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4566 | void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev) |
| 4567 | { |
| 4568 | struct net_device *dev, *tmp; |
| 4569 | LIST_HEAD(dev_list); |
| 4570 | int i; |
| 4571 | |
| 4572 | rtnl_lock(); |
| 4573 | |
| 4574 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4575 | dev = eth->netdev[i]; |
| 4576 | |
| 4577 | if (!dev || !(dev->flags & IFF_UP)) |
| 4578 | continue; |
| 4579 | |
| 4580 | list_add_tail(&dev->close_list, &dev_list); |
| 4581 | } |
| 4582 | |
| 4583 | dev_close_many(&dev_list, false); |
| 4584 | |
| 4585 | eth->dma_dev = dma_dev; |
| 4586 | |
| 4587 | list_for_each_entry_safe(dev, tmp, &dev_list, close_list) { |
| 4588 | list_del_init(&dev->close_list); |
| 4589 | dev_open(dev, NULL); |
| 4590 | } |
| 4591 | |
| 4592 | rtnl_unlock(); |
| 4593 | } |
| 4594 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4595 | static int mtk_probe(struct platform_device *pdev) |
| 4596 | { |
| 4597 | struct device_node *mac_np; |
| 4598 | struct mtk_eth *eth; |
| 4599 | int err, i; |
| 4600 | |
| 4601 | eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL); |
| 4602 | if (!eth) |
| 4603 | return -ENOMEM; |
| 4604 | |
| 4605 | eth->soc = of_device_get_match_data(&pdev->dev); |
| 4606 | |
| 4607 | eth->dev = &pdev->dev; |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4608 | eth->dma_dev = &pdev->dev; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4609 | eth->base = devm_platform_ioremap_resource(pdev, 0); |
| 4610 | if (IS_ERR(eth->base)) |
| 4611 | return PTR_ERR(eth->base); |
| 4612 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4613 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 4614 | eth->sram_base = devm_platform_ioremap_resource(pdev, 1); |
| 4615 | if (IS_ERR(eth->sram_base)) |
| 4616 | return PTR_ERR(eth->sram_base); |
| 4617 | } |
| 4618 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4619 | if(eth->soc->has_sram) { |
| 4620 | struct resource *res; |
| 4621 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
developer | 4c32b7a | 2021-11-13 16:46:43 +0800 | [diff] [blame] | 4622 | if (unlikely(!res)) |
| 4623 | return -EINVAL; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4624 | eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET; |
| 4625 | } |
| 4626 | |
developer | 0fef522 | 2023-04-26 14:48:31 +0800 | [diff] [blame] | 4627 | mtk_get_hwver(eth); |
| 4628 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4629 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4630 | eth->ip_align = NET_IP_ALIGN; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4631 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4632 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) { |
| 4633 | err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36)); |
| 4634 | if (!err) { |
| 4635 | err = dma_set_coherent_mask(&pdev->dev, |
| 4636 | DMA_BIT_MASK(36)); |
| 4637 | if (err) { |
| 4638 | dev_err(&pdev->dev, "Wrong DMA config\n"); |
| 4639 | return -EINVAL; |
| 4640 | } |
| 4641 | } |
| 4642 | } |
| 4643 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4644 | spin_lock_init(ð->page_lock); |
| 4645 | spin_lock_init(ð->tx_irq_lock); |
| 4646 | spin_lock_init(ð->rx_irq_lock); |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 4647 | spin_lock_init(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4648 | |
| 4649 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 4650 | eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4651 | "mediatek,ethsys"); |
| 4652 | if (IS_ERR(eth->ethsys)) { |
| 4653 | dev_err(&pdev->dev, "no ethsys regmap found\n"); |
| 4654 | return PTR_ERR(eth->ethsys); |
| 4655 | } |
| 4656 | } |
| 4657 | |
| 4658 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) { |
| 4659 | eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4660 | "mediatek,infracfg"); |
| 4661 | if (IS_ERR(eth->infra)) { |
| 4662 | dev_err(&pdev->dev, "no infracfg regmap found\n"); |
| 4663 | return PTR_ERR(eth->infra); |
| 4664 | } |
| 4665 | } |
| 4666 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4667 | if (of_dma_is_coherent(pdev->dev.of_node)) { |
| 4668 | struct regmap *cci; |
| 4669 | |
| 4670 | cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4671 | "cci-control-port"); |
| 4672 | /* enable CPU/bus coherency */ |
| 4673 | if (!IS_ERR(cci)) |
| 4674 | regmap_write(cci, 0, 3); |
| 4675 | } |
| 4676 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4677 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4678 | eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4679 | GFP_KERNEL); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4680 | if (!eth->sgmii) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4681 | return -ENOMEM; |
| 4682 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4683 | err = mtk_sgmii_init(eth, pdev->dev.of_node, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4684 | eth->soc->ana_rgc3); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4685 | if (err) |
| 4686 | return err; |
| 4687 | } |
| 4688 | |
| 4689 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4690 | eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii), |
| 4691 | GFP_KERNEL); |
| 4692 | if (!eth->usxgmii) |
| 4693 | return -ENOMEM; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4694 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4695 | err = mtk_usxgmii_init(eth, pdev->dev.of_node); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4696 | if (err) |
| 4697 | return err; |
| 4698 | |
| 4699 | err = mtk_toprgu_init(eth, pdev->dev.of_node); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4700 | if (err) |
| 4701 | return err; |
| 4702 | } |
| 4703 | |
| 4704 | if (eth->soc->required_pctl) { |
| 4705 | eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4706 | "mediatek,pctl"); |
| 4707 | if (IS_ERR(eth->pctl)) { |
| 4708 | dev_err(&pdev->dev, "no pctl regmap found\n"); |
| 4709 | return PTR_ERR(eth->pctl); |
| 4710 | } |
| 4711 | } |
| 4712 | |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4713 | for (i = 0; i < MTK_PDMA_IRQ_NUM; i++) |
| 4714 | eth->irq_pdma[i] = platform_get_irq(pdev, i); |
| 4715 | |
| 4716 | for (i = 0; i < MTK_FE_IRQ_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4717 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0) |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4718 | eth->irq_fe[i] = eth->irq_fe[0]; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4719 | else |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4720 | eth->irq_fe[i] = |
| 4721 | platform_get_irq(pdev, i + MTK_PDMA_IRQ_NUM); |
| 4722 | |
| 4723 | if (eth->irq_fe[i] < 0) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4724 | dev_err(&pdev->dev, "no IRQ%d resource found\n", i); |
| 4725 | return -ENXIO; |
| 4726 | } |
| 4727 | } |
| 4728 | |
| 4729 | for (i = 0; i < ARRAY_SIZE(eth->clks); i++) { |
| 4730 | eth->clks[i] = devm_clk_get(eth->dev, |
| 4731 | mtk_clks_source_name[i]); |
| 4732 | if (IS_ERR(eth->clks[i])) { |
| 4733 | if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER) |
| 4734 | return -EPROBE_DEFER; |
| 4735 | if (eth->soc->required_clks & BIT(i)) { |
| 4736 | dev_err(&pdev->dev, "clock %s not found\n", |
| 4737 | mtk_clks_source_name[i]); |
| 4738 | return -EINVAL; |
| 4739 | } |
| 4740 | eth->clks[i] = NULL; |
| 4741 | } |
| 4742 | } |
| 4743 | |
| 4744 | eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE); |
| 4745 | INIT_WORK(ð->pending_work, mtk_pending_work); |
| 4746 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4747 | err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4748 | if (err) |
| 4749 | return err; |
| 4750 | |
| 4751 | eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO); |
| 4752 | |
| 4753 | for_each_child_of_node(pdev->dev.of_node, mac_np) { |
| 4754 | if (!of_device_is_compatible(mac_np, |
| 4755 | "mediatek,eth-mac")) |
| 4756 | continue; |
| 4757 | |
| 4758 | if (!of_device_is_available(mac_np)) |
| 4759 | continue; |
| 4760 | |
| 4761 | err = mtk_add_mac(eth, mac_np); |
| 4762 | if (err) { |
| 4763 | of_node_put(mac_np); |
| 4764 | goto err_deinit_hw; |
| 4765 | } |
| 4766 | } |
| 4767 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4768 | err = mtk_napi_init(eth); |
| 4769 | if (err) |
| 4770 | goto err_free_dev; |
| 4771 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4772 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) { |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4773 | err = devm_request_irq(eth->dev, eth->irq_fe[0], |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4774 | mtk_handle_irq, 0, |
| 4775 | dev_name(eth->dev), eth); |
| 4776 | } else { |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4777 | err = devm_request_irq(eth->dev, eth->irq_fe[1], |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4778 | mtk_handle_irq_tx, 0, |
| 4779 | dev_name(eth->dev), eth); |
| 4780 | if (err) |
| 4781 | goto err_free_dev; |
| 4782 | |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4783 | err = devm_request_irq(eth->dev, eth->irq_fe[2], |
| 4784 | mtk_handle_fe_irq, 0, |
| 4785 | dev_name(eth->dev), eth); |
| 4786 | if (err) |
| 4787 | goto err_free_dev; |
| 4788 | |
| 4789 | err = devm_request_irq(eth->dev, eth->irq_pdma[0], |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4790 | mtk_handle_irq_rx, 0, |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4791 | dev_name(eth->dev), ð->rx_napi[0]); |
| 4792 | if (err) |
| 4793 | goto err_free_dev; |
| 4794 | |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4795 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4796 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 4797 | err = devm_request_irq(eth->dev, |
| 4798 | eth->irq_pdma[i], |
| 4799 | mtk_handle_irq_rx, 0, |
| 4800 | dev_name(eth->dev), |
| 4801 | ð->rx_napi[i]); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4802 | if (err) |
| 4803 | goto err_free_dev; |
| 4804 | } |
| 4805 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4806 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4807 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4808 | if (err) |
| 4809 | goto err_free_dev; |
| 4810 | |
| 4811 | /* No MT7628/88 support yet */ |
| 4812 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 4813 | err = mtk_mdio_init(eth); |
| 4814 | if (err) |
| 4815 | goto err_free_dev; |
| 4816 | } |
| 4817 | |
| 4818 | for (i = 0; i < MTK_MAX_DEVS; i++) { |
| 4819 | if (!eth->netdev[i]) |
| 4820 | continue; |
| 4821 | |
| 4822 | err = register_netdev(eth->netdev[i]); |
| 4823 | if (err) { |
| 4824 | dev_err(eth->dev, "error bringing up device\n"); |
| 4825 | goto err_deinit_mdio; |
| 4826 | } else |
| 4827 | netif_info(eth, probe, eth->netdev[i], |
| 4828 | "mediatek frame engine at 0x%08lx, irq %d\n", |
developer | 94806ec | 2023-05-19 14:16:44 +0800 | [diff] [blame] | 4829 | eth->netdev[i]->base_addr, eth->irq_fe[0]); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4830 | } |
| 4831 | |
| 4832 | /* we run 2 devices on the same DMA ring so we need a dummy device |
| 4833 | * for NAPI to work |
| 4834 | */ |
| 4835 | init_dummy_netdev(ð->dummy_dev); |
| 4836 | netif_napi_add(ð->dummy_dev, ð->tx_napi, mtk_napi_tx, |
| 4837 | MTK_NAPI_WEIGHT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4838 | netif_napi_add(ð->dummy_dev, ð->rx_napi[0].napi, mtk_napi_rx, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4839 | MTK_NAPI_WEIGHT); |
| 4840 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4841 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4842 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 4843 | netif_napi_add(ð->dummy_dev, ð->rx_napi[i].napi, |
| 4844 | mtk_napi_rx, MTK_NAPI_WEIGHT); |
| 4845 | } |
| 4846 | |
developer | 75e4dad | 2022-11-16 15:17:14 +0800 | [diff] [blame] | 4847 | #if defined(CONFIG_XFRM_OFFLOAD) |
| 4848 | mtk_ipsec_offload_init(eth); |
| 4849 | #endif |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4850 | mtketh_debugfs_init(eth); |
| 4851 | debug_proc_init(eth); |
| 4852 | |
| 4853 | platform_set_drvdata(pdev, eth); |
| 4854 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4855 | register_netdevice_notifier(&mtk_eth_netdevice_nb); |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4856 | #if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3) |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4857 | timer_setup(ð->mtk_dma_monitor_timer, mtk_dma_monitor, 0); |
| 4858 | eth->mtk_dma_monitor_timer.expires = jiffies; |
| 4859 | add_timer(ð->mtk_dma_monitor_timer); |
developer | 793f7b4 | 2022-05-20 13:54:51 +0800 | [diff] [blame] | 4860 | #endif |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4861 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4862 | return 0; |
| 4863 | |
| 4864 | err_deinit_mdio: |
| 4865 | mtk_mdio_cleanup(eth); |
| 4866 | err_free_dev: |
| 4867 | mtk_free_dev(eth); |
| 4868 | err_deinit_hw: |
| 4869 | mtk_hw_deinit(eth); |
| 4870 | |
| 4871 | return err; |
| 4872 | } |
| 4873 | |
| 4874 | static int mtk_remove(struct platform_device *pdev) |
| 4875 | { |
| 4876 | struct mtk_eth *eth = platform_get_drvdata(pdev); |
| 4877 | struct mtk_mac *mac; |
| 4878 | int i; |
| 4879 | |
| 4880 | /* stop all devices to make sure that dma is properly shut down */ |
| 4881 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4882 | if (!eth->netdev[i]) |
| 4883 | continue; |
| 4884 | mtk_stop(eth->netdev[i]); |
| 4885 | mac = netdev_priv(eth->netdev[i]); |
| 4886 | phylink_disconnect_phy(mac->phylink); |
| 4887 | } |
| 4888 | |
| 4889 | mtk_hw_deinit(eth); |
| 4890 | |
| 4891 | netif_napi_del(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4892 | netif_napi_del(ð->rx_napi[0].napi); |
| 4893 | |
| 4894 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4895 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 4896 | netif_napi_del(ð->rx_napi[i].napi); |
| 4897 | } |
| 4898 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4899 | mtk_cleanup(eth); |
| 4900 | mtk_mdio_cleanup(eth); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4901 | unregister_netdevice_notifier(&mtk_eth_netdevice_nb); |
| 4902 | del_timer_sync(ð->mtk_dma_monitor_timer); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4903 | |
| 4904 | return 0; |
| 4905 | } |
| 4906 | |
| 4907 | static const struct mtk_soc_data mt2701_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4908 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4909 | .caps = MT7623_CAPS | MTK_HWLRO, |
| 4910 | .hw_features = MTK_HW_FEATURES, |
| 4911 | .required_clks = MT7623_CLKS_BITMAP, |
| 4912 | .required_pctl = true, |
| 4913 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4914 | .txrx = { |
| 4915 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4916 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4917 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4918 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4919 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4920 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4921 | }; |
| 4922 | |
| 4923 | static const struct mtk_soc_data mt7621_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4924 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4925 | .caps = MT7621_CAPS, |
| 4926 | .hw_features = MTK_HW_FEATURES, |
| 4927 | .required_clks = MT7621_CLKS_BITMAP, |
| 4928 | .required_pctl = false, |
| 4929 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4930 | .txrx = { |
| 4931 | .txd_size = sizeof(struct mtk_tx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4932 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4933 | .rxd_size = sizeof(struct mtk_rx_dma), |
| 4934 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4935 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4936 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4937 | }; |
| 4938 | |
| 4939 | static const struct mtk_soc_data mt7622_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4940 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4941 | .ana_rgc3 = 0x2028, |
| 4942 | .caps = MT7622_CAPS | MTK_HWLRO, |
| 4943 | .hw_features = MTK_HW_FEATURES, |
| 4944 | .required_clks = MT7622_CLKS_BITMAP, |
| 4945 | .required_pctl = false, |
| 4946 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4947 | .txrx = { |
| 4948 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4949 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4950 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4951 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4952 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4953 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4954 | }; |
| 4955 | |
| 4956 | static const struct mtk_soc_data mt7623_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4957 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4958 | .caps = MT7623_CAPS | MTK_HWLRO, |
| 4959 | .hw_features = MTK_HW_FEATURES, |
| 4960 | .required_clks = MT7623_CLKS_BITMAP, |
| 4961 | .required_pctl = true, |
| 4962 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4963 | .txrx = { |
| 4964 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4965 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4966 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4967 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4968 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4969 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4970 | }; |
| 4971 | |
| 4972 | static const struct mtk_soc_data mt7629_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4973 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4974 | .ana_rgc3 = 0x128, |
| 4975 | .caps = MT7629_CAPS | MTK_HWLRO, |
| 4976 | .hw_features = MTK_HW_FEATURES, |
| 4977 | .required_clks = MT7629_CLKS_BITMAP, |
| 4978 | .required_pctl = false, |
| 4979 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4980 | .txrx = { |
| 4981 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4982 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4983 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4984 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4985 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4986 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4987 | }; |
| 4988 | |
| 4989 | static const struct mtk_soc_data mt7986_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4990 | .reg_map = &mt7986_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4991 | .ana_rgc3 = 0x128, |
| 4992 | .caps = MT7986_CAPS, |
developer | cba5f4e | 2021-05-06 14:01:53 +0800 | [diff] [blame] | 4993 | .hw_features = MTK_HW_FEATURES, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4994 | .required_clks = MT7986_CLKS_BITMAP, |
| 4995 | .required_pctl = false, |
| 4996 | .has_sram = true, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4997 | .txrx = { |
| 4998 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 4999 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5000 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 5001 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 5002 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 5003 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 5004 | }; |
| 5005 | |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 5006 | static const struct mtk_soc_data mt7981_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5007 | .reg_map = &mt7986_reg_map, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 5008 | .ana_rgc3 = 0x128, |
| 5009 | .caps = MT7981_CAPS, |
developer | 7377b0b | 2021-11-18 14:54:47 +0800 | [diff] [blame] | 5010 | .hw_features = MTK_HW_FEATURES, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 5011 | .required_clks = MT7981_CLKS_BITMAP, |
| 5012 | .required_pctl = false, |
| 5013 | .has_sram = true, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 5014 | .txrx = { |
| 5015 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 5016 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5017 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 5018 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 5019 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 5020 | }, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 5021 | }; |
| 5022 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 5023 | static const struct mtk_soc_data mt7988_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5024 | .reg_map = &mt7988_reg_map, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 5025 | .ana_rgc3 = 0x128, |
| 5026 | .caps = MT7988_CAPS, |
| 5027 | .hw_features = MTK_HW_FEATURES, |
| 5028 | .required_clks = MT7988_CLKS_BITMAP, |
| 5029 | .required_pctl = false, |
| 5030 | .has_sram = true, |
| 5031 | .txrx = { |
| 5032 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
| 5033 | .rxd_size = sizeof(struct mtk_rx_dma_v2), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5034 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 5035 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 5036 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 5037 | }, |
| 5038 | }; |
| 5039 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 5040 | static const struct mtk_soc_data rt5350_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5041 | .reg_map = &mt7628_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 5042 | .caps = MT7628_CAPS, |
| 5043 | .hw_features = MTK_HW_FEATURES_MT7628, |
| 5044 | .required_clks = MT7628_CLKS_BITMAP, |
| 5045 | .required_pctl = false, |
| 5046 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 5047 | .txrx = { |
| 5048 | .txd_size = sizeof(struct mtk_tx_dma), |
| 5049 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 5050 | .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 5051 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 5052 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 5053 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 5054 | }; |
| 5055 | |
| 5056 | const struct of_device_id of_mtk_match[] = { |
| 5057 | { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data}, |
| 5058 | { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data}, |
| 5059 | { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data}, |
| 5060 | { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data}, |
| 5061 | { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data}, |
| 5062 | { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data}, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 5063 | { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data}, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 5064 | { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data}, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 5065 | { .compatible = "ralink,rt5350-eth", .data = &rt5350_data}, |
| 5066 | {}, |
| 5067 | }; |
| 5068 | MODULE_DEVICE_TABLE(of, of_mtk_match); |
| 5069 | |
| 5070 | static struct platform_driver mtk_driver = { |
| 5071 | .probe = mtk_probe, |
| 5072 | .remove = mtk_remove, |
| 5073 | .driver = { |
| 5074 | .name = "mtk_soc_eth", |
| 5075 | .of_match_table = of_mtk_match, |
| 5076 | }, |
| 5077 | }; |
| 5078 | |
| 5079 | module_platform_driver(mtk_driver); |
| 5080 | |
| 5081 | MODULE_LICENSE("GPL"); |
| 5082 | MODULE_AUTHOR("John Crispin <blogic@openwrt.org>"); |
| 5083 | MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC"); |