blob: ffa8da65a6169f920d7e813db82050e58b80879f [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
42
developerfd40db22021-04-29 10:08:25 +080043module_param_named(msg_level, mtk_msg_level, int, 0);
44MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080045DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080046
47#define MTK_ETHTOOL_STAT(x) { #x, \
48 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
49
50/* strings used by ethtool */
51static const struct mtk_ethtool_stats {
52 char str[ETH_GSTRING_LEN];
53 u32 offset;
54} mtk_ethtool_stats[] = {
55 MTK_ETHTOOL_STAT(tx_bytes),
56 MTK_ETHTOOL_STAT(tx_packets),
57 MTK_ETHTOOL_STAT(tx_skip),
58 MTK_ETHTOOL_STAT(tx_collisions),
59 MTK_ETHTOOL_STAT(rx_bytes),
60 MTK_ETHTOOL_STAT(rx_packets),
61 MTK_ETHTOOL_STAT(rx_overflow),
62 MTK_ETHTOOL_STAT(rx_fcs_errors),
63 MTK_ETHTOOL_STAT(rx_short_errors),
64 MTK_ETHTOOL_STAT(rx_long_errors),
65 MTK_ETHTOOL_STAT(rx_checksum_errors),
66 MTK_ETHTOOL_STAT(rx_flow_control_packets),
67};
68
69static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +080070 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
71 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +080072 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
73 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
74 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
developer1bbcf512022-11-18 16:09:33 +080075 "usxgmii0_sel", "usxgmii1_sel", "sgm0_sel", "sgm1_sel",
developerfd40db22021-04-29 10:08:25 +080076};
77
78void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
79{
80 __raw_writel(val, eth->base + reg);
81}
82
83u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
84{
85 return __raw_readl(eth->base + reg);
86}
87
88u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
89{
90 u32 val;
91
92 val = mtk_r32(eth, reg);
93 val &= ~mask;
94 val |= set;
95 mtk_w32(eth, val, reg);
96 return reg;
97}
98
99static int mtk_mdio_busy_wait(struct mtk_eth *eth)
100{
101 unsigned long t_start = jiffies;
102
103 while (1) {
104 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
105 return 0;
106 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
107 break;
developerc4671b22021-05-28 13:16:42 +0800108 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800109 }
110
111 dev_err(eth->dev, "mdio: MDIO timeout\n");
112 return -1;
113}
114
developer599cda42022-05-24 15:13:31 +0800115u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
116 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800117{
118 if (mtk_mdio_busy_wait(eth))
119 return -1;
120
121 write_data &= 0xffff;
122
developer599cda42022-05-24 15:13:31 +0800123 if (phy_reg & MII_ADDR_C45) {
124 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
125 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
126 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
127 MTK_PHY_IAC);
128
129 if (mtk_mdio_busy_wait(eth))
130 return -1;
131
132 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
133 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
134 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
135 MTK_PHY_IAC);
136 } else {
137 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
138 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
139 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
140 MTK_PHY_IAC);
141 }
developerfd40db22021-04-29 10:08:25 +0800142
143 if (mtk_mdio_busy_wait(eth))
144 return -1;
145
146 return 0;
147}
148
developer599cda42022-05-24 15:13:31 +0800149u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800150{
151 u32 d;
152
153 if (mtk_mdio_busy_wait(eth))
154 return 0xffff;
155
developer599cda42022-05-24 15:13:31 +0800156 if (phy_reg & MII_ADDR_C45) {
157 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
158 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
159 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
160 MTK_PHY_IAC);
161
162 if (mtk_mdio_busy_wait(eth))
163 return 0xffff;
164
165 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
166 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
167 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
168 MTK_PHY_IAC);
169 } else {
170 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
171 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
172 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
173 MTK_PHY_IAC);
174 }
developerfd40db22021-04-29 10:08:25 +0800175
176 if (mtk_mdio_busy_wait(eth))
177 return 0xffff;
178
179 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
180
181 return d;
182}
183
184static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
185 int phy_reg, u16 val)
186{
187 struct mtk_eth *eth = bus->priv;
188
189 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
190}
191
192static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
193{
194 struct mtk_eth *eth = bus->priv;
195
196 return _mtk_mdio_read(eth, phy_addr, phy_reg);
197}
198
developerabeadd52022-08-15 11:26:44 +0800199static int mtk_mdio_reset(struct mii_bus *bus)
200{
201 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
202 * we just need to wait until device ready.
203 */
204 mdelay(20);
205
206 return 0;
207}
208
developerfd40db22021-04-29 10:08:25 +0800209static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
210 phy_interface_t interface)
211{
developer543e7922022-12-01 11:24:47 +0800212 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800213
214 /* Check DDR memory type.
215 * Currently TRGMII mode with DDR2 memory is not supported.
216 */
217 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
218 if (interface == PHY_INTERFACE_MODE_TRGMII &&
219 val & SYSCFG_DRAM_TYPE_DDR2) {
220 dev_err(eth->dev,
221 "TRGMII mode with DDR2 memory is not supported!\n");
222 return -EOPNOTSUPP;
223 }
224
225 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
226 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
227
228 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
229 ETHSYS_TRGMII_MT7621_MASK, val);
230
231 return 0;
232}
233
234static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
235 phy_interface_t interface, int speed)
236{
237 u32 val;
238 int ret;
239
240 if (interface == PHY_INTERFACE_MODE_TRGMII) {
241 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
242 val = 500000000;
243 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
244 if (ret)
245 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
246 return;
247 }
248
249 val = (speed == SPEED_1000) ?
250 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
251 mtk_w32(eth, val, INTF_MODE);
252
253 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
254 ETHSYS_TRGMII_CLK_SEL362_5,
255 ETHSYS_TRGMII_CLK_SEL362_5);
256
257 val = (speed == SPEED_1000) ? 250000000 : 500000000;
258 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
259 if (ret)
260 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
261
262 val = (speed == SPEED_1000) ?
263 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
264 mtk_w32(eth, val, TRGMII_RCK_CTRL);
265
266 val = (speed == SPEED_1000) ?
267 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
268 mtk_w32(eth, val, TRGMII_TCK_CTRL);
269}
270
developer089e8852022-09-28 14:43:46 +0800271static void mtk_setup_bridge_switch(struct mtk_eth *eth)
272{
273 int val;
274
275 /* Force Port1 XGMAC Link Up */
276 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
277 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
278 MTK_XGMAC_STS(MTK_GMAC1_ID));
279
280 /* Adjust GSW bridge IPG to 11*/
281 val = mtk_r32(eth, MTK_GSW_CFG);
282 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
283 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
284 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
285 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800286}
287
developerfd40db22021-04-29 10:08:25 +0800288static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
289 const struct phylink_link_state *state)
290{
291 struct mtk_mac *mac = container_of(config, struct mtk_mac,
292 phylink_config);
293 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800294 u32 sid, i;
developer543e7922022-12-01 11:24:47 +0800295 int val = 0, ge_mode, err = 0;
developerfd40db22021-04-29 10:08:25 +0800296
297 /* MT76x8 has no hardware settings between for the MAC */
298 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
299 mac->interface != state->interface) {
300 /* Setup soc pin functions */
301 switch (state->interface) {
302 case PHY_INTERFACE_MODE_TRGMII:
303 if (mac->id)
304 goto err_phy;
305 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
306 MTK_GMAC1_TRGMII))
307 goto err_phy;
308 /* fall through */
309 case PHY_INTERFACE_MODE_RGMII_TXID:
310 case PHY_INTERFACE_MODE_RGMII_RXID:
311 case PHY_INTERFACE_MODE_RGMII_ID:
312 case PHY_INTERFACE_MODE_RGMII:
313 case PHY_INTERFACE_MODE_MII:
314 case PHY_INTERFACE_MODE_REVMII:
315 case PHY_INTERFACE_MODE_RMII:
316 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
317 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
318 if (err)
319 goto init_err;
320 }
321 break;
322 case PHY_INTERFACE_MODE_1000BASEX:
323 case PHY_INTERFACE_MODE_2500BASEX:
324 case PHY_INTERFACE_MODE_SGMII:
325 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
326 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
327 if (err)
328 goto init_err;
329 }
330 break;
331 case PHY_INTERFACE_MODE_GMII:
332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
333 err = mtk_gmac_gephy_path_setup(eth, mac->id);
334 if (err)
335 goto init_err;
336 }
337 break;
developer30e13e72022-11-03 10:21:24 +0800338 case PHY_INTERFACE_MODE_XGMII:
339 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
340 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
341 if (err)
342 goto init_err;
343 }
344 break;
developer089e8852022-09-28 14:43:46 +0800345 case PHY_INTERFACE_MODE_USXGMII:
346 case PHY_INTERFACE_MODE_10GKR:
347 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
348 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
349 if (err)
350 goto init_err;
351 }
352 break;
developerfd40db22021-04-29 10:08:25 +0800353 default:
354 goto err_phy;
355 }
356
357 /* Setup clock for 1st gmac */
358 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
359 !phy_interface_mode_is_8023z(state->interface) &&
360 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
361 if (MTK_HAS_CAPS(mac->hw->soc->caps,
362 MTK_TRGMII_MT7621_CLK)) {
363 if (mt7621_gmac0_rgmii_adjust(mac->hw,
364 state->interface))
365 goto err_phy;
366 } else {
367 mtk_gmac0_rgmii_adjust(mac->hw,
368 state->interface,
369 state->speed);
370
371 /* mt7623_pad_clk_setup */
372 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
373 mtk_w32(mac->hw,
374 TD_DM_DRVP(8) | TD_DM_DRVN(8),
375 TRGMII_TD_ODT(i));
376
377 /* Assert/release MT7623 RXC reset */
378 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
379 TRGMII_RCK_CTRL);
380 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
381 }
382 }
383
384 ge_mode = 0;
385 switch (state->interface) {
386 case PHY_INTERFACE_MODE_MII:
387 case PHY_INTERFACE_MODE_GMII:
388 ge_mode = 1;
389 break;
390 case PHY_INTERFACE_MODE_REVMII:
391 ge_mode = 2;
392 break;
393 case PHY_INTERFACE_MODE_RMII:
394 if (mac->id)
395 goto err_phy;
396 ge_mode = 3;
397 break;
398 default:
399 break;
400 }
401
402 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800403 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800404 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
405 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
406 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
407 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800408 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800409
410 mac->interface = state->interface;
411 }
412
413 /* SGMII */
414 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
415 phy_interface_mode_is_8023z(state->interface)) {
416 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
417 * being setup done.
418 */
developerd82e8372022-02-09 15:00:09 +0800419 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800420 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
421
422 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
423 SYSCFG0_SGMII_MASK,
424 ~(u32)SYSCFG0_SGMII_MASK);
425
426 /* Decide how GMAC and SGMIISYS be mapped */
427 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
428 0 : mac->id;
429
430 /* Setup SGMIISYS with the determined property */
431 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800432 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800433 state);
developer2fbee452022-08-12 13:58:20 +0800434 else
developer089e8852022-09-28 14:43:46 +0800435 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800436
developerd82e8372022-02-09 15:00:09 +0800437 if (err) {
438 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800439 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800440 }
developerfd40db22021-04-29 10:08:25 +0800441
442 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
443 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800444 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800445 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
446 state->interface == PHY_INTERFACE_MODE_10GKR) {
447 sid = mac->id;
448
449 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
450 sid != MTK_GMAC1_ID) {
451 if (phylink_autoneg_inband(mode))
452 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
453 SPEED_10000);
454 else
455 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
456 SPEED_10000);
457
458 if (err)
459 goto init_err;
460 }
developerfd40db22021-04-29 10:08:25 +0800461 } else if (phylink_autoneg_inband(mode)) {
462 dev_err(eth->dev,
463 "In-band mode not supported in non SGMII mode!\n");
464 return;
465 }
466
467 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800468 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800469 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
470 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800471
developer089e8852022-09-28 14:43:46 +0800472 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
473 switch (mac->id) {
474 case MTK_GMAC1_ID:
475 mtk_setup_bridge_switch(eth);
476 break;
477 case MTK_GMAC3_ID:
478 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
479 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
480 MTK_XGMAC_STS(mac->id));
481 break;
482 }
483 }
developerfd40db22021-04-29 10:08:25 +0800484 }
485
developerfd40db22021-04-29 10:08:25 +0800486 return;
487
488err_phy:
489 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
490 mac->id, phy_modes(state->interface));
491 return;
492
493init_err:
494 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
495 mac->id, phy_modes(state->interface), err);
496}
497
developer089e8852022-09-28 14:43:46 +0800498static int mtk_mac_pcs_get_state(struct phylink_config *config,
499 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800500{
501 struct mtk_mac *mac = container_of(config, struct mtk_mac,
502 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800503
developer089e8852022-09-28 14:43:46 +0800504 if (mac->type == MTK_XGDM_TYPE) {
505 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800506
developer089e8852022-09-28 14:43:46 +0800507 if (mac->id == MTK_GMAC2_ID)
508 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800509
developer089e8852022-09-28 14:43:46 +0800510 state->duplex = 1;
511
512 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
513 case 0:
514 state->speed = SPEED_10000;
515 break;
516 case 1:
517 state->speed = SPEED_5000;
518 break;
519 case 2:
520 state->speed = SPEED_2500;
521 break;
522 case 3:
523 state->speed = SPEED_1000;
524 break;
525 }
526
527 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
528 } else if (mac->type == MTK_GDM_TYPE) {
529 struct mtk_eth *eth = mac->hw;
530 struct mtk_xgmii *ss = eth->xgmii;
531 u32 id = mtk_mac2xgmii_id(eth, mac->id);
532 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800533 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800534
535 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
536
537 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
538
539 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
540 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
541
542 val = val >> 16;
543
544 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
545
546 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
547 case 0:
548 state->speed = SPEED_10;
549 break;
550 case 1:
551 state->speed = SPEED_100;
552 break;
553 case 2:
554 state->speed = SPEED_1000;
555 break;
556 }
557 } else {
558 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
559
560 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
561
562 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
563 case 0:
564 state->speed = SPEED_10;
565 break;
566 case 1:
567 state->speed = SPEED_100;
568 break;
569 case 2:
570 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
571 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
572 break;
573 }
574 }
575
576 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
577 if (pmsr & MAC_MSR_RX_FC)
578 state->pause |= MLO_PAUSE_RX;
579 if (pmsr & MAC_MSR_TX_FC)
580 state->pause |= MLO_PAUSE_TX;
581 }
developerfd40db22021-04-29 10:08:25 +0800582
583 return 1;
584}
585
586static void mtk_mac_an_restart(struct phylink_config *config)
587{
588 struct mtk_mac *mac = container_of(config, struct mtk_mac,
589 phylink_config);
590
developer089e8852022-09-28 14:43:46 +0800591 if (mac->type != MTK_XGDM_TYPE)
592 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800593}
594
595static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
596 phy_interface_t interface)
597{
598 struct mtk_mac *mac = container_of(config, struct mtk_mac,
599 phylink_config);
developer089e8852022-09-28 14:43:46 +0800600 u32 mcr;
601
602 if (mac->type == MTK_GDM_TYPE) {
603 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
604 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
605 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
606 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
607 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800608
developer089e8852022-09-28 14:43:46 +0800609 mcr &= 0xfffffff0;
610 mcr |= XMAC_MCR_TRX_DISABLE;
611 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
612 }
developerfd40db22021-04-29 10:08:25 +0800613}
614
615static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
616 phy_interface_t interface,
617 struct phy_device *phy)
618{
619 struct mtk_mac *mac = container_of(config, struct mtk_mac,
620 phylink_config);
developer089e8852022-09-28 14:43:46 +0800621 u32 mcr, mcr_cur;
622
623 if (mac->type == MTK_GDM_TYPE) {
624 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
625 mcr = mcr_cur;
626 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
627 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
628 MAC_MCR_FORCE_RX_FC);
629 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
630 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
631
632 /* Configure speed */
633 switch (speed) {
634 case SPEED_2500:
635 case SPEED_1000:
636 mcr |= MAC_MCR_SPEED_1000;
637 break;
638 case SPEED_100:
639 mcr |= MAC_MCR_SPEED_100;
640 break;
641 }
642
643 /* Configure duplex */
644 if (duplex == DUPLEX_FULL)
645 mcr |= MAC_MCR_FORCE_DPX;
646
647 /* Configure pause modes -
648 * phylink will avoid these for half duplex
649 */
650 if (tx_pause)
651 mcr |= MAC_MCR_FORCE_TX_FC;
652 if (rx_pause)
653 mcr |= MAC_MCR_FORCE_RX_FC;
654
655 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
656
657 /* Only update control register when needed! */
658 if (mcr != mcr_cur)
659 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
660 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
661 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
662
663 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
664 /* Configure pause modes -
665 * phylink will avoid these for half duplex
666 */
667 if (tx_pause)
668 mcr |= XMAC_MCR_FORCE_TX_FC;
669 if (rx_pause)
670 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800671
developer089e8852022-09-28 14:43:46 +0800672 mcr &= ~(XMAC_MCR_TRX_DISABLE);
673 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
674 }
developerfd40db22021-04-29 10:08:25 +0800675}
676
677static void mtk_validate(struct phylink_config *config,
678 unsigned long *supported,
679 struct phylink_link_state *state)
680{
681 struct mtk_mac *mac = container_of(config, struct mtk_mac,
682 phylink_config);
683 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
684
685 if (state->interface != PHY_INTERFACE_MODE_NA &&
686 state->interface != PHY_INTERFACE_MODE_MII &&
687 state->interface != PHY_INTERFACE_MODE_GMII &&
688 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
689 phy_interface_mode_is_rgmii(state->interface)) &&
690 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
691 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
692 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
693 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800694 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800695 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
696 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800697 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
698 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
699 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
700 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800701 linkmode_zero(supported);
702 return;
703 }
704
705 phylink_set_port_modes(mask);
706 phylink_set(mask, Autoneg);
707
708 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800709 case PHY_INTERFACE_MODE_USXGMII:
710 case PHY_INTERFACE_MODE_10GKR:
711 phylink_set(mask, 10000baseKR_Full);
712 phylink_set(mask, 10000baseT_Full);
713 phylink_set(mask, 10000baseCR_Full);
714 phylink_set(mask, 10000baseSR_Full);
715 phylink_set(mask, 10000baseLR_Full);
716 phylink_set(mask, 10000baseLRM_Full);
717 phylink_set(mask, 10000baseER_Full);
718 phylink_set(mask, 100baseT_Half);
719 phylink_set(mask, 100baseT_Full);
720 phylink_set(mask, 1000baseT_Half);
721 phylink_set(mask, 1000baseT_Full);
722 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800723 phylink_set(mask, 2500baseT_Full);
724 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800725 break;
developerfd40db22021-04-29 10:08:25 +0800726 case PHY_INTERFACE_MODE_TRGMII:
727 phylink_set(mask, 1000baseT_Full);
728 break;
developer30e13e72022-11-03 10:21:24 +0800729 case PHY_INTERFACE_MODE_XGMII:
730 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800731 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800732 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800733 /* fall through; */
734 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800735 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800736 phylink_set(mask, 2500baseT_Full);
737 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800738 case PHY_INTERFACE_MODE_GMII:
739 case PHY_INTERFACE_MODE_RGMII:
740 case PHY_INTERFACE_MODE_RGMII_ID:
741 case PHY_INTERFACE_MODE_RGMII_RXID:
742 case PHY_INTERFACE_MODE_RGMII_TXID:
743 phylink_set(mask, 1000baseT_Half);
744 /* fall through */
745 case PHY_INTERFACE_MODE_SGMII:
746 phylink_set(mask, 1000baseT_Full);
747 phylink_set(mask, 1000baseX_Full);
748 /* fall through */
749 case PHY_INTERFACE_MODE_MII:
750 case PHY_INTERFACE_MODE_RMII:
751 case PHY_INTERFACE_MODE_REVMII:
752 case PHY_INTERFACE_MODE_NA:
753 default:
754 phylink_set(mask, 10baseT_Half);
755 phylink_set(mask, 10baseT_Full);
756 phylink_set(mask, 100baseT_Half);
757 phylink_set(mask, 100baseT_Full);
758 break;
759 }
760
761 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800762
763 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
764 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +0800765 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800766 phylink_set(mask, 10000baseSR_Full);
767 phylink_set(mask, 10000baseLR_Full);
768 phylink_set(mask, 10000baseLRM_Full);
769 phylink_set(mask, 10000baseER_Full);
770 phylink_set(mask, 1000baseKX_Full);
771 phylink_set(mask, 1000baseT_Full);
772 phylink_set(mask, 1000baseX_Full);
773 phylink_set(mask, 2500baseX_Full);
774 }
developerfd40db22021-04-29 10:08:25 +0800775 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
776 phylink_set(mask, 1000baseT_Full);
777 phylink_set(mask, 1000baseX_Full);
778 phylink_set(mask, 2500baseX_Full);
779 }
780 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
781 phylink_set(mask, 1000baseT_Full);
782 phylink_set(mask, 1000baseT_Half);
783 phylink_set(mask, 1000baseX_Full);
784 }
785 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
786 phylink_set(mask, 1000baseT_Full);
787 phylink_set(mask, 1000baseT_Half);
788 }
789 }
790
developer30e13e72022-11-03 10:21:24 +0800791 if (mac->type == MTK_XGDM_TYPE) {
792 phylink_clear(mask, 10baseT_Half);
793 phylink_clear(mask, 100baseT_Half);
794 phylink_clear(mask, 1000baseT_Half);
795 }
796
developerfd40db22021-04-29 10:08:25 +0800797 phylink_set(mask, Pause);
798 phylink_set(mask, Asym_Pause);
799
800 linkmode_and(supported, supported, mask);
801 linkmode_and(state->advertising, state->advertising, mask);
802
803 /* We can only operate at 2500BaseX or 1000BaseX. If requested
804 * to advertise both, only report advertising at 2500BaseX.
805 */
806 phylink_helper_basex_speed(state);
807}
808
809static const struct phylink_mac_ops mtk_phylink_ops = {
810 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800811 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800812 .mac_an_restart = mtk_mac_an_restart,
813 .mac_config = mtk_mac_config,
814 .mac_link_down = mtk_mac_link_down,
815 .mac_link_up = mtk_mac_link_up,
816};
817
818static int mtk_mdio_init(struct mtk_eth *eth)
819{
820 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800821 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800822 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800823 u32 val;
developerfd40db22021-04-29 10:08:25 +0800824
825 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
826 if (!mii_np) {
827 dev_err(eth->dev, "no %s child node found", "mdio-bus");
828 return -ENODEV;
829 }
830
831 if (!of_device_is_available(mii_np)) {
832 ret = -ENODEV;
833 goto err_put_node;
834 }
835
836 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
837 if (!eth->mii_bus) {
838 ret = -ENOMEM;
839 goto err_put_node;
840 }
841
842 eth->mii_bus->name = "mdio";
843 eth->mii_bus->read = mtk_mdio_read;
844 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800845 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800846 eth->mii_bus->priv = eth;
847 eth->mii_bus->parent = eth->dev;
848
developer6fd46562021-10-14 15:04:34 +0800849 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800850 ret = -ENOMEM;
851 goto err_put_node;
852 }
developerc8acd8d2022-11-10 09:07:10 +0800853
854 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
855 max_clk = val;
856
857 while (clk / divider > max_clk) {
858 if (divider >= 63)
859 break;
860
861 divider++;
862 };
863
864 /* Configure MDC Turbo Mode */
865 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
866 val = mtk_r32(eth, MTK_MAC_MISC);
867 val |= MISC_MDC_TURBO;
868 mtk_w32(eth, val, MTK_MAC_MISC);
869 } else {
870 val = mtk_r32(eth, MTK_PPSC);
871 val |= PPSC_MDC_TURBO;
872 mtk_w32(eth, val, MTK_PPSC);
873 }
874
875 /* Configure MDC Divider */
876 val = mtk_r32(eth, MTK_PPSC);
877 val &= ~PPSC_MDC_CFG;
878 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
879 mtk_w32(eth, val, MTK_PPSC);
880
881 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
882
developerfd40db22021-04-29 10:08:25 +0800883 ret = of_mdiobus_register(eth->mii_bus, mii_np);
884
885err_put_node:
886 of_node_put(mii_np);
887 return ret;
888}
889
890static void mtk_mdio_cleanup(struct mtk_eth *eth)
891{
892 if (!eth->mii_bus)
893 return;
894
895 mdiobus_unregister(eth->mii_bus);
896}
897
898static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
899{
900 unsigned long flags;
901 u32 val;
902
903 spin_lock_irqsave(&eth->tx_irq_lock, flags);
904 val = mtk_r32(eth, eth->tx_int_mask_reg);
905 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
906 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
907}
908
909static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
910{
911 unsigned long flags;
912 u32 val;
913
914 spin_lock_irqsave(&eth->tx_irq_lock, flags);
915 val = mtk_r32(eth, eth->tx_int_mask_reg);
916 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
917 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
918}
919
920static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
921{
922 unsigned long flags;
923 u32 val;
924
925 spin_lock_irqsave(&eth->rx_irq_lock, flags);
926 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
927 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
928 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
929}
930
931static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
932{
933 unsigned long flags;
934 u32 val;
935
936 spin_lock_irqsave(&eth->rx_irq_lock, flags);
937 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
938 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
939 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
940}
941
942static int mtk_set_mac_address(struct net_device *dev, void *p)
943{
944 int ret = eth_mac_addr(dev, p);
945 struct mtk_mac *mac = netdev_priv(dev);
946 struct mtk_eth *eth = mac->hw;
947 const char *macaddr = dev->dev_addr;
948
949 if (ret)
950 return ret;
951
952 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
953 return -EBUSY;
954
955 spin_lock_bh(&mac->hw->page_lock);
956 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
957 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
958 MT7628_SDM_MAC_ADRH);
959 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
960 (macaddr[4] << 8) | macaddr[5],
961 MT7628_SDM_MAC_ADRL);
962 } else {
963 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
964 MTK_GDMA_MAC_ADRH(mac->id));
965 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
966 (macaddr[4] << 8) | macaddr[5],
967 MTK_GDMA_MAC_ADRL(mac->id));
968 }
969 spin_unlock_bh(&mac->hw->page_lock);
970
971 return 0;
972}
973
974void mtk_stats_update_mac(struct mtk_mac *mac)
975{
developer089e8852022-09-28 14:43:46 +0800976 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800977 struct mtk_hw_stats *hw_stats = mac->hw_stats;
978 unsigned int base = MTK_GDM1_TX_GBCNT;
979 u64 stats;
980
981 base += hw_stats->reg_offset;
982
983 u64_stats_update_begin(&hw_stats->syncp);
984
985 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
986 stats = mtk_r32(mac->hw, base + 0x04);
987 if (stats)
988 hw_stats->rx_bytes += (stats << 32);
989 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
990 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
991 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
992 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
993 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
994 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
995 hw_stats->rx_flow_control_packets +=
996 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +0800997
998 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
999 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
1000 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
1001 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
1002 stats = mtk_r32(mac->hw, base + 0x44);
1003 if (stats)
1004 hw_stats->tx_bytes += (stats << 32);
1005 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1006 u64_stats_update_end(&hw_stats->syncp);
1007 } else {
1008 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1009 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1010 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1011 stats = mtk_r32(mac->hw, base + 0x34);
1012 if (stats)
1013 hw_stats->tx_bytes += (stats << 32);
1014 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1015 u64_stats_update_end(&hw_stats->syncp);
1016 }
developerfd40db22021-04-29 10:08:25 +08001017}
1018
1019static void mtk_stats_update(struct mtk_eth *eth)
1020{
1021 int i;
1022
1023 for (i = 0; i < MTK_MAC_COUNT; i++) {
1024 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1025 continue;
1026 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1027 mtk_stats_update_mac(eth->mac[i]);
1028 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1029 }
1030 }
1031}
1032
1033static void mtk_get_stats64(struct net_device *dev,
1034 struct rtnl_link_stats64 *storage)
1035{
1036 struct mtk_mac *mac = netdev_priv(dev);
1037 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1038 unsigned int start;
1039
1040 if (netif_running(dev) && netif_device_present(dev)) {
1041 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1042 mtk_stats_update_mac(mac);
1043 spin_unlock_bh(&hw_stats->stats_lock);
1044 }
1045 }
1046
1047 do {
1048 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1049 storage->rx_packets = hw_stats->rx_packets;
1050 storage->tx_packets = hw_stats->tx_packets;
1051 storage->rx_bytes = hw_stats->rx_bytes;
1052 storage->tx_bytes = hw_stats->tx_bytes;
1053 storage->collisions = hw_stats->tx_collisions;
1054 storage->rx_length_errors = hw_stats->rx_short_errors +
1055 hw_stats->rx_long_errors;
1056 storage->rx_over_errors = hw_stats->rx_overflow;
1057 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1058 storage->rx_errors = hw_stats->rx_checksum_errors;
1059 storage->tx_aborted_errors = hw_stats->tx_skip;
1060 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1061
1062 storage->tx_errors = dev->stats.tx_errors;
1063 storage->rx_dropped = dev->stats.rx_dropped;
1064 storage->tx_dropped = dev->stats.tx_dropped;
1065}
1066
1067static inline int mtk_max_frag_size(int mtu)
1068{
1069 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1070 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1071 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1072
1073 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1074 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1075}
1076
1077static inline int mtk_max_buf_size(int frag_size)
1078{
1079 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1080 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1081
1082 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1083
1084 return buf_size;
1085}
1086
developere9356982022-07-04 09:03:20 +08001087static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1088 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001089{
developerfd40db22021-04-29 10:08:25 +08001090 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001091 if (!(rxd->rxd2 & RX_DMA_DONE))
1092 return false;
1093
1094 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001095 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1096 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001097
developer089e8852022-09-28 14:43:46 +08001098 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1099 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001100 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1101 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001102 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001103 }
1104
developerc4671b22021-05-28 13:16:42 +08001105 return true;
developerfd40db22021-04-29 10:08:25 +08001106}
1107
1108/* the qdma core needs scratch memory to be setup */
1109static int mtk_init_fq_dma(struct mtk_eth *eth)
1110{
developere9356982022-07-04 09:03:20 +08001111 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001112 dma_addr_t phy_ring_tail;
1113 int cnt = MTK_DMA_SIZE;
1114 dma_addr_t dma_addr;
1115 int i;
1116
1117 if (!eth->soc->has_sram) {
1118 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001119 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001120 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001121 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001122 } else {
developer089e8852022-09-28 14:43:46 +08001123 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1124 eth->scratch_ring = eth->sram_base;
1125 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1126 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001127 }
1128
1129 if (unlikely(!eth->scratch_ring))
1130 return -ENOMEM;
1131
developere9356982022-07-04 09:03:20 +08001132 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001133 if (unlikely(!eth->scratch_head))
1134 return -ENOMEM;
1135
1136 dma_addr = dma_map_single(eth->dev,
1137 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1138 DMA_FROM_DEVICE);
1139 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1140 return -ENOMEM;
1141
developer8b6f2402022-11-28 13:42:34 +08001142 phy_ring_tail = eth->phy_scratch_ring +
1143 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001144
1145 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001146 struct mtk_tx_dma_v2 *txd;
1147
1148 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1149 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001150 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001151 txd->txd2 = eth->phy_scratch_ring +
1152 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001153
developere9356982022-07-04 09:03:20 +08001154 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1155 txd->txd4 = 0;
1156
developer089e8852022-09-28 14:43:46 +08001157 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1158 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001159 txd->txd5 = 0;
1160 txd->txd6 = 0;
1161 txd->txd7 = 0;
1162 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001163 }
developerfd40db22021-04-29 10:08:25 +08001164 }
1165
1166 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1167 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1168 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1169 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1170
1171 return 0;
1172}
1173
1174static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1175{
developere9356982022-07-04 09:03:20 +08001176 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001177}
1178
1179static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001180 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001181{
developere9356982022-07-04 09:03:20 +08001182 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001183
1184 return &ring->buf[idx];
1185}
1186
1187static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001188 void *dma)
developerfd40db22021-04-29 10:08:25 +08001189{
1190 return ring->dma_pdma - ring->dma + dma;
1191}
1192
developere9356982022-07-04 09:03:20 +08001193static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001194{
developere9356982022-07-04 09:03:20 +08001195 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001196}
1197
developerc4671b22021-05-28 13:16:42 +08001198static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1199 bool napi)
developerfd40db22021-04-29 10:08:25 +08001200{
1201 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1202 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1203 dma_unmap_single(eth->dev,
1204 dma_unmap_addr(tx_buf, dma_addr0),
1205 dma_unmap_len(tx_buf, dma_len0),
1206 DMA_TO_DEVICE);
1207 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1208 dma_unmap_page(eth->dev,
1209 dma_unmap_addr(tx_buf, dma_addr0),
1210 dma_unmap_len(tx_buf, dma_len0),
1211 DMA_TO_DEVICE);
1212 }
1213 } else {
1214 if (dma_unmap_len(tx_buf, dma_len0)) {
1215 dma_unmap_page(eth->dev,
1216 dma_unmap_addr(tx_buf, dma_addr0),
1217 dma_unmap_len(tx_buf, dma_len0),
1218 DMA_TO_DEVICE);
1219 }
1220
1221 if (dma_unmap_len(tx_buf, dma_len1)) {
1222 dma_unmap_page(eth->dev,
1223 dma_unmap_addr(tx_buf, dma_addr1),
1224 dma_unmap_len(tx_buf, dma_len1),
1225 DMA_TO_DEVICE);
1226 }
1227 }
1228
1229 tx_buf->flags = 0;
1230 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001231 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1232 if (napi)
1233 napi_consume_skb(tx_buf->skb, napi);
1234 else
1235 dev_kfree_skb_any(tx_buf->skb);
1236 }
developerfd40db22021-04-29 10:08:25 +08001237 tx_buf->skb = NULL;
1238}
1239
1240static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1241 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1242 size_t size, int idx)
1243{
1244 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1245 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1246 dma_unmap_len_set(tx_buf, dma_len0, size);
1247 } else {
1248 if (idx & 1) {
1249 txd->txd3 = mapped_addr;
1250 txd->txd2 |= TX_DMA_PLEN1(size);
1251 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1252 dma_unmap_len_set(tx_buf, dma_len1, size);
1253 } else {
1254 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1255 txd->txd1 = mapped_addr;
1256 txd->txd2 = TX_DMA_PLEN0(size);
1257 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1258 dma_unmap_len_set(tx_buf, dma_len0, size);
1259 }
1260 }
1261}
1262
developere9356982022-07-04 09:03:20 +08001263static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1264 struct mtk_tx_dma_desc_info *info)
1265{
1266 struct mtk_mac *mac = netdev_priv(dev);
1267 struct mtk_eth *eth = mac->hw;
1268 struct mtk_tx_dma *desc = txd;
1269 u32 data;
1270
1271 WRITE_ONCE(desc->txd1, info->addr);
1272
1273 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1274 if (info->last)
1275 data |= TX_DMA_LS0;
1276 WRITE_ONCE(desc->txd3, data);
1277
1278 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1279 data |= QID_HIGH_BITS(info->qid);
1280 if (info->first) {
1281 if (info->gso)
1282 data |= TX_DMA_TSO;
1283 /* tx checksum offload */
1284 if (info->csum)
1285 data |= TX_DMA_CHKSUM;
1286 /* vlan header offload */
1287 if (info->vlan)
1288 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1289 }
1290
1291#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1292 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1293 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1294 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1295 }
1296
1297 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1298 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1299#endif
1300 WRITE_ONCE(desc->txd4, data);
1301}
1302
1303static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1304 struct mtk_tx_dma_desc_info *info)
1305{
1306 struct mtk_mac *mac = netdev_priv(dev);
1307 struct mtk_eth *eth = mac->hw;
1308 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001309 u32 data = 0;
1310
1311 if (!info->qid && mac->id)
1312 info->qid = MTK_QDMA_GMAC2_QID;
1313
1314 WRITE_ONCE(desc->txd1, info->addr);
1315
1316 data = TX_DMA_PLEN0(info->size);
1317 if (info->last)
1318 data |= TX_DMA_LS0;
1319 WRITE_ONCE(desc->txd3, data);
1320
1321 data = ((mac->id == MTK_GMAC3_ID) ?
1322 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1323 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1324#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1325 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1326 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1327 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1328 }
1329
1330 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1331 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1332#endif
1333 WRITE_ONCE(desc->txd4, data);
1334
1335 data = 0;
1336 if (info->first) {
1337 if (info->gso)
1338 data |= TX_DMA_TSO_V2;
1339 /* tx checksum offload */
1340 if (info->csum)
1341 data |= TX_DMA_CHKSUM_V2;
1342 }
1343 WRITE_ONCE(desc->txd5, data);
1344
1345 data = 0;
1346 if (info->first && info->vlan)
1347 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1348 WRITE_ONCE(desc->txd6, data);
1349
1350 WRITE_ONCE(desc->txd7, 0);
1351 WRITE_ONCE(desc->txd8, 0);
1352}
1353
1354static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1355 struct mtk_tx_dma_desc_info *info)
1356{
1357 struct mtk_mac *mac = netdev_priv(dev);
1358 struct mtk_eth *eth = mac->hw;
1359 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001360 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001361 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001362
developerce08bca2022-10-06 16:21:13 +08001363 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001364 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001365
developer089e8852022-09-28 14:43:46 +08001366 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1367 TX_DMA_SDP1(info->addr) : 0;
1368
developere9356982022-07-04 09:03:20 +08001369 WRITE_ONCE(desc->txd1, info->addr);
1370
1371 data = TX_DMA_PLEN0(info->size);
1372 if (info->last)
1373 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001374 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001375
developer089e8852022-09-28 14:43:46 +08001376 data = ((mac->id == MTK_GMAC3_ID) ?
1377 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001378 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001379#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1380 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1381 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1382 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1383 }
1384
1385 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1386 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1387#endif
1388 WRITE_ONCE(desc->txd4, data);
1389
1390 data = 0;
1391 if (info->first) {
1392 if (info->gso)
1393 data |= TX_DMA_TSO_V2;
1394 /* tx checksum offload */
1395 if (info->csum)
1396 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001397
1398 if (netdev_uses_dsa(dev))
1399 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001400 }
1401 WRITE_ONCE(desc->txd5, data);
1402
1403 data = 0;
1404 if (info->first && info->vlan)
1405 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1406 WRITE_ONCE(desc->txd6, data);
1407
1408 WRITE_ONCE(desc->txd7, 0);
1409 WRITE_ONCE(desc->txd8, 0);
1410}
1411
1412static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1413 struct mtk_tx_dma_desc_info *info)
1414{
1415 struct mtk_mac *mac = netdev_priv(dev);
1416 struct mtk_eth *eth = mac->hw;
1417
developerce08bca2022-10-06 16:21:13 +08001418 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1419 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1420 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001421 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1422 else
1423 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1424}
1425
developerfd40db22021-04-29 10:08:25 +08001426static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1427 int tx_num, struct mtk_tx_ring *ring, bool gso)
1428{
developere9356982022-07-04 09:03:20 +08001429 struct mtk_tx_dma_desc_info txd_info = {
1430 .size = skb_headlen(skb),
1431 .qid = skb->mark & MTK_QDMA_TX_MASK,
1432 .gso = gso,
1433 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1434 .vlan = skb_vlan_tag_present(skb),
1435 .vlan_tci = skb_vlan_tag_get(skb),
1436 .first = true,
1437 .last = !skb_is_nonlinear(skb),
1438 };
developerfd40db22021-04-29 10:08:25 +08001439 struct mtk_mac *mac = netdev_priv(dev);
1440 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001441 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001442 struct mtk_tx_dma *itxd, *txd;
1443 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1444 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001445 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001446 int k = 0;
1447
1448 itxd = ring->next_free;
1449 itxd_pdma = qdma_to_pdma(ring, itxd);
1450 if (itxd == ring->last_free)
1451 return -ENOMEM;
1452
developere9356982022-07-04 09:03:20 +08001453 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001454 memset(itx_buf, 0, sizeof(*itx_buf));
1455
developere9356982022-07-04 09:03:20 +08001456 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1457 DMA_TO_DEVICE);
1458 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001459 return -ENOMEM;
1460
developere9356982022-07-04 09:03:20 +08001461 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1462
developerfd40db22021-04-29 10:08:25 +08001463 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001464 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1465 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1466 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001467 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001468 k++);
1469
developerfd40db22021-04-29 10:08:25 +08001470 /* TX SG offload */
1471 txd = itxd;
1472 txd_pdma = qdma_to_pdma(ring, txd);
1473
developere9356982022-07-04 09:03:20 +08001474 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001475 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1476 unsigned int offset = 0;
1477 int frag_size = skb_frag_size(frag);
1478
1479 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001480 bool new_desc = true;
1481
developere9356982022-07-04 09:03:20 +08001482 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001483 (i & 0x1)) {
1484 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1485 txd_pdma = qdma_to_pdma(ring, txd);
1486 if (txd == ring->last_free)
1487 goto err_dma;
1488
1489 n_desc++;
1490 } else {
1491 new_desc = false;
1492 }
1493
developere9356982022-07-04 09:03:20 +08001494 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1495 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1496 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1497 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1498 !(frag_size - txd_info.size);
1499 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1500 offset, txd_info.size,
1501 DMA_TO_DEVICE);
1502 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1503 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001504
developere9356982022-07-04 09:03:20 +08001505 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001506
developere9356982022-07-04 09:03:20 +08001507 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001508 if (new_desc)
1509 memset(tx_buf, 0, sizeof(*tx_buf));
1510 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1511 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001512 tx_buf->flags |=
1513 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1514 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1515 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001516
developere9356982022-07-04 09:03:20 +08001517 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1518 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001519
developere9356982022-07-04 09:03:20 +08001520 frag_size -= txd_info.size;
1521 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001522 }
1523 }
1524
1525 /* store skb to cleanup */
1526 itx_buf->skb = skb;
1527
developere9356982022-07-04 09:03:20 +08001528 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001529 if (k & 0x1)
1530 txd_pdma->txd2 |= TX_DMA_LS0;
1531 else
1532 txd_pdma->txd2 |= TX_DMA_LS1;
1533 }
1534
1535 netdev_sent_queue(dev, skb->len);
1536 skb_tx_timestamp(skb);
1537
1538 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1539 atomic_sub(n_desc, &ring->free_count);
1540
1541 /* make sure that all changes to the dma ring are flushed before we
1542 * continue
1543 */
1544 wmb();
1545
developere9356982022-07-04 09:03:20 +08001546 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001547 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1548 !netdev_xmit_more())
1549 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1550 } else {
developere9356982022-07-04 09:03:20 +08001551 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001552 ring->dma_size);
1553 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1554 }
1555
1556 return 0;
1557
1558err_dma:
1559 do {
developere9356982022-07-04 09:03:20 +08001560 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001561
1562 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001563 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001564
1565 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001566 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001567 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1568
1569 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1570 itxd_pdma = qdma_to_pdma(ring, itxd);
1571 } while (itxd != txd);
1572
1573 return -ENOMEM;
1574}
1575
1576static inline int mtk_cal_txd_req(struct sk_buff *skb)
1577{
1578 int i, nfrags;
1579 skb_frag_t *frag;
1580
1581 nfrags = 1;
1582 if (skb_is_gso(skb)) {
1583 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1584 frag = &skb_shinfo(skb)->frags[i];
1585 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1586 MTK_TX_DMA_BUF_LEN);
1587 }
1588 } else {
1589 nfrags += skb_shinfo(skb)->nr_frags;
1590 }
1591
1592 return nfrags;
1593}
1594
1595static int mtk_queue_stopped(struct mtk_eth *eth)
1596{
1597 int i;
1598
1599 for (i = 0; i < MTK_MAC_COUNT; i++) {
1600 if (!eth->netdev[i])
1601 continue;
1602 if (netif_queue_stopped(eth->netdev[i]))
1603 return 1;
1604 }
1605
1606 return 0;
1607}
1608
1609static void mtk_wake_queue(struct mtk_eth *eth)
1610{
1611 int i;
1612
1613 for (i = 0; i < MTK_MAC_COUNT; i++) {
1614 if (!eth->netdev[i])
1615 continue;
1616 netif_wake_queue(eth->netdev[i]);
1617 }
1618}
1619
1620static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1621{
1622 struct mtk_mac *mac = netdev_priv(dev);
1623 struct mtk_eth *eth = mac->hw;
1624 struct mtk_tx_ring *ring = &eth->tx_ring;
1625 struct net_device_stats *stats = &dev->stats;
1626 bool gso = false;
1627 int tx_num;
1628
1629 /* normally we can rely on the stack not calling this more than once,
1630 * however we have 2 queues running on the same ring so we need to lock
1631 * the ring access
1632 */
1633 spin_lock(&eth->page_lock);
1634
1635 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1636 goto drop;
1637
1638 tx_num = mtk_cal_txd_req(skb);
1639 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1640 netif_stop_queue(dev);
1641 netif_err(eth, tx_queued, dev,
1642 "Tx Ring full when queue awake!\n");
1643 spin_unlock(&eth->page_lock);
1644 return NETDEV_TX_BUSY;
1645 }
1646
1647 /* TSO: fill MSS info in tcp checksum field */
1648 if (skb_is_gso(skb)) {
1649 if (skb_cow_head(skb, 0)) {
1650 netif_warn(eth, tx_err, dev,
1651 "GSO expand head fail.\n");
1652 goto drop;
1653 }
1654
1655 if (skb_shinfo(skb)->gso_type &
1656 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1657 gso = true;
1658 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1659 }
1660 }
1661
1662 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1663 goto drop;
1664
1665 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1666 netif_stop_queue(dev);
1667
1668 spin_unlock(&eth->page_lock);
1669
1670 return NETDEV_TX_OK;
1671
1672drop:
1673 spin_unlock(&eth->page_lock);
1674 stats->tx_dropped++;
1675 dev_kfree_skb_any(skb);
1676 return NETDEV_TX_OK;
1677}
1678
1679static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1680{
1681 int i;
1682 struct mtk_rx_ring *ring;
1683 int idx;
1684
developerfd40db22021-04-29 10:08:25 +08001685 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001686 struct mtk_rx_dma *rxd;
1687
developer77d03a72021-06-06 00:06:00 +08001688 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1689 continue;
1690
developerfd40db22021-04-29 10:08:25 +08001691 ring = &eth->rx_ring[i];
1692 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001693 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1694 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001695 ring->calc_idx_update = true;
1696 return ring;
1697 }
1698 }
1699
1700 return NULL;
1701}
1702
developer18f46a82021-07-20 21:08:21 +08001703static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001704{
developerfd40db22021-04-29 10:08:25 +08001705 int i;
1706
developerfb556ca2021-10-13 10:52:09 +08001707 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001708 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001709 else {
developerfd40db22021-04-29 10:08:25 +08001710 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1711 ring = &eth->rx_ring[i];
1712 if (ring->calc_idx_update) {
1713 ring->calc_idx_update = false;
1714 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1715 }
1716 }
1717 }
1718}
1719
1720static int mtk_poll_rx(struct napi_struct *napi, int budget,
1721 struct mtk_eth *eth)
1722{
developer18f46a82021-07-20 21:08:21 +08001723 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1724 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001725 int idx;
1726 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001727 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001728 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001729 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001730 int done = 0;
1731
developer18f46a82021-07-20 21:08:21 +08001732 if (unlikely(!ring))
1733 goto rx_done;
1734
developerfd40db22021-04-29 10:08:25 +08001735 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001736 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001737 unsigned int pktlen;
developer8b6f2402022-11-28 13:42:34 +08001738 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08001739 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001740
developer18f46a82021-07-20 21:08:21 +08001741 if (eth->hwlro)
1742 ring = mtk_get_rx_ring(eth);
1743
developerfd40db22021-04-29 10:08:25 +08001744 if (unlikely(!ring))
1745 goto rx_done;
1746
1747 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001748 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001749 data = ring->data[idx];
1750
developere9356982022-07-04 09:03:20 +08001751 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001752 break;
1753
1754 /* find out which mac the packet come from. values start at 1 */
1755 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1756 mac = 0;
1757 } else {
developer089e8852022-09-28 14:43:46 +08001758 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1759 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1760 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1761 case PSE_GDM1_PORT:
1762 case PSE_GDM2_PORT:
1763 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1764 break;
1765 case PSE_GDM3_PORT:
1766 mac = MTK_GMAC3_ID;
1767 break;
1768 }
1769 } else
developerfd40db22021-04-29 10:08:25 +08001770 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1771 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1772 }
1773
1774 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1775 !eth->netdev[mac]))
1776 goto release_desc;
1777
1778 netdev = eth->netdev[mac];
1779
1780 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1781 goto release_desc;
1782
1783 /* alloc new buffer */
1784 new_data = napi_alloc_frag(ring->frag_size);
1785 if (unlikely(!new_data)) {
1786 netdev->stats.rx_dropped++;
1787 goto release_desc;
1788 }
1789 dma_addr = dma_map_single(eth->dev,
1790 new_data + NET_SKB_PAD +
1791 eth->ip_align,
1792 ring->buf_size,
1793 DMA_FROM_DEVICE);
1794 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1795 skb_free_frag(new_data);
1796 netdev->stats.rx_dropped++;
1797 goto release_desc;
1798 }
1799
developer089e8852022-09-28 14:43:46 +08001800 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1801 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1802
1803 dma_unmap_single(eth->dev,
1804 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001805 ring->buf_size, DMA_FROM_DEVICE);
1806
developerfd40db22021-04-29 10:08:25 +08001807 /* receive data */
1808 skb = build_skb(data, ring->frag_size);
1809 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001810 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001811 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001812 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001813 }
1814 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1815
developerfd40db22021-04-29 10:08:25 +08001816 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1817 skb->dev = netdev;
1818 skb_put(skb, pktlen);
1819
developer089e8852022-09-28 14:43:46 +08001820 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001821 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001822 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001823 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1824 skb->ip_summed = CHECKSUM_UNNECESSARY;
1825 else
1826 skb_checksum_none_assert(skb);
1827 skb->protocol = eth_type_trans(skb, netdev);
1828
1829 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001830 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1831 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001832 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001833 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001834 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001835 RX_DMA_VID_V2(trxd.rxd4));
1836 } else {
1837 if (trxd.rxd2 & RX_DMA_VTAG)
1838 __vlan_hwaccel_put_tag(skb,
1839 htons(RX_DMA_VPID(trxd.rxd3)),
1840 RX_DMA_VID(trxd.rxd3));
1841 }
1842
1843 /* If netdev is attached to dsa switch, the special
1844 * tag inserted in VLAN field by switch hardware can
1845 * be offload by RX HW VLAN offload. Clears the VLAN
1846 * information from @skb to avoid unexpected 8021d
1847 * handler before packet enter dsa framework.
1848 */
1849 if (netdev_uses_dsa(netdev))
1850 __vlan_hwaccel_clear_tag(skb);
1851 }
1852
1853#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001854 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1855 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001856 *(u32 *)(skb->head) = trxd.rxd5;
1857 else
developerfd40db22021-04-29 10:08:25 +08001858 *(u32 *)(skb->head) = trxd.rxd4;
1859
1860 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001861 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001862 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1863
1864 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1865 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1866 __func__, skb_hnat_reason(skb));
1867 skb->pkt_type = PACKET_HOST;
1868 }
1869
1870 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1871 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1872 skb_hnat_reason(skb), skb_hnat_alg(skb));
1873#endif
developer77d03a72021-06-06 00:06:00 +08001874 if (mtk_hwlro_stats_ebl &&
1875 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1876 hw_lro_stats_update(ring->ring_no, &trxd);
1877 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1878 }
developerfd40db22021-04-29 10:08:25 +08001879
1880 skb_record_rx_queue(skb, 0);
1881 napi_gro_receive(napi, skb);
1882
developerc4671b22021-05-28 13:16:42 +08001883skip_rx:
developerfd40db22021-04-29 10:08:25 +08001884 ring->data[idx] = new_data;
1885 rxd->rxd1 = (unsigned int)dma_addr;
1886
1887release_desc:
developer089e8852022-09-28 14:43:46 +08001888 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1889 RX_DMA_SDP1(dma_addr) : 0;
1890
developerfd40db22021-04-29 10:08:25 +08001891 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1892 rxd->rxd2 = RX_DMA_LSO;
1893 else
developer089e8852022-09-28 14:43:46 +08001894 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001895
1896 ring->calc_idx = idx;
1897
1898 done++;
1899 }
1900
1901rx_done:
1902 if (done) {
1903 /* make sure that all changes to the dma ring are flushed before
1904 * we continue
1905 */
1906 wmb();
developer18f46a82021-07-20 21:08:21 +08001907 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001908 }
1909
1910 return done;
1911}
1912
developerfb556ca2021-10-13 10:52:09 +08001913static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001914 unsigned int *done, unsigned int *bytes)
1915{
developere9356982022-07-04 09:03:20 +08001916 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001917 struct mtk_tx_ring *ring = &eth->tx_ring;
1918 struct mtk_tx_dma *desc;
1919 struct sk_buff *skb;
1920 struct mtk_tx_buf *tx_buf;
1921 u32 cpu, dma;
1922
developerc4671b22021-05-28 13:16:42 +08001923 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001924 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1925
1926 desc = mtk_qdma_phys_to_virt(ring, cpu);
1927
1928 while ((cpu != dma) && budget) {
1929 u32 next_cpu = desc->txd2;
1930 int mac = 0;
1931
1932 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1933 break;
1934
1935 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1936
developere9356982022-07-04 09:03:20 +08001937 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001938 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001939 mac = MTK_GMAC2_ID;
1940 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1941 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001942
1943 skb = tx_buf->skb;
1944 if (!skb)
1945 break;
1946
1947 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1948 bytes[mac] += skb->len;
1949 done[mac]++;
1950 budget--;
1951 }
developerc4671b22021-05-28 13:16:42 +08001952 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001953
1954 ring->last_free = desc;
1955 atomic_inc(&ring->free_count);
1956
1957 cpu = next_cpu;
1958 }
1959
developerc4671b22021-05-28 13:16:42 +08001960 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001961 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001962}
1963
developerfb556ca2021-10-13 10:52:09 +08001964static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001965 unsigned int *done, unsigned int *bytes)
1966{
1967 struct mtk_tx_ring *ring = &eth->tx_ring;
1968 struct mtk_tx_dma *desc;
1969 struct sk_buff *skb;
1970 struct mtk_tx_buf *tx_buf;
1971 u32 cpu, dma;
1972
1973 cpu = ring->cpu_idx;
1974 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1975
1976 while ((cpu != dma) && budget) {
1977 tx_buf = &ring->buf[cpu];
1978 skb = tx_buf->skb;
1979 if (!skb)
1980 break;
1981
1982 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1983 bytes[0] += skb->len;
1984 done[0]++;
1985 budget--;
1986 }
1987
developerc4671b22021-05-28 13:16:42 +08001988 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001989
developere9356982022-07-04 09:03:20 +08001990 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001991 ring->last_free = desc;
1992 atomic_inc(&ring->free_count);
1993
1994 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1995 }
1996
1997 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001998}
1999
2000static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2001{
2002 struct mtk_tx_ring *ring = &eth->tx_ring;
2003 unsigned int done[MTK_MAX_DEVS];
2004 unsigned int bytes[MTK_MAX_DEVS];
2005 int total = 0, i;
2006
2007 memset(done, 0, sizeof(done));
2008 memset(bytes, 0, sizeof(bytes));
2009
2010 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002011 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002012 else
developerfb556ca2021-10-13 10:52:09 +08002013 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002014
2015 for (i = 0; i < MTK_MAC_COUNT; i++) {
2016 if (!eth->netdev[i] || !done[i])
2017 continue;
2018 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2019 total += done[i];
2020 }
2021
2022 if (mtk_queue_stopped(eth) &&
2023 (atomic_read(&ring->free_count) > ring->thresh))
2024 mtk_wake_queue(eth);
2025
2026 return total;
2027}
2028
2029static void mtk_handle_status_irq(struct mtk_eth *eth)
2030{
developer8051e042022-04-08 13:26:36 +08002031 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002032
2033 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2034 mtk_stats_update(eth);
2035 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002036 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002037 }
2038}
2039
2040static int mtk_napi_tx(struct napi_struct *napi, int budget)
2041{
2042 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2043 u32 status, mask;
2044 int tx_done = 0;
2045
2046 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2047 mtk_handle_status_irq(eth);
2048 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2049 tx_done = mtk_poll_tx(eth, budget);
2050
2051 if (unlikely(netif_msg_intr(eth))) {
2052 status = mtk_r32(eth, eth->tx_int_status_reg);
2053 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2054 dev_info(eth->dev,
2055 "done tx %d, intr 0x%08x/0x%x\n",
2056 tx_done, status, mask);
2057 }
2058
2059 if (tx_done == budget)
2060 return budget;
2061
2062 status = mtk_r32(eth, eth->tx_int_status_reg);
2063 if (status & MTK_TX_DONE_INT)
2064 return budget;
2065
developerc4671b22021-05-28 13:16:42 +08002066 if (napi_complete(napi))
2067 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002068
2069 return tx_done;
2070}
2071
2072static int mtk_napi_rx(struct napi_struct *napi, int budget)
2073{
developer18f46a82021-07-20 21:08:21 +08002074 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2075 struct mtk_eth *eth = rx_napi->eth;
2076 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002077 u32 status, mask;
2078 int rx_done = 0;
2079 int remain_budget = budget;
2080
2081 mtk_handle_status_irq(eth);
2082
2083poll_again:
developer18f46a82021-07-20 21:08:21 +08002084 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002085 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2086
2087 if (unlikely(netif_msg_intr(eth))) {
2088 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2089 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2090 dev_info(eth->dev,
2091 "done rx %d, intr 0x%08x/0x%x\n",
2092 rx_done, status, mask);
2093 }
2094 if (rx_done == remain_budget)
2095 return budget;
2096
2097 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002098 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002099 remain_budget -= rx_done;
2100 goto poll_again;
2101 }
developerc4671b22021-05-28 13:16:42 +08002102
2103 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002104 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002105
2106 return rx_done + budget - remain_budget;
2107}
2108
2109static int mtk_tx_alloc(struct mtk_eth *eth)
2110{
developere9356982022-07-04 09:03:20 +08002111 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002112 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002113 int i, sz = soc->txrx.txd_size;
2114 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002115
2116 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2117 GFP_KERNEL);
2118 if (!ring->buf)
2119 goto no_tx_mem;
2120
2121 if (!eth->soc->has_sram)
2122 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002123 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002124 else {
developere9356982022-07-04 09:03:20 +08002125 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002126 ring->phys = eth->phy_scratch_ring +
2127 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002128 }
2129
2130 if (!ring->dma)
2131 goto no_tx_mem;
2132
2133 for (i = 0; i < MTK_DMA_SIZE; i++) {
2134 int next = (i + 1) % MTK_DMA_SIZE;
2135 u32 next_ptr = ring->phys + next * sz;
2136
developere9356982022-07-04 09:03:20 +08002137 txd = ring->dma + i * sz;
2138 txd->txd2 = next_ptr;
2139 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2140 txd->txd4 = 0;
2141
developer089e8852022-09-28 14:43:46 +08002142 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2143 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002144 txd->txd5 = 0;
2145 txd->txd6 = 0;
2146 txd->txd7 = 0;
2147 txd->txd8 = 0;
2148 }
developerfd40db22021-04-29 10:08:25 +08002149 }
2150
2151 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2152 * only as the framework. The real HW descriptors are the PDMA
2153 * descriptors in ring->dma_pdma.
2154 */
2155 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2156 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002157 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002158 if (!ring->dma_pdma)
2159 goto no_tx_mem;
2160
2161 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002162 pdma_txd = ring->dma_pdma + i *sz;
2163
2164 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2165 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002166 }
2167 }
2168
2169 ring->dma_size = MTK_DMA_SIZE;
2170 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002171 ring->next_free = ring->dma;
2172 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002173 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002174 ring->thresh = MAX_SKB_FRAGS;
2175
2176 /* make sure that all changes to the dma ring are flushed before we
2177 * continue
2178 */
2179 wmb();
2180
2181 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2182 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2183 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2184 mtk_w32(eth,
2185 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2186 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002187 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002188 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2189 MTK_QTX_CFG(0));
2190 } else {
2191 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2192 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2193 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2194 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2195 }
2196
2197 return 0;
2198
2199no_tx_mem:
2200 return -ENOMEM;
2201}
2202
2203static void mtk_tx_clean(struct mtk_eth *eth)
2204{
developere9356982022-07-04 09:03:20 +08002205 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002206 struct mtk_tx_ring *ring = &eth->tx_ring;
2207 int i;
2208
2209 if (ring->buf) {
2210 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002211 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002212 kfree(ring->buf);
2213 ring->buf = NULL;
2214 }
2215
2216 if (!eth->soc->has_sram && ring->dma) {
2217 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002218 MTK_DMA_SIZE * soc->txrx.txd_size,
2219 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002220 ring->dma = NULL;
2221 }
2222
2223 if (ring->dma_pdma) {
2224 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002225 MTK_DMA_SIZE * soc->txrx.txd_size,
2226 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002227 ring->dma_pdma = NULL;
2228 }
2229}
2230
2231static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2232{
2233 struct mtk_rx_ring *ring;
2234 int rx_data_len, rx_dma_size;
2235 int i;
developer089e8852022-09-28 14:43:46 +08002236 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002237
2238 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2239 if (ring_no)
2240 return -EINVAL;
2241 ring = &eth->rx_ring_qdma;
2242 } else {
2243 ring = &eth->rx_ring[ring_no];
2244 }
2245
2246 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2247 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2248 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2249 } else {
2250 rx_data_len = ETH_DATA_LEN;
2251 rx_dma_size = MTK_DMA_SIZE;
2252 }
2253
2254 ring->frag_size = mtk_max_frag_size(rx_data_len);
2255 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2256 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2257 GFP_KERNEL);
2258 if (!ring->data)
2259 return -ENOMEM;
2260
2261 for (i = 0; i < rx_dma_size; i++) {
2262 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2263 if (!ring->data[i])
2264 return -ENOMEM;
2265 }
2266
2267 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2268 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2269 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002270 rx_dma_size * eth->soc->txrx.rxd_size,
2271 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002272 else {
2273 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002274 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2275 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002276 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002277 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002278 }
2279
2280 if (!ring->dma)
2281 return -ENOMEM;
2282
2283 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002284 struct mtk_rx_dma_v2 *rxd;
2285
developerfd40db22021-04-29 10:08:25 +08002286 dma_addr_t dma_addr = dma_map_single(eth->dev,
2287 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2288 ring->buf_size,
2289 DMA_FROM_DEVICE);
2290 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2291 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002292
2293 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2294 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002295
developer089e8852022-09-28 14:43:46 +08002296 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2297 RX_DMA_SDP1(dma_addr) : 0;
2298
developerfd40db22021-04-29 10:08:25 +08002299 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002300 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002301 else
developer089e8852022-09-28 14:43:46 +08002302 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002303
developere9356982022-07-04 09:03:20 +08002304 rxd->rxd3 = 0;
2305 rxd->rxd4 = 0;
2306
developer089e8852022-09-28 14:43:46 +08002307 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2308 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002309 rxd->rxd5 = 0;
2310 rxd->rxd6 = 0;
2311 rxd->rxd7 = 0;
2312 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002313 }
developerfd40db22021-04-29 10:08:25 +08002314 }
2315 ring->dma_size = rx_dma_size;
2316 ring->calc_idx_update = false;
2317 ring->calc_idx = rx_dma_size - 1;
2318 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2319 MTK_QRX_CRX_IDX_CFG(ring_no) :
2320 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002321 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002322 /* make sure that all changes to the dma ring are flushed before we
2323 * continue
2324 */
2325 wmb();
2326
2327 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2328 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2329 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2330 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2331 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2332 } else {
2333 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2334 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2335 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2336 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2337 }
2338
2339 return 0;
2340}
2341
2342static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2343{
2344 int i;
developer089e8852022-09-28 14:43:46 +08002345 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002346
2347 if (ring->data && ring->dma) {
2348 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002349 struct mtk_rx_dma *rxd;
2350
developerfd40db22021-04-29 10:08:25 +08002351 if (!ring->data[i])
2352 continue;
developere9356982022-07-04 09:03:20 +08002353
2354 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2355 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002356 continue;
developere9356982022-07-04 09:03:20 +08002357
developer089e8852022-09-28 14:43:46 +08002358 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2359 MTK_8GB_ADDRESSING)) ?
2360 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2361
developerfd40db22021-04-29 10:08:25 +08002362 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002363 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002364 ring->buf_size,
2365 DMA_FROM_DEVICE);
2366 skb_free_frag(ring->data[i]);
2367 }
2368 kfree(ring->data);
2369 ring->data = NULL;
2370 }
2371
2372 if(in_sram)
2373 return;
2374
2375 if (ring->dma) {
2376 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002377 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002378 ring->dma,
2379 ring->phys);
2380 ring->dma = NULL;
2381 }
2382}
2383
2384static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2385{
2386 int i;
developer77d03a72021-06-06 00:06:00 +08002387 u32 val;
developerfd40db22021-04-29 10:08:25 +08002388 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2389 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2390
2391 /* set LRO rings to auto-learn modes */
2392 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2393
2394 /* validate LRO ring */
2395 ring_ctrl_dw2 |= MTK_RING_VLD;
2396
2397 /* set AGE timer (unit: 20us) */
2398 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2399 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2400
2401 /* set max AGG timer (unit: 20us) */
2402 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2403
2404 /* set max LRO AGG count */
2405 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2406 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2407
developer77d03a72021-06-06 00:06:00 +08002408 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002409 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2410 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2411 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2412 }
2413
2414 /* IPv4 checksum update enable */
2415 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2416
2417 /* switch priority comparison to packet count mode */
2418 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2419
2420 /* bandwidth threshold setting */
2421 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2422
2423 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002424 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002425
2426 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2427 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2428 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2429
developerfd40db22021-04-29 10:08:25 +08002430 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2431 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2432
developer089e8852022-09-28 14:43:46 +08002433 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2434 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002435 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2436 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2437 MTK_PDMA_RX_CFG);
2438
2439 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2440 } else {
2441 /* set HW LRO mode & the max aggregation count for rx packets */
2442 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2443 }
2444
developerfd40db22021-04-29 10:08:25 +08002445 /* enable HW LRO */
2446 lro_ctrl_dw0 |= MTK_LRO_EN;
2447
developer77d03a72021-06-06 00:06:00 +08002448 /* enable cpu reason black list */
2449 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2450
developerfd40db22021-04-29 10:08:25 +08002451 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2452 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2453
developer77d03a72021-06-06 00:06:00 +08002454 /* no use PPE cpu reason */
2455 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2456
developerfd40db22021-04-29 10:08:25 +08002457 return 0;
2458}
2459
2460static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2461{
2462 int i;
2463 u32 val;
2464
2465 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002466 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002467
2468 /* wait for relinquishments done */
2469 for (i = 0; i < 10; i++) {
2470 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002471 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002472 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002473 continue;
2474 }
2475 break;
2476 }
2477
2478 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002479 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002480 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2481
2482 /* disable HW LRO */
2483 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2484}
2485
2486static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2487{
2488 u32 reg_val;
2489
developer089e8852022-09-28 14:43:46 +08002490 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2491 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002492 idx += 1;
2493
developerfd40db22021-04-29 10:08:25 +08002494 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2495
2496 /* invalidate the IP setting */
2497 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2498
2499 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2500
2501 /* validate the IP setting */
2502 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2503}
2504
2505static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2506{
2507 u32 reg_val;
2508
developer089e8852022-09-28 14:43:46 +08002509 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2510 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002511 idx += 1;
2512
developerfd40db22021-04-29 10:08:25 +08002513 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2514
2515 /* invalidate the IP setting */
2516 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2517
2518 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2519}
2520
2521static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2522{
2523 int cnt = 0;
2524 int i;
2525
2526 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2527 if (mac->hwlro_ip[i])
2528 cnt++;
2529 }
2530
2531 return cnt;
2532}
2533
2534static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2535 struct ethtool_rxnfc *cmd)
2536{
2537 struct ethtool_rx_flow_spec *fsp =
2538 (struct ethtool_rx_flow_spec *)&cmd->fs;
2539 struct mtk_mac *mac = netdev_priv(dev);
2540 struct mtk_eth *eth = mac->hw;
2541 int hwlro_idx;
2542
2543 if ((fsp->flow_type != TCP_V4_FLOW) ||
2544 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2545 (fsp->location > 1))
2546 return -EINVAL;
2547
2548 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2549 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2550
2551 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2552
2553 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2554
2555 return 0;
2556}
2557
2558static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2559 struct ethtool_rxnfc *cmd)
2560{
2561 struct ethtool_rx_flow_spec *fsp =
2562 (struct ethtool_rx_flow_spec *)&cmd->fs;
2563 struct mtk_mac *mac = netdev_priv(dev);
2564 struct mtk_eth *eth = mac->hw;
2565 int hwlro_idx;
2566
2567 if (fsp->location > 1)
2568 return -EINVAL;
2569
2570 mac->hwlro_ip[fsp->location] = 0;
2571 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2572
2573 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2574
2575 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2576
2577 return 0;
2578}
2579
2580static void mtk_hwlro_netdev_disable(struct net_device *dev)
2581{
2582 struct mtk_mac *mac = netdev_priv(dev);
2583 struct mtk_eth *eth = mac->hw;
2584 int i, hwlro_idx;
2585
2586 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2587 mac->hwlro_ip[i] = 0;
2588 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2589
2590 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2591 }
2592
2593 mac->hwlro_ip_cnt = 0;
2594}
2595
2596static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2597 struct ethtool_rxnfc *cmd)
2598{
2599 struct mtk_mac *mac = netdev_priv(dev);
2600 struct ethtool_rx_flow_spec *fsp =
2601 (struct ethtool_rx_flow_spec *)&cmd->fs;
2602
2603 /* only tcp dst ipv4 is meaningful, others are meaningless */
2604 fsp->flow_type = TCP_V4_FLOW;
2605 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2606 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2607
2608 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2609 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2610 fsp->h_u.tcp_ip4_spec.psrc = 0;
2611 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2612 fsp->h_u.tcp_ip4_spec.pdst = 0;
2613 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2614 fsp->h_u.tcp_ip4_spec.tos = 0;
2615 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2616
2617 return 0;
2618}
2619
2620static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2621 struct ethtool_rxnfc *cmd,
2622 u32 *rule_locs)
2623{
2624 struct mtk_mac *mac = netdev_priv(dev);
2625 int cnt = 0;
2626 int i;
2627
2628 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2629 if (mac->hwlro_ip[i]) {
2630 rule_locs[cnt] = i;
2631 cnt++;
2632 }
2633 }
2634
2635 cmd->rule_cnt = cnt;
2636
2637 return 0;
2638}
2639
developer18f46a82021-07-20 21:08:21 +08002640static int mtk_rss_init(struct mtk_eth *eth)
2641{
2642 u32 val;
2643
developer089e8852022-09-28 14:43:46 +08002644 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002645 /* Set RSS rings to PSE modes */
2646 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2647 val |= MTK_RING_PSE_MODE;
2648 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2649
2650 /* Enable non-lro multiple rx */
2651 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2652 val |= MTK_NON_LRO_MULTI_EN;
2653 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2654
2655 /* Enable RSS dly int supoort */
2656 val |= MTK_LRO_DLY_INT_EN;
2657 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2658
2659 /* Set RSS delay config int ring1 */
2660 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2661 }
2662
2663 /* Hash Type */
2664 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2665 val |= MTK_RSS_IPV4_STATIC_HASH;
2666 val |= MTK_RSS_IPV6_STATIC_HASH;
2667 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2668
2669 /* Select the size of indirection table */
2670 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2671 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2672 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2673 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2674 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2675 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2676 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2677 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2678
2679 /* Pause */
2680 val |= MTK_RSS_CFG_REQ;
2681 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2682
2683 /* Enable RSS*/
2684 val |= MTK_RSS_EN;
2685 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2686
2687 /* Release pause */
2688 val &= ~(MTK_RSS_CFG_REQ);
2689 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2690
2691 /* Set perRSS GRP INT */
2692 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2693
2694 /* Set GRP INT */
2695 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2696
developer089e8852022-09-28 14:43:46 +08002697 /* Enable RSS delay interrupt */
2698 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2699
developer18f46a82021-07-20 21:08:21 +08002700 return 0;
2701}
2702
2703static void mtk_rss_uninit(struct mtk_eth *eth)
2704{
2705 u32 val;
2706
2707 /* Pause */
2708 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2709 val |= MTK_RSS_CFG_REQ;
2710 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2711
2712 /* Disable RSS*/
2713 val &= ~(MTK_RSS_EN);
2714 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2715
2716 /* Release pause */
2717 val &= ~(MTK_RSS_CFG_REQ);
2718 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2719}
2720
developerfd40db22021-04-29 10:08:25 +08002721static netdev_features_t mtk_fix_features(struct net_device *dev,
2722 netdev_features_t features)
2723{
2724 if (!(features & NETIF_F_LRO)) {
2725 struct mtk_mac *mac = netdev_priv(dev);
2726 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2727
2728 if (ip_cnt) {
2729 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2730
2731 features |= NETIF_F_LRO;
2732 }
2733 }
2734
2735 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2736 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2737
2738 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2739 }
2740
2741 return features;
2742}
2743
2744static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2745{
2746 struct mtk_mac *mac = netdev_priv(dev);
2747 struct mtk_eth *eth = mac->hw;
2748 int err = 0;
2749
2750 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2751 return 0;
2752
2753 if (!(features & NETIF_F_LRO))
2754 mtk_hwlro_netdev_disable(dev);
2755
2756 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2757 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2758 else
2759 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2760
2761 return err;
2762}
2763
2764/* wait for DMA to finish whatever it is doing before we start using it again */
2765static int mtk_dma_busy_wait(struct mtk_eth *eth)
2766{
2767 unsigned long t_start = jiffies;
2768
2769 while (1) {
2770 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2771 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2772 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2773 return 0;
2774 } else {
2775 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2776 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2777 return 0;
2778 }
2779
2780 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2781 break;
2782 }
2783
2784 dev_err(eth->dev, "DMA init timeout\n");
2785 return -1;
2786}
2787
2788static int mtk_dma_init(struct mtk_eth *eth)
2789{
2790 int err;
2791 u32 i;
2792
2793 if (mtk_dma_busy_wait(eth))
2794 return -EBUSY;
2795
2796 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2797 /* QDMA needs scratch memory for internal reordering of the
2798 * descriptors
2799 */
2800 err = mtk_init_fq_dma(eth);
2801 if (err)
2802 return err;
2803 }
2804
2805 err = mtk_tx_alloc(eth);
2806 if (err)
2807 return err;
2808
2809 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2810 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2811 if (err)
2812 return err;
2813 }
2814
2815 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2816 if (err)
2817 return err;
2818
2819 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002820 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002821 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002822 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2823 if (err)
2824 return err;
2825 }
2826 err = mtk_hwlro_rx_init(eth);
2827 if (err)
2828 return err;
2829 }
2830
developer18f46a82021-07-20 21:08:21 +08002831 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2832 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2833 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2834 if (err)
2835 return err;
2836 }
2837 err = mtk_rss_init(eth);
2838 if (err)
2839 return err;
2840 }
2841
developerfd40db22021-04-29 10:08:25 +08002842 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2843 /* Enable random early drop and set drop threshold
2844 * automatically
2845 */
2846 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2847 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2848 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2849 }
2850
2851 return 0;
2852}
2853
2854static void mtk_dma_free(struct mtk_eth *eth)
2855{
developere9356982022-07-04 09:03:20 +08002856 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002857 int i;
2858
2859 for (i = 0; i < MTK_MAC_COUNT; i++)
2860 if (eth->netdev[i])
2861 netdev_reset_queue(eth->netdev[i]);
2862 if ( !eth->soc->has_sram && eth->scratch_ring) {
2863 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002864 MTK_DMA_SIZE * soc->txrx.txd_size,
2865 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002866 eth->scratch_ring = NULL;
2867 eth->phy_scratch_ring = 0;
2868 }
2869 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002870 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002871 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2872
2873 if (eth->hwlro) {
2874 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002875
developer089e8852022-09-28 14:43:46 +08002876 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002877 for (; i < MTK_MAX_RX_RING_NUM; i++)
2878 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002879 }
2880
developer18f46a82021-07-20 21:08:21 +08002881 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2882 mtk_rss_uninit(eth);
2883
2884 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2885 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2886 }
2887
developer94008d92021-09-23 09:47:41 +08002888 if (eth->scratch_head) {
2889 kfree(eth->scratch_head);
2890 eth->scratch_head = NULL;
2891 }
developerfd40db22021-04-29 10:08:25 +08002892}
2893
2894static void mtk_tx_timeout(struct net_device *dev)
2895{
2896 struct mtk_mac *mac = netdev_priv(dev);
2897 struct mtk_eth *eth = mac->hw;
2898
2899 eth->netdev[mac->id]->stats.tx_errors++;
2900 netif_err(eth, tx_err, dev,
2901 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002902
2903 if (atomic_read(&reset_lock) == 0)
2904 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002905}
2906
developer18f46a82021-07-20 21:08:21 +08002907static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002908{
developer18f46a82021-07-20 21:08:21 +08002909 struct mtk_napi *rx_napi = priv;
2910 struct mtk_eth *eth = rx_napi->eth;
2911 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002912
developer18f46a82021-07-20 21:08:21 +08002913 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002914 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002915 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002916 }
2917
2918 return IRQ_HANDLED;
2919}
2920
2921static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2922{
2923 struct mtk_eth *eth = _eth;
2924
2925 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002926 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002927 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002928 }
2929
2930 return IRQ_HANDLED;
2931}
2932
2933static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2934{
2935 struct mtk_eth *eth = _eth;
2936
developer18f46a82021-07-20 21:08:21 +08002937 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2938 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2939 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002940 }
2941 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2942 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2943 mtk_handle_irq_tx(irq, _eth);
2944 }
2945
2946 return IRQ_HANDLED;
2947}
2948
developera2613e62022-07-01 18:29:37 +08002949static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2950{
2951 struct mtk_mac *mac = _mac;
2952 struct mtk_eth *eth = mac->hw;
2953 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2954 struct net_device *dev = phylink_priv->dev;
2955 int link_old, link_new;
2956
2957 // clear interrupt status for gpy211
2958 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2959
2960 link_old = phylink_priv->link;
2961 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2962
2963 if (link_old != link_new) {
2964 phylink_priv->link = link_new;
2965 if (link_new) {
2966 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2967 if (dev)
2968 netif_carrier_on(dev);
2969 } else {
2970 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2971 if (dev)
2972 netif_carrier_off(dev);
2973 }
2974 }
2975
2976 return IRQ_HANDLED;
2977}
2978
developerfd40db22021-04-29 10:08:25 +08002979#ifdef CONFIG_NET_POLL_CONTROLLER
2980static void mtk_poll_controller(struct net_device *dev)
2981{
2982 struct mtk_mac *mac = netdev_priv(dev);
2983 struct mtk_eth *eth = mac->hw;
2984
2985 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002986 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2987 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002988 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002989 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002990}
2991#endif
2992
2993static int mtk_start_dma(struct mtk_eth *eth)
2994{
2995 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002996 int val, err;
developerfd40db22021-04-29 10:08:25 +08002997
2998 err = mtk_dma_init(eth);
2999 if (err) {
3000 mtk_dma_free(eth);
3001 return err;
3002 }
3003
3004 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08003005 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003006 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3007 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003008 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003009 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003010 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003011 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3012 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3013 MTK_RESV_BUF | MTK_WCOMP_EN |
3014 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003015 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003016 }
developerfd40db22021-04-29 10:08:25 +08003017 else
3018 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003019 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003020 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3021 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3022 MTK_RX_BT_32DWORDS,
3023 MTK_QDMA_GLO_CFG);
3024
developer15d0d282021-07-14 16:40:44 +08003025 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003026 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003027 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003028 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3029 MTK_PDMA_GLO_CFG);
3030 } else {
3031 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3032 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3033 MTK_PDMA_GLO_CFG);
3034 }
3035
developer089e8852022-09-28 14:43:46 +08003036 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003037 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3038 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3039 }
3040
developerfd40db22021-04-29 10:08:25 +08003041 return 0;
3042}
3043
developerdca0fde2022-12-14 11:40:35 +08003044void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003045{
developerdca0fde2022-12-14 11:40:35 +08003046 u32 val;
developerfd40db22021-04-29 10:08:25 +08003047
3048 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3049 return;
3050
developerdca0fde2022-12-14 11:40:35 +08003051 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003052
developerdca0fde2022-12-14 11:40:35 +08003053 /* default setup the forward port to send frame to PDMA */
3054 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003055
developerdca0fde2022-12-14 11:40:35 +08003056 /* Enable RX checksum */
3057 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003058
developerdca0fde2022-12-14 11:40:35 +08003059 val |= config;
developerfd40db22021-04-29 10:08:25 +08003060
developerdca0fde2022-12-14 11:40:35 +08003061 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3062 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003063
developerdca0fde2022-12-14 11:40:35 +08003064 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003065}
3066
developer7cd7e5e2022-11-17 13:57:32 +08003067void mtk_set_pse_drop(u32 config)
3068{
3069 struct mtk_eth *eth = g_eth;
3070
3071 if (eth)
3072 mtk_w32(eth, config, PSE_PPE0_DROP);
3073}
3074EXPORT_SYMBOL(mtk_set_pse_drop);
3075
developerfd40db22021-04-29 10:08:25 +08003076static int mtk_open(struct net_device *dev)
3077{
3078 struct mtk_mac *mac = netdev_priv(dev);
3079 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003080 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003081 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003082 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003083
3084 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3085 if (err) {
3086 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3087 err);
3088 return err;
3089 }
3090
3091 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3092 if (!refcount_read(&eth->dma_refcnt)) {
3093 int err = mtk_start_dma(eth);
3094
3095 if (err)
3096 return err;
3097
developerfd40db22021-04-29 10:08:25 +08003098
3099 /* Indicates CDM to parse the MTK special tag from CPU */
3100 if (netdev_uses_dsa(dev)) {
3101 u32 val;
3102 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3103 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3104 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3105 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3106 }
3107
3108 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003109 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003110 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003111 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3112
3113 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3114 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3115 napi_enable(&eth->rx_napi[i].napi);
3116 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3117 }
3118 }
3119
developerfd40db22021-04-29 10:08:25 +08003120 refcount_set(&eth->dma_refcnt, 1);
3121 }
3122 else
3123 refcount_inc(&eth->dma_refcnt);
3124
developera2613e62022-07-01 18:29:37 +08003125 if (phylink_priv->desc) {
3126 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3127 If single PHY chip is not GPY211, the following step you should do:
3128 1. Contact your Single PHY chip vendor and get the details of
3129 - how to enables link status change interrupt
3130 - how to clears interrupt source
3131 */
3132
3133 // clear interrupt source for gpy211
3134 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3135
3136 // enable link status change interrupt for gpy211
3137 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3138
3139 phylink_priv->dev = dev;
3140
3141 // override dev pointer for single PHY chip 0
3142 if (phylink_priv->id == 0) {
3143 struct net_device *tmp;
3144
3145 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3146 if (tmp)
3147 phylink_priv->dev = tmp;
3148 else
3149 phylink_priv->dev = NULL;
3150 }
3151 }
3152
developerfd40db22021-04-29 10:08:25 +08003153 phylink_start(mac->phylink);
3154 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003155 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003156 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3157 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3158
developerdca0fde2022-12-14 11:40:35 +08003159 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3160
developerfd40db22021-04-29 10:08:25 +08003161 return 0;
3162}
3163
3164static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3165{
3166 u32 val;
3167 int i;
3168
3169 /* stop the dma engine */
3170 spin_lock_bh(&eth->page_lock);
3171 val = mtk_r32(eth, glo_cfg);
3172 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3173 glo_cfg);
3174 spin_unlock_bh(&eth->page_lock);
3175
3176 /* wait for dma stop */
3177 for (i = 0; i < 10; i++) {
3178 val = mtk_r32(eth, glo_cfg);
3179 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003180 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003181 continue;
3182 }
3183 break;
3184 }
3185}
3186
3187static int mtk_stop(struct net_device *dev)
3188{
3189 struct mtk_mac *mac = netdev_priv(dev);
3190 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003191 int i;
developer3a5969e2022-02-09 15:36:36 +08003192 u32 val = 0;
3193 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003194
developerdca0fde2022-12-14 11:40:35 +08003195 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003196 netif_tx_disable(dev);
3197
developer3a5969e2022-02-09 15:36:36 +08003198 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3199 if (phy_node) {
3200 val = _mtk_mdio_read(eth, 0, 0);
3201 val |= BMCR_PDOWN;
3202 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003203 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3204 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003205 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003206 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003207 }
3208
3209 //GMAC RX disable
3210 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3211 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3212
3213 phylink_stop(mac->phylink);
3214
developerfd40db22021-04-29 10:08:25 +08003215 phylink_disconnect_phy(mac->phylink);
3216
3217 /* only shutdown DMA if this is the last user */
3218 if (!refcount_dec_and_test(&eth->dma_refcnt))
3219 return 0;
3220
developerfd40db22021-04-29 10:08:25 +08003221
3222 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003223 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003224 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003225 napi_disable(&eth->rx_napi[0].napi);
3226
3227 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3228 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3229 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3230 napi_disable(&eth->rx_napi[i].napi);
3231 }
3232 }
developerfd40db22021-04-29 10:08:25 +08003233
3234 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3235 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3236 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3237
3238 mtk_dma_free(eth);
3239
3240 return 0;
3241}
3242
developer8051e042022-04-08 13:26:36 +08003243void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003244{
developer8051e042022-04-08 13:26:36 +08003245 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003246
developerfd40db22021-04-29 10:08:25 +08003247 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003248 reset_bits, reset_bits);
3249
3250 while (i++ < 5000) {
3251 mdelay(1);
3252 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3253
3254 if ((val & reset_bits) == reset_bits) {
3255 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3256 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3257 reset_bits, ~reset_bits);
3258 break;
3259 }
3260 }
3261
developerfd40db22021-04-29 10:08:25 +08003262 mdelay(10);
3263}
3264
3265static void mtk_clk_disable(struct mtk_eth *eth)
3266{
3267 int clk;
3268
3269 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3270 clk_disable_unprepare(eth->clks[clk]);
3271}
3272
3273static int mtk_clk_enable(struct mtk_eth *eth)
3274{
3275 int clk, ret;
3276
3277 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3278 ret = clk_prepare_enable(eth->clks[clk]);
3279 if (ret)
3280 goto err_disable_clks;
3281 }
3282
3283 return 0;
3284
3285err_disable_clks:
3286 while (--clk >= 0)
3287 clk_disable_unprepare(eth->clks[clk]);
3288
3289 return ret;
3290}
3291
developer18f46a82021-07-20 21:08:21 +08003292static int mtk_napi_init(struct mtk_eth *eth)
3293{
3294 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3295 int i;
3296
3297 rx_napi->eth = eth;
3298 rx_napi->rx_ring = &eth->rx_ring[0];
3299 rx_napi->irq_grp_no = 2;
3300
3301 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3302 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3303 rx_napi = &eth->rx_napi[i];
3304 rx_napi->eth = eth;
3305 rx_napi->rx_ring = &eth->rx_ring[i];
3306 rx_napi->irq_grp_no = 2 + i;
3307 }
3308 }
3309
3310 return 0;
3311}
3312
developer8051e042022-04-08 13:26:36 +08003313static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003314{
developer8051e042022-04-08 13:26:36 +08003315 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003316 u32 val;
developerfd40db22021-04-29 10:08:25 +08003317
developer8051e042022-04-08 13:26:36 +08003318 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3319 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003320
developer8051e042022-04-08 13:26:36 +08003321 if (atomic_read(&reset_lock) == 0) {
3322 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3323 return 0;
developerfd40db22021-04-29 10:08:25 +08003324
developer8051e042022-04-08 13:26:36 +08003325 pm_runtime_enable(eth->dev);
3326 pm_runtime_get_sync(eth->dev);
3327
3328 ret = mtk_clk_enable(eth);
3329 if (ret)
3330 goto err_disable_pm;
3331 }
developerfd40db22021-04-29 10:08:25 +08003332
3333 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3334 ret = device_reset(eth->dev);
3335 if (ret) {
3336 dev_err(eth->dev, "MAC reset failed!\n");
3337 goto err_disable_pm;
3338 }
3339
3340 /* enable interrupt delay for RX */
3341 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3342
3343 /* disable delay and normal interrupt */
3344 mtk_tx_irq_disable(eth, ~0);
3345 mtk_rx_irq_disable(eth, ~0);
3346
3347 return 0;
3348 }
3349
developer8051e042022-04-08 13:26:36 +08003350 pr_info("[%s] execute fe %s reset\n", __func__,
3351 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003352
developer8051e042022-04-08 13:26:36 +08003353 if (type == MTK_TYPE_WARM_RESET)
3354 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003355 else
developer8051e042022-04-08 13:26:36 +08003356 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003357
developer089e8852022-09-28 14:43:46 +08003358 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3359 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003360 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003361 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003362 }
developerfd40db22021-04-29 10:08:25 +08003363
3364 if (eth->pctl) {
3365 /* Set GE2 driving and slew rate */
3366 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3367
3368 /* set GE2 TDSEL */
3369 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3370
3371 /* set GE2 TUNE */
3372 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3373 }
3374
3375 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3376 * up with the more appropriate value when mtk_mac_config call is being
3377 * invoked.
3378 */
3379 for (i = 0; i < MTK_MAC_COUNT; i++)
3380 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3381
3382 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003383 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3384 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3385 else
3386 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003387
3388 /* enable interrupt delay for RX/TX */
3389 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3390 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3391
3392 mtk_tx_irq_disable(eth, ~0);
3393 mtk_rx_irq_disable(eth, ~0);
3394
3395 /* FE int grouping */
3396 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003397 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003398 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003399 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003400 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003401 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003402 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3403 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003404
developer089e8852022-09-28 14:43:46 +08003405 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3406 /* PSE should not drop port1, port8 and port9 packets */
3407 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3408
developer15f760a2022-10-12 15:57:21 +08003409 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3410 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3411
developer84d1e832022-11-24 11:25:05 +08003412 /* PSE free buffer drop threshold */
3413 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3414
developer089e8852022-09-28 14:43:46 +08003415 /* GDM and CDM Threshold */
3416 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3417 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3418
developerdca0fde2022-12-14 11:40:35 +08003419 /* Disable GDM1 RX CRC stripping */
3420 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3421 val &= ~MTK_GDMA_STRP_CRC;
3422 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3423
developer089e8852022-09-28 14:43:46 +08003424 /* PSE GDM3 MIB counter has incorrect hw default values,
3425 * so the driver ought to read clear the values beforehand
3426 * in case ethtool retrieve wrong mib values.
3427 */
3428 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3429 mtk_r32(eth,
3430 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3431 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003432 /* PSE Free Queue Flow Control */
3433 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3434
developer459b78e2022-07-01 17:25:10 +08003435 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3436 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3437
3438 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3439 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003440
developerfef9efd2021-06-16 18:28:09 +08003441 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003442 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3443 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3444 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3445 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3446 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3447 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3448 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003449 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003450
developerfef9efd2021-06-16 18:28:09 +08003451 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003452 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3453 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3454 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3455 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3456 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3457 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3458 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3459 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003460
3461 /* GDM and CDM Threshold */
3462 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3463 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3464 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3465 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3466 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3467 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003468 }
3469
3470 return 0;
3471
3472err_disable_pm:
3473 pm_runtime_put_sync(eth->dev);
3474 pm_runtime_disable(eth->dev);
3475
3476 return ret;
3477}
3478
3479static int mtk_hw_deinit(struct mtk_eth *eth)
3480{
3481 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3482 return 0;
3483
3484 mtk_clk_disable(eth);
3485
3486 pm_runtime_put_sync(eth->dev);
3487 pm_runtime_disable(eth->dev);
3488
3489 return 0;
3490}
3491
3492static int __init mtk_init(struct net_device *dev)
3493{
3494 struct mtk_mac *mac = netdev_priv(dev);
3495 struct mtk_eth *eth = mac->hw;
3496 const char *mac_addr;
3497
3498 mac_addr = of_get_mac_address(mac->of_node);
3499 if (!IS_ERR(mac_addr))
3500 ether_addr_copy(dev->dev_addr, mac_addr);
3501
3502 /* If the mac address is invalid, use random mac address */
3503 if (!is_valid_ether_addr(dev->dev_addr)) {
3504 eth_hw_addr_random(dev);
3505 dev_err(eth->dev, "generated random MAC address %pM\n",
3506 dev->dev_addr);
3507 }
3508
3509 return 0;
3510}
3511
3512static void mtk_uninit(struct net_device *dev)
3513{
3514 struct mtk_mac *mac = netdev_priv(dev);
3515 struct mtk_eth *eth = mac->hw;
3516
3517 phylink_disconnect_phy(mac->phylink);
3518 mtk_tx_irq_disable(eth, ~0);
3519 mtk_rx_irq_disable(eth, ~0);
3520}
3521
3522static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3523{
3524 struct mtk_mac *mac = netdev_priv(dev);
3525
3526 switch (cmd) {
3527 case SIOCGMIIPHY:
3528 case SIOCGMIIREG:
3529 case SIOCSMIIREG:
3530 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3531 default:
3532 /* default invoke the mtk_eth_dbg handler */
3533 return mtk_do_priv_ioctl(dev, ifr, cmd);
3534 break;
3535 }
3536
3537 return -EOPNOTSUPP;
3538}
3539
developer37482a42022-12-26 13:31:13 +08003540int mtk_phy_config(struct mtk_eth *eth, int enable)
3541{
3542 struct device_node *mii_np = NULL;
3543 struct device_node *child = NULL;
3544 int addr = 0;
3545 u32 val = 0;
3546
3547 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3548 if (!mii_np) {
3549 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3550 return -ENODEV;
3551 }
3552
3553 if (!of_device_is_available(mii_np)) {
3554 dev_err(eth->dev, "device is not available\n");
3555 return -ENODEV;
3556 }
3557
3558 for_each_available_child_of_node(mii_np, child) {
3559 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3560 if (addr < 0)
3561 continue;
3562 pr_info("%s %d addr:%d name:%s\n",
3563 __func__, __LINE__, addr, child->name);
3564 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3565 if (enable)
3566 val &= ~BMCR_PDOWN;
3567 else
3568 val |= BMCR_PDOWN;
3569 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3570 }
3571
3572 return 0;
3573}
3574
developerfd40db22021-04-29 10:08:25 +08003575static void mtk_pending_work(struct work_struct *work)
3576{
3577 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003578 struct device_node *phy_node = NULL;
3579 struct mtk_mac *mac = NULL;
3580 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003581 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003582 u32 val = 0;
3583
3584 atomic_inc(&reset_lock);
3585 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3586 if (!mtk_check_reset_event(eth, val)) {
3587 atomic_dec(&reset_lock);
3588 pr_info("[%s] No need to do FE reset !\n", __func__);
3589 return;
3590 }
developerfd40db22021-04-29 10:08:25 +08003591
3592 rtnl_lock();
3593
developer37482a42022-12-26 13:31:13 +08003594 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3595 cpu_relax();
3596
3597 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003598
3599 /* Adjust PPE configurations to prepare for reset */
3600 mtk_prepare_reset_ppe(eth, 0);
3601 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3602 mtk_prepare_reset_ppe(eth, 1);
3603
3604 /* Adjust FE configurations to prepare for reset */
3605 mtk_prepare_reset_fe(eth);
3606
3607 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003608 for (i = 0; i < MTK_MAC_COUNT; i++) {
3609 if (!eth->netdev[i])
3610 continue;
developer37482a42022-12-26 13:31:13 +08003611 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3612 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3613 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3614 eth->netdev[i]);
3615 } else {
3616 pr_info("send MTK_FE_START_RESET event\n");
3617 call_netdevice_notifiers(MTK_FE_START_RESET,
3618 eth->netdev[i]);
3619 }
developer6bb3f3a2022-11-22 09:59:14 +08003620 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003621 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
3622 pr_warn("wait for MTK_FE_START_RESET failed\n");
developer6bb3f3a2022-11-22 09:59:14 +08003623 rtnl_lock();
3624 break;
3625 }
developerfd40db22021-04-29 10:08:25 +08003626
developer8051e042022-04-08 13:26:36 +08003627 del_timer_sync(&eth->mtk_dma_monitor_timer);
3628 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003629 /* stop all devices to make sure that dma is properly shut down */
3630 for (i = 0; i < MTK_MAC_COUNT; i++) {
3631 if (!eth->netdev[i])
3632 continue;
3633 mtk_stop(eth->netdev[i]);
3634 __set_bit(i, &restart);
3635 }
developer8051e042022-04-08 13:26:36 +08003636 pr_info("[%s] mtk_stop ends !\n", __func__);
3637 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003638
3639 if (eth->dev->pins)
3640 pinctrl_select_state(eth->dev->pins->p,
3641 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003642
3643 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3644 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3645 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003646
3647 /* restart DMA and enable IRQs */
3648 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003649 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003650 continue;
3651 err = mtk_open(eth->netdev[i]);
3652 if (err) {
3653 netif_alert(eth, ifup, eth->netdev[i],
3654 "Driver up/down cycle failed, closing device.\n");
3655 dev_close(eth->netdev[i]);
3656 }
3657 }
3658
developer8051e042022-04-08 13:26:36 +08003659 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003660 if (!eth->netdev[i])
3661 continue;
developer37482a42022-12-26 13:31:13 +08003662 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3663 pr_info("send MTK_FE_START_TRAFFIC event\n");
3664 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3665 eth->netdev[i]);
3666 } else {
3667 pr_info("send MTK_FE_RESET_DONE event\n");
3668 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3669 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003670 }
developer37482a42022-12-26 13:31:13 +08003671 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3672 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003673 break;
3674 }
developer8051e042022-04-08 13:26:36 +08003675
3676 atomic_dec(&reset_lock);
3677 if (atomic_read(&force) > 0)
3678 atomic_dec(&force);
3679
3680 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3681 eth->mtk_dma_monitor_timer.expires = jiffies;
3682 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003683
3684 mtk_phy_config(eth, 1);
3685 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003686 clear_bit_unlock(MTK_RESETTING, &eth->state);
3687
3688 rtnl_unlock();
3689}
3690
3691static int mtk_free_dev(struct mtk_eth *eth)
3692{
3693 int i;
3694
3695 for (i = 0; i < MTK_MAC_COUNT; i++) {
3696 if (!eth->netdev[i])
3697 continue;
3698 free_netdev(eth->netdev[i]);
3699 }
3700
3701 return 0;
3702}
3703
3704static int mtk_unreg_dev(struct mtk_eth *eth)
3705{
3706 int i;
3707
3708 for (i = 0; i < MTK_MAC_COUNT; i++) {
3709 if (!eth->netdev[i])
3710 continue;
3711 unregister_netdev(eth->netdev[i]);
3712 }
3713
3714 return 0;
3715}
3716
3717static int mtk_cleanup(struct mtk_eth *eth)
3718{
3719 mtk_unreg_dev(eth);
3720 mtk_free_dev(eth);
3721 cancel_work_sync(&eth->pending_work);
3722
3723 return 0;
3724}
3725
3726static int mtk_get_link_ksettings(struct net_device *ndev,
3727 struct ethtool_link_ksettings *cmd)
3728{
3729 struct mtk_mac *mac = netdev_priv(ndev);
3730
3731 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3732 return -EBUSY;
3733
3734 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3735}
3736
3737static int mtk_set_link_ksettings(struct net_device *ndev,
3738 const struct ethtool_link_ksettings *cmd)
3739{
3740 struct mtk_mac *mac = netdev_priv(ndev);
3741
3742 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3743 return -EBUSY;
3744
3745 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3746}
3747
3748static void mtk_get_drvinfo(struct net_device *dev,
3749 struct ethtool_drvinfo *info)
3750{
3751 struct mtk_mac *mac = netdev_priv(dev);
3752
3753 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3754 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3755 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3756}
3757
3758static u32 mtk_get_msglevel(struct net_device *dev)
3759{
3760 struct mtk_mac *mac = netdev_priv(dev);
3761
3762 return mac->hw->msg_enable;
3763}
3764
3765static void mtk_set_msglevel(struct net_device *dev, u32 value)
3766{
3767 struct mtk_mac *mac = netdev_priv(dev);
3768
3769 mac->hw->msg_enable = value;
3770}
3771
3772static int mtk_nway_reset(struct net_device *dev)
3773{
3774 struct mtk_mac *mac = netdev_priv(dev);
3775
3776 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3777 return -EBUSY;
3778
3779 if (!mac->phylink)
3780 return -ENOTSUPP;
3781
3782 return phylink_ethtool_nway_reset(mac->phylink);
3783}
3784
3785static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3786{
3787 int i;
3788
3789 switch (stringset) {
3790 case ETH_SS_STATS:
3791 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3792 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3793 data += ETH_GSTRING_LEN;
3794 }
3795 break;
3796 }
3797}
3798
3799static int mtk_get_sset_count(struct net_device *dev, int sset)
3800{
3801 switch (sset) {
3802 case ETH_SS_STATS:
3803 return ARRAY_SIZE(mtk_ethtool_stats);
3804 default:
3805 return -EOPNOTSUPP;
3806 }
3807}
3808
3809static void mtk_get_ethtool_stats(struct net_device *dev,
3810 struct ethtool_stats *stats, u64 *data)
3811{
3812 struct mtk_mac *mac = netdev_priv(dev);
3813 struct mtk_hw_stats *hwstats = mac->hw_stats;
3814 u64 *data_src, *data_dst;
3815 unsigned int start;
3816 int i;
3817
3818 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3819 return;
3820
3821 if (netif_running(dev) && netif_device_present(dev)) {
3822 if (spin_trylock_bh(&hwstats->stats_lock)) {
3823 mtk_stats_update_mac(mac);
3824 spin_unlock_bh(&hwstats->stats_lock);
3825 }
3826 }
3827
3828 data_src = (u64 *)hwstats;
3829
3830 do {
3831 data_dst = data;
3832 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3833
3834 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3835 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3836 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3837}
3838
3839static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3840 u32 *rule_locs)
3841{
3842 int ret = -EOPNOTSUPP;
3843
3844 switch (cmd->cmd) {
3845 case ETHTOOL_GRXRINGS:
3846 if (dev->hw_features & NETIF_F_LRO) {
3847 cmd->data = MTK_MAX_RX_RING_NUM;
3848 ret = 0;
3849 }
3850 break;
3851 case ETHTOOL_GRXCLSRLCNT:
3852 if (dev->hw_features & NETIF_F_LRO) {
3853 struct mtk_mac *mac = netdev_priv(dev);
3854
3855 cmd->rule_cnt = mac->hwlro_ip_cnt;
3856 ret = 0;
3857 }
3858 break;
3859 case ETHTOOL_GRXCLSRULE:
3860 if (dev->hw_features & NETIF_F_LRO)
3861 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3862 break;
3863 case ETHTOOL_GRXCLSRLALL:
3864 if (dev->hw_features & NETIF_F_LRO)
3865 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3866 rule_locs);
3867 break;
3868 default:
3869 break;
3870 }
3871
3872 return ret;
3873}
3874
3875static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3876{
3877 int ret = -EOPNOTSUPP;
3878
3879 switch (cmd->cmd) {
3880 case ETHTOOL_SRXCLSRLINS:
3881 if (dev->hw_features & NETIF_F_LRO)
3882 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3883 break;
3884 case ETHTOOL_SRXCLSRLDEL:
3885 if (dev->hw_features & NETIF_F_LRO)
3886 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3887 break;
3888 default:
3889 break;
3890 }
3891
3892 return ret;
3893}
3894
developer6c5cbb52022-08-12 11:37:45 +08003895static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3896{
3897 struct mtk_mac *mac = netdev_priv(dev);
3898
3899 phylink_ethtool_get_pauseparam(mac->phylink, pause);
3900}
3901
3902static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3903{
3904 struct mtk_mac *mac = netdev_priv(dev);
3905
3906 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3907}
3908
developerfd40db22021-04-29 10:08:25 +08003909static const struct ethtool_ops mtk_ethtool_ops = {
3910 .get_link_ksettings = mtk_get_link_ksettings,
3911 .set_link_ksettings = mtk_set_link_ksettings,
3912 .get_drvinfo = mtk_get_drvinfo,
3913 .get_msglevel = mtk_get_msglevel,
3914 .set_msglevel = mtk_set_msglevel,
3915 .nway_reset = mtk_nway_reset,
3916 .get_link = ethtool_op_get_link,
3917 .get_strings = mtk_get_strings,
3918 .get_sset_count = mtk_get_sset_count,
3919 .get_ethtool_stats = mtk_get_ethtool_stats,
3920 .get_rxnfc = mtk_get_rxnfc,
3921 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003922 .get_pauseparam = mtk_get_pauseparam,
3923 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003924};
3925
3926static const struct net_device_ops mtk_netdev_ops = {
3927 .ndo_init = mtk_init,
3928 .ndo_uninit = mtk_uninit,
3929 .ndo_open = mtk_open,
3930 .ndo_stop = mtk_stop,
3931 .ndo_start_xmit = mtk_start_xmit,
3932 .ndo_set_mac_address = mtk_set_mac_address,
3933 .ndo_validate_addr = eth_validate_addr,
3934 .ndo_do_ioctl = mtk_do_ioctl,
3935 .ndo_tx_timeout = mtk_tx_timeout,
3936 .ndo_get_stats64 = mtk_get_stats64,
3937 .ndo_fix_features = mtk_fix_features,
3938 .ndo_set_features = mtk_set_features,
3939#ifdef CONFIG_NET_POLL_CONTROLLER
3940 .ndo_poll_controller = mtk_poll_controller,
3941#endif
3942};
3943
3944static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3945{
3946 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003947 const char *label;
developerfd40db22021-04-29 10:08:25 +08003948 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003949 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003950 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003951 struct mtk_phylink_priv *phylink_priv;
3952 struct fwnode_handle *fixed_node;
3953 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003954
3955 if (!_id) {
3956 dev_err(eth->dev, "missing mac id\n");
3957 return -EINVAL;
3958 }
3959
3960 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003961 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003962 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3963 return -EINVAL;
3964 }
3965
3966 if (eth->netdev[id]) {
3967 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3968 return -EINVAL;
3969 }
3970
3971 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3972 if (!eth->netdev[id]) {
3973 dev_err(eth->dev, "alloc_etherdev failed\n");
3974 return -ENOMEM;
3975 }
3976 mac = netdev_priv(eth->netdev[id]);
3977 eth->mac[id] = mac;
3978 mac->id = id;
3979 mac->hw = eth;
3980 mac->of_node = np;
3981
3982 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3983 mac->hwlro_ip_cnt = 0;
3984
3985 mac->hw_stats = devm_kzalloc(eth->dev,
3986 sizeof(*mac->hw_stats),
3987 GFP_KERNEL);
3988 if (!mac->hw_stats) {
3989 dev_err(eth->dev, "failed to allocate counter memory\n");
3990 err = -ENOMEM;
3991 goto free_netdev;
3992 }
3993 spin_lock_init(&mac->hw_stats->stats_lock);
3994 u64_stats_init(&mac->hw_stats->syncp);
3995 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3996
3997 /* phylink create */
3998 phy_mode = of_get_phy_mode(np);
3999 if (phy_mode < 0) {
4000 dev_err(eth->dev, "incorrect phy-mode\n");
4001 err = -EINVAL;
4002 goto free_netdev;
4003 }
4004
4005 /* mac config is not set */
4006 mac->interface = PHY_INTERFACE_MODE_NA;
4007 mac->mode = MLO_AN_PHY;
4008 mac->speed = SPEED_UNKNOWN;
4009
4010 mac->phylink_config.dev = &eth->netdev[id]->dev;
4011 mac->phylink_config.type = PHYLINK_NETDEV;
4012
developer30e13e72022-11-03 10:21:24 +08004013 mac->type = 0;
4014 if (!of_property_read_string(np, "mac-type", &label)) {
4015 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4016 if (!strcasecmp(label, gdm_type(mac_type)))
4017 break;
4018 }
4019
4020 switch (mac_type) {
4021 case 0:
4022 mac->type = MTK_GDM_TYPE;
4023 break;
4024 case 1:
4025 mac->type = MTK_XGDM_TYPE;
4026 break;
4027 default:
4028 dev_warn(eth->dev, "incorrect mac-type\n");
4029 break;
4030 };
4031 }
developer089e8852022-09-28 14:43:46 +08004032
developerfd40db22021-04-29 10:08:25 +08004033 phylink = phylink_create(&mac->phylink_config,
4034 of_fwnode_handle(mac->of_node),
4035 phy_mode, &mtk_phylink_ops);
4036 if (IS_ERR(phylink)) {
4037 err = PTR_ERR(phylink);
4038 goto free_netdev;
4039 }
4040
4041 mac->phylink = phylink;
4042
developera2613e62022-07-01 18:29:37 +08004043 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4044 "fixed-link");
4045 if (fixed_node) {
4046 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4047 0, GPIOD_IN, "?");
4048 if (!IS_ERR(desc)) {
4049 struct device_node *phy_np;
4050 const char *label;
4051 int irq, phyaddr;
4052
4053 phylink_priv = &mac->phylink_priv;
4054
4055 phylink_priv->desc = desc;
4056 phylink_priv->id = id;
4057 phylink_priv->link = -1;
4058
4059 irq = gpiod_to_irq(desc);
4060 if (irq > 0) {
4061 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4062 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4063 "ethernet:fixed link", mac);
4064 }
4065
developer8b6f2402022-11-28 13:42:34 +08004066 if (!of_property_read_string(to_of_node(fixed_node),
4067 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004068 if (strlen(label) < 16) {
4069 strncpy(phylink_priv->label, label,
4070 strlen(label));
4071 } else
developer8b6f2402022-11-28 13:42:34 +08004072 dev_err(eth->dev, "insufficient space for label!\n");
4073 }
developera2613e62022-07-01 18:29:37 +08004074
4075 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4076 if (phy_np) {
4077 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4078 phylink_priv->phyaddr = phyaddr;
4079 }
4080 }
4081 fwnode_handle_put(fixed_node);
4082 }
4083
developerfd40db22021-04-29 10:08:25 +08004084 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4085 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4086 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4087 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4088
4089 eth->netdev[id]->hw_features = eth->soc->hw_features;
4090 if (eth->hwlro)
4091 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4092
4093 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4094 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4095 eth->netdev[id]->features |= eth->soc->hw_features;
4096 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4097
4098 eth->netdev[id]->irq = eth->irq[0];
4099 eth->netdev[id]->dev.of_node = np;
4100
4101 return 0;
4102
4103free_netdev:
4104 free_netdev(eth->netdev[id]);
4105 return err;
4106}
4107
4108static int mtk_probe(struct platform_device *pdev)
4109{
4110 struct device_node *mac_np;
4111 struct mtk_eth *eth;
4112 int err, i;
4113
4114 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4115 if (!eth)
4116 return -ENOMEM;
4117
4118 eth->soc = of_device_get_match_data(&pdev->dev);
4119
4120 eth->dev = &pdev->dev;
4121 eth->base = devm_platform_ioremap_resource(pdev, 0);
4122 if (IS_ERR(eth->base))
4123 return PTR_ERR(eth->base);
4124
developer089e8852022-09-28 14:43:46 +08004125 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4126 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4127 if (IS_ERR(eth->sram_base))
4128 return PTR_ERR(eth->sram_base);
4129 }
4130
developerfd40db22021-04-29 10:08:25 +08004131 if(eth->soc->has_sram) {
4132 struct resource *res;
4133 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004134 if (unlikely(!res))
4135 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004136 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4137 }
4138
4139 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4140 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4141 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4142 } else {
4143 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4144 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4145 }
4146
4147 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4148 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4149 eth->ip_align = NET_IP_ALIGN;
4150 } else {
developer089e8852022-09-28 14:43:46 +08004151 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4152 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004153 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4154 else
4155 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4156 }
4157
developer089e8852022-09-28 14:43:46 +08004158 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4159 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4160 if (!err) {
4161 err = dma_set_coherent_mask(&pdev->dev,
4162 DMA_BIT_MASK(36));
4163 if (err) {
4164 dev_err(&pdev->dev, "Wrong DMA config\n");
4165 return -EINVAL;
4166 }
4167 }
4168 }
4169
developerfd40db22021-04-29 10:08:25 +08004170 spin_lock_init(&eth->page_lock);
4171 spin_lock_init(&eth->tx_irq_lock);
4172 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004173 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004174
4175 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4176 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4177 "mediatek,ethsys");
4178 if (IS_ERR(eth->ethsys)) {
4179 dev_err(&pdev->dev, "no ethsys regmap found\n");
4180 return PTR_ERR(eth->ethsys);
4181 }
4182 }
4183
4184 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4185 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4186 "mediatek,infracfg");
4187 if (IS_ERR(eth->infra)) {
4188 dev_err(&pdev->dev, "no infracfg regmap found\n");
4189 return PTR_ERR(eth->infra);
4190 }
4191 }
4192
4193 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004194 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004195 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004196 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004197 return -ENOMEM;
4198
developer089e8852022-09-28 14:43:46 +08004199 eth->xgmii->eth = eth;
4200 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004201 eth->soc->ana_rgc3);
4202
developer089e8852022-09-28 14:43:46 +08004203 if (err)
4204 return err;
4205 }
4206
4207 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4208 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4209 if (err)
4210 return err;
4211
4212 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4213 if (err)
4214 return err;
4215
4216 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4217 if (err)
4218 return err;
4219
4220 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004221 if (err)
4222 return err;
4223 }
4224
4225 if (eth->soc->required_pctl) {
4226 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4227 "mediatek,pctl");
4228 if (IS_ERR(eth->pctl)) {
4229 dev_err(&pdev->dev, "no pctl regmap found\n");
4230 return PTR_ERR(eth->pctl);
4231 }
4232 }
4233
developer18f46a82021-07-20 21:08:21 +08004234 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004235 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4236 eth->irq[i] = eth->irq[0];
4237 else
4238 eth->irq[i] = platform_get_irq(pdev, i);
4239 if (eth->irq[i] < 0) {
4240 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4241 return -ENXIO;
4242 }
4243 }
4244
4245 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4246 eth->clks[i] = devm_clk_get(eth->dev,
4247 mtk_clks_source_name[i]);
4248 if (IS_ERR(eth->clks[i])) {
4249 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4250 return -EPROBE_DEFER;
4251 if (eth->soc->required_clks & BIT(i)) {
4252 dev_err(&pdev->dev, "clock %s not found\n",
4253 mtk_clks_source_name[i]);
4254 return -EINVAL;
4255 }
4256 eth->clks[i] = NULL;
4257 }
4258 }
4259
4260 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4261 INIT_WORK(&eth->pending_work, mtk_pending_work);
4262
developer8051e042022-04-08 13:26:36 +08004263 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004264 if (err)
4265 return err;
4266
4267 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4268
4269 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4270 if (!of_device_is_compatible(mac_np,
4271 "mediatek,eth-mac"))
4272 continue;
4273
4274 if (!of_device_is_available(mac_np))
4275 continue;
4276
4277 err = mtk_add_mac(eth, mac_np);
4278 if (err) {
4279 of_node_put(mac_np);
4280 goto err_deinit_hw;
4281 }
4282 }
4283
developer18f46a82021-07-20 21:08:21 +08004284 err = mtk_napi_init(eth);
4285 if (err)
4286 goto err_free_dev;
4287
developerfd40db22021-04-29 10:08:25 +08004288 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4289 err = devm_request_irq(eth->dev, eth->irq[0],
4290 mtk_handle_irq, 0,
4291 dev_name(eth->dev), eth);
4292 } else {
4293 err = devm_request_irq(eth->dev, eth->irq[1],
4294 mtk_handle_irq_tx, 0,
4295 dev_name(eth->dev), eth);
4296 if (err)
4297 goto err_free_dev;
4298
4299 err = devm_request_irq(eth->dev, eth->irq[2],
4300 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004301 dev_name(eth->dev), &eth->rx_napi[0]);
4302 if (err)
4303 goto err_free_dev;
4304
developer793f7b42022-05-20 13:54:51 +08004305 if (MTK_MAX_IRQ_NUM > 3) {
4306 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4307 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4308 err = devm_request_irq(eth->dev,
4309 eth->irq[2 + i],
4310 mtk_handle_irq_rx, 0,
4311 dev_name(eth->dev),
4312 &eth->rx_napi[i]);
4313 if (err)
4314 goto err_free_dev;
4315 }
4316 } else {
4317 err = devm_request_irq(eth->dev, eth->irq[3],
4318 mtk_handle_fe_irq, 0,
4319 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004320 if (err)
4321 goto err_free_dev;
4322 }
4323 }
developerfd40db22021-04-29 10:08:25 +08004324 }
developer8051e042022-04-08 13:26:36 +08004325
developerfd40db22021-04-29 10:08:25 +08004326 if (err)
4327 goto err_free_dev;
4328
4329 /* No MT7628/88 support yet */
4330 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4331 err = mtk_mdio_init(eth);
4332 if (err)
4333 goto err_free_dev;
4334 }
4335
4336 for (i = 0; i < MTK_MAX_DEVS; i++) {
4337 if (!eth->netdev[i])
4338 continue;
4339
4340 err = register_netdev(eth->netdev[i]);
4341 if (err) {
4342 dev_err(eth->dev, "error bringing up device\n");
4343 goto err_deinit_mdio;
4344 } else
4345 netif_info(eth, probe, eth->netdev[i],
4346 "mediatek frame engine at 0x%08lx, irq %d\n",
4347 eth->netdev[i]->base_addr, eth->irq[0]);
4348 }
4349
4350 /* we run 2 devices on the same DMA ring so we need a dummy device
4351 * for NAPI to work
4352 */
4353 init_dummy_netdev(&eth->dummy_dev);
4354 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4355 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004356 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004357 MTK_NAPI_WEIGHT);
4358
developer18f46a82021-07-20 21:08:21 +08004359 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4360 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4361 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4362 mtk_napi_rx, MTK_NAPI_WEIGHT);
4363 }
4364
developer75e4dad2022-11-16 15:17:14 +08004365#if defined(CONFIG_XFRM_OFFLOAD)
4366 mtk_ipsec_offload_init(eth);
4367#endif
developerfd40db22021-04-29 10:08:25 +08004368 mtketh_debugfs_init(eth);
4369 debug_proc_init(eth);
4370
4371 platform_set_drvdata(pdev, eth);
4372
developer8051e042022-04-08 13:26:36 +08004373 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004374#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004375 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4376 eth->mtk_dma_monitor_timer.expires = jiffies;
4377 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004378#endif
developer8051e042022-04-08 13:26:36 +08004379
developerfd40db22021-04-29 10:08:25 +08004380 return 0;
4381
4382err_deinit_mdio:
4383 mtk_mdio_cleanup(eth);
4384err_free_dev:
4385 mtk_free_dev(eth);
4386err_deinit_hw:
4387 mtk_hw_deinit(eth);
4388
4389 return err;
4390}
4391
4392static int mtk_remove(struct platform_device *pdev)
4393{
4394 struct mtk_eth *eth = platform_get_drvdata(pdev);
4395 struct mtk_mac *mac;
4396 int i;
4397
4398 /* stop all devices to make sure that dma is properly shut down */
4399 for (i = 0; i < MTK_MAC_COUNT; i++) {
4400 if (!eth->netdev[i])
4401 continue;
4402 mtk_stop(eth->netdev[i]);
4403 mac = netdev_priv(eth->netdev[i]);
4404 phylink_disconnect_phy(mac->phylink);
4405 }
4406
4407 mtk_hw_deinit(eth);
4408
4409 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004410 netif_napi_del(&eth->rx_napi[0].napi);
4411
4412 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4413 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4414 netif_napi_del(&eth->rx_napi[i].napi);
4415 }
4416
developerfd40db22021-04-29 10:08:25 +08004417 mtk_cleanup(eth);
4418 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004419 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4420 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004421
4422 return 0;
4423}
4424
4425static const struct mtk_soc_data mt2701_data = {
4426 .caps = MT7623_CAPS | MTK_HWLRO,
4427 .hw_features = MTK_HW_FEATURES,
4428 .required_clks = MT7623_CLKS_BITMAP,
4429 .required_pctl = true,
4430 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004431 .txrx = {
4432 .txd_size = sizeof(struct mtk_tx_dma),
4433 .rxd_size = sizeof(struct mtk_rx_dma),
4434 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4435 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4436 },
developerfd40db22021-04-29 10:08:25 +08004437};
4438
4439static const struct mtk_soc_data mt7621_data = {
4440 .caps = MT7621_CAPS,
4441 .hw_features = MTK_HW_FEATURES,
4442 .required_clks = MT7621_CLKS_BITMAP,
4443 .required_pctl = false,
4444 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004445 .txrx = {
4446 .txd_size = sizeof(struct mtk_tx_dma),
4447 .rxd_size = sizeof(struct mtk_rx_dma),
4448 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4449 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4450 },
developerfd40db22021-04-29 10:08:25 +08004451};
4452
4453static const struct mtk_soc_data mt7622_data = {
4454 .ana_rgc3 = 0x2028,
4455 .caps = MT7622_CAPS | MTK_HWLRO,
4456 .hw_features = MTK_HW_FEATURES,
4457 .required_clks = MT7622_CLKS_BITMAP,
4458 .required_pctl = false,
4459 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004460 .txrx = {
4461 .txd_size = sizeof(struct mtk_tx_dma),
4462 .rxd_size = sizeof(struct mtk_rx_dma),
4463 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4464 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4465 },
developerfd40db22021-04-29 10:08:25 +08004466};
4467
4468static const struct mtk_soc_data mt7623_data = {
4469 .caps = MT7623_CAPS | MTK_HWLRO,
4470 .hw_features = MTK_HW_FEATURES,
4471 .required_clks = MT7623_CLKS_BITMAP,
4472 .required_pctl = true,
4473 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004474 .txrx = {
4475 .txd_size = sizeof(struct mtk_tx_dma),
4476 .rxd_size = sizeof(struct mtk_rx_dma),
4477 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4478 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4479 },
developerfd40db22021-04-29 10:08:25 +08004480};
4481
4482static const struct mtk_soc_data mt7629_data = {
4483 .ana_rgc3 = 0x128,
4484 .caps = MT7629_CAPS | MTK_HWLRO,
4485 .hw_features = MTK_HW_FEATURES,
4486 .required_clks = MT7629_CLKS_BITMAP,
4487 .required_pctl = false,
4488 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004489 .txrx = {
4490 .txd_size = sizeof(struct mtk_tx_dma),
4491 .rxd_size = sizeof(struct mtk_rx_dma),
4492 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4493 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4494 },
developerfd40db22021-04-29 10:08:25 +08004495};
4496
4497static const struct mtk_soc_data mt7986_data = {
4498 .ana_rgc3 = 0x128,
4499 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004500 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004501 .required_clks = MT7986_CLKS_BITMAP,
4502 .required_pctl = false,
4503 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004504 .txrx = {
4505 .txd_size = sizeof(struct mtk_tx_dma_v2),
4506 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4507 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4508 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4509 },
developerfd40db22021-04-29 10:08:25 +08004510};
4511
developer255bba22021-07-27 15:16:33 +08004512static const struct mtk_soc_data mt7981_data = {
4513 .ana_rgc3 = 0x128,
4514 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004515 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004516 .required_clks = MT7981_CLKS_BITMAP,
4517 .required_pctl = false,
4518 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004519 .txrx = {
4520 .txd_size = sizeof(struct mtk_tx_dma_v2),
4521 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4522 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4523 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4524 },
developer255bba22021-07-27 15:16:33 +08004525};
4526
developer089e8852022-09-28 14:43:46 +08004527static const struct mtk_soc_data mt7988_data = {
4528 .ana_rgc3 = 0x128,
4529 .caps = MT7988_CAPS,
4530 .hw_features = MTK_HW_FEATURES,
4531 .required_clks = MT7988_CLKS_BITMAP,
4532 .required_pctl = false,
4533 .has_sram = true,
4534 .txrx = {
4535 .txd_size = sizeof(struct mtk_tx_dma_v2),
4536 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4537 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4538 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4539 },
4540};
4541
developerfd40db22021-04-29 10:08:25 +08004542static const struct mtk_soc_data rt5350_data = {
4543 .caps = MT7628_CAPS,
4544 .hw_features = MTK_HW_FEATURES_MT7628,
4545 .required_clks = MT7628_CLKS_BITMAP,
4546 .required_pctl = false,
4547 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004548 .txrx = {
4549 .txd_size = sizeof(struct mtk_tx_dma),
4550 .rxd_size = sizeof(struct mtk_rx_dma),
4551 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4552 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4553 },
developerfd40db22021-04-29 10:08:25 +08004554};
4555
4556const struct of_device_id of_mtk_match[] = {
4557 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4558 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4559 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4560 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4561 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4562 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004563 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004564 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004565 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4566 {},
4567};
4568MODULE_DEVICE_TABLE(of, of_mtk_match);
4569
4570static struct platform_driver mtk_driver = {
4571 .probe = mtk_probe,
4572 .remove = mtk_remove,
4573 .driver = {
4574 .name = "mtk_soc_eth",
4575 .of_match_table = of_mtk_match,
4576 },
4577};
4578
4579module_platform_driver(mtk_driver);
4580
4581MODULE_LICENSE("GPL");
4582MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4583MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");