blob: 9170adbce93cc6dd38327228c61a7b14028c108d [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
22#include <net/dsa.h>
23
24#include "mtk_eth_soc.h"
25#include "mtk_eth_dbg.h"
26
27#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
28#include "mtk_hnat/nf_hnat_mtk.h"
29#endif
30
31static int mtk_msg_level = -1;
32module_param_named(msg_level, mtk_msg_level, int, 0);
33MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
34
35#define MTK_ETHTOOL_STAT(x) { #x, \
36 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
37
38/* strings used by ethtool */
39static const struct mtk_ethtool_stats {
40 char str[ETH_GSTRING_LEN];
41 u32 offset;
42} mtk_ethtool_stats[] = {
43 MTK_ETHTOOL_STAT(tx_bytes),
44 MTK_ETHTOOL_STAT(tx_packets),
45 MTK_ETHTOOL_STAT(tx_skip),
46 MTK_ETHTOOL_STAT(tx_collisions),
47 MTK_ETHTOOL_STAT(rx_bytes),
48 MTK_ETHTOOL_STAT(rx_packets),
49 MTK_ETHTOOL_STAT(rx_overflow),
50 MTK_ETHTOOL_STAT(rx_fcs_errors),
51 MTK_ETHTOOL_STAT(rx_short_errors),
52 MTK_ETHTOOL_STAT(rx_long_errors),
53 MTK_ETHTOOL_STAT(rx_checksum_errors),
54 MTK_ETHTOOL_STAT(rx_flow_control_packets),
55};
56
57static const char * const mtk_clks_source_name[] = {
58 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
59 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
60 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
61 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
62};
63
64void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
65{
66 __raw_writel(val, eth->base + reg);
67}
68
69u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
70{
71 return __raw_readl(eth->base + reg);
72}
73
74u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
75{
76 u32 val;
77
78 val = mtk_r32(eth, reg);
79 val &= ~mask;
80 val |= set;
81 mtk_w32(eth, val, reg);
82 return reg;
83}
84
85static int mtk_mdio_busy_wait(struct mtk_eth *eth)
86{
87 unsigned long t_start = jiffies;
88
89 while (1) {
90 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
91 return 0;
92 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
93 break;
developerc4671b22021-05-28 13:16:42 +080094 cond_resched();
developerfd40db22021-04-29 10:08:25 +080095 }
96
97 dev_err(eth->dev, "mdio: MDIO timeout\n");
98 return -1;
99}
100
developer3957a912021-05-13 16:44:31 +0800101u32 _mtk_mdio_write(struct mtk_eth *eth, u16 phy_addr,
102 u16 phy_register, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800103{
104 if (mtk_mdio_busy_wait(eth))
105 return -1;
106
107 write_data &= 0xffff;
108
109 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
developerfb556ca2021-10-13 10:52:09 +0800110 ((phy_register & 0x1f) << PHY_IAC_REG_SHIFT) |
111 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
developerfd40db22021-04-29 10:08:25 +0800112 MTK_PHY_IAC);
113
114 if (mtk_mdio_busy_wait(eth))
115 return -1;
116
117 return 0;
118}
119
developer3957a912021-05-13 16:44:31 +0800120u32 _mtk_mdio_read(struct mtk_eth *eth, u16 phy_addr, u16 phy_reg)
developerfd40db22021-04-29 10:08:25 +0800121{
122 u32 d;
123
124 if (mtk_mdio_busy_wait(eth))
125 return 0xffff;
126
127 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
developerfb556ca2021-10-13 10:52:09 +0800128 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
129 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
developerfd40db22021-04-29 10:08:25 +0800130 MTK_PHY_IAC);
131
132 if (mtk_mdio_busy_wait(eth))
133 return 0xffff;
134
135 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
136
137 return d;
138}
139
140static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
141 int phy_reg, u16 val)
142{
143 struct mtk_eth *eth = bus->priv;
144
145 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
146}
147
148static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
149{
150 struct mtk_eth *eth = bus->priv;
151
152 return _mtk_mdio_read(eth, phy_addr, phy_reg);
153}
154
developer3957a912021-05-13 16:44:31 +0800155u32 mtk_cl45_ind_read(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 *data)
developerfd40db22021-04-29 10:08:25 +0800156{
157 mutex_lock(&eth->mii_bus->mdio_lock);
158
159 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
160 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
161 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
162 *data = _mtk_mdio_read(eth, port, MII_MMD_ADDR_DATA_REG);
163
164 mutex_unlock(&eth->mii_bus->mdio_lock);
165
166 return 0;
167}
168
developer3957a912021-05-13 16:44:31 +0800169u32 mtk_cl45_ind_write(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 data)
developerfd40db22021-04-29 10:08:25 +0800170{
171 mutex_lock(&eth->mii_bus->mdio_lock);
172
173 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
174 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
175 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
176 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, data);
177
178 mutex_unlock(&eth->mii_bus->mdio_lock);
179
180 return 0;
181}
182
183static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
184 phy_interface_t interface)
185{
186 u32 val;
187
188 /* Check DDR memory type.
189 * Currently TRGMII mode with DDR2 memory is not supported.
190 */
191 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
192 if (interface == PHY_INTERFACE_MODE_TRGMII &&
193 val & SYSCFG_DRAM_TYPE_DDR2) {
194 dev_err(eth->dev,
195 "TRGMII mode with DDR2 memory is not supported!\n");
196 return -EOPNOTSUPP;
197 }
198
199 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
200 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
201
202 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
203 ETHSYS_TRGMII_MT7621_MASK, val);
204
205 return 0;
206}
207
208static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
209 phy_interface_t interface, int speed)
210{
211 u32 val;
212 int ret;
213
214 if (interface == PHY_INTERFACE_MODE_TRGMII) {
215 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
216 val = 500000000;
217 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
218 if (ret)
219 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
220 return;
221 }
222
223 val = (speed == SPEED_1000) ?
224 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
225 mtk_w32(eth, val, INTF_MODE);
226
227 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
228 ETHSYS_TRGMII_CLK_SEL362_5,
229 ETHSYS_TRGMII_CLK_SEL362_5);
230
231 val = (speed == SPEED_1000) ? 250000000 : 500000000;
232 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
233 if (ret)
234 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
235
236 val = (speed == SPEED_1000) ?
237 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
238 mtk_w32(eth, val, TRGMII_RCK_CTRL);
239
240 val = (speed == SPEED_1000) ?
241 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
242 mtk_w32(eth, val, TRGMII_TCK_CTRL);
243}
244
245static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
246 const struct phylink_link_state *state)
247{
248 struct mtk_mac *mac = container_of(config, struct mtk_mac,
249 phylink_config);
250 struct mtk_eth *eth = mac->hw;
251 u32 mcr_cur, mcr_new, sid, i;
developerfb556ca2021-10-13 10:52:09 +0800252 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800253
254 /* MT76x8 has no hardware settings between for the MAC */
255 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
256 mac->interface != state->interface) {
257 /* Setup soc pin functions */
258 switch (state->interface) {
259 case PHY_INTERFACE_MODE_TRGMII:
260 if (mac->id)
261 goto err_phy;
262 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
263 MTK_GMAC1_TRGMII))
264 goto err_phy;
265 /* fall through */
266 case PHY_INTERFACE_MODE_RGMII_TXID:
267 case PHY_INTERFACE_MODE_RGMII_RXID:
268 case PHY_INTERFACE_MODE_RGMII_ID:
269 case PHY_INTERFACE_MODE_RGMII:
270 case PHY_INTERFACE_MODE_MII:
271 case PHY_INTERFACE_MODE_REVMII:
272 case PHY_INTERFACE_MODE_RMII:
273 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
274 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
275 if (err)
276 goto init_err;
277 }
278 break;
279 case PHY_INTERFACE_MODE_1000BASEX:
280 case PHY_INTERFACE_MODE_2500BASEX:
281 case PHY_INTERFACE_MODE_SGMII:
282 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
283 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
284 if (err)
285 goto init_err;
286 }
287 break;
288 case PHY_INTERFACE_MODE_GMII:
289 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
290 err = mtk_gmac_gephy_path_setup(eth, mac->id);
291 if (err)
292 goto init_err;
293 }
294 break;
295 default:
296 goto err_phy;
297 }
298
299 /* Setup clock for 1st gmac */
300 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
301 !phy_interface_mode_is_8023z(state->interface) &&
302 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
303 if (MTK_HAS_CAPS(mac->hw->soc->caps,
304 MTK_TRGMII_MT7621_CLK)) {
305 if (mt7621_gmac0_rgmii_adjust(mac->hw,
306 state->interface))
307 goto err_phy;
308 } else {
309 mtk_gmac0_rgmii_adjust(mac->hw,
310 state->interface,
311 state->speed);
312
313 /* mt7623_pad_clk_setup */
314 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
315 mtk_w32(mac->hw,
316 TD_DM_DRVP(8) | TD_DM_DRVN(8),
317 TRGMII_TD_ODT(i));
318
319 /* Assert/release MT7623 RXC reset */
320 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
321 TRGMII_RCK_CTRL);
322 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
323 }
324 }
325
326 ge_mode = 0;
327 switch (state->interface) {
328 case PHY_INTERFACE_MODE_MII:
329 case PHY_INTERFACE_MODE_GMII:
330 ge_mode = 1;
331 break;
332 case PHY_INTERFACE_MODE_REVMII:
333 ge_mode = 2;
334 break;
335 case PHY_INTERFACE_MODE_RMII:
336 if (mac->id)
337 goto err_phy;
338 ge_mode = 3;
339 break;
340 default:
341 break;
342 }
343
344 /* put the gmac into the right mode */
345 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
346 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
347 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
348 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
349
350 mac->interface = state->interface;
351 }
352
353 /* SGMII */
354 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
355 phy_interface_mode_is_8023z(state->interface)) {
356 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
357 * being setup done.
358 */
359 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
360
361 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
362 SYSCFG0_SGMII_MASK,
363 ~(u32)SYSCFG0_SGMII_MASK);
364
365 /* Decide how GMAC and SGMIISYS be mapped */
366 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
367 0 : mac->id;
368
369 /* Setup SGMIISYS with the determined property */
370 if (state->interface != PHY_INTERFACE_MODE_SGMII)
371 err = mtk_sgmii_setup_mode_force(eth->sgmii, sid,
372 state);
373 else if (phylink_autoneg_inband(mode))
374 err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
375
376 if (err)
377 goto init_err;
378
379 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
380 SYSCFG0_SGMII_MASK, val);
381 } else if (phylink_autoneg_inband(mode)) {
382 dev_err(eth->dev,
383 "In-band mode not supported in non SGMII mode!\n");
384 return;
385 }
386
387 /* Setup gmac */
388 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
389 mcr_new = mcr_cur;
390 mcr_new &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
391 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
392 MAC_MCR_FORCE_RX_FC);
393 mcr_new |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
394 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
395
396 switch (state->speed) {
397 case SPEED_2500:
398 case SPEED_1000:
399 mcr_new |= MAC_MCR_SPEED_1000;
400 break;
401 case SPEED_100:
402 mcr_new |= MAC_MCR_SPEED_100;
403 break;
404 }
405 if (state->duplex == DUPLEX_FULL) {
406 mcr_new |= MAC_MCR_FORCE_DPX;
407 if (state->pause & MLO_PAUSE_TX)
408 mcr_new |= MAC_MCR_FORCE_TX_FC;
409 if (state->pause & MLO_PAUSE_RX)
410 mcr_new |= MAC_MCR_FORCE_RX_FC;
411 }
412
413 /* Only update control register when needed! */
414 if (mcr_new != mcr_cur)
415 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
416
417 return;
418
419err_phy:
420 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
421 mac->id, phy_modes(state->interface));
422 return;
423
424init_err:
425 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
426 mac->id, phy_modes(state->interface), err);
427}
428
429static int mtk_mac_link_state(struct phylink_config *config,
430 struct phylink_link_state *state)
431{
432 struct mtk_mac *mac = container_of(config, struct mtk_mac,
433 phylink_config);
434 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
435
436 state->link = (pmsr & MAC_MSR_LINK);
437 state->duplex = (pmsr & MAC_MSR_DPX) >> 1;
438
439 switch (pmsr & (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)) {
440 case 0:
441 state->speed = SPEED_10;
442 break;
443 case MAC_MSR_SPEED_100:
444 state->speed = SPEED_100;
445 break;
446 case MAC_MSR_SPEED_1000:
447 state->speed = SPEED_1000;
448 break;
449 default:
450 state->speed = SPEED_UNKNOWN;
451 break;
452 }
453
454 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
455 if (pmsr & MAC_MSR_RX_FC)
456 state->pause |= MLO_PAUSE_RX;
457 if (pmsr & MAC_MSR_TX_FC)
458 state->pause |= MLO_PAUSE_TX;
459
460 return 1;
461}
462
463static void mtk_mac_an_restart(struct phylink_config *config)
464{
465 struct mtk_mac *mac = container_of(config, struct mtk_mac,
466 phylink_config);
467
468 mtk_sgmii_restart_an(mac->hw, mac->id);
469}
470
471static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
472 phy_interface_t interface)
473{
474 struct mtk_mac *mac = container_of(config, struct mtk_mac,
475 phylink_config);
476 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
477
478 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
479 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
480}
481
482static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
483 phy_interface_t interface,
484 struct phy_device *phy)
485{
486 struct mtk_mac *mac = container_of(config, struct mtk_mac,
487 phylink_config);
488 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
489
490 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
491 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
492}
493
494static void mtk_validate(struct phylink_config *config,
495 unsigned long *supported,
496 struct phylink_link_state *state)
497{
498 struct mtk_mac *mac = container_of(config, struct mtk_mac,
499 phylink_config);
500 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
501
502 if (state->interface != PHY_INTERFACE_MODE_NA &&
503 state->interface != PHY_INTERFACE_MODE_MII &&
504 state->interface != PHY_INTERFACE_MODE_GMII &&
505 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
506 phy_interface_mode_is_rgmii(state->interface)) &&
507 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
508 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
509 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
510 (state->interface == PHY_INTERFACE_MODE_SGMII ||
511 phy_interface_mode_is_8023z(state->interface)))) {
512 linkmode_zero(supported);
513 return;
514 }
515
516 phylink_set_port_modes(mask);
517 phylink_set(mask, Autoneg);
518
519 switch (state->interface) {
520 case PHY_INTERFACE_MODE_TRGMII:
521 phylink_set(mask, 1000baseT_Full);
522 break;
523 case PHY_INTERFACE_MODE_1000BASEX:
524 case PHY_INTERFACE_MODE_2500BASEX:
525 phylink_set(mask, 1000baseX_Full);
526 phylink_set(mask, 2500baseX_Full);
527 break;
528 case PHY_INTERFACE_MODE_GMII:
529 case PHY_INTERFACE_MODE_RGMII:
530 case PHY_INTERFACE_MODE_RGMII_ID:
531 case PHY_INTERFACE_MODE_RGMII_RXID:
532 case PHY_INTERFACE_MODE_RGMII_TXID:
533 phylink_set(mask, 1000baseT_Half);
534 /* fall through */
535 case PHY_INTERFACE_MODE_SGMII:
536 phylink_set(mask, 1000baseT_Full);
537 phylink_set(mask, 1000baseX_Full);
538 /* fall through */
539 case PHY_INTERFACE_MODE_MII:
540 case PHY_INTERFACE_MODE_RMII:
541 case PHY_INTERFACE_MODE_REVMII:
542 case PHY_INTERFACE_MODE_NA:
543 default:
544 phylink_set(mask, 10baseT_Half);
545 phylink_set(mask, 10baseT_Full);
546 phylink_set(mask, 100baseT_Half);
547 phylink_set(mask, 100baseT_Full);
548 break;
549 }
550
551 if (state->interface == PHY_INTERFACE_MODE_NA) {
552 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
553 phylink_set(mask, 1000baseT_Full);
554 phylink_set(mask, 1000baseX_Full);
555 phylink_set(mask, 2500baseX_Full);
556 }
557 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
558 phylink_set(mask, 1000baseT_Full);
559 phylink_set(mask, 1000baseT_Half);
560 phylink_set(mask, 1000baseX_Full);
561 }
562 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
563 phylink_set(mask, 1000baseT_Full);
564 phylink_set(mask, 1000baseT_Half);
565 }
566 }
567
568 phylink_set(mask, Pause);
569 phylink_set(mask, Asym_Pause);
570
571 linkmode_and(supported, supported, mask);
572 linkmode_and(state->advertising, state->advertising, mask);
573
574 /* We can only operate at 2500BaseX or 1000BaseX. If requested
575 * to advertise both, only report advertising at 2500BaseX.
576 */
577 phylink_helper_basex_speed(state);
578}
579
580static const struct phylink_mac_ops mtk_phylink_ops = {
581 .validate = mtk_validate,
582 .mac_link_state = mtk_mac_link_state,
583 .mac_an_restart = mtk_mac_an_restart,
584 .mac_config = mtk_mac_config,
585 .mac_link_down = mtk_mac_link_down,
586 .mac_link_up = mtk_mac_link_up,
587};
588
589static int mtk_mdio_init(struct mtk_eth *eth)
590{
591 struct device_node *mii_np;
592 int ret;
593
594 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
595 if (!mii_np) {
596 dev_err(eth->dev, "no %s child node found", "mdio-bus");
597 return -ENODEV;
598 }
599
600 if (!of_device_is_available(mii_np)) {
601 ret = -ENODEV;
602 goto err_put_node;
603 }
604
605 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
606 if (!eth->mii_bus) {
607 ret = -ENOMEM;
608 goto err_put_node;
609 }
610
611 eth->mii_bus->name = "mdio";
612 eth->mii_bus->read = mtk_mdio_read;
613 eth->mii_bus->write = mtk_mdio_write;
614 eth->mii_bus->priv = eth;
615 eth->mii_bus->parent = eth->dev;
616
developer6fd46562021-10-14 15:04:34 +0800617 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800618 ret = -ENOMEM;
619 goto err_put_node;
620 }
developerfd40db22021-04-29 10:08:25 +0800621 ret = of_mdiobus_register(eth->mii_bus, mii_np);
622
623err_put_node:
624 of_node_put(mii_np);
625 return ret;
626}
627
628static void mtk_mdio_cleanup(struct mtk_eth *eth)
629{
630 if (!eth->mii_bus)
631 return;
632
633 mdiobus_unregister(eth->mii_bus);
634}
635
636static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
637{
638 unsigned long flags;
639 u32 val;
640
641 spin_lock_irqsave(&eth->tx_irq_lock, flags);
642 val = mtk_r32(eth, eth->tx_int_mask_reg);
643 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
644 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
645}
646
647static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
648{
649 unsigned long flags;
650 u32 val;
651
652 spin_lock_irqsave(&eth->tx_irq_lock, flags);
653 val = mtk_r32(eth, eth->tx_int_mask_reg);
654 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
655 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
656}
657
658static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
659{
660 unsigned long flags;
661 u32 val;
662
663 spin_lock_irqsave(&eth->rx_irq_lock, flags);
664 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
665 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
666 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
667}
668
669static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
670{
671 unsigned long flags;
672 u32 val;
673
674 spin_lock_irqsave(&eth->rx_irq_lock, flags);
675 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
676 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
677 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
678}
679
680static int mtk_set_mac_address(struct net_device *dev, void *p)
681{
682 int ret = eth_mac_addr(dev, p);
683 struct mtk_mac *mac = netdev_priv(dev);
684 struct mtk_eth *eth = mac->hw;
685 const char *macaddr = dev->dev_addr;
686
687 if (ret)
688 return ret;
689
690 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
691 return -EBUSY;
692
693 spin_lock_bh(&mac->hw->page_lock);
694 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
695 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
696 MT7628_SDM_MAC_ADRH);
697 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
698 (macaddr[4] << 8) | macaddr[5],
699 MT7628_SDM_MAC_ADRL);
700 } else {
701 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
702 MTK_GDMA_MAC_ADRH(mac->id));
703 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
704 (macaddr[4] << 8) | macaddr[5],
705 MTK_GDMA_MAC_ADRL(mac->id));
706 }
707 spin_unlock_bh(&mac->hw->page_lock);
708
709 return 0;
710}
711
712void mtk_stats_update_mac(struct mtk_mac *mac)
713{
714 struct mtk_hw_stats *hw_stats = mac->hw_stats;
715 unsigned int base = MTK_GDM1_TX_GBCNT;
716 u64 stats;
717
718 base += hw_stats->reg_offset;
719
720 u64_stats_update_begin(&hw_stats->syncp);
721
722 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
723 stats = mtk_r32(mac->hw, base + 0x04);
724 if (stats)
725 hw_stats->rx_bytes += (stats << 32);
726 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
727 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
728 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
729 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
730 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
731 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
732 hw_stats->rx_flow_control_packets +=
733 mtk_r32(mac->hw, base + 0x24);
734 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
735 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
736 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
737 stats = mtk_r32(mac->hw, base + 0x34);
738 if (stats)
739 hw_stats->tx_bytes += (stats << 32);
740 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
741 u64_stats_update_end(&hw_stats->syncp);
742}
743
744static void mtk_stats_update(struct mtk_eth *eth)
745{
746 int i;
747
748 for (i = 0; i < MTK_MAC_COUNT; i++) {
749 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
750 continue;
751 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
752 mtk_stats_update_mac(eth->mac[i]);
753 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
754 }
755 }
756}
757
758static void mtk_get_stats64(struct net_device *dev,
759 struct rtnl_link_stats64 *storage)
760{
761 struct mtk_mac *mac = netdev_priv(dev);
762 struct mtk_hw_stats *hw_stats = mac->hw_stats;
763 unsigned int start;
764
765 if (netif_running(dev) && netif_device_present(dev)) {
766 if (spin_trylock_bh(&hw_stats->stats_lock)) {
767 mtk_stats_update_mac(mac);
768 spin_unlock_bh(&hw_stats->stats_lock);
769 }
770 }
771
772 do {
773 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
774 storage->rx_packets = hw_stats->rx_packets;
775 storage->tx_packets = hw_stats->tx_packets;
776 storage->rx_bytes = hw_stats->rx_bytes;
777 storage->tx_bytes = hw_stats->tx_bytes;
778 storage->collisions = hw_stats->tx_collisions;
779 storage->rx_length_errors = hw_stats->rx_short_errors +
780 hw_stats->rx_long_errors;
781 storage->rx_over_errors = hw_stats->rx_overflow;
782 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
783 storage->rx_errors = hw_stats->rx_checksum_errors;
784 storage->tx_aborted_errors = hw_stats->tx_skip;
785 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
786
787 storage->tx_errors = dev->stats.tx_errors;
788 storage->rx_dropped = dev->stats.rx_dropped;
789 storage->tx_dropped = dev->stats.tx_dropped;
790}
791
792static inline int mtk_max_frag_size(int mtu)
793{
794 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
795 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
796 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
797
798 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
799 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
800}
801
802static inline int mtk_max_buf_size(int frag_size)
803{
804 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
805 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
806
807 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
808
809 return buf_size;
810}
811
developerc4671b22021-05-28 13:16:42 +0800812static inline bool mtk_rx_get_desc(struct mtk_rx_dma *rxd,
developerfd40db22021-04-29 10:08:25 +0800813 struct mtk_rx_dma *dma_rxd)
814{
developerfd40db22021-04-29 10:08:25 +0800815 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +0800816 if (!(rxd->rxd2 & RX_DMA_DONE))
817 return false;
818
819 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +0800820 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
821 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developera2bdbd52021-05-31 19:10:17 +0800822#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800823 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
824 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
825#endif
developerc4671b22021-05-28 13:16:42 +0800826 return true;
developerfd40db22021-04-29 10:08:25 +0800827}
828
829/* the qdma core needs scratch memory to be setup */
830static int mtk_init_fq_dma(struct mtk_eth *eth)
831{
832 dma_addr_t phy_ring_tail;
833 int cnt = MTK_DMA_SIZE;
834 dma_addr_t dma_addr;
835 int i;
836
837 if (!eth->soc->has_sram) {
838 eth->scratch_ring = dma_alloc_coherent(eth->dev,
839 cnt * sizeof(struct mtk_tx_dma),
840 &eth->phy_scratch_ring,
841 GFP_ATOMIC);
842 } else {
843 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
844 }
845
846 if (unlikely(!eth->scratch_ring))
847 return -ENOMEM;
848
849 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
850 GFP_KERNEL);
851 if (unlikely(!eth->scratch_head))
852 return -ENOMEM;
853
854 dma_addr = dma_map_single(eth->dev,
855 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
856 DMA_FROM_DEVICE);
857 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
858 return -ENOMEM;
859
860 phy_ring_tail = eth->phy_scratch_ring +
861 (sizeof(struct mtk_tx_dma) * (cnt - 1));
862
863 for (i = 0; i < cnt; i++) {
864 eth->scratch_ring[i].txd1 =
865 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
866 if (i < cnt - 1)
867 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
868 ((i + 1) * sizeof(struct mtk_tx_dma)));
869 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
870
871 eth->scratch_ring[i].txd4 = 0;
872#if defined(CONFIG_MEDIATEK_NETSYS_V2)
873 if (eth->soc->has_sram && ((sizeof(struct mtk_tx_dma)) > 16)) {
874 eth->scratch_ring[i].txd5 = 0;
875 eth->scratch_ring[i].txd6 = 0;
876 eth->scratch_ring[i].txd7 = 0;
877 eth->scratch_ring[i].txd8 = 0;
878 }
879#endif
880 }
881
882 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
883 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
884 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
885 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
886
887 return 0;
888}
889
890static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
891{
892 void *ret = ring->dma;
893
894 return ret + (desc - ring->phys);
895}
896
897static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
898 struct mtk_tx_dma *txd)
899{
900 int idx = txd - ring->dma;
901
902 return &ring->buf[idx];
903}
904
905static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
906 struct mtk_tx_dma *dma)
907{
908 return ring->dma_pdma - ring->dma + dma;
909}
910
911static int txd_to_idx(struct mtk_tx_ring *ring, struct mtk_tx_dma *dma)
912{
913 return ((void *)dma - (void *)ring->dma) / sizeof(*dma);
914}
915
developerc4671b22021-05-28 13:16:42 +0800916static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
917 bool napi)
developerfd40db22021-04-29 10:08:25 +0800918{
919 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
920 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
921 dma_unmap_single(eth->dev,
922 dma_unmap_addr(tx_buf, dma_addr0),
923 dma_unmap_len(tx_buf, dma_len0),
924 DMA_TO_DEVICE);
925 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
926 dma_unmap_page(eth->dev,
927 dma_unmap_addr(tx_buf, dma_addr0),
928 dma_unmap_len(tx_buf, dma_len0),
929 DMA_TO_DEVICE);
930 }
931 } else {
932 if (dma_unmap_len(tx_buf, dma_len0)) {
933 dma_unmap_page(eth->dev,
934 dma_unmap_addr(tx_buf, dma_addr0),
935 dma_unmap_len(tx_buf, dma_len0),
936 DMA_TO_DEVICE);
937 }
938
939 if (dma_unmap_len(tx_buf, dma_len1)) {
940 dma_unmap_page(eth->dev,
941 dma_unmap_addr(tx_buf, dma_addr1),
942 dma_unmap_len(tx_buf, dma_len1),
943 DMA_TO_DEVICE);
944 }
945 }
946
947 tx_buf->flags = 0;
948 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +0800949 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
950 if (napi)
951 napi_consume_skb(tx_buf->skb, napi);
952 else
953 dev_kfree_skb_any(tx_buf->skb);
954 }
developerfd40db22021-04-29 10:08:25 +0800955 tx_buf->skb = NULL;
956}
957
958static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
959 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
960 size_t size, int idx)
961{
962 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
963 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
964 dma_unmap_len_set(tx_buf, dma_len0, size);
965 } else {
966 if (idx & 1) {
967 txd->txd3 = mapped_addr;
968 txd->txd2 |= TX_DMA_PLEN1(size);
969 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
970 dma_unmap_len_set(tx_buf, dma_len1, size);
971 } else {
972 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
973 txd->txd1 = mapped_addr;
974 txd->txd2 = TX_DMA_PLEN0(size);
975 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
976 dma_unmap_len_set(tx_buf, dma_len0, size);
977 }
978 }
979}
980
981static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
982 int tx_num, struct mtk_tx_ring *ring, bool gso)
983{
984 struct mtk_mac *mac = netdev_priv(dev);
985 struct mtk_eth *eth = mac->hw;
986 struct mtk_tx_dma *itxd, *txd;
987 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
988 struct mtk_tx_buf *itx_buf, *tx_buf;
989 dma_addr_t mapped_addr;
990 unsigned int nr_frags;
991 int i, n_desc = 1;
developer54bf9742021-12-13 15:29:42 +0800992 u32 txd4 = 0, txd5 = 0, txd6 = 0;
993 u32 fport;
developerfd40db22021-04-29 10:08:25 +0800994 u32 qid = 0;
995 int k = 0;
996
997 itxd = ring->next_free;
998 itxd_pdma = qdma_to_pdma(ring, itxd);
999 if (itxd == ring->last_free)
1000 return -ENOMEM;
1001
1002 itx_buf = mtk_desc_to_tx_buf(ring, itxd);
1003 memset(itx_buf, 0, sizeof(*itx_buf));
1004
1005 mapped_addr = dma_map_single(eth->dev, skb->data,
1006 skb_headlen(skb), DMA_TO_DEVICE);
1007 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1008 return -ENOMEM;
1009
1010 WRITE_ONCE(itxd->txd1, mapped_addr);
1011 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1012 itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1013 MTK_TX_FLAGS_FPORT1;
1014 setup_tx_buf(eth, itx_buf, itxd_pdma, mapped_addr, skb_headlen(skb),
1015 k++);
1016
1017 nr_frags = skb_shinfo(skb)->nr_frags;
1018
developerfd40db22021-04-29 10:08:25 +08001019 qid = skb->mark & (MTK_QDMA_TX_MASK);
developerfd40db22021-04-29 10:08:25 +08001020
developerdc0d45f2021-12-27 13:01:22 +08001021#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1022 if(!qid && mac->id)
1023 qid = MTK_QDMA_GMAC2_QID;
1024#endif
1025
developera2bdbd52021-05-31 19:10:17 +08001026 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001027 /* set the forward port */
1028 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT_V2;
1029 txd4 |= fport;
1030
1031 if (gso)
1032 txd5 |= TX_DMA_TSO_V2;
1033
1034 /* TX Checksum offload */
1035 if (skb->ip_summed == CHECKSUM_PARTIAL)
1036 txd5 |= TX_DMA_CHKSUM_V2;
1037
1038 /* VLAN header offload */
1039 if (skb_vlan_tag_present(skb))
1040 txd6 |= TX_DMA_INS_VLAN_V2 | skb_vlan_tag_get(skb);
1041
1042 txd4 = txd4 | TX_DMA_SWC_V2;
developerfd40db22021-04-29 10:08:25 +08001043 } else {
1044 /* set the forward port */
1045 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
1046 txd4 |= fport;
1047
1048 if (gso)
1049 txd4 |= TX_DMA_TSO;
1050
1051 /* TX Checksum offload */
1052 if (skb->ip_summed == CHECKSUM_PARTIAL)
1053 txd4 |= TX_DMA_CHKSUM;
1054
1055 /* VLAN header offload */
1056 if (skb_vlan_tag_present(skb))
1057 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
developerfd40db22021-04-29 10:08:25 +08001058 }
1059 /* TX SG offload */
1060 txd = itxd;
1061 txd_pdma = qdma_to_pdma(ring, txd);
1062
1063#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1064 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
developera2bdbd52021-05-31 19:10:17 +08001065 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001066 txd4 &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1067 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1068 } else {
1069 txd4 &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1070 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT;
1071 }
1072 }
1073
1074 trace_printk("[%s] nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1075 __func__, nr_frags, HNAT_SKB_CB2(skb)->magic, txd4);
1076#endif
1077
1078 for (i = 0; i < nr_frags; i++) {
1079 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1080 unsigned int offset = 0;
1081 int frag_size = skb_frag_size(frag);
1082
1083 while (frag_size) {
1084 bool last_frag = false;
1085 unsigned int frag_map_size;
1086 bool new_desc = true;
1087
1088 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA) ||
1089 (i & 0x1)) {
1090 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1091 txd_pdma = qdma_to_pdma(ring, txd);
1092 if (txd == ring->last_free)
1093 goto err_dma;
1094
1095 n_desc++;
1096 } else {
1097 new_desc = false;
1098 }
1099
1100
1101 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1102 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
1103 frag_map_size,
1104 DMA_TO_DEVICE);
1105 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1106 goto err_dma;
1107
1108 if (i == nr_frags - 1 &&
1109 (frag_size - frag_map_size) == 0)
1110 last_frag = true;
1111
1112 WRITE_ONCE(txd->txd1, mapped_addr);
1113
developera2bdbd52021-05-31 19:10:17 +08001114 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001115 WRITE_ONCE(txd->txd3, (TX_DMA_PLEN0(frag_map_size) |
1116 last_frag * TX_DMA_LS0));
1117 WRITE_ONCE(txd->txd4, fport | TX_DMA_SWC_V2 |
1118 QID_BITS_V2(qid));
1119 } else {
1120 WRITE_ONCE(txd->txd3,
1121 (TX_DMA_SWC | QID_LOW_BITS(qid) |
1122 TX_DMA_PLEN0(frag_map_size) |
1123 last_frag * TX_DMA_LS0));
1124 WRITE_ONCE(txd->txd4,
1125 fport | QID_HIGH_BITS(qid));
1126 }
1127
1128 tx_buf = mtk_desc_to_tx_buf(ring, txd);
1129 if (new_desc)
1130 memset(tx_buf, 0, sizeof(*tx_buf));
1131 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1132 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1133 tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1134 MTK_TX_FLAGS_FPORT1;
1135
1136 setup_tx_buf(eth, tx_buf, txd_pdma, mapped_addr,
1137 frag_map_size, k++);
1138
1139 frag_size -= frag_map_size;
1140 offset += frag_map_size;
1141 }
1142 }
1143
1144 /* store skb to cleanup */
1145 itx_buf->skb = skb;
1146
developer54bf9742021-12-13 15:29:42 +08001147#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1148 WRITE_ONCE(itxd->txd5, txd5);
1149 WRITE_ONCE(itxd->txd6, txd6);
1150 WRITE_ONCE(itxd->txd7, 0);
1151 WRITE_ONCE(itxd->txd8, 0);
1152#endif
1153
1154 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001155 WRITE_ONCE(itxd->txd4, txd4 | QID_BITS_V2(qid));
developer54bf9742021-12-13 15:29:42 +08001156 WRITE_ONCE(itxd->txd3, (TX_DMA_PLEN0(skb_headlen(skb)) |
1157 (!nr_frags * TX_DMA_LS0)));
1158 } else {
developerfd40db22021-04-29 10:08:25 +08001159 WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
developer54bf9742021-12-13 15:29:42 +08001160 WRITE_ONCE(itxd->txd3,
1161 TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
1162 (!nr_frags * TX_DMA_LS0) | QID_LOW_BITS(qid));
1163 }
developerfd40db22021-04-29 10:08:25 +08001164
1165 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1166 if (k & 0x1)
1167 txd_pdma->txd2 |= TX_DMA_LS0;
1168 else
1169 txd_pdma->txd2 |= TX_DMA_LS1;
1170 }
1171
1172 netdev_sent_queue(dev, skb->len);
1173 skb_tx_timestamp(skb);
1174
1175 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1176 atomic_sub(n_desc, &ring->free_count);
1177
1178 /* make sure that all changes to the dma ring are flushed before we
1179 * continue
1180 */
1181 wmb();
1182
1183 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1184 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1185 !netdev_xmit_more())
1186 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1187 } else {
1188 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd),
1189 ring->dma_size);
1190 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1191 }
1192
1193 return 0;
1194
1195err_dma:
1196 do {
1197 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
1198
1199 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001200 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001201
1202 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1203 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1204 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1205
1206 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1207 itxd_pdma = qdma_to_pdma(ring, itxd);
1208 } while (itxd != txd);
1209
1210 return -ENOMEM;
1211}
1212
1213static inline int mtk_cal_txd_req(struct sk_buff *skb)
1214{
1215 int i, nfrags;
1216 skb_frag_t *frag;
1217
1218 nfrags = 1;
1219 if (skb_is_gso(skb)) {
1220 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1221 frag = &skb_shinfo(skb)->frags[i];
1222 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1223 MTK_TX_DMA_BUF_LEN);
1224 }
1225 } else {
1226 nfrags += skb_shinfo(skb)->nr_frags;
1227 }
1228
1229 return nfrags;
1230}
1231
1232static int mtk_queue_stopped(struct mtk_eth *eth)
1233{
1234 int i;
1235
1236 for (i = 0; i < MTK_MAC_COUNT; i++) {
1237 if (!eth->netdev[i])
1238 continue;
1239 if (netif_queue_stopped(eth->netdev[i]))
1240 return 1;
1241 }
1242
1243 return 0;
1244}
1245
1246static void mtk_wake_queue(struct mtk_eth *eth)
1247{
1248 int i;
1249
1250 for (i = 0; i < MTK_MAC_COUNT; i++) {
1251 if (!eth->netdev[i])
1252 continue;
1253 netif_wake_queue(eth->netdev[i]);
1254 }
1255}
1256
1257static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1258{
1259 struct mtk_mac *mac = netdev_priv(dev);
1260 struct mtk_eth *eth = mac->hw;
1261 struct mtk_tx_ring *ring = &eth->tx_ring;
1262 struct net_device_stats *stats = &dev->stats;
1263 bool gso = false;
1264 int tx_num;
1265
1266 /* normally we can rely on the stack not calling this more than once,
1267 * however we have 2 queues running on the same ring so we need to lock
1268 * the ring access
1269 */
1270 spin_lock(&eth->page_lock);
1271
1272 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1273 goto drop;
1274
1275 tx_num = mtk_cal_txd_req(skb);
1276 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1277 netif_stop_queue(dev);
1278 netif_err(eth, tx_queued, dev,
1279 "Tx Ring full when queue awake!\n");
1280 spin_unlock(&eth->page_lock);
1281 return NETDEV_TX_BUSY;
1282 }
1283
1284 /* TSO: fill MSS info in tcp checksum field */
1285 if (skb_is_gso(skb)) {
1286 if (skb_cow_head(skb, 0)) {
1287 netif_warn(eth, tx_err, dev,
1288 "GSO expand head fail.\n");
1289 goto drop;
1290 }
1291
1292 if (skb_shinfo(skb)->gso_type &
1293 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1294 gso = true;
1295 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1296 }
1297 }
1298
1299 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1300 goto drop;
1301
1302 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1303 netif_stop_queue(dev);
1304
1305 spin_unlock(&eth->page_lock);
1306
1307 return NETDEV_TX_OK;
1308
1309drop:
1310 spin_unlock(&eth->page_lock);
1311 stats->tx_dropped++;
1312 dev_kfree_skb_any(skb);
1313 return NETDEV_TX_OK;
1314}
1315
1316static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1317{
1318 int i;
1319 struct mtk_rx_ring *ring;
1320 int idx;
1321
developerfd40db22021-04-29 10:08:25 +08001322 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developer77d03a72021-06-06 00:06:00 +08001323 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1324 continue;
1325
developerfd40db22021-04-29 10:08:25 +08001326 ring = &eth->rx_ring[i];
1327 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1328 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
1329 ring->calc_idx_update = true;
1330 return ring;
1331 }
1332 }
1333
1334 return NULL;
1335}
1336
developer18f46a82021-07-20 21:08:21 +08001337static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001338{
developerfd40db22021-04-29 10:08:25 +08001339 int i;
1340
developerfb556ca2021-10-13 10:52:09 +08001341 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001342 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001343 else {
developerfd40db22021-04-29 10:08:25 +08001344 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1345 ring = &eth->rx_ring[i];
1346 if (ring->calc_idx_update) {
1347 ring->calc_idx_update = false;
1348 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1349 }
1350 }
1351 }
1352}
1353
1354static int mtk_poll_rx(struct napi_struct *napi, int budget,
1355 struct mtk_eth *eth)
1356{
developer18f46a82021-07-20 21:08:21 +08001357 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1358 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001359 int idx;
1360 struct sk_buff *skb;
1361 u8 *data, *new_data;
1362 struct mtk_rx_dma *rxd, trxd;
1363 int done = 0;
1364
developer18f46a82021-07-20 21:08:21 +08001365 if (unlikely(!ring))
1366 goto rx_done;
1367
developerfd40db22021-04-29 10:08:25 +08001368 while (done < budget) {
1369 struct net_device *netdev;
1370 unsigned int pktlen;
1371 dma_addr_t dma_addr;
1372 int mac;
1373
developer18f46a82021-07-20 21:08:21 +08001374 if (eth->hwlro)
1375 ring = mtk_get_rx_ring(eth);
1376
developerfd40db22021-04-29 10:08:25 +08001377 if (unlikely(!ring))
1378 goto rx_done;
1379
1380 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1381 rxd = &ring->dma[idx];
1382 data = ring->data[idx];
1383
developerc4671b22021-05-28 13:16:42 +08001384 if (!mtk_rx_get_desc(&trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001385 break;
1386
1387 /* find out which mac the packet come from. values start at 1 */
1388 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1389 mac = 0;
1390 } else {
developera2bdbd52021-05-31 19:10:17 +08001391#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1392 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001393 mac = RX_DMA_GET_SPORT(trxd.rxd5) - 1;
1394 else
1395#endif
1396 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1397 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1398 }
1399
1400 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1401 !eth->netdev[mac]))
1402 goto release_desc;
1403
1404 netdev = eth->netdev[mac];
1405
1406 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1407 goto release_desc;
1408
1409 /* alloc new buffer */
1410 new_data = napi_alloc_frag(ring->frag_size);
1411 if (unlikely(!new_data)) {
1412 netdev->stats.rx_dropped++;
1413 goto release_desc;
1414 }
1415 dma_addr = dma_map_single(eth->dev,
1416 new_data + NET_SKB_PAD +
1417 eth->ip_align,
1418 ring->buf_size,
1419 DMA_FROM_DEVICE);
1420 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1421 skb_free_frag(new_data);
1422 netdev->stats.rx_dropped++;
1423 goto release_desc;
1424 }
1425
developerc4671b22021-05-28 13:16:42 +08001426 dma_unmap_single(eth->dev, trxd.rxd1,
1427 ring->buf_size, DMA_FROM_DEVICE);
1428
developerfd40db22021-04-29 10:08:25 +08001429 /* receive data */
1430 skb = build_skb(data, ring->frag_size);
1431 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001432 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001433 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001434 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001435 }
1436 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1437
developerfd40db22021-04-29 10:08:25 +08001438 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1439 skb->dev = netdev;
1440 skb_put(skb, pktlen);
1441
developera2bdbd52021-05-31 19:10:17 +08001442 if ((!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001443 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developera2bdbd52021-05-31 19:10:17 +08001444 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001445 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1446 skb->ip_summed = CHECKSUM_UNNECESSARY;
1447 else
1448 skb_checksum_none_assert(skb);
1449 skb->protocol = eth_type_trans(skb, netdev);
1450
1451 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developera2bdbd52021-05-31 19:10:17 +08001452 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developer255bba22021-07-27 15:16:33 +08001453 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001454 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001455 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001456 RX_DMA_VID_V2(trxd.rxd4));
1457 } else {
1458 if (trxd.rxd2 & RX_DMA_VTAG)
1459 __vlan_hwaccel_put_tag(skb,
1460 htons(RX_DMA_VPID(trxd.rxd3)),
1461 RX_DMA_VID(trxd.rxd3));
1462 }
1463
1464 /* If netdev is attached to dsa switch, the special
1465 * tag inserted in VLAN field by switch hardware can
1466 * be offload by RX HW VLAN offload. Clears the VLAN
1467 * information from @skb to avoid unexpected 8021d
1468 * handler before packet enter dsa framework.
1469 */
1470 if (netdev_uses_dsa(netdev))
1471 __vlan_hwaccel_clear_tag(skb);
1472 }
1473
1474#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developera2bdbd52021-05-31 19:10:17 +08001475#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1476 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001477 *(u32 *)(skb->head) = trxd.rxd5;
1478 else
1479#endif
1480 *(u32 *)(skb->head) = trxd.rxd4;
1481
1482 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001483 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001484 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1485
1486 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1487 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1488 __func__, skb_hnat_reason(skb));
1489 skb->pkt_type = PACKET_HOST;
1490 }
1491
1492 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1493 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1494 skb_hnat_reason(skb), skb_hnat_alg(skb));
1495#endif
developer77d03a72021-06-06 00:06:00 +08001496 if (mtk_hwlro_stats_ebl &&
1497 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1498 hw_lro_stats_update(ring->ring_no, &trxd);
1499 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1500 }
developerfd40db22021-04-29 10:08:25 +08001501
1502 skb_record_rx_queue(skb, 0);
1503 napi_gro_receive(napi, skb);
1504
developerc4671b22021-05-28 13:16:42 +08001505skip_rx:
developerfd40db22021-04-29 10:08:25 +08001506 ring->data[idx] = new_data;
1507 rxd->rxd1 = (unsigned int)dma_addr;
1508
1509release_desc:
1510 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1511 rxd->rxd2 = RX_DMA_LSO;
1512 else
1513 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
1514
1515 ring->calc_idx = idx;
1516
1517 done++;
1518 }
1519
1520rx_done:
1521 if (done) {
1522 /* make sure that all changes to the dma ring are flushed before
1523 * we continue
1524 */
1525 wmb();
developer18f46a82021-07-20 21:08:21 +08001526 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001527 }
1528
1529 return done;
1530}
1531
developerfb556ca2021-10-13 10:52:09 +08001532static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001533 unsigned int *done, unsigned int *bytes)
1534{
1535 struct mtk_tx_ring *ring = &eth->tx_ring;
1536 struct mtk_tx_dma *desc;
1537 struct sk_buff *skb;
1538 struct mtk_tx_buf *tx_buf;
1539 u32 cpu, dma;
1540
developerc4671b22021-05-28 13:16:42 +08001541 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001542 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1543
1544 desc = mtk_qdma_phys_to_virt(ring, cpu);
1545
1546 while ((cpu != dma) && budget) {
1547 u32 next_cpu = desc->txd2;
1548 int mac = 0;
1549
1550 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1551 break;
1552
1553 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1554
1555 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1556 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
1557 mac = 1;
1558
1559 skb = tx_buf->skb;
1560 if (!skb)
1561 break;
1562
1563 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1564 bytes[mac] += skb->len;
1565 done[mac]++;
1566 budget--;
1567 }
developerc4671b22021-05-28 13:16:42 +08001568 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001569
1570 ring->last_free = desc;
1571 atomic_inc(&ring->free_count);
1572
1573 cpu = next_cpu;
1574 }
1575
developerc4671b22021-05-28 13:16:42 +08001576 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001577 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001578}
1579
developerfb556ca2021-10-13 10:52:09 +08001580static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001581 unsigned int *done, unsigned int *bytes)
1582{
1583 struct mtk_tx_ring *ring = &eth->tx_ring;
1584 struct mtk_tx_dma *desc;
1585 struct sk_buff *skb;
1586 struct mtk_tx_buf *tx_buf;
1587 u32 cpu, dma;
1588
1589 cpu = ring->cpu_idx;
1590 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1591
1592 while ((cpu != dma) && budget) {
1593 tx_buf = &ring->buf[cpu];
1594 skb = tx_buf->skb;
1595 if (!skb)
1596 break;
1597
1598 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1599 bytes[0] += skb->len;
1600 done[0]++;
1601 budget--;
1602 }
1603
developerc4671b22021-05-28 13:16:42 +08001604 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001605
1606 desc = &ring->dma[cpu];
1607 ring->last_free = desc;
1608 atomic_inc(&ring->free_count);
1609
1610 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1611 }
1612
1613 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001614}
1615
1616static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1617{
1618 struct mtk_tx_ring *ring = &eth->tx_ring;
1619 unsigned int done[MTK_MAX_DEVS];
1620 unsigned int bytes[MTK_MAX_DEVS];
1621 int total = 0, i;
1622
1623 memset(done, 0, sizeof(done));
1624 memset(bytes, 0, sizeof(bytes));
1625
1626 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08001627 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001628 else
developerfb556ca2021-10-13 10:52:09 +08001629 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001630
1631 for (i = 0; i < MTK_MAC_COUNT; i++) {
1632 if (!eth->netdev[i] || !done[i])
1633 continue;
1634 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1635 total += done[i];
1636 }
1637
1638 if (mtk_queue_stopped(eth) &&
1639 (atomic_read(&ring->free_count) > ring->thresh))
1640 mtk_wake_queue(eth);
1641
1642 return total;
1643}
1644
1645static void mtk_handle_status_irq(struct mtk_eth *eth)
1646{
developer77f3fd42021-10-05 15:16:05 +08001647 u32 status2 = mtk_r32(eth, MTK_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001648
1649 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1650 mtk_stats_update(eth);
1651 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer77f3fd42021-10-05 15:16:05 +08001652 MTK_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001653 }
1654}
1655
1656static int mtk_napi_tx(struct napi_struct *napi, int budget)
1657{
1658 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1659 u32 status, mask;
1660 int tx_done = 0;
1661
1662 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1663 mtk_handle_status_irq(eth);
1664 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1665 tx_done = mtk_poll_tx(eth, budget);
1666
1667 if (unlikely(netif_msg_intr(eth))) {
1668 status = mtk_r32(eth, eth->tx_int_status_reg);
1669 mask = mtk_r32(eth, eth->tx_int_mask_reg);
1670 dev_info(eth->dev,
1671 "done tx %d, intr 0x%08x/0x%x\n",
1672 tx_done, status, mask);
1673 }
1674
1675 if (tx_done == budget)
1676 return budget;
1677
1678 status = mtk_r32(eth, eth->tx_int_status_reg);
1679 if (status & MTK_TX_DONE_INT)
1680 return budget;
1681
developerc4671b22021-05-28 13:16:42 +08001682 if (napi_complete(napi))
1683 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001684
1685 return tx_done;
1686}
1687
1688static int mtk_napi_rx(struct napi_struct *napi, int budget)
1689{
developer18f46a82021-07-20 21:08:21 +08001690 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1691 struct mtk_eth *eth = rx_napi->eth;
1692 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001693 u32 status, mask;
1694 int rx_done = 0;
1695 int remain_budget = budget;
1696
1697 mtk_handle_status_irq(eth);
1698
1699poll_again:
developer18f46a82021-07-20 21:08:21 +08001700 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001701 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1702
1703 if (unlikely(netif_msg_intr(eth))) {
1704 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1705 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1706 dev_info(eth->dev,
1707 "done rx %d, intr 0x%08x/0x%x\n",
1708 rx_done, status, mask);
1709 }
1710 if (rx_done == remain_budget)
1711 return budget;
1712
1713 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08001714 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08001715 remain_budget -= rx_done;
1716 goto poll_again;
1717 }
developerc4671b22021-05-28 13:16:42 +08001718
1719 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08001720 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08001721
1722 return rx_done + budget - remain_budget;
1723}
1724
1725static int mtk_tx_alloc(struct mtk_eth *eth)
1726{
1727 struct mtk_tx_ring *ring = &eth->tx_ring;
1728 int i, sz = sizeof(*ring->dma);
1729
1730 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1731 GFP_KERNEL);
1732 if (!ring->buf)
1733 goto no_tx_mem;
1734
1735 if (!eth->soc->has_sram)
1736 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1737 &ring->phys, GFP_ATOMIC);
1738 else {
1739 ring->dma = eth->scratch_ring + MTK_DMA_SIZE;
1740 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
1741 }
1742
1743 if (!ring->dma)
1744 goto no_tx_mem;
1745
1746 for (i = 0; i < MTK_DMA_SIZE; i++) {
1747 int next = (i + 1) % MTK_DMA_SIZE;
1748 u32 next_ptr = ring->phys + next * sz;
1749
1750 ring->dma[i].txd2 = next_ptr;
1751 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1752 ring->dma[i].txd4 = 0;
1753#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1754 if (eth->soc->has_sram && ( sz > 16)) {
1755 ring->dma[i].txd5 = 0;
1756 ring->dma[i].txd6 = 0;
1757 ring->dma[i].txd7 = 0;
1758 ring->dma[i].txd8 = 0;
1759 }
1760#endif
1761 }
1762
1763 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
1764 * only as the framework. The real HW descriptors are the PDMA
1765 * descriptors in ring->dma_pdma.
1766 */
1767 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1768 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1769 &ring->phys_pdma,
1770 GFP_ATOMIC);
1771 if (!ring->dma_pdma)
1772 goto no_tx_mem;
1773
1774 for (i = 0; i < MTK_DMA_SIZE; i++) {
1775 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
1776 ring->dma_pdma[i].txd4 = 0;
1777 }
1778 }
1779
1780 ring->dma_size = MTK_DMA_SIZE;
1781 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1782 ring->next_free = &ring->dma[0];
1783 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
developerc4671b22021-05-28 13:16:42 +08001784 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08001785 ring->thresh = MAX_SKB_FRAGS;
1786
1787 /* make sure that all changes to the dma ring are flushed before we
1788 * continue
1789 */
1790 wmb();
1791
1792 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1793 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1794 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1795 mtk_w32(eth,
1796 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1797 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08001798 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001799 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
1800 MTK_QTX_CFG(0));
1801 } else {
1802 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
1803 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
1804 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
1805 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
1806 }
1807
1808 return 0;
1809
1810no_tx_mem:
1811 return -ENOMEM;
1812}
1813
1814static void mtk_tx_clean(struct mtk_eth *eth)
1815{
1816 struct mtk_tx_ring *ring = &eth->tx_ring;
1817 int i;
1818
1819 if (ring->buf) {
1820 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08001821 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08001822 kfree(ring->buf);
1823 ring->buf = NULL;
1824 }
1825
1826 if (!eth->soc->has_sram && ring->dma) {
1827 dma_free_coherent(eth->dev,
1828 MTK_DMA_SIZE * sizeof(*ring->dma),
1829 ring->dma,
1830 ring->phys);
1831 ring->dma = NULL;
1832 }
1833
1834 if (ring->dma_pdma) {
1835 dma_free_coherent(eth->dev,
1836 MTK_DMA_SIZE * sizeof(*ring->dma_pdma),
1837 ring->dma_pdma,
1838 ring->phys_pdma);
1839 ring->dma_pdma = NULL;
1840 }
1841}
1842
1843static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1844{
1845 struct mtk_rx_ring *ring;
1846 int rx_data_len, rx_dma_size;
1847 int i;
1848
1849 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1850 if (ring_no)
1851 return -EINVAL;
1852 ring = &eth->rx_ring_qdma;
1853 } else {
1854 ring = &eth->rx_ring[ring_no];
1855 }
1856
1857 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1858 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1859 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1860 } else {
1861 rx_data_len = ETH_DATA_LEN;
1862 rx_dma_size = MTK_DMA_SIZE;
1863 }
1864
1865 ring->frag_size = mtk_max_frag_size(rx_data_len);
1866 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1867 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1868 GFP_KERNEL);
1869 if (!ring->data)
1870 return -ENOMEM;
1871
1872 for (i = 0; i < rx_dma_size; i++) {
1873 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1874 if (!ring->data[i])
1875 return -ENOMEM;
1876 }
1877
1878 if ((!eth->soc->has_sram) || (eth->soc->has_sram
1879 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
1880 ring->dma = dma_alloc_coherent(eth->dev,
1881 rx_dma_size * sizeof(*ring->dma),
1882 &ring->phys, GFP_ATOMIC);
1883 else {
1884 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developer18f46a82021-07-20 21:08:21 +08001885 ring->dma = (struct mtk_rx_dma *)(tx_ring->dma +
1886 MTK_DMA_SIZE * (ring_no + 1));
1887 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
1888 sizeof(*tx_ring->dma) * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08001889 }
1890
1891 if (!ring->dma)
1892 return -ENOMEM;
1893
1894 for (i = 0; i < rx_dma_size; i++) {
1895 dma_addr_t dma_addr = dma_map_single(eth->dev,
1896 ring->data[i] + NET_SKB_PAD + eth->ip_align,
1897 ring->buf_size,
1898 DMA_FROM_DEVICE);
1899 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1900 return -ENOMEM;
1901 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1902
1903 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1904 ring->dma[i].rxd2 = RX_DMA_LSO;
1905 else
1906 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1907
1908 ring->dma[i].rxd3 = 0;
1909 ring->dma[i].rxd4 = 0;
developera2bdbd52021-05-31 19:10:17 +08001910#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001911 if (eth->soc->has_sram && ((sizeof(struct mtk_rx_dma)) > 16)) {
1912 ring->dma[i].rxd5 = 0;
1913 ring->dma[i].rxd6 = 0;
1914 ring->dma[i].rxd7 = 0;
1915 ring->dma[i].rxd8 = 0;
1916 }
1917#endif
1918 }
1919 ring->dma_size = rx_dma_size;
1920 ring->calc_idx_update = false;
1921 ring->calc_idx = rx_dma_size - 1;
1922 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
1923 MTK_QRX_CRX_IDX_CFG(ring_no) :
1924 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08001925 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08001926 /* make sure that all changes to the dma ring are flushed before we
1927 * continue
1928 */
1929 wmb();
1930
1931 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1932 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
1933 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
1934 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1935 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
1936 } else {
1937 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1938 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1939 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1940 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1941 }
1942
1943 return 0;
1944}
1945
1946static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
1947{
1948 int i;
1949
1950 if (ring->data && ring->dma) {
1951 for (i = 0; i < ring->dma_size; i++) {
1952 if (!ring->data[i])
1953 continue;
1954 if (!ring->dma[i].rxd1)
1955 continue;
1956 dma_unmap_single(eth->dev,
1957 ring->dma[i].rxd1,
1958 ring->buf_size,
1959 DMA_FROM_DEVICE);
1960 skb_free_frag(ring->data[i]);
1961 }
1962 kfree(ring->data);
1963 ring->data = NULL;
1964 }
1965
1966 if(in_sram)
1967 return;
1968
1969 if (ring->dma) {
1970 dma_free_coherent(eth->dev,
1971 ring->dma_size * sizeof(*ring->dma),
1972 ring->dma,
1973 ring->phys);
1974 ring->dma = NULL;
1975 }
1976}
1977
1978static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1979{
1980 int i;
developer77d03a72021-06-06 00:06:00 +08001981 u32 val;
developerfd40db22021-04-29 10:08:25 +08001982 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1983 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1984
1985 /* set LRO rings to auto-learn modes */
1986 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1987
1988 /* validate LRO ring */
1989 ring_ctrl_dw2 |= MTK_RING_VLD;
1990
1991 /* set AGE timer (unit: 20us) */
1992 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1993 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1994
1995 /* set max AGG timer (unit: 20us) */
1996 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1997
1998 /* set max LRO AGG count */
1999 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2000 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2001
developer77d03a72021-06-06 00:06:00 +08002002 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002003 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2004 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2005 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2006 }
2007
2008 /* IPv4 checksum update enable */
2009 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2010
2011 /* switch priority comparison to packet count mode */
2012 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2013
2014 /* bandwidth threshold setting */
2015 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2016
2017 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002018 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002019
2020 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2021 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2022 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2023
developerfd40db22021-04-29 10:08:25 +08002024 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2025 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2026
developer77d03a72021-06-06 00:06:00 +08002027 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2028 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2029 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2030 MTK_PDMA_RX_CFG);
2031
2032 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2033 } else {
2034 /* set HW LRO mode & the max aggregation count for rx packets */
2035 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2036 }
2037
developerfd40db22021-04-29 10:08:25 +08002038 /* enable HW LRO */
2039 lro_ctrl_dw0 |= MTK_LRO_EN;
2040
developer77d03a72021-06-06 00:06:00 +08002041 /* enable cpu reason black list */
2042 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2043
developerfd40db22021-04-29 10:08:25 +08002044 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2045 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2046
developer77d03a72021-06-06 00:06:00 +08002047 /* no use PPE cpu reason */
2048 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2049
developerfd40db22021-04-29 10:08:25 +08002050 return 0;
2051}
2052
2053static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2054{
2055 int i;
2056 u32 val;
2057
2058 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002059 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002060
2061 /* wait for relinquishments done */
2062 for (i = 0; i < 10; i++) {
2063 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002064 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developerfd40db22021-04-29 10:08:25 +08002065 msleep(20);
2066 continue;
2067 }
2068 break;
2069 }
2070
2071 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002072 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002073 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2074
2075 /* disable HW LRO */
2076 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2077}
2078
2079static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2080{
2081 u32 reg_val;
2082
developer77d03a72021-06-06 00:06:00 +08002083 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2084 idx += 1;
2085
developerfd40db22021-04-29 10:08:25 +08002086 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2087
2088 /* invalidate the IP setting */
2089 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2090
2091 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2092
2093 /* validate the IP setting */
2094 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2095}
2096
2097static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2098{
2099 u32 reg_val;
2100
developer77d03a72021-06-06 00:06:00 +08002101 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2102 idx += 1;
2103
developerfd40db22021-04-29 10:08:25 +08002104 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2105
2106 /* invalidate the IP setting */
2107 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2108
2109 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2110}
2111
2112static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2113{
2114 int cnt = 0;
2115 int i;
2116
2117 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2118 if (mac->hwlro_ip[i])
2119 cnt++;
2120 }
2121
2122 return cnt;
2123}
2124
2125static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2126 struct ethtool_rxnfc *cmd)
2127{
2128 struct ethtool_rx_flow_spec *fsp =
2129 (struct ethtool_rx_flow_spec *)&cmd->fs;
2130 struct mtk_mac *mac = netdev_priv(dev);
2131 struct mtk_eth *eth = mac->hw;
2132 int hwlro_idx;
2133
2134 if ((fsp->flow_type != TCP_V4_FLOW) ||
2135 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2136 (fsp->location > 1))
2137 return -EINVAL;
2138
2139 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2140 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2141
2142 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2143
2144 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2145
2146 return 0;
2147}
2148
2149static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2150 struct ethtool_rxnfc *cmd)
2151{
2152 struct ethtool_rx_flow_spec *fsp =
2153 (struct ethtool_rx_flow_spec *)&cmd->fs;
2154 struct mtk_mac *mac = netdev_priv(dev);
2155 struct mtk_eth *eth = mac->hw;
2156 int hwlro_idx;
2157
2158 if (fsp->location > 1)
2159 return -EINVAL;
2160
2161 mac->hwlro_ip[fsp->location] = 0;
2162 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2163
2164 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2165
2166 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2167
2168 return 0;
2169}
2170
2171static void mtk_hwlro_netdev_disable(struct net_device *dev)
2172{
2173 struct mtk_mac *mac = netdev_priv(dev);
2174 struct mtk_eth *eth = mac->hw;
2175 int i, hwlro_idx;
2176
2177 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2178 mac->hwlro_ip[i] = 0;
2179 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2180
2181 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2182 }
2183
2184 mac->hwlro_ip_cnt = 0;
2185}
2186
2187static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2188 struct ethtool_rxnfc *cmd)
2189{
2190 struct mtk_mac *mac = netdev_priv(dev);
2191 struct ethtool_rx_flow_spec *fsp =
2192 (struct ethtool_rx_flow_spec *)&cmd->fs;
2193
2194 /* only tcp dst ipv4 is meaningful, others are meaningless */
2195 fsp->flow_type = TCP_V4_FLOW;
2196 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2197 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2198
2199 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2200 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2201 fsp->h_u.tcp_ip4_spec.psrc = 0;
2202 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2203 fsp->h_u.tcp_ip4_spec.pdst = 0;
2204 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2205 fsp->h_u.tcp_ip4_spec.tos = 0;
2206 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2207
2208 return 0;
2209}
2210
2211static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2212 struct ethtool_rxnfc *cmd,
2213 u32 *rule_locs)
2214{
2215 struct mtk_mac *mac = netdev_priv(dev);
2216 int cnt = 0;
2217 int i;
2218
2219 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2220 if (mac->hwlro_ip[i]) {
2221 rule_locs[cnt] = i;
2222 cnt++;
2223 }
2224 }
2225
2226 cmd->rule_cnt = cnt;
2227
2228 return 0;
2229}
2230
developer18f46a82021-07-20 21:08:21 +08002231static int mtk_rss_init(struct mtk_eth *eth)
2232{
2233 u32 val;
2234
2235 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2236 /* Set RSS rings to PSE modes */
2237 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2238 val |= MTK_RING_PSE_MODE;
2239 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2240
2241 /* Enable non-lro multiple rx */
2242 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2243 val |= MTK_NON_LRO_MULTI_EN;
2244 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2245
2246 /* Enable RSS dly int supoort */
2247 val |= MTK_LRO_DLY_INT_EN;
2248 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2249
2250 /* Set RSS delay config int ring1 */
2251 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2252 }
2253
2254 /* Hash Type */
2255 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2256 val |= MTK_RSS_IPV4_STATIC_HASH;
2257 val |= MTK_RSS_IPV6_STATIC_HASH;
2258 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2259
2260 /* Select the size of indirection table */
2261 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2262 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2263 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2264 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2265 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2266 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2267 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2268 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2269
2270 /* Pause */
2271 val |= MTK_RSS_CFG_REQ;
2272 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2273
2274 /* Enable RSS*/
2275 val |= MTK_RSS_EN;
2276 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2277
2278 /* Release pause */
2279 val &= ~(MTK_RSS_CFG_REQ);
2280 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2281
2282 /* Set perRSS GRP INT */
2283 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2284
2285 /* Set GRP INT */
2286 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2287
2288 return 0;
2289}
2290
2291static void mtk_rss_uninit(struct mtk_eth *eth)
2292{
2293 u32 val;
2294
2295 /* Pause */
2296 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2297 val |= MTK_RSS_CFG_REQ;
2298 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2299
2300 /* Disable RSS*/
2301 val &= ~(MTK_RSS_EN);
2302 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2303
2304 /* Release pause */
2305 val &= ~(MTK_RSS_CFG_REQ);
2306 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2307}
2308
developerfd40db22021-04-29 10:08:25 +08002309static netdev_features_t mtk_fix_features(struct net_device *dev,
2310 netdev_features_t features)
2311{
2312 if (!(features & NETIF_F_LRO)) {
2313 struct mtk_mac *mac = netdev_priv(dev);
2314 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2315
2316 if (ip_cnt) {
2317 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2318
2319 features |= NETIF_F_LRO;
2320 }
2321 }
2322
2323 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2324 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2325
2326 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2327 }
2328
2329 return features;
2330}
2331
2332static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2333{
2334 struct mtk_mac *mac = netdev_priv(dev);
2335 struct mtk_eth *eth = mac->hw;
2336 int err = 0;
2337
2338 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2339 return 0;
2340
2341 if (!(features & NETIF_F_LRO))
2342 mtk_hwlro_netdev_disable(dev);
2343
2344 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2345 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2346 else
2347 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2348
2349 return err;
2350}
2351
2352/* wait for DMA to finish whatever it is doing before we start using it again */
2353static int mtk_dma_busy_wait(struct mtk_eth *eth)
2354{
2355 unsigned long t_start = jiffies;
2356
2357 while (1) {
2358 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2359 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2360 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2361 return 0;
2362 } else {
2363 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2364 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2365 return 0;
2366 }
2367
2368 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2369 break;
2370 }
2371
2372 dev_err(eth->dev, "DMA init timeout\n");
2373 return -1;
2374}
2375
2376static int mtk_dma_init(struct mtk_eth *eth)
2377{
2378 int err;
2379 u32 i;
2380
2381 if (mtk_dma_busy_wait(eth))
2382 return -EBUSY;
2383
2384 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2385 /* QDMA needs scratch memory for internal reordering of the
2386 * descriptors
2387 */
2388 err = mtk_init_fq_dma(eth);
2389 if (err)
2390 return err;
2391 }
2392
2393 err = mtk_tx_alloc(eth);
2394 if (err)
2395 return err;
2396
2397 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2398 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2399 if (err)
2400 return err;
2401 }
2402
2403 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2404 if (err)
2405 return err;
2406
2407 if (eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08002408 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2409 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002410 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2411 if (err)
2412 return err;
2413 }
2414 err = mtk_hwlro_rx_init(eth);
2415 if (err)
2416 return err;
2417 }
2418
developer18f46a82021-07-20 21:08:21 +08002419 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2420 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2421 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2422 if (err)
2423 return err;
2424 }
2425 err = mtk_rss_init(eth);
2426 if (err)
2427 return err;
2428 }
2429
developerfd40db22021-04-29 10:08:25 +08002430 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2431 /* Enable random early drop and set drop threshold
2432 * automatically
2433 */
2434 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2435 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2436 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2437 }
2438
2439 return 0;
2440}
2441
2442static void mtk_dma_free(struct mtk_eth *eth)
2443{
2444 int i;
2445
2446 for (i = 0; i < MTK_MAC_COUNT; i++)
2447 if (eth->netdev[i])
2448 netdev_reset_queue(eth->netdev[i]);
2449 if ( !eth->soc->has_sram && eth->scratch_ring) {
2450 dma_free_coherent(eth->dev,
2451 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
2452 eth->scratch_ring,
2453 eth->phy_scratch_ring);
2454 eth->scratch_ring = NULL;
2455 eth->phy_scratch_ring = 0;
2456 }
2457 mtk_tx_clean(eth);
2458 mtk_rx_clean(eth, &eth->rx_ring[0],1);
2459 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2460
2461 if (eth->hwlro) {
2462 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002463
2464 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2465 for (; i < MTK_MAX_RX_RING_NUM; i++)
2466 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002467 }
2468
developer18f46a82021-07-20 21:08:21 +08002469 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2470 mtk_rss_uninit(eth);
2471
2472 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2473 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2474 }
2475
developer94008d92021-09-23 09:47:41 +08002476 if (eth->scratch_head) {
2477 kfree(eth->scratch_head);
2478 eth->scratch_head = NULL;
2479 }
developerfd40db22021-04-29 10:08:25 +08002480}
2481
2482static void mtk_tx_timeout(struct net_device *dev)
2483{
2484 struct mtk_mac *mac = netdev_priv(dev);
2485 struct mtk_eth *eth = mac->hw;
2486
2487 eth->netdev[mac->id]->stats.tx_errors++;
2488 netif_err(eth, tx_err, dev,
2489 "transmit timed out\n");
2490 schedule_work(&eth->pending_work);
2491}
2492
developer18f46a82021-07-20 21:08:21 +08002493static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002494{
developer18f46a82021-07-20 21:08:21 +08002495 struct mtk_napi *rx_napi = priv;
2496 struct mtk_eth *eth = rx_napi->eth;
2497 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002498
developer18f46a82021-07-20 21:08:21 +08002499 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002500 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002501 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002502 }
2503
2504 return IRQ_HANDLED;
2505}
2506
2507static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2508{
2509 struct mtk_eth *eth = _eth;
2510
2511 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002512 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002513 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002514 }
2515
2516 return IRQ_HANDLED;
2517}
2518
2519static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2520{
2521 struct mtk_eth *eth = _eth;
2522
developer18f46a82021-07-20 21:08:21 +08002523 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2524 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2525 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002526 }
2527 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2528 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2529 mtk_handle_irq_tx(irq, _eth);
2530 }
2531
2532 return IRQ_HANDLED;
2533}
2534
2535#ifdef CONFIG_NET_POLL_CONTROLLER
2536static void mtk_poll_controller(struct net_device *dev)
2537{
2538 struct mtk_mac *mac = netdev_priv(dev);
2539 struct mtk_eth *eth = mac->hw;
2540
2541 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002542 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2543 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002544 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002545 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002546}
2547#endif
2548
2549static int mtk_start_dma(struct mtk_eth *eth)
2550{
2551 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002552 int val, err;
developerfd40db22021-04-29 10:08:25 +08002553
2554 err = mtk_dma_init(eth);
2555 if (err) {
2556 mtk_dma_free(eth);
2557 return err;
2558 }
2559
2560 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002561 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developera2bdbd52021-05-31 19:10:17 +08002562 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08002563 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002564 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002565 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2566 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2567 MTK_RESV_BUF | MTK_WCOMP_EN |
2568 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
2569 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
2570 else
2571 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002572 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002573 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2574 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2575 MTK_RX_BT_32DWORDS,
2576 MTK_QDMA_GLO_CFG);
2577
developer15d0d282021-07-14 16:40:44 +08002578 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08002579 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002580 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08002581 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2582 MTK_PDMA_GLO_CFG);
2583 } else {
2584 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2585 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2586 MTK_PDMA_GLO_CFG);
2587 }
2588
developer77d03a72021-06-06 00:06:00 +08002589 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) && eth->hwlro) {
2590 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
2591 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
2592 }
2593
developerfd40db22021-04-29 10:08:25 +08002594 return 0;
2595}
2596
2597static void mtk_gdm_config(struct mtk_eth *eth, u32 config)
2598{
2599 int i;
2600
2601 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2602 return;
2603
2604 for (i = 0; i < MTK_MAC_COUNT; i++) {
2605 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2606
2607 /* default setup the forward port to send frame to PDMA */
2608 val &= ~0xffff;
2609
2610 /* Enable RX checksum */
2611 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
2612
2613 val |= config;
2614
2615 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
2616 val |= MTK_GDMA_SPECIAL_TAG;
2617
2618 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
2619 }
2620 /* Reset and enable PSE */
2621 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
2622 mtk_w32(eth, 0, MTK_RST_GL);
2623}
2624
2625static int mtk_open(struct net_device *dev)
2626{
2627 struct mtk_mac *mac = netdev_priv(dev);
2628 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002629 int err, i;
developerfd40db22021-04-29 10:08:25 +08002630
2631 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
2632 if (err) {
2633 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
2634 err);
2635 return err;
2636 }
2637
2638 /* we run 2 netdevs on the same dma ring so we only bring it up once */
2639 if (!refcount_read(&eth->dma_refcnt)) {
2640 int err = mtk_start_dma(eth);
2641
2642 if (err)
2643 return err;
2644
2645 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
2646
2647 /* Indicates CDM to parse the MTK special tag from CPU */
2648 if (netdev_uses_dsa(dev)) {
2649 u32 val;
2650 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
2651 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
2652 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
2653 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
2654 }
2655
2656 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002657 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08002658 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002659 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
2660
2661 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2662 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2663 napi_enable(&eth->rx_napi[i].napi);
2664 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
2665 }
2666 }
2667
developerfd40db22021-04-29 10:08:25 +08002668 refcount_set(&eth->dma_refcnt, 1);
2669 }
2670 else
2671 refcount_inc(&eth->dma_refcnt);
2672
2673 phylink_start(mac->phylink);
2674 netif_start_queue(dev);
2675 return 0;
2676}
2677
2678static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
2679{
2680 u32 val;
2681 int i;
2682
2683 /* stop the dma engine */
2684 spin_lock_bh(&eth->page_lock);
2685 val = mtk_r32(eth, glo_cfg);
2686 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
2687 glo_cfg);
2688 spin_unlock_bh(&eth->page_lock);
2689
2690 /* wait for dma stop */
2691 for (i = 0; i < 10; i++) {
2692 val = mtk_r32(eth, glo_cfg);
2693 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
2694 msleep(20);
2695 continue;
2696 }
2697 break;
2698 }
2699}
2700
2701static int mtk_stop(struct net_device *dev)
2702{
2703 struct mtk_mac *mac = netdev_priv(dev);
2704 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002705 int i;
developerfd40db22021-04-29 10:08:25 +08002706
2707 phylink_stop(mac->phylink);
2708
2709 netif_tx_disable(dev);
2710
2711 phylink_disconnect_phy(mac->phylink);
2712
2713 /* only shutdown DMA if this is the last user */
2714 if (!refcount_dec_and_test(&eth->dma_refcnt))
2715 return 0;
2716
2717 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
2718
2719 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002720 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002721 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002722 napi_disable(&eth->rx_napi[0].napi);
2723
2724 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2725 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2726 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
2727 napi_disable(&eth->rx_napi[i].napi);
2728 }
2729 }
developerfd40db22021-04-29 10:08:25 +08002730
2731 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2732 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
2733 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
2734
2735 mtk_dma_free(eth);
2736
2737 return 0;
2738}
2739
2740static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
2741{
2742 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2743 reset_bits,
2744 reset_bits);
2745
2746 usleep_range(1000, 1100);
2747 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2748 reset_bits,
2749 ~reset_bits);
2750 mdelay(10);
2751}
2752
2753static void mtk_clk_disable(struct mtk_eth *eth)
2754{
2755 int clk;
2756
2757 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
2758 clk_disable_unprepare(eth->clks[clk]);
2759}
2760
2761static int mtk_clk_enable(struct mtk_eth *eth)
2762{
2763 int clk, ret;
2764
2765 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
2766 ret = clk_prepare_enable(eth->clks[clk]);
2767 if (ret)
2768 goto err_disable_clks;
2769 }
2770
2771 return 0;
2772
2773err_disable_clks:
2774 while (--clk >= 0)
2775 clk_disable_unprepare(eth->clks[clk]);
2776
2777 return ret;
2778}
2779
developer18f46a82021-07-20 21:08:21 +08002780static int mtk_napi_init(struct mtk_eth *eth)
2781{
2782 struct mtk_napi *rx_napi = &eth->rx_napi[0];
2783 int i;
2784
2785 rx_napi->eth = eth;
2786 rx_napi->rx_ring = &eth->rx_ring[0];
2787 rx_napi->irq_grp_no = 2;
2788
2789 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2790 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2791 rx_napi = &eth->rx_napi[i];
2792 rx_napi->eth = eth;
2793 rx_napi->rx_ring = &eth->rx_ring[i];
2794 rx_napi->irq_grp_no = 2 + i;
2795 }
2796 }
2797
2798 return 0;
2799}
2800
developerfd40db22021-04-29 10:08:25 +08002801static int mtk_hw_init(struct mtk_eth *eth)
2802{
developer77d03a72021-06-06 00:06:00 +08002803 int i, ret;
developerfd40db22021-04-29 10:08:25 +08002804
2805 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
2806 return 0;
2807
2808 pm_runtime_enable(eth->dev);
2809 pm_runtime_get_sync(eth->dev);
2810
2811 ret = mtk_clk_enable(eth);
2812 if (ret)
2813 goto err_disable_pm;
2814
2815 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2816 ret = device_reset(eth->dev);
2817 if (ret) {
2818 dev_err(eth->dev, "MAC reset failed!\n");
2819 goto err_disable_pm;
2820 }
2821
2822 /* enable interrupt delay for RX */
2823 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
2824
2825 /* disable delay and normal interrupt */
2826 mtk_tx_irq_disable(eth, ~0);
2827 mtk_rx_irq_disable(eth, ~0);
2828
2829 return 0;
2830 }
2831
2832 /* Non-MT7628 handling... */
developera2bdbd52021-05-31 19:10:17 +08002833 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developer545abf02021-07-15 17:47:01 +08002834 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0);
2835
2836 if(MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
2837 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE | RSTCTRL_PPE1);
2838 else
2839 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE);
2840
2841 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2842 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0x3ffffff);
2843
2844 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08002845 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08002846 }
developerfd40db22021-04-29 10:08:25 +08002847
2848 if (eth->pctl) {
2849 /* Set GE2 driving and slew rate */
2850 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
2851
2852 /* set GE2 TDSEL */
2853 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
2854
2855 /* set GE2 TUNE */
2856 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
2857 }
2858
2859 /* Set linkdown as the default for each GMAC. Its own MCR would be set
2860 * up with the more appropriate value when mtk_mac_config call is being
2861 * invoked.
2862 */
2863 for (i = 0; i < MTK_MAC_COUNT; i++)
2864 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
2865
2866 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08002867 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
2868 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2869 else
2870 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08002871
2872 /* enable interrupt delay for RX/TX */
2873 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
2874 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
2875
2876 mtk_tx_irq_disable(eth, ~0);
2877 mtk_rx_irq_disable(eth, ~0);
2878
2879 /* FE int grouping */
2880 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002881 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08002882 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002883 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08002884 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
2885
developera2bdbd52021-05-31 19:10:17 +08002886 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08002887 /* PSE Free Queue Flow Control */
2888 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
2889
developer81bcad32021-07-15 14:14:38 +08002890 /* PSE should not drop port8 and port9 packets */
2891 mtk_w32(eth, 0x00000300, PSE_DROP_CFG);
2892
developerfef9efd2021-06-16 18:28:09 +08002893 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08002894 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
2895 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
2896 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
2897 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
2898 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
2899 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
2900 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08002901 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08002902
developerfef9efd2021-06-16 18:28:09 +08002903 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08002904 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
2905 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
2906 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
2907 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
2908 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
2909 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
2910 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
2911 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08002912
2913 /* GDM and CDM Threshold */
2914 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
2915 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
2916 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
2917 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
2918 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
2919 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08002920 }
2921
2922 return 0;
2923
2924err_disable_pm:
2925 pm_runtime_put_sync(eth->dev);
2926 pm_runtime_disable(eth->dev);
2927
2928 return ret;
2929}
2930
2931static int mtk_hw_deinit(struct mtk_eth *eth)
2932{
2933 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
2934 return 0;
2935
2936 mtk_clk_disable(eth);
2937
2938 pm_runtime_put_sync(eth->dev);
2939 pm_runtime_disable(eth->dev);
2940
2941 return 0;
2942}
2943
2944static int __init mtk_init(struct net_device *dev)
2945{
2946 struct mtk_mac *mac = netdev_priv(dev);
2947 struct mtk_eth *eth = mac->hw;
2948 const char *mac_addr;
2949
2950 mac_addr = of_get_mac_address(mac->of_node);
2951 if (!IS_ERR(mac_addr))
2952 ether_addr_copy(dev->dev_addr, mac_addr);
2953
2954 /* If the mac address is invalid, use random mac address */
2955 if (!is_valid_ether_addr(dev->dev_addr)) {
2956 eth_hw_addr_random(dev);
2957 dev_err(eth->dev, "generated random MAC address %pM\n",
2958 dev->dev_addr);
2959 }
2960
2961 return 0;
2962}
2963
2964static void mtk_uninit(struct net_device *dev)
2965{
2966 struct mtk_mac *mac = netdev_priv(dev);
2967 struct mtk_eth *eth = mac->hw;
2968
2969 phylink_disconnect_phy(mac->phylink);
2970 mtk_tx_irq_disable(eth, ~0);
2971 mtk_rx_irq_disable(eth, ~0);
2972}
2973
2974static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2975{
2976 struct mtk_mac *mac = netdev_priv(dev);
2977
2978 switch (cmd) {
2979 case SIOCGMIIPHY:
2980 case SIOCGMIIREG:
2981 case SIOCSMIIREG:
2982 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
2983 default:
2984 /* default invoke the mtk_eth_dbg handler */
2985 return mtk_do_priv_ioctl(dev, ifr, cmd);
2986 break;
2987 }
2988
2989 return -EOPNOTSUPP;
2990}
2991
2992static void mtk_pending_work(struct work_struct *work)
2993{
2994 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
2995 int err, i;
2996 unsigned long restart = 0;
2997
2998 rtnl_lock();
2999
3000 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
3001
3002 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3003 cpu_relax();
3004
3005 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
3006 /* stop all devices to make sure that dma is properly shut down */
3007 for (i = 0; i < MTK_MAC_COUNT; i++) {
3008 if (!eth->netdev[i])
3009 continue;
3010 mtk_stop(eth->netdev[i]);
3011 __set_bit(i, &restart);
3012 }
3013 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
3014
3015 /* restart underlying hardware such as power, clock, pin mux
3016 * and the connected phy
3017 */
3018 mtk_hw_deinit(eth);
3019
3020 if (eth->dev->pins)
3021 pinctrl_select_state(eth->dev->pins->p,
3022 eth->dev->pins->default_state);
3023 mtk_hw_init(eth);
3024
3025 /* restart DMA and enable IRQs */
3026 for (i = 0; i < MTK_MAC_COUNT; i++) {
3027 if (!test_bit(i, &restart))
3028 continue;
3029 err = mtk_open(eth->netdev[i]);
3030 if (err) {
3031 netif_alert(eth, ifup, eth->netdev[i],
3032 "Driver up/down cycle failed, closing device.\n");
3033 dev_close(eth->netdev[i]);
3034 }
3035 }
3036
3037 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
3038
3039 clear_bit_unlock(MTK_RESETTING, &eth->state);
3040
3041 rtnl_unlock();
3042}
3043
3044static int mtk_free_dev(struct mtk_eth *eth)
3045{
3046 int i;
3047
3048 for (i = 0; i < MTK_MAC_COUNT; i++) {
3049 if (!eth->netdev[i])
3050 continue;
3051 free_netdev(eth->netdev[i]);
3052 }
3053
3054 return 0;
3055}
3056
3057static int mtk_unreg_dev(struct mtk_eth *eth)
3058{
3059 int i;
3060
3061 for (i = 0; i < MTK_MAC_COUNT; i++) {
3062 if (!eth->netdev[i])
3063 continue;
3064 unregister_netdev(eth->netdev[i]);
3065 }
3066
3067 return 0;
3068}
3069
3070static int mtk_cleanup(struct mtk_eth *eth)
3071{
3072 mtk_unreg_dev(eth);
3073 mtk_free_dev(eth);
3074 cancel_work_sync(&eth->pending_work);
3075
3076 return 0;
3077}
3078
3079static int mtk_get_link_ksettings(struct net_device *ndev,
3080 struct ethtool_link_ksettings *cmd)
3081{
3082 struct mtk_mac *mac = netdev_priv(ndev);
3083
3084 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3085 return -EBUSY;
3086
3087 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3088}
3089
3090static int mtk_set_link_ksettings(struct net_device *ndev,
3091 const struct ethtool_link_ksettings *cmd)
3092{
3093 struct mtk_mac *mac = netdev_priv(ndev);
3094
3095 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3096 return -EBUSY;
3097
3098 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3099}
3100
3101static void mtk_get_drvinfo(struct net_device *dev,
3102 struct ethtool_drvinfo *info)
3103{
3104 struct mtk_mac *mac = netdev_priv(dev);
3105
3106 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3107 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3108 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3109}
3110
3111static u32 mtk_get_msglevel(struct net_device *dev)
3112{
3113 struct mtk_mac *mac = netdev_priv(dev);
3114
3115 return mac->hw->msg_enable;
3116}
3117
3118static void mtk_set_msglevel(struct net_device *dev, u32 value)
3119{
3120 struct mtk_mac *mac = netdev_priv(dev);
3121
3122 mac->hw->msg_enable = value;
3123}
3124
3125static int mtk_nway_reset(struct net_device *dev)
3126{
3127 struct mtk_mac *mac = netdev_priv(dev);
3128
3129 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3130 return -EBUSY;
3131
3132 if (!mac->phylink)
3133 return -ENOTSUPP;
3134
3135 return phylink_ethtool_nway_reset(mac->phylink);
3136}
3137
3138static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3139{
3140 int i;
3141
3142 switch (stringset) {
3143 case ETH_SS_STATS:
3144 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3145 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3146 data += ETH_GSTRING_LEN;
3147 }
3148 break;
3149 }
3150}
3151
3152static int mtk_get_sset_count(struct net_device *dev, int sset)
3153{
3154 switch (sset) {
3155 case ETH_SS_STATS:
3156 return ARRAY_SIZE(mtk_ethtool_stats);
3157 default:
3158 return -EOPNOTSUPP;
3159 }
3160}
3161
3162static void mtk_get_ethtool_stats(struct net_device *dev,
3163 struct ethtool_stats *stats, u64 *data)
3164{
3165 struct mtk_mac *mac = netdev_priv(dev);
3166 struct mtk_hw_stats *hwstats = mac->hw_stats;
3167 u64 *data_src, *data_dst;
3168 unsigned int start;
3169 int i;
3170
3171 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3172 return;
3173
3174 if (netif_running(dev) && netif_device_present(dev)) {
3175 if (spin_trylock_bh(&hwstats->stats_lock)) {
3176 mtk_stats_update_mac(mac);
3177 spin_unlock_bh(&hwstats->stats_lock);
3178 }
3179 }
3180
3181 data_src = (u64 *)hwstats;
3182
3183 do {
3184 data_dst = data;
3185 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3186
3187 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3188 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3189 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3190}
3191
3192static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3193 u32 *rule_locs)
3194{
3195 int ret = -EOPNOTSUPP;
3196
3197 switch (cmd->cmd) {
3198 case ETHTOOL_GRXRINGS:
3199 if (dev->hw_features & NETIF_F_LRO) {
3200 cmd->data = MTK_MAX_RX_RING_NUM;
3201 ret = 0;
3202 }
3203 break;
3204 case ETHTOOL_GRXCLSRLCNT:
3205 if (dev->hw_features & NETIF_F_LRO) {
3206 struct mtk_mac *mac = netdev_priv(dev);
3207
3208 cmd->rule_cnt = mac->hwlro_ip_cnt;
3209 ret = 0;
3210 }
3211 break;
3212 case ETHTOOL_GRXCLSRULE:
3213 if (dev->hw_features & NETIF_F_LRO)
3214 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3215 break;
3216 case ETHTOOL_GRXCLSRLALL:
3217 if (dev->hw_features & NETIF_F_LRO)
3218 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3219 rule_locs);
3220 break;
3221 default:
3222 break;
3223 }
3224
3225 return ret;
3226}
3227
3228static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3229{
3230 int ret = -EOPNOTSUPP;
3231
3232 switch (cmd->cmd) {
3233 case ETHTOOL_SRXCLSRLINS:
3234 if (dev->hw_features & NETIF_F_LRO)
3235 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3236 break;
3237 case ETHTOOL_SRXCLSRLDEL:
3238 if (dev->hw_features & NETIF_F_LRO)
3239 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3240 break;
3241 default:
3242 break;
3243 }
3244
3245 return ret;
3246}
3247
3248static const struct ethtool_ops mtk_ethtool_ops = {
3249 .get_link_ksettings = mtk_get_link_ksettings,
3250 .set_link_ksettings = mtk_set_link_ksettings,
3251 .get_drvinfo = mtk_get_drvinfo,
3252 .get_msglevel = mtk_get_msglevel,
3253 .set_msglevel = mtk_set_msglevel,
3254 .nway_reset = mtk_nway_reset,
3255 .get_link = ethtool_op_get_link,
3256 .get_strings = mtk_get_strings,
3257 .get_sset_count = mtk_get_sset_count,
3258 .get_ethtool_stats = mtk_get_ethtool_stats,
3259 .get_rxnfc = mtk_get_rxnfc,
3260 .set_rxnfc = mtk_set_rxnfc,
3261};
3262
3263static const struct net_device_ops mtk_netdev_ops = {
3264 .ndo_init = mtk_init,
3265 .ndo_uninit = mtk_uninit,
3266 .ndo_open = mtk_open,
3267 .ndo_stop = mtk_stop,
3268 .ndo_start_xmit = mtk_start_xmit,
3269 .ndo_set_mac_address = mtk_set_mac_address,
3270 .ndo_validate_addr = eth_validate_addr,
3271 .ndo_do_ioctl = mtk_do_ioctl,
3272 .ndo_tx_timeout = mtk_tx_timeout,
3273 .ndo_get_stats64 = mtk_get_stats64,
3274 .ndo_fix_features = mtk_fix_features,
3275 .ndo_set_features = mtk_set_features,
3276#ifdef CONFIG_NET_POLL_CONTROLLER
3277 .ndo_poll_controller = mtk_poll_controller,
3278#endif
3279};
3280
3281static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3282{
3283 const __be32 *_id = of_get_property(np, "reg", NULL);
3284 struct phylink *phylink;
3285 int phy_mode, id, err;
3286 struct mtk_mac *mac;
3287
3288 if (!_id) {
3289 dev_err(eth->dev, "missing mac id\n");
3290 return -EINVAL;
3291 }
3292
3293 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003294 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003295 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3296 return -EINVAL;
3297 }
3298
3299 if (eth->netdev[id]) {
3300 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3301 return -EINVAL;
3302 }
3303
3304 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3305 if (!eth->netdev[id]) {
3306 dev_err(eth->dev, "alloc_etherdev failed\n");
3307 return -ENOMEM;
3308 }
3309 mac = netdev_priv(eth->netdev[id]);
3310 eth->mac[id] = mac;
3311 mac->id = id;
3312 mac->hw = eth;
3313 mac->of_node = np;
3314
3315 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3316 mac->hwlro_ip_cnt = 0;
3317
3318 mac->hw_stats = devm_kzalloc(eth->dev,
3319 sizeof(*mac->hw_stats),
3320 GFP_KERNEL);
3321 if (!mac->hw_stats) {
3322 dev_err(eth->dev, "failed to allocate counter memory\n");
3323 err = -ENOMEM;
3324 goto free_netdev;
3325 }
3326 spin_lock_init(&mac->hw_stats->stats_lock);
3327 u64_stats_init(&mac->hw_stats->syncp);
3328 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3329
3330 /* phylink create */
3331 phy_mode = of_get_phy_mode(np);
3332 if (phy_mode < 0) {
3333 dev_err(eth->dev, "incorrect phy-mode\n");
3334 err = -EINVAL;
3335 goto free_netdev;
3336 }
3337
3338 /* mac config is not set */
3339 mac->interface = PHY_INTERFACE_MODE_NA;
3340 mac->mode = MLO_AN_PHY;
3341 mac->speed = SPEED_UNKNOWN;
3342
3343 mac->phylink_config.dev = &eth->netdev[id]->dev;
3344 mac->phylink_config.type = PHYLINK_NETDEV;
3345
3346 phylink = phylink_create(&mac->phylink_config,
3347 of_fwnode_handle(mac->of_node),
3348 phy_mode, &mtk_phylink_ops);
3349 if (IS_ERR(phylink)) {
3350 err = PTR_ERR(phylink);
3351 goto free_netdev;
3352 }
3353
3354 mac->phylink = phylink;
3355
3356 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3357 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3358 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3359 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3360
3361 eth->netdev[id]->hw_features = eth->soc->hw_features;
3362 if (eth->hwlro)
3363 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3364
3365 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3366 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3367 eth->netdev[id]->features |= eth->soc->hw_features;
3368 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3369
3370 eth->netdev[id]->irq = eth->irq[0];
3371 eth->netdev[id]->dev.of_node = np;
3372
3373 return 0;
3374
3375free_netdev:
3376 free_netdev(eth->netdev[id]);
3377 return err;
3378}
3379
3380static int mtk_probe(struct platform_device *pdev)
3381{
3382 struct device_node *mac_np;
3383 struct mtk_eth *eth;
3384 int err, i;
3385
3386 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3387 if (!eth)
3388 return -ENOMEM;
3389
3390 eth->soc = of_device_get_match_data(&pdev->dev);
3391
3392 eth->dev = &pdev->dev;
3393 eth->base = devm_platform_ioremap_resource(pdev, 0);
3394 if (IS_ERR(eth->base))
3395 return PTR_ERR(eth->base);
3396
3397 if(eth->soc->has_sram) {
3398 struct resource *res;
3399 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08003400 if (unlikely(!res))
3401 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08003402 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
3403 }
3404
3405 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3406 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
3407 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
3408 } else {
3409 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
3410 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
3411 }
3412
3413 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3414 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
3415 eth->ip_align = NET_IP_ALIGN;
3416 } else {
developera2bdbd52021-05-31 19:10:17 +08003417 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08003418 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
3419 else
3420 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
3421 }
3422
3423 spin_lock_init(&eth->page_lock);
3424 spin_lock_init(&eth->tx_irq_lock);
3425 spin_lock_init(&eth->rx_irq_lock);
3426
3427 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3428 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3429 "mediatek,ethsys");
3430 if (IS_ERR(eth->ethsys)) {
3431 dev_err(&pdev->dev, "no ethsys regmap found\n");
3432 return PTR_ERR(eth->ethsys);
3433 }
3434 }
3435
3436 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
3437 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3438 "mediatek,infracfg");
3439 if (IS_ERR(eth->infra)) {
3440 dev_err(&pdev->dev, "no infracfg regmap found\n");
3441 return PTR_ERR(eth->infra);
3442 }
3443 }
3444
3445 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
3446 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
3447 GFP_KERNEL);
3448 if (!eth->sgmii)
3449 return -ENOMEM;
3450
3451 err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
3452 eth->soc->ana_rgc3);
3453
3454 if (err)
3455 return err;
3456 }
3457
3458 if (eth->soc->required_pctl) {
3459 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3460 "mediatek,pctl");
3461 if (IS_ERR(eth->pctl)) {
3462 dev_err(&pdev->dev, "no pctl regmap found\n");
3463 return PTR_ERR(eth->pctl);
3464 }
3465 }
3466
developer18f46a82021-07-20 21:08:21 +08003467 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003468 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
3469 eth->irq[i] = eth->irq[0];
3470 else
3471 eth->irq[i] = platform_get_irq(pdev, i);
3472 if (eth->irq[i] < 0) {
3473 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
3474 return -ENXIO;
3475 }
3476 }
3477
3478 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
3479 eth->clks[i] = devm_clk_get(eth->dev,
3480 mtk_clks_source_name[i]);
3481 if (IS_ERR(eth->clks[i])) {
3482 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
3483 return -EPROBE_DEFER;
3484 if (eth->soc->required_clks & BIT(i)) {
3485 dev_err(&pdev->dev, "clock %s not found\n",
3486 mtk_clks_source_name[i]);
3487 return -EINVAL;
3488 }
3489 eth->clks[i] = NULL;
3490 }
3491 }
3492
3493 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
3494 INIT_WORK(&eth->pending_work, mtk_pending_work);
3495
3496 err = mtk_hw_init(eth);
3497 if (err)
3498 return err;
3499
3500 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
3501
3502 for_each_child_of_node(pdev->dev.of_node, mac_np) {
3503 if (!of_device_is_compatible(mac_np,
3504 "mediatek,eth-mac"))
3505 continue;
3506
3507 if (!of_device_is_available(mac_np))
3508 continue;
3509
3510 err = mtk_add_mac(eth, mac_np);
3511 if (err) {
3512 of_node_put(mac_np);
3513 goto err_deinit_hw;
3514 }
3515 }
3516
developer18f46a82021-07-20 21:08:21 +08003517 err = mtk_napi_init(eth);
3518 if (err)
3519 goto err_free_dev;
3520
developerfd40db22021-04-29 10:08:25 +08003521 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
3522 err = devm_request_irq(eth->dev, eth->irq[0],
3523 mtk_handle_irq, 0,
3524 dev_name(eth->dev), eth);
3525 } else {
3526 err = devm_request_irq(eth->dev, eth->irq[1],
3527 mtk_handle_irq_tx, 0,
3528 dev_name(eth->dev), eth);
3529 if (err)
3530 goto err_free_dev;
3531
3532 err = devm_request_irq(eth->dev, eth->irq[2],
3533 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08003534 dev_name(eth->dev), &eth->rx_napi[0]);
3535 if (err)
3536 goto err_free_dev;
3537
3538 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3539 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3540 err = devm_request_irq(eth->dev,
3541 eth->irq[2 + i],
3542 mtk_handle_irq_rx, 0,
3543 dev_name(eth->dev),
3544 &eth->rx_napi[i]);
3545 if (err)
3546 goto err_free_dev;
3547 }
3548 }
developerfd40db22021-04-29 10:08:25 +08003549 }
3550 if (err)
3551 goto err_free_dev;
3552
3553 /* No MT7628/88 support yet */
3554 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3555 err = mtk_mdio_init(eth);
3556 if (err)
3557 goto err_free_dev;
3558 }
3559
3560 for (i = 0; i < MTK_MAX_DEVS; i++) {
3561 if (!eth->netdev[i])
3562 continue;
3563
3564 err = register_netdev(eth->netdev[i]);
3565 if (err) {
3566 dev_err(eth->dev, "error bringing up device\n");
3567 goto err_deinit_mdio;
3568 } else
3569 netif_info(eth, probe, eth->netdev[i],
3570 "mediatek frame engine at 0x%08lx, irq %d\n",
3571 eth->netdev[i]->base_addr, eth->irq[0]);
3572 }
3573
3574 /* we run 2 devices on the same DMA ring so we need a dummy device
3575 * for NAPI to work
3576 */
3577 init_dummy_netdev(&eth->dummy_dev);
3578 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
3579 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08003580 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08003581 MTK_NAPI_WEIGHT);
3582
developer18f46a82021-07-20 21:08:21 +08003583 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3584 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3585 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
3586 mtk_napi_rx, MTK_NAPI_WEIGHT);
3587 }
3588
developerfd40db22021-04-29 10:08:25 +08003589 mtketh_debugfs_init(eth);
3590 debug_proc_init(eth);
3591
3592 platform_set_drvdata(pdev, eth);
3593
3594 return 0;
3595
3596err_deinit_mdio:
3597 mtk_mdio_cleanup(eth);
3598err_free_dev:
3599 mtk_free_dev(eth);
3600err_deinit_hw:
3601 mtk_hw_deinit(eth);
3602
3603 return err;
3604}
3605
3606static int mtk_remove(struct platform_device *pdev)
3607{
3608 struct mtk_eth *eth = platform_get_drvdata(pdev);
3609 struct mtk_mac *mac;
3610 int i;
3611
3612 /* stop all devices to make sure that dma is properly shut down */
3613 for (i = 0; i < MTK_MAC_COUNT; i++) {
3614 if (!eth->netdev[i])
3615 continue;
3616 mtk_stop(eth->netdev[i]);
3617 mac = netdev_priv(eth->netdev[i]);
3618 phylink_disconnect_phy(mac->phylink);
3619 }
3620
3621 mtk_hw_deinit(eth);
3622
3623 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003624 netif_napi_del(&eth->rx_napi[0].napi);
3625
3626 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3627 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3628 netif_napi_del(&eth->rx_napi[i].napi);
3629 }
3630
developerfd40db22021-04-29 10:08:25 +08003631 mtk_cleanup(eth);
3632 mtk_mdio_cleanup(eth);
3633
3634 return 0;
3635}
3636
3637static const struct mtk_soc_data mt2701_data = {
3638 .caps = MT7623_CAPS | MTK_HWLRO,
3639 .hw_features = MTK_HW_FEATURES,
3640 .required_clks = MT7623_CLKS_BITMAP,
3641 .required_pctl = true,
3642 .has_sram = false,
3643};
3644
3645static const struct mtk_soc_data mt7621_data = {
3646 .caps = MT7621_CAPS,
3647 .hw_features = MTK_HW_FEATURES,
3648 .required_clks = MT7621_CLKS_BITMAP,
3649 .required_pctl = false,
3650 .has_sram = false,
3651};
3652
3653static const struct mtk_soc_data mt7622_data = {
3654 .ana_rgc3 = 0x2028,
3655 .caps = MT7622_CAPS | MTK_HWLRO,
3656 .hw_features = MTK_HW_FEATURES,
3657 .required_clks = MT7622_CLKS_BITMAP,
3658 .required_pctl = false,
3659 .has_sram = false,
3660};
3661
3662static const struct mtk_soc_data mt7623_data = {
3663 .caps = MT7623_CAPS | MTK_HWLRO,
3664 .hw_features = MTK_HW_FEATURES,
3665 .required_clks = MT7623_CLKS_BITMAP,
3666 .required_pctl = true,
3667 .has_sram = false,
3668};
3669
3670static const struct mtk_soc_data mt7629_data = {
3671 .ana_rgc3 = 0x128,
3672 .caps = MT7629_CAPS | MTK_HWLRO,
3673 .hw_features = MTK_HW_FEATURES,
3674 .required_clks = MT7629_CLKS_BITMAP,
3675 .required_pctl = false,
3676 .has_sram = false,
3677};
3678
3679static const struct mtk_soc_data mt7986_data = {
3680 .ana_rgc3 = 0x128,
3681 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08003682 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08003683 .required_clks = MT7986_CLKS_BITMAP,
3684 .required_pctl = false,
3685 .has_sram = true,
3686};
3687
developer255bba22021-07-27 15:16:33 +08003688static const struct mtk_soc_data mt7981_data = {
3689 .ana_rgc3 = 0x128,
3690 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08003691 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08003692 .required_clks = MT7981_CLKS_BITMAP,
3693 .required_pctl = false,
3694 .has_sram = true,
3695};
3696
developerfd40db22021-04-29 10:08:25 +08003697static const struct mtk_soc_data rt5350_data = {
3698 .caps = MT7628_CAPS,
3699 .hw_features = MTK_HW_FEATURES_MT7628,
3700 .required_clks = MT7628_CLKS_BITMAP,
3701 .required_pctl = false,
3702 .has_sram = false,
3703};
3704
3705const struct of_device_id of_mtk_match[] = {
3706 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
3707 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
3708 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
3709 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
3710 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
3711 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08003712 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developerfd40db22021-04-29 10:08:25 +08003713 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
3714 {},
3715};
3716MODULE_DEVICE_TABLE(of, of_mtk_match);
3717
3718static struct platform_driver mtk_driver = {
3719 .probe = mtk_probe,
3720 .remove = mtk_remove,
3721 .driver = {
3722 .name = "mtk_soc_eth",
3723 .of_match_table = of_mtk_match,
3724 },
3725};
3726
3727module_platform_driver(mtk_driver);
3728
3729MODULE_LICENSE("GPL");
3730MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3731MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");