blob: 236f18d3be4977f5cc314491b7daf3807e162cf7 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
22#include <net/dsa.h>
23
24#include "mtk_eth_soc.h"
25#include "mtk_eth_dbg.h"
26
27#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
28#include "mtk_hnat/nf_hnat_mtk.h"
29#endif
30
31static int mtk_msg_level = -1;
32module_param_named(msg_level, mtk_msg_level, int, 0);
33MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
34
35#define MTK_ETHTOOL_STAT(x) { #x, \
36 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
37
38/* strings used by ethtool */
39static const struct mtk_ethtool_stats {
40 char str[ETH_GSTRING_LEN];
41 u32 offset;
42} mtk_ethtool_stats[] = {
43 MTK_ETHTOOL_STAT(tx_bytes),
44 MTK_ETHTOOL_STAT(tx_packets),
45 MTK_ETHTOOL_STAT(tx_skip),
46 MTK_ETHTOOL_STAT(tx_collisions),
47 MTK_ETHTOOL_STAT(rx_bytes),
48 MTK_ETHTOOL_STAT(rx_packets),
49 MTK_ETHTOOL_STAT(rx_overflow),
50 MTK_ETHTOOL_STAT(rx_fcs_errors),
51 MTK_ETHTOOL_STAT(rx_short_errors),
52 MTK_ETHTOOL_STAT(rx_long_errors),
53 MTK_ETHTOOL_STAT(rx_checksum_errors),
54 MTK_ETHTOOL_STAT(rx_flow_control_packets),
55};
56
57static const char * const mtk_clks_source_name[] = {
58 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
59 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
60 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
61 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
62};
63
64void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
65{
66 __raw_writel(val, eth->base + reg);
67}
68
69u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
70{
71 return __raw_readl(eth->base + reg);
72}
73
74u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
75{
76 u32 val;
77
78 val = mtk_r32(eth, reg);
79 val &= ~mask;
80 val |= set;
81 mtk_w32(eth, val, reg);
82 return reg;
83}
84
85static int mtk_mdio_busy_wait(struct mtk_eth *eth)
86{
87 unsigned long t_start = jiffies;
88
89 while (1) {
90 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
91 return 0;
92 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
93 break;
developerc4671b22021-05-28 13:16:42 +080094 cond_resched();
developerfd40db22021-04-29 10:08:25 +080095 }
96
97 dev_err(eth->dev, "mdio: MDIO timeout\n");
98 return -1;
99}
100
developer3957a912021-05-13 16:44:31 +0800101u32 _mtk_mdio_write(struct mtk_eth *eth, u16 phy_addr,
102 u16 phy_register, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800103{
104 if (mtk_mdio_busy_wait(eth))
105 return -1;
106
107 write_data &= 0xffff;
108
109 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
110 (phy_register << PHY_IAC_REG_SHIFT) |
111 (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
112 MTK_PHY_IAC);
113
114 if (mtk_mdio_busy_wait(eth))
115 return -1;
116
117 return 0;
118}
119
developer3957a912021-05-13 16:44:31 +0800120u32 _mtk_mdio_read(struct mtk_eth *eth, u16 phy_addr, u16 phy_reg)
developerfd40db22021-04-29 10:08:25 +0800121{
122 u32 d;
123
124 if (mtk_mdio_busy_wait(eth))
125 return 0xffff;
126
127 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
128 (phy_reg << PHY_IAC_REG_SHIFT) |
129 (phy_addr << PHY_IAC_ADDR_SHIFT),
130 MTK_PHY_IAC);
131
132 if (mtk_mdio_busy_wait(eth))
133 return 0xffff;
134
135 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
136
137 return d;
138}
139
140static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
141 int phy_reg, u16 val)
142{
143 struct mtk_eth *eth = bus->priv;
144
145 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
146}
147
148static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
149{
150 struct mtk_eth *eth = bus->priv;
151
152 return _mtk_mdio_read(eth, phy_addr, phy_reg);
153}
154
developer3957a912021-05-13 16:44:31 +0800155u32 mtk_cl45_ind_read(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 *data)
developerfd40db22021-04-29 10:08:25 +0800156{
157 mutex_lock(&eth->mii_bus->mdio_lock);
158
159 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
160 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
161 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
162 *data = _mtk_mdio_read(eth, port, MII_MMD_ADDR_DATA_REG);
163
164 mutex_unlock(&eth->mii_bus->mdio_lock);
165
166 return 0;
167}
168
developer3957a912021-05-13 16:44:31 +0800169u32 mtk_cl45_ind_write(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 data)
developerfd40db22021-04-29 10:08:25 +0800170{
171 mutex_lock(&eth->mii_bus->mdio_lock);
172
173 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
174 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
175 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
176 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, data);
177
178 mutex_unlock(&eth->mii_bus->mdio_lock);
179
180 return 0;
181}
182
183static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
184 phy_interface_t interface)
185{
186 u32 val;
187
188 /* Check DDR memory type.
189 * Currently TRGMII mode with DDR2 memory is not supported.
190 */
191 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
192 if (interface == PHY_INTERFACE_MODE_TRGMII &&
193 val & SYSCFG_DRAM_TYPE_DDR2) {
194 dev_err(eth->dev,
195 "TRGMII mode with DDR2 memory is not supported!\n");
196 return -EOPNOTSUPP;
197 }
198
199 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
200 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
201
202 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
203 ETHSYS_TRGMII_MT7621_MASK, val);
204
205 return 0;
206}
207
208static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
209 phy_interface_t interface, int speed)
210{
211 u32 val;
212 int ret;
213
214 if (interface == PHY_INTERFACE_MODE_TRGMII) {
215 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
216 val = 500000000;
217 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
218 if (ret)
219 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
220 return;
221 }
222
223 val = (speed == SPEED_1000) ?
224 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
225 mtk_w32(eth, val, INTF_MODE);
226
227 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
228 ETHSYS_TRGMII_CLK_SEL362_5,
229 ETHSYS_TRGMII_CLK_SEL362_5);
230
231 val = (speed == SPEED_1000) ? 250000000 : 500000000;
232 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
233 if (ret)
234 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
235
236 val = (speed == SPEED_1000) ?
237 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
238 mtk_w32(eth, val, TRGMII_RCK_CTRL);
239
240 val = (speed == SPEED_1000) ?
241 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
242 mtk_w32(eth, val, TRGMII_TCK_CTRL);
243}
244
245static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
246 const struct phylink_link_state *state)
247{
248 struct mtk_mac *mac = container_of(config, struct mtk_mac,
249 phylink_config);
250 struct mtk_eth *eth = mac->hw;
251 u32 mcr_cur, mcr_new, sid, i;
252 int val, ge_mode, err;
253
254 /* MT76x8 has no hardware settings between for the MAC */
255 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
256 mac->interface != state->interface) {
257 /* Setup soc pin functions */
258 switch (state->interface) {
259 case PHY_INTERFACE_MODE_TRGMII:
260 if (mac->id)
261 goto err_phy;
262 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
263 MTK_GMAC1_TRGMII))
264 goto err_phy;
265 /* fall through */
266 case PHY_INTERFACE_MODE_RGMII_TXID:
267 case PHY_INTERFACE_MODE_RGMII_RXID:
268 case PHY_INTERFACE_MODE_RGMII_ID:
269 case PHY_INTERFACE_MODE_RGMII:
270 case PHY_INTERFACE_MODE_MII:
271 case PHY_INTERFACE_MODE_REVMII:
272 case PHY_INTERFACE_MODE_RMII:
273 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
274 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
275 if (err)
276 goto init_err;
277 }
278 break;
279 case PHY_INTERFACE_MODE_1000BASEX:
280 case PHY_INTERFACE_MODE_2500BASEX:
281 case PHY_INTERFACE_MODE_SGMII:
282 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
283 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
284 if (err)
285 goto init_err;
286 }
287 break;
288 case PHY_INTERFACE_MODE_GMII:
289 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
290 err = mtk_gmac_gephy_path_setup(eth, mac->id);
291 if (err)
292 goto init_err;
293 }
294 break;
295 default:
296 goto err_phy;
297 }
298
299 /* Setup clock for 1st gmac */
300 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
301 !phy_interface_mode_is_8023z(state->interface) &&
302 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
303 if (MTK_HAS_CAPS(mac->hw->soc->caps,
304 MTK_TRGMII_MT7621_CLK)) {
305 if (mt7621_gmac0_rgmii_adjust(mac->hw,
306 state->interface))
307 goto err_phy;
308 } else {
309 mtk_gmac0_rgmii_adjust(mac->hw,
310 state->interface,
311 state->speed);
312
313 /* mt7623_pad_clk_setup */
314 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
315 mtk_w32(mac->hw,
316 TD_DM_DRVP(8) | TD_DM_DRVN(8),
317 TRGMII_TD_ODT(i));
318
319 /* Assert/release MT7623 RXC reset */
320 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
321 TRGMII_RCK_CTRL);
322 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
323 }
324 }
325
326 ge_mode = 0;
327 switch (state->interface) {
328 case PHY_INTERFACE_MODE_MII:
329 case PHY_INTERFACE_MODE_GMII:
330 ge_mode = 1;
331 break;
332 case PHY_INTERFACE_MODE_REVMII:
333 ge_mode = 2;
334 break;
335 case PHY_INTERFACE_MODE_RMII:
336 if (mac->id)
337 goto err_phy;
338 ge_mode = 3;
339 break;
340 default:
341 break;
342 }
343
344 /* put the gmac into the right mode */
345 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
346 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
347 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
348 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
349
350 mac->interface = state->interface;
351 }
352
353 /* SGMII */
354 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
355 phy_interface_mode_is_8023z(state->interface)) {
356 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
357 * being setup done.
358 */
359 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
360
361 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
362 SYSCFG0_SGMII_MASK,
363 ~(u32)SYSCFG0_SGMII_MASK);
364
365 /* Decide how GMAC and SGMIISYS be mapped */
366 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
367 0 : mac->id;
368
369 /* Setup SGMIISYS with the determined property */
370 if (state->interface != PHY_INTERFACE_MODE_SGMII)
371 err = mtk_sgmii_setup_mode_force(eth->sgmii, sid,
372 state);
373 else if (phylink_autoneg_inband(mode))
374 err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
375
376 if (err)
377 goto init_err;
378
379 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
380 SYSCFG0_SGMII_MASK, val);
381 } else if (phylink_autoneg_inband(mode)) {
382 dev_err(eth->dev,
383 "In-band mode not supported in non SGMII mode!\n");
384 return;
385 }
386
387 /* Setup gmac */
388 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
389 mcr_new = mcr_cur;
390 mcr_new &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
391 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
392 MAC_MCR_FORCE_RX_FC);
393 mcr_new |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
394 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
395
396 switch (state->speed) {
397 case SPEED_2500:
398 case SPEED_1000:
399 mcr_new |= MAC_MCR_SPEED_1000;
400 break;
401 case SPEED_100:
402 mcr_new |= MAC_MCR_SPEED_100;
403 break;
404 }
405 if (state->duplex == DUPLEX_FULL) {
406 mcr_new |= MAC_MCR_FORCE_DPX;
407 if (state->pause & MLO_PAUSE_TX)
408 mcr_new |= MAC_MCR_FORCE_TX_FC;
409 if (state->pause & MLO_PAUSE_RX)
410 mcr_new |= MAC_MCR_FORCE_RX_FC;
411 }
412
413 /* Only update control register when needed! */
414 if (mcr_new != mcr_cur)
415 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
416
417 return;
418
419err_phy:
420 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
421 mac->id, phy_modes(state->interface));
422 return;
423
424init_err:
425 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
426 mac->id, phy_modes(state->interface), err);
427}
428
429static int mtk_mac_link_state(struct phylink_config *config,
430 struct phylink_link_state *state)
431{
432 struct mtk_mac *mac = container_of(config, struct mtk_mac,
433 phylink_config);
434 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
435
436 state->link = (pmsr & MAC_MSR_LINK);
437 state->duplex = (pmsr & MAC_MSR_DPX) >> 1;
438
439 switch (pmsr & (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)) {
440 case 0:
441 state->speed = SPEED_10;
442 break;
443 case MAC_MSR_SPEED_100:
444 state->speed = SPEED_100;
445 break;
446 case MAC_MSR_SPEED_1000:
447 state->speed = SPEED_1000;
448 break;
449 default:
450 state->speed = SPEED_UNKNOWN;
451 break;
452 }
453
454 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
455 if (pmsr & MAC_MSR_RX_FC)
456 state->pause |= MLO_PAUSE_RX;
457 if (pmsr & MAC_MSR_TX_FC)
458 state->pause |= MLO_PAUSE_TX;
459
460 return 1;
461}
462
463static void mtk_mac_an_restart(struct phylink_config *config)
464{
465 struct mtk_mac *mac = container_of(config, struct mtk_mac,
466 phylink_config);
467
468 mtk_sgmii_restart_an(mac->hw, mac->id);
469}
470
471static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
472 phy_interface_t interface)
473{
474 struct mtk_mac *mac = container_of(config, struct mtk_mac,
475 phylink_config);
476 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
477
478 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
479 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
480}
481
482static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
483 phy_interface_t interface,
484 struct phy_device *phy)
485{
486 struct mtk_mac *mac = container_of(config, struct mtk_mac,
487 phylink_config);
488 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
489
490 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
491 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
492}
493
494static void mtk_validate(struct phylink_config *config,
495 unsigned long *supported,
496 struct phylink_link_state *state)
497{
498 struct mtk_mac *mac = container_of(config, struct mtk_mac,
499 phylink_config);
500 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
501
502 if (state->interface != PHY_INTERFACE_MODE_NA &&
503 state->interface != PHY_INTERFACE_MODE_MII &&
504 state->interface != PHY_INTERFACE_MODE_GMII &&
505 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
506 phy_interface_mode_is_rgmii(state->interface)) &&
507 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
508 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
509 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
510 (state->interface == PHY_INTERFACE_MODE_SGMII ||
511 phy_interface_mode_is_8023z(state->interface)))) {
512 linkmode_zero(supported);
513 return;
514 }
515
516 phylink_set_port_modes(mask);
517 phylink_set(mask, Autoneg);
518
519 switch (state->interface) {
520 case PHY_INTERFACE_MODE_TRGMII:
521 phylink_set(mask, 1000baseT_Full);
522 break;
523 case PHY_INTERFACE_MODE_1000BASEX:
524 case PHY_INTERFACE_MODE_2500BASEX:
525 phylink_set(mask, 1000baseX_Full);
526 phylink_set(mask, 2500baseX_Full);
527 break;
528 case PHY_INTERFACE_MODE_GMII:
529 case PHY_INTERFACE_MODE_RGMII:
530 case PHY_INTERFACE_MODE_RGMII_ID:
531 case PHY_INTERFACE_MODE_RGMII_RXID:
532 case PHY_INTERFACE_MODE_RGMII_TXID:
533 phylink_set(mask, 1000baseT_Half);
534 /* fall through */
535 case PHY_INTERFACE_MODE_SGMII:
536 phylink_set(mask, 1000baseT_Full);
537 phylink_set(mask, 1000baseX_Full);
538 /* fall through */
539 case PHY_INTERFACE_MODE_MII:
540 case PHY_INTERFACE_MODE_RMII:
541 case PHY_INTERFACE_MODE_REVMII:
542 case PHY_INTERFACE_MODE_NA:
543 default:
544 phylink_set(mask, 10baseT_Half);
545 phylink_set(mask, 10baseT_Full);
546 phylink_set(mask, 100baseT_Half);
547 phylink_set(mask, 100baseT_Full);
548 break;
549 }
550
551 if (state->interface == PHY_INTERFACE_MODE_NA) {
552 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
553 phylink_set(mask, 1000baseT_Full);
554 phylink_set(mask, 1000baseX_Full);
555 phylink_set(mask, 2500baseX_Full);
556 }
557 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
558 phylink_set(mask, 1000baseT_Full);
559 phylink_set(mask, 1000baseT_Half);
560 phylink_set(mask, 1000baseX_Full);
561 }
562 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
563 phylink_set(mask, 1000baseT_Full);
564 phylink_set(mask, 1000baseT_Half);
565 }
566 }
567
568 phylink_set(mask, Pause);
569 phylink_set(mask, Asym_Pause);
570
571 linkmode_and(supported, supported, mask);
572 linkmode_and(state->advertising, state->advertising, mask);
573
574 /* We can only operate at 2500BaseX or 1000BaseX. If requested
575 * to advertise both, only report advertising at 2500BaseX.
576 */
577 phylink_helper_basex_speed(state);
578}
579
580static const struct phylink_mac_ops mtk_phylink_ops = {
581 .validate = mtk_validate,
582 .mac_link_state = mtk_mac_link_state,
583 .mac_an_restart = mtk_mac_an_restart,
584 .mac_config = mtk_mac_config,
585 .mac_link_down = mtk_mac_link_down,
586 .mac_link_up = mtk_mac_link_up,
587};
588
589static int mtk_mdio_init(struct mtk_eth *eth)
590{
591 struct device_node *mii_np;
592 int ret;
593
594 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
595 if (!mii_np) {
596 dev_err(eth->dev, "no %s child node found", "mdio-bus");
597 return -ENODEV;
598 }
599
600 if (!of_device_is_available(mii_np)) {
601 ret = -ENODEV;
602 goto err_put_node;
603 }
604
605 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
606 if (!eth->mii_bus) {
607 ret = -ENOMEM;
608 goto err_put_node;
609 }
610
611 eth->mii_bus->name = "mdio";
612 eth->mii_bus->read = mtk_mdio_read;
613 eth->mii_bus->write = mtk_mdio_write;
614 eth->mii_bus->priv = eth;
615 eth->mii_bus->parent = eth->dev;
616
617 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np);
618 ret = of_mdiobus_register(eth->mii_bus, mii_np);
619
620err_put_node:
621 of_node_put(mii_np);
622 return ret;
623}
624
625static void mtk_mdio_cleanup(struct mtk_eth *eth)
626{
627 if (!eth->mii_bus)
628 return;
629
630 mdiobus_unregister(eth->mii_bus);
631}
632
633static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
634{
635 unsigned long flags;
636 u32 val;
637
638 spin_lock_irqsave(&eth->tx_irq_lock, flags);
639 val = mtk_r32(eth, eth->tx_int_mask_reg);
640 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
641 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
642}
643
644static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
645{
646 unsigned long flags;
647 u32 val;
648
649 spin_lock_irqsave(&eth->tx_irq_lock, flags);
650 val = mtk_r32(eth, eth->tx_int_mask_reg);
651 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
652 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
653}
654
655static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
656{
657 unsigned long flags;
658 u32 val;
659
660 spin_lock_irqsave(&eth->rx_irq_lock, flags);
661 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
662 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
663 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
664}
665
666static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
667{
668 unsigned long flags;
669 u32 val;
670
671 spin_lock_irqsave(&eth->rx_irq_lock, flags);
672 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
673 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
674 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
675}
676
677static int mtk_set_mac_address(struct net_device *dev, void *p)
678{
679 int ret = eth_mac_addr(dev, p);
680 struct mtk_mac *mac = netdev_priv(dev);
681 struct mtk_eth *eth = mac->hw;
682 const char *macaddr = dev->dev_addr;
683
684 if (ret)
685 return ret;
686
687 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
688 return -EBUSY;
689
690 spin_lock_bh(&mac->hw->page_lock);
691 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
692 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
693 MT7628_SDM_MAC_ADRH);
694 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
695 (macaddr[4] << 8) | macaddr[5],
696 MT7628_SDM_MAC_ADRL);
697 } else {
698 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
699 MTK_GDMA_MAC_ADRH(mac->id));
700 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
701 (macaddr[4] << 8) | macaddr[5],
702 MTK_GDMA_MAC_ADRL(mac->id));
703 }
704 spin_unlock_bh(&mac->hw->page_lock);
705
706 return 0;
707}
708
709void mtk_stats_update_mac(struct mtk_mac *mac)
710{
711 struct mtk_hw_stats *hw_stats = mac->hw_stats;
712 unsigned int base = MTK_GDM1_TX_GBCNT;
713 u64 stats;
714
715 base += hw_stats->reg_offset;
716
717 u64_stats_update_begin(&hw_stats->syncp);
718
719 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
720 stats = mtk_r32(mac->hw, base + 0x04);
721 if (stats)
722 hw_stats->rx_bytes += (stats << 32);
723 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
724 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
725 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
726 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
727 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
728 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
729 hw_stats->rx_flow_control_packets +=
730 mtk_r32(mac->hw, base + 0x24);
731 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
732 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
733 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
734 stats = mtk_r32(mac->hw, base + 0x34);
735 if (stats)
736 hw_stats->tx_bytes += (stats << 32);
737 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
738 u64_stats_update_end(&hw_stats->syncp);
739}
740
741static void mtk_stats_update(struct mtk_eth *eth)
742{
743 int i;
744
745 for (i = 0; i < MTK_MAC_COUNT; i++) {
746 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
747 continue;
748 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
749 mtk_stats_update_mac(eth->mac[i]);
750 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
751 }
752 }
753}
754
755static void mtk_get_stats64(struct net_device *dev,
756 struct rtnl_link_stats64 *storage)
757{
758 struct mtk_mac *mac = netdev_priv(dev);
759 struct mtk_hw_stats *hw_stats = mac->hw_stats;
760 unsigned int start;
761
762 if (netif_running(dev) && netif_device_present(dev)) {
763 if (spin_trylock_bh(&hw_stats->stats_lock)) {
764 mtk_stats_update_mac(mac);
765 spin_unlock_bh(&hw_stats->stats_lock);
766 }
767 }
768
769 do {
770 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
771 storage->rx_packets = hw_stats->rx_packets;
772 storage->tx_packets = hw_stats->tx_packets;
773 storage->rx_bytes = hw_stats->rx_bytes;
774 storage->tx_bytes = hw_stats->tx_bytes;
775 storage->collisions = hw_stats->tx_collisions;
776 storage->rx_length_errors = hw_stats->rx_short_errors +
777 hw_stats->rx_long_errors;
778 storage->rx_over_errors = hw_stats->rx_overflow;
779 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
780 storage->rx_errors = hw_stats->rx_checksum_errors;
781 storage->tx_aborted_errors = hw_stats->tx_skip;
782 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
783
784 storage->tx_errors = dev->stats.tx_errors;
785 storage->rx_dropped = dev->stats.rx_dropped;
786 storage->tx_dropped = dev->stats.tx_dropped;
787}
788
789static inline int mtk_max_frag_size(int mtu)
790{
791 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
792 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
793 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
794
795 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
796 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
797}
798
799static inline int mtk_max_buf_size(int frag_size)
800{
801 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
802 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
803
804 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
805
806 return buf_size;
807}
808
developerc4671b22021-05-28 13:16:42 +0800809static inline bool mtk_rx_get_desc(struct mtk_rx_dma *rxd,
developerfd40db22021-04-29 10:08:25 +0800810 struct mtk_rx_dma *dma_rxd)
811{
developerfd40db22021-04-29 10:08:25 +0800812 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +0800813 if (!(rxd->rxd2 & RX_DMA_DONE))
814 return false;
815
816 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +0800817 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
818 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developera2bdbd52021-05-31 19:10:17 +0800819#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800820 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
821 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
822#endif
developerc4671b22021-05-28 13:16:42 +0800823 return true;
developerfd40db22021-04-29 10:08:25 +0800824}
825
826/* the qdma core needs scratch memory to be setup */
827static int mtk_init_fq_dma(struct mtk_eth *eth)
828{
829 dma_addr_t phy_ring_tail;
830 int cnt = MTK_DMA_SIZE;
831 dma_addr_t dma_addr;
832 int i;
833
834 if (!eth->soc->has_sram) {
835 eth->scratch_ring = dma_alloc_coherent(eth->dev,
836 cnt * sizeof(struct mtk_tx_dma),
837 &eth->phy_scratch_ring,
838 GFP_ATOMIC);
839 } else {
840 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
841 }
842
843 if (unlikely(!eth->scratch_ring))
844 return -ENOMEM;
845
846 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
847 GFP_KERNEL);
848 if (unlikely(!eth->scratch_head))
849 return -ENOMEM;
850
851 dma_addr = dma_map_single(eth->dev,
852 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
853 DMA_FROM_DEVICE);
854 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
855 return -ENOMEM;
856
857 phy_ring_tail = eth->phy_scratch_ring +
858 (sizeof(struct mtk_tx_dma) * (cnt - 1));
859
860 for (i = 0; i < cnt; i++) {
861 eth->scratch_ring[i].txd1 =
862 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
863 if (i < cnt - 1)
864 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
865 ((i + 1) * sizeof(struct mtk_tx_dma)));
866 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
867
868 eth->scratch_ring[i].txd4 = 0;
869#if defined(CONFIG_MEDIATEK_NETSYS_V2)
870 if (eth->soc->has_sram && ((sizeof(struct mtk_tx_dma)) > 16)) {
871 eth->scratch_ring[i].txd5 = 0;
872 eth->scratch_ring[i].txd6 = 0;
873 eth->scratch_ring[i].txd7 = 0;
874 eth->scratch_ring[i].txd8 = 0;
875 }
876#endif
877 }
878
879 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
880 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
881 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
882 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
883
884 return 0;
885}
886
887static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
888{
889 void *ret = ring->dma;
890
891 return ret + (desc - ring->phys);
892}
893
894static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
895 struct mtk_tx_dma *txd)
896{
897 int idx = txd - ring->dma;
898
899 return &ring->buf[idx];
900}
901
902static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
903 struct mtk_tx_dma *dma)
904{
905 return ring->dma_pdma - ring->dma + dma;
906}
907
908static int txd_to_idx(struct mtk_tx_ring *ring, struct mtk_tx_dma *dma)
909{
910 return ((void *)dma - (void *)ring->dma) / sizeof(*dma);
911}
912
developerc4671b22021-05-28 13:16:42 +0800913static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
914 bool napi)
developerfd40db22021-04-29 10:08:25 +0800915{
916 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
917 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
918 dma_unmap_single(eth->dev,
919 dma_unmap_addr(tx_buf, dma_addr0),
920 dma_unmap_len(tx_buf, dma_len0),
921 DMA_TO_DEVICE);
922 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
923 dma_unmap_page(eth->dev,
924 dma_unmap_addr(tx_buf, dma_addr0),
925 dma_unmap_len(tx_buf, dma_len0),
926 DMA_TO_DEVICE);
927 }
928 } else {
929 if (dma_unmap_len(tx_buf, dma_len0)) {
930 dma_unmap_page(eth->dev,
931 dma_unmap_addr(tx_buf, dma_addr0),
932 dma_unmap_len(tx_buf, dma_len0),
933 DMA_TO_DEVICE);
934 }
935
936 if (dma_unmap_len(tx_buf, dma_len1)) {
937 dma_unmap_page(eth->dev,
938 dma_unmap_addr(tx_buf, dma_addr1),
939 dma_unmap_len(tx_buf, dma_len1),
940 DMA_TO_DEVICE);
941 }
942 }
943
944 tx_buf->flags = 0;
945 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +0800946 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
947 if (napi)
948 napi_consume_skb(tx_buf->skb, napi);
949 else
950 dev_kfree_skb_any(tx_buf->skb);
951 }
developerfd40db22021-04-29 10:08:25 +0800952 tx_buf->skb = NULL;
953}
954
955static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
956 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
957 size_t size, int idx)
958{
959 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
960 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
961 dma_unmap_len_set(tx_buf, dma_len0, size);
962 } else {
963 if (idx & 1) {
964 txd->txd3 = mapped_addr;
965 txd->txd2 |= TX_DMA_PLEN1(size);
966 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
967 dma_unmap_len_set(tx_buf, dma_len1, size);
968 } else {
969 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
970 txd->txd1 = mapped_addr;
971 txd->txd2 = TX_DMA_PLEN0(size);
972 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
973 dma_unmap_len_set(tx_buf, dma_len0, size);
974 }
975 }
976}
977
978static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
979 int tx_num, struct mtk_tx_ring *ring, bool gso)
980{
981 struct mtk_mac *mac = netdev_priv(dev);
982 struct mtk_eth *eth = mac->hw;
983 struct mtk_tx_dma *itxd, *txd;
984 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
985 struct mtk_tx_buf *itx_buf, *tx_buf;
986 dma_addr_t mapped_addr;
987 unsigned int nr_frags;
988 int i, n_desc = 1;
989 u32 txd4 = 0, fport;
990 u32 qid = 0;
991 int k = 0;
992
993 itxd = ring->next_free;
994 itxd_pdma = qdma_to_pdma(ring, itxd);
995 if (itxd == ring->last_free)
996 return -ENOMEM;
997
998 itx_buf = mtk_desc_to_tx_buf(ring, itxd);
999 memset(itx_buf, 0, sizeof(*itx_buf));
1000
1001 mapped_addr = dma_map_single(eth->dev, skb->data,
1002 skb_headlen(skb), DMA_TO_DEVICE);
1003 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1004 return -ENOMEM;
1005
1006 WRITE_ONCE(itxd->txd1, mapped_addr);
1007 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1008 itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1009 MTK_TX_FLAGS_FPORT1;
1010 setup_tx_buf(eth, itx_buf, itxd_pdma, mapped_addr, skb_headlen(skb),
1011 k++);
1012
1013 nr_frags = skb_shinfo(skb)->nr_frags;
1014
1015#if defined(CONFIG_NET_MEDIATEK_HW_QOS)
1016 qid = skb->mark & (MTK_QDMA_TX_MASK);
1017#endif
1018
developera2bdbd52021-05-31 19:10:17 +08001019 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001020 u32 txd5 = 0, txd6 = 0;
1021 /* set the forward port */
1022 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT_V2;
1023 txd4 |= fport;
1024
1025 if (gso)
1026 txd5 |= TX_DMA_TSO_V2;
1027
1028 /* TX Checksum offload */
1029 if (skb->ip_summed == CHECKSUM_PARTIAL)
1030 txd5 |= TX_DMA_CHKSUM_V2;
1031
1032 /* VLAN header offload */
1033 if (skb_vlan_tag_present(skb))
1034 txd6 |= TX_DMA_INS_VLAN_V2 | skb_vlan_tag_get(skb);
1035
1036 txd4 = txd4 | TX_DMA_SWC_V2;
1037
1038 WRITE_ONCE(itxd->txd3, (TX_DMA_PLEN0(skb_headlen(skb)) |
1039 (!nr_frags * TX_DMA_LS0)));
1040
1041#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1042 WRITE_ONCE(itxd->txd5, txd5);
1043 WRITE_ONCE(itxd->txd6, txd6);
1044#endif
1045 } else {
1046 /* set the forward port */
1047 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
1048 txd4 |= fport;
1049
1050 if (gso)
1051 txd4 |= TX_DMA_TSO;
1052
1053 /* TX Checksum offload */
1054 if (skb->ip_summed == CHECKSUM_PARTIAL)
1055 txd4 |= TX_DMA_CHKSUM;
1056
1057 /* VLAN header offload */
1058 if (skb_vlan_tag_present(skb))
1059 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
1060
1061 WRITE_ONCE(itxd->txd3,
1062 TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
1063 (!nr_frags * TX_DMA_LS0) | QID_LOW_BITS(qid));
1064 }
1065 /* TX SG offload */
1066 txd = itxd;
1067 txd_pdma = qdma_to_pdma(ring, txd);
1068
1069#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1070 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
developera2bdbd52021-05-31 19:10:17 +08001071 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001072 txd4 &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1073 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1074 } else {
1075 txd4 &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1076 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT;
1077 }
1078 }
1079
1080 trace_printk("[%s] nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1081 __func__, nr_frags, HNAT_SKB_CB2(skb)->magic, txd4);
1082#endif
1083
1084 for (i = 0; i < nr_frags; i++) {
1085 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1086 unsigned int offset = 0;
1087 int frag_size = skb_frag_size(frag);
1088
1089 while (frag_size) {
1090 bool last_frag = false;
1091 unsigned int frag_map_size;
1092 bool new_desc = true;
1093
1094 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA) ||
1095 (i & 0x1)) {
1096 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1097 txd_pdma = qdma_to_pdma(ring, txd);
1098 if (txd == ring->last_free)
1099 goto err_dma;
1100
1101 n_desc++;
1102 } else {
1103 new_desc = false;
1104 }
1105
1106
1107 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1108 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
1109 frag_map_size,
1110 DMA_TO_DEVICE);
1111 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1112 goto err_dma;
1113
1114 if (i == nr_frags - 1 &&
1115 (frag_size - frag_map_size) == 0)
1116 last_frag = true;
1117
1118 WRITE_ONCE(txd->txd1, mapped_addr);
1119
developera2bdbd52021-05-31 19:10:17 +08001120 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001121 WRITE_ONCE(txd->txd3, (TX_DMA_PLEN0(frag_map_size) |
1122 last_frag * TX_DMA_LS0));
1123 WRITE_ONCE(txd->txd4, fport | TX_DMA_SWC_V2 |
1124 QID_BITS_V2(qid));
1125 } else {
1126 WRITE_ONCE(txd->txd3,
1127 (TX_DMA_SWC | QID_LOW_BITS(qid) |
1128 TX_DMA_PLEN0(frag_map_size) |
1129 last_frag * TX_DMA_LS0));
1130 WRITE_ONCE(txd->txd4,
1131 fport | QID_HIGH_BITS(qid));
1132 }
1133
1134 tx_buf = mtk_desc_to_tx_buf(ring, txd);
1135 if (new_desc)
1136 memset(tx_buf, 0, sizeof(*tx_buf));
1137 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1138 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1139 tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1140 MTK_TX_FLAGS_FPORT1;
1141
1142 setup_tx_buf(eth, tx_buf, txd_pdma, mapped_addr,
1143 frag_map_size, k++);
1144
1145 frag_size -= frag_map_size;
1146 offset += frag_map_size;
1147 }
1148 }
1149
1150 /* store skb to cleanup */
1151 itx_buf->skb = skb;
1152
developera2bdbd52021-05-31 19:10:17 +08001153 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001154 WRITE_ONCE(itxd->txd4, txd4 | QID_BITS_V2(qid));
1155 else
1156 WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
1157
1158 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1159 if (k & 0x1)
1160 txd_pdma->txd2 |= TX_DMA_LS0;
1161 else
1162 txd_pdma->txd2 |= TX_DMA_LS1;
1163 }
1164
1165 netdev_sent_queue(dev, skb->len);
1166 skb_tx_timestamp(skb);
1167
1168 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1169 atomic_sub(n_desc, &ring->free_count);
1170
1171 /* make sure that all changes to the dma ring are flushed before we
1172 * continue
1173 */
1174 wmb();
1175
1176 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1177 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1178 !netdev_xmit_more())
1179 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1180 } else {
1181 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd),
1182 ring->dma_size);
1183 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1184 }
1185
1186 return 0;
1187
1188err_dma:
1189 do {
1190 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
1191
1192 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001193 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001194
1195 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1196 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1197 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1198
1199 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1200 itxd_pdma = qdma_to_pdma(ring, itxd);
1201 } while (itxd != txd);
1202
1203 return -ENOMEM;
1204}
1205
1206static inline int mtk_cal_txd_req(struct sk_buff *skb)
1207{
1208 int i, nfrags;
1209 skb_frag_t *frag;
1210
1211 nfrags = 1;
1212 if (skb_is_gso(skb)) {
1213 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1214 frag = &skb_shinfo(skb)->frags[i];
1215 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1216 MTK_TX_DMA_BUF_LEN);
1217 }
1218 } else {
1219 nfrags += skb_shinfo(skb)->nr_frags;
1220 }
1221
1222 return nfrags;
1223}
1224
1225static int mtk_queue_stopped(struct mtk_eth *eth)
1226{
1227 int i;
1228
1229 for (i = 0; i < MTK_MAC_COUNT; i++) {
1230 if (!eth->netdev[i])
1231 continue;
1232 if (netif_queue_stopped(eth->netdev[i]))
1233 return 1;
1234 }
1235
1236 return 0;
1237}
1238
1239static void mtk_wake_queue(struct mtk_eth *eth)
1240{
1241 int i;
1242
1243 for (i = 0; i < MTK_MAC_COUNT; i++) {
1244 if (!eth->netdev[i])
1245 continue;
1246 netif_wake_queue(eth->netdev[i]);
1247 }
1248}
1249
1250static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1251{
1252 struct mtk_mac *mac = netdev_priv(dev);
1253 struct mtk_eth *eth = mac->hw;
1254 struct mtk_tx_ring *ring = &eth->tx_ring;
1255 struct net_device_stats *stats = &dev->stats;
1256 bool gso = false;
1257 int tx_num;
1258
1259 /* normally we can rely on the stack not calling this more than once,
1260 * however we have 2 queues running on the same ring so we need to lock
1261 * the ring access
1262 */
1263 spin_lock(&eth->page_lock);
1264
1265 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1266 goto drop;
1267
1268 tx_num = mtk_cal_txd_req(skb);
1269 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1270 netif_stop_queue(dev);
1271 netif_err(eth, tx_queued, dev,
1272 "Tx Ring full when queue awake!\n");
1273 spin_unlock(&eth->page_lock);
1274 return NETDEV_TX_BUSY;
1275 }
1276
1277 /* TSO: fill MSS info in tcp checksum field */
1278 if (skb_is_gso(skb)) {
1279 if (skb_cow_head(skb, 0)) {
1280 netif_warn(eth, tx_err, dev,
1281 "GSO expand head fail.\n");
1282 goto drop;
1283 }
1284
1285 if (skb_shinfo(skb)->gso_type &
1286 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1287 gso = true;
1288 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1289 }
1290 }
1291
1292 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1293 goto drop;
1294
1295 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1296 netif_stop_queue(dev);
1297
1298 spin_unlock(&eth->page_lock);
1299
1300 return NETDEV_TX_OK;
1301
1302drop:
1303 spin_unlock(&eth->page_lock);
1304 stats->tx_dropped++;
1305 dev_kfree_skb_any(skb);
1306 return NETDEV_TX_OK;
1307}
1308
1309static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1310{
1311 int i;
1312 struct mtk_rx_ring *ring;
1313 int idx;
1314
1315 if (!eth->hwlro)
1316 return &eth->rx_ring[0];
1317
1318 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1319 ring = &eth->rx_ring[i];
1320 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1321 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
1322 ring->calc_idx_update = true;
1323 return ring;
1324 }
1325 }
1326
1327 return NULL;
1328}
1329
1330static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
1331{
1332 struct mtk_rx_ring *ring;
1333 int i;
1334
1335 if (!eth->hwlro) {
1336 ring = &eth->rx_ring[0];
1337 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1338 } else {
1339 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1340 ring = &eth->rx_ring[i];
1341 if (ring->calc_idx_update) {
1342 ring->calc_idx_update = false;
1343 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1344 }
1345 }
1346 }
1347}
1348
1349static int mtk_poll_rx(struct napi_struct *napi, int budget,
1350 struct mtk_eth *eth)
1351{
1352 struct mtk_rx_ring *ring;
1353 int idx;
1354 struct sk_buff *skb;
1355 u8 *data, *new_data;
1356 struct mtk_rx_dma *rxd, trxd;
1357 int done = 0;
1358
1359 while (done < budget) {
1360 struct net_device *netdev;
1361 unsigned int pktlen;
1362 dma_addr_t dma_addr;
1363 int mac;
1364
1365 ring = mtk_get_rx_ring(eth);
1366 if (unlikely(!ring))
1367 goto rx_done;
1368
1369 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1370 rxd = &ring->dma[idx];
1371 data = ring->data[idx];
1372
developerc4671b22021-05-28 13:16:42 +08001373 if (!mtk_rx_get_desc(&trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001374 break;
1375
1376 /* find out which mac the packet come from. values start at 1 */
1377 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1378 mac = 0;
1379 } else {
developera2bdbd52021-05-31 19:10:17 +08001380#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1381 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001382 mac = RX_DMA_GET_SPORT(trxd.rxd5) - 1;
1383 else
1384#endif
1385 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1386 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1387 }
1388
1389 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1390 !eth->netdev[mac]))
1391 goto release_desc;
1392
1393 netdev = eth->netdev[mac];
1394
1395 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1396 goto release_desc;
1397
1398 /* alloc new buffer */
1399 new_data = napi_alloc_frag(ring->frag_size);
1400 if (unlikely(!new_data)) {
1401 netdev->stats.rx_dropped++;
1402 goto release_desc;
1403 }
1404 dma_addr = dma_map_single(eth->dev,
1405 new_data + NET_SKB_PAD +
1406 eth->ip_align,
1407 ring->buf_size,
1408 DMA_FROM_DEVICE);
1409 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1410 skb_free_frag(new_data);
1411 netdev->stats.rx_dropped++;
1412 goto release_desc;
1413 }
1414
developerc4671b22021-05-28 13:16:42 +08001415 dma_unmap_single(eth->dev, trxd.rxd1,
1416 ring->buf_size, DMA_FROM_DEVICE);
1417
developerfd40db22021-04-29 10:08:25 +08001418 /* receive data */
1419 skb = build_skb(data, ring->frag_size);
1420 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001421 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001422 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001423 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001424 }
1425 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1426
developerfd40db22021-04-29 10:08:25 +08001427 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1428 skb->dev = netdev;
1429 skb_put(skb, pktlen);
1430
developera2bdbd52021-05-31 19:10:17 +08001431 if ((!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001432 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developera2bdbd52021-05-31 19:10:17 +08001433 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001434 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1435 skb->ip_summed = CHECKSUM_UNNECESSARY;
1436 else
1437 skb_checksum_none_assert(skb);
1438 skb->protocol = eth_type_trans(skb, netdev);
1439
1440 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developera2bdbd52021-05-31 19:10:17 +08001441 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001442 if (trxd.rxd4 & RX_DMA_VTAG_V2)
1443 __vlan_hwaccel_put_tag(skb,
1444 htons(RX_DMA_VPID_V2(trxd.rxd3,
1445 trxd.rxd4)),
1446 RX_DMA_VID_V2(trxd.rxd4));
1447 } else {
1448 if (trxd.rxd2 & RX_DMA_VTAG)
1449 __vlan_hwaccel_put_tag(skb,
1450 htons(RX_DMA_VPID(trxd.rxd3)),
1451 RX_DMA_VID(trxd.rxd3));
1452 }
1453
1454 /* If netdev is attached to dsa switch, the special
1455 * tag inserted in VLAN field by switch hardware can
1456 * be offload by RX HW VLAN offload. Clears the VLAN
1457 * information from @skb to avoid unexpected 8021d
1458 * handler before packet enter dsa framework.
1459 */
1460 if (netdev_uses_dsa(netdev))
1461 __vlan_hwaccel_clear_tag(skb);
1462 }
1463
1464#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developera2bdbd52021-05-31 19:10:17 +08001465#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1466 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001467 *(u32 *)(skb->head) = trxd.rxd5;
1468 else
1469#endif
1470 *(u32 *)(skb->head) = trxd.rxd4;
1471
1472 skb_hnat_alg(skb) = 0;
1473 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1474
1475 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1476 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1477 __func__, skb_hnat_reason(skb));
1478 skb->pkt_type = PACKET_HOST;
1479 }
1480
1481 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1482 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1483 skb_hnat_reason(skb), skb_hnat_alg(skb));
1484#endif
1485
1486 skb_record_rx_queue(skb, 0);
1487 napi_gro_receive(napi, skb);
1488
developerc4671b22021-05-28 13:16:42 +08001489skip_rx:
developerfd40db22021-04-29 10:08:25 +08001490 ring->data[idx] = new_data;
1491 rxd->rxd1 = (unsigned int)dma_addr;
1492
1493release_desc:
1494 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1495 rxd->rxd2 = RX_DMA_LSO;
1496 else
1497 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
1498
1499 ring->calc_idx = idx;
1500
1501 done++;
1502 }
1503
1504rx_done:
1505 if (done) {
1506 /* make sure that all changes to the dma ring are flushed before
1507 * we continue
1508 */
1509 wmb();
1510 mtk_update_rx_cpu_idx(eth);
1511 }
1512
1513 return done;
1514}
1515
1516static int mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
1517 unsigned int *done, unsigned int *bytes)
1518{
1519 struct mtk_tx_ring *ring = &eth->tx_ring;
1520 struct mtk_tx_dma *desc;
1521 struct sk_buff *skb;
1522 struct mtk_tx_buf *tx_buf;
1523 u32 cpu, dma;
1524
developerc4671b22021-05-28 13:16:42 +08001525 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001526 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1527
1528 desc = mtk_qdma_phys_to_virt(ring, cpu);
1529
1530 while ((cpu != dma) && budget) {
1531 u32 next_cpu = desc->txd2;
1532 int mac = 0;
1533
1534 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1535 break;
1536
1537 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1538
1539 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1540 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
1541 mac = 1;
1542
1543 skb = tx_buf->skb;
1544 if (!skb)
1545 break;
1546
1547 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1548 bytes[mac] += skb->len;
1549 done[mac]++;
1550 budget--;
1551 }
developerc4671b22021-05-28 13:16:42 +08001552 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001553
1554 ring->last_free = desc;
1555 atomic_inc(&ring->free_count);
1556
1557 cpu = next_cpu;
1558 }
1559
developerc4671b22021-05-28 13:16:42 +08001560 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001561 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
1562
1563 return budget;
1564}
1565
1566static int mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
1567 unsigned int *done, unsigned int *bytes)
1568{
1569 struct mtk_tx_ring *ring = &eth->tx_ring;
1570 struct mtk_tx_dma *desc;
1571 struct sk_buff *skb;
1572 struct mtk_tx_buf *tx_buf;
1573 u32 cpu, dma;
1574
1575 cpu = ring->cpu_idx;
1576 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1577
1578 while ((cpu != dma) && budget) {
1579 tx_buf = &ring->buf[cpu];
1580 skb = tx_buf->skb;
1581 if (!skb)
1582 break;
1583
1584 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1585 bytes[0] += skb->len;
1586 done[0]++;
1587 budget--;
1588 }
1589
developerc4671b22021-05-28 13:16:42 +08001590 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001591
1592 desc = &ring->dma[cpu];
1593 ring->last_free = desc;
1594 atomic_inc(&ring->free_count);
1595
1596 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1597 }
1598
1599 ring->cpu_idx = cpu;
1600
1601 return budget;
1602}
1603
1604static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1605{
1606 struct mtk_tx_ring *ring = &eth->tx_ring;
1607 unsigned int done[MTK_MAX_DEVS];
1608 unsigned int bytes[MTK_MAX_DEVS];
1609 int total = 0, i;
1610
1611 memset(done, 0, sizeof(done));
1612 memset(bytes, 0, sizeof(bytes));
1613
1614 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1615 budget = mtk_poll_tx_qdma(eth, budget, done, bytes);
1616 else
1617 budget = mtk_poll_tx_pdma(eth, budget, done, bytes);
1618
1619 for (i = 0; i < MTK_MAC_COUNT; i++) {
1620 if (!eth->netdev[i] || !done[i])
1621 continue;
1622 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1623 total += done[i];
1624 }
1625
1626 if (mtk_queue_stopped(eth) &&
1627 (atomic_read(&ring->free_count) > ring->thresh))
1628 mtk_wake_queue(eth);
1629
1630 return total;
1631}
1632
1633static void mtk_handle_status_irq(struct mtk_eth *eth)
1634{
1635 u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
1636
1637 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1638 mtk_stats_update(eth);
1639 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
1640 MTK_INT_STATUS2);
1641 }
1642}
1643
1644static int mtk_napi_tx(struct napi_struct *napi, int budget)
1645{
1646 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1647 u32 status, mask;
1648 int tx_done = 0;
1649
1650 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1651 mtk_handle_status_irq(eth);
1652 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1653 tx_done = mtk_poll_tx(eth, budget);
1654
1655 if (unlikely(netif_msg_intr(eth))) {
1656 status = mtk_r32(eth, eth->tx_int_status_reg);
1657 mask = mtk_r32(eth, eth->tx_int_mask_reg);
1658 dev_info(eth->dev,
1659 "done tx %d, intr 0x%08x/0x%x\n",
1660 tx_done, status, mask);
1661 }
1662
1663 if (tx_done == budget)
1664 return budget;
1665
1666 status = mtk_r32(eth, eth->tx_int_status_reg);
1667 if (status & MTK_TX_DONE_INT)
1668 return budget;
1669
developerc4671b22021-05-28 13:16:42 +08001670 if (napi_complete(napi))
1671 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001672
1673 return tx_done;
1674}
1675
1676static int mtk_napi_rx(struct napi_struct *napi, int budget)
1677{
1678 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
1679 u32 status, mask;
1680 int rx_done = 0;
1681 int remain_budget = budget;
1682
1683 mtk_handle_status_irq(eth);
1684
1685poll_again:
1686 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
1687 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1688
1689 if (unlikely(netif_msg_intr(eth))) {
1690 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1691 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1692 dev_info(eth->dev,
1693 "done rx %d, intr 0x%08x/0x%x\n",
1694 rx_done, status, mask);
1695 }
1696 if (rx_done == remain_budget)
1697 return budget;
1698
1699 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1700 if (status & MTK_RX_DONE_INT) {
1701 remain_budget -= rx_done;
1702 goto poll_again;
1703 }
developerc4671b22021-05-28 13:16:42 +08001704
1705 if (napi_complete(napi))
1706 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001707
1708 return rx_done + budget - remain_budget;
1709}
1710
1711static int mtk_tx_alloc(struct mtk_eth *eth)
1712{
1713 struct mtk_tx_ring *ring = &eth->tx_ring;
1714 int i, sz = sizeof(*ring->dma);
1715
1716 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1717 GFP_KERNEL);
1718 if (!ring->buf)
1719 goto no_tx_mem;
1720
1721 if (!eth->soc->has_sram)
1722 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1723 &ring->phys, GFP_ATOMIC);
1724 else {
1725 ring->dma = eth->scratch_ring + MTK_DMA_SIZE;
1726 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
1727 }
1728
1729 if (!ring->dma)
1730 goto no_tx_mem;
1731
1732 for (i = 0; i < MTK_DMA_SIZE; i++) {
1733 int next = (i + 1) % MTK_DMA_SIZE;
1734 u32 next_ptr = ring->phys + next * sz;
1735
1736 ring->dma[i].txd2 = next_ptr;
1737 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1738 ring->dma[i].txd4 = 0;
1739#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1740 if (eth->soc->has_sram && ( sz > 16)) {
1741 ring->dma[i].txd5 = 0;
1742 ring->dma[i].txd6 = 0;
1743 ring->dma[i].txd7 = 0;
1744 ring->dma[i].txd8 = 0;
1745 }
1746#endif
1747 }
1748
1749 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
1750 * only as the framework. The real HW descriptors are the PDMA
1751 * descriptors in ring->dma_pdma.
1752 */
1753 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1754 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1755 &ring->phys_pdma,
1756 GFP_ATOMIC);
1757 if (!ring->dma_pdma)
1758 goto no_tx_mem;
1759
1760 for (i = 0; i < MTK_DMA_SIZE; i++) {
1761 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
1762 ring->dma_pdma[i].txd4 = 0;
1763 }
1764 }
1765
1766 ring->dma_size = MTK_DMA_SIZE;
1767 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1768 ring->next_free = &ring->dma[0];
1769 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
developerc4671b22021-05-28 13:16:42 +08001770 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08001771 ring->thresh = MAX_SKB_FRAGS;
1772
1773 /* make sure that all changes to the dma ring are flushed before we
1774 * continue
1775 */
1776 wmb();
1777
1778 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1779 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1780 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1781 mtk_w32(eth,
1782 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1783 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08001784 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001785 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
1786 MTK_QTX_CFG(0));
1787 } else {
1788 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
1789 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
1790 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
1791 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
1792 }
1793
1794 return 0;
1795
1796no_tx_mem:
1797 return -ENOMEM;
1798}
1799
1800static void mtk_tx_clean(struct mtk_eth *eth)
1801{
1802 struct mtk_tx_ring *ring = &eth->tx_ring;
1803 int i;
1804
1805 if (ring->buf) {
1806 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08001807 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08001808 kfree(ring->buf);
1809 ring->buf = NULL;
1810 }
1811
1812 if (!eth->soc->has_sram && ring->dma) {
1813 dma_free_coherent(eth->dev,
1814 MTK_DMA_SIZE * sizeof(*ring->dma),
1815 ring->dma,
1816 ring->phys);
1817 ring->dma = NULL;
1818 }
1819
1820 if (ring->dma_pdma) {
1821 dma_free_coherent(eth->dev,
1822 MTK_DMA_SIZE * sizeof(*ring->dma_pdma),
1823 ring->dma_pdma,
1824 ring->phys_pdma);
1825 ring->dma_pdma = NULL;
1826 }
1827}
1828
1829static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1830{
1831 struct mtk_rx_ring *ring;
1832 int rx_data_len, rx_dma_size;
1833 int i;
1834
1835 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1836 if (ring_no)
1837 return -EINVAL;
1838 ring = &eth->rx_ring_qdma;
1839 } else {
1840 ring = &eth->rx_ring[ring_no];
1841 }
1842
1843 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1844 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1845 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1846 } else {
1847 rx_data_len = ETH_DATA_LEN;
1848 rx_dma_size = MTK_DMA_SIZE;
1849 }
1850
1851 ring->frag_size = mtk_max_frag_size(rx_data_len);
1852 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1853 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1854 GFP_KERNEL);
1855 if (!ring->data)
1856 return -ENOMEM;
1857
1858 for (i = 0; i < rx_dma_size; i++) {
1859 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1860 if (!ring->data[i])
1861 return -ENOMEM;
1862 }
1863
1864 if ((!eth->soc->has_sram) || (eth->soc->has_sram
1865 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
1866 ring->dma = dma_alloc_coherent(eth->dev,
1867 rx_dma_size * sizeof(*ring->dma),
1868 &ring->phys, GFP_ATOMIC);
1869 else {
1870 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
1871 ring->dma = (struct mtk_rx_dma *)(tx_ring->dma + MTK_DMA_SIZE);
1872 ring->phys = tx_ring->phys + MTK_DMA_SIZE * sizeof(*tx_ring->dma);
1873 }
1874
1875 if (!ring->dma)
1876 return -ENOMEM;
1877
1878 for (i = 0; i < rx_dma_size; i++) {
1879 dma_addr_t dma_addr = dma_map_single(eth->dev,
1880 ring->data[i] + NET_SKB_PAD + eth->ip_align,
1881 ring->buf_size,
1882 DMA_FROM_DEVICE);
1883 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1884 return -ENOMEM;
1885 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1886
1887 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1888 ring->dma[i].rxd2 = RX_DMA_LSO;
1889 else
1890 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1891
1892 ring->dma[i].rxd3 = 0;
1893 ring->dma[i].rxd4 = 0;
developera2bdbd52021-05-31 19:10:17 +08001894#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001895 if (eth->soc->has_sram && ((sizeof(struct mtk_rx_dma)) > 16)) {
1896 ring->dma[i].rxd5 = 0;
1897 ring->dma[i].rxd6 = 0;
1898 ring->dma[i].rxd7 = 0;
1899 ring->dma[i].rxd8 = 0;
1900 }
1901#endif
1902 }
1903 ring->dma_size = rx_dma_size;
1904 ring->calc_idx_update = false;
1905 ring->calc_idx = rx_dma_size - 1;
1906 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
1907 MTK_QRX_CRX_IDX_CFG(ring_no) :
1908 MTK_PRX_CRX_IDX_CFG(ring_no);
1909 /* make sure that all changes to the dma ring are flushed before we
1910 * continue
1911 */
1912 wmb();
1913
1914 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1915 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
1916 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
1917 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1918 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
1919 } else {
1920 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1921 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1922 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1923 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1924 }
1925
1926 return 0;
1927}
1928
1929static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
1930{
1931 int i;
1932
1933 if (ring->data && ring->dma) {
1934 for (i = 0; i < ring->dma_size; i++) {
1935 if (!ring->data[i])
1936 continue;
1937 if (!ring->dma[i].rxd1)
1938 continue;
1939 dma_unmap_single(eth->dev,
1940 ring->dma[i].rxd1,
1941 ring->buf_size,
1942 DMA_FROM_DEVICE);
1943 skb_free_frag(ring->data[i]);
1944 }
1945 kfree(ring->data);
1946 ring->data = NULL;
1947 }
1948
1949 if(in_sram)
1950 return;
1951
1952 if (ring->dma) {
1953 dma_free_coherent(eth->dev,
1954 ring->dma_size * sizeof(*ring->dma),
1955 ring->dma,
1956 ring->phys);
1957 ring->dma = NULL;
1958 }
1959}
1960
1961static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1962{
1963 int i;
1964 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1965 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1966
1967 /* set LRO rings to auto-learn modes */
1968 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1969
1970 /* validate LRO ring */
1971 ring_ctrl_dw2 |= MTK_RING_VLD;
1972
1973 /* set AGE timer (unit: 20us) */
1974 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1975 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1976
1977 /* set max AGG timer (unit: 20us) */
1978 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1979
1980 /* set max LRO AGG count */
1981 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
1982 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
1983
1984 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
1985 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
1986 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
1987 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
1988 }
1989
1990 /* IPv4 checksum update enable */
1991 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
1992
1993 /* switch priority comparison to packet count mode */
1994 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
1995
1996 /* bandwidth threshold setting */
1997 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
1998
1999 /* auto-learn score delta setting */
2000 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
2001
2002 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2003 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2004 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2005
2006 /* set HW LRO mode & the max aggregation count for rx packets */
2007 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2008
2009 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2010 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2011
2012 /* enable HW LRO */
2013 lro_ctrl_dw0 |= MTK_LRO_EN;
2014
2015 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2016 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2017
2018 return 0;
2019}
2020
2021static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2022{
2023 int i;
2024 u32 val;
2025
2026 /* relinquish lro rings, flush aggregated packets */
2027 mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
2028
2029 /* wait for relinquishments done */
2030 for (i = 0; i < 10; i++) {
2031 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2032 if (val & MTK_LRO_RING_RELINQUISH_DONE) {
2033 msleep(20);
2034 continue;
2035 }
2036 break;
2037 }
2038
2039 /* invalidate lro rings */
2040 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
2041 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2042
2043 /* disable HW LRO */
2044 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2045}
2046
2047static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2048{
2049 u32 reg_val;
2050
2051 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2052
2053 /* invalidate the IP setting */
2054 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2055
2056 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2057
2058 /* validate the IP setting */
2059 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2060}
2061
2062static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2063{
2064 u32 reg_val;
2065
2066 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2067
2068 /* invalidate the IP setting */
2069 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2070
2071 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2072}
2073
2074static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2075{
2076 int cnt = 0;
2077 int i;
2078
2079 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2080 if (mac->hwlro_ip[i])
2081 cnt++;
2082 }
2083
2084 return cnt;
2085}
2086
2087static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2088 struct ethtool_rxnfc *cmd)
2089{
2090 struct ethtool_rx_flow_spec *fsp =
2091 (struct ethtool_rx_flow_spec *)&cmd->fs;
2092 struct mtk_mac *mac = netdev_priv(dev);
2093 struct mtk_eth *eth = mac->hw;
2094 int hwlro_idx;
2095
2096 if ((fsp->flow_type != TCP_V4_FLOW) ||
2097 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2098 (fsp->location > 1))
2099 return -EINVAL;
2100
2101 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2102 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2103
2104 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2105
2106 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2107
2108 return 0;
2109}
2110
2111static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2112 struct ethtool_rxnfc *cmd)
2113{
2114 struct ethtool_rx_flow_spec *fsp =
2115 (struct ethtool_rx_flow_spec *)&cmd->fs;
2116 struct mtk_mac *mac = netdev_priv(dev);
2117 struct mtk_eth *eth = mac->hw;
2118 int hwlro_idx;
2119
2120 if (fsp->location > 1)
2121 return -EINVAL;
2122
2123 mac->hwlro_ip[fsp->location] = 0;
2124 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2125
2126 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2127
2128 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2129
2130 return 0;
2131}
2132
2133static void mtk_hwlro_netdev_disable(struct net_device *dev)
2134{
2135 struct mtk_mac *mac = netdev_priv(dev);
2136 struct mtk_eth *eth = mac->hw;
2137 int i, hwlro_idx;
2138
2139 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2140 mac->hwlro_ip[i] = 0;
2141 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2142
2143 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2144 }
2145
2146 mac->hwlro_ip_cnt = 0;
2147}
2148
2149static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2150 struct ethtool_rxnfc *cmd)
2151{
2152 struct mtk_mac *mac = netdev_priv(dev);
2153 struct ethtool_rx_flow_spec *fsp =
2154 (struct ethtool_rx_flow_spec *)&cmd->fs;
2155
2156 /* only tcp dst ipv4 is meaningful, others are meaningless */
2157 fsp->flow_type = TCP_V4_FLOW;
2158 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2159 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2160
2161 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2162 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2163 fsp->h_u.tcp_ip4_spec.psrc = 0;
2164 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2165 fsp->h_u.tcp_ip4_spec.pdst = 0;
2166 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2167 fsp->h_u.tcp_ip4_spec.tos = 0;
2168 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2169
2170 return 0;
2171}
2172
2173static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2174 struct ethtool_rxnfc *cmd,
2175 u32 *rule_locs)
2176{
2177 struct mtk_mac *mac = netdev_priv(dev);
2178 int cnt = 0;
2179 int i;
2180
2181 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2182 if (mac->hwlro_ip[i]) {
2183 rule_locs[cnt] = i;
2184 cnt++;
2185 }
2186 }
2187
2188 cmd->rule_cnt = cnt;
2189
2190 return 0;
2191}
2192
2193static netdev_features_t mtk_fix_features(struct net_device *dev,
2194 netdev_features_t features)
2195{
2196 if (!(features & NETIF_F_LRO)) {
2197 struct mtk_mac *mac = netdev_priv(dev);
2198 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2199
2200 if (ip_cnt) {
2201 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2202
2203 features |= NETIF_F_LRO;
2204 }
2205 }
2206
2207 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2208 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2209
2210 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2211 }
2212
2213 return features;
2214}
2215
2216static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2217{
2218 struct mtk_mac *mac = netdev_priv(dev);
2219 struct mtk_eth *eth = mac->hw;
2220 int err = 0;
2221
2222 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2223 return 0;
2224
2225 if (!(features & NETIF_F_LRO))
2226 mtk_hwlro_netdev_disable(dev);
2227
2228 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2229 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2230 else
2231 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2232
2233 return err;
2234}
2235
2236/* wait for DMA to finish whatever it is doing before we start using it again */
2237static int mtk_dma_busy_wait(struct mtk_eth *eth)
2238{
2239 unsigned long t_start = jiffies;
2240
2241 while (1) {
2242 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2243 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2244 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2245 return 0;
2246 } else {
2247 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2248 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2249 return 0;
2250 }
2251
2252 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2253 break;
2254 }
2255
2256 dev_err(eth->dev, "DMA init timeout\n");
2257 return -1;
2258}
2259
2260static int mtk_dma_init(struct mtk_eth *eth)
2261{
2262 int err;
2263 u32 i;
2264
2265 if (mtk_dma_busy_wait(eth))
2266 return -EBUSY;
2267
2268 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2269 /* QDMA needs scratch memory for internal reordering of the
2270 * descriptors
2271 */
2272 err = mtk_init_fq_dma(eth);
2273 if (err)
2274 return err;
2275 }
2276
2277 err = mtk_tx_alloc(eth);
2278 if (err)
2279 return err;
2280
2281 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2282 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2283 if (err)
2284 return err;
2285 }
2286
2287 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2288 if (err)
2289 return err;
2290
2291 if (eth->hwlro) {
2292 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
2293 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2294 if (err)
2295 return err;
2296 }
2297 err = mtk_hwlro_rx_init(eth);
2298 if (err)
2299 return err;
2300 }
2301
2302 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2303 /* Enable random early drop and set drop threshold
2304 * automatically
2305 */
2306 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2307 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2308 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2309 }
2310
2311 return 0;
2312}
2313
2314static void mtk_dma_free(struct mtk_eth *eth)
2315{
2316 int i;
2317
2318 for (i = 0; i < MTK_MAC_COUNT; i++)
2319 if (eth->netdev[i])
2320 netdev_reset_queue(eth->netdev[i]);
2321 if ( !eth->soc->has_sram && eth->scratch_ring) {
2322 dma_free_coherent(eth->dev,
2323 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
2324 eth->scratch_ring,
2325 eth->phy_scratch_ring);
2326 eth->scratch_ring = NULL;
2327 eth->phy_scratch_ring = 0;
2328 }
2329 mtk_tx_clean(eth);
2330 mtk_rx_clean(eth, &eth->rx_ring[0],1);
2331 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2332
2333 if (eth->hwlro) {
2334 mtk_hwlro_rx_uninit(eth);
2335 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
2336 mtk_rx_clean(eth, &eth->rx_ring[i],0);
2337 }
2338
2339 kfree(eth->scratch_head);
2340}
2341
2342static void mtk_tx_timeout(struct net_device *dev)
2343{
2344 struct mtk_mac *mac = netdev_priv(dev);
2345 struct mtk_eth *eth = mac->hw;
2346
2347 eth->netdev[mac->id]->stats.tx_errors++;
2348 netif_err(eth, tx_err, dev,
2349 "transmit timed out\n");
2350 schedule_work(&eth->pending_work);
2351}
2352
2353static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
2354{
2355 struct mtk_eth *eth = _eth;
2356
2357 if (likely(napi_schedule_prep(&eth->rx_napi))) {
2358 __napi_schedule(&eth->rx_napi);
2359 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2360 }
2361
2362 return IRQ_HANDLED;
2363}
2364
2365static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2366{
2367 struct mtk_eth *eth = _eth;
2368
2369 if (likely(napi_schedule_prep(&eth->tx_napi))) {
2370 __napi_schedule(&eth->tx_napi);
2371 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2372 }
2373
2374 return IRQ_HANDLED;
2375}
2376
2377static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2378{
2379 struct mtk_eth *eth = _eth;
2380
2381 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT) {
2382 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT)
2383 mtk_handle_irq_rx(irq, _eth);
2384 }
2385 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2386 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2387 mtk_handle_irq_tx(irq, _eth);
2388 }
2389
2390 return IRQ_HANDLED;
2391}
2392
2393#ifdef CONFIG_NET_POLL_CONTROLLER
2394static void mtk_poll_controller(struct net_device *dev)
2395{
2396 struct mtk_mac *mac = netdev_priv(dev);
2397 struct mtk_eth *eth = mac->hw;
2398
2399 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2400 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2401 mtk_handle_irq_rx(eth->irq[2], dev);
2402 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
2403 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
2404}
2405#endif
2406
2407static int mtk_start_dma(struct mtk_eth *eth)
2408{
2409 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
2410 int err;
2411
2412 err = mtk_dma_init(eth);
2413 if (err) {
2414 mtk_dma_free(eth);
2415 return err;
2416 }
2417
2418 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developera2bdbd52021-05-31 19:10:17 +08002419 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08002420 mtk_w32(eth,
2421 MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2422 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2423 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2424 MTK_RESV_BUF | MTK_WCOMP_EN |
2425 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
2426 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
2427 else
2428 mtk_w32(eth,
2429 MTK_TX_DMA_EN |
2430 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2431 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2432 MTK_RX_BT_32DWORDS,
2433 MTK_QDMA_GLO_CFG);
2434
2435 mtk_w32(eth,
2436 MTK_RX_DMA_EN | rx_2b_offset |
2437 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2438 MTK_PDMA_GLO_CFG);
2439 } else {
2440 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2441 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2442 MTK_PDMA_GLO_CFG);
2443 }
2444
2445 return 0;
2446}
2447
2448static void mtk_gdm_config(struct mtk_eth *eth, u32 config)
2449{
2450 int i;
2451
2452 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2453 return;
2454
2455 for (i = 0; i < MTK_MAC_COUNT; i++) {
2456 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2457
2458 /* default setup the forward port to send frame to PDMA */
2459 val &= ~0xffff;
2460
2461 /* Enable RX checksum */
2462 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
2463
2464 val |= config;
2465
2466 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
2467 val |= MTK_GDMA_SPECIAL_TAG;
2468
2469 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
2470 }
2471 /* Reset and enable PSE */
2472 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
2473 mtk_w32(eth, 0, MTK_RST_GL);
2474}
2475
2476static int mtk_open(struct net_device *dev)
2477{
2478 struct mtk_mac *mac = netdev_priv(dev);
2479 struct mtk_eth *eth = mac->hw;
2480 int err;
2481
2482 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
2483 if (err) {
2484 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
2485 err);
2486 return err;
2487 }
2488
2489 /* we run 2 netdevs on the same dma ring so we only bring it up once */
2490 if (!refcount_read(&eth->dma_refcnt)) {
2491 int err = mtk_start_dma(eth);
2492
2493 if (err)
2494 return err;
2495
2496 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
2497
2498 /* Indicates CDM to parse the MTK special tag from CPU */
2499 if (netdev_uses_dsa(dev)) {
2500 u32 val;
2501 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
2502 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
2503 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
2504 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
2505 }
2506
2507 napi_enable(&eth->tx_napi);
2508 napi_enable(&eth->rx_napi);
2509 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
2510 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
2511 refcount_set(&eth->dma_refcnt, 1);
2512 }
2513 else
2514 refcount_inc(&eth->dma_refcnt);
2515
2516 phylink_start(mac->phylink);
2517 netif_start_queue(dev);
2518 return 0;
2519}
2520
2521static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
2522{
2523 u32 val;
2524 int i;
2525
2526 /* stop the dma engine */
2527 spin_lock_bh(&eth->page_lock);
2528 val = mtk_r32(eth, glo_cfg);
2529 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
2530 glo_cfg);
2531 spin_unlock_bh(&eth->page_lock);
2532
2533 /* wait for dma stop */
2534 for (i = 0; i < 10; i++) {
2535 val = mtk_r32(eth, glo_cfg);
2536 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
2537 msleep(20);
2538 continue;
2539 }
2540 break;
2541 }
2542}
2543
2544static int mtk_stop(struct net_device *dev)
2545{
2546 struct mtk_mac *mac = netdev_priv(dev);
2547 struct mtk_eth *eth = mac->hw;
2548
2549 phylink_stop(mac->phylink);
2550
2551 netif_tx_disable(dev);
2552
2553 phylink_disconnect_phy(mac->phylink);
2554
2555 /* only shutdown DMA if this is the last user */
2556 if (!refcount_dec_and_test(&eth->dma_refcnt))
2557 return 0;
2558
2559 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
2560
2561 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2562 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2563 napi_disable(&eth->tx_napi);
2564 napi_disable(&eth->rx_napi);
2565
2566 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2567 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
2568 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
2569
2570 mtk_dma_free(eth);
2571
2572 return 0;
2573}
2574
2575static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
2576{
2577 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2578 reset_bits,
2579 reset_bits);
2580
2581 usleep_range(1000, 1100);
2582 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2583 reset_bits,
2584 ~reset_bits);
2585 mdelay(10);
2586}
2587
2588static void mtk_clk_disable(struct mtk_eth *eth)
2589{
2590 int clk;
2591
2592 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
2593 clk_disable_unprepare(eth->clks[clk]);
2594}
2595
2596static int mtk_clk_enable(struct mtk_eth *eth)
2597{
2598 int clk, ret;
2599
2600 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
2601 ret = clk_prepare_enable(eth->clks[clk]);
2602 if (ret)
2603 goto err_disable_clks;
2604 }
2605
2606 return 0;
2607
2608err_disable_clks:
2609 while (--clk >= 0)
2610 clk_disable_unprepare(eth->clks[clk]);
2611
2612 return ret;
2613}
2614
2615static int mtk_hw_init(struct mtk_eth *eth)
2616{
2617 int i, val, ret;
2618
2619 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
2620 return 0;
2621
2622 pm_runtime_enable(eth->dev);
2623 pm_runtime_get_sync(eth->dev);
2624
2625 ret = mtk_clk_enable(eth);
2626 if (ret)
2627 goto err_disable_pm;
2628
2629 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2630 ret = device_reset(eth->dev);
2631 if (ret) {
2632 dev_err(eth->dev, "MAC reset failed!\n");
2633 goto err_disable_pm;
2634 }
2635
2636 /* enable interrupt delay for RX */
2637 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
2638
2639 /* disable delay and normal interrupt */
2640 mtk_tx_irq_disable(eth, ~0);
2641 mtk_rx_irq_disable(eth, ~0);
2642
2643 return 0;
2644 }
2645
2646 /* Non-MT7628 handling... */
2647 ethsys_reset(eth, RSTCTRL_FE);
2648 ethsys_reset(eth, RSTCTRL_PPE);
2649
2650 /* Set FE to PDMAv2 if necessary */
developera2bdbd52021-05-31 19:10:17 +08002651 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08002652 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
2653
2654 if (eth->pctl) {
2655 /* Set GE2 driving and slew rate */
2656 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
2657
2658 /* set GE2 TDSEL */
2659 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
2660
2661 /* set GE2 TUNE */
2662 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
2663 }
2664
2665 /* Set linkdown as the default for each GMAC. Its own MCR would be set
2666 * up with the more appropriate value when mtk_mac_config call is being
2667 * invoked.
2668 */
2669 for (i = 0; i < MTK_MAC_COUNT; i++)
2670 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
2671
2672 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08002673 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
2674 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2675 else
2676 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08002677
2678 /* enable interrupt delay for RX/TX */
2679 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
2680 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
2681
2682 mtk_tx_irq_disable(eth, ~0);
2683 mtk_rx_irq_disable(eth, ~0);
2684
2685 /* FE int grouping */
2686 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
2687 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
2688 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
2689 mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
2690 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
2691
developera2bdbd52021-05-31 19:10:17 +08002692 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08002693 /* PSE config input/output queue threshold */
2694 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
2695 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
2696 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
2697 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
2698 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
2699 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
2700 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
2701 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(8));
2702
2703 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
2704 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
2705 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
2706 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
2707 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
2708 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
2709 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
2710 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
2711 }
2712
2713 return 0;
2714
2715err_disable_pm:
2716 pm_runtime_put_sync(eth->dev);
2717 pm_runtime_disable(eth->dev);
2718
2719 return ret;
2720}
2721
2722static int mtk_hw_deinit(struct mtk_eth *eth)
2723{
2724 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
2725 return 0;
2726
2727 mtk_clk_disable(eth);
2728
2729 pm_runtime_put_sync(eth->dev);
2730 pm_runtime_disable(eth->dev);
2731
2732 return 0;
2733}
2734
2735static int __init mtk_init(struct net_device *dev)
2736{
2737 struct mtk_mac *mac = netdev_priv(dev);
2738 struct mtk_eth *eth = mac->hw;
2739 const char *mac_addr;
2740
2741 mac_addr = of_get_mac_address(mac->of_node);
2742 if (!IS_ERR(mac_addr))
2743 ether_addr_copy(dev->dev_addr, mac_addr);
2744
2745 /* If the mac address is invalid, use random mac address */
2746 if (!is_valid_ether_addr(dev->dev_addr)) {
2747 eth_hw_addr_random(dev);
2748 dev_err(eth->dev, "generated random MAC address %pM\n",
2749 dev->dev_addr);
2750 }
2751
2752 return 0;
2753}
2754
2755static void mtk_uninit(struct net_device *dev)
2756{
2757 struct mtk_mac *mac = netdev_priv(dev);
2758 struct mtk_eth *eth = mac->hw;
2759
2760 phylink_disconnect_phy(mac->phylink);
2761 mtk_tx_irq_disable(eth, ~0);
2762 mtk_rx_irq_disable(eth, ~0);
2763}
2764
2765static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2766{
2767 struct mtk_mac *mac = netdev_priv(dev);
2768
2769 switch (cmd) {
2770 case SIOCGMIIPHY:
2771 case SIOCGMIIREG:
2772 case SIOCSMIIREG:
2773 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
2774 default:
2775 /* default invoke the mtk_eth_dbg handler */
2776 return mtk_do_priv_ioctl(dev, ifr, cmd);
2777 break;
2778 }
2779
2780 return -EOPNOTSUPP;
2781}
2782
2783static void mtk_pending_work(struct work_struct *work)
2784{
2785 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
2786 int err, i;
2787 unsigned long restart = 0;
2788
2789 rtnl_lock();
2790
2791 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
2792
2793 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
2794 cpu_relax();
2795
2796 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
2797 /* stop all devices to make sure that dma is properly shut down */
2798 for (i = 0; i < MTK_MAC_COUNT; i++) {
2799 if (!eth->netdev[i])
2800 continue;
2801 mtk_stop(eth->netdev[i]);
2802 __set_bit(i, &restart);
2803 }
2804 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
2805
2806 /* restart underlying hardware such as power, clock, pin mux
2807 * and the connected phy
2808 */
2809 mtk_hw_deinit(eth);
2810
2811 if (eth->dev->pins)
2812 pinctrl_select_state(eth->dev->pins->p,
2813 eth->dev->pins->default_state);
2814 mtk_hw_init(eth);
2815
2816 /* restart DMA and enable IRQs */
2817 for (i = 0; i < MTK_MAC_COUNT; i++) {
2818 if (!test_bit(i, &restart))
2819 continue;
2820 err = mtk_open(eth->netdev[i]);
2821 if (err) {
2822 netif_alert(eth, ifup, eth->netdev[i],
2823 "Driver up/down cycle failed, closing device.\n");
2824 dev_close(eth->netdev[i]);
2825 }
2826 }
2827
2828 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
2829
2830 clear_bit_unlock(MTK_RESETTING, &eth->state);
2831
2832 rtnl_unlock();
2833}
2834
2835static int mtk_free_dev(struct mtk_eth *eth)
2836{
2837 int i;
2838
2839 for (i = 0; i < MTK_MAC_COUNT; i++) {
2840 if (!eth->netdev[i])
2841 continue;
2842 free_netdev(eth->netdev[i]);
2843 }
2844
2845 return 0;
2846}
2847
2848static int mtk_unreg_dev(struct mtk_eth *eth)
2849{
2850 int i;
2851
2852 for (i = 0; i < MTK_MAC_COUNT; i++) {
2853 if (!eth->netdev[i])
2854 continue;
2855 unregister_netdev(eth->netdev[i]);
2856 }
2857
2858 return 0;
2859}
2860
2861static int mtk_cleanup(struct mtk_eth *eth)
2862{
2863 mtk_unreg_dev(eth);
2864 mtk_free_dev(eth);
2865 cancel_work_sync(&eth->pending_work);
2866
2867 return 0;
2868}
2869
2870static int mtk_get_link_ksettings(struct net_device *ndev,
2871 struct ethtool_link_ksettings *cmd)
2872{
2873 struct mtk_mac *mac = netdev_priv(ndev);
2874
2875 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2876 return -EBUSY;
2877
2878 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
2879}
2880
2881static int mtk_set_link_ksettings(struct net_device *ndev,
2882 const struct ethtool_link_ksettings *cmd)
2883{
2884 struct mtk_mac *mac = netdev_priv(ndev);
2885
2886 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2887 return -EBUSY;
2888
2889 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
2890}
2891
2892static void mtk_get_drvinfo(struct net_device *dev,
2893 struct ethtool_drvinfo *info)
2894{
2895 struct mtk_mac *mac = netdev_priv(dev);
2896
2897 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
2898 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
2899 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
2900}
2901
2902static u32 mtk_get_msglevel(struct net_device *dev)
2903{
2904 struct mtk_mac *mac = netdev_priv(dev);
2905
2906 return mac->hw->msg_enable;
2907}
2908
2909static void mtk_set_msglevel(struct net_device *dev, u32 value)
2910{
2911 struct mtk_mac *mac = netdev_priv(dev);
2912
2913 mac->hw->msg_enable = value;
2914}
2915
2916static int mtk_nway_reset(struct net_device *dev)
2917{
2918 struct mtk_mac *mac = netdev_priv(dev);
2919
2920 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2921 return -EBUSY;
2922
2923 if (!mac->phylink)
2924 return -ENOTSUPP;
2925
2926 return phylink_ethtool_nway_reset(mac->phylink);
2927}
2928
2929static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2930{
2931 int i;
2932
2933 switch (stringset) {
2934 case ETH_SS_STATS:
2935 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
2936 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
2937 data += ETH_GSTRING_LEN;
2938 }
2939 break;
2940 }
2941}
2942
2943static int mtk_get_sset_count(struct net_device *dev, int sset)
2944{
2945 switch (sset) {
2946 case ETH_SS_STATS:
2947 return ARRAY_SIZE(mtk_ethtool_stats);
2948 default:
2949 return -EOPNOTSUPP;
2950 }
2951}
2952
2953static void mtk_get_ethtool_stats(struct net_device *dev,
2954 struct ethtool_stats *stats, u64 *data)
2955{
2956 struct mtk_mac *mac = netdev_priv(dev);
2957 struct mtk_hw_stats *hwstats = mac->hw_stats;
2958 u64 *data_src, *data_dst;
2959 unsigned int start;
2960 int i;
2961
2962 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2963 return;
2964
2965 if (netif_running(dev) && netif_device_present(dev)) {
2966 if (spin_trylock_bh(&hwstats->stats_lock)) {
2967 mtk_stats_update_mac(mac);
2968 spin_unlock_bh(&hwstats->stats_lock);
2969 }
2970 }
2971
2972 data_src = (u64 *)hwstats;
2973
2974 do {
2975 data_dst = data;
2976 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
2977
2978 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
2979 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
2980 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
2981}
2982
2983static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2984 u32 *rule_locs)
2985{
2986 int ret = -EOPNOTSUPP;
2987
2988 switch (cmd->cmd) {
2989 case ETHTOOL_GRXRINGS:
2990 if (dev->hw_features & NETIF_F_LRO) {
2991 cmd->data = MTK_MAX_RX_RING_NUM;
2992 ret = 0;
2993 }
2994 break;
2995 case ETHTOOL_GRXCLSRLCNT:
2996 if (dev->hw_features & NETIF_F_LRO) {
2997 struct mtk_mac *mac = netdev_priv(dev);
2998
2999 cmd->rule_cnt = mac->hwlro_ip_cnt;
3000 ret = 0;
3001 }
3002 break;
3003 case ETHTOOL_GRXCLSRULE:
3004 if (dev->hw_features & NETIF_F_LRO)
3005 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3006 break;
3007 case ETHTOOL_GRXCLSRLALL:
3008 if (dev->hw_features & NETIF_F_LRO)
3009 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3010 rule_locs);
3011 break;
3012 default:
3013 break;
3014 }
3015
3016 return ret;
3017}
3018
3019static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3020{
3021 int ret = -EOPNOTSUPP;
3022
3023 switch (cmd->cmd) {
3024 case ETHTOOL_SRXCLSRLINS:
3025 if (dev->hw_features & NETIF_F_LRO)
3026 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3027 break;
3028 case ETHTOOL_SRXCLSRLDEL:
3029 if (dev->hw_features & NETIF_F_LRO)
3030 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3031 break;
3032 default:
3033 break;
3034 }
3035
3036 return ret;
3037}
3038
3039static const struct ethtool_ops mtk_ethtool_ops = {
3040 .get_link_ksettings = mtk_get_link_ksettings,
3041 .set_link_ksettings = mtk_set_link_ksettings,
3042 .get_drvinfo = mtk_get_drvinfo,
3043 .get_msglevel = mtk_get_msglevel,
3044 .set_msglevel = mtk_set_msglevel,
3045 .nway_reset = mtk_nway_reset,
3046 .get_link = ethtool_op_get_link,
3047 .get_strings = mtk_get_strings,
3048 .get_sset_count = mtk_get_sset_count,
3049 .get_ethtool_stats = mtk_get_ethtool_stats,
3050 .get_rxnfc = mtk_get_rxnfc,
3051 .set_rxnfc = mtk_set_rxnfc,
3052};
3053
3054static const struct net_device_ops mtk_netdev_ops = {
3055 .ndo_init = mtk_init,
3056 .ndo_uninit = mtk_uninit,
3057 .ndo_open = mtk_open,
3058 .ndo_stop = mtk_stop,
3059 .ndo_start_xmit = mtk_start_xmit,
3060 .ndo_set_mac_address = mtk_set_mac_address,
3061 .ndo_validate_addr = eth_validate_addr,
3062 .ndo_do_ioctl = mtk_do_ioctl,
3063 .ndo_tx_timeout = mtk_tx_timeout,
3064 .ndo_get_stats64 = mtk_get_stats64,
3065 .ndo_fix_features = mtk_fix_features,
3066 .ndo_set_features = mtk_set_features,
3067#ifdef CONFIG_NET_POLL_CONTROLLER
3068 .ndo_poll_controller = mtk_poll_controller,
3069#endif
3070};
3071
3072static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3073{
3074 const __be32 *_id = of_get_property(np, "reg", NULL);
3075 struct phylink *phylink;
3076 int phy_mode, id, err;
3077 struct mtk_mac *mac;
3078
3079 if (!_id) {
3080 dev_err(eth->dev, "missing mac id\n");
3081 return -EINVAL;
3082 }
3083
3084 id = be32_to_cpup(_id);
3085 if (id >= MTK_MAC_COUNT) {
3086 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3087 return -EINVAL;
3088 }
3089
3090 if (eth->netdev[id]) {
3091 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3092 return -EINVAL;
3093 }
3094
3095 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3096 if (!eth->netdev[id]) {
3097 dev_err(eth->dev, "alloc_etherdev failed\n");
3098 return -ENOMEM;
3099 }
3100 mac = netdev_priv(eth->netdev[id]);
3101 eth->mac[id] = mac;
3102 mac->id = id;
3103 mac->hw = eth;
3104 mac->of_node = np;
3105
3106 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3107 mac->hwlro_ip_cnt = 0;
3108
3109 mac->hw_stats = devm_kzalloc(eth->dev,
3110 sizeof(*mac->hw_stats),
3111 GFP_KERNEL);
3112 if (!mac->hw_stats) {
3113 dev_err(eth->dev, "failed to allocate counter memory\n");
3114 err = -ENOMEM;
3115 goto free_netdev;
3116 }
3117 spin_lock_init(&mac->hw_stats->stats_lock);
3118 u64_stats_init(&mac->hw_stats->syncp);
3119 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3120
3121 /* phylink create */
3122 phy_mode = of_get_phy_mode(np);
3123 if (phy_mode < 0) {
3124 dev_err(eth->dev, "incorrect phy-mode\n");
3125 err = -EINVAL;
3126 goto free_netdev;
3127 }
3128
3129 /* mac config is not set */
3130 mac->interface = PHY_INTERFACE_MODE_NA;
3131 mac->mode = MLO_AN_PHY;
3132 mac->speed = SPEED_UNKNOWN;
3133
3134 mac->phylink_config.dev = &eth->netdev[id]->dev;
3135 mac->phylink_config.type = PHYLINK_NETDEV;
3136
3137 phylink = phylink_create(&mac->phylink_config,
3138 of_fwnode_handle(mac->of_node),
3139 phy_mode, &mtk_phylink_ops);
3140 if (IS_ERR(phylink)) {
3141 err = PTR_ERR(phylink);
3142 goto free_netdev;
3143 }
3144
3145 mac->phylink = phylink;
3146
3147 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3148 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3149 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3150 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3151
3152 eth->netdev[id]->hw_features = eth->soc->hw_features;
3153 if (eth->hwlro)
3154 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3155
3156 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3157 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3158 eth->netdev[id]->features |= eth->soc->hw_features;
3159 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3160
3161 eth->netdev[id]->irq = eth->irq[0];
3162 eth->netdev[id]->dev.of_node = np;
3163
3164 return 0;
3165
3166free_netdev:
3167 free_netdev(eth->netdev[id]);
3168 return err;
3169}
3170
3171static int mtk_probe(struct platform_device *pdev)
3172{
3173 struct device_node *mac_np;
3174 struct mtk_eth *eth;
3175 int err, i;
3176
3177 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3178 if (!eth)
3179 return -ENOMEM;
3180
3181 eth->soc = of_device_get_match_data(&pdev->dev);
3182
3183 eth->dev = &pdev->dev;
3184 eth->base = devm_platform_ioremap_resource(pdev, 0);
3185 if (IS_ERR(eth->base))
3186 return PTR_ERR(eth->base);
3187
3188 if(eth->soc->has_sram) {
3189 struct resource *res;
3190 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3191 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
3192 }
3193
3194 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3195 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
3196 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
3197 } else {
3198 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
3199 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
3200 }
3201
3202 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3203 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
3204 eth->ip_align = NET_IP_ALIGN;
3205 } else {
developera2bdbd52021-05-31 19:10:17 +08003206 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08003207 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
3208 else
3209 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
3210 }
3211
3212 spin_lock_init(&eth->page_lock);
3213 spin_lock_init(&eth->tx_irq_lock);
3214 spin_lock_init(&eth->rx_irq_lock);
3215
3216 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3217 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3218 "mediatek,ethsys");
3219 if (IS_ERR(eth->ethsys)) {
3220 dev_err(&pdev->dev, "no ethsys regmap found\n");
3221 return PTR_ERR(eth->ethsys);
3222 }
3223 }
3224
3225 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
3226 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3227 "mediatek,infracfg");
3228 if (IS_ERR(eth->infra)) {
3229 dev_err(&pdev->dev, "no infracfg regmap found\n");
3230 return PTR_ERR(eth->infra);
3231 }
3232 }
3233
3234 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
3235 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
3236 GFP_KERNEL);
3237 if (!eth->sgmii)
3238 return -ENOMEM;
3239
3240 err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
3241 eth->soc->ana_rgc3);
3242
3243 if (err)
3244 return err;
3245 }
3246
3247 if (eth->soc->required_pctl) {
3248 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3249 "mediatek,pctl");
3250 if (IS_ERR(eth->pctl)) {
3251 dev_err(&pdev->dev, "no pctl regmap found\n");
3252 return PTR_ERR(eth->pctl);
3253 }
3254 }
3255
3256 for (i = 0; i < 3; i++) {
3257 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
3258 eth->irq[i] = eth->irq[0];
3259 else
3260 eth->irq[i] = platform_get_irq(pdev, i);
3261 if (eth->irq[i] < 0) {
3262 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
3263 return -ENXIO;
3264 }
3265 }
3266
3267 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
3268 eth->clks[i] = devm_clk_get(eth->dev,
3269 mtk_clks_source_name[i]);
3270 if (IS_ERR(eth->clks[i])) {
3271 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
3272 return -EPROBE_DEFER;
3273 if (eth->soc->required_clks & BIT(i)) {
3274 dev_err(&pdev->dev, "clock %s not found\n",
3275 mtk_clks_source_name[i]);
3276 return -EINVAL;
3277 }
3278 eth->clks[i] = NULL;
3279 }
3280 }
3281
3282 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
3283 INIT_WORK(&eth->pending_work, mtk_pending_work);
3284
3285 err = mtk_hw_init(eth);
3286 if (err)
3287 return err;
3288
3289 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
3290
3291 for_each_child_of_node(pdev->dev.of_node, mac_np) {
3292 if (!of_device_is_compatible(mac_np,
3293 "mediatek,eth-mac"))
3294 continue;
3295
3296 if (!of_device_is_available(mac_np))
3297 continue;
3298
3299 err = mtk_add_mac(eth, mac_np);
3300 if (err) {
3301 of_node_put(mac_np);
3302 goto err_deinit_hw;
3303 }
3304 }
3305
3306 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
3307 err = devm_request_irq(eth->dev, eth->irq[0],
3308 mtk_handle_irq, 0,
3309 dev_name(eth->dev), eth);
3310 } else {
3311 err = devm_request_irq(eth->dev, eth->irq[1],
3312 mtk_handle_irq_tx, 0,
3313 dev_name(eth->dev), eth);
3314 if (err)
3315 goto err_free_dev;
3316
3317 err = devm_request_irq(eth->dev, eth->irq[2],
3318 mtk_handle_irq_rx, 0,
3319 dev_name(eth->dev), eth);
3320 }
3321 if (err)
3322 goto err_free_dev;
3323
3324 /* No MT7628/88 support yet */
3325 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3326 err = mtk_mdio_init(eth);
3327 if (err)
3328 goto err_free_dev;
3329 }
3330
3331 for (i = 0; i < MTK_MAX_DEVS; i++) {
3332 if (!eth->netdev[i])
3333 continue;
3334
3335 err = register_netdev(eth->netdev[i]);
3336 if (err) {
3337 dev_err(eth->dev, "error bringing up device\n");
3338 goto err_deinit_mdio;
3339 } else
3340 netif_info(eth, probe, eth->netdev[i],
3341 "mediatek frame engine at 0x%08lx, irq %d\n",
3342 eth->netdev[i]->base_addr, eth->irq[0]);
3343 }
3344
3345 /* we run 2 devices on the same DMA ring so we need a dummy device
3346 * for NAPI to work
3347 */
3348 init_dummy_netdev(&eth->dummy_dev);
3349 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
3350 MTK_NAPI_WEIGHT);
3351 netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_napi_rx,
3352 MTK_NAPI_WEIGHT);
3353
3354 mtketh_debugfs_init(eth);
3355 debug_proc_init(eth);
3356
3357 platform_set_drvdata(pdev, eth);
3358
3359 return 0;
3360
3361err_deinit_mdio:
3362 mtk_mdio_cleanup(eth);
3363err_free_dev:
3364 mtk_free_dev(eth);
3365err_deinit_hw:
3366 mtk_hw_deinit(eth);
3367
3368 return err;
3369}
3370
3371static int mtk_remove(struct platform_device *pdev)
3372{
3373 struct mtk_eth *eth = platform_get_drvdata(pdev);
3374 struct mtk_mac *mac;
3375 int i;
3376
3377 /* stop all devices to make sure that dma is properly shut down */
3378 for (i = 0; i < MTK_MAC_COUNT; i++) {
3379 if (!eth->netdev[i])
3380 continue;
3381 mtk_stop(eth->netdev[i]);
3382 mac = netdev_priv(eth->netdev[i]);
3383 phylink_disconnect_phy(mac->phylink);
3384 }
3385
3386 mtk_hw_deinit(eth);
3387
3388 netif_napi_del(&eth->tx_napi);
3389 netif_napi_del(&eth->rx_napi);
3390 mtk_cleanup(eth);
3391 mtk_mdio_cleanup(eth);
3392
3393 return 0;
3394}
3395
3396static const struct mtk_soc_data mt2701_data = {
3397 .caps = MT7623_CAPS | MTK_HWLRO,
3398 .hw_features = MTK_HW_FEATURES,
3399 .required_clks = MT7623_CLKS_BITMAP,
3400 .required_pctl = true,
3401 .has_sram = false,
3402};
3403
3404static const struct mtk_soc_data mt7621_data = {
3405 .caps = MT7621_CAPS,
3406 .hw_features = MTK_HW_FEATURES,
3407 .required_clks = MT7621_CLKS_BITMAP,
3408 .required_pctl = false,
3409 .has_sram = false,
3410};
3411
3412static const struct mtk_soc_data mt7622_data = {
3413 .ana_rgc3 = 0x2028,
3414 .caps = MT7622_CAPS | MTK_HWLRO,
3415 .hw_features = MTK_HW_FEATURES,
3416 .required_clks = MT7622_CLKS_BITMAP,
3417 .required_pctl = false,
3418 .has_sram = false,
3419};
3420
3421static const struct mtk_soc_data mt7623_data = {
3422 .caps = MT7623_CAPS | MTK_HWLRO,
3423 .hw_features = MTK_HW_FEATURES,
3424 .required_clks = MT7623_CLKS_BITMAP,
3425 .required_pctl = true,
3426 .has_sram = false,
3427};
3428
3429static const struct mtk_soc_data mt7629_data = {
3430 .ana_rgc3 = 0x128,
3431 .caps = MT7629_CAPS | MTK_HWLRO,
3432 .hw_features = MTK_HW_FEATURES,
3433 .required_clks = MT7629_CLKS_BITMAP,
3434 .required_pctl = false,
3435 .has_sram = false,
3436};
3437
3438static const struct mtk_soc_data mt7986_data = {
3439 .ana_rgc3 = 0x128,
3440 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08003441 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08003442 .required_clks = MT7986_CLKS_BITMAP,
3443 .required_pctl = false,
3444 .has_sram = true,
3445};
3446
3447static const struct mtk_soc_data rt5350_data = {
3448 .caps = MT7628_CAPS,
3449 .hw_features = MTK_HW_FEATURES_MT7628,
3450 .required_clks = MT7628_CLKS_BITMAP,
3451 .required_pctl = false,
3452 .has_sram = false,
3453};
3454
3455const struct of_device_id of_mtk_match[] = {
3456 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
3457 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
3458 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
3459 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
3460 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
3461 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
3462 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
3463 {},
3464};
3465MODULE_DEVICE_TABLE(of, of_mtk_match);
3466
3467static struct platform_driver mtk_driver = {
3468 .probe = mtk_probe,
3469 .remove = mtk_remove,
3470 .driver = {
3471 .name = "mtk_soc_eth",
3472 .of_match_table = of_mtk_match,
3473 },
3474};
3475
3476module_platform_driver(mtk_driver);
3477
3478MODULE_LICENSE("GPL");
3479MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3480MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");