blob: ac5ddd4b4e894131aa45c5f23c6eeeaff474acf9 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
22#include <net/dsa.h>
23
24#include "mtk_eth_soc.h"
25#include "mtk_eth_dbg.h"
26
27#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
28#include "mtk_hnat/nf_hnat_mtk.h"
29#endif
30
31static int mtk_msg_level = -1;
32module_param_named(msg_level, mtk_msg_level, int, 0);
33MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
34
35#define MTK_ETHTOOL_STAT(x) { #x, \
36 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
37
38/* strings used by ethtool */
39static const struct mtk_ethtool_stats {
40 char str[ETH_GSTRING_LEN];
41 u32 offset;
42} mtk_ethtool_stats[] = {
43 MTK_ETHTOOL_STAT(tx_bytes),
44 MTK_ETHTOOL_STAT(tx_packets),
45 MTK_ETHTOOL_STAT(tx_skip),
46 MTK_ETHTOOL_STAT(tx_collisions),
47 MTK_ETHTOOL_STAT(rx_bytes),
48 MTK_ETHTOOL_STAT(rx_packets),
49 MTK_ETHTOOL_STAT(rx_overflow),
50 MTK_ETHTOOL_STAT(rx_fcs_errors),
51 MTK_ETHTOOL_STAT(rx_short_errors),
52 MTK_ETHTOOL_STAT(rx_long_errors),
53 MTK_ETHTOOL_STAT(rx_checksum_errors),
54 MTK_ETHTOOL_STAT(rx_flow_control_packets),
55};
56
57static const char * const mtk_clks_source_name[] = {
58 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
59 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
60 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
61 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
62};
63
64void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
65{
66 __raw_writel(val, eth->base + reg);
67}
68
69u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
70{
71 return __raw_readl(eth->base + reg);
72}
73
74u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
75{
76 u32 val;
77
78 val = mtk_r32(eth, reg);
79 val &= ~mask;
80 val |= set;
81 mtk_w32(eth, val, reg);
82 return reg;
83}
84
85static int mtk_mdio_busy_wait(struct mtk_eth *eth)
86{
87 unsigned long t_start = jiffies;
88
89 while (1) {
90 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
91 return 0;
92 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
93 break;
developerc4671b22021-05-28 13:16:42 +080094 cond_resched();
developerfd40db22021-04-29 10:08:25 +080095 }
96
97 dev_err(eth->dev, "mdio: MDIO timeout\n");
98 return -1;
99}
100
developer3957a912021-05-13 16:44:31 +0800101u32 _mtk_mdio_write(struct mtk_eth *eth, u16 phy_addr,
102 u16 phy_register, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800103{
104 if (mtk_mdio_busy_wait(eth))
105 return -1;
106
107 write_data &= 0xffff;
108
109 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
110 (phy_register << PHY_IAC_REG_SHIFT) |
111 (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
112 MTK_PHY_IAC);
113
114 if (mtk_mdio_busy_wait(eth))
115 return -1;
116
117 return 0;
118}
119
developer3957a912021-05-13 16:44:31 +0800120u32 _mtk_mdio_read(struct mtk_eth *eth, u16 phy_addr, u16 phy_reg)
developerfd40db22021-04-29 10:08:25 +0800121{
122 u32 d;
123
124 if (mtk_mdio_busy_wait(eth))
125 return 0xffff;
126
127 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
128 (phy_reg << PHY_IAC_REG_SHIFT) |
129 (phy_addr << PHY_IAC_ADDR_SHIFT),
130 MTK_PHY_IAC);
131
132 if (mtk_mdio_busy_wait(eth))
133 return 0xffff;
134
135 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
136
137 return d;
138}
139
140static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
141 int phy_reg, u16 val)
142{
143 struct mtk_eth *eth = bus->priv;
144
145 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
146}
147
148static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
149{
150 struct mtk_eth *eth = bus->priv;
151
152 return _mtk_mdio_read(eth, phy_addr, phy_reg);
153}
154
developer3957a912021-05-13 16:44:31 +0800155u32 mtk_cl45_ind_read(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 *data)
developerfd40db22021-04-29 10:08:25 +0800156{
157 mutex_lock(&eth->mii_bus->mdio_lock);
158
159 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
160 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
161 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
162 *data = _mtk_mdio_read(eth, port, MII_MMD_ADDR_DATA_REG);
163
164 mutex_unlock(&eth->mii_bus->mdio_lock);
165
166 return 0;
167}
168
developer3957a912021-05-13 16:44:31 +0800169u32 mtk_cl45_ind_write(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 data)
developerfd40db22021-04-29 10:08:25 +0800170{
171 mutex_lock(&eth->mii_bus->mdio_lock);
172
173 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
174 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
175 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
176 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, data);
177
178 mutex_unlock(&eth->mii_bus->mdio_lock);
179
180 return 0;
181}
182
183static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
184 phy_interface_t interface)
185{
186 u32 val;
187
188 /* Check DDR memory type.
189 * Currently TRGMII mode with DDR2 memory is not supported.
190 */
191 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
192 if (interface == PHY_INTERFACE_MODE_TRGMII &&
193 val & SYSCFG_DRAM_TYPE_DDR2) {
194 dev_err(eth->dev,
195 "TRGMII mode with DDR2 memory is not supported!\n");
196 return -EOPNOTSUPP;
197 }
198
199 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
200 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
201
202 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
203 ETHSYS_TRGMII_MT7621_MASK, val);
204
205 return 0;
206}
207
208static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
209 phy_interface_t interface, int speed)
210{
211 u32 val;
212 int ret;
213
214 if (interface == PHY_INTERFACE_MODE_TRGMII) {
215 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
216 val = 500000000;
217 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
218 if (ret)
219 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
220 return;
221 }
222
223 val = (speed == SPEED_1000) ?
224 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
225 mtk_w32(eth, val, INTF_MODE);
226
227 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
228 ETHSYS_TRGMII_CLK_SEL362_5,
229 ETHSYS_TRGMII_CLK_SEL362_5);
230
231 val = (speed == SPEED_1000) ? 250000000 : 500000000;
232 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
233 if (ret)
234 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
235
236 val = (speed == SPEED_1000) ?
237 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
238 mtk_w32(eth, val, TRGMII_RCK_CTRL);
239
240 val = (speed == SPEED_1000) ?
241 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
242 mtk_w32(eth, val, TRGMII_TCK_CTRL);
243}
244
245static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
246 const struct phylink_link_state *state)
247{
248 struct mtk_mac *mac = container_of(config, struct mtk_mac,
249 phylink_config);
250 struct mtk_eth *eth = mac->hw;
251 u32 mcr_cur, mcr_new, sid, i;
252 int val, ge_mode, err;
253
254 /* MT76x8 has no hardware settings between for the MAC */
255 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
256 mac->interface != state->interface) {
257 /* Setup soc pin functions */
258 switch (state->interface) {
259 case PHY_INTERFACE_MODE_TRGMII:
260 if (mac->id)
261 goto err_phy;
262 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
263 MTK_GMAC1_TRGMII))
264 goto err_phy;
265 /* fall through */
266 case PHY_INTERFACE_MODE_RGMII_TXID:
267 case PHY_INTERFACE_MODE_RGMII_RXID:
268 case PHY_INTERFACE_MODE_RGMII_ID:
269 case PHY_INTERFACE_MODE_RGMII:
270 case PHY_INTERFACE_MODE_MII:
271 case PHY_INTERFACE_MODE_REVMII:
272 case PHY_INTERFACE_MODE_RMII:
273 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
274 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
275 if (err)
276 goto init_err;
277 }
278 break;
279 case PHY_INTERFACE_MODE_1000BASEX:
280 case PHY_INTERFACE_MODE_2500BASEX:
281 case PHY_INTERFACE_MODE_SGMII:
282 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
283 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
284 if (err)
285 goto init_err;
286 }
287 break;
288 case PHY_INTERFACE_MODE_GMII:
289 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
290 err = mtk_gmac_gephy_path_setup(eth, mac->id);
291 if (err)
292 goto init_err;
293 }
294 break;
295 default:
296 goto err_phy;
297 }
298
299 /* Setup clock for 1st gmac */
300 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
301 !phy_interface_mode_is_8023z(state->interface) &&
302 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
303 if (MTK_HAS_CAPS(mac->hw->soc->caps,
304 MTK_TRGMII_MT7621_CLK)) {
305 if (mt7621_gmac0_rgmii_adjust(mac->hw,
306 state->interface))
307 goto err_phy;
308 } else {
309 mtk_gmac0_rgmii_adjust(mac->hw,
310 state->interface,
311 state->speed);
312
313 /* mt7623_pad_clk_setup */
314 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
315 mtk_w32(mac->hw,
316 TD_DM_DRVP(8) | TD_DM_DRVN(8),
317 TRGMII_TD_ODT(i));
318
319 /* Assert/release MT7623 RXC reset */
320 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
321 TRGMII_RCK_CTRL);
322 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
323 }
324 }
325
326 ge_mode = 0;
327 switch (state->interface) {
328 case PHY_INTERFACE_MODE_MII:
329 case PHY_INTERFACE_MODE_GMII:
330 ge_mode = 1;
331 break;
332 case PHY_INTERFACE_MODE_REVMII:
333 ge_mode = 2;
334 break;
335 case PHY_INTERFACE_MODE_RMII:
336 if (mac->id)
337 goto err_phy;
338 ge_mode = 3;
339 break;
340 default:
341 break;
342 }
343
344 /* put the gmac into the right mode */
345 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
346 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
347 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
348 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
349
350 mac->interface = state->interface;
351 }
352
353 /* SGMII */
354 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
355 phy_interface_mode_is_8023z(state->interface)) {
356 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
357 * being setup done.
358 */
359 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
360
361 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
362 SYSCFG0_SGMII_MASK,
363 ~(u32)SYSCFG0_SGMII_MASK);
364
365 /* Decide how GMAC and SGMIISYS be mapped */
366 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
367 0 : mac->id;
368
369 /* Setup SGMIISYS with the determined property */
370 if (state->interface != PHY_INTERFACE_MODE_SGMII)
371 err = mtk_sgmii_setup_mode_force(eth->sgmii, sid,
372 state);
373 else if (phylink_autoneg_inband(mode))
374 err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
375
376 if (err)
377 goto init_err;
378
379 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
380 SYSCFG0_SGMII_MASK, val);
381 } else if (phylink_autoneg_inband(mode)) {
382 dev_err(eth->dev,
383 "In-band mode not supported in non SGMII mode!\n");
384 return;
385 }
386
387 /* Setup gmac */
388 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
389 mcr_new = mcr_cur;
390 mcr_new &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
391 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
392 MAC_MCR_FORCE_RX_FC);
393 mcr_new |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
394 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
395
396 switch (state->speed) {
397 case SPEED_2500:
398 case SPEED_1000:
399 mcr_new |= MAC_MCR_SPEED_1000;
400 break;
401 case SPEED_100:
402 mcr_new |= MAC_MCR_SPEED_100;
403 break;
404 }
405 if (state->duplex == DUPLEX_FULL) {
406 mcr_new |= MAC_MCR_FORCE_DPX;
407 if (state->pause & MLO_PAUSE_TX)
408 mcr_new |= MAC_MCR_FORCE_TX_FC;
409 if (state->pause & MLO_PAUSE_RX)
410 mcr_new |= MAC_MCR_FORCE_RX_FC;
411 }
412
413 /* Only update control register when needed! */
414 if (mcr_new != mcr_cur)
415 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
416
417 return;
418
419err_phy:
420 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
421 mac->id, phy_modes(state->interface));
422 return;
423
424init_err:
425 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
426 mac->id, phy_modes(state->interface), err);
427}
428
429static int mtk_mac_link_state(struct phylink_config *config,
430 struct phylink_link_state *state)
431{
432 struct mtk_mac *mac = container_of(config, struct mtk_mac,
433 phylink_config);
434 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
435
436 state->link = (pmsr & MAC_MSR_LINK);
437 state->duplex = (pmsr & MAC_MSR_DPX) >> 1;
438
439 switch (pmsr & (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)) {
440 case 0:
441 state->speed = SPEED_10;
442 break;
443 case MAC_MSR_SPEED_100:
444 state->speed = SPEED_100;
445 break;
446 case MAC_MSR_SPEED_1000:
447 state->speed = SPEED_1000;
448 break;
449 default:
450 state->speed = SPEED_UNKNOWN;
451 break;
452 }
453
454 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
455 if (pmsr & MAC_MSR_RX_FC)
456 state->pause |= MLO_PAUSE_RX;
457 if (pmsr & MAC_MSR_TX_FC)
458 state->pause |= MLO_PAUSE_TX;
459
460 return 1;
461}
462
463static void mtk_mac_an_restart(struct phylink_config *config)
464{
465 struct mtk_mac *mac = container_of(config, struct mtk_mac,
466 phylink_config);
467
468 mtk_sgmii_restart_an(mac->hw, mac->id);
469}
470
471static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
472 phy_interface_t interface)
473{
474 struct mtk_mac *mac = container_of(config, struct mtk_mac,
475 phylink_config);
476 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
477
478 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
479 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
480}
481
482static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
483 phy_interface_t interface,
484 struct phy_device *phy)
485{
486 struct mtk_mac *mac = container_of(config, struct mtk_mac,
487 phylink_config);
488 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
489
490 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
491 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
492}
493
494static void mtk_validate(struct phylink_config *config,
495 unsigned long *supported,
496 struct phylink_link_state *state)
497{
498 struct mtk_mac *mac = container_of(config, struct mtk_mac,
499 phylink_config);
500 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
501
502 if (state->interface != PHY_INTERFACE_MODE_NA &&
503 state->interface != PHY_INTERFACE_MODE_MII &&
504 state->interface != PHY_INTERFACE_MODE_GMII &&
505 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
506 phy_interface_mode_is_rgmii(state->interface)) &&
507 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
508 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
509 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
510 (state->interface == PHY_INTERFACE_MODE_SGMII ||
511 phy_interface_mode_is_8023z(state->interface)))) {
512 linkmode_zero(supported);
513 return;
514 }
515
516 phylink_set_port_modes(mask);
517 phylink_set(mask, Autoneg);
518
519 switch (state->interface) {
520 case PHY_INTERFACE_MODE_TRGMII:
521 phylink_set(mask, 1000baseT_Full);
522 break;
523 case PHY_INTERFACE_MODE_1000BASEX:
524 case PHY_INTERFACE_MODE_2500BASEX:
525 phylink_set(mask, 1000baseX_Full);
526 phylink_set(mask, 2500baseX_Full);
527 break;
528 case PHY_INTERFACE_MODE_GMII:
529 case PHY_INTERFACE_MODE_RGMII:
530 case PHY_INTERFACE_MODE_RGMII_ID:
531 case PHY_INTERFACE_MODE_RGMII_RXID:
532 case PHY_INTERFACE_MODE_RGMII_TXID:
533 phylink_set(mask, 1000baseT_Half);
534 /* fall through */
535 case PHY_INTERFACE_MODE_SGMII:
536 phylink_set(mask, 1000baseT_Full);
537 phylink_set(mask, 1000baseX_Full);
538 /* fall through */
539 case PHY_INTERFACE_MODE_MII:
540 case PHY_INTERFACE_MODE_RMII:
541 case PHY_INTERFACE_MODE_REVMII:
542 case PHY_INTERFACE_MODE_NA:
543 default:
544 phylink_set(mask, 10baseT_Half);
545 phylink_set(mask, 10baseT_Full);
546 phylink_set(mask, 100baseT_Half);
547 phylink_set(mask, 100baseT_Full);
548 break;
549 }
550
551 if (state->interface == PHY_INTERFACE_MODE_NA) {
552 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
553 phylink_set(mask, 1000baseT_Full);
554 phylink_set(mask, 1000baseX_Full);
555 phylink_set(mask, 2500baseX_Full);
556 }
557 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
558 phylink_set(mask, 1000baseT_Full);
559 phylink_set(mask, 1000baseT_Half);
560 phylink_set(mask, 1000baseX_Full);
561 }
562 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
563 phylink_set(mask, 1000baseT_Full);
564 phylink_set(mask, 1000baseT_Half);
565 }
566 }
567
568 phylink_set(mask, Pause);
569 phylink_set(mask, Asym_Pause);
570
571 linkmode_and(supported, supported, mask);
572 linkmode_and(state->advertising, state->advertising, mask);
573
574 /* We can only operate at 2500BaseX or 1000BaseX. If requested
575 * to advertise both, only report advertising at 2500BaseX.
576 */
577 phylink_helper_basex_speed(state);
578}
579
580static const struct phylink_mac_ops mtk_phylink_ops = {
581 .validate = mtk_validate,
582 .mac_link_state = mtk_mac_link_state,
583 .mac_an_restart = mtk_mac_an_restart,
584 .mac_config = mtk_mac_config,
585 .mac_link_down = mtk_mac_link_down,
586 .mac_link_up = mtk_mac_link_up,
587};
588
589static int mtk_mdio_init(struct mtk_eth *eth)
590{
591 struct device_node *mii_np;
592 int ret;
593
594 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
595 if (!mii_np) {
596 dev_err(eth->dev, "no %s child node found", "mdio-bus");
597 return -ENODEV;
598 }
599
600 if (!of_device_is_available(mii_np)) {
601 ret = -ENODEV;
602 goto err_put_node;
603 }
604
605 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
606 if (!eth->mii_bus) {
607 ret = -ENOMEM;
608 goto err_put_node;
609 }
610
611 eth->mii_bus->name = "mdio";
612 eth->mii_bus->read = mtk_mdio_read;
613 eth->mii_bus->write = mtk_mdio_write;
614 eth->mii_bus->priv = eth;
615 eth->mii_bus->parent = eth->dev;
616
617 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np);
618 ret = of_mdiobus_register(eth->mii_bus, mii_np);
619
620err_put_node:
621 of_node_put(mii_np);
622 return ret;
623}
624
625static void mtk_mdio_cleanup(struct mtk_eth *eth)
626{
627 if (!eth->mii_bus)
628 return;
629
630 mdiobus_unregister(eth->mii_bus);
631}
632
633static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
634{
635 unsigned long flags;
636 u32 val;
637
638 spin_lock_irqsave(&eth->tx_irq_lock, flags);
639 val = mtk_r32(eth, eth->tx_int_mask_reg);
640 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
641 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
642}
643
644static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
645{
646 unsigned long flags;
647 u32 val;
648
649 spin_lock_irqsave(&eth->tx_irq_lock, flags);
650 val = mtk_r32(eth, eth->tx_int_mask_reg);
651 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
652 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
653}
654
655static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
656{
657 unsigned long flags;
658 u32 val;
659
660 spin_lock_irqsave(&eth->rx_irq_lock, flags);
661 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
662 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
663 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
664}
665
666static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
667{
668 unsigned long flags;
669 u32 val;
670
671 spin_lock_irqsave(&eth->rx_irq_lock, flags);
672 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
673 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
674 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
675}
676
677static int mtk_set_mac_address(struct net_device *dev, void *p)
678{
679 int ret = eth_mac_addr(dev, p);
680 struct mtk_mac *mac = netdev_priv(dev);
681 struct mtk_eth *eth = mac->hw;
682 const char *macaddr = dev->dev_addr;
683
684 if (ret)
685 return ret;
686
687 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
688 return -EBUSY;
689
690 spin_lock_bh(&mac->hw->page_lock);
691 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
692 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
693 MT7628_SDM_MAC_ADRH);
694 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
695 (macaddr[4] << 8) | macaddr[5],
696 MT7628_SDM_MAC_ADRL);
697 } else {
698 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
699 MTK_GDMA_MAC_ADRH(mac->id));
700 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
701 (macaddr[4] << 8) | macaddr[5],
702 MTK_GDMA_MAC_ADRL(mac->id));
703 }
704 spin_unlock_bh(&mac->hw->page_lock);
705
706 return 0;
707}
708
709void mtk_stats_update_mac(struct mtk_mac *mac)
710{
711 struct mtk_hw_stats *hw_stats = mac->hw_stats;
712 unsigned int base = MTK_GDM1_TX_GBCNT;
713 u64 stats;
714
715 base += hw_stats->reg_offset;
716
717 u64_stats_update_begin(&hw_stats->syncp);
718
719 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
720 stats = mtk_r32(mac->hw, base + 0x04);
721 if (stats)
722 hw_stats->rx_bytes += (stats << 32);
723 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
724 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
725 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
726 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
727 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
728 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
729 hw_stats->rx_flow_control_packets +=
730 mtk_r32(mac->hw, base + 0x24);
731 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
732 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
733 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
734 stats = mtk_r32(mac->hw, base + 0x34);
735 if (stats)
736 hw_stats->tx_bytes += (stats << 32);
737 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
738 u64_stats_update_end(&hw_stats->syncp);
739}
740
741static void mtk_stats_update(struct mtk_eth *eth)
742{
743 int i;
744
745 for (i = 0; i < MTK_MAC_COUNT; i++) {
746 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
747 continue;
748 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
749 mtk_stats_update_mac(eth->mac[i]);
750 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
751 }
752 }
753}
754
755static void mtk_get_stats64(struct net_device *dev,
756 struct rtnl_link_stats64 *storage)
757{
758 struct mtk_mac *mac = netdev_priv(dev);
759 struct mtk_hw_stats *hw_stats = mac->hw_stats;
760 unsigned int start;
761
762 if (netif_running(dev) && netif_device_present(dev)) {
763 if (spin_trylock_bh(&hw_stats->stats_lock)) {
764 mtk_stats_update_mac(mac);
765 spin_unlock_bh(&hw_stats->stats_lock);
766 }
767 }
768
769 do {
770 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
771 storage->rx_packets = hw_stats->rx_packets;
772 storage->tx_packets = hw_stats->tx_packets;
773 storage->rx_bytes = hw_stats->rx_bytes;
774 storage->tx_bytes = hw_stats->tx_bytes;
775 storage->collisions = hw_stats->tx_collisions;
776 storage->rx_length_errors = hw_stats->rx_short_errors +
777 hw_stats->rx_long_errors;
778 storage->rx_over_errors = hw_stats->rx_overflow;
779 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
780 storage->rx_errors = hw_stats->rx_checksum_errors;
781 storage->tx_aborted_errors = hw_stats->tx_skip;
782 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
783
784 storage->tx_errors = dev->stats.tx_errors;
785 storage->rx_dropped = dev->stats.rx_dropped;
786 storage->tx_dropped = dev->stats.tx_dropped;
787}
788
789static inline int mtk_max_frag_size(int mtu)
790{
791 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
792 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
793 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
794
795 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
796 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
797}
798
799static inline int mtk_max_buf_size(int frag_size)
800{
801 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
802 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
803
804 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
805
806 return buf_size;
807}
808
developerc4671b22021-05-28 13:16:42 +0800809static inline bool mtk_rx_get_desc(struct mtk_rx_dma *rxd,
developerfd40db22021-04-29 10:08:25 +0800810 struct mtk_rx_dma *dma_rxd)
811{
developerfd40db22021-04-29 10:08:25 +0800812 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +0800813 if (!(rxd->rxd2 & RX_DMA_DONE))
814 return false;
815
816 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +0800817 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
818 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developera2bdbd52021-05-31 19:10:17 +0800819#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800820 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
821 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
822#endif
developerc4671b22021-05-28 13:16:42 +0800823 return true;
developerfd40db22021-04-29 10:08:25 +0800824}
825
826/* the qdma core needs scratch memory to be setup */
827static int mtk_init_fq_dma(struct mtk_eth *eth)
828{
829 dma_addr_t phy_ring_tail;
830 int cnt = MTK_DMA_SIZE;
831 dma_addr_t dma_addr;
832 int i;
833
834 if (!eth->soc->has_sram) {
835 eth->scratch_ring = dma_alloc_coherent(eth->dev,
836 cnt * sizeof(struct mtk_tx_dma),
837 &eth->phy_scratch_ring,
838 GFP_ATOMIC);
839 } else {
840 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
841 }
842
843 if (unlikely(!eth->scratch_ring))
844 return -ENOMEM;
845
846 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
847 GFP_KERNEL);
848 if (unlikely(!eth->scratch_head))
849 return -ENOMEM;
850
851 dma_addr = dma_map_single(eth->dev,
852 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
853 DMA_FROM_DEVICE);
854 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
855 return -ENOMEM;
856
857 phy_ring_tail = eth->phy_scratch_ring +
858 (sizeof(struct mtk_tx_dma) * (cnt - 1));
859
860 for (i = 0; i < cnt; i++) {
861 eth->scratch_ring[i].txd1 =
862 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
863 if (i < cnt - 1)
864 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
865 ((i + 1) * sizeof(struct mtk_tx_dma)));
866 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
867
868 eth->scratch_ring[i].txd4 = 0;
869#if defined(CONFIG_MEDIATEK_NETSYS_V2)
870 if (eth->soc->has_sram && ((sizeof(struct mtk_tx_dma)) > 16)) {
871 eth->scratch_ring[i].txd5 = 0;
872 eth->scratch_ring[i].txd6 = 0;
873 eth->scratch_ring[i].txd7 = 0;
874 eth->scratch_ring[i].txd8 = 0;
875 }
876#endif
877 }
878
879 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
880 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
881 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
882 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
883
884 return 0;
885}
886
887static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
888{
889 void *ret = ring->dma;
890
891 return ret + (desc - ring->phys);
892}
893
894static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
895 struct mtk_tx_dma *txd)
896{
897 int idx = txd - ring->dma;
898
899 return &ring->buf[idx];
900}
901
902static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
903 struct mtk_tx_dma *dma)
904{
905 return ring->dma_pdma - ring->dma + dma;
906}
907
908static int txd_to_idx(struct mtk_tx_ring *ring, struct mtk_tx_dma *dma)
909{
910 return ((void *)dma - (void *)ring->dma) / sizeof(*dma);
911}
912
developerc4671b22021-05-28 13:16:42 +0800913static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
914 bool napi)
developerfd40db22021-04-29 10:08:25 +0800915{
916 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
917 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
918 dma_unmap_single(eth->dev,
919 dma_unmap_addr(tx_buf, dma_addr0),
920 dma_unmap_len(tx_buf, dma_len0),
921 DMA_TO_DEVICE);
922 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
923 dma_unmap_page(eth->dev,
924 dma_unmap_addr(tx_buf, dma_addr0),
925 dma_unmap_len(tx_buf, dma_len0),
926 DMA_TO_DEVICE);
927 }
928 } else {
929 if (dma_unmap_len(tx_buf, dma_len0)) {
930 dma_unmap_page(eth->dev,
931 dma_unmap_addr(tx_buf, dma_addr0),
932 dma_unmap_len(tx_buf, dma_len0),
933 DMA_TO_DEVICE);
934 }
935
936 if (dma_unmap_len(tx_buf, dma_len1)) {
937 dma_unmap_page(eth->dev,
938 dma_unmap_addr(tx_buf, dma_addr1),
939 dma_unmap_len(tx_buf, dma_len1),
940 DMA_TO_DEVICE);
941 }
942 }
943
944 tx_buf->flags = 0;
945 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +0800946 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
947 if (napi)
948 napi_consume_skb(tx_buf->skb, napi);
949 else
950 dev_kfree_skb_any(tx_buf->skb);
951 }
developerfd40db22021-04-29 10:08:25 +0800952 tx_buf->skb = NULL;
953}
954
955static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
956 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
957 size_t size, int idx)
958{
959 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
960 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
961 dma_unmap_len_set(tx_buf, dma_len0, size);
962 } else {
963 if (idx & 1) {
964 txd->txd3 = mapped_addr;
965 txd->txd2 |= TX_DMA_PLEN1(size);
966 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
967 dma_unmap_len_set(tx_buf, dma_len1, size);
968 } else {
969 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
970 txd->txd1 = mapped_addr;
971 txd->txd2 = TX_DMA_PLEN0(size);
972 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
973 dma_unmap_len_set(tx_buf, dma_len0, size);
974 }
975 }
976}
977
978static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
979 int tx_num, struct mtk_tx_ring *ring, bool gso)
980{
981 struct mtk_mac *mac = netdev_priv(dev);
982 struct mtk_eth *eth = mac->hw;
983 struct mtk_tx_dma *itxd, *txd;
984 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
985 struct mtk_tx_buf *itx_buf, *tx_buf;
986 dma_addr_t mapped_addr;
987 unsigned int nr_frags;
988 int i, n_desc = 1;
989 u32 txd4 = 0, fport;
990 u32 qid = 0;
991 int k = 0;
992
993 itxd = ring->next_free;
994 itxd_pdma = qdma_to_pdma(ring, itxd);
995 if (itxd == ring->last_free)
996 return -ENOMEM;
997
998 itx_buf = mtk_desc_to_tx_buf(ring, itxd);
999 memset(itx_buf, 0, sizeof(*itx_buf));
1000
1001 mapped_addr = dma_map_single(eth->dev, skb->data,
1002 skb_headlen(skb), DMA_TO_DEVICE);
1003 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1004 return -ENOMEM;
1005
1006 WRITE_ONCE(itxd->txd1, mapped_addr);
1007 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1008 itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1009 MTK_TX_FLAGS_FPORT1;
1010 setup_tx_buf(eth, itx_buf, itxd_pdma, mapped_addr, skb_headlen(skb),
1011 k++);
1012
1013 nr_frags = skb_shinfo(skb)->nr_frags;
1014
1015#if defined(CONFIG_NET_MEDIATEK_HW_QOS)
1016 qid = skb->mark & (MTK_QDMA_TX_MASK);
1017#endif
1018
developera2bdbd52021-05-31 19:10:17 +08001019 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001020 u32 txd5 = 0, txd6 = 0;
1021 /* set the forward port */
1022 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT_V2;
1023 txd4 |= fport;
1024
1025 if (gso)
1026 txd5 |= TX_DMA_TSO_V2;
1027
1028 /* TX Checksum offload */
1029 if (skb->ip_summed == CHECKSUM_PARTIAL)
1030 txd5 |= TX_DMA_CHKSUM_V2;
1031
1032 /* VLAN header offload */
1033 if (skb_vlan_tag_present(skb))
1034 txd6 |= TX_DMA_INS_VLAN_V2 | skb_vlan_tag_get(skb);
1035
1036 txd4 = txd4 | TX_DMA_SWC_V2;
1037
1038 WRITE_ONCE(itxd->txd3, (TX_DMA_PLEN0(skb_headlen(skb)) |
1039 (!nr_frags * TX_DMA_LS0)));
1040
1041#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1042 WRITE_ONCE(itxd->txd5, txd5);
1043 WRITE_ONCE(itxd->txd6, txd6);
1044#endif
1045 } else {
1046 /* set the forward port */
1047 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
1048 txd4 |= fport;
1049
1050 if (gso)
1051 txd4 |= TX_DMA_TSO;
1052
1053 /* TX Checksum offload */
1054 if (skb->ip_summed == CHECKSUM_PARTIAL)
1055 txd4 |= TX_DMA_CHKSUM;
1056
1057 /* VLAN header offload */
1058 if (skb_vlan_tag_present(skb))
1059 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
1060
1061 WRITE_ONCE(itxd->txd3,
1062 TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
1063 (!nr_frags * TX_DMA_LS0) | QID_LOW_BITS(qid));
1064 }
1065 /* TX SG offload */
1066 txd = itxd;
1067 txd_pdma = qdma_to_pdma(ring, txd);
1068
1069#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1070 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
developera2bdbd52021-05-31 19:10:17 +08001071 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001072 txd4 &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1073 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1074 } else {
1075 txd4 &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1076 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT;
1077 }
1078 }
1079
1080 trace_printk("[%s] nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1081 __func__, nr_frags, HNAT_SKB_CB2(skb)->magic, txd4);
1082#endif
1083
1084 for (i = 0; i < nr_frags; i++) {
1085 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1086 unsigned int offset = 0;
1087 int frag_size = skb_frag_size(frag);
1088
1089 while (frag_size) {
1090 bool last_frag = false;
1091 unsigned int frag_map_size;
1092 bool new_desc = true;
1093
1094 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA) ||
1095 (i & 0x1)) {
1096 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1097 txd_pdma = qdma_to_pdma(ring, txd);
1098 if (txd == ring->last_free)
1099 goto err_dma;
1100
1101 n_desc++;
1102 } else {
1103 new_desc = false;
1104 }
1105
1106
1107 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1108 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
1109 frag_map_size,
1110 DMA_TO_DEVICE);
1111 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1112 goto err_dma;
1113
1114 if (i == nr_frags - 1 &&
1115 (frag_size - frag_map_size) == 0)
1116 last_frag = true;
1117
1118 WRITE_ONCE(txd->txd1, mapped_addr);
1119
developera2bdbd52021-05-31 19:10:17 +08001120 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001121 WRITE_ONCE(txd->txd3, (TX_DMA_PLEN0(frag_map_size) |
1122 last_frag * TX_DMA_LS0));
1123 WRITE_ONCE(txd->txd4, fport | TX_DMA_SWC_V2 |
1124 QID_BITS_V2(qid));
1125 } else {
1126 WRITE_ONCE(txd->txd3,
1127 (TX_DMA_SWC | QID_LOW_BITS(qid) |
1128 TX_DMA_PLEN0(frag_map_size) |
1129 last_frag * TX_DMA_LS0));
1130 WRITE_ONCE(txd->txd4,
1131 fport | QID_HIGH_BITS(qid));
1132 }
1133
1134 tx_buf = mtk_desc_to_tx_buf(ring, txd);
1135 if (new_desc)
1136 memset(tx_buf, 0, sizeof(*tx_buf));
1137 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1138 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1139 tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1140 MTK_TX_FLAGS_FPORT1;
1141
1142 setup_tx_buf(eth, tx_buf, txd_pdma, mapped_addr,
1143 frag_map_size, k++);
1144
1145 frag_size -= frag_map_size;
1146 offset += frag_map_size;
1147 }
1148 }
1149
1150 /* store skb to cleanup */
1151 itx_buf->skb = skb;
1152
developera2bdbd52021-05-31 19:10:17 +08001153 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001154 WRITE_ONCE(itxd->txd4, txd4 | QID_BITS_V2(qid));
1155 else
1156 WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
1157
1158 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1159 if (k & 0x1)
1160 txd_pdma->txd2 |= TX_DMA_LS0;
1161 else
1162 txd_pdma->txd2 |= TX_DMA_LS1;
1163 }
1164
1165 netdev_sent_queue(dev, skb->len);
1166 skb_tx_timestamp(skb);
1167
1168 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1169 atomic_sub(n_desc, &ring->free_count);
1170
1171 /* make sure that all changes to the dma ring are flushed before we
1172 * continue
1173 */
1174 wmb();
1175
1176 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1177 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1178 !netdev_xmit_more())
1179 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1180 } else {
1181 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd),
1182 ring->dma_size);
1183 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1184 }
1185
1186 return 0;
1187
1188err_dma:
1189 do {
1190 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
1191
1192 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001193 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001194
1195 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1196 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1197 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1198
1199 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1200 itxd_pdma = qdma_to_pdma(ring, itxd);
1201 } while (itxd != txd);
1202
1203 return -ENOMEM;
1204}
1205
1206static inline int mtk_cal_txd_req(struct sk_buff *skb)
1207{
1208 int i, nfrags;
1209 skb_frag_t *frag;
1210
1211 nfrags = 1;
1212 if (skb_is_gso(skb)) {
1213 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1214 frag = &skb_shinfo(skb)->frags[i];
1215 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1216 MTK_TX_DMA_BUF_LEN);
1217 }
1218 } else {
1219 nfrags += skb_shinfo(skb)->nr_frags;
1220 }
1221
1222 return nfrags;
1223}
1224
1225static int mtk_queue_stopped(struct mtk_eth *eth)
1226{
1227 int i;
1228
1229 for (i = 0; i < MTK_MAC_COUNT; i++) {
1230 if (!eth->netdev[i])
1231 continue;
1232 if (netif_queue_stopped(eth->netdev[i]))
1233 return 1;
1234 }
1235
1236 return 0;
1237}
1238
1239static void mtk_wake_queue(struct mtk_eth *eth)
1240{
1241 int i;
1242
1243 for (i = 0; i < MTK_MAC_COUNT; i++) {
1244 if (!eth->netdev[i])
1245 continue;
1246 netif_wake_queue(eth->netdev[i]);
1247 }
1248}
1249
1250static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1251{
1252 struct mtk_mac *mac = netdev_priv(dev);
1253 struct mtk_eth *eth = mac->hw;
1254 struct mtk_tx_ring *ring = &eth->tx_ring;
1255 struct net_device_stats *stats = &dev->stats;
1256 bool gso = false;
1257 int tx_num;
1258
1259 /* normally we can rely on the stack not calling this more than once,
1260 * however we have 2 queues running on the same ring so we need to lock
1261 * the ring access
1262 */
1263 spin_lock(&eth->page_lock);
1264
1265 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1266 goto drop;
1267
1268 tx_num = mtk_cal_txd_req(skb);
1269 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1270 netif_stop_queue(dev);
1271 netif_err(eth, tx_queued, dev,
1272 "Tx Ring full when queue awake!\n");
1273 spin_unlock(&eth->page_lock);
1274 return NETDEV_TX_BUSY;
1275 }
1276
1277 /* TSO: fill MSS info in tcp checksum field */
1278 if (skb_is_gso(skb)) {
1279 if (skb_cow_head(skb, 0)) {
1280 netif_warn(eth, tx_err, dev,
1281 "GSO expand head fail.\n");
1282 goto drop;
1283 }
1284
1285 if (skb_shinfo(skb)->gso_type &
1286 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1287 gso = true;
1288 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1289 }
1290 }
1291
1292 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1293 goto drop;
1294
1295 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1296 netif_stop_queue(dev);
1297
1298 spin_unlock(&eth->page_lock);
1299
1300 return NETDEV_TX_OK;
1301
1302drop:
1303 spin_unlock(&eth->page_lock);
1304 stats->tx_dropped++;
1305 dev_kfree_skb_any(skb);
1306 return NETDEV_TX_OK;
1307}
1308
1309static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1310{
1311 int i;
1312 struct mtk_rx_ring *ring;
1313 int idx;
1314
1315 if (!eth->hwlro)
1316 return &eth->rx_ring[0];
1317
1318 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developer77d03a72021-06-06 00:06:00 +08001319 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1320 continue;
1321
developerfd40db22021-04-29 10:08:25 +08001322 ring = &eth->rx_ring[i];
1323 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1324 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
1325 ring->calc_idx_update = true;
1326 return ring;
1327 }
1328 }
1329
1330 return NULL;
1331}
1332
1333static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
1334{
1335 struct mtk_rx_ring *ring;
1336 int i;
1337
1338 if (!eth->hwlro) {
1339 ring = &eth->rx_ring[0];
1340 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1341 } else {
1342 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1343 ring = &eth->rx_ring[i];
1344 if (ring->calc_idx_update) {
1345 ring->calc_idx_update = false;
1346 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1347 }
1348 }
1349 }
1350}
1351
1352static int mtk_poll_rx(struct napi_struct *napi, int budget,
1353 struct mtk_eth *eth)
1354{
1355 struct mtk_rx_ring *ring;
1356 int idx;
1357 struct sk_buff *skb;
1358 u8 *data, *new_data;
1359 struct mtk_rx_dma *rxd, trxd;
1360 int done = 0;
1361
1362 while (done < budget) {
1363 struct net_device *netdev;
1364 unsigned int pktlen;
1365 dma_addr_t dma_addr;
1366 int mac;
1367
1368 ring = mtk_get_rx_ring(eth);
1369 if (unlikely(!ring))
1370 goto rx_done;
1371
1372 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1373 rxd = &ring->dma[idx];
1374 data = ring->data[idx];
1375
developerc4671b22021-05-28 13:16:42 +08001376 if (!mtk_rx_get_desc(&trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001377 break;
1378
1379 /* find out which mac the packet come from. values start at 1 */
1380 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1381 mac = 0;
1382 } else {
developera2bdbd52021-05-31 19:10:17 +08001383#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1384 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001385 mac = RX_DMA_GET_SPORT(trxd.rxd5) - 1;
1386 else
1387#endif
1388 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1389 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1390 }
1391
1392 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1393 !eth->netdev[mac]))
1394 goto release_desc;
1395
1396 netdev = eth->netdev[mac];
1397
1398 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1399 goto release_desc;
1400
1401 /* alloc new buffer */
1402 new_data = napi_alloc_frag(ring->frag_size);
1403 if (unlikely(!new_data)) {
1404 netdev->stats.rx_dropped++;
1405 goto release_desc;
1406 }
1407 dma_addr = dma_map_single(eth->dev,
1408 new_data + NET_SKB_PAD +
1409 eth->ip_align,
1410 ring->buf_size,
1411 DMA_FROM_DEVICE);
1412 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1413 skb_free_frag(new_data);
1414 netdev->stats.rx_dropped++;
1415 goto release_desc;
1416 }
1417
developerc4671b22021-05-28 13:16:42 +08001418 dma_unmap_single(eth->dev, trxd.rxd1,
1419 ring->buf_size, DMA_FROM_DEVICE);
1420
developerfd40db22021-04-29 10:08:25 +08001421 /* receive data */
1422 skb = build_skb(data, ring->frag_size);
1423 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001424 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001425 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001426 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001427 }
1428 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1429
developerfd40db22021-04-29 10:08:25 +08001430 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1431 skb->dev = netdev;
1432 skb_put(skb, pktlen);
1433
developera2bdbd52021-05-31 19:10:17 +08001434 if ((!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001435 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developera2bdbd52021-05-31 19:10:17 +08001436 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001437 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1438 skb->ip_summed = CHECKSUM_UNNECESSARY;
1439 else
1440 skb_checksum_none_assert(skb);
1441 skb->protocol = eth_type_trans(skb, netdev);
1442
1443 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developera2bdbd52021-05-31 19:10:17 +08001444 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001445 if (trxd.rxd4 & RX_DMA_VTAG_V2)
1446 __vlan_hwaccel_put_tag(skb,
1447 htons(RX_DMA_VPID_V2(trxd.rxd3,
1448 trxd.rxd4)),
1449 RX_DMA_VID_V2(trxd.rxd4));
1450 } else {
1451 if (trxd.rxd2 & RX_DMA_VTAG)
1452 __vlan_hwaccel_put_tag(skb,
1453 htons(RX_DMA_VPID(trxd.rxd3)),
1454 RX_DMA_VID(trxd.rxd3));
1455 }
1456
1457 /* If netdev is attached to dsa switch, the special
1458 * tag inserted in VLAN field by switch hardware can
1459 * be offload by RX HW VLAN offload. Clears the VLAN
1460 * information from @skb to avoid unexpected 8021d
1461 * handler before packet enter dsa framework.
1462 */
1463 if (netdev_uses_dsa(netdev))
1464 __vlan_hwaccel_clear_tag(skb);
1465 }
1466
1467#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developera2bdbd52021-05-31 19:10:17 +08001468#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1469 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001470 *(u32 *)(skb->head) = trxd.rxd5;
1471 else
1472#endif
1473 *(u32 *)(skb->head) = trxd.rxd4;
1474
1475 skb_hnat_alg(skb) = 0;
1476 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1477
1478 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1479 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1480 __func__, skb_hnat_reason(skb));
1481 skb->pkt_type = PACKET_HOST;
1482 }
1483
1484 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1485 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1486 skb_hnat_reason(skb), skb_hnat_alg(skb));
1487#endif
developer77d03a72021-06-06 00:06:00 +08001488 if (mtk_hwlro_stats_ebl &&
1489 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1490 hw_lro_stats_update(ring->ring_no, &trxd);
1491 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1492 }
developerfd40db22021-04-29 10:08:25 +08001493
1494 skb_record_rx_queue(skb, 0);
1495 napi_gro_receive(napi, skb);
1496
developerc4671b22021-05-28 13:16:42 +08001497skip_rx:
developerfd40db22021-04-29 10:08:25 +08001498 ring->data[idx] = new_data;
1499 rxd->rxd1 = (unsigned int)dma_addr;
1500
1501release_desc:
1502 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1503 rxd->rxd2 = RX_DMA_LSO;
1504 else
1505 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
1506
1507 ring->calc_idx = idx;
1508
1509 done++;
1510 }
1511
1512rx_done:
1513 if (done) {
1514 /* make sure that all changes to the dma ring are flushed before
1515 * we continue
1516 */
1517 wmb();
1518 mtk_update_rx_cpu_idx(eth);
1519 }
1520
1521 return done;
1522}
1523
1524static int mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
1525 unsigned int *done, unsigned int *bytes)
1526{
1527 struct mtk_tx_ring *ring = &eth->tx_ring;
1528 struct mtk_tx_dma *desc;
1529 struct sk_buff *skb;
1530 struct mtk_tx_buf *tx_buf;
1531 u32 cpu, dma;
1532
developerc4671b22021-05-28 13:16:42 +08001533 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001534 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1535
1536 desc = mtk_qdma_phys_to_virt(ring, cpu);
1537
1538 while ((cpu != dma) && budget) {
1539 u32 next_cpu = desc->txd2;
1540 int mac = 0;
1541
1542 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1543 break;
1544
1545 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1546
1547 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1548 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
1549 mac = 1;
1550
1551 skb = tx_buf->skb;
1552 if (!skb)
1553 break;
1554
1555 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1556 bytes[mac] += skb->len;
1557 done[mac]++;
1558 budget--;
1559 }
developerc4671b22021-05-28 13:16:42 +08001560 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001561
1562 ring->last_free = desc;
1563 atomic_inc(&ring->free_count);
1564
1565 cpu = next_cpu;
1566 }
1567
developerc4671b22021-05-28 13:16:42 +08001568 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001569 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
1570
1571 return budget;
1572}
1573
1574static int mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
1575 unsigned int *done, unsigned int *bytes)
1576{
1577 struct mtk_tx_ring *ring = &eth->tx_ring;
1578 struct mtk_tx_dma *desc;
1579 struct sk_buff *skb;
1580 struct mtk_tx_buf *tx_buf;
1581 u32 cpu, dma;
1582
1583 cpu = ring->cpu_idx;
1584 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1585
1586 while ((cpu != dma) && budget) {
1587 tx_buf = &ring->buf[cpu];
1588 skb = tx_buf->skb;
1589 if (!skb)
1590 break;
1591
1592 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1593 bytes[0] += skb->len;
1594 done[0]++;
1595 budget--;
1596 }
1597
developerc4671b22021-05-28 13:16:42 +08001598 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001599
1600 desc = &ring->dma[cpu];
1601 ring->last_free = desc;
1602 atomic_inc(&ring->free_count);
1603
1604 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1605 }
1606
1607 ring->cpu_idx = cpu;
1608
1609 return budget;
1610}
1611
1612static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1613{
1614 struct mtk_tx_ring *ring = &eth->tx_ring;
1615 unsigned int done[MTK_MAX_DEVS];
1616 unsigned int bytes[MTK_MAX_DEVS];
1617 int total = 0, i;
1618
1619 memset(done, 0, sizeof(done));
1620 memset(bytes, 0, sizeof(bytes));
1621
1622 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1623 budget = mtk_poll_tx_qdma(eth, budget, done, bytes);
1624 else
1625 budget = mtk_poll_tx_pdma(eth, budget, done, bytes);
1626
1627 for (i = 0; i < MTK_MAC_COUNT; i++) {
1628 if (!eth->netdev[i] || !done[i])
1629 continue;
1630 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1631 total += done[i];
1632 }
1633
1634 if (mtk_queue_stopped(eth) &&
1635 (atomic_read(&ring->free_count) > ring->thresh))
1636 mtk_wake_queue(eth);
1637
1638 return total;
1639}
1640
1641static void mtk_handle_status_irq(struct mtk_eth *eth)
1642{
1643 u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
1644
1645 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1646 mtk_stats_update(eth);
1647 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
1648 MTK_INT_STATUS2);
1649 }
1650}
1651
1652static int mtk_napi_tx(struct napi_struct *napi, int budget)
1653{
1654 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1655 u32 status, mask;
1656 int tx_done = 0;
1657
1658 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1659 mtk_handle_status_irq(eth);
1660 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1661 tx_done = mtk_poll_tx(eth, budget);
1662
1663 if (unlikely(netif_msg_intr(eth))) {
1664 status = mtk_r32(eth, eth->tx_int_status_reg);
1665 mask = mtk_r32(eth, eth->tx_int_mask_reg);
1666 dev_info(eth->dev,
1667 "done tx %d, intr 0x%08x/0x%x\n",
1668 tx_done, status, mask);
1669 }
1670
1671 if (tx_done == budget)
1672 return budget;
1673
1674 status = mtk_r32(eth, eth->tx_int_status_reg);
1675 if (status & MTK_TX_DONE_INT)
1676 return budget;
1677
developerc4671b22021-05-28 13:16:42 +08001678 if (napi_complete(napi))
1679 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001680
1681 return tx_done;
1682}
1683
1684static int mtk_napi_rx(struct napi_struct *napi, int budget)
1685{
1686 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
1687 u32 status, mask;
1688 int rx_done = 0;
1689 int remain_budget = budget;
1690
1691 mtk_handle_status_irq(eth);
1692
1693poll_again:
1694 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
1695 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1696
1697 if (unlikely(netif_msg_intr(eth))) {
1698 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1699 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1700 dev_info(eth->dev,
1701 "done rx %d, intr 0x%08x/0x%x\n",
1702 rx_done, status, mask);
1703 }
1704 if (rx_done == remain_budget)
1705 return budget;
1706
1707 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1708 if (status & MTK_RX_DONE_INT) {
1709 remain_budget -= rx_done;
1710 goto poll_again;
1711 }
developerc4671b22021-05-28 13:16:42 +08001712
1713 if (napi_complete(napi))
1714 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001715
1716 return rx_done + budget - remain_budget;
1717}
1718
1719static int mtk_tx_alloc(struct mtk_eth *eth)
1720{
1721 struct mtk_tx_ring *ring = &eth->tx_ring;
1722 int i, sz = sizeof(*ring->dma);
1723
1724 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1725 GFP_KERNEL);
1726 if (!ring->buf)
1727 goto no_tx_mem;
1728
1729 if (!eth->soc->has_sram)
1730 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1731 &ring->phys, GFP_ATOMIC);
1732 else {
1733 ring->dma = eth->scratch_ring + MTK_DMA_SIZE;
1734 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
1735 }
1736
1737 if (!ring->dma)
1738 goto no_tx_mem;
1739
1740 for (i = 0; i < MTK_DMA_SIZE; i++) {
1741 int next = (i + 1) % MTK_DMA_SIZE;
1742 u32 next_ptr = ring->phys + next * sz;
1743
1744 ring->dma[i].txd2 = next_ptr;
1745 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1746 ring->dma[i].txd4 = 0;
1747#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1748 if (eth->soc->has_sram && ( sz > 16)) {
1749 ring->dma[i].txd5 = 0;
1750 ring->dma[i].txd6 = 0;
1751 ring->dma[i].txd7 = 0;
1752 ring->dma[i].txd8 = 0;
1753 }
1754#endif
1755 }
1756
1757 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
1758 * only as the framework. The real HW descriptors are the PDMA
1759 * descriptors in ring->dma_pdma.
1760 */
1761 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1762 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1763 &ring->phys_pdma,
1764 GFP_ATOMIC);
1765 if (!ring->dma_pdma)
1766 goto no_tx_mem;
1767
1768 for (i = 0; i < MTK_DMA_SIZE; i++) {
1769 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
1770 ring->dma_pdma[i].txd4 = 0;
1771 }
1772 }
1773
1774 ring->dma_size = MTK_DMA_SIZE;
1775 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1776 ring->next_free = &ring->dma[0];
1777 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
developerc4671b22021-05-28 13:16:42 +08001778 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08001779 ring->thresh = MAX_SKB_FRAGS;
1780
1781 /* make sure that all changes to the dma ring are flushed before we
1782 * continue
1783 */
1784 wmb();
1785
1786 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1787 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1788 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1789 mtk_w32(eth,
1790 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1791 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08001792 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001793 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
1794 MTK_QTX_CFG(0));
1795 } else {
1796 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
1797 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
1798 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
1799 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
1800 }
1801
1802 return 0;
1803
1804no_tx_mem:
1805 return -ENOMEM;
1806}
1807
1808static void mtk_tx_clean(struct mtk_eth *eth)
1809{
1810 struct mtk_tx_ring *ring = &eth->tx_ring;
1811 int i;
1812
1813 if (ring->buf) {
1814 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08001815 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08001816 kfree(ring->buf);
1817 ring->buf = NULL;
1818 }
1819
1820 if (!eth->soc->has_sram && ring->dma) {
1821 dma_free_coherent(eth->dev,
1822 MTK_DMA_SIZE * sizeof(*ring->dma),
1823 ring->dma,
1824 ring->phys);
1825 ring->dma = NULL;
1826 }
1827
1828 if (ring->dma_pdma) {
1829 dma_free_coherent(eth->dev,
1830 MTK_DMA_SIZE * sizeof(*ring->dma_pdma),
1831 ring->dma_pdma,
1832 ring->phys_pdma);
1833 ring->dma_pdma = NULL;
1834 }
1835}
1836
1837static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1838{
1839 struct mtk_rx_ring *ring;
1840 int rx_data_len, rx_dma_size;
1841 int i;
1842
1843 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1844 if (ring_no)
1845 return -EINVAL;
1846 ring = &eth->rx_ring_qdma;
1847 } else {
1848 ring = &eth->rx_ring[ring_no];
1849 }
1850
1851 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1852 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1853 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1854 } else {
1855 rx_data_len = ETH_DATA_LEN;
1856 rx_dma_size = MTK_DMA_SIZE;
1857 }
1858
1859 ring->frag_size = mtk_max_frag_size(rx_data_len);
1860 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1861 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1862 GFP_KERNEL);
1863 if (!ring->data)
1864 return -ENOMEM;
1865
1866 for (i = 0; i < rx_dma_size; i++) {
1867 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1868 if (!ring->data[i])
1869 return -ENOMEM;
1870 }
1871
1872 if ((!eth->soc->has_sram) || (eth->soc->has_sram
1873 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
1874 ring->dma = dma_alloc_coherent(eth->dev,
1875 rx_dma_size * sizeof(*ring->dma),
1876 &ring->phys, GFP_ATOMIC);
1877 else {
1878 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
1879 ring->dma = (struct mtk_rx_dma *)(tx_ring->dma + MTK_DMA_SIZE);
1880 ring->phys = tx_ring->phys + MTK_DMA_SIZE * sizeof(*tx_ring->dma);
1881 }
1882
1883 if (!ring->dma)
1884 return -ENOMEM;
1885
1886 for (i = 0; i < rx_dma_size; i++) {
1887 dma_addr_t dma_addr = dma_map_single(eth->dev,
1888 ring->data[i] + NET_SKB_PAD + eth->ip_align,
1889 ring->buf_size,
1890 DMA_FROM_DEVICE);
1891 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1892 return -ENOMEM;
1893 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1894
1895 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1896 ring->dma[i].rxd2 = RX_DMA_LSO;
1897 else
1898 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1899
1900 ring->dma[i].rxd3 = 0;
1901 ring->dma[i].rxd4 = 0;
developera2bdbd52021-05-31 19:10:17 +08001902#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001903 if (eth->soc->has_sram && ((sizeof(struct mtk_rx_dma)) > 16)) {
1904 ring->dma[i].rxd5 = 0;
1905 ring->dma[i].rxd6 = 0;
1906 ring->dma[i].rxd7 = 0;
1907 ring->dma[i].rxd8 = 0;
1908 }
1909#endif
1910 }
1911 ring->dma_size = rx_dma_size;
1912 ring->calc_idx_update = false;
1913 ring->calc_idx = rx_dma_size - 1;
1914 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
1915 MTK_QRX_CRX_IDX_CFG(ring_no) :
1916 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08001917 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08001918 /* make sure that all changes to the dma ring are flushed before we
1919 * continue
1920 */
1921 wmb();
1922
1923 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1924 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
1925 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
1926 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1927 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
1928 } else {
1929 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1930 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1931 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1932 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1933 }
1934
1935 return 0;
1936}
1937
1938static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
1939{
1940 int i;
1941
1942 if (ring->data && ring->dma) {
1943 for (i = 0; i < ring->dma_size; i++) {
1944 if (!ring->data[i])
1945 continue;
1946 if (!ring->dma[i].rxd1)
1947 continue;
1948 dma_unmap_single(eth->dev,
1949 ring->dma[i].rxd1,
1950 ring->buf_size,
1951 DMA_FROM_DEVICE);
1952 skb_free_frag(ring->data[i]);
1953 }
1954 kfree(ring->data);
1955 ring->data = NULL;
1956 }
1957
1958 if(in_sram)
1959 return;
1960
1961 if (ring->dma) {
1962 dma_free_coherent(eth->dev,
1963 ring->dma_size * sizeof(*ring->dma),
1964 ring->dma,
1965 ring->phys);
1966 ring->dma = NULL;
1967 }
1968}
1969
1970static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1971{
1972 int i;
developer77d03a72021-06-06 00:06:00 +08001973 u32 val;
developerfd40db22021-04-29 10:08:25 +08001974 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1975 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1976
1977 /* set LRO rings to auto-learn modes */
1978 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1979
1980 /* validate LRO ring */
1981 ring_ctrl_dw2 |= MTK_RING_VLD;
1982
1983 /* set AGE timer (unit: 20us) */
1984 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1985 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1986
1987 /* set max AGG timer (unit: 20us) */
1988 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1989
1990 /* set max LRO AGG count */
1991 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
1992 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
1993
developer77d03a72021-06-06 00:06:00 +08001994 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08001995 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
1996 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
1997 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
1998 }
1999
2000 /* IPv4 checksum update enable */
2001 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2002
2003 /* switch priority comparison to packet count mode */
2004 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2005
2006 /* bandwidth threshold setting */
2007 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2008
2009 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002010 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002011
2012 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2013 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2014 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2015
developerfd40db22021-04-29 10:08:25 +08002016 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2017 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2018
developer77d03a72021-06-06 00:06:00 +08002019 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2020 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2021 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2022 MTK_PDMA_RX_CFG);
2023
2024 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2025 } else {
2026 /* set HW LRO mode & the max aggregation count for rx packets */
2027 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2028 }
2029
developerfd40db22021-04-29 10:08:25 +08002030 /* enable HW LRO */
2031 lro_ctrl_dw0 |= MTK_LRO_EN;
2032
developer77d03a72021-06-06 00:06:00 +08002033 /* enable cpu reason black list */
2034 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2035
developerfd40db22021-04-29 10:08:25 +08002036 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2037 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2038
developer77d03a72021-06-06 00:06:00 +08002039 /* no use PPE cpu reason */
2040 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2041
developerfd40db22021-04-29 10:08:25 +08002042 return 0;
2043}
2044
2045static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2046{
2047 int i;
2048 u32 val;
2049
2050 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002051 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002052
2053 /* wait for relinquishments done */
2054 for (i = 0; i < 10; i++) {
2055 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002056 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developerfd40db22021-04-29 10:08:25 +08002057 msleep(20);
2058 continue;
2059 }
2060 break;
2061 }
2062
2063 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002064 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002065 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2066
2067 /* disable HW LRO */
2068 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2069}
2070
2071static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2072{
2073 u32 reg_val;
2074
developer77d03a72021-06-06 00:06:00 +08002075 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2076 idx += 1;
2077
developerfd40db22021-04-29 10:08:25 +08002078 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2079
2080 /* invalidate the IP setting */
2081 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2082
2083 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2084
2085 /* validate the IP setting */
2086 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2087}
2088
2089static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2090{
2091 u32 reg_val;
2092
developer77d03a72021-06-06 00:06:00 +08002093 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2094 idx += 1;
2095
developerfd40db22021-04-29 10:08:25 +08002096 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2097
2098 /* invalidate the IP setting */
2099 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2100
2101 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2102}
2103
2104static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2105{
2106 int cnt = 0;
2107 int i;
2108
2109 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2110 if (mac->hwlro_ip[i])
2111 cnt++;
2112 }
2113
2114 return cnt;
2115}
2116
2117static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2118 struct ethtool_rxnfc *cmd)
2119{
2120 struct ethtool_rx_flow_spec *fsp =
2121 (struct ethtool_rx_flow_spec *)&cmd->fs;
2122 struct mtk_mac *mac = netdev_priv(dev);
2123 struct mtk_eth *eth = mac->hw;
2124 int hwlro_idx;
2125
2126 if ((fsp->flow_type != TCP_V4_FLOW) ||
2127 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2128 (fsp->location > 1))
2129 return -EINVAL;
2130
2131 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2132 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2133
2134 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2135
2136 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2137
2138 return 0;
2139}
2140
2141static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2142 struct ethtool_rxnfc *cmd)
2143{
2144 struct ethtool_rx_flow_spec *fsp =
2145 (struct ethtool_rx_flow_spec *)&cmd->fs;
2146 struct mtk_mac *mac = netdev_priv(dev);
2147 struct mtk_eth *eth = mac->hw;
2148 int hwlro_idx;
2149
2150 if (fsp->location > 1)
2151 return -EINVAL;
2152
2153 mac->hwlro_ip[fsp->location] = 0;
2154 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2155
2156 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2157
2158 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2159
2160 return 0;
2161}
2162
2163static void mtk_hwlro_netdev_disable(struct net_device *dev)
2164{
2165 struct mtk_mac *mac = netdev_priv(dev);
2166 struct mtk_eth *eth = mac->hw;
2167 int i, hwlro_idx;
2168
2169 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2170 mac->hwlro_ip[i] = 0;
2171 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2172
2173 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2174 }
2175
2176 mac->hwlro_ip_cnt = 0;
2177}
2178
2179static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2180 struct ethtool_rxnfc *cmd)
2181{
2182 struct mtk_mac *mac = netdev_priv(dev);
2183 struct ethtool_rx_flow_spec *fsp =
2184 (struct ethtool_rx_flow_spec *)&cmd->fs;
2185
2186 /* only tcp dst ipv4 is meaningful, others are meaningless */
2187 fsp->flow_type = TCP_V4_FLOW;
2188 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2189 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2190
2191 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2192 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2193 fsp->h_u.tcp_ip4_spec.psrc = 0;
2194 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2195 fsp->h_u.tcp_ip4_spec.pdst = 0;
2196 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2197 fsp->h_u.tcp_ip4_spec.tos = 0;
2198 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2199
2200 return 0;
2201}
2202
2203static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2204 struct ethtool_rxnfc *cmd,
2205 u32 *rule_locs)
2206{
2207 struct mtk_mac *mac = netdev_priv(dev);
2208 int cnt = 0;
2209 int i;
2210
2211 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2212 if (mac->hwlro_ip[i]) {
2213 rule_locs[cnt] = i;
2214 cnt++;
2215 }
2216 }
2217
2218 cmd->rule_cnt = cnt;
2219
2220 return 0;
2221}
2222
2223static netdev_features_t mtk_fix_features(struct net_device *dev,
2224 netdev_features_t features)
2225{
2226 if (!(features & NETIF_F_LRO)) {
2227 struct mtk_mac *mac = netdev_priv(dev);
2228 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2229
2230 if (ip_cnt) {
2231 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2232
2233 features |= NETIF_F_LRO;
2234 }
2235 }
2236
2237 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2238 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2239
2240 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2241 }
2242
2243 return features;
2244}
2245
2246static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2247{
2248 struct mtk_mac *mac = netdev_priv(dev);
2249 struct mtk_eth *eth = mac->hw;
2250 int err = 0;
2251
2252 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2253 return 0;
2254
2255 if (!(features & NETIF_F_LRO))
2256 mtk_hwlro_netdev_disable(dev);
2257
2258 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2259 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2260 else
2261 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2262
2263 return err;
2264}
2265
2266/* wait for DMA to finish whatever it is doing before we start using it again */
2267static int mtk_dma_busy_wait(struct mtk_eth *eth)
2268{
2269 unsigned long t_start = jiffies;
2270
2271 while (1) {
2272 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2273 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2274 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2275 return 0;
2276 } else {
2277 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2278 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2279 return 0;
2280 }
2281
2282 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2283 break;
2284 }
2285
2286 dev_err(eth->dev, "DMA init timeout\n");
2287 return -1;
2288}
2289
2290static int mtk_dma_init(struct mtk_eth *eth)
2291{
2292 int err;
2293 u32 i;
2294
2295 if (mtk_dma_busy_wait(eth))
2296 return -EBUSY;
2297
2298 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2299 /* QDMA needs scratch memory for internal reordering of the
2300 * descriptors
2301 */
2302 err = mtk_init_fq_dma(eth);
2303 if (err)
2304 return err;
2305 }
2306
2307 err = mtk_tx_alloc(eth);
2308 if (err)
2309 return err;
2310
2311 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2312 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2313 if (err)
2314 return err;
2315 }
2316
2317 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2318 if (err)
2319 return err;
2320
2321 if (eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08002322 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2323 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002324 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2325 if (err)
2326 return err;
2327 }
2328 err = mtk_hwlro_rx_init(eth);
2329 if (err)
2330 return err;
2331 }
2332
2333 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2334 /* Enable random early drop and set drop threshold
2335 * automatically
2336 */
2337 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2338 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2339 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2340 }
2341
2342 return 0;
2343}
2344
2345static void mtk_dma_free(struct mtk_eth *eth)
2346{
2347 int i;
2348
2349 for (i = 0; i < MTK_MAC_COUNT; i++)
2350 if (eth->netdev[i])
2351 netdev_reset_queue(eth->netdev[i]);
2352 if ( !eth->soc->has_sram && eth->scratch_ring) {
2353 dma_free_coherent(eth->dev,
2354 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
2355 eth->scratch_ring,
2356 eth->phy_scratch_ring);
2357 eth->scratch_ring = NULL;
2358 eth->phy_scratch_ring = 0;
2359 }
2360 mtk_tx_clean(eth);
2361 mtk_rx_clean(eth, &eth->rx_ring[0],1);
2362 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2363
2364 if (eth->hwlro) {
2365 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002366
2367 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2368 for (; i < MTK_MAX_RX_RING_NUM; i++)
2369 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002370 }
2371
2372 kfree(eth->scratch_head);
2373}
2374
2375static void mtk_tx_timeout(struct net_device *dev)
2376{
2377 struct mtk_mac *mac = netdev_priv(dev);
2378 struct mtk_eth *eth = mac->hw;
2379
2380 eth->netdev[mac->id]->stats.tx_errors++;
2381 netif_err(eth, tx_err, dev,
2382 "transmit timed out\n");
2383 schedule_work(&eth->pending_work);
2384}
2385
2386static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
2387{
2388 struct mtk_eth *eth = _eth;
2389
2390 if (likely(napi_schedule_prep(&eth->rx_napi))) {
2391 __napi_schedule(&eth->rx_napi);
2392 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2393 }
2394
2395 return IRQ_HANDLED;
2396}
2397
2398static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2399{
2400 struct mtk_eth *eth = _eth;
2401
2402 if (likely(napi_schedule_prep(&eth->tx_napi))) {
2403 __napi_schedule(&eth->tx_napi);
2404 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2405 }
2406
2407 return IRQ_HANDLED;
2408}
2409
2410static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2411{
2412 struct mtk_eth *eth = _eth;
2413
2414 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT) {
2415 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT)
2416 mtk_handle_irq_rx(irq, _eth);
2417 }
2418 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2419 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2420 mtk_handle_irq_tx(irq, _eth);
2421 }
2422
2423 return IRQ_HANDLED;
2424}
2425
2426#ifdef CONFIG_NET_POLL_CONTROLLER
2427static void mtk_poll_controller(struct net_device *dev)
2428{
2429 struct mtk_mac *mac = netdev_priv(dev);
2430 struct mtk_eth *eth = mac->hw;
2431
2432 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2433 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2434 mtk_handle_irq_rx(eth->irq[2], dev);
2435 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
2436 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
2437}
2438#endif
2439
2440static int mtk_start_dma(struct mtk_eth *eth)
2441{
2442 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002443 int val, err;
developerfd40db22021-04-29 10:08:25 +08002444
2445 err = mtk_dma_init(eth);
2446 if (err) {
2447 mtk_dma_free(eth);
2448 return err;
2449 }
2450
2451 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002452 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developera2bdbd52021-05-31 19:10:17 +08002453 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08002454 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002455 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002456 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2457 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2458 MTK_RESV_BUF | MTK_WCOMP_EN |
2459 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
2460 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
2461 else
2462 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002463 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002464 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2465 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2466 MTK_RX_BT_32DWORDS,
2467 MTK_QDMA_GLO_CFG);
2468
developer15d0d282021-07-14 16:40:44 +08002469 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08002470 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002471 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08002472 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2473 MTK_PDMA_GLO_CFG);
2474 } else {
2475 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2476 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2477 MTK_PDMA_GLO_CFG);
2478 }
2479
developer77d03a72021-06-06 00:06:00 +08002480 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) && eth->hwlro) {
2481 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
2482 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
2483 }
2484
developerfd40db22021-04-29 10:08:25 +08002485 return 0;
2486}
2487
2488static void mtk_gdm_config(struct mtk_eth *eth, u32 config)
2489{
2490 int i;
2491
2492 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2493 return;
2494
2495 for (i = 0; i < MTK_MAC_COUNT; i++) {
2496 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2497
2498 /* default setup the forward port to send frame to PDMA */
2499 val &= ~0xffff;
2500
2501 /* Enable RX checksum */
2502 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
2503
2504 val |= config;
2505
2506 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
2507 val |= MTK_GDMA_SPECIAL_TAG;
2508
2509 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
2510 }
2511 /* Reset and enable PSE */
2512 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
2513 mtk_w32(eth, 0, MTK_RST_GL);
2514}
2515
2516static int mtk_open(struct net_device *dev)
2517{
2518 struct mtk_mac *mac = netdev_priv(dev);
2519 struct mtk_eth *eth = mac->hw;
2520 int err;
2521
2522 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
2523 if (err) {
2524 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
2525 err);
2526 return err;
2527 }
2528
2529 /* we run 2 netdevs on the same dma ring so we only bring it up once */
2530 if (!refcount_read(&eth->dma_refcnt)) {
2531 int err = mtk_start_dma(eth);
2532
2533 if (err)
2534 return err;
2535
2536 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
2537
2538 /* Indicates CDM to parse the MTK special tag from CPU */
2539 if (netdev_uses_dsa(dev)) {
2540 u32 val;
2541 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
2542 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
2543 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
2544 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
2545 }
2546
2547 napi_enable(&eth->tx_napi);
2548 napi_enable(&eth->rx_napi);
2549 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
2550 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
2551 refcount_set(&eth->dma_refcnt, 1);
2552 }
2553 else
2554 refcount_inc(&eth->dma_refcnt);
2555
2556 phylink_start(mac->phylink);
2557 netif_start_queue(dev);
2558 return 0;
2559}
2560
2561static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
2562{
2563 u32 val;
2564 int i;
2565
2566 /* stop the dma engine */
2567 spin_lock_bh(&eth->page_lock);
2568 val = mtk_r32(eth, glo_cfg);
2569 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
2570 glo_cfg);
2571 spin_unlock_bh(&eth->page_lock);
2572
2573 /* wait for dma stop */
2574 for (i = 0; i < 10; i++) {
2575 val = mtk_r32(eth, glo_cfg);
2576 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
2577 msleep(20);
2578 continue;
2579 }
2580 break;
2581 }
2582}
2583
2584static int mtk_stop(struct net_device *dev)
2585{
2586 struct mtk_mac *mac = netdev_priv(dev);
2587 struct mtk_eth *eth = mac->hw;
2588
2589 phylink_stop(mac->phylink);
2590
2591 netif_tx_disable(dev);
2592
2593 phylink_disconnect_phy(mac->phylink);
2594
2595 /* only shutdown DMA if this is the last user */
2596 if (!refcount_dec_and_test(&eth->dma_refcnt))
2597 return 0;
2598
2599 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
2600
2601 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
2602 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
2603 napi_disable(&eth->tx_napi);
2604 napi_disable(&eth->rx_napi);
2605
2606 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2607 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
2608 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
2609
2610 mtk_dma_free(eth);
2611
2612 return 0;
2613}
2614
2615static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
2616{
2617 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2618 reset_bits,
2619 reset_bits);
2620
2621 usleep_range(1000, 1100);
2622 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2623 reset_bits,
2624 ~reset_bits);
2625 mdelay(10);
2626}
2627
2628static void mtk_clk_disable(struct mtk_eth *eth)
2629{
2630 int clk;
2631
2632 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
2633 clk_disable_unprepare(eth->clks[clk]);
2634}
2635
2636static int mtk_clk_enable(struct mtk_eth *eth)
2637{
2638 int clk, ret;
2639
2640 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
2641 ret = clk_prepare_enable(eth->clks[clk]);
2642 if (ret)
2643 goto err_disable_clks;
2644 }
2645
2646 return 0;
2647
2648err_disable_clks:
2649 while (--clk >= 0)
2650 clk_disable_unprepare(eth->clks[clk]);
2651
2652 return ret;
2653}
2654
2655static int mtk_hw_init(struct mtk_eth *eth)
2656{
developer77d03a72021-06-06 00:06:00 +08002657 int i, ret;
developerfd40db22021-04-29 10:08:25 +08002658
2659 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
2660 return 0;
2661
2662 pm_runtime_enable(eth->dev);
2663 pm_runtime_get_sync(eth->dev);
2664
2665 ret = mtk_clk_enable(eth);
2666 if (ret)
2667 goto err_disable_pm;
2668
2669 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2670 ret = device_reset(eth->dev);
2671 if (ret) {
2672 dev_err(eth->dev, "MAC reset failed!\n");
2673 goto err_disable_pm;
2674 }
2675
2676 /* enable interrupt delay for RX */
2677 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
2678
2679 /* disable delay and normal interrupt */
2680 mtk_tx_irq_disable(eth, ~0);
2681 mtk_rx_irq_disable(eth, ~0);
2682
2683 return 0;
2684 }
2685
2686 /* Non-MT7628 handling... */
developera2bdbd52021-05-31 19:10:17 +08002687 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developer545abf02021-07-15 17:47:01 +08002688 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0);
2689
2690 if(MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
2691 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE | RSTCTRL_PPE1);
2692 else
2693 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE);
2694
2695 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2696 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0x3ffffff);
2697
2698 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08002699 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08002700 }
developerfd40db22021-04-29 10:08:25 +08002701
2702 if (eth->pctl) {
2703 /* Set GE2 driving and slew rate */
2704 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
2705
2706 /* set GE2 TDSEL */
2707 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
2708
2709 /* set GE2 TUNE */
2710 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
2711 }
2712
2713 /* Set linkdown as the default for each GMAC. Its own MCR would be set
2714 * up with the more appropriate value when mtk_mac_config call is being
2715 * invoked.
2716 */
2717 for (i = 0; i < MTK_MAC_COUNT; i++)
2718 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
2719
2720 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08002721 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
2722 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2723 else
2724 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08002725
2726 /* enable interrupt delay for RX/TX */
2727 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
2728 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
2729
2730 mtk_tx_irq_disable(eth, ~0);
2731 mtk_rx_irq_disable(eth, ~0);
2732
2733 /* FE int grouping */
2734 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
2735 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
2736 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
2737 mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
2738 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
2739
developera2bdbd52021-05-31 19:10:17 +08002740 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08002741 /* PSE Free Queue Flow Control */
2742 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
2743
developer81bcad32021-07-15 14:14:38 +08002744 /* PSE should not drop port8 and port9 packets */
2745 mtk_w32(eth, 0x00000300, PSE_DROP_CFG);
2746
developerfef9efd2021-06-16 18:28:09 +08002747 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08002748 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
2749 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
2750 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
2751 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
2752 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
2753 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
2754 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
2755 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(8));
2756
developerfef9efd2021-06-16 18:28:09 +08002757 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08002758 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
2759 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
2760 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
2761 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
2762 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
2763 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
2764 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
2765 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08002766
2767 /* GDM and CDM Threshold */
2768 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
2769 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
2770 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
2771 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
2772 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
2773 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08002774 }
2775
2776 return 0;
2777
2778err_disable_pm:
2779 pm_runtime_put_sync(eth->dev);
2780 pm_runtime_disable(eth->dev);
2781
2782 return ret;
2783}
2784
2785static int mtk_hw_deinit(struct mtk_eth *eth)
2786{
2787 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
2788 return 0;
2789
2790 mtk_clk_disable(eth);
2791
2792 pm_runtime_put_sync(eth->dev);
2793 pm_runtime_disable(eth->dev);
2794
2795 return 0;
2796}
2797
2798static int __init mtk_init(struct net_device *dev)
2799{
2800 struct mtk_mac *mac = netdev_priv(dev);
2801 struct mtk_eth *eth = mac->hw;
2802 const char *mac_addr;
2803
2804 mac_addr = of_get_mac_address(mac->of_node);
2805 if (!IS_ERR(mac_addr))
2806 ether_addr_copy(dev->dev_addr, mac_addr);
2807
2808 /* If the mac address is invalid, use random mac address */
2809 if (!is_valid_ether_addr(dev->dev_addr)) {
2810 eth_hw_addr_random(dev);
2811 dev_err(eth->dev, "generated random MAC address %pM\n",
2812 dev->dev_addr);
2813 }
2814
2815 return 0;
2816}
2817
2818static void mtk_uninit(struct net_device *dev)
2819{
2820 struct mtk_mac *mac = netdev_priv(dev);
2821 struct mtk_eth *eth = mac->hw;
2822
2823 phylink_disconnect_phy(mac->phylink);
2824 mtk_tx_irq_disable(eth, ~0);
2825 mtk_rx_irq_disable(eth, ~0);
2826}
2827
2828static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2829{
2830 struct mtk_mac *mac = netdev_priv(dev);
2831
2832 switch (cmd) {
2833 case SIOCGMIIPHY:
2834 case SIOCGMIIREG:
2835 case SIOCSMIIREG:
2836 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
2837 default:
2838 /* default invoke the mtk_eth_dbg handler */
2839 return mtk_do_priv_ioctl(dev, ifr, cmd);
2840 break;
2841 }
2842
2843 return -EOPNOTSUPP;
2844}
2845
2846static void mtk_pending_work(struct work_struct *work)
2847{
2848 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
2849 int err, i;
2850 unsigned long restart = 0;
2851
2852 rtnl_lock();
2853
2854 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
2855
2856 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
2857 cpu_relax();
2858
2859 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
2860 /* stop all devices to make sure that dma is properly shut down */
2861 for (i = 0; i < MTK_MAC_COUNT; i++) {
2862 if (!eth->netdev[i])
2863 continue;
2864 mtk_stop(eth->netdev[i]);
2865 __set_bit(i, &restart);
2866 }
2867 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
2868
2869 /* restart underlying hardware such as power, clock, pin mux
2870 * and the connected phy
2871 */
2872 mtk_hw_deinit(eth);
2873
2874 if (eth->dev->pins)
2875 pinctrl_select_state(eth->dev->pins->p,
2876 eth->dev->pins->default_state);
2877 mtk_hw_init(eth);
2878
2879 /* restart DMA and enable IRQs */
2880 for (i = 0; i < MTK_MAC_COUNT; i++) {
2881 if (!test_bit(i, &restart))
2882 continue;
2883 err = mtk_open(eth->netdev[i]);
2884 if (err) {
2885 netif_alert(eth, ifup, eth->netdev[i],
2886 "Driver up/down cycle failed, closing device.\n");
2887 dev_close(eth->netdev[i]);
2888 }
2889 }
2890
2891 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
2892
2893 clear_bit_unlock(MTK_RESETTING, &eth->state);
2894
2895 rtnl_unlock();
2896}
2897
2898static int mtk_free_dev(struct mtk_eth *eth)
2899{
2900 int i;
2901
2902 for (i = 0; i < MTK_MAC_COUNT; i++) {
2903 if (!eth->netdev[i])
2904 continue;
2905 free_netdev(eth->netdev[i]);
2906 }
2907
2908 return 0;
2909}
2910
2911static int mtk_unreg_dev(struct mtk_eth *eth)
2912{
2913 int i;
2914
2915 for (i = 0; i < MTK_MAC_COUNT; i++) {
2916 if (!eth->netdev[i])
2917 continue;
2918 unregister_netdev(eth->netdev[i]);
2919 }
2920
2921 return 0;
2922}
2923
2924static int mtk_cleanup(struct mtk_eth *eth)
2925{
2926 mtk_unreg_dev(eth);
2927 mtk_free_dev(eth);
2928 cancel_work_sync(&eth->pending_work);
2929
2930 return 0;
2931}
2932
2933static int mtk_get_link_ksettings(struct net_device *ndev,
2934 struct ethtool_link_ksettings *cmd)
2935{
2936 struct mtk_mac *mac = netdev_priv(ndev);
2937
2938 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2939 return -EBUSY;
2940
2941 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
2942}
2943
2944static int mtk_set_link_ksettings(struct net_device *ndev,
2945 const struct ethtool_link_ksettings *cmd)
2946{
2947 struct mtk_mac *mac = netdev_priv(ndev);
2948
2949 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2950 return -EBUSY;
2951
2952 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
2953}
2954
2955static void mtk_get_drvinfo(struct net_device *dev,
2956 struct ethtool_drvinfo *info)
2957{
2958 struct mtk_mac *mac = netdev_priv(dev);
2959
2960 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
2961 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
2962 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
2963}
2964
2965static u32 mtk_get_msglevel(struct net_device *dev)
2966{
2967 struct mtk_mac *mac = netdev_priv(dev);
2968
2969 return mac->hw->msg_enable;
2970}
2971
2972static void mtk_set_msglevel(struct net_device *dev, u32 value)
2973{
2974 struct mtk_mac *mac = netdev_priv(dev);
2975
2976 mac->hw->msg_enable = value;
2977}
2978
2979static int mtk_nway_reset(struct net_device *dev)
2980{
2981 struct mtk_mac *mac = netdev_priv(dev);
2982
2983 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2984 return -EBUSY;
2985
2986 if (!mac->phylink)
2987 return -ENOTSUPP;
2988
2989 return phylink_ethtool_nway_reset(mac->phylink);
2990}
2991
2992static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2993{
2994 int i;
2995
2996 switch (stringset) {
2997 case ETH_SS_STATS:
2998 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
2999 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3000 data += ETH_GSTRING_LEN;
3001 }
3002 break;
3003 }
3004}
3005
3006static int mtk_get_sset_count(struct net_device *dev, int sset)
3007{
3008 switch (sset) {
3009 case ETH_SS_STATS:
3010 return ARRAY_SIZE(mtk_ethtool_stats);
3011 default:
3012 return -EOPNOTSUPP;
3013 }
3014}
3015
3016static void mtk_get_ethtool_stats(struct net_device *dev,
3017 struct ethtool_stats *stats, u64 *data)
3018{
3019 struct mtk_mac *mac = netdev_priv(dev);
3020 struct mtk_hw_stats *hwstats = mac->hw_stats;
3021 u64 *data_src, *data_dst;
3022 unsigned int start;
3023 int i;
3024
3025 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3026 return;
3027
3028 if (netif_running(dev) && netif_device_present(dev)) {
3029 if (spin_trylock_bh(&hwstats->stats_lock)) {
3030 mtk_stats_update_mac(mac);
3031 spin_unlock_bh(&hwstats->stats_lock);
3032 }
3033 }
3034
3035 data_src = (u64 *)hwstats;
3036
3037 do {
3038 data_dst = data;
3039 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3040
3041 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3042 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3043 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3044}
3045
3046static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3047 u32 *rule_locs)
3048{
3049 int ret = -EOPNOTSUPP;
3050
3051 switch (cmd->cmd) {
3052 case ETHTOOL_GRXRINGS:
3053 if (dev->hw_features & NETIF_F_LRO) {
3054 cmd->data = MTK_MAX_RX_RING_NUM;
3055 ret = 0;
3056 }
3057 break;
3058 case ETHTOOL_GRXCLSRLCNT:
3059 if (dev->hw_features & NETIF_F_LRO) {
3060 struct mtk_mac *mac = netdev_priv(dev);
3061
3062 cmd->rule_cnt = mac->hwlro_ip_cnt;
3063 ret = 0;
3064 }
3065 break;
3066 case ETHTOOL_GRXCLSRULE:
3067 if (dev->hw_features & NETIF_F_LRO)
3068 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3069 break;
3070 case ETHTOOL_GRXCLSRLALL:
3071 if (dev->hw_features & NETIF_F_LRO)
3072 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3073 rule_locs);
3074 break;
3075 default:
3076 break;
3077 }
3078
3079 return ret;
3080}
3081
3082static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3083{
3084 int ret = -EOPNOTSUPP;
3085
3086 switch (cmd->cmd) {
3087 case ETHTOOL_SRXCLSRLINS:
3088 if (dev->hw_features & NETIF_F_LRO)
3089 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3090 break;
3091 case ETHTOOL_SRXCLSRLDEL:
3092 if (dev->hw_features & NETIF_F_LRO)
3093 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3094 break;
3095 default:
3096 break;
3097 }
3098
3099 return ret;
3100}
3101
3102static const struct ethtool_ops mtk_ethtool_ops = {
3103 .get_link_ksettings = mtk_get_link_ksettings,
3104 .set_link_ksettings = mtk_set_link_ksettings,
3105 .get_drvinfo = mtk_get_drvinfo,
3106 .get_msglevel = mtk_get_msglevel,
3107 .set_msglevel = mtk_set_msglevel,
3108 .nway_reset = mtk_nway_reset,
3109 .get_link = ethtool_op_get_link,
3110 .get_strings = mtk_get_strings,
3111 .get_sset_count = mtk_get_sset_count,
3112 .get_ethtool_stats = mtk_get_ethtool_stats,
3113 .get_rxnfc = mtk_get_rxnfc,
3114 .set_rxnfc = mtk_set_rxnfc,
3115};
3116
3117static const struct net_device_ops mtk_netdev_ops = {
3118 .ndo_init = mtk_init,
3119 .ndo_uninit = mtk_uninit,
3120 .ndo_open = mtk_open,
3121 .ndo_stop = mtk_stop,
3122 .ndo_start_xmit = mtk_start_xmit,
3123 .ndo_set_mac_address = mtk_set_mac_address,
3124 .ndo_validate_addr = eth_validate_addr,
3125 .ndo_do_ioctl = mtk_do_ioctl,
3126 .ndo_tx_timeout = mtk_tx_timeout,
3127 .ndo_get_stats64 = mtk_get_stats64,
3128 .ndo_fix_features = mtk_fix_features,
3129 .ndo_set_features = mtk_set_features,
3130#ifdef CONFIG_NET_POLL_CONTROLLER
3131 .ndo_poll_controller = mtk_poll_controller,
3132#endif
3133};
3134
3135static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3136{
3137 const __be32 *_id = of_get_property(np, "reg", NULL);
3138 struct phylink *phylink;
3139 int phy_mode, id, err;
3140 struct mtk_mac *mac;
3141
3142 if (!_id) {
3143 dev_err(eth->dev, "missing mac id\n");
3144 return -EINVAL;
3145 }
3146
3147 id = be32_to_cpup(_id);
3148 if (id >= MTK_MAC_COUNT) {
3149 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3150 return -EINVAL;
3151 }
3152
3153 if (eth->netdev[id]) {
3154 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3155 return -EINVAL;
3156 }
3157
3158 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3159 if (!eth->netdev[id]) {
3160 dev_err(eth->dev, "alloc_etherdev failed\n");
3161 return -ENOMEM;
3162 }
3163 mac = netdev_priv(eth->netdev[id]);
3164 eth->mac[id] = mac;
3165 mac->id = id;
3166 mac->hw = eth;
3167 mac->of_node = np;
3168
3169 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3170 mac->hwlro_ip_cnt = 0;
3171
3172 mac->hw_stats = devm_kzalloc(eth->dev,
3173 sizeof(*mac->hw_stats),
3174 GFP_KERNEL);
3175 if (!mac->hw_stats) {
3176 dev_err(eth->dev, "failed to allocate counter memory\n");
3177 err = -ENOMEM;
3178 goto free_netdev;
3179 }
3180 spin_lock_init(&mac->hw_stats->stats_lock);
3181 u64_stats_init(&mac->hw_stats->syncp);
3182 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3183
3184 /* phylink create */
3185 phy_mode = of_get_phy_mode(np);
3186 if (phy_mode < 0) {
3187 dev_err(eth->dev, "incorrect phy-mode\n");
3188 err = -EINVAL;
3189 goto free_netdev;
3190 }
3191
3192 /* mac config is not set */
3193 mac->interface = PHY_INTERFACE_MODE_NA;
3194 mac->mode = MLO_AN_PHY;
3195 mac->speed = SPEED_UNKNOWN;
3196
3197 mac->phylink_config.dev = &eth->netdev[id]->dev;
3198 mac->phylink_config.type = PHYLINK_NETDEV;
3199
3200 phylink = phylink_create(&mac->phylink_config,
3201 of_fwnode_handle(mac->of_node),
3202 phy_mode, &mtk_phylink_ops);
3203 if (IS_ERR(phylink)) {
3204 err = PTR_ERR(phylink);
3205 goto free_netdev;
3206 }
3207
3208 mac->phylink = phylink;
3209
3210 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3211 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3212 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3213 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3214
3215 eth->netdev[id]->hw_features = eth->soc->hw_features;
3216 if (eth->hwlro)
3217 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3218
3219 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3220 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3221 eth->netdev[id]->features |= eth->soc->hw_features;
3222 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3223
3224 eth->netdev[id]->irq = eth->irq[0];
3225 eth->netdev[id]->dev.of_node = np;
3226
3227 return 0;
3228
3229free_netdev:
3230 free_netdev(eth->netdev[id]);
3231 return err;
3232}
3233
3234static int mtk_probe(struct platform_device *pdev)
3235{
3236 struct device_node *mac_np;
3237 struct mtk_eth *eth;
3238 int err, i;
3239
3240 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3241 if (!eth)
3242 return -ENOMEM;
3243
3244 eth->soc = of_device_get_match_data(&pdev->dev);
3245
3246 eth->dev = &pdev->dev;
3247 eth->base = devm_platform_ioremap_resource(pdev, 0);
3248 if (IS_ERR(eth->base))
3249 return PTR_ERR(eth->base);
3250
3251 if(eth->soc->has_sram) {
3252 struct resource *res;
3253 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3254 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
3255 }
3256
3257 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3258 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
3259 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
3260 } else {
3261 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
3262 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
3263 }
3264
3265 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3266 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
3267 eth->ip_align = NET_IP_ALIGN;
3268 } else {
developera2bdbd52021-05-31 19:10:17 +08003269 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08003270 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
3271 else
3272 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
3273 }
3274
3275 spin_lock_init(&eth->page_lock);
3276 spin_lock_init(&eth->tx_irq_lock);
3277 spin_lock_init(&eth->rx_irq_lock);
3278
3279 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3280 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3281 "mediatek,ethsys");
3282 if (IS_ERR(eth->ethsys)) {
3283 dev_err(&pdev->dev, "no ethsys regmap found\n");
3284 return PTR_ERR(eth->ethsys);
3285 }
3286 }
3287
3288 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
3289 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3290 "mediatek,infracfg");
3291 if (IS_ERR(eth->infra)) {
3292 dev_err(&pdev->dev, "no infracfg regmap found\n");
3293 return PTR_ERR(eth->infra);
3294 }
3295 }
3296
3297 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
3298 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
3299 GFP_KERNEL);
3300 if (!eth->sgmii)
3301 return -ENOMEM;
3302
3303 err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
3304 eth->soc->ana_rgc3);
3305
3306 if (err)
3307 return err;
3308 }
3309
3310 if (eth->soc->required_pctl) {
3311 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3312 "mediatek,pctl");
3313 if (IS_ERR(eth->pctl)) {
3314 dev_err(&pdev->dev, "no pctl regmap found\n");
3315 return PTR_ERR(eth->pctl);
3316 }
3317 }
3318
3319 for (i = 0; i < 3; i++) {
3320 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
3321 eth->irq[i] = eth->irq[0];
3322 else
3323 eth->irq[i] = platform_get_irq(pdev, i);
3324 if (eth->irq[i] < 0) {
3325 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
3326 return -ENXIO;
3327 }
3328 }
3329
3330 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
3331 eth->clks[i] = devm_clk_get(eth->dev,
3332 mtk_clks_source_name[i]);
3333 if (IS_ERR(eth->clks[i])) {
3334 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
3335 return -EPROBE_DEFER;
3336 if (eth->soc->required_clks & BIT(i)) {
3337 dev_err(&pdev->dev, "clock %s not found\n",
3338 mtk_clks_source_name[i]);
3339 return -EINVAL;
3340 }
3341 eth->clks[i] = NULL;
3342 }
3343 }
3344
3345 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
3346 INIT_WORK(&eth->pending_work, mtk_pending_work);
3347
3348 err = mtk_hw_init(eth);
3349 if (err)
3350 return err;
3351
3352 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
3353
3354 for_each_child_of_node(pdev->dev.of_node, mac_np) {
3355 if (!of_device_is_compatible(mac_np,
3356 "mediatek,eth-mac"))
3357 continue;
3358
3359 if (!of_device_is_available(mac_np))
3360 continue;
3361
3362 err = mtk_add_mac(eth, mac_np);
3363 if (err) {
3364 of_node_put(mac_np);
3365 goto err_deinit_hw;
3366 }
3367 }
3368
3369 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
3370 err = devm_request_irq(eth->dev, eth->irq[0],
3371 mtk_handle_irq, 0,
3372 dev_name(eth->dev), eth);
3373 } else {
3374 err = devm_request_irq(eth->dev, eth->irq[1],
3375 mtk_handle_irq_tx, 0,
3376 dev_name(eth->dev), eth);
3377 if (err)
3378 goto err_free_dev;
3379
3380 err = devm_request_irq(eth->dev, eth->irq[2],
3381 mtk_handle_irq_rx, 0,
3382 dev_name(eth->dev), eth);
3383 }
3384 if (err)
3385 goto err_free_dev;
3386
3387 /* No MT7628/88 support yet */
3388 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3389 err = mtk_mdio_init(eth);
3390 if (err)
3391 goto err_free_dev;
3392 }
3393
3394 for (i = 0; i < MTK_MAX_DEVS; i++) {
3395 if (!eth->netdev[i])
3396 continue;
3397
3398 err = register_netdev(eth->netdev[i]);
3399 if (err) {
3400 dev_err(eth->dev, "error bringing up device\n");
3401 goto err_deinit_mdio;
3402 } else
3403 netif_info(eth, probe, eth->netdev[i],
3404 "mediatek frame engine at 0x%08lx, irq %d\n",
3405 eth->netdev[i]->base_addr, eth->irq[0]);
3406 }
3407
3408 /* we run 2 devices on the same DMA ring so we need a dummy device
3409 * for NAPI to work
3410 */
3411 init_dummy_netdev(&eth->dummy_dev);
3412 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
3413 MTK_NAPI_WEIGHT);
3414 netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_napi_rx,
3415 MTK_NAPI_WEIGHT);
3416
3417 mtketh_debugfs_init(eth);
3418 debug_proc_init(eth);
3419
3420 platform_set_drvdata(pdev, eth);
3421
3422 return 0;
3423
3424err_deinit_mdio:
3425 mtk_mdio_cleanup(eth);
3426err_free_dev:
3427 mtk_free_dev(eth);
3428err_deinit_hw:
3429 mtk_hw_deinit(eth);
3430
3431 return err;
3432}
3433
3434static int mtk_remove(struct platform_device *pdev)
3435{
3436 struct mtk_eth *eth = platform_get_drvdata(pdev);
3437 struct mtk_mac *mac;
3438 int i;
3439
3440 /* stop all devices to make sure that dma is properly shut down */
3441 for (i = 0; i < MTK_MAC_COUNT; i++) {
3442 if (!eth->netdev[i])
3443 continue;
3444 mtk_stop(eth->netdev[i]);
3445 mac = netdev_priv(eth->netdev[i]);
3446 phylink_disconnect_phy(mac->phylink);
3447 }
3448
3449 mtk_hw_deinit(eth);
3450
3451 netif_napi_del(&eth->tx_napi);
3452 netif_napi_del(&eth->rx_napi);
3453 mtk_cleanup(eth);
3454 mtk_mdio_cleanup(eth);
3455
3456 return 0;
3457}
3458
3459static const struct mtk_soc_data mt2701_data = {
3460 .caps = MT7623_CAPS | MTK_HWLRO,
3461 .hw_features = MTK_HW_FEATURES,
3462 .required_clks = MT7623_CLKS_BITMAP,
3463 .required_pctl = true,
3464 .has_sram = false,
3465};
3466
3467static const struct mtk_soc_data mt7621_data = {
3468 .caps = MT7621_CAPS,
3469 .hw_features = MTK_HW_FEATURES,
3470 .required_clks = MT7621_CLKS_BITMAP,
3471 .required_pctl = false,
3472 .has_sram = false,
3473};
3474
3475static const struct mtk_soc_data mt7622_data = {
3476 .ana_rgc3 = 0x2028,
3477 .caps = MT7622_CAPS | MTK_HWLRO,
3478 .hw_features = MTK_HW_FEATURES,
3479 .required_clks = MT7622_CLKS_BITMAP,
3480 .required_pctl = false,
3481 .has_sram = false,
3482};
3483
3484static const struct mtk_soc_data mt7623_data = {
3485 .caps = MT7623_CAPS | MTK_HWLRO,
3486 .hw_features = MTK_HW_FEATURES,
3487 .required_clks = MT7623_CLKS_BITMAP,
3488 .required_pctl = true,
3489 .has_sram = false,
3490};
3491
3492static const struct mtk_soc_data mt7629_data = {
3493 .ana_rgc3 = 0x128,
3494 .caps = MT7629_CAPS | MTK_HWLRO,
3495 .hw_features = MTK_HW_FEATURES,
3496 .required_clks = MT7629_CLKS_BITMAP,
3497 .required_pctl = false,
3498 .has_sram = false,
3499};
3500
3501static const struct mtk_soc_data mt7986_data = {
3502 .ana_rgc3 = 0x128,
3503 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08003504 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08003505 .required_clks = MT7986_CLKS_BITMAP,
3506 .required_pctl = false,
3507 .has_sram = true,
3508};
3509
3510static const struct mtk_soc_data rt5350_data = {
3511 .caps = MT7628_CAPS,
3512 .hw_features = MTK_HW_FEATURES_MT7628,
3513 .required_clks = MT7628_CLKS_BITMAP,
3514 .required_pctl = false,
3515 .has_sram = false,
3516};
3517
3518const struct of_device_id of_mtk_match[] = {
3519 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
3520 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
3521 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
3522 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
3523 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
3524 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
3525 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
3526 {},
3527};
3528MODULE_DEVICE_TABLE(of, of_mtk_match);
3529
3530static struct platform_driver mtk_driver = {
3531 .probe = mtk_probe,
3532 .remove = mtk_remove,
3533 .driver = {
3534 .name = "mtk_soc_eth",
3535 .of_match_table = of_mtk_match,
3536 },
3537};
3538
3539module_platform_driver(mtk_driver);
3540
3541MODULE_LICENSE("GPL");
3542MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3543MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");