blob: e3a52d9fc3226964d1b4c706ad0644d81ce6ffc5 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
22#include <net/dsa.h>
23
24#include "mtk_eth_soc.h"
25#include "mtk_eth_dbg.h"
26
27#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
28#include "mtk_hnat/nf_hnat_mtk.h"
29#endif
30
31static int mtk_msg_level = -1;
32module_param_named(msg_level, mtk_msg_level, int, 0);
33MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
34
35#define MTK_ETHTOOL_STAT(x) { #x, \
36 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
37
38/* strings used by ethtool */
39static const struct mtk_ethtool_stats {
40 char str[ETH_GSTRING_LEN];
41 u32 offset;
42} mtk_ethtool_stats[] = {
43 MTK_ETHTOOL_STAT(tx_bytes),
44 MTK_ETHTOOL_STAT(tx_packets),
45 MTK_ETHTOOL_STAT(tx_skip),
46 MTK_ETHTOOL_STAT(tx_collisions),
47 MTK_ETHTOOL_STAT(rx_bytes),
48 MTK_ETHTOOL_STAT(rx_packets),
49 MTK_ETHTOOL_STAT(rx_overflow),
50 MTK_ETHTOOL_STAT(rx_fcs_errors),
51 MTK_ETHTOOL_STAT(rx_short_errors),
52 MTK_ETHTOOL_STAT(rx_long_errors),
53 MTK_ETHTOOL_STAT(rx_checksum_errors),
54 MTK_ETHTOOL_STAT(rx_flow_control_packets),
55};
56
57static const char * const mtk_clks_source_name[] = {
58 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
59 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
60 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
61 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
62};
63
64void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
65{
66 __raw_writel(val, eth->base + reg);
67}
68
69u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
70{
71 return __raw_readl(eth->base + reg);
72}
73
74u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
75{
76 u32 val;
77
78 val = mtk_r32(eth, reg);
79 val &= ~mask;
80 val |= set;
81 mtk_w32(eth, val, reg);
82 return reg;
83}
84
85static int mtk_mdio_busy_wait(struct mtk_eth *eth)
86{
87 unsigned long t_start = jiffies;
88
89 while (1) {
90 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
91 return 0;
92 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
93 break;
developerc4671b22021-05-28 13:16:42 +080094 cond_resched();
developerfd40db22021-04-29 10:08:25 +080095 }
96
97 dev_err(eth->dev, "mdio: MDIO timeout\n");
98 return -1;
99}
100
developer3957a912021-05-13 16:44:31 +0800101u32 _mtk_mdio_write(struct mtk_eth *eth, u16 phy_addr,
102 u16 phy_register, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800103{
104 if (mtk_mdio_busy_wait(eth))
105 return -1;
106
107 write_data &= 0xffff;
108
109 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
developerfb556ca2021-10-13 10:52:09 +0800110 ((phy_register & 0x1f) << PHY_IAC_REG_SHIFT) |
111 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
developerfd40db22021-04-29 10:08:25 +0800112 MTK_PHY_IAC);
113
114 if (mtk_mdio_busy_wait(eth))
115 return -1;
116
117 return 0;
118}
119
developer3957a912021-05-13 16:44:31 +0800120u32 _mtk_mdio_read(struct mtk_eth *eth, u16 phy_addr, u16 phy_reg)
developerfd40db22021-04-29 10:08:25 +0800121{
122 u32 d;
123
124 if (mtk_mdio_busy_wait(eth))
125 return 0xffff;
126
127 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
developerfb556ca2021-10-13 10:52:09 +0800128 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
129 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
developerfd40db22021-04-29 10:08:25 +0800130 MTK_PHY_IAC);
131
132 if (mtk_mdio_busy_wait(eth))
133 return 0xffff;
134
135 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
136
137 return d;
138}
139
140static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
141 int phy_reg, u16 val)
142{
143 struct mtk_eth *eth = bus->priv;
144
145 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
146}
147
148static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
149{
150 struct mtk_eth *eth = bus->priv;
151
152 return _mtk_mdio_read(eth, phy_addr, phy_reg);
153}
154
developer3957a912021-05-13 16:44:31 +0800155u32 mtk_cl45_ind_read(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 *data)
developerfd40db22021-04-29 10:08:25 +0800156{
157 mutex_lock(&eth->mii_bus->mdio_lock);
158
159 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
160 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
161 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
162 *data = _mtk_mdio_read(eth, port, MII_MMD_ADDR_DATA_REG);
163
164 mutex_unlock(&eth->mii_bus->mdio_lock);
165
166 return 0;
167}
168
developer3957a912021-05-13 16:44:31 +0800169u32 mtk_cl45_ind_write(struct mtk_eth *eth, u16 port, u16 devad, u16 reg, u16 data)
developerfd40db22021-04-29 10:08:25 +0800170{
171 mutex_lock(&eth->mii_bus->mdio_lock);
172
173 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
174 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
175 _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
176 _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, data);
177
178 mutex_unlock(&eth->mii_bus->mdio_lock);
179
180 return 0;
181}
182
183static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
184 phy_interface_t interface)
185{
186 u32 val;
187
188 /* Check DDR memory type.
189 * Currently TRGMII mode with DDR2 memory is not supported.
190 */
191 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
192 if (interface == PHY_INTERFACE_MODE_TRGMII &&
193 val & SYSCFG_DRAM_TYPE_DDR2) {
194 dev_err(eth->dev,
195 "TRGMII mode with DDR2 memory is not supported!\n");
196 return -EOPNOTSUPP;
197 }
198
199 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
200 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
201
202 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
203 ETHSYS_TRGMII_MT7621_MASK, val);
204
205 return 0;
206}
207
208static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
209 phy_interface_t interface, int speed)
210{
211 u32 val;
212 int ret;
213
214 if (interface == PHY_INTERFACE_MODE_TRGMII) {
215 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
216 val = 500000000;
217 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
218 if (ret)
219 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
220 return;
221 }
222
223 val = (speed == SPEED_1000) ?
224 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
225 mtk_w32(eth, val, INTF_MODE);
226
227 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
228 ETHSYS_TRGMII_CLK_SEL362_5,
229 ETHSYS_TRGMII_CLK_SEL362_5);
230
231 val = (speed == SPEED_1000) ? 250000000 : 500000000;
232 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
233 if (ret)
234 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
235
236 val = (speed == SPEED_1000) ?
237 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
238 mtk_w32(eth, val, TRGMII_RCK_CTRL);
239
240 val = (speed == SPEED_1000) ?
241 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
242 mtk_w32(eth, val, TRGMII_TCK_CTRL);
243}
244
245static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
246 const struct phylink_link_state *state)
247{
248 struct mtk_mac *mac = container_of(config, struct mtk_mac,
249 phylink_config);
250 struct mtk_eth *eth = mac->hw;
251 u32 mcr_cur, mcr_new, sid, i;
developerfb556ca2021-10-13 10:52:09 +0800252 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800253
254 /* MT76x8 has no hardware settings between for the MAC */
255 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
256 mac->interface != state->interface) {
257 /* Setup soc pin functions */
258 switch (state->interface) {
259 case PHY_INTERFACE_MODE_TRGMII:
260 if (mac->id)
261 goto err_phy;
262 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
263 MTK_GMAC1_TRGMII))
264 goto err_phy;
265 /* fall through */
266 case PHY_INTERFACE_MODE_RGMII_TXID:
267 case PHY_INTERFACE_MODE_RGMII_RXID:
268 case PHY_INTERFACE_MODE_RGMII_ID:
269 case PHY_INTERFACE_MODE_RGMII:
270 case PHY_INTERFACE_MODE_MII:
271 case PHY_INTERFACE_MODE_REVMII:
272 case PHY_INTERFACE_MODE_RMII:
273 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
274 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
275 if (err)
276 goto init_err;
277 }
278 break;
279 case PHY_INTERFACE_MODE_1000BASEX:
280 case PHY_INTERFACE_MODE_2500BASEX:
281 case PHY_INTERFACE_MODE_SGMII:
282 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
283 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
284 if (err)
285 goto init_err;
286 }
287 break;
288 case PHY_INTERFACE_MODE_GMII:
289 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
290 err = mtk_gmac_gephy_path_setup(eth, mac->id);
291 if (err)
292 goto init_err;
293 }
294 break;
295 default:
296 goto err_phy;
297 }
298
299 /* Setup clock for 1st gmac */
300 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
301 !phy_interface_mode_is_8023z(state->interface) &&
302 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
303 if (MTK_HAS_CAPS(mac->hw->soc->caps,
304 MTK_TRGMII_MT7621_CLK)) {
305 if (mt7621_gmac0_rgmii_adjust(mac->hw,
306 state->interface))
307 goto err_phy;
308 } else {
309 mtk_gmac0_rgmii_adjust(mac->hw,
310 state->interface,
311 state->speed);
312
313 /* mt7623_pad_clk_setup */
314 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
315 mtk_w32(mac->hw,
316 TD_DM_DRVP(8) | TD_DM_DRVN(8),
317 TRGMII_TD_ODT(i));
318
319 /* Assert/release MT7623 RXC reset */
320 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
321 TRGMII_RCK_CTRL);
322 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
323 }
324 }
325
326 ge_mode = 0;
327 switch (state->interface) {
328 case PHY_INTERFACE_MODE_MII:
329 case PHY_INTERFACE_MODE_GMII:
330 ge_mode = 1;
331 break;
332 case PHY_INTERFACE_MODE_REVMII:
333 ge_mode = 2;
334 break;
335 case PHY_INTERFACE_MODE_RMII:
336 if (mac->id)
337 goto err_phy;
338 ge_mode = 3;
339 break;
340 default:
341 break;
342 }
343
344 /* put the gmac into the right mode */
345 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
346 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
347 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
348 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
349
350 mac->interface = state->interface;
351 }
352
353 /* SGMII */
354 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
355 phy_interface_mode_is_8023z(state->interface)) {
356 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
357 * being setup done.
358 */
359 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
360
361 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
362 SYSCFG0_SGMII_MASK,
363 ~(u32)SYSCFG0_SGMII_MASK);
364
365 /* Decide how GMAC and SGMIISYS be mapped */
366 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
367 0 : mac->id;
368
369 /* Setup SGMIISYS with the determined property */
370 if (state->interface != PHY_INTERFACE_MODE_SGMII)
371 err = mtk_sgmii_setup_mode_force(eth->sgmii, sid,
372 state);
373 else if (phylink_autoneg_inband(mode))
374 err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
375
376 if (err)
377 goto init_err;
378
379 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
380 SYSCFG0_SGMII_MASK, val);
381 } else if (phylink_autoneg_inband(mode)) {
382 dev_err(eth->dev,
383 "In-band mode not supported in non SGMII mode!\n");
384 return;
385 }
386
387 /* Setup gmac */
388 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
389 mcr_new = mcr_cur;
390 mcr_new &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
391 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
392 MAC_MCR_FORCE_RX_FC);
393 mcr_new |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
394 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
395
396 switch (state->speed) {
397 case SPEED_2500:
398 case SPEED_1000:
399 mcr_new |= MAC_MCR_SPEED_1000;
400 break;
401 case SPEED_100:
402 mcr_new |= MAC_MCR_SPEED_100;
403 break;
404 }
405 if (state->duplex == DUPLEX_FULL) {
406 mcr_new |= MAC_MCR_FORCE_DPX;
407 if (state->pause & MLO_PAUSE_TX)
408 mcr_new |= MAC_MCR_FORCE_TX_FC;
409 if (state->pause & MLO_PAUSE_RX)
410 mcr_new |= MAC_MCR_FORCE_RX_FC;
411 }
412
413 /* Only update control register when needed! */
414 if (mcr_new != mcr_cur)
415 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
416
417 return;
418
419err_phy:
420 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
421 mac->id, phy_modes(state->interface));
422 return;
423
424init_err:
425 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
426 mac->id, phy_modes(state->interface), err);
427}
428
429static int mtk_mac_link_state(struct phylink_config *config,
430 struct phylink_link_state *state)
431{
432 struct mtk_mac *mac = container_of(config, struct mtk_mac,
433 phylink_config);
434 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
435
436 state->link = (pmsr & MAC_MSR_LINK);
437 state->duplex = (pmsr & MAC_MSR_DPX) >> 1;
438
439 switch (pmsr & (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)) {
440 case 0:
441 state->speed = SPEED_10;
442 break;
443 case MAC_MSR_SPEED_100:
444 state->speed = SPEED_100;
445 break;
446 case MAC_MSR_SPEED_1000:
447 state->speed = SPEED_1000;
448 break;
449 default:
450 state->speed = SPEED_UNKNOWN;
451 break;
452 }
453
454 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
455 if (pmsr & MAC_MSR_RX_FC)
456 state->pause |= MLO_PAUSE_RX;
457 if (pmsr & MAC_MSR_TX_FC)
458 state->pause |= MLO_PAUSE_TX;
459
460 return 1;
461}
462
463static void mtk_mac_an_restart(struct phylink_config *config)
464{
465 struct mtk_mac *mac = container_of(config, struct mtk_mac,
466 phylink_config);
467
468 mtk_sgmii_restart_an(mac->hw, mac->id);
469}
470
471static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
472 phy_interface_t interface)
473{
474 struct mtk_mac *mac = container_of(config, struct mtk_mac,
475 phylink_config);
476 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
477
478 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
479 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
480}
481
482static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
483 phy_interface_t interface,
484 struct phy_device *phy)
485{
486 struct mtk_mac *mac = container_of(config, struct mtk_mac,
487 phylink_config);
488 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
489
490 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
491 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
492}
493
494static void mtk_validate(struct phylink_config *config,
495 unsigned long *supported,
496 struct phylink_link_state *state)
497{
498 struct mtk_mac *mac = container_of(config, struct mtk_mac,
499 phylink_config);
500 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
501
502 if (state->interface != PHY_INTERFACE_MODE_NA &&
503 state->interface != PHY_INTERFACE_MODE_MII &&
504 state->interface != PHY_INTERFACE_MODE_GMII &&
505 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
506 phy_interface_mode_is_rgmii(state->interface)) &&
507 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
508 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
509 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
510 (state->interface == PHY_INTERFACE_MODE_SGMII ||
511 phy_interface_mode_is_8023z(state->interface)))) {
512 linkmode_zero(supported);
513 return;
514 }
515
516 phylink_set_port_modes(mask);
517 phylink_set(mask, Autoneg);
518
519 switch (state->interface) {
520 case PHY_INTERFACE_MODE_TRGMII:
521 phylink_set(mask, 1000baseT_Full);
522 break;
523 case PHY_INTERFACE_MODE_1000BASEX:
524 case PHY_INTERFACE_MODE_2500BASEX:
525 phylink_set(mask, 1000baseX_Full);
526 phylink_set(mask, 2500baseX_Full);
527 break;
528 case PHY_INTERFACE_MODE_GMII:
529 case PHY_INTERFACE_MODE_RGMII:
530 case PHY_INTERFACE_MODE_RGMII_ID:
531 case PHY_INTERFACE_MODE_RGMII_RXID:
532 case PHY_INTERFACE_MODE_RGMII_TXID:
533 phylink_set(mask, 1000baseT_Half);
534 /* fall through */
535 case PHY_INTERFACE_MODE_SGMII:
536 phylink_set(mask, 1000baseT_Full);
537 phylink_set(mask, 1000baseX_Full);
538 /* fall through */
539 case PHY_INTERFACE_MODE_MII:
540 case PHY_INTERFACE_MODE_RMII:
541 case PHY_INTERFACE_MODE_REVMII:
542 case PHY_INTERFACE_MODE_NA:
543 default:
544 phylink_set(mask, 10baseT_Half);
545 phylink_set(mask, 10baseT_Full);
546 phylink_set(mask, 100baseT_Half);
547 phylink_set(mask, 100baseT_Full);
548 break;
549 }
550
551 if (state->interface == PHY_INTERFACE_MODE_NA) {
552 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
553 phylink_set(mask, 1000baseT_Full);
554 phylink_set(mask, 1000baseX_Full);
555 phylink_set(mask, 2500baseX_Full);
556 }
557 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
558 phylink_set(mask, 1000baseT_Full);
559 phylink_set(mask, 1000baseT_Half);
560 phylink_set(mask, 1000baseX_Full);
561 }
562 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
563 phylink_set(mask, 1000baseT_Full);
564 phylink_set(mask, 1000baseT_Half);
565 }
566 }
567
568 phylink_set(mask, Pause);
569 phylink_set(mask, Asym_Pause);
570
571 linkmode_and(supported, supported, mask);
572 linkmode_and(state->advertising, state->advertising, mask);
573
574 /* We can only operate at 2500BaseX or 1000BaseX. If requested
575 * to advertise both, only report advertising at 2500BaseX.
576 */
577 phylink_helper_basex_speed(state);
578}
579
580static const struct phylink_mac_ops mtk_phylink_ops = {
581 .validate = mtk_validate,
582 .mac_link_state = mtk_mac_link_state,
583 .mac_an_restart = mtk_mac_an_restart,
584 .mac_config = mtk_mac_config,
585 .mac_link_down = mtk_mac_link_down,
586 .mac_link_up = mtk_mac_link_up,
587};
588
589static int mtk_mdio_init(struct mtk_eth *eth)
590{
591 struct device_node *mii_np;
592 int ret;
593
594 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
595 if (!mii_np) {
596 dev_err(eth->dev, "no %s child node found", "mdio-bus");
597 return -ENODEV;
598 }
599
600 if (!of_device_is_available(mii_np)) {
601 ret = -ENODEV;
602 goto err_put_node;
603 }
604
605 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
606 if (!eth->mii_bus) {
607 ret = -ENOMEM;
608 goto err_put_node;
609 }
610
611 eth->mii_bus->name = "mdio";
612 eth->mii_bus->read = mtk_mdio_read;
613 eth->mii_bus->write = mtk_mdio_write;
614 eth->mii_bus->priv = eth;
615 eth->mii_bus->parent = eth->dev;
616
developer6fd46562021-10-14 15:04:34 +0800617 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800618 ret = -ENOMEM;
619 goto err_put_node;
620 }
developerfd40db22021-04-29 10:08:25 +0800621 ret = of_mdiobus_register(eth->mii_bus, mii_np);
622
623err_put_node:
624 of_node_put(mii_np);
625 return ret;
626}
627
628static void mtk_mdio_cleanup(struct mtk_eth *eth)
629{
630 if (!eth->mii_bus)
631 return;
632
633 mdiobus_unregister(eth->mii_bus);
634}
635
636static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
637{
638 unsigned long flags;
639 u32 val;
640
641 spin_lock_irqsave(&eth->tx_irq_lock, flags);
642 val = mtk_r32(eth, eth->tx_int_mask_reg);
643 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
644 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
645}
646
647static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
648{
649 unsigned long flags;
650 u32 val;
651
652 spin_lock_irqsave(&eth->tx_irq_lock, flags);
653 val = mtk_r32(eth, eth->tx_int_mask_reg);
654 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
655 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
656}
657
658static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
659{
660 unsigned long flags;
661 u32 val;
662
663 spin_lock_irqsave(&eth->rx_irq_lock, flags);
664 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
665 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
666 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
667}
668
669static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
670{
671 unsigned long flags;
672 u32 val;
673
674 spin_lock_irqsave(&eth->rx_irq_lock, flags);
675 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
676 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
677 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
678}
679
680static int mtk_set_mac_address(struct net_device *dev, void *p)
681{
682 int ret = eth_mac_addr(dev, p);
683 struct mtk_mac *mac = netdev_priv(dev);
684 struct mtk_eth *eth = mac->hw;
685 const char *macaddr = dev->dev_addr;
686
687 if (ret)
688 return ret;
689
690 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
691 return -EBUSY;
692
693 spin_lock_bh(&mac->hw->page_lock);
694 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
695 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
696 MT7628_SDM_MAC_ADRH);
697 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
698 (macaddr[4] << 8) | macaddr[5],
699 MT7628_SDM_MAC_ADRL);
700 } else {
701 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
702 MTK_GDMA_MAC_ADRH(mac->id));
703 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
704 (macaddr[4] << 8) | macaddr[5],
705 MTK_GDMA_MAC_ADRL(mac->id));
706 }
707 spin_unlock_bh(&mac->hw->page_lock);
708
709 return 0;
710}
711
712void mtk_stats_update_mac(struct mtk_mac *mac)
713{
714 struct mtk_hw_stats *hw_stats = mac->hw_stats;
715 unsigned int base = MTK_GDM1_TX_GBCNT;
716 u64 stats;
717
718 base += hw_stats->reg_offset;
719
720 u64_stats_update_begin(&hw_stats->syncp);
721
722 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
723 stats = mtk_r32(mac->hw, base + 0x04);
724 if (stats)
725 hw_stats->rx_bytes += (stats << 32);
726 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
727 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
728 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
729 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
730 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
731 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
732 hw_stats->rx_flow_control_packets +=
733 mtk_r32(mac->hw, base + 0x24);
734 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
735 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
736 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
737 stats = mtk_r32(mac->hw, base + 0x34);
738 if (stats)
739 hw_stats->tx_bytes += (stats << 32);
740 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
741 u64_stats_update_end(&hw_stats->syncp);
742}
743
744static void mtk_stats_update(struct mtk_eth *eth)
745{
746 int i;
747
748 for (i = 0; i < MTK_MAC_COUNT; i++) {
749 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
750 continue;
751 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
752 mtk_stats_update_mac(eth->mac[i]);
753 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
754 }
755 }
756}
757
758static void mtk_get_stats64(struct net_device *dev,
759 struct rtnl_link_stats64 *storage)
760{
761 struct mtk_mac *mac = netdev_priv(dev);
762 struct mtk_hw_stats *hw_stats = mac->hw_stats;
763 unsigned int start;
764
765 if (netif_running(dev) && netif_device_present(dev)) {
766 if (spin_trylock_bh(&hw_stats->stats_lock)) {
767 mtk_stats_update_mac(mac);
768 spin_unlock_bh(&hw_stats->stats_lock);
769 }
770 }
771
772 do {
773 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
774 storage->rx_packets = hw_stats->rx_packets;
775 storage->tx_packets = hw_stats->tx_packets;
776 storage->rx_bytes = hw_stats->rx_bytes;
777 storage->tx_bytes = hw_stats->tx_bytes;
778 storage->collisions = hw_stats->tx_collisions;
779 storage->rx_length_errors = hw_stats->rx_short_errors +
780 hw_stats->rx_long_errors;
781 storage->rx_over_errors = hw_stats->rx_overflow;
782 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
783 storage->rx_errors = hw_stats->rx_checksum_errors;
784 storage->tx_aborted_errors = hw_stats->tx_skip;
785 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
786
787 storage->tx_errors = dev->stats.tx_errors;
788 storage->rx_dropped = dev->stats.rx_dropped;
789 storage->tx_dropped = dev->stats.tx_dropped;
790}
791
792static inline int mtk_max_frag_size(int mtu)
793{
794 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
795 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
796 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
797
798 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
799 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
800}
801
802static inline int mtk_max_buf_size(int frag_size)
803{
804 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
805 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
806
807 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
808
809 return buf_size;
810}
811
developerc4671b22021-05-28 13:16:42 +0800812static inline bool mtk_rx_get_desc(struct mtk_rx_dma *rxd,
developerfd40db22021-04-29 10:08:25 +0800813 struct mtk_rx_dma *dma_rxd)
814{
developerfd40db22021-04-29 10:08:25 +0800815 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +0800816 if (!(rxd->rxd2 & RX_DMA_DONE))
817 return false;
818
819 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +0800820 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
821 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developera2bdbd52021-05-31 19:10:17 +0800822#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800823 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
824 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
825#endif
developerc4671b22021-05-28 13:16:42 +0800826 return true;
developerfd40db22021-04-29 10:08:25 +0800827}
828
829/* the qdma core needs scratch memory to be setup */
830static int mtk_init_fq_dma(struct mtk_eth *eth)
831{
832 dma_addr_t phy_ring_tail;
833 int cnt = MTK_DMA_SIZE;
834 dma_addr_t dma_addr;
835 int i;
836
837 if (!eth->soc->has_sram) {
838 eth->scratch_ring = dma_alloc_coherent(eth->dev,
839 cnt * sizeof(struct mtk_tx_dma),
840 &eth->phy_scratch_ring,
841 GFP_ATOMIC);
842 } else {
843 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
844 }
845
846 if (unlikely(!eth->scratch_ring))
847 return -ENOMEM;
848
849 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
850 GFP_KERNEL);
851 if (unlikely(!eth->scratch_head))
852 return -ENOMEM;
853
854 dma_addr = dma_map_single(eth->dev,
855 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
856 DMA_FROM_DEVICE);
857 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
858 return -ENOMEM;
859
860 phy_ring_tail = eth->phy_scratch_ring +
861 (sizeof(struct mtk_tx_dma) * (cnt - 1));
862
863 for (i = 0; i < cnt; i++) {
864 eth->scratch_ring[i].txd1 =
865 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
866 if (i < cnt - 1)
867 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
868 ((i + 1) * sizeof(struct mtk_tx_dma)));
869 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
870
871 eth->scratch_ring[i].txd4 = 0;
872#if defined(CONFIG_MEDIATEK_NETSYS_V2)
873 if (eth->soc->has_sram && ((sizeof(struct mtk_tx_dma)) > 16)) {
874 eth->scratch_ring[i].txd5 = 0;
875 eth->scratch_ring[i].txd6 = 0;
876 eth->scratch_ring[i].txd7 = 0;
877 eth->scratch_ring[i].txd8 = 0;
878 }
879#endif
880 }
881
882 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
883 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
884 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
885 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
886
887 return 0;
888}
889
890static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
891{
892 void *ret = ring->dma;
893
894 return ret + (desc - ring->phys);
895}
896
897static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
898 struct mtk_tx_dma *txd)
899{
900 int idx = txd - ring->dma;
901
902 return &ring->buf[idx];
903}
904
905static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
906 struct mtk_tx_dma *dma)
907{
908 return ring->dma_pdma - ring->dma + dma;
909}
910
911static int txd_to_idx(struct mtk_tx_ring *ring, struct mtk_tx_dma *dma)
912{
913 return ((void *)dma - (void *)ring->dma) / sizeof(*dma);
914}
915
developerc4671b22021-05-28 13:16:42 +0800916static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
917 bool napi)
developerfd40db22021-04-29 10:08:25 +0800918{
919 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
920 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
921 dma_unmap_single(eth->dev,
922 dma_unmap_addr(tx_buf, dma_addr0),
923 dma_unmap_len(tx_buf, dma_len0),
924 DMA_TO_DEVICE);
925 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
926 dma_unmap_page(eth->dev,
927 dma_unmap_addr(tx_buf, dma_addr0),
928 dma_unmap_len(tx_buf, dma_len0),
929 DMA_TO_DEVICE);
930 }
931 } else {
932 if (dma_unmap_len(tx_buf, dma_len0)) {
933 dma_unmap_page(eth->dev,
934 dma_unmap_addr(tx_buf, dma_addr0),
935 dma_unmap_len(tx_buf, dma_len0),
936 DMA_TO_DEVICE);
937 }
938
939 if (dma_unmap_len(tx_buf, dma_len1)) {
940 dma_unmap_page(eth->dev,
941 dma_unmap_addr(tx_buf, dma_addr1),
942 dma_unmap_len(tx_buf, dma_len1),
943 DMA_TO_DEVICE);
944 }
945 }
946
947 tx_buf->flags = 0;
948 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +0800949 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
950 if (napi)
951 napi_consume_skb(tx_buf->skb, napi);
952 else
953 dev_kfree_skb_any(tx_buf->skb);
954 }
developerfd40db22021-04-29 10:08:25 +0800955 tx_buf->skb = NULL;
956}
957
958static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
959 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
960 size_t size, int idx)
961{
962 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
963 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
964 dma_unmap_len_set(tx_buf, dma_len0, size);
965 } else {
966 if (idx & 1) {
967 txd->txd3 = mapped_addr;
968 txd->txd2 |= TX_DMA_PLEN1(size);
969 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
970 dma_unmap_len_set(tx_buf, dma_len1, size);
971 } else {
972 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
973 txd->txd1 = mapped_addr;
974 txd->txd2 = TX_DMA_PLEN0(size);
975 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
976 dma_unmap_len_set(tx_buf, dma_len0, size);
977 }
978 }
979}
980
981static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
982 int tx_num, struct mtk_tx_ring *ring, bool gso)
983{
984 struct mtk_mac *mac = netdev_priv(dev);
985 struct mtk_eth *eth = mac->hw;
986 struct mtk_tx_dma *itxd, *txd;
987 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
988 struct mtk_tx_buf *itx_buf, *tx_buf;
989 dma_addr_t mapped_addr;
990 unsigned int nr_frags;
991 int i, n_desc = 1;
developer54bf9742021-12-13 15:29:42 +0800992 u32 txd4 = 0, txd5 = 0, txd6 = 0;
993 u32 fport;
developerfd40db22021-04-29 10:08:25 +0800994 u32 qid = 0;
995 int k = 0;
996
997 itxd = ring->next_free;
998 itxd_pdma = qdma_to_pdma(ring, itxd);
999 if (itxd == ring->last_free)
1000 return -ENOMEM;
1001
1002 itx_buf = mtk_desc_to_tx_buf(ring, itxd);
1003 memset(itx_buf, 0, sizeof(*itx_buf));
1004
1005 mapped_addr = dma_map_single(eth->dev, skb->data,
1006 skb_headlen(skb), DMA_TO_DEVICE);
1007 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1008 return -ENOMEM;
1009
1010 WRITE_ONCE(itxd->txd1, mapped_addr);
1011 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1012 itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1013 MTK_TX_FLAGS_FPORT1;
1014 setup_tx_buf(eth, itx_buf, itxd_pdma, mapped_addr, skb_headlen(skb),
1015 k++);
1016
1017 nr_frags = skb_shinfo(skb)->nr_frags;
1018
developerfd40db22021-04-29 10:08:25 +08001019 qid = skb->mark & (MTK_QDMA_TX_MASK);
developerfd40db22021-04-29 10:08:25 +08001020
developera2bdbd52021-05-31 19:10:17 +08001021 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001022 /* set the forward port */
1023 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT_V2;
1024 txd4 |= fport;
1025
1026 if (gso)
1027 txd5 |= TX_DMA_TSO_V2;
1028
1029 /* TX Checksum offload */
1030 if (skb->ip_summed == CHECKSUM_PARTIAL)
1031 txd5 |= TX_DMA_CHKSUM_V2;
1032
1033 /* VLAN header offload */
1034 if (skb_vlan_tag_present(skb))
1035 txd6 |= TX_DMA_INS_VLAN_V2 | skb_vlan_tag_get(skb);
1036
1037 txd4 = txd4 | TX_DMA_SWC_V2;
developerfd40db22021-04-29 10:08:25 +08001038 } else {
1039 /* set the forward port */
1040 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
1041 txd4 |= fport;
1042
1043 if (gso)
1044 txd4 |= TX_DMA_TSO;
1045
1046 /* TX Checksum offload */
1047 if (skb->ip_summed == CHECKSUM_PARTIAL)
1048 txd4 |= TX_DMA_CHKSUM;
1049
1050 /* VLAN header offload */
1051 if (skb_vlan_tag_present(skb))
1052 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
developerfd40db22021-04-29 10:08:25 +08001053 }
1054 /* TX SG offload */
1055 txd = itxd;
1056 txd_pdma = qdma_to_pdma(ring, txd);
1057
1058#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1059 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
developera2bdbd52021-05-31 19:10:17 +08001060 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001061 txd4 &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1062 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1063 } else {
1064 txd4 &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1065 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT;
1066 }
1067 }
1068
1069 trace_printk("[%s] nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1070 __func__, nr_frags, HNAT_SKB_CB2(skb)->magic, txd4);
1071#endif
1072
1073 for (i = 0; i < nr_frags; i++) {
1074 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1075 unsigned int offset = 0;
1076 int frag_size = skb_frag_size(frag);
1077
1078 while (frag_size) {
1079 bool last_frag = false;
1080 unsigned int frag_map_size;
1081 bool new_desc = true;
1082
1083 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA) ||
1084 (i & 0x1)) {
1085 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1086 txd_pdma = qdma_to_pdma(ring, txd);
1087 if (txd == ring->last_free)
1088 goto err_dma;
1089
1090 n_desc++;
1091 } else {
1092 new_desc = false;
1093 }
1094
1095
1096 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1097 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
1098 frag_map_size,
1099 DMA_TO_DEVICE);
1100 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1101 goto err_dma;
1102
1103 if (i == nr_frags - 1 &&
1104 (frag_size - frag_map_size) == 0)
1105 last_frag = true;
1106
1107 WRITE_ONCE(txd->txd1, mapped_addr);
1108
developera2bdbd52021-05-31 19:10:17 +08001109 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001110 WRITE_ONCE(txd->txd3, (TX_DMA_PLEN0(frag_map_size) |
1111 last_frag * TX_DMA_LS0));
1112 WRITE_ONCE(txd->txd4, fport | TX_DMA_SWC_V2 |
1113 QID_BITS_V2(qid));
1114 } else {
1115 WRITE_ONCE(txd->txd3,
1116 (TX_DMA_SWC | QID_LOW_BITS(qid) |
1117 TX_DMA_PLEN0(frag_map_size) |
1118 last_frag * TX_DMA_LS0));
1119 WRITE_ONCE(txd->txd4,
1120 fport | QID_HIGH_BITS(qid));
1121 }
1122
1123 tx_buf = mtk_desc_to_tx_buf(ring, txd);
1124 if (new_desc)
1125 memset(tx_buf, 0, sizeof(*tx_buf));
1126 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1127 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1128 tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1129 MTK_TX_FLAGS_FPORT1;
1130
1131 setup_tx_buf(eth, tx_buf, txd_pdma, mapped_addr,
1132 frag_map_size, k++);
1133
1134 frag_size -= frag_map_size;
1135 offset += frag_map_size;
1136 }
1137 }
1138
1139 /* store skb to cleanup */
1140 itx_buf->skb = skb;
1141
developer54bf9742021-12-13 15:29:42 +08001142#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1143 WRITE_ONCE(itxd->txd5, txd5);
1144 WRITE_ONCE(itxd->txd6, txd6);
1145 WRITE_ONCE(itxd->txd7, 0);
1146 WRITE_ONCE(itxd->txd8, 0);
1147#endif
1148
1149 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001150 WRITE_ONCE(itxd->txd4, txd4 | QID_BITS_V2(qid));
developer54bf9742021-12-13 15:29:42 +08001151 WRITE_ONCE(itxd->txd3, (TX_DMA_PLEN0(skb_headlen(skb)) |
1152 (!nr_frags * TX_DMA_LS0)));
1153 } else {
developerfd40db22021-04-29 10:08:25 +08001154 WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
developer54bf9742021-12-13 15:29:42 +08001155 WRITE_ONCE(itxd->txd3,
1156 TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
1157 (!nr_frags * TX_DMA_LS0) | QID_LOW_BITS(qid));
1158 }
developerfd40db22021-04-29 10:08:25 +08001159
1160 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1161 if (k & 0x1)
1162 txd_pdma->txd2 |= TX_DMA_LS0;
1163 else
1164 txd_pdma->txd2 |= TX_DMA_LS1;
1165 }
1166
1167 netdev_sent_queue(dev, skb->len);
1168 skb_tx_timestamp(skb);
1169
1170 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1171 atomic_sub(n_desc, &ring->free_count);
1172
1173 /* make sure that all changes to the dma ring are flushed before we
1174 * continue
1175 */
1176 wmb();
1177
1178 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1179 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1180 !netdev_xmit_more())
1181 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1182 } else {
1183 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd),
1184 ring->dma_size);
1185 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1186 }
1187
1188 return 0;
1189
1190err_dma:
1191 do {
1192 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
1193
1194 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001195 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001196
1197 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1198 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1199 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1200
1201 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1202 itxd_pdma = qdma_to_pdma(ring, itxd);
1203 } while (itxd != txd);
1204
1205 return -ENOMEM;
1206}
1207
1208static inline int mtk_cal_txd_req(struct sk_buff *skb)
1209{
1210 int i, nfrags;
1211 skb_frag_t *frag;
1212
1213 nfrags = 1;
1214 if (skb_is_gso(skb)) {
1215 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1216 frag = &skb_shinfo(skb)->frags[i];
1217 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1218 MTK_TX_DMA_BUF_LEN);
1219 }
1220 } else {
1221 nfrags += skb_shinfo(skb)->nr_frags;
1222 }
1223
1224 return nfrags;
1225}
1226
1227static int mtk_queue_stopped(struct mtk_eth *eth)
1228{
1229 int i;
1230
1231 for (i = 0; i < MTK_MAC_COUNT; i++) {
1232 if (!eth->netdev[i])
1233 continue;
1234 if (netif_queue_stopped(eth->netdev[i]))
1235 return 1;
1236 }
1237
1238 return 0;
1239}
1240
1241static void mtk_wake_queue(struct mtk_eth *eth)
1242{
1243 int i;
1244
1245 for (i = 0; i < MTK_MAC_COUNT; i++) {
1246 if (!eth->netdev[i])
1247 continue;
1248 netif_wake_queue(eth->netdev[i]);
1249 }
1250}
1251
1252static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1253{
1254 struct mtk_mac *mac = netdev_priv(dev);
1255 struct mtk_eth *eth = mac->hw;
1256 struct mtk_tx_ring *ring = &eth->tx_ring;
1257 struct net_device_stats *stats = &dev->stats;
1258 bool gso = false;
1259 int tx_num;
1260
1261 /* normally we can rely on the stack not calling this more than once,
1262 * however we have 2 queues running on the same ring so we need to lock
1263 * the ring access
1264 */
1265 spin_lock(&eth->page_lock);
1266
1267 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1268 goto drop;
1269
1270 tx_num = mtk_cal_txd_req(skb);
1271 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1272 netif_stop_queue(dev);
1273 netif_err(eth, tx_queued, dev,
1274 "Tx Ring full when queue awake!\n");
1275 spin_unlock(&eth->page_lock);
1276 return NETDEV_TX_BUSY;
1277 }
1278
1279 /* TSO: fill MSS info in tcp checksum field */
1280 if (skb_is_gso(skb)) {
1281 if (skb_cow_head(skb, 0)) {
1282 netif_warn(eth, tx_err, dev,
1283 "GSO expand head fail.\n");
1284 goto drop;
1285 }
1286
1287 if (skb_shinfo(skb)->gso_type &
1288 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1289 gso = true;
1290 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1291 }
1292 }
1293
1294 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1295 goto drop;
1296
1297 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1298 netif_stop_queue(dev);
1299
1300 spin_unlock(&eth->page_lock);
1301
1302 return NETDEV_TX_OK;
1303
1304drop:
1305 spin_unlock(&eth->page_lock);
1306 stats->tx_dropped++;
1307 dev_kfree_skb_any(skb);
1308 return NETDEV_TX_OK;
1309}
1310
1311static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1312{
1313 int i;
1314 struct mtk_rx_ring *ring;
1315 int idx;
1316
developerfd40db22021-04-29 10:08:25 +08001317 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developer77d03a72021-06-06 00:06:00 +08001318 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1319 continue;
1320
developerfd40db22021-04-29 10:08:25 +08001321 ring = &eth->rx_ring[i];
1322 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1323 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
1324 ring->calc_idx_update = true;
1325 return ring;
1326 }
1327 }
1328
1329 return NULL;
1330}
1331
developer18f46a82021-07-20 21:08:21 +08001332static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001333{
developerfd40db22021-04-29 10:08:25 +08001334 int i;
1335
developerfb556ca2021-10-13 10:52:09 +08001336 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001337 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001338 else {
developerfd40db22021-04-29 10:08:25 +08001339 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1340 ring = &eth->rx_ring[i];
1341 if (ring->calc_idx_update) {
1342 ring->calc_idx_update = false;
1343 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1344 }
1345 }
1346 }
1347}
1348
1349static int mtk_poll_rx(struct napi_struct *napi, int budget,
1350 struct mtk_eth *eth)
1351{
developer18f46a82021-07-20 21:08:21 +08001352 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1353 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001354 int idx;
1355 struct sk_buff *skb;
1356 u8 *data, *new_data;
1357 struct mtk_rx_dma *rxd, trxd;
1358 int done = 0;
1359
developer18f46a82021-07-20 21:08:21 +08001360 if (unlikely(!ring))
1361 goto rx_done;
1362
developerfd40db22021-04-29 10:08:25 +08001363 while (done < budget) {
1364 struct net_device *netdev;
1365 unsigned int pktlen;
1366 dma_addr_t dma_addr;
1367 int mac;
1368
developer18f46a82021-07-20 21:08:21 +08001369 if (eth->hwlro)
1370 ring = mtk_get_rx_ring(eth);
1371
developerfd40db22021-04-29 10:08:25 +08001372 if (unlikely(!ring))
1373 goto rx_done;
1374
1375 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1376 rxd = &ring->dma[idx];
1377 data = ring->data[idx];
1378
developerc4671b22021-05-28 13:16:42 +08001379 if (!mtk_rx_get_desc(&trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001380 break;
1381
1382 /* find out which mac the packet come from. values start at 1 */
1383 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1384 mac = 0;
1385 } else {
developera2bdbd52021-05-31 19:10:17 +08001386#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1387 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001388 mac = RX_DMA_GET_SPORT(trxd.rxd5) - 1;
1389 else
1390#endif
1391 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1392 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1393 }
1394
1395 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1396 !eth->netdev[mac]))
1397 goto release_desc;
1398
1399 netdev = eth->netdev[mac];
1400
1401 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1402 goto release_desc;
1403
1404 /* alloc new buffer */
1405 new_data = napi_alloc_frag(ring->frag_size);
1406 if (unlikely(!new_data)) {
1407 netdev->stats.rx_dropped++;
1408 goto release_desc;
1409 }
1410 dma_addr = dma_map_single(eth->dev,
1411 new_data + NET_SKB_PAD +
1412 eth->ip_align,
1413 ring->buf_size,
1414 DMA_FROM_DEVICE);
1415 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1416 skb_free_frag(new_data);
1417 netdev->stats.rx_dropped++;
1418 goto release_desc;
1419 }
1420
developerc4671b22021-05-28 13:16:42 +08001421 dma_unmap_single(eth->dev, trxd.rxd1,
1422 ring->buf_size, DMA_FROM_DEVICE);
1423
developerfd40db22021-04-29 10:08:25 +08001424 /* receive data */
1425 skb = build_skb(data, ring->frag_size);
1426 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001427 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001428 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001429 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001430 }
1431 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1432
developerfd40db22021-04-29 10:08:25 +08001433 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1434 skb->dev = netdev;
1435 skb_put(skb, pktlen);
1436
developera2bdbd52021-05-31 19:10:17 +08001437 if ((!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001438 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developera2bdbd52021-05-31 19:10:17 +08001439 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001440 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1441 skb->ip_summed = CHECKSUM_UNNECESSARY;
1442 else
1443 skb_checksum_none_assert(skb);
1444 skb->protocol = eth_type_trans(skb, netdev);
1445
1446 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developera2bdbd52021-05-31 19:10:17 +08001447 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developer255bba22021-07-27 15:16:33 +08001448 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001449 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001450 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001451 RX_DMA_VID_V2(trxd.rxd4));
1452 } else {
1453 if (trxd.rxd2 & RX_DMA_VTAG)
1454 __vlan_hwaccel_put_tag(skb,
1455 htons(RX_DMA_VPID(trxd.rxd3)),
1456 RX_DMA_VID(trxd.rxd3));
1457 }
1458
1459 /* If netdev is attached to dsa switch, the special
1460 * tag inserted in VLAN field by switch hardware can
1461 * be offload by RX HW VLAN offload. Clears the VLAN
1462 * information from @skb to avoid unexpected 8021d
1463 * handler before packet enter dsa framework.
1464 */
1465 if (netdev_uses_dsa(netdev))
1466 __vlan_hwaccel_clear_tag(skb);
1467 }
1468
1469#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developera2bdbd52021-05-31 19:10:17 +08001470#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1471 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001472 *(u32 *)(skb->head) = trxd.rxd5;
1473 else
1474#endif
1475 *(u32 *)(skb->head) = trxd.rxd4;
1476
1477 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001478 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001479 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1480
1481 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1482 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1483 __func__, skb_hnat_reason(skb));
1484 skb->pkt_type = PACKET_HOST;
1485 }
1486
1487 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1488 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1489 skb_hnat_reason(skb), skb_hnat_alg(skb));
1490#endif
developer77d03a72021-06-06 00:06:00 +08001491 if (mtk_hwlro_stats_ebl &&
1492 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1493 hw_lro_stats_update(ring->ring_no, &trxd);
1494 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1495 }
developerfd40db22021-04-29 10:08:25 +08001496
1497 skb_record_rx_queue(skb, 0);
1498 napi_gro_receive(napi, skb);
1499
developerc4671b22021-05-28 13:16:42 +08001500skip_rx:
developerfd40db22021-04-29 10:08:25 +08001501 ring->data[idx] = new_data;
1502 rxd->rxd1 = (unsigned int)dma_addr;
1503
1504release_desc:
1505 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1506 rxd->rxd2 = RX_DMA_LSO;
1507 else
1508 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
1509
1510 ring->calc_idx = idx;
1511
1512 done++;
1513 }
1514
1515rx_done:
1516 if (done) {
1517 /* make sure that all changes to the dma ring are flushed before
1518 * we continue
1519 */
1520 wmb();
developer18f46a82021-07-20 21:08:21 +08001521 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001522 }
1523
1524 return done;
1525}
1526
developerfb556ca2021-10-13 10:52:09 +08001527static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001528 unsigned int *done, unsigned int *bytes)
1529{
1530 struct mtk_tx_ring *ring = &eth->tx_ring;
1531 struct mtk_tx_dma *desc;
1532 struct sk_buff *skb;
1533 struct mtk_tx_buf *tx_buf;
1534 u32 cpu, dma;
1535
developerc4671b22021-05-28 13:16:42 +08001536 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001537 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1538
1539 desc = mtk_qdma_phys_to_virt(ring, cpu);
1540
1541 while ((cpu != dma) && budget) {
1542 u32 next_cpu = desc->txd2;
1543 int mac = 0;
1544
1545 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1546 break;
1547
1548 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1549
1550 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1551 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
1552 mac = 1;
1553
1554 skb = tx_buf->skb;
1555 if (!skb)
1556 break;
1557
1558 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1559 bytes[mac] += skb->len;
1560 done[mac]++;
1561 budget--;
1562 }
developerc4671b22021-05-28 13:16:42 +08001563 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001564
1565 ring->last_free = desc;
1566 atomic_inc(&ring->free_count);
1567
1568 cpu = next_cpu;
1569 }
1570
developerc4671b22021-05-28 13:16:42 +08001571 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001572 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001573}
1574
developerfb556ca2021-10-13 10:52:09 +08001575static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001576 unsigned int *done, unsigned int *bytes)
1577{
1578 struct mtk_tx_ring *ring = &eth->tx_ring;
1579 struct mtk_tx_dma *desc;
1580 struct sk_buff *skb;
1581 struct mtk_tx_buf *tx_buf;
1582 u32 cpu, dma;
1583
1584 cpu = ring->cpu_idx;
1585 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1586
1587 while ((cpu != dma) && budget) {
1588 tx_buf = &ring->buf[cpu];
1589 skb = tx_buf->skb;
1590 if (!skb)
1591 break;
1592
1593 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1594 bytes[0] += skb->len;
1595 done[0]++;
1596 budget--;
1597 }
1598
developerc4671b22021-05-28 13:16:42 +08001599 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001600
1601 desc = &ring->dma[cpu];
1602 ring->last_free = desc;
1603 atomic_inc(&ring->free_count);
1604
1605 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1606 }
1607
1608 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001609}
1610
1611static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1612{
1613 struct mtk_tx_ring *ring = &eth->tx_ring;
1614 unsigned int done[MTK_MAX_DEVS];
1615 unsigned int bytes[MTK_MAX_DEVS];
1616 int total = 0, i;
1617
1618 memset(done, 0, sizeof(done));
1619 memset(bytes, 0, sizeof(bytes));
1620
1621 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08001622 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001623 else
developerfb556ca2021-10-13 10:52:09 +08001624 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001625
1626 for (i = 0; i < MTK_MAC_COUNT; i++) {
1627 if (!eth->netdev[i] || !done[i])
1628 continue;
1629 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1630 total += done[i];
1631 }
1632
1633 if (mtk_queue_stopped(eth) &&
1634 (atomic_read(&ring->free_count) > ring->thresh))
1635 mtk_wake_queue(eth);
1636
1637 return total;
1638}
1639
1640static void mtk_handle_status_irq(struct mtk_eth *eth)
1641{
developer77f3fd42021-10-05 15:16:05 +08001642 u32 status2 = mtk_r32(eth, MTK_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001643
1644 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1645 mtk_stats_update(eth);
1646 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer77f3fd42021-10-05 15:16:05 +08001647 MTK_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001648 }
1649}
1650
1651static int mtk_napi_tx(struct napi_struct *napi, int budget)
1652{
1653 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1654 u32 status, mask;
1655 int tx_done = 0;
1656
1657 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1658 mtk_handle_status_irq(eth);
1659 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1660 tx_done = mtk_poll_tx(eth, budget);
1661
1662 if (unlikely(netif_msg_intr(eth))) {
1663 status = mtk_r32(eth, eth->tx_int_status_reg);
1664 mask = mtk_r32(eth, eth->tx_int_mask_reg);
1665 dev_info(eth->dev,
1666 "done tx %d, intr 0x%08x/0x%x\n",
1667 tx_done, status, mask);
1668 }
1669
1670 if (tx_done == budget)
1671 return budget;
1672
1673 status = mtk_r32(eth, eth->tx_int_status_reg);
1674 if (status & MTK_TX_DONE_INT)
1675 return budget;
1676
developerc4671b22021-05-28 13:16:42 +08001677 if (napi_complete(napi))
1678 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001679
1680 return tx_done;
1681}
1682
1683static int mtk_napi_rx(struct napi_struct *napi, int budget)
1684{
developer18f46a82021-07-20 21:08:21 +08001685 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1686 struct mtk_eth *eth = rx_napi->eth;
1687 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001688 u32 status, mask;
1689 int rx_done = 0;
1690 int remain_budget = budget;
1691
1692 mtk_handle_status_irq(eth);
1693
1694poll_again:
developer18f46a82021-07-20 21:08:21 +08001695 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001696 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1697
1698 if (unlikely(netif_msg_intr(eth))) {
1699 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1700 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1701 dev_info(eth->dev,
1702 "done rx %d, intr 0x%08x/0x%x\n",
1703 rx_done, status, mask);
1704 }
1705 if (rx_done == remain_budget)
1706 return budget;
1707
1708 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08001709 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08001710 remain_budget -= rx_done;
1711 goto poll_again;
1712 }
developerc4671b22021-05-28 13:16:42 +08001713
1714 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08001715 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08001716
1717 return rx_done + budget - remain_budget;
1718}
1719
1720static int mtk_tx_alloc(struct mtk_eth *eth)
1721{
1722 struct mtk_tx_ring *ring = &eth->tx_ring;
1723 int i, sz = sizeof(*ring->dma);
1724
1725 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1726 GFP_KERNEL);
1727 if (!ring->buf)
1728 goto no_tx_mem;
1729
1730 if (!eth->soc->has_sram)
1731 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1732 &ring->phys, GFP_ATOMIC);
1733 else {
1734 ring->dma = eth->scratch_ring + MTK_DMA_SIZE;
1735 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
1736 }
1737
1738 if (!ring->dma)
1739 goto no_tx_mem;
1740
1741 for (i = 0; i < MTK_DMA_SIZE; i++) {
1742 int next = (i + 1) % MTK_DMA_SIZE;
1743 u32 next_ptr = ring->phys + next * sz;
1744
1745 ring->dma[i].txd2 = next_ptr;
1746 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1747 ring->dma[i].txd4 = 0;
1748#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1749 if (eth->soc->has_sram && ( sz > 16)) {
1750 ring->dma[i].txd5 = 0;
1751 ring->dma[i].txd6 = 0;
1752 ring->dma[i].txd7 = 0;
1753 ring->dma[i].txd8 = 0;
1754 }
1755#endif
1756 }
1757
1758 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
1759 * only as the framework. The real HW descriptors are the PDMA
1760 * descriptors in ring->dma_pdma.
1761 */
1762 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1763 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1764 &ring->phys_pdma,
1765 GFP_ATOMIC);
1766 if (!ring->dma_pdma)
1767 goto no_tx_mem;
1768
1769 for (i = 0; i < MTK_DMA_SIZE; i++) {
1770 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
1771 ring->dma_pdma[i].txd4 = 0;
1772 }
1773 }
1774
1775 ring->dma_size = MTK_DMA_SIZE;
1776 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1777 ring->next_free = &ring->dma[0];
1778 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
developerc4671b22021-05-28 13:16:42 +08001779 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08001780 ring->thresh = MAX_SKB_FRAGS;
1781
1782 /* make sure that all changes to the dma ring are flushed before we
1783 * continue
1784 */
1785 wmb();
1786
1787 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1788 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1789 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1790 mtk_w32(eth,
1791 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1792 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08001793 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001794 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
1795 MTK_QTX_CFG(0));
1796 } else {
1797 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
1798 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
1799 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
1800 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
1801 }
1802
1803 return 0;
1804
1805no_tx_mem:
1806 return -ENOMEM;
1807}
1808
1809static void mtk_tx_clean(struct mtk_eth *eth)
1810{
1811 struct mtk_tx_ring *ring = &eth->tx_ring;
1812 int i;
1813
1814 if (ring->buf) {
1815 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08001816 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08001817 kfree(ring->buf);
1818 ring->buf = NULL;
1819 }
1820
1821 if (!eth->soc->has_sram && ring->dma) {
1822 dma_free_coherent(eth->dev,
1823 MTK_DMA_SIZE * sizeof(*ring->dma),
1824 ring->dma,
1825 ring->phys);
1826 ring->dma = NULL;
1827 }
1828
1829 if (ring->dma_pdma) {
1830 dma_free_coherent(eth->dev,
1831 MTK_DMA_SIZE * sizeof(*ring->dma_pdma),
1832 ring->dma_pdma,
1833 ring->phys_pdma);
1834 ring->dma_pdma = NULL;
1835 }
1836}
1837
1838static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1839{
1840 struct mtk_rx_ring *ring;
1841 int rx_data_len, rx_dma_size;
1842 int i;
1843
1844 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1845 if (ring_no)
1846 return -EINVAL;
1847 ring = &eth->rx_ring_qdma;
1848 } else {
1849 ring = &eth->rx_ring[ring_no];
1850 }
1851
1852 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1853 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1854 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1855 } else {
1856 rx_data_len = ETH_DATA_LEN;
1857 rx_dma_size = MTK_DMA_SIZE;
1858 }
1859
1860 ring->frag_size = mtk_max_frag_size(rx_data_len);
1861 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1862 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1863 GFP_KERNEL);
1864 if (!ring->data)
1865 return -ENOMEM;
1866
1867 for (i = 0; i < rx_dma_size; i++) {
1868 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1869 if (!ring->data[i])
1870 return -ENOMEM;
1871 }
1872
1873 if ((!eth->soc->has_sram) || (eth->soc->has_sram
1874 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
1875 ring->dma = dma_alloc_coherent(eth->dev,
1876 rx_dma_size * sizeof(*ring->dma),
1877 &ring->phys, GFP_ATOMIC);
1878 else {
1879 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developer18f46a82021-07-20 21:08:21 +08001880 ring->dma = (struct mtk_rx_dma *)(tx_ring->dma +
1881 MTK_DMA_SIZE * (ring_no + 1));
1882 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
1883 sizeof(*tx_ring->dma) * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08001884 }
1885
1886 if (!ring->dma)
1887 return -ENOMEM;
1888
1889 for (i = 0; i < rx_dma_size; i++) {
1890 dma_addr_t dma_addr = dma_map_single(eth->dev,
1891 ring->data[i] + NET_SKB_PAD + eth->ip_align,
1892 ring->buf_size,
1893 DMA_FROM_DEVICE);
1894 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1895 return -ENOMEM;
1896 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1897
1898 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1899 ring->dma[i].rxd2 = RX_DMA_LSO;
1900 else
1901 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1902
1903 ring->dma[i].rxd3 = 0;
1904 ring->dma[i].rxd4 = 0;
developera2bdbd52021-05-31 19:10:17 +08001905#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001906 if (eth->soc->has_sram && ((sizeof(struct mtk_rx_dma)) > 16)) {
1907 ring->dma[i].rxd5 = 0;
1908 ring->dma[i].rxd6 = 0;
1909 ring->dma[i].rxd7 = 0;
1910 ring->dma[i].rxd8 = 0;
1911 }
1912#endif
1913 }
1914 ring->dma_size = rx_dma_size;
1915 ring->calc_idx_update = false;
1916 ring->calc_idx = rx_dma_size - 1;
1917 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
1918 MTK_QRX_CRX_IDX_CFG(ring_no) :
1919 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08001920 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08001921 /* make sure that all changes to the dma ring are flushed before we
1922 * continue
1923 */
1924 wmb();
1925
1926 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1927 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
1928 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
1929 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1930 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
1931 } else {
1932 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1933 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1934 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1935 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1936 }
1937
1938 return 0;
1939}
1940
1941static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
1942{
1943 int i;
1944
1945 if (ring->data && ring->dma) {
1946 for (i = 0; i < ring->dma_size; i++) {
1947 if (!ring->data[i])
1948 continue;
1949 if (!ring->dma[i].rxd1)
1950 continue;
1951 dma_unmap_single(eth->dev,
1952 ring->dma[i].rxd1,
1953 ring->buf_size,
1954 DMA_FROM_DEVICE);
1955 skb_free_frag(ring->data[i]);
1956 }
1957 kfree(ring->data);
1958 ring->data = NULL;
1959 }
1960
1961 if(in_sram)
1962 return;
1963
1964 if (ring->dma) {
1965 dma_free_coherent(eth->dev,
1966 ring->dma_size * sizeof(*ring->dma),
1967 ring->dma,
1968 ring->phys);
1969 ring->dma = NULL;
1970 }
1971}
1972
1973static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1974{
1975 int i;
developer77d03a72021-06-06 00:06:00 +08001976 u32 val;
developerfd40db22021-04-29 10:08:25 +08001977 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1978 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1979
1980 /* set LRO rings to auto-learn modes */
1981 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1982
1983 /* validate LRO ring */
1984 ring_ctrl_dw2 |= MTK_RING_VLD;
1985
1986 /* set AGE timer (unit: 20us) */
1987 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1988 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1989
1990 /* set max AGG timer (unit: 20us) */
1991 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1992
1993 /* set max LRO AGG count */
1994 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
1995 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
1996
developer77d03a72021-06-06 00:06:00 +08001997 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08001998 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
1999 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2000 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2001 }
2002
2003 /* IPv4 checksum update enable */
2004 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2005
2006 /* switch priority comparison to packet count mode */
2007 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2008
2009 /* bandwidth threshold setting */
2010 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2011
2012 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002013 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002014
2015 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2016 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2017 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2018
developerfd40db22021-04-29 10:08:25 +08002019 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2020 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2021
developer77d03a72021-06-06 00:06:00 +08002022 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2023 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2024 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2025 MTK_PDMA_RX_CFG);
2026
2027 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2028 } else {
2029 /* set HW LRO mode & the max aggregation count for rx packets */
2030 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2031 }
2032
developerfd40db22021-04-29 10:08:25 +08002033 /* enable HW LRO */
2034 lro_ctrl_dw0 |= MTK_LRO_EN;
2035
developer77d03a72021-06-06 00:06:00 +08002036 /* enable cpu reason black list */
2037 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2038
developerfd40db22021-04-29 10:08:25 +08002039 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2040 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2041
developer77d03a72021-06-06 00:06:00 +08002042 /* no use PPE cpu reason */
2043 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2044
developerfd40db22021-04-29 10:08:25 +08002045 return 0;
2046}
2047
2048static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2049{
2050 int i;
2051 u32 val;
2052
2053 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002054 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002055
2056 /* wait for relinquishments done */
2057 for (i = 0; i < 10; i++) {
2058 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002059 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developerfd40db22021-04-29 10:08:25 +08002060 msleep(20);
2061 continue;
2062 }
2063 break;
2064 }
2065
2066 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002067 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002068 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2069
2070 /* disable HW LRO */
2071 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2072}
2073
2074static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2075{
2076 u32 reg_val;
2077
developer77d03a72021-06-06 00:06:00 +08002078 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2079 idx += 1;
2080
developerfd40db22021-04-29 10:08:25 +08002081 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2082
2083 /* invalidate the IP setting */
2084 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2085
2086 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2087
2088 /* validate the IP setting */
2089 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2090}
2091
2092static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2093{
2094 u32 reg_val;
2095
developer77d03a72021-06-06 00:06:00 +08002096 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2097 idx += 1;
2098
developerfd40db22021-04-29 10:08:25 +08002099 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2100
2101 /* invalidate the IP setting */
2102 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2103
2104 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2105}
2106
2107static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2108{
2109 int cnt = 0;
2110 int i;
2111
2112 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2113 if (mac->hwlro_ip[i])
2114 cnt++;
2115 }
2116
2117 return cnt;
2118}
2119
2120static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2121 struct ethtool_rxnfc *cmd)
2122{
2123 struct ethtool_rx_flow_spec *fsp =
2124 (struct ethtool_rx_flow_spec *)&cmd->fs;
2125 struct mtk_mac *mac = netdev_priv(dev);
2126 struct mtk_eth *eth = mac->hw;
2127 int hwlro_idx;
2128
2129 if ((fsp->flow_type != TCP_V4_FLOW) ||
2130 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2131 (fsp->location > 1))
2132 return -EINVAL;
2133
2134 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2135 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2136
2137 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2138
2139 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2140
2141 return 0;
2142}
2143
2144static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2145 struct ethtool_rxnfc *cmd)
2146{
2147 struct ethtool_rx_flow_spec *fsp =
2148 (struct ethtool_rx_flow_spec *)&cmd->fs;
2149 struct mtk_mac *mac = netdev_priv(dev);
2150 struct mtk_eth *eth = mac->hw;
2151 int hwlro_idx;
2152
2153 if (fsp->location > 1)
2154 return -EINVAL;
2155
2156 mac->hwlro_ip[fsp->location] = 0;
2157 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2158
2159 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2160
2161 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2162
2163 return 0;
2164}
2165
2166static void mtk_hwlro_netdev_disable(struct net_device *dev)
2167{
2168 struct mtk_mac *mac = netdev_priv(dev);
2169 struct mtk_eth *eth = mac->hw;
2170 int i, hwlro_idx;
2171
2172 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2173 mac->hwlro_ip[i] = 0;
2174 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2175
2176 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2177 }
2178
2179 mac->hwlro_ip_cnt = 0;
2180}
2181
2182static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2183 struct ethtool_rxnfc *cmd)
2184{
2185 struct mtk_mac *mac = netdev_priv(dev);
2186 struct ethtool_rx_flow_spec *fsp =
2187 (struct ethtool_rx_flow_spec *)&cmd->fs;
2188
2189 /* only tcp dst ipv4 is meaningful, others are meaningless */
2190 fsp->flow_type = TCP_V4_FLOW;
2191 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2192 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2193
2194 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2195 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2196 fsp->h_u.tcp_ip4_spec.psrc = 0;
2197 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2198 fsp->h_u.tcp_ip4_spec.pdst = 0;
2199 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2200 fsp->h_u.tcp_ip4_spec.tos = 0;
2201 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2202
2203 return 0;
2204}
2205
2206static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2207 struct ethtool_rxnfc *cmd,
2208 u32 *rule_locs)
2209{
2210 struct mtk_mac *mac = netdev_priv(dev);
2211 int cnt = 0;
2212 int i;
2213
2214 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2215 if (mac->hwlro_ip[i]) {
2216 rule_locs[cnt] = i;
2217 cnt++;
2218 }
2219 }
2220
2221 cmd->rule_cnt = cnt;
2222
2223 return 0;
2224}
2225
developer18f46a82021-07-20 21:08:21 +08002226static int mtk_rss_init(struct mtk_eth *eth)
2227{
2228 u32 val;
2229
2230 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2231 /* Set RSS rings to PSE modes */
2232 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2233 val |= MTK_RING_PSE_MODE;
2234 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2235
2236 /* Enable non-lro multiple rx */
2237 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2238 val |= MTK_NON_LRO_MULTI_EN;
2239 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2240
2241 /* Enable RSS dly int supoort */
2242 val |= MTK_LRO_DLY_INT_EN;
2243 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2244
2245 /* Set RSS delay config int ring1 */
2246 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2247 }
2248
2249 /* Hash Type */
2250 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2251 val |= MTK_RSS_IPV4_STATIC_HASH;
2252 val |= MTK_RSS_IPV6_STATIC_HASH;
2253 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2254
2255 /* Select the size of indirection table */
2256 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2257 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2258 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2259 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2260 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2261 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2262 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2263 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2264
2265 /* Pause */
2266 val |= MTK_RSS_CFG_REQ;
2267 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2268
2269 /* Enable RSS*/
2270 val |= MTK_RSS_EN;
2271 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2272
2273 /* Release pause */
2274 val &= ~(MTK_RSS_CFG_REQ);
2275 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2276
2277 /* Set perRSS GRP INT */
2278 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2279
2280 /* Set GRP INT */
2281 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2282
2283 return 0;
2284}
2285
2286static void mtk_rss_uninit(struct mtk_eth *eth)
2287{
2288 u32 val;
2289
2290 /* Pause */
2291 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2292 val |= MTK_RSS_CFG_REQ;
2293 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2294
2295 /* Disable RSS*/
2296 val &= ~(MTK_RSS_EN);
2297 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2298
2299 /* Release pause */
2300 val &= ~(MTK_RSS_CFG_REQ);
2301 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2302}
2303
developerfd40db22021-04-29 10:08:25 +08002304static netdev_features_t mtk_fix_features(struct net_device *dev,
2305 netdev_features_t features)
2306{
2307 if (!(features & NETIF_F_LRO)) {
2308 struct mtk_mac *mac = netdev_priv(dev);
2309 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2310
2311 if (ip_cnt) {
2312 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2313
2314 features |= NETIF_F_LRO;
2315 }
2316 }
2317
2318 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2319 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2320
2321 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2322 }
2323
2324 return features;
2325}
2326
2327static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2328{
2329 struct mtk_mac *mac = netdev_priv(dev);
2330 struct mtk_eth *eth = mac->hw;
2331 int err = 0;
2332
2333 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2334 return 0;
2335
2336 if (!(features & NETIF_F_LRO))
2337 mtk_hwlro_netdev_disable(dev);
2338
2339 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2340 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2341 else
2342 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2343
2344 return err;
2345}
2346
2347/* wait for DMA to finish whatever it is doing before we start using it again */
2348static int mtk_dma_busy_wait(struct mtk_eth *eth)
2349{
2350 unsigned long t_start = jiffies;
2351
2352 while (1) {
2353 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2354 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2355 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2356 return 0;
2357 } else {
2358 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2359 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2360 return 0;
2361 }
2362
2363 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2364 break;
2365 }
2366
2367 dev_err(eth->dev, "DMA init timeout\n");
2368 return -1;
2369}
2370
2371static int mtk_dma_init(struct mtk_eth *eth)
2372{
2373 int err;
2374 u32 i;
2375
2376 if (mtk_dma_busy_wait(eth))
2377 return -EBUSY;
2378
2379 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2380 /* QDMA needs scratch memory for internal reordering of the
2381 * descriptors
2382 */
2383 err = mtk_init_fq_dma(eth);
2384 if (err)
2385 return err;
2386 }
2387
2388 err = mtk_tx_alloc(eth);
2389 if (err)
2390 return err;
2391
2392 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2393 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2394 if (err)
2395 return err;
2396 }
2397
2398 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2399 if (err)
2400 return err;
2401
2402 if (eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08002403 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2404 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002405 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2406 if (err)
2407 return err;
2408 }
2409 err = mtk_hwlro_rx_init(eth);
2410 if (err)
2411 return err;
2412 }
2413
developer18f46a82021-07-20 21:08:21 +08002414 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2415 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2416 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2417 if (err)
2418 return err;
2419 }
2420 err = mtk_rss_init(eth);
2421 if (err)
2422 return err;
2423 }
2424
developerfd40db22021-04-29 10:08:25 +08002425 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2426 /* Enable random early drop and set drop threshold
2427 * automatically
2428 */
2429 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2430 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2431 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2432 }
2433
2434 return 0;
2435}
2436
2437static void mtk_dma_free(struct mtk_eth *eth)
2438{
2439 int i;
2440
2441 for (i = 0; i < MTK_MAC_COUNT; i++)
2442 if (eth->netdev[i])
2443 netdev_reset_queue(eth->netdev[i]);
2444 if ( !eth->soc->has_sram && eth->scratch_ring) {
2445 dma_free_coherent(eth->dev,
2446 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
2447 eth->scratch_ring,
2448 eth->phy_scratch_ring);
2449 eth->scratch_ring = NULL;
2450 eth->phy_scratch_ring = 0;
2451 }
2452 mtk_tx_clean(eth);
2453 mtk_rx_clean(eth, &eth->rx_ring[0],1);
2454 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2455
2456 if (eth->hwlro) {
2457 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002458
2459 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2460 for (; i < MTK_MAX_RX_RING_NUM; i++)
2461 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002462 }
2463
developer18f46a82021-07-20 21:08:21 +08002464 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2465 mtk_rss_uninit(eth);
2466
2467 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2468 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2469 }
2470
developer94008d92021-09-23 09:47:41 +08002471 if (eth->scratch_head) {
2472 kfree(eth->scratch_head);
2473 eth->scratch_head = NULL;
2474 }
developerfd40db22021-04-29 10:08:25 +08002475}
2476
2477static void mtk_tx_timeout(struct net_device *dev)
2478{
2479 struct mtk_mac *mac = netdev_priv(dev);
2480 struct mtk_eth *eth = mac->hw;
2481
2482 eth->netdev[mac->id]->stats.tx_errors++;
2483 netif_err(eth, tx_err, dev,
2484 "transmit timed out\n");
2485 schedule_work(&eth->pending_work);
2486}
2487
developer18f46a82021-07-20 21:08:21 +08002488static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002489{
developer18f46a82021-07-20 21:08:21 +08002490 struct mtk_napi *rx_napi = priv;
2491 struct mtk_eth *eth = rx_napi->eth;
2492 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002493
developer18f46a82021-07-20 21:08:21 +08002494 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002495 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002496 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002497 }
2498
2499 return IRQ_HANDLED;
2500}
2501
2502static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2503{
2504 struct mtk_eth *eth = _eth;
2505
2506 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002507 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002508 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002509 }
2510
2511 return IRQ_HANDLED;
2512}
2513
2514static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2515{
2516 struct mtk_eth *eth = _eth;
2517
developer18f46a82021-07-20 21:08:21 +08002518 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2519 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2520 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002521 }
2522 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2523 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2524 mtk_handle_irq_tx(irq, _eth);
2525 }
2526
2527 return IRQ_HANDLED;
2528}
2529
2530#ifdef CONFIG_NET_POLL_CONTROLLER
2531static void mtk_poll_controller(struct net_device *dev)
2532{
2533 struct mtk_mac *mac = netdev_priv(dev);
2534 struct mtk_eth *eth = mac->hw;
2535
2536 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002537 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2538 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002539 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002540 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002541}
2542#endif
2543
2544static int mtk_start_dma(struct mtk_eth *eth)
2545{
2546 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002547 int val, err;
developerfd40db22021-04-29 10:08:25 +08002548
2549 err = mtk_dma_init(eth);
2550 if (err) {
2551 mtk_dma_free(eth);
2552 return err;
2553 }
2554
2555 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002556 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developera2bdbd52021-05-31 19:10:17 +08002557 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08002558 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002559 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002560 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2561 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2562 MTK_RESV_BUF | MTK_WCOMP_EN |
2563 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
2564 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
2565 else
2566 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002567 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002568 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2569 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2570 MTK_RX_BT_32DWORDS,
2571 MTK_QDMA_GLO_CFG);
2572
developer15d0d282021-07-14 16:40:44 +08002573 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08002574 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002575 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08002576 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2577 MTK_PDMA_GLO_CFG);
2578 } else {
2579 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2580 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2581 MTK_PDMA_GLO_CFG);
2582 }
2583
developer77d03a72021-06-06 00:06:00 +08002584 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) && eth->hwlro) {
2585 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
2586 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
2587 }
2588
developerfd40db22021-04-29 10:08:25 +08002589 return 0;
2590}
2591
2592static void mtk_gdm_config(struct mtk_eth *eth, u32 config)
2593{
2594 int i;
2595
2596 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2597 return;
2598
2599 for (i = 0; i < MTK_MAC_COUNT; i++) {
2600 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2601
2602 /* default setup the forward port to send frame to PDMA */
2603 val &= ~0xffff;
2604
2605 /* Enable RX checksum */
2606 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
2607
2608 val |= config;
2609
2610 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
2611 val |= MTK_GDMA_SPECIAL_TAG;
2612
2613 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
2614 }
2615 /* Reset and enable PSE */
2616 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
2617 mtk_w32(eth, 0, MTK_RST_GL);
2618}
2619
2620static int mtk_open(struct net_device *dev)
2621{
2622 struct mtk_mac *mac = netdev_priv(dev);
2623 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002624 int err, i;
developerfd40db22021-04-29 10:08:25 +08002625
2626 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
2627 if (err) {
2628 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
2629 err);
2630 return err;
2631 }
2632
2633 /* we run 2 netdevs on the same dma ring so we only bring it up once */
2634 if (!refcount_read(&eth->dma_refcnt)) {
2635 int err = mtk_start_dma(eth);
2636
2637 if (err)
2638 return err;
2639
2640 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
2641
2642 /* Indicates CDM to parse the MTK special tag from CPU */
2643 if (netdev_uses_dsa(dev)) {
2644 u32 val;
2645 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
2646 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
2647 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
2648 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
2649 }
2650
2651 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002652 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08002653 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002654 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
2655
2656 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2657 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2658 napi_enable(&eth->rx_napi[i].napi);
2659 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
2660 }
2661 }
2662
developerfd40db22021-04-29 10:08:25 +08002663 refcount_set(&eth->dma_refcnt, 1);
2664 }
2665 else
2666 refcount_inc(&eth->dma_refcnt);
2667
2668 phylink_start(mac->phylink);
2669 netif_start_queue(dev);
2670 return 0;
2671}
2672
2673static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
2674{
2675 u32 val;
2676 int i;
2677
2678 /* stop the dma engine */
2679 spin_lock_bh(&eth->page_lock);
2680 val = mtk_r32(eth, glo_cfg);
2681 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
2682 glo_cfg);
2683 spin_unlock_bh(&eth->page_lock);
2684
2685 /* wait for dma stop */
2686 for (i = 0; i < 10; i++) {
2687 val = mtk_r32(eth, glo_cfg);
2688 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
2689 msleep(20);
2690 continue;
2691 }
2692 break;
2693 }
2694}
2695
2696static int mtk_stop(struct net_device *dev)
2697{
2698 struct mtk_mac *mac = netdev_priv(dev);
2699 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002700 int i;
developerfd40db22021-04-29 10:08:25 +08002701
2702 phylink_stop(mac->phylink);
2703
2704 netif_tx_disable(dev);
2705
2706 phylink_disconnect_phy(mac->phylink);
2707
2708 /* only shutdown DMA if this is the last user */
2709 if (!refcount_dec_and_test(&eth->dma_refcnt))
2710 return 0;
2711
2712 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
2713
2714 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002715 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002716 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002717 napi_disable(&eth->rx_napi[0].napi);
2718
2719 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2720 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2721 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
2722 napi_disable(&eth->rx_napi[i].napi);
2723 }
2724 }
developerfd40db22021-04-29 10:08:25 +08002725
2726 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2727 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
2728 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
2729
2730 mtk_dma_free(eth);
2731
2732 return 0;
2733}
2734
2735static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
2736{
2737 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2738 reset_bits,
2739 reset_bits);
2740
2741 usleep_range(1000, 1100);
2742 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2743 reset_bits,
2744 ~reset_bits);
2745 mdelay(10);
2746}
2747
2748static void mtk_clk_disable(struct mtk_eth *eth)
2749{
2750 int clk;
2751
2752 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
2753 clk_disable_unprepare(eth->clks[clk]);
2754}
2755
2756static int mtk_clk_enable(struct mtk_eth *eth)
2757{
2758 int clk, ret;
2759
2760 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
2761 ret = clk_prepare_enable(eth->clks[clk]);
2762 if (ret)
2763 goto err_disable_clks;
2764 }
2765
2766 return 0;
2767
2768err_disable_clks:
2769 while (--clk >= 0)
2770 clk_disable_unprepare(eth->clks[clk]);
2771
2772 return ret;
2773}
2774
developer18f46a82021-07-20 21:08:21 +08002775static int mtk_napi_init(struct mtk_eth *eth)
2776{
2777 struct mtk_napi *rx_napi = &eth->rx_napi[0];
2778 int i;
2779
2780 rx_napi->eth = eth;
2781 rx_napi->rx_ring = &eth->rx_ring[0];
2782 rx_napi->irq_grp_no = 2;
2783
2784 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2785 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2786 rx_napi = &eth->rx_napi[i];
2787 rx_napi->eth = eth;
2788 rx_napi->rx_ring = &eth->rx_ring[i];
2789 rx_napi->irq_grp_no = 2 + i;
2790 }
2791 }
2792
2793 return 0;
2794}
2795
developerfd40db22021-04-29 10:08:25 +08002796static int mtk_hw_init(struct mtk_eth *eth)
2797{
developer77d03a72021-06-06 00:06:00 +08002798 int i, ret;
developerfd40db22021-04-29 10:08:25 +08002799
2800 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
2801 return 0;
2802
2803 pm_runtime_enable(eth->dev);
2804 pm_runtime_get_sync(eth->dev);
2805
2806 ret = mtk_clk_enable(eth);
2807 if (ret)
2808 goto err_disable_pm;
2809
2810 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2811 ret = device_reset(eth->dev);
2812 if (ret) {
2813 dev_err(eth->dev, "MAC reset failed!\n");
2814 goto err_disable_pm;
2815 }
2816
2817 /* enable interrupt delay for RX */
2818 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
2819
2820 /* disable delay and normal interrupt */
2821 mtk_tx_irq_disable(eth, ~0);
2822 mtk_rx_irq_disable(eth, ~0);
2823
2824 return 0;
2825 }
2826
2827 /* Non-MT7628 handling... */
developera2bdbd52021-05-31 19:10:17 +08002828 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developer545abf02021-07-15 17:47:01 +08002829 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0);
2830
2831 if(MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
2832 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE | RSTCTRL_PPE1);
2833 else
2834 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | RSTCTRL_PPE);
2835
2836 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2837 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0x3ffffff);
2838
2839 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08002840 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08002841 }
developerfd40db22021-04-29 10:08:25 +08002842
2843 if (eth->pctl) {
2844 /* Set GE2 driving and slew rate */
2845 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
2846
2847 /* set GE2 TDSEL */
2848 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
2849
2850 /* set GE2 TUNE */
2851 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
2852 }
2853
2854 /* Set linkdown as the default for each GMAC. Its own MCR would be set
2855 * up with the more appropriate value when mtk_mac_config call is being
2856 * invoked.
2857 */
2858 for (i = 0; i < MTK_MAC_COUNT; i++)
2859 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
2860
2861 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08002862 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
2863 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2864 else
2865 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08002866
2867 /* enable interrupt delay for RX/TX */
2868 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
2869 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
2870
2871 mtk_tx_irq_disable(eth, ~0);
2872 mtk_rx_irq_disable(eth, ~0);
2873
2874 /* FE int grouping */
2875 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002876 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08002877 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002878 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08002879 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
2880
developera2bdbd52021-05-31 19:10:17 +08002881 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08002882 /* PSE Free Queue Flow Control */
2883 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
2884
developer81bcad32021-07-15 14:14:38 +08002885 /* PSE should not drop port8 and port9 packets */
2886 mtk_w32(eth, 0x00000300, PSE_DROP_CFG);
2887
developerfef9efd2021-06-16 18:28:09 +08002888 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08002889 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
2890 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
2891 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
2892 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
2893 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
2894 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
2895 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
2896 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(8));
2897
developerfef9efd2021-06-16 18:28:09 +08002898 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08002899 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
2900 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
2901 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
2902 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
2903 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
2904 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
2905 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
2906 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08002907
2908 /* GDM and CDM Threshold */
2909 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
2910 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
2911 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
2912 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
2913 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
2914 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08002915 }
2916
2917 return 0;
2918
2919err_disable_pm:
2920 pm_runtime_put_sync(eth->dev);
2921 pm_runtime_disable(eth->dev);
2922
2923 return ret;
2924}
2925
2926static int mtk_hw_deinit(struct mtk_eth *eth)
2927{
2928 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
2929 return 0;
2930
2931 mtk_clk_disable(eth);
2932
2933 pm_runtime_put_sync(eth->dev);
2934 pm_runtime_disable(eth->dev);
2935
2936 return 0;
2937}
2938
2939static int __init mtk_init(struct net_device *dev)
2940{
2941 struct mtk_mac *mac = netdev_priv(dev);
2942 struct mtk_eth *eth = mac->hw;
2943 const char *mac_addr;
2944
2945 mac_addr = of_get_mac_address(mac->of_node);
2946 if (!IS_ERR(mac_addr))
2947 ether_addr_copy(dev->dev_addr, mac_addr);
2948
2949 /* If the mac address is invalid, use random mac address */
2950 if (!is_valid_ether_addr(dev->dev_addr)) {
2951 eth_hw_addr_random(dev);
2952 dev_err(eth->dev, "generated random MAC address %pM\n",
2953 dev->dev_addr);
2954 }
2955
2956 return 0;
2957}
2958
2959static void mtk_uninit(struct net_device *dev)
2960{
2961 struct mtk_mac *mac = netdev_priv(dev);
2962 struct mtk_eth *eth = mac->hw;
2963
2964 phylink_disconnect_phy(mac->phylink);
2965 mtk_tx_irq_disable(eth, ~0);
2966 mtk_rx_irq_disable(eth, ~0);
2967}
2968
2969static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2970{
2971 struct mtk_mac *mac = netdev_priv(dev);
2972
2973 switch (cmd) {
2974 case SIOCGMIIPHY:
2975 case SIOCGMIIREG:
2976 case SIOCSMIIREG:
2977 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
2978 default:
2979 /* default invoke the mtk_eth_dbg handler */
2980 return mtk_do_priv_ioctl(dev, ifr, cmd);
2981 break;
2982 }
2983
2984 return -EOPNOTSUPP;
2985}
2986
2987static void mtk_pending_work(struct work_struct *work)
2988{
2989 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
2990 int err, i;
2991 unsigned long restart = 0;
2992
2993 rtnl_lock();
2994
2995 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
2996
2997 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
2998 cpu_relax();
2999
3000 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
3001 /* stop all devices to make sure that dma is properly shut down */
3002 for (i = 0; i < MTK_MAC_COUNT; i++) {
3003 if (!eth->netdev[i])
3004 continue;
3005 mtk_stop(eth->netdev[i]);
3006 __set_bit(i, &restart);
3007 }
3008 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
3009
3010 /* restart underlying hardware such as power, clock, pin mux
3011 * and the connected phy
3012 */
3013 mtk_hw_deinit(eth);
3014
3015 if (eth->dev->pins)
3016 pinctrl_select_state(eth->dev->pins->p,
3017 eth->dev->pins->default_state);
3018 mtk_hw_init(eth);
3019
3020 /* restart DMA and enable IRQs */
3021 for (i = 0; i < MTK_MAC_COUNT; i++) {
3022 if (!test_bit(i, &restart))
3023 continue;
3024 err = mtk_open(eth->netdev[i]);
3025 if (err) {
3026 netif_alert(eth, ifup, eth->netdev[i],
3027 "Driver up/down cycle failed, closing device.\n");
3028 dev_close(eth->netdev[i]);
3029 }
3030 }
3031
3032 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
3033
3034 clear_bit_unlock(MTK_RESETTING, &eth->state);
3035
3036 rtnl_unlock();
3037}
3038
3039static int mtk_free_dev(struct mtk_eth *eth)
3040{
3041 int i;
3042
3043 for (i = 0; i < MTK_MAC_COUNT; i++) {
3044 if (!eth->netdev[i])
3045 continue;
3046 free_netdev(eth->netdev[i]);
3047 }
3048
3049 return 0;
3050}
3051
3052static int mtk_unreg_dev(struct mtk_eth *eth)
3053{
3054 int i;
3055
3056 for (i = 0; i < MTK_MAC_COUNT; i++) {
3057 if (!eth->netdev[i])
3058 continue;
3059 unregister_netdev(eth->netdev[i]);
3060 }
3061
3062 return 0;
3063}
3064
3065static int mtk_cleanup(struct mtk_eth *eth)
3066{
3067 mtk_unreg_dev(eth);
3068 mtk_free_dev(eth);
3069 cancel_work_sync(&eth->pending_work);
3070
3071 return 0;
3072}
3073
3074static int mtk_get_link_ksettings(struct net_device *ndev,
3075 struct ethtool_link_ksettings *cmd)
3076{
3077 struct mtk_mac *mac = netdev_priv(ndev);
3078
3079 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3080 return -EBUSY;
3081
3082 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3083}
3084
3085static int mtk_set_link_ksettings(struct net_device *ndev,
3086 const struct ethtool_link_ksettings *cmd)
3087{
3088 struct mtk_mac *mac = netdev_priv(ndev);
3089
3090 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3091 return -EBUSY;
3092
3093 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3094}
3095
3096static void mtk_get_drvinfo(struct net_device *dev,
3097 struct ethtool_drvinfo *info)
3098{
3099 struct mtk_mac *mac = netdev_priv(dev);
3100
3101 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3102 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3103 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3104}
3105
3106static u32 mtk_get_msglevel(struct net_device *dev)
3107{
3108 struct mtk_mac *mac = netdev_priv(dev);
3109
3110 return mac->hw->msg_enable;
3111}
3112
3113static void mtk_set_msglevel(struct net_device *dev, u32 value)
3114{
3115 struct mtk_mac *mac = netdev_priv(dev);
3116
3117 mac->hw->msg_enable = value;
3118}
3119
3120static int mtk_nway_reset(struct net_device *dev)
3121{
3122 struct mtk_mac *mac = netdev_priv(dev);
3123
3124 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3125 return -EBUSY;
3126
3127 if (!mac->phylink)
3128 return -ENOTSUPP;
3129
3130 return phylink_ethtool_nway_reset(mac->phylink);
3131}
3132
3133static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3134{
3135 int i;
3136
3137 switch (stringset) {
3138 case ETH_SS_STATS:
3139 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3140 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3141 data += ETH_GSTRING_LEN;
3142 }
3143 break;
3144 }
3145}
3146
3147static int mtk_get_sset_count(struct net_device *dev, int sset)
3148{
3149 switch (sset) {
3150 case ETH_SS_STATS:
3151 return ARRAY_SIZE(mtk_ethtool_stats);
3152 default:
3153 return -EOPNOTSUPP;
3154 }
3155}
3156
3157static void mtk_get_ethtool_stats(struct net_device *dev,
3158 struct ethtool_stats *stats, u64 *data)
3159{
3160 struct mtk_mac *mac = netdev_priv(dev);
3161 struct mtk_hw_stats *hwstats = mac->hw_stats;
3162 u64 *data_src, *data_dst;
3163 unsigned int start;
3164 int i;
3165
3166 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3167 return;
3168
3169 if (netif_running(dev) && netif_device_present(dev)) {
3170 if (spin_trylock_bh(&hwstats->stats_lock)) {
3171 mtk_stats_update_mac(mac);
3172 spin_unlock_bh(&hwstats->stats_lock);
3173 }
3174 }
3175
3176 data_src = (u64 *)hwstats;
3177
3178 do {
3179 data_dst = data;
3180 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3181
3182 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3183 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3184 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3185}
3186
3187static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3188 u32 *rule_locs)
3189{
3190 int ret = -EOPNOTSUPP;
3191
3192 switch (cmd->cmd) {
3193 case ETHTOOL_GRXRINGS:
3194 if (dev->hw_features & NETIF_F_LRO) {
3195 cmd->data = MTK_MAX_RX_RING_NUM;
3196 ret = 0;
3197 }
3198 break;
3199 case ETHTOOL_GRXCLSRLCNT:
3200 if (dev->hw_features & NETIF_F_LRO) {
3201 struct mtk_mac *mac = netdev_priv(dev);
3202
3203 cmd->rule_cnt = mac->hwlro_ip_cnt;
3204 ret = 0;
3205 }
3206 break;
3207 case ETHTOOL_GRXCLSRULE:
3208 if (dev->hw_features & NETIF_F_LRO)
3209 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3210 break;
3211 case ETHTOOL_GRXCLSRLALL:
3212 if (dev->hw_features & NETIF_F_LRO)
3213 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3214 rule_locs);
3215 break;
3216 default:
3217 break;
3218 }
3219
3220 return ret;
3221}
3222
3223static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3224{
3225 int ret = -EOPNOTSUPP;
3226
3227 switch (cmd->cmd) {
3228 case ETHTOOL_SRXCLSRLINS:
3229 if (dev->hw_features & NETIF_F_LRO)
3230 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3231 break;
3232 case ETHTOOL_SRXCLSRLDEL:
3233 if (dev->hw_features & NETIF_F_LRO)
3234 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3235 break;
3236 default:
3237 break;
3238 }
3239
3240 return ret;
3241}
3242
3243static const struct ethtool_ops mtk_ethtool_ops = {
3244 .get_link_ksettings = mtk_get_link_ksettings,
3245 .set_link_ksettings = mtk_set_link_ksettings,
3246 .get_drvinfo = mtk_get_drvinfo,
3247 .get_msglevel = mtk_get_msglevel,
3248 .set_msglevel = mtk_set_msglevel,
3249 .nway_reset = mtk_nway_reset,
3250 .get_link = ethtool_op_get_link,
3251 .get_strings = mtk_get_strings,
3252 .get_sset_count = mtk_get_sset_count,
3253 .get_ethtool_stats = mtk_get_ethtool_stats,
3254 .get_rxnfc = mtk_get_rxnfc,
3255 .set_rxnfc = mtk_set_rxnfc,
3256};
3257
3258static const struct net_device_ops mtk_netdev_ops = {
3259 .ndo_init = mtk_init,
3260 .ndo_uninit = mtk_uninit,
3261 .ndo_open = mtk_open,
3262 .ndo_stop = mtk_stop,
3263 .ndo_start_xmit = mtk_start_xmit,
3264 .ndo_set_mac_address = mtk_set_mac_address,
3265 .ndo_validate_addr = eth_validate_addr,
3266 .ndo_do_ioctl = mtk_do_ioctl,
3267 .ndo_tx_timeout = mtk_tx_timeout,
3268 .ndo_get_stats64 = mtk_get_stats64,
3269 .ndo_fix_features = mtk_fix_features,
3270 .ndo_set_features = mtk_set_features,
3271#ifdef CONFIG_NET_POLL_CONTROLLER
3272 .ndo_poll_controller = mtk_poll_controller,
3273#endif
3274};
3275
3276static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3277{
3278 const __be32 *_id = of_get_property(np, "reg", NULL);
3279 struct phylink *phylink;
3280 int phy_mode, id, err;
3281 struct mtk_mac *mac;
3282
3283 if (!_id) {
3284 dev_err(eth->dev, "missing mac id\n");
3285 return -EINVAL;
3286 }
3287
3288 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003289 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003290 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3291 return -EINVAL;
3292 }
3293
3294 if (eth->netdev[id]) {
3295 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3296 return -EINVAL;
3297 }
3298
3299 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3300 if (!eth->netdev[id]) {
3301 dev_err(eth->dev, "alloc_etherdev failed\n");
3302 return -ENOMEM;
3303 }
3304 mac = netdev_priv(eth->netdev[id]);
3305 eth->mac[id] = mac;
3306 mac->id = id;
3307 mac->hw = eth;
3308 mac->of_node = np;
3309
3310 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3311 mac->hwlro_ip_cnt = 0;
3312
3313 mac->hw_stats = devm_kzalloc(eth->dev,
3314 sizeof(*mac->hw_stats),
3315 GFP_KERNEL);
3316 if (!mac->hw_stats) {
3317 dev_err(eth->dev, "failed to allocate counter memory\n");
3318 err = -ENOMEM;
3319 goto free_netdev;
3320 }
3321 spin_lock_init(&mac->hw_stats->stats_lock);
3322 u64_stats_init(&mac->hw_stats->syncp);
3323 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3324
3325 /* phylink create */
3326 phy_mode = of_get_phy_mode(np);
3327 if (phy_mode < 0) {
3328 dev_err(eth->dev, "incorrect phy-mode\n");
3329 err = -EINVAL;
3330 goto free_netdev;
3331 }
3332
3333 /* mac config is not set */
3334 mac->interface = PHY_INTERFACE_MODE_NA;
3335 mac->mode = MLO_AN_PHY;
3336 mac->speed = SPEED_UNKNOWN;
3337
3338 mac->phylink_config.dev = &eth->netdev[id]->dev;
3339 mac->phylink_config.type = PHYLINK_NETDEV;
3340
3341 phylink = phylink_create(&mac->phylink_config,
3342 of_fwnode_handle(mac->of_node),
3343 phy_mode, &mtk_phylink_ops);
3344 if (IS_ERR(phylink)) {
3345 err = PTR_ERR(phylink);
3346 goto free_netdev;
3347 }
3348
3349 mac->phylink = phylink;
3350
3351 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3352 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3353 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3354 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3355
3356 eth->netdev[id]->hw_features = eth->soc->hw_features;
3357 if (eth->hwlro)
3358 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3359
3360 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3361 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3362 eth->netdev[id]->features |= eth->soc->hw_features;
3363 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3364
3365 eth->netdev[id]->irq = eth->irq[0];
3366 eth->netdev[id]->dev.of_node = np;
3367
3368 return 0;
3369
3370free_netdev:
3371 free_netdev(eth->netdev[id]);
3372 return err;
3373}
3374
3375static int mtk_probe(struct platform_device *pdev)
3376{
3377 struct device_node *mac_np;
3378 struct mtk_eth *eth;
3379 int err, i;
3380
3381 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3382 if (!eth)
3383 return -ENOMEM;
3384
3385 eth->soc = of_device_get_match_data(&pdev->dev);
3386
3387 eth->dev = &pdev->dev;
3388 eth->base = devm_platform_ioremap_resource(pdev, 0);
3389 if (IS_ERR(eth->base))
3390 return PTR_ERR(eth->base);
3391
3392 if(eth->soc->has_sram) {
3393 struct resource *res;
3394 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08003395 if (unlikely(!res))
3396 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08003397 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
3398 }
3399
3400 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3401 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
3402 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
3403 } else {
3404 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
3405 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
3406 }
3407
3408 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3409 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
3410 eth->ip_align = NET_IP_ALIGN;
3411 } else {
developera2bdbd52021-05-31 19:10:17 +08003412 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08003413 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
3414 else
3415 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
3416 }
3417
3418 spin_lock_init(&eth->page_lock);
3419 spin_lock_init(&eth->tx_irq_lock);
3420 spin_lock_init(&eth->rx_irq_lock);
3421
3422 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3423 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3424 "mediatek,ethsys");
3425 if (IS_ERR(eth->ethsys)) {
3426 dev_err(&pdev->dev, "no ethsys regmap found\n");
3427 return PTR_ERR(eth->ethsys);
3428 }
3429 }
3430
3431 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
3432 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3433 "mediatek,infracfg");
3434 if (IS_ERR(eth->infra)) {
3435 dev_err(&pdev->dev, "no infracfg regmap found\n");
3436 return PTR_ERR(eth->infra);
3437 }
3438 }
3439
3440 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
3441 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
3442 GFP_KERNEL);
3443 if (!eth->sgmii)
3444 return -ENOMEM;
3445
3446 err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
3447 eth->soc->ana_rgc3);
3448
3449 if (err)
3450 return err;
3451 }
3452
3453 if (eth->soc->required_pctl) {
3454 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3455 "mediatek,pctl");
3456 if (IS_ERR(eth->pctl)) {
3457 dev_err(&pdev->dev, "no pctl regmap found\n");
3458 return PTR_ERR(eth->pctl);
3459 }
3460 }
3461
developer18f46a82021-07-20 21:08:21 +08003462 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003463 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
3464 eth->irq[i] = eth->irq[0];
3465 else
3466 eth->irq[i] = platform_get_irq(pdev, i);
3467 if (eth->irq[i] < 0) {
3468 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
3469 return -ENXIO;
3470 }
3471 }
3472
3473 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
3474 eth->clks[i] = devm_clk_get(eth->dev,
3475 mtk_clks_source_name[i]);
3476 if (IS_ERR(eth->clks[i])) {
3477 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
3478 return -EPROBE_DEFER;
3479 if (eth->soc->required_clks & BIT(i)) {
3480 dev_err(&pdev->dev, "clock %s not found\n",
3481 mtk_clks_source_name[i]);
3482 return -EINVAL;
3483 }
3484 eth->clks[i] = NULL;
3485 }
3486 }
3487
3488 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
3489 INIT_WORK(&eth->pending_work, mtk_pending_work);
3490
3491 err = mtk_hw_init(eth);
3492 if (err)
3493 return err;
3494
3495 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
3496
3497 for_each_child_of_node(pdev->dev.of_node, mac_np) {
3498 if (!of_device_is_compatible(mac_np,
3499 "mediatek,eth-mac"))
3500 continue;
3501
3502 if (!of_device_is_available(mac_np))
3503 continue;
3504
3505 err = mtk_add_mac(eth, mac_np);
3506 if (err) {
3507 of_node_put(mac_np);
3508 goto err_deinit_hw;
3509 }
3510 }
3511
developer18f46a82021-07-20 21:08:21 +08003512 err = mtk_napi_init(eth);
3513 if (err)
3514 goto err_free_dev;
3515
developerfd40db22021-04-29 10:08:25 +08003516 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
3517 err = devm_request_irq(eth->dev, eth->irq[0],
3518 mtk_handle_irq, 0,
3519 dev_name(eth->dev), eth);
3520 } else {
3521 err = devm_request_irq(eth->dev, eth->irq[1],
3522 mtk_handle_irq_tx, 0,
3523 dev_name(eth->dev), eth);
3524 if (err)
3525 goto err_free_dev;
3526
3527 err = devm_request_irq(eth->dev, eth->irq[2],
3528 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08003529 dev_name(eth->dev), &eth->rx_napi[0]);
3530 if (err)
3531 goto err_free_dev;
3532
3533 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3534 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3535 err = devm_request_irq(eth->dev,
3536 eth->irq[2 + i],
3537 mtk_handle_irq_rx, 0,
3538 dev_name(eth->dev),
3539 &eth->rx_napi[i]);
3540 if (err)
3541 goto err_free_dev;
3542 }
3543 }
developerfd40db22021-04-29 10:08:25 +08003544 }
3545 if (err)
3546 goto err_free_dev;
3547
3548 /* No MT7628/88 support yet */
3549 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3550 err = mtk_mdio_init(eth);
3551 if (err)
3552 goto err_free_dev;
3553 }
3554
3555 for (i = 0; i < MTK_MAX_DEVS; i++) {
3556 if (!eth->netdev[i])
3557 continue;
3558
3559 err = register_netdev(eth->netdev[i]);
3560 if (err) {
3561 dev_err(eth->dev, "error bringing up device\n");
3562 goto err_deinit_mdio;
3563 } else
3564 netif_info(eth, probe, eth->netdev[i],
3565 "mediatek frame engine at 0x%08lx, irq %d\n",
3566 eth->netdev[i]->base_addr, eth->irq[0]);
3567 }
3568
3569 /* we run 2 devices on the same DMA ring so we need a dummy device
3570 * for NAPI to work
3571 */
3572 init_dummy_netdev(&eth->dummy_dev);
3573 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
3574 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08003575 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08003576 MTK_NAPI_WEIGHT);
3577
developer18f46a82021-07-20 21:08:21 +08003578 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3579 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3580 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
3581 mtk_napi_rx, MTK_NAPI_WEIGHT);
3582 }
3583
developerfd40db22021-04-29 10:08:25 +08003584 mtketh_debugfs_init(eth);
3585 debug_proc_init(eth);
3586
3587 platform_set_drvdata(pdev, eth);
3588
3589 return 0;
3590
3591err_deinit_mdio:
3592 mtk_mdio_cleanup(eth);
3593err_free_dev:
3594 mtk_free_dev(eth);
3595err_deinit_hw:
3596 mtk_hw_deinit(eth);
3597
3598 return err;
3599}
3600
3601static int mtk_remove(struct platform_device *pdev)
3602{
3603 struct mtk_eth *eth = platform_get_drvdata(pdev);
3604 struct mtk_mac *mac;
3605 int i;
3606
3607 /* stop all devices to make sure that dma is properly shut down */
3608 for (i = 0; i < MTK_MAC_COUNT; i++) {
3609 if (!eth->netdev[i])
3610 continue;
3611 mtk_stop(eth->netdev[i]);
3612 mac = netdev_priv(eth->netdev[i]);
3613 phylink_disconnect_phy(mac->phylink);
3614 }
3615
3616 mtk_hw_deinit(eth);
3617
3618 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003619 netif_napi_del(&eth->rx_napi[0].napi);
3620
3621 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3622 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3623 netif_napi_del(&eth->rx_napi[i].napi);
3624 }
3625
developerfd40db22021-04-29 10:08:25 +08003626 mtk_cleanup(eth);
3627 mtk_mdio_cleanup(eth);
3628
3629 return 0;
3630}
3631
3632static const struct mtk_soc_data mt2701_data = {
3633 .caps = MT7623_CAPS | MTK_HWLRO,
3634 .hw_features = MTK_HW_FEATURES,
3635 .required_clks = MT7623_CLKS_BITMAP,
3636 .required_pctl = true,
3637 .has_sram = false,
3638};
3639
3640static const struct mtk_soc_data mt7621_data = {
3641 .caps = MT7621_CAPS,
3642 .hw_features = MTK_HW_FEATURES,
3643 .required_clks = MT7621_CLKS_BITMAP,
3644 .required_pctl = false,
3645 .has_sram = false,
3646};
3647
3648static const struct mtk_soc_data mt7622_data = {
3649 .ana_rgc3 = 0x2028,
3650 .caps = MT7622_CAPS | MTK_HWLRO,
3651 .hw_features = MTK_HW_FEATURES,
3652 .required_clks = MT7622_CLKS_BITMAP,
3653 .required_pctl = false,
3654 .has_sram = false,
3655};
3656
3657static const struct mtk_soc_data mt7623_data = {
3658 .caps = MT7623_CAPS | MTK_HWLRO,
3659 .hw_features = MTK_HW_FEATURES,
3660 .required_clks = MT7623_CLKS_BITMAP,
3661 .required_pctl = true,
3662 .has_sram = false,
3663};
3664
3665static const struct mtk_soc_data mt7629_data = {
3666 .ana_rgc3 = 0x128,
3667 .caps = MT7629_CAPS | MTK_HWLRO,
3668 .hw_features = MTK_HW_FEATURES,
3669 .required_clks = MT7629_CLKS_BITMAP,
3670 .required_pctl = false,
3671 .has_sram = false,
3672};
3673
3674static const struct mtk_soc_data mt7986_data = {
3675 .ana_rgc3 = 0x128,
3676 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08003677 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08003678 .required_clks = MT7986_CLKS_BITMAP,
3679 .required_pctl = false,
3680 .has_sram = true,
3681};
3682
developer255bba22021-07-27 15:16:33 +08003683static const struct mtk_soc_data mt7981_data = {
3684 .ana_rgc3 = 0x128,
3685 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08003686 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08003687 .required_clks = MT7981_CLKS_BITMAP,
3688 .required_pctl = false,
3689 .has_sram = true,
3690};
3691
developerfd40db22021-04-29 10:08:25 +08003692static const struct mtk_soc_data rt5350_data = {
3693 .caps = MT7628_CAPS,
3694 .hw_features = MTK_HW_FEATURES_MT7628,
3695 .required_clks = MT7628_CLKS_BITMAP,
3696 .required_pctl = false,
3697 .has_sram = false,
3698};
3699
3700const struct of_device_id of_mtk_match[] = {
3701 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
3702 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
3703 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
3704 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
3705 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
3706 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08003707 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developerfd40db22021-04-29 10:08:25 +08003708 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
3709 {},
3710};
3711MODULE_DEVICE_TABLE(of, of_mtk_match);
3712
3713static struct platform_driver mtk_driver = {
3714 .probe = mtk_probe,
3715 .remove = mtk_remove,
3716 .driver = {
3717 .name = "mtk_soc_eth",
3718 .of_match_table = of_mtk_match,
3719 },
3720};
3721
3722module_platform_driver(mtk_driver);
3723
3724MODULE_LICENSE("GPL");
3725MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3726MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");