blob: 5d20651b8ac790307b431795002c7a4354dc59ad [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
42
developerfd40db22021-04-29 10:08:25 +080043module_param_named(msg_level, mtk_msg_level, int, 0);
44MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080045DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080046
47#define MTK_ETHTOOL_STAT(x) { #x, \
48 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
49
50/* strings used by ethtool */
51static const struct mtk_ethtool_stats {
52 char str[ETH_GSTRING_LEN];
53 u32 offset;
54} mtk_ethtool_stats[] = {
55 MTK_ETHTOOL_STAT(tx_bytes),
56 MTK_ETHTOOL_STAT(tx_packets),
57 MTK_ETHTOOL_STAT(tx_skip),
58 MTK_ETHTOOL_STAT(tx_collisions),
59 MTK_ETHTOOL_STAT(rx_bytes),
60 MTK_ETHTOOL_STAT(rx_packets),
61 MTK_ETHTOOL_STAT(rx_overflow),
62 MTK_ETHTOOL_STAT(rx_fcs_errors),
63 MTK_ETHTOOL_STAT(rx_short_errors),
64 MTK_ETHTOOL_STAT(rx_long_errors),
65 MTK_ETHTOOL_STAT(rx_checksum_errors),
66 MTK_ETHTOOL_STAT(rx_flow_control_packets),
67};
68
69static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +080070 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
71 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +080072 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
73 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
74 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
developer1bbcf512022-11-18 16:09:33 +080075 "usxgmii0_sel", "usxgmii1_sel", "sgm0_sel", "sgm1_sel",
developerfd40db22021-04-29 10:08:25 +080076};
77
78void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
79{
80 __raw_writel(val, eth->base + reg);
81}
82
83u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
84{
85 return __raw_readl(eth->base + reg);
86}
87
88u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
89{
90 u32 val;
91
92 val = mtk_r32(eth, reg);
93 val &= ~mask;
94 val |= set;
95 mtk_w32(eth, val, reg);
96 return reg;
97}
98
99static int mtk_mdio_busy_wait(struct mtk_eth *eth)
100{
101 unsigned long t_start = jiffies;
102
103 while (1) {
104 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
105 return 0;
106 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
107 break;
developerc4671b22021-05-28 13:16:42 +0800108 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800109 }
110
111 dev_err(eth->dev, "mdio: MDIO timeout\n");
112 return -1;
113}
114
developer599cda42022-05-24 15:13:31 +0800115u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
116 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800117{
118 if (mtk_mdio_busy_wait(eth))
119 return -1;
120
121 write_data &= 0xffff;
122
developer599cda42022-05-24 15:13:31 +0800123 if (phy_reg & MII_ADDR_C45) {
124 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
125 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
126 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
127 MTK_PHY_IAC);
128
129 if (mtk_mdio_busy_wait(eth))
130 return -1;
131
132 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
133 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
134 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
135 MTK_PHY_IAC);
136 } else {
137 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
138 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
139 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
140 MTK_PHY_IAC);
141 }
developerfd40db22021-04-29 10:08:25 +0800142
143 if (mtk_mdio_busy_wait(eth))
144 return -1;
145
146 return 0;
147}
148
developer599cda42022-05-24 15:13:31 +0800149u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800150{
151 u32 d;
152
153 if (mtk_mdio_busy_wait(eth))
154 return 0xffff;
155
developer599cda42022-05-24 15:13:31 +0800156 if (phy_reg & MII_ADDR_C45) {
157 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
158 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
159 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
160 MTK_PHY_IAC);
161
162 if (mtk_mdio_busy_wait(eth))
163 return 0xffff;
164
165 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
166 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
167 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
168 MTK_PHY_IAC);
169 } else {
170 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
171 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
172 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
173 MTK_PHY_IAC);
174 }
developerfd40db22021-04-29 10:08:25 +0800175
176 if (mtk_mdio_busy_wait(eth))
177 return 0xffff;
178
179 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
180
181 return d;
182}
183
184static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
185 int phy_reg, u16 val)
186{
187 struct mtk_eth *eth = bus->priv;
188
189 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
190}
191
192static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
193{
194 struct mtk_eth *eth = bus->priv;
195
196 return _mtk_mdio_read(eth, phy_addr, phy_reg);
197}
198
developerabeadd52022-08-15 11:26:44 +0800199static int mtk_mdio_reset(struct mii_bus *bus)
200{
201 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
202 * we just need to wait until device ready.
203 */
204 mdelay(20);
205
206 return 0;
207}
208
developerfd40db22021-04-29 10:08:25 +0800209static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
210 phy_interface_t interface)
211{
212 u32 val;
213
214 /* Check DDR memory type.
215 * Currently TRGMII mode with DDR2 memory is not supported.
216 */
217 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
218 if (interface == PHY_INTERFACE_MODE_TRGMII &&
219 val & SYSCFG_DRAM_TYPE_DDR2) {
220 dev_err(eth->dev,
221 "TRGMII mode with DDR2 memory is not supported!\n");
222 return -EOPNOTSUPP;
223 }
224
225 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
226 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
227
228 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
229 ETHSYS_TRGMII_MT7621_MASK, val);
230
231 return 0;
232}
233
234static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
235 phy_interface_t interface, int speed)
236{
237 u32 val;
238 int ret;
239
240 if (interface == PHY_INTERFACE_MODE_TRGMII) {
241 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
242 val = 500000000;
243 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
244 if (ret)
245 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
246 return;
247 }
248
249 val = (speed == SPEED_1000) ?
250 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
251 mtk_w32(eth, val, INTF_MODE);
252
253 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
254 ETHSYS_TRGMII_CLK_SEL362_5,
255 ETHSYS_TRGMII_CLK_SEL362_5);
256
257 val = (speed == SPEED_1000) ? 250000000 : 500000000;
258 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
259 if (ret)
260 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
261
262 val = (speed == SPEED_1000) ?
263 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
264 mtk_w32(eth, val, TRGMII_RCK_CTRL);
265
266 val = (speed == SPEED_1000) ?
267 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
268 mtk_w32(eth, val, TRGMII_TCK_CTRL);
269}
270
developer089e8852022-09-28 14:43:46 +0800271static void mtk_setup_bridge_switch(struct mtk_eth *eth)
272{
273 int val;
274
275 /* Force Port1 XGMAC Link Up */
276 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
277 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
278 MTK_XGMAC_STS(MTK_GMAC1_ID));
279
280 /* Adjust GSW bridge IPG to 11*/
281 val = mtk_r32(eth, MTK_GSW_CFG);
282 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
283 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
284 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
285 mtk_w32(eth, val, MTK_GSW_CFG);
286
287 /* Disable GDM1 RX CRC stripping */
288 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
289 val &= ~MTK_GDMA_STRP_CRC;
290 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
291}
292
developerfd40db22021-04-29 10:08:25 +0800293static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
294 const struct phylink_link_state *state)
295{
296 struct mtk_mac *mac = container_of(config, struct mtk_mac,
297 phylink_config);
298 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800299 u32 sid, i;
developerfb556ca2021-10-13 10:52:09 +0800300 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800301
302 /* MT76x8 has no hardware settings between for the MAC */
303 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
304 mac->interface != state->interface) {
305 /* Setup soc pin functions */
306 switch (state->interface) {
307 case PHY_INTERFACE_MODE_TRGMII:
308 if (mac->id)
309 goto err_phy;
310 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
311 MTK_GMAC1_TRGMII))
312 goto err_phy;
313 /* fall through */
314 case PHY_INTERFACE_MODE_RGMII_TXID:
315 case PHY_INTERFACE_MODE_RGMII_RXID:
316 case PHY_INTERFACE_MODE_RGMII_ID:
317 case PHY_INTERFACE_MODE_RGMII:
318 case PHY_INTERFACE_MODE_MII:
319 case PHY_INTERFACE_MODE_REVMII:
320 case PHY_INTERFACE_MODE_RMII:
321 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
322 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
323 if (err)
324 goto init_err;
325 }
326 break;
327 case PHY_INTERFACE_MODE_1000BASEX:
328 case PHY_INTERFACE_MODE_2500BASEX:
329 case PHY_INTERFACE_MODE_SGMII:
330 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
331 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
332 if (err)
333 goto init_err;
334 }
335 break;
336 case PHY_INTERFACE_MODE_GMII:
337 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
338 err = mtk_gmac_gephy_path_setup(eth, mac->id);
339 if (err)
340 goto init_err;
341 }
342 break;
developer30e13e72022-11-03 10:21:24 +0800343 case PHY_INTERFACE_MODE_XGMII:
344 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
345 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
346 if (err)
347 goto init_err;
348 }
349 break;
developer089e8852022-09-28 14:43:46 +0800350 case PHY_INTERFACE_MODE_USXGMII:
351 case PHY_INTERFACE_MODE_10GKR:
352 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
353 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
354 if (err)
355 goto init_err;
356 }
357 break;
developerfd40db22021-04-29 10:08:25 +0800358 default:
359 goto err_phy;
360 }
361
362 /* Setup clock for 1st gmac */
363 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
364 !phy_interface_mode_is_8023z(state->interface) &&
365 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
366 if (MTK_HAS_CAPS(mac->hw->soc->caps,
367 MTK_TRGMII_MT7621_CLK)) {
368 if (mt7621_gmac0_rgmii_adjust(mac->hw,
369 state->interface))
370 goto err_phy;
371 } else {
372 mtk_gmac0_rgmii_adjust(mac->hw,
373 state->interface,
374 state->speed);
375
376 /* mt7623_pad_clk_setup */
377 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
378 mtk_w32(mac->hw,
379 TD_DM_DRVP(8) | TD_DM_DRVN(8),
380 TRGMII_TD_ODT(i));
381
382 /* Assert/release MT7623 RXC reset */
383 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
384 TRGMII_RCK_CTRL);
385 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
386 }
387 }
388
389 ge_mode = 0;
390 switch (state->interface) {
391 case PHY_INTERFACE_MODE_MII:
392 case PHY_INTERFACE_MODE_GMII:
393 ge_mode = 1;
394 break;
395 case PHY_INTERFACE_MODE_REVMII:
396 ge_mode = 2;
397 break;
398 case PHY_INTERFACE_MODE_RMII:
399 if (mac->id)
400 goto err_phy;
401 ge_mode = 3;
402 break;
403 default:
404 break;
405 }
406
407 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800408 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800409 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
410 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
411 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
412 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800413 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800414
415 mac->interface = state->interface;
416 }
417
418 /* SGMII */
419 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
420 phy_interface_mode_is_8023z(state->interface)) {
421 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
422 * being setup done.
423 */
developerd82e8372022-02-09 15:00:09 +0800424 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800425 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
426
427 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
428 SYSCFG0_SGMII_MASK,
429 ~(u32)SYSCFG0_SGMII_MASK);
430
431 /* Decide how GMAC and SGMIISYS be mapped */
432 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
433 0 : mac->id;
434
435 /* Setup SGMIISYS with the determined property */
436 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800437 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800438 state);
developer2fbee452022-08-12 13:58:20 +0800439 else
developer089e8852022-09-28 14:43:46 +0800440 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800441
developerd82e8372022-02-09 15:00:09 +0800442 if (err) {
443 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800444 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800445 }
developerfd40db22021-04-29 10:08:25 +0800446
447 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
448 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800449 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800450 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
451 state->interface == PHY_INTERFACE_MODE_10GKR) {
452 sid = mac->id;
453
454 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
455 sid != MTK_GMAC1_ID) {
456 if (phylink_autoneg_inband(mode))
457 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
458 SPEED_10000);
459 else
460 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
461 SPEED_10000);
462
463 if (err)
464 goto init_err;
465 }
developerfd40db22021-04-29 10:08:25 +0800466 } else if (phylink_autoneg_inband(mode)) {
467 dev_err(eth->dev,
468 "In-band mode not supported in non SGMII mode!\n");
469 return;
470 }
471
472 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800473 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800474 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
475 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800476
developer089e8852022-09-28 14:43:46 +0800477 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
478 switch (mac->id) {
479 case MTK_GMAC1_ID:
480 mtk_setup_bridge_switch(eth);
481 break;
482 case MTK_GMAC3_ID:
483 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
484 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
485 MTK_XGMAC_STS(mac->id));
486 break;
487 }
488 }
developerfd40db22021-04-29 10:08:25 +0800489 }
490
developerfd40db22021-04-29 10:08:25 +0800491 return;
492
493err_phy:
494 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
495 mac->id, phy_modes(state->interface));
496 return;
497
498init_err:
499 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
500 mac->id, phy_modes(state->interface), err);
501}
502
developer089e8852022-09-28 14:43:46 +0800503static int mtk_mac_pcs_get_state(struct phylink_config *config,
504 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800505{
506 struct mtk_mac *mac = container_of(config, struct mtk_mac,
507 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800508
developer089e8852022-09-28 14:43:46 +0800509 if (mac->type == MTK_XGDM_TYPE) {
510 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800511
developer089e8852022-09-28 14:43:46 +0800512 if (mac->id == MTK_GMAC2_ID)
513 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800514
developer089e8852022-09-28 14:43:46 +0800515 state->duplex = 1;
516
517 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
518 case 0:
519 state->speed = SPEED_10000;
520 break;
521 case 1:
522 state->speed = SPEED_5000;
523 break;
524 case 2:
525 state->speed = SPEED_2500;
526 break;
527 case 3:
528 state->speed = SPEED_1000;
529 break;
530 }
531
532 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
533 } else if (mac->type == MTK_GDM_TYPE) {
534 struct mtk_eth *eth = mac->hw;
535 struct mtk_xgmii *ss = eth->xgmii;
536 u32 id = mtk_mac2xgmii_id(eth, mac->id);
537 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
538 u32 val;
539
540 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
541
542 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
543
544 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
545 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
546
547 val = val >> 16;
548
549 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
550
551 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
552 case 0:
553 state->speed = SPEED_10;
554 break;
555 case 1:
556 state->speed = SPEED_100;
557 break;
558 case 2:
559 state->speed = SPEED_1000;
560 break;
561 }
562 } else {
563 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
564
565 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
566
567 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
568 case 0:
569 state->speed = SPEED_10;
570 break;
571 case 1:
572 state->speed = SPEED_100;
573 break;
574 case 2:
575 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
576 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
577 break;
578 }
579 }
580
581 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
582 if (pmsr & MAC_MSR_RX_FC)
583 state->pause |= MLO_PAUSE_RX;
584 if (pmsr & MAC_MSR_TX_FC)
585 state->pause |= MLO_PAUSE_TX;
586 }
developerfd40db22021-04-29 10:08:25 +0800587
588 return 1;
589}
590
591static void mtk_mac_an_restart(struct phylink_config *config)
592{
593 struct mtk_mac *mac = container_of(config, struct mtk_mac,
594 phylink_config);
595
developer089e8852022-09-28 14:43:46 +0800596 if (mac->type != MTK_XGDM_TYPE)
597 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800598}
599
600static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
601 phy_interface_t interface)
602{
603 struct mtk_mac *mac = container_of(config, struct mtk_mac,
604 phylink_config);
developer089e8852022-09-28 14:43:46 +0800605 u32 mcr;
606
607 if (mac->type == MTK_GDM_TYPE) {
608 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
609 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
610 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
611 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
612 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800613
developer089e8852022-09-28 14:43:46 +0800614 mcr &= 0xfffffff0;
615 mcr |= XMAC_MCR_TRX_DISABLE;
616 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
617 }
developerfd40db22021-04-29 10:08:25 +0800618}
619
620static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
621 phy_interface_t interface,
622 struct phy_device *phy)
623{
624 struct mtk_mac *mac = container_of(config, struct mtk_mac,
625 phylink_config);
developer089e8852022-09-28 14:43:46 +0800626 u32 mcr, mcr_cur;
627
628 if (mac->type == MTK_GDM_TYPE) {
629 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
630 mcr = mcr_cur;
631 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
632 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
633 MAC_MCR_FORCE_RX_FC);
634 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
635 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
636
637 /* Configure speed */
638 switch (speed) {
639 case SPEED_2500:
640 case SPEED_1000:
641 mcr |= MAC_MCR_SPEED_1000;
642 break;
643 case SPEED_100:
644 mcr |= MAC_MCR_SPEED_100;
645 break;
646 }
647
648 /* Configure duplex */
649 if (duplex == DUPLEX_FULL)
650 mcr |= MAC_MCR_FORCE_DPX;
651
652 /* Configure pause modes -
653 * phylink will avoid these for half duplex
654 */
655 if (tx_pause)
656 mcr |= MAC_MCR_FORCE_TX_FC;
657 if (rx_pause)
658 mcr |= MAC_MCR_FORCE_RX_FC;
659
660 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
661
662 /* Only update control register when needed! */
663 if (mcr != mcr_cur)
664 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
665 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
666 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
667
668 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
669 /* Configure pause modes -
670 * phylink will avoid these for half duplex
671 */
672 if (tx_pause)
673 mcr |= XMAC_MCR_FORCE_TX_FC;
674 if (rx_pause)
675 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800676
developer089e8852022-09-28 14:43:46 +0800677 mcr &= ~(XMAC_MCR_TRX_DISABLE);
678 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
679 }
developerfd40db22021-04-29 10:08:25 +0800680}
681
682static void mtk_validate(struct phylink_config *config,
683 unsigned long *supported,
684 struct phylink_link_state *state)
685{
686 struct mtk_mac *mac = container_of(config, struct mtk_mac,
687 phylink_config);
688 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
689
690 if (state->interface != PHY_INTERFACE_MODE_NA &&
691 state->interface != PHY_INTERFACE_MODE_MII &&
692 state->interface != PHY_INTERFACE_MODE_GMII &&
693 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
694 phy_interface_mode_is_rgmii(state->interface)) &&
695 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
696 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
697 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
698 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800699 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800700 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
701 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800702 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
703 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
704 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
705 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800706 linkmode_zero(supported);
707 return;
708 }
709
710 phylink_set_port_modes(mask);
711 phylink_set(mask, Autoneg);
712
713 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800714 case PHY_INTERFACE_MODE_USXGMII:
715 case PHY_INTERFACE_MODE_10GKR:
716 phylink_set(mask, 10000baseKR_Full);
717 phylink_set(mask, 10000baseT_Full);
718 phylink_set(mask, 10000baseCR_Full);
719 phylink_set(mask, 10000baseSR_Full);
720 phylink_set(mask, 10000baseLR_Full);
721 phylink_set(mask, 10000baseLRM_Full);
722 phylink_set(mask, 10000baseER_Full);
723 phylink_set(mask, 100baseT_Half);
724 phylink_set(mask, 100baseT_Full);
725 phylink_set(mask, 1000baseT_Half);
726 phylink_set(mask, 1000baseT_Full);
727 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800728 phylink_set(mask, 2500baseT_Full);
729 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800730 break;
developerfd40db22021-04-29 10:08:25 +0800731 case PHY_INTERFACE_MODE_TRGMII:
732 phylink_set(mask, 1000baseT_Full);
733 break;
developer30e13e72022-11-03 10:21:24 +0800734 case PHY_INTERFACE_MODE_XGMII:
735 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800736 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800737 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800738 /* fall through; */
739 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800740 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800741 phylink_set(mask, 2500baseT_Full);
742 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800743 case PHY_INTERFACE_MODE_GMII:
744 case PHY_INTERFACE_MODE_RGMII:
745 case PHY_INTERFACE_MODE_RGMII_ID:
746 case PHY_INTERFACE_MODE_RGMII_RXID:
747 case PHY_INTERFACE_MODE_RGMII_TXID:
748 phylink_set(mask, 1000baseT_Half);
749 /* fall through */
750 case PHY_INTERFACE_MODE_SGMII:
751 phylink_set(mask, 1000baseT_Full);
752 phylink_set(mask, 1000baseX_Full);
753 /* fall through */
754 case PHY_INTERFACE_MODE_MII:
755 case PHY_INTERFACE_MODE_RMII:
756 case PHY_INTERFACE_MODE_REVMII:
757 case PHY_INTERFACE_MODE_NA:
758 default:
759 phylink_set(mask, 10baseT_Half);
760 phylink_set(mask, 10baseT_Full);
761 phylink_set(mask, 100baseT_Half);
762 phylink_set(mask, 100baseT_Full);
763 break;
764 }
765
766 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800767
768 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
769 phylink_set(mask, 10000baseKR_Full);
770 phylink_set(mask, 10000baseSR_Full);
771 phylink_set(mask, 10000baseLR_Full);
772 phylink_set(mask, 10000baseLRM_Full);
773 phylink_set(mask, 10000baseER_Full);
774 phylink_set(mask, 1000baseKX_Full);
775 phylink_set(mask, 1000baseT_Full);
776 phylink_set(mask, 1000baseX_Full);
777 phylink_set(mask, 2500baseX_Full);
778 }
developerfd40db22021-04-29 10:08:25 +0800779 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
780 phylink_set(mask, 1000baseT_Full);
781 phylink_set(mask, 1000baseX_Full);
782 phylink_set(mask, 2500baseX_Full);
783 }
784 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
785 phylink_set(mask, 1000baseT_Full);
786 phylink_set(mask, 1000baseT_Half);
787 phylink_set(mask, 1000baseX_Full);
788 }
789 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
790 phylink_set(mask, 1000baseT_Full);
791 phylink_set(mask, 1000baseT_Half);
792 }
793 }
794
developer30e13e72022-11-03 10:21:24 +0800795 if (mac->type == MTK_XGDM_TYPE) {
796 phylink_clear(mask, 10baseT_Half);
797 phylink_clear(mask, 100baseT_Half);
798 phylink_clear(mask, 1000baseT_Half);
799 }
800
developerfd40db22021-04-29 10:08:25 +0800801 phylink_set(mask, Pause);
802 phylink_set(mask, Asym_Pause);
803
804 linkmode_and(supported, supported, mask);
805 linkmode_and(state->advertising, state->advertising, mask);
806
807 /* We can only operate at 2500BaseX or 1000BaseX. If requested
808 * to advertise both, only report advertising at 2500BaseX.
809 */
810 phylink_helper_basex_speed(state);
811}
812
813static const struct phylink_mac_ops mtk_phylink_ops = {
814 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800815 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800816 .mac_an_restart = mtk_mac_an_restart,
817 .mac_config = mtk_mac_config,
818 .mac_link_down = mtk_mac_link_down,
819 .mac_link_up = mtk_mac_link_up,
820};
821
822static int mtk_mdio_init(struct mtk_eth *eth)
823{
824 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800825 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800826 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800827 u32 val;
developerfd40db22021-04-29 10:08:25 +0800828
829 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
830 if (!mii_np) {
831 dev_err(eth->dev, "no %s child node found", "mdio-bus");
832 return -ENODEV;
833 }
834
835 if (!of_device_is_available(mii_np)) {
836 ret = -ENODEV;
837 goto err_put_node;
838 }
839
840 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
841 if (!eth->mii_bus) {
842 ret = -ENOMEM;
843 goto err_put_node;
844 }
845
846 eth->mii_bus->name = "mdio";
847 eth->mii_bus->read = mtk_mdio_read;
848 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800849 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800850 eth->mii_bus->priv = eth;
851 eth->mii_bus->parent = eth->dev;
852
developer6fd46562021-10-14 15:04:34 +0800853 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800854 ret = -ENOMEM;
855 goto err_put_node;
856 }
developerc8acd8d2022-11-10 09:07:10 +0800857
858 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
859 max_clk = val;
860
861 while (clk / divider > max_clk) {
862 if (divider >= 63)
863 break;
864
865 divider++;
866 };
867
868 /* Configure MDC Turbo Mode */
869 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
870 val = mtk_r32(eth, MTK_MAC_MISC);
871 val |= MISC_MDC_TURBO;
872 mtk_w32(eth, val, MTK_MAC_MISC);
873 } else {
874 val = mtk_r32(eth, MTK_PPSC);
875 val |= PPSC_MDC_TURBO;
876 mtk_w32(eth, val, MTK_PPSC);
877 }
878
879 /* Configure MDC Divider */
880 val = mtk_r32(eth, MTK_PPSC);
881 val &= ~PPSC_MDC_CFG;
882 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
883 mtk_w32(eth, val, MTK_PPSC);
884
885 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
886
developerfd40db22021-04-29 10:08:25 +0800887 ret = of_mdiobus_register(eth->mii_bus, mii_np);
888
889err_put_node:
890 of_node_put(mii_np);
891 return ret;
892}
893
894static void mtk_mdio_cleanup(struct mtk_eth *eth)
895{
896 if (!eth->mii_bus)
897 return;
898
899 mdiobus_unregister(eth->mii_bus);
900}
901
902static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
903{
904 unsigned long flags;
905 u32 val;
906
907 spin_lock_irqsave(&eth->tx_irq_lock, flags);
908 val = mtk_r32(eth, eth->tx_int_mask_reg);
909 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
910 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
911}
912
913static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
914{
915 unsigned long flags;
916 u32 val;
917
918 spin_lock_irqsave(&eth->tx_irq_lock, flags);
919 val = mtk_r32(eth, eth->tx_int_mask_reg);
920 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
921 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
922}
923
924static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
925{
926 unsigned long flags;
927 u32 val;
928
929 spin_lock_irqsave(&eth->rx_irq_lock, flags);
930 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
931 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
932 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
933}
934
935static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
936{
937 unsigned long flags;
938 u32 val;
939
940 spin_lock_irqsave(&eth->rx_irq_lock, flags);
941 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
942 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
943 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
944}
945
946static int mtk_set_mac_address(struct net_device *dev, void *p)
947{
948 int ret = eth_mac_addr(dev, p);
949 struct mtk_mac *mac = netdev_priv(dev);
950 struct mtk_eth *eth = mac->hw;
951 const char *macaddr = dev->dev_addr;
952
953 if (ret)
954 return ret;
955
956 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
957 return -EBUSY;
958
959 spin_lock_bh(&mac->hw->page_lock);
960 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
961 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
962 MT7628_SDM_MAC_ADRH);
963 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
964 (macaddr[4] << 8) | macaddr[5],
965 MT7628_SDM_MAC_ADRL);
966 } else {
967 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
968 MTK_GDMA_MAC_ADRH(mac->id));
969 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
970 (macaddr[4] << 8) | macaddr[5],
971 MTK_GDMA_MAC_ADRL(mac->id));
972 }
973 spin_unlock_bh(&mac->hw->page_lock);
974
975 return 0;
976}
977
978void mtk_stats_update_mac(struct mtk_mac *mac)
979{
developer089e8852022-09-28 14:43:46 +0800980 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800981 struct mtk_hw_stats *hw_stats = mac->hw_stats;
982 unsigned int base = MTK_GDM1_TX_GBCNT;
983 u64 stats;
984
985 base += hw_stats->reg_offset;
986
987 u64_stats_update_begin(&hw_stats->syncp);
988
989 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
990 stats = mtk_r32(mac->hw, base + 0x04);
991 if (stats)
992 hw_stats->rx_bytes += (stats << 32);
993 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
994 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
995 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
996 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
997 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
998 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
999 hw_stats->rx_flow_control_packets +=
1000 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +08001001
1002 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1003 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
1004 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
1005 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
1006 stats = mtk_r32(mac->hw, base + 0x44);
1007 if (stats)
1008 hw_stats->tx_bytes += (stats << 32);
1009 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1010 u64_stats_update_end(&hw_stats->syncp);
1011 } else {
1012 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1013 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1014 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1015 stats = mtk_r32(mac->hw, base + 0x34);
1016 if (stats)
1017 hw_stats->tx_bytes += (stats << 32);
1018 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1019 u64_stats_update_end(&hw_stats->syncp);
1020 }
developerfd40db22021-04-29 10:08:25 +08001021}
1022
1023static void mtk_stats_update(struct mtk_eth *eth)
1024{
1025 int i;
1026
1027 for (i = 0; i < MTK_MAC_COUNT; i++) {
1028 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1029 continue;
1030 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1031 mtk_stats_update_mac(eth->mac[i]);
1032 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1033 }
1034 }
1035}
1036
1037static void mtk_get_stats64(struct net_device *dev,
1038 struct rtnl_link_stats64 *storage)
1039{
1040 struct mtk_mac *mac = netdev_priv(dev);
1041 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1042 unsigned int start;
1043
1044 if (netif_running(dev) && netif_device_present(dev)) {
1045 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1046 mtk_stats_update_mac(mac);
1047 spin_unlock_bh(&hw_stats->stats_lock);
1048 }
1049 }
1050
1051 do {
1052 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1053 storage->rx_packets = hw_stats->rx_packets;
1054 storage->tx_packets = hw_stats->tx_packets;
1055 storage->rx_bytes = hw_stats->rx_bytes;
1056 storage->tx_bytes = hw_stats->tx_bytes;
1057 storage->collisions = hw_stats->tx_collisions;
1058 storage->rx_length_errors = hw_stats->rx_short_errors +
1059 hw_stats->rx_long_errors;
1060 storage->rx_over_errors = hw_stats->rx_overflow;
1061 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1062 storage->rx_errors = hw_stats->rx_checksum_errors;
1063 storage->tx_aborted_errors = hw_stats->tx_skip;
1064 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1065
1066 storage->tx_errors = dev->stats.tx_errors;
1067 storage->rx_dropped = dev->stats.rx_dropped;
1068 storage->tx_dropped = dev->stats.tx_dropped;
1069}
1070
1071static inline int mtk_max_frag_size(int mtu)
1072{
1073 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1074 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1075 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1076
1077 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1078 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1079}
1080
1081static inline int mtk_max_buf_size(int frag_size)
1082{
1083 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1084 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1085
1086 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1087
1088 return buf_size;
1089}
1090
developere9356982022-07-04 09:03:20 +08001091static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1092 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001093{
developerfd40db22021-04-29 10:08:25 +08001094 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001095 if (!(rxd->rxd2 & RX_DMA_DONE))
1096 return false;
1097
1098 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001099 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1100 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001101
developer089e8852022-09-28 14:43:46 +08001102 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1103 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001104 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1105 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001106 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001107 }
1108
developerc4671b22021-05-28 13:16:42 +08001109 return true;
developerfd40db22021-04-29 10:08:25 +08001110}
1111
1112/* the qdma core needs scratch memory to be setup */
1113static int mtk_init_fq_dma(struct mtk_eth *eth)
1114{
developere9356982022-07-04 09:03:20 +08001115 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001116 dma_addr_t phy_ring_tail;
1117 int cnt = MTK_DMA_SIZE;
1118 dma_addr_t dma_addr;
1119 int i;
1120
1121 if (!eth->soc->has_sram) {
1122 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001123 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001124 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001125 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001126 } else {
developer089e8852022-09-28 14:43:46 +08001127 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1128 eth->scratch_ring = eth->sram_base;
1129 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1130 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001131 }
1132
1133 if (unlikely(!eth->scratch_ring))
1134 return -ENOMEM;
1135
developere9356982022-07-04 09:03:20 +08001136 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001137 if (unlikely(!eth->scratch_head))
1138 return -ENOMEM;
1139
1140 dma_addr = dma_map_single(eth->dev,
1141 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1142 DMA_FROM_DEVICE);
1143 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1144 return -ENOMEM;
1145
developere9356982022-07-04 09:03:20 +08001146 phy_ring_tail = eth->phy_scratch_ring + soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001147
1148 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001149 struct mtk_tx_dma_v2 *txd;
1150
1151 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1152 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001153 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001154 txd->txd2 = eth->phy_scratch_ring +
1155 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001156
developere9356982022-07-04 09:03:20 +08001157 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1158 txd->txd4 = 0;
1159
developer089e8852022-09-28 14:43:46 +08001160 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1161 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001162 txd->txd5 = 0;
1163 txd->txd6 = 0;
1164 txd->txd7 = 0;
1165 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001166 }
developerfd40db22021-04-29 10:08:25 +08001167 }
1168
1169 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1170 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1171 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1172 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1173
1174 return 0;
1175}
1176
1177static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1178{
developere9356982022-07-04 09:03:20 +08001179 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001180}
1181
1182static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001183 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001184{
developere9356982022-07-04 09:03:20 +08001185 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001186
1187 return &ring->buf[idx];
1188}
1189
1190static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001191 void *dma)
developerfd40db22021-04-29 10:08:25 +08001192{
1193 return ring->dma_pdma - ring->dma + dma;
1194}
1195
developere9356982022-07-04 09:03:20 +08001196static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001197{
developere9356982022-07-04 09:03:20 +08001198 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001199}
1200
developerc4671b22021-05-28 13:16:42 +08001201static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1202 bool napi)
developerfd40db22021-04-29 10:08:25 +08001203{
1204 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1205 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1206 dma_unmap_single(eth->dev,
1207 dma_unmap_addr(tx_buf, dma_addr0),
1208 dma_unmap_len(tx_buf, dma_len0),
1209 DMA_TO_DEVICE);
1210 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1211 dma_unmap_page(eth->dev,
1212 dma_unmap_addr(tx_buf, dma_addr0),
1213 dma_unmap_len(tx_buf, dma_len0),
1214 DMA_TO_DEVICE);
1215 }
1216 } else {
1217 if (dma_unmap_len(tx_buf, dma_len0)) {
1218 dma_unmap_page(eth->dev,
1219 dma_unmap_addr(tx_buf, dma_addr0),
1220 dma_unmap_len(tx_buf, dma_len0),
1221 DMA_TO_DEVICE);
1222 }
1223
1224 if (dma_unmap_len(tx_buf, dma_len1)) {
1225 dma_unmap_page(eth->dev,
1226 dma_unmap_addr(tx_buf, dma_addr1),
1227 dma_unmap_len(tx_buf, dma_len1),
1228 DMA_TO_DEVICE);
1229 }
1230 }
1231
1232 tx_buf->flags = 0;
1233 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001234 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1235 if (napi)
1236 napi_consume_skb(tx_buf->skb, napi);
1237 else
1238 dev_kfree_skb_any(tx_buf->skb);
1239 }
developerfd40db22021-04-29 10:08:25 +08001240 tx_buf->skb = NULL;
1241}
1242
1243static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1244 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1245 size_t size, int idx)
1246{
1247 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1248 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1249 dma_unmap_len_set(tx_buf, dma_len0, size);
1250 } else {
1251 if (idx & 1) {
1252 txd->txd3 = mapped_addr;
1253 txd->txd2 |= TX_DMA_PLEN1(size);
1254 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1255 dma_unmap_len_set(tx_buf, dma_len1, size);
1256 } else {
1257 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1258 txd->txd1 = mapped_addr;
1259 txd->txd2 = TX_DMA_PLEN0(size);
1260 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1261 dma_unmap_len_set(tx_buf, dma_len0, size);
1262 }
1263 }
1264}
1265
developere9356982022-07-04 09:03:20 +08001266static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1267 struct mtk_tx_dma_desc_info *info)
1268{
1269 struct mtk_mac *mac = netdev_priv(dev);
1270 struct mtk_eth *eth = mac->hw;
1271 struct mtk_tx_dma *desc = txd;
1272 u32 data;
1273
1274 WRITE_ONCE(desc->txd1, info->addr);
1275
1276 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1277 if (info->last)
1278 data |= TX_DMA_LS0;
1279 WRITE_ONCE(desc->txd3, data);
1280
1281 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1282 data |= QID_HIGH_BITS(info->qid);
1283 if (info->first) {
1284 if (info->gso)
1285 data |= TX_DMA_TSO;
1286 /* tx checksum offload */
1287 if (info->csum)
1288 data |= TX_DMA_CHKSUM;
1289 /* vlan header offload */
1290 if (info->vlan)
1291 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1292 }
1293
1294#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1295 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1296 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1297 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1298 }
1299
1300 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1301 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1302#endif
1303 WRITE_ONCE(desc->txd4, data);
1304}
1305
1306static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1307 struct mtk_tx_dma_desc_info *info)
1308{
1309 struct mtk_mac *mac = netdev_priv(dev);
1310 struct mtk_eth *eth = mac->hw;
1311 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001312 u32 data = 0;
1313
1314 if (!info->qid && mac->id)
1315 info->qid = MTK_QDMA_GMAC2_QID;
1316
1317 WRITE_ONCE(desc->txd1, info->addr);
1318
1319 data = TX_DMA_PLEN0(info->size);
1320 if (info->last)
1321 data |= TX_DMA_LS0;
1322 WRITE_ONCE(desc->txd3, data);
1323
1324 data = ((mac->id == MTK_GMAC3_ID) ?
1325 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1326 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1327#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1328 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1329 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1330 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1331 }
1332
1333 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1334 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1335#endif
1336 WRITE_ONCE(desc->txd4, data);
1337
1338 data = 0;
1339 if (info->first) {
1340 if (info->gso)
1341 data |= TX_DMA_TSO_V2;
1342 /* tx checksum offload */
1343 if (info->csum)
1344 data |= TX_DMA_CHKSUM_V2;
1345 }
1346 WRITE_ONCE(desc->txd5, data);
1347
1348 data = 0;
1349 if (info->first && info->vlan)
1350 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1351 WRITE_ONCE(desc->txd6, data);
1352
1353 WRITE_ONCE(desc->txd7, 0);
1354 WRITE_ONCE(desc->txd8, 0);
1355}
1356
1357static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1358 struct mtk_tx_dma_desc_info *info)
1359{
1360 struct mtk_mac *mac = netdev_priv(dev);
1361 struct mtk_eth *eth = mac->hw;
1362 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001363 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001364 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001365
developerce08bca2022-10-06 16:21:13 +08001366 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001367 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001368
developer089e8852022-09-28 14:43:46 +08001369 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1370 TX_DMA_SDP1(info->addr) : 0;
1371
developere9356982022-07-04 09:03:20 +08001372 WRITE_ONCE(desc->txd1, info->addr);
1373
1374 data = TX_DMA_PLEN0(info->size);
1375 if (info->last)
1376 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001377 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001378
developer089e8852022-09-28 14:43:46 +08001379 data = ((mac->id == MTK_GMAC3_ID) ?
1380 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001381 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001382#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1383 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1384 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1385 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1386 }
1387
1388 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1389 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1390#endif
1391 WRITE_ONCE(desc->txd4, data);
1392
1393 data = 0;
1394 if (info->first) {
1395 if (info->gso)
1396 data |= TX_DMA_TSO_V2;
1397 /* tx checksum offload */
1398 if (info->csum)
1399 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001400
1401 if (netdev_uses_dsa(dev))
1402 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001403 }
1404 WRITE_ONCE(desc->txd5, data);
1405
1406 data = 0;
1407 if (info->first && info->vlan)
1408 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1409 WRITE_ONCE(desc->txd6, data);
1410
1411 WRITE_ONCE(desc->txd7, 0);
1412 WRITE_ONCE(desc->txd8, 0);
1413}
1414
1415static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1416 struct mtk_tx_dma_desc_info *info)
1417{
1418 struct mtk_mac *mac = netdev_priv(dev);
1419 struct mtk_eth *eth = mac->hw;
1420
developerce08bca2022-10-06 16:21:13 +08001421 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1422 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1423 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001424 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1425 else
1426 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1427}
1428
developerfd40db22021-04-29 10:08:25 +08001429static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1430 int tx_num, struct mtk_tx_ring *ring, bool gso)
1431{
developere9356982022-07-04 09:03:20 +08001432 struct mtk_tx_dma_desc_info txd_info = {
1433 .size = skb_headlen(skb),
1434 .qid = skb->mark & MTK_QDMA_TX_MASK,
1435 .gso = gso,
1436 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1437 .vlan = skb_vlan_tag_present(skb),
1438 .vlan_tci = skb_vlan_tag_get(skb),
1439 .first = true,
1440 .last = !skb_is_nonlinear(skb),
1441 };
developerfd40db22021-04-29 10:08:25 +08001442 struct mtk_mac *mac = netdev_priv(dev);
1443 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001444 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001445 struct mtk_tx_dma *itxd, *txd;
1446 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1447 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001448 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001449 int k = 0;
1450
1451 itxd = ring->next_free;
1452 itxd_pdma = qdma_to_pdma(ring, itxd);
1453 if (itxd == ring->last_free)
1454 return -ENOMEM;
1455
developere9356982022-07-04 09:03:20 +08001456 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001457 memset(itx_buf, 0, sizeof(*itx_buf));
1458
developere9356982022-07-04 09:03:20 +08001459 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1460 DMA_TO_DEVICE);
1461 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001462 return -ENOMEM;
1463
developere9356982022-07-04 09:03:20 +08001464 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1465
developerfd40db22021-04-29 10:08:25 +08001466 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001467 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1468 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1469 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001470 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001471 k++);
1472
developerfd40db22021-04-29 10:08:25 +08001473 /* TX SG offload */
1474 txd = itxd;
1475 txd_pdma = qdma_to_pdma(ring, txd);
1476
developere9356982022-07-04 09:03:20 +08001477 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001478 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1479 unsigned int offset = 0;
1480 int frag_size = skb_frag_size(frag);
1481
1482 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001483 bool new_desc = true;
1484
developere9356982022-07-04 09:03:20 +08001485 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001486 (i & 0x1)) {
1487 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1488 txd_pdma = qdma_to_pdma(ring, txd);
1489 if (txd == ring->last_free)
1490 goto err_dma;
1491
1492 n_desc++;
1493 } else {
1494 new_desc = false;
1495 }
1496
developere9356982022-07-04 09:03:20 +08001497 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1498 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1499 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1500 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1501 !(frag_size - txd_info.size);
1502 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1503 offset, txd_info.size,
1504 DMA_TO_DEVICE);
1505 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1506 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001507
developere9356982022-07-04 09:03:20 +08001508 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001509
developere9356982022-07-04 09:03:20 +08001510 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001511 if (new_desc)
1512 memset(tx_buf, 0, sizeof(*tx_buf));
1513 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1514 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001515 tx_buf->flags |=
1516 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1517 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1518 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001519
developere9356982022-07-04 09:03:20 +08001520 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1521 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001522
developere9356982022-07-04 09:03:20 +08001523 frag_size -= txd_info.size;
1524 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001525 }
1526 }
1527
1528 /* store skb to cleanup */
1529 itx_buf->skb = skb;
1530
developere9356982022-07-04 09:03:20 +08001531 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001532 if (k & 0x1)
1533 txd_pdma->txd2 |= TX_DMA_LS0;
1534 else
1535 txd_pdma->txd2 |= TX_DMA_LS1;
1536 }
1537
1538 netdev_sent_queue(dev, skb->len);
1539 skb_tx_timestamp(skb);
1540
1541 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1542 atomic_sub(n_desc, &ring->free_count);
1543
1544 /* make sure that all changes to the dma ring are flushed before we
1545 * continue
1546 */
1547 wmb();
1548
developere9356982022-07-04 09:03:20 +08001549 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001550 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1551 !netdev_xmit_more())
1552 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1553 } else {
developere9356982022-07-04 09:03:20 +08001554 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001555 ring->dma_size);
1556 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1557 }
1558
1559 return 0;
1560
1561err_dma:
1562 do {
developere9356982022-07-04 09:03:20 +08001563 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001564
1565 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001566 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001567
1568 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001569 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001570 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1571
1572 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1573 itxd_pdma = qdma_to_pdma(ring, itxd);
1574 } while (itxd != txd);
1575
1576 return -ENOMEM;
1577}
1578
1579static inline int mtk_cal_txd_req(struct sk_buff *skb)
1580{
1581 int i, nfrags;
1582 skb_frag_t *frag;
1583
1584 nfrags = 1;
1585 if (skb_is_gso(skb)) {
1586 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1587 frag = &skb_shinfo(skb)->frags[i];
1588 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1589 MTK_TX_DMA_BUF_LEN);
1590 }
1591 } else {
1592 nfrags += skb_shinfo(skb)->nr_frags;
1593 }
1594
1595 return nfrags;
1596}
1597
1598static int mtk_queue_stopped(struct mtk_eth *eth)
1599{
1600 int i;
1601
1602 for (i = 0; i < MTK_MAC_COUNT; i++) {
1603 if (!eth->netdev[i])
1604 continue;
1605 if (netif_queue_stopped(eth->netdev[i]))
1606 return 1;
1607 }
1608
1609 return 0;
1610}
1611
1612static void mtk_wake_queue(struct mtk_eth *eth)
1613{
1614 int i;
1615
1616 for (i = 0; i < MTK_MAC_COUNT; i++) {
1617 if (!eth->netdev[i])
1618 continue;
1619 netif_wake_queue(eth->netdev[i]);
1620 }
1621}
1622
1623static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1624{
1625 struct mtk_mac *mac = netdev_priv(dev);
1626 struct mtk_eth *eth = mac->hw;
1627 struct mtk_tx_ring *ring = &eth->tx_ring;
1628 struct net_device_stats *stats = &dev->stats;
1629 bool gso = false;
1630 int tx_num;
1631
1632 /* normally we can rely on the stack not calling this more than once,
1633 * however we have 2 queues running on the same ring so we need to lock
1634 * the ring access
1635 */
1636 spin_lock(&eth->page_lock);
1637
1638 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1639 goto drop;
1640
1641 tx_num = mtk_cal_txd_req(skb);
1642 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1643 netif_stop_queue(dev);
1644 netif_err(eth, tx_queued, dev,
1645 "Tx Ring full when queue awake!\n");
1646 spin_unlock(&eth->page_lock);
1647 return NETDEV_TX_BUSY;
1648 }
1649
1650 /* TSO: fill MSS info in tcp checksum field */
1651 if (skb_is_gso(skb)) {
1652 if (skb_cow_head(skb, 0)) {
1653 netif_warn(eth, tx_err, dev,
1654 "GSO expand head fail.\n");
1655 goto drop;
1656 }
1657
1658 if (skb_shinfo(skb)->gso_type &
1659 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1660 gso = true;
1661 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1662 }
1663 }
1664
1665 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1666 goto drop;
1667
1668 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1669 netif_stop_queue(dev);
1670
1671 spin_unlock(&eth->page_lock);
1672
1673 return NETDEV_TX_OK;
1674
1675drop:
1676 spin_unlock(&eth->page_lock);
1677 stats->tx_dropped++;
1678 dev_kfree_skb_any(skb);
1679 return NETDEV_TX_OK;
1680}
1681
1682static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1683{
1684 int i;
1685 struct mtk_rx_ring *ring;
1686 int idx;
1687
developerfd40db22021-04-29 10:08:25 +08001688 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001689 struct mtk_rx_dma *rxd;
1690
developer77d03a72021-06-06 00:06:00 +08001691 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1692 continue;
1693
developerfd40db22021-04-29 10:08:25 +08001694 ring = &eth->rx_ring[i];
1695 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001696 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1697 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001698 ring->calc_idx_update = true;
1699 return ring;
1700 }
1701 }
1702
1703 return NULL;
1704}
1705
developer18f46a82021-07-20 21:08:21 +08001706static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001707{
developerfd40db22021-04-29 10:08:25 +08001708 int i;
1709
developerfb556ca2021-10-13 10:52:09 +08001710 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001711 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001712 else {
developerfd40db22021-04-29 10:08:25 +08001713 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1714 ring = &eth->rx_ring[i];
1715 if (ring->calc_idx_update) {
1716 ring->calc_idx_update = false;
1717 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1718 }
1719 }
1720 }
1721}
1722
1723static int mtk_poll_rx(struct napi_struct *napi, int budget,
1724 struct mtk_eth *eth)
1725{
developer18f46a82021-07-20 21:08:21 +08001726 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1727 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001728 int idx;
1729 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001730 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001731 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001732 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001733 int done = 0;
1734
developer18f46a82021-07-20 21:08:21 +08001735 if (unlikely(!ring))
1736 goto rx_done;
1737
developerfd40db22021-04-29 10:08:25 +08001738 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001739 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001740 unsigned int pktlen;
1741 dma_addr_t dma_addr;
developere9356982022-07-04 09:03:20 +08001742 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001743
developer18f46a82021-07-20 21:08:21 +08001744 if (eth->hwlro)
1745 ring = mtk_get_rx_ring(eth);
1746
developerfd40db22021-04-29 10:08:25 +08001747 if (unlikely(!ring))
1748 goto rx_done;
1749
1750 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001751 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001752 data = ring->data[idx];
1753
developere9356982022-07-04 09:03:20 +08001754 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001755 break;
1756
1757 /* find out which mac the packet come from. values start at 1 */
1758 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1759 mac = 0;
1760 } else {
developer089e8852022-09-28 14:43:46 +08001761 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1762 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1763 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1764 case PSE_GDM1_PORT:
1765 case PSE_GDM2_PORT:
1766 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1767 break;
1768 case PSE_GDM3_PORT:
1769 mac = MTK_GMAC3_ID;
1770 break;
1771 }
1772 } else
developerfd40db22021-04-29 10:08:25 +08001773 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1774 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1775 }
1776
1777 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1778 !eth->netdev[mac]))
1779 goto release_desc;
1780
1781 netdev = eth->netdev[mac];
1782
1783 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1784 goto release_desc;
1785
1786 /* alloc new buffer */
1787 new_data = napi_alloc_frag(ring->frag_size);
1788 if (unlikely(!new_data)) {
1789 netdev->stats.rx_dropped++;
1790 goto release_desc;
1791 }
1792 dma_addr = dma_map_single(eth->dev,
1793 new_data + NET_SKB_PAD +
1794 eth->ip_align,
1795 ring->buf_size,
1796 DMA_FROM_DEVICE);
1797 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1798 skb_free_frag(new_data);
1799 netdev->stats.rx_dropped++;
1800 goto release_desc;
1801 }
1802
developer089e8852022-09-28 14:43:46 +08001803 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1804 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1805
1806 dma_unmap_single(eth->dev,
1807 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001808 ring->buf_size, DMA_FROM_DEVICE);
1809
developerfd40db22021-04-29 10:08:25 +08001810 /* receive data */
1811 skb = build_skb(data, ring->frag_size);
1812 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001813 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001814 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001815 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001816 }
1817 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1818
developerfd40db22021-04-29 10:08:25 +08001819 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1820 skb->dev = netdev;
1821 skb_put(skb, pktlen);
1822
developer089e8852022-09-28 14:43:46 +08001823 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001824 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001825 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001826 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1827 skb->ip_summed = CHECKSUM_UNNECESSARY;
1828 else
1829 skb_checksum_none_assert(skb);
1830 skb->protocol = eth_type_trans(skb, netdev);
1831
1832 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001833 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1834 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001835 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001836 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001837 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001838 RX_DMA_VID_V2(trxd.rxd4));
1839 } else {
1840 if (trxd.rxd2 & RX_DMA_VTAG)
1841 __vlan_hwaccel_put_tag(skb,
1842 htons(RX_DMA_VPID(trxd.rxd3)),
1843 RX_DMA_VID(trxd.rxd3));
1844 }
1845
1846 /* If netdev is attached to dsa switch, the special
1847 * tag inserted in VLAN field by switch hardware can
1848 * be offload by RX HW VLAN offload. Clears the VLAN
1849 * information from @skb to avoid unexpected 8021d
1850 * handler before packet enter dsa framework.
1851 */
1852 if (netdev_uses_dsa(netdev))
1853 __vlan_hwaccel_clear_tag(skb);
1854 }
1855
1856#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001857 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1858 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001859 *(u32 *)(skb->head) = trxd.rxd5;
1860 else
developerfd40db22021-04-29 10:08:25 +08001861 *(u32 *)(skb->head) = trxd.rxd4;
1862
1863 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001864 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001865 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1866
1867 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1868 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1869 __func__, skb_hnat_reason(skb));
1870 skb->pkt_type = PACKET_HOST;
1871 }
1872
1873 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1874 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1875 skb_hnat_reason(skb), skb_hnat_alg(skb));
1876#endif
developer77d03a72021-06-06 00:06:00 +08001877 if (mtk_hwlro_stats_ebl &&
1878 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1879 hw_lro_stats_update(ring->ring_no, &trxd);
1880 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1881 }
developerfd40db22021-04-29 10:08:25 +08001882
1883 skb_record_rx_queue(skb, 0);
1884 napi_gro_receive(napi, skb);
1885
developerc4671b22021-05-28 13:16:42 +08001886skip_rx:
developerfd40db22021-04-29 10:08:25 +08001887 ring->data[idx] = new_data;
1888 rxd->rxd1 = (unsigned int)dma_addr;
1889
1890release_desc:
developer089e8852022-09-28 14:43:46 +08001891 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1892 RX_DMA_SDP1(dma_addr) : 0;
1893
developerfd40db22021-04-29 10:08:25 +08001894 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1895 rxd->rxd2 = RX_DMA_LSO;
1896 else
developer089e8852022-09-28 14:43:46 +08001897 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001898
1899 ring->calc_idx = idx;
1900
1901 done++;
1902 }
1903
1904rx_done:
1905 if (done) {
1906 /* make sure that all changes to the dma ring are flushed before
1907 * we continue
1908 */
1909 wmb();
developer18f46a82021-07-20 21:08:21 +08001910 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001911 }
1912
1913 return done;
1914}
1915
developerfb556ca2021-10-13 10:52:09 +08001916static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001917 unsigned int *done, unsigned int *bytes)
1918{
developere9356982022-07-04 09:03:20 +08001919 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001920 struct mtk_tx_ring *ring = &eth->tx_ring;
1921 struct mtk_tx_dma *desc;
1922 struct sk_buff *skb;
1923 struct mtk_tx_buf *tx_buf;
1924 u32 cpu, dma;
1925
developerc4671b22021-05-28 13:16:42 +08001926 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001927 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1928
1929 desc = mtk_qdma_phys_to_virt(ring, cpu);
1930
1931 while ((cpu != dma) && budget) {
1932 u32 next_cpu = desc->txd2;
1933 int mac = 0;
1934
1935 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1936 break;
1937
1938 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1939
developere9356982022-07-04 09:03:20 +08001940 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001941 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001942 mac = MTK_GMAC2_ID;
1943 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1944 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001945
1946 skb = tx_buf->skb;
1947 if (!skb)
1948 break;
1949
1950 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1951 bytes[mac] += skb->len;
1952 done[mac]++;
1953 budget--;
1954 }
developerc4671b22021-05-28 13:16:42 +08001955 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001956
1957 ring->last_free = desc;
1958 atomic_inc(&ring->free_count);
1959
1960 cpu = next_cpu;
1961 }
1962
developerc4671b22021-05-28 13:16:42 +08001963 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001964 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001965}
1966
developerfb556ca2021-10-13 10:52:09 +08001967static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001968 unsigned int *done, unsigned int *bytes)
1969{
1970 struct mtk_tx_ring *ring = &eth->tx_ring;
1971 struct mtk_tx_dma *desc;
1972 struct sk_buff *skb;
1973 struct mtk_tx_buf *tx_buf;
1974 u32 cpu, dma;
1975
1976 cpu = ring->cpu_idx;
1977 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1978
1979 while ((cpu != dma) && budget) {
1980 tx_buf = &ring->buf[cpu];
1981 skb = tx_buf->skb;
1982 if (!skb)
1983 break;
1984
1985 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1986 bytes[0] += skb->len;
1987 done[0]++;
1988 budget--;
1989 }
1990
developerc4671b22021-05-28 13:16:42 +08001991 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001992
developere9356982022-07-04 09:03:20 +08001993 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001994 ring->last_free = desc;
1995 atomic_inc(&ring->free_count);
1996
1997 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1998 }
1999
2000 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002001}
2002
2003static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2004{
2005 struct mtk_tx_ring *ring = &eth->tx_ring;
2006 unsigned int done[MTK_MAX_DEVS];
2007 unsigned int bytes[MTK_MAX_DEVS];
2008 int total = 0, i;
2009
2010 memset(done, 0, sizeof(done));
2011 memset(bytes, 0, sizeof(bytes));
2012
2013 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002014 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002015 else
developerfb556ca2021-10-13 10:52:09 +08002016 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002017
2018 for (i = 0; i < MTK_MAC_COUNT; i++) {
2019 if (!eth->netdev[i] || !done[i])
2020 continue;
2021 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2022 total += done[i];
2023 }
2024
2025 if (mtk_queue_stopped(eth) &&
2026 (atomic_read(&ring->free_count) > ring->thresh))
2027 mtk_wake_queue(eth);
2028
2029 return total;
2030}
2031
2032static void mtk_handle_status_irq(struct mtk_eth *eth)
2033{
developer8051e042022-04-08 13:26:36 +08002034 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002035
2036 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2037 mtk_stats_update(eth);
2038 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002039 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002040 }
2041}
2042
2043static int mtk_napi_tx(struct napi_struct *napi, int budget)
2044{
2045 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2046 u32 status, mask;
2047 int tx_done = 0;
2048
2049 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2050 mtk_handle_status_irq(eth);
2051 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2052 tx_done = mtk_poll_tx(eth, budget);
2053
2054 if (unlikely(netif_msg_intr(eth))) {
2055 status = mtk_r32(eth, eth->tx_int_status_reg);
2056 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2057 dev_info(eth->dev,
2058 "done tx %d, intr 0x%08x/0x%x\n",
2059 tx_done, status, mask);
2060 }
2061
2062 if (tx_done == budget)
2063 return budget;
2064
2065 status = mtk_r32(eth, eth->tx_int_status_reg);
2066 if (status & MTK_TX_DONE_INT)
2067 return budget;
2068
developerc4671b22021-05-28 13:16:42 +08002069 if (napi_complete(napi))
2070 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002071
2072 return tx_done;
2073}
2074
2075static int mtk_napi_rx(struct napi_struct *napi, int budget)
2076{
developer18f46a82021-07-20 21:08:21 +08002077 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2078 struct mtk_eth *eth = rx_napi->eth;
2079 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002080 u32 status, mask;
2081 int rx_done = 0;
2082 int remain_budget = budget;
2083
2084 mtk_handle_status_irq(eth);
2085
2086poll_again:
developer18f46a82021-07-20 21:08:21 +08002087 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002088 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2089
2090 if (unlikely(netif_msg_intr(eth))) {
2091 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2092 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2093 dev_info(eth->dev,
2094 "done rx %d, intr 0x%08x/0x%x\n",
2095 rx_done, status, mask);
2096 }
2097 if (rx_done == remain_budget)
2098 return budget;
2099
2100 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002101 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002102 remain_budget -= rx_done;
2103 goto poll_again;
2104 }
developerc4671b22021-05-28 13:16:42 +08002105
2106 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002107 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002108
2109 return rx_done + budget - remain_budget;
2110}
2111
2112static int mtk_tx_alloc(struct mtk_eth *eth)
2113{
developere9356982022-07-04 09:03:20 +08002114 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002115 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002116 int i, sz = soc->txrx.txd_size;
2117 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002118
2119 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2120 GFP_KERNEL);
2121 if (!ring->buf)
2122 goto no_tx_mem;
2123
2124 if (!eth->soc->has_sram)
2125 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002126 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002127 else {
developere9356982022-07-04 09:03:20 +08002128 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developerfd40db22021-04-29 10:08:25 +08002129 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
2130 }
2131
2132 if (!ring->dma)
2133 goto no_tx_mem;
2134
2135 for (i = 0; i < MTK_DMA_SIZE; i++) {
2136 int next = (i + 1) % MTK_DMA_SIZE;
2137 u32 next_ptr = ring->phys + next * sz;
2138
developere9356982022-07-04 09:03:20 +08002139 txd = ring->dma + i * sz;
2140 txd->txd2 = next_ptr;
2141 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2142 txd->txd4 = 0;
2143
developer089e8852022-09-28 14:43:46 +08002144 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2145 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002146 txd->txd5 = 0;
2147 txd->txd6 = 0;
2148 txd->txd7 = 0;
2149 txd->txd8 = 0;
2150 }
developerfd40db22021-04-29 10:08:25 +08002151 }
2152
2153 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2154 * only as the framework. The real HW descriptors are the PDMA
2155 * descriptors in ring->dma_pdma.
2156 */
2157 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2158 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002159 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002160 if (!ring->dma_pdma)
2161 goto no_tx_mem;
2162
2163 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002164 pdma_txd = ring->dma_pdma + i *sz;
2165
2166 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2167 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002168 }
2169 }
2170
2171 ring->dma_size = MTK_DMA_SIZE;
2172 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002173 ring->next_free = ring->dma;
2174 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002175 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002176 ring->thresh = MAX_SKB_FRAGS;
2177
2178 /* make sure that all changes to the dma ring are flushed before we
2179 * continue
2180 */
2181 wmb();
2182
2183 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2184 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2185 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2186 mtk_w32(eth,
2187 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2188 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002189 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002190 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2191 MTK_QTX_CFG(0));
2192 } else {
2193 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2194 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2195 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2196 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2197 }
2198
2199 return 0;
2200
2201no_tx_mem:
2202 return -ENOMEM;
2203}
2204
2205static void mtk_tx_clean(struct mtk_eth *eth)
2206{
developere9356982022-07-04 09:03:20 +08002207 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002208 struct mtk_tx_ring *ring = &eth->tx_ring;
2209 int i;
2210
2211 if (ring->buf) {
2212 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002213 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002214 kfree(ring->buf);
2215 ring->buf = NULL;
2216 }
2217
2218 if (!eth->soc->has_sram && ring->dma) {
2219 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002220 MTK_DMA_SIZE * soc->txrx.txd_size,
2221 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002222 ring->dma = NULL;
2223 }
2224
2225 if (ring->dma_pdma) {
2226 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002227 MTK_DMA_SIZE * soc->txrx.txd_size,
2228 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002229 ring->dma_pdma = NULL;
2230 }
2231}
2232
2233static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2234{
2235 struct mtk_rx_ring *ring;
2236 int rx_data_len, rx_dma_size;
2237 int i;
developer089e8852022-09-28 14:43:46 +08002238 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002239
2240 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2241 if (ring_no)
2242 return -EINVAL;
2243 ring = &eth->rx_ring_qdma;
2244 } else {
2245 ring = &eth->rx_ring[ring_no];
2246 }
2247
2248 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2249 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2250 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2251 } else {
2252 rx_data_len = ETH_DATA_LEN;
2253 rx_dma_size = MTK_DMA_SIZE;
2254 }
2255
2256 ring->frag_size = mtk_max_frag_size(rx_data_len);
2257 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2258 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2259 GFP_KERNEL);
2260 if (!ring->data)
2261 return -ENOMEM;
2262
2263 for (i = 0; i < rx_dma_size; i++) {
2264 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2265 if (!ring->data[i])
2266 return -ENOMEM;
2267 }
2268
2269 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2270 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2271 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002272 rx_dma_size * eth->soc->txrx.rxd_size,
2273 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002274 else {
2275 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002276 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2277 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002278 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002279 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002280 }
2281
2282 if (!ring->dma)
2283 return -ENOMEM;
2284
2285 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002286 struct mtk_rx_dma_v2 *rxd;
2287
developerfd40db22021-04-29 10:08:25 +08002288 dma_addr_t dma_addr = dma_map_single(eth->dev,
2289 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2290 ring->buf_size,
2291 DMA_FROM_DEVICE);
2292 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2293 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002294
2295 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2296 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002297
developer089e8852022-09-28 14:43:46 +08002298 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2299 RX_DMA_SDP1(dma_addr) : 0;
2300
developerfd40db22021-04-29 10:08:25 +08002301 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002302 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002303 else
developer089e8852022-09-28 14:43:46 +08002304 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002305
developere9356982022-07-04 09:03:20 +08002306 rxd->rxd3 = 0;
2307 rxd->rxd4 = 0;
2308
developer089e8852022-09-28 14:43:46 +08002309 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2310 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002311 rxd->rxd5 = 0;
2312 rxd->rxd6 = 0;
2313 rxd->rxd7 = 0;
2314 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002315 }
developerfd40db22021-04-29 10:08:25 +08002316 }
2317 ring->dma_size = rx_dma_size;
2318 ring->calc_idx_update = false;
2319 ring->calc_idx = rx_dma_size - 1;
2320 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2321 MTK_QRX_CRX_IDX_CFG(ring_no) :
2322 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002323 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002324 /* make sure that all changes to the dma ring are flushed before we
2325 * continue
2326 */
2327 wmb();
2328
2329 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2330 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2331 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2332 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2333 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2334 } else {
2335 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2336 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2337 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2338 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2339 }
2340
2341 return 0;
2342}
2343
2344static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2345{
2346 int i;
developer089e8852022-09-28 14:43:46 +08002347 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002348
2349 if (ring->data && ring->dma) {
2350 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002351 struct mtk_rx_dma *rxd;
2352
developerfd40db22021-04-29 10:08:25 +08002353 if (!ring->data[i])
2354 continue;
developere9356982022-07-04 09:03:20 +08002355
2356 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2357 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002358 continue;
developere9356982022-07-04 09:03:20 +08002359
developer089e8852022-09-28 14:43:46 +08002360 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2361 MTK_8GB_ADDRESSING)) ?
2362 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2363
developerfd40db22021-04-29 10:08:25 +08002364 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002365 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002366 ring->buf_size,
2367 DMA_FROM_DEVICE);
2368 skb_free_frag(ring->data[i]);
2369 }
2370 kfree(ring->data);
2371 ring->data = NULL;
2372 }
2373
2374 if(in_sram)
2375 return;
2376
2377 if (ring->dma) {
2378 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002379 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002380 ring->dma,
2381 ring->phys);
2382 ring->dma = NULL;
2383 }
2384}
2385
2386static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2387{
2388 int i;
developer77d03a72021-06-06 00:06:00 +08002389 u32 val;
developerfd40db22021-04-29 10:08:25 +08002390 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2391 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2392
2393 /* set LRO rings to auto-learn modes */
2394 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2395
2396 /* validate LRO ring */
2397 ring_ctrl_dw2 |= MTK_RING_VLD;
2398
2399 /* set AGE timer (unit: 20us) */
2400 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2401 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2402
2403 /* set max AGG timer (unit: 20us) */
2404 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2405
2406 /* set max LRO AGG count */
2407 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2408 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2409
developer77d03a72021-06-06 00:06:00 +08002410 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002411 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2412 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2413 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2414 }
2415
2416 /* IPv4 checksum update enable */
2417 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2418
2419 /* switch priority comparison to packet count mode */
2420 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2421
2422 /* bandwidth threshold setting */
2423 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2424
2425 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002426 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002427
2428 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2429 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2430 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2431
developerfd40db22021-04-29 10:08:25 +08002432 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2433 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2434
developer089e8852022-09-28 14:43:46 +08002435 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2436 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002437 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2438 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2439 MTK_PDMA_RX_CFG);
2440
2441 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2442 } else {
2443 /* set HW LRO mode & the max aggregation count for rx packets */
2444 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2445 }
2446
developerfd40db22021-04-29 10:08:25 +08002447 /* enable HW LRO */
2448 lro_ctrl_dw0 |= MTK_LRO_EN;
2449
developer77d03a72021-06-06 00:06:00 +08002450 /* enable cpu reason black list */
2451 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2452
developerfd40db22021-04-29 10:08:25 +08002453 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2454 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2455
developer77d03a72021-06-06 00:06:00 +08002456 /* no use PPE cpu reason */
2457 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2458
developerfd40db22021-04-29 10:08:25 +08002459 return 0;
2460}
2461
2462static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2463{
2464 int i;
2465 u32 val;
2466
2467 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002468 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002469
2470 /* wait for relinquishments done */
2471 for (i = 0; i < 10; i++) {
2472 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002473 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002474 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002475 continue;
2476 }
2477 break;
2478 }
2479
2480 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002481 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002482 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2483
2484 /* disable HW LRO */
2485 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2486}
2487
2488static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2489{
2490 u32 reg_val;
2491
developer089e8852022-09-28 14:43:46 +08002492 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2493 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002494 idx += 1;
2495
developerfd40db22021-04-29 10:08:25 +08002496 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2497
2498 /* invalidate the IP setting */
2499 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2500
2501 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2502
2503 /* validate the IP setting */
2504 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2505}
2506
2507static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2508{
2509 u32 reg_val;
2510
developer089e8852022-09-28 14:43:46 +08002511 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2512 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002513 idx += 1;
2514
developerfd40db22021-04-29 10:08:25 +08002515 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2516
2517 /* invalidate the IP setting */
2518 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2519
2520 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2521}
2522
2523static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2524{
2525 int cnt = 0;
2526 int i;
2527
2528 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2529 if (mac->hwlro_ip[i])
2530 cnt++;
2531 }
2532
2533 return cnt;
2534}
2535
2536static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2537 struct ethtool_rxnfc *cmd)
2538{
2539 struct ethtool_rx_flow_spec *fsp =
2540 (struct ethtool_rx_flow_spec *)&cmd->fs;
2541 struct mtk_mac *mac = netdev_priv(dev);
2542 struct mtk_eth *eth = mac->hw;
2543 int hwlro_idx;
2544
2545 if ((fsp->flow_type != TCP_V4_FLOW) ||
2546 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2547 (fsp->location > 1))
2548 return -EINVAL;
2549
2550 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2551 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2552
2553 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2554
2555 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2556
2557 return 0;
2558}
2559
2560static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2561 struct ethtool_rxnfc *cmd)
2562{
2563 struct ethtool_rx_flow_spec *fsp =
2564 (struct ethtool_rx_flow_spec *)&cmd->fs;
2565 struct mtk_mac *mac = netdev_priv(dev);
2566 struct mtk_eth *eth = mac->hw;
2567 int hwlro_idx;
2568
2569 if (fsp->location > 1)
2570 return -EINVAL;
2571
2572 mac->hwlro_ip[fsp->location] = 0;
2573 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2574
2575 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2576
2577 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2578
2579 return 0;
2580}
2581
2582static void mtk_hwlro_netdev_disable(struct net_device *dev)
2583{
2584 struct mtk_mac *mac = netdev_priv(dev);
2585 struct mtk_eth *eth = mac->hw;
2586 int i, hwlro_idx;
2587
2588 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2589 mac->hwlro_ip[i] = 0;
2590 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2591
2592 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2593 }
2594
2595 mac->hwlro_ip_cnt = 0;
2596}
2597
2598static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2599 struct ethtool_rxnfc *cmd)
2600{
2601 struct mtk_mac *mac = netdev_priv(dev);
2602 struct ethtool_rx_flow_spec *fsp =
2603 (struct ethtool_rx_flow_spec *)&cmd->fs;
2604
2605 /* only tcp dst ipv4 is meaningful, others are meaningless */
2606 fsp->flow_type = TCP_V4_FLOW;
2607 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2608 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2609
2610 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2611 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2612 fsp->h_u.tcp_ip4_spec.psrc = 0;
2613 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2614 fsp->h_u.tcp_ip4_spec.pdst = 0;
2615 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2616 fsp->h_u.tcp_ip4_spec.tos = 0;
2617 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2618
2619 return 0;
2620}
2621
2622static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2623 struct ethtool_rxnfc *cmd,
2624 u32 *rule_locs)
2625{
2626 struct mtk_mac *mac = netdev_priv(dev);
2627 int cnt = 0;
2628 int i;
2629
2630 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2631 if (mac->hwlro_ip[i]) {
2632 rule_locs[cnt] = i;
2633 cnt++;
2634 }
2635 }
2636
2637 cmd->rule_cnt = cnt;
2638
2639 return 0;
2640}
2641
developer18f46a82021-07-20 21:08:21 +08002642static int mtk_rss_init(struct mtk_eth *eth)
2643{
2644 u32 val;
2645
developer089e8852022-09-28 14:43:46 +08002646 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002647 /* Set RSS rings to PSE modes */
2648 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2649 val |= MTK_RING_PSE_MODE;
2650 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2651
2652 /* Enable non-lro multiple rx */
2653 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2654 val |= MTK_NON_LRO_MULTI_EN;
2655 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2656
2657 /* Enable RSS dly int supoort */
2658 val |= MTK_LRO_DLY_INT_EN;
2659 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2660
2661 /* Set RSS delay config int ring1 */
2662 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2663 }
2664
2665 /* Hash Type */
2666 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2667 val |= MTK_RSS_IPV4_STATIC_HASH;
2668 val |= MTK_RSS_IPV6_STATIC_HASH;
2669 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2670
2671 /* Select the size of indirection table */
2672 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2673 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2674 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2675 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2676 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2677 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2678 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2679 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2680
2681 /* Pause */
2682 val |= MTK_RSS_CFG_REQ;
2683 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2684
2685 /* Enable RSS*/
2686 val |= MTK_RSS_EN;
2687 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2688
2689 /* Release pause */
2690 val &= ~(MTK_RSS_CFG_REQ);
2691 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2692
2693 /* Set perRSS GRP INT */
2694 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2695
2696 /* Set GRP INT */
2697 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2698
developer089e8852022-09-28 14:43:46 +08002699 /* Enable RSS delay interrupt */
2700 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2701
developer18f46a82021-07-20 21:08:21 +08002702 return 0;
2703}
2704
2705static void mtk_rss_uninit(struct mtk_eth *eth)
2706{
2707 u32 val;
2708
2709 /* Pause */
2710 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2711 val |= MTK_RSS_CFG_REQ;
2712 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2713
2714 /* Disable RSS*/
2715 val &= ~(MTK_RSS_EN);
2716 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2717
2718 /* Release pause */
2719 val &= ~(MTK_RSS_CFG_REQ);
2720 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2721}
2722
developerfd40db22021-04-29 10:08:25 +08002723static netdev_features_t mtk_fix_features(struct net_device *dev,
2724 netdev_features_t features)
2725{
2726 if (!(features & NETIF_F_LRO)) {
2727 struct mtk_mac *mac = netdev_priv(dev);
2728 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2729
2730 if (ip_cnt) {
2731 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2732
2733 features |= NETIF_F_LRO;
2734 }
2735 }
2736
2737 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2738 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2739
2740 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2741 }
2742
2743 return features;
2744}
2745
2746static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2747{
2748 struct mtk_mac *mac = netdev_priv(dev);
2749 struct mtk_eth *eth = mac->hw;
2750 int err = 0;
2751
2752 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2753 return 0;
2754
2755 if (!(features & NETIF_F_LRO))
2756 mtk_hwlro_netdev_disable(dev);
2757
2758 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2759 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2760 else
2761 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2762
2763 return err;
2764}
2765
2766/* wait for DMA to finish whatever it is doing before we start using it again */
2767static int mtk_dma_busy_wait(struct mtk_eth *eth)
2768{
2769 unsigned long t_start = jiffies;
2770
2771 while (1) {
2772 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2773 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2774 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2775 return 0;
2776 } else {
2777 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2778 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2779 return 0;
2780 }
2781
2782 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2783 break;
2784 }
2785
2786 dev_err(eth->dev, "DMA init timeout\n");
2787 return -1;
2788}
2789
2790static int mtk_dma_init(struct mtk_eth *eth)
2791{
2792 int err;
2793 u32 i;
2794
2795 if (mtk_dma_busy_wait(eth))
2796 return -EBUSY;
2797
2798 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2799 /* QDMA needs scratch memory for internal reordering of the
2800 * descriptors
2801 */
2802 err = mtk_init_fq_dma(eth);
2803 if (err)
2804 return err;
2805 }
2806
2807 err = mtk_tx_alloc(eth);
2808 if (err)
2809 return err;
2810
2811 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2812 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2813 if (err)
2814 return err;
2815 }
2816
2817 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2818 if (err)
2819 return err;
2820
2821 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002822 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002823 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002824 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2825 if (err)
2826 return err;
2827 }
2828 err = mtk_hwlro_rx_init(eth);
2829 if (err)
2830 return err;
2831 }
2832
developer18f46a82021-07-20 21:08:21 +08002833 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2834 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2835 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2836 if (err)
2837 return err;
2838 }
2839 err = mtk_rss_init(eth);
2840 if (err)
2841 return err;
2842 }
2843
developerfd40db22021-04-29 10:08:25 +08002844 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2845 /* Enable random early drop and set drop threshold
2846 * automatically
2847 */
2848 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2849 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2850 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2851 }
2852
2853 return 0;
2854}
2855
2856static void mtk_dma_free(struct mtk_eth *eth)
2857{
developere9356982022-07-04 09:03:20 +08002858 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002859 int i;
2860
2861 for (i = 0; i < MTK_MAC_COUNT; i++)
2862 if (eth->netdev[i])
2863 netdev_reset_queue(eth->netdev[i]);
2864 if ( !eth->soc->has_sram && eth->scratch_ring) {
2865 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002866 MTK_DMA_SIZE * soc->txrx.txd_size,
2867 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002868 eth->scratch_ring = NULL;
2869 eth->phy_scratch_ring = 0;
2870 }
2871 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002872 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002873 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2874
2875 if (eth->hwlro) {
2876 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002877
developer089e8852022-09-28 14:43:46 +08002878 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002879 for (; i < MTK_MAX_RX_RING_NUM; i++)
2880 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002881 }
2882
developer18f46a82021-07-20 21:08:21 +08002883 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2884 mtk_rss_uninit(eth);
2885
2886 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2887 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2888 }
2889
developer94008d92021-09-23 09:47:41 +08002890 if (eth->scratch_head) {
2891 kfree(eth->scratch_head);
2892 eth->scratch_head = NULL;
2893 }
developerfd40db22021-04-29 10:08:25 +08002894}
2895
2896static void mtk_tx_timeout(struct net_device *dev)
2897{
2898 struct mtk_mac *mac = netdev_priv(dev);
2899 struct mtk_eth *eth = mac->hw;
2900
2901 eth->netdev[mac->id]->stats.tx_errors++;
2902 netif_err(eth, tx_err, dev,
2903 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002904
2905 if (atomic_read(&reset_lock) == 0)
2906 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002907}
2908
developer18f46a82021-07-20 21:08:21 +08002909static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002910{
developer18f46a82021-07-20 21:08:21 +08002911 struct mtk_napi *rx_napi = priv;
2912 struct mtk_eth *eth = rx_napi->eth;
2913 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002914
developer18f46a82021-07-20 21:08:21 +08002915 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002916 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002917 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002918 }
2919
2920 return IRQ_HANDLED;
2921}
2922
2923static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2924{
2925 struct mtk_eth *eth = _eth;
2926
2927 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002928 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002929 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002930 }
2931
2932 return IRQ_HANDLED;
2933}
2934
2935static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2936{
2937 struct mtk_eth *eth = _eth;
2938
developer18f46a82021-07-20 21:08:21 +08002939 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2940 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2941 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002942 }
2943 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2944 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2945 mtk_handle_irq_tx(irq, _eth);
2946 }
2947
2948 return IRQ_HANDLED;
2949}
2950
developera2613e62022-07-01 18:29:37 +08002951static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2952{
2953 struct mtk_mac *mac = _mac;
2954 struct mtk_eth *eth = mac->hw;
2955 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2956 struct net_device *dev = phylink_priv->dev;
2957 int link_old, link_new;
2958
2959 // clear interrupt status for gpy211
2960 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2961
2962 link_old = phylink_priv->link;
2963 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2964
2965 if (link_old != link_new) {
2966 phylink_priv->link = link_new;
2967 if (link_new) {
2968 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2969 if (dev)
2970 netif_carrier_on(dev);
2971 } else {
2972 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2973 if (dev)
2974 netif_carrier_off(dev);
2975 }
2976 }
2977
2978 return IRQ_HANDLED;
2979}
2980
developerfd40db22021-04-29 10:08:25 +08002981#ifdef CONFIG_NET_POLL_CONTROLLER
2982static void mtk_poll_controller(struct net_device *dev)
2983{
2984 struct mtk_mac *mac = netdev_priv(dev);
2985 struct mtk_eth *eth = mac->hw;
2986
2987 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002988 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2989 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002990 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002991 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002992}
2993#endif
2994
2995static int mtk_start_dma(struct mtk_eth *eth)
2996{
2997 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002998 int val, err;
developerfd40db22021-04-29 10:08:25 +08002999
3000 err = mtk_dma_init(eth);
3001 if (err) {
3002 mtk_dma_free(eth);
3003 return err;
3004 }
3005
3006 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08003007 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003008 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3009 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003010 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003011 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003012 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003013 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3014 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3015 MTK_RESV_BUF | MTK_WCOMP_EN |
3016 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003017 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003018 }
developerfd40db22021-04-29 10:08:25 +08003019 else
3020 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003021 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003022 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3023 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3024 MTK_RX_BT_32DWORDS,
3025 MTK_QDMA_GLO_CFG);
3026
developer15d0d282021-07-14 16:40:44 +08003027 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003028 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003029 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003030 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3031 MTK_PDMA_GLO_CFG);
3032 } else {
3033 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3034 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3035 MTK_PDMA_GLO_CFG);
3036 }
3037
developer089e8852022-09-28 14:43:46 +08003038 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003039 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3040 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3041 }
3042
developerfd40db22021-04-29 10:08:25 +08003043 return 0;
3044}
3045
developer8051e042022-04-08 13:26:36 +08003046void mtk_gdm_config(struct mtk_eth *eth, u32 config)
developerfd40db22021-04-29 10:08:25 +08003047{
3048 int i;
3049
3050 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3051 return;
3052
3053 for (i = 0; i < MTK_MAC_COUNT; i++) {
3054 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
3055
3056 /* default setup the forward port to send frame to PDMA */
3057 val &= ~0xffff;
3058
3059 /* Enable RX checksum */
3060 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
3061
3062 val |= config;
3063
3064 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
3065 val |= MTK_GDMA_SPECIAL_TAG;
3066
3067 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
3068 }
developerfd40db22021-04-29 10:08:25 +08003069}
3070
3071static int mtk_open(struct net_device *dev)
3072{
3073 struct mtk_mac *mac = netdev_priv(dev);
3074 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003075 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003076 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003077 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003078
3079 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3080 if (err) {
3081 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3082 err);
3083 return err;
3084 }
3085
3086 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3087 if (!refcount_read(&eth->dma_refcnt)) {
3088 int err = mtk_start_dma(eth);
3089
3090 if (err)
3091 return err;
3092
3093 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
3094
3095 /* Indicates CDM to parse the MTK special tag from CPU */
3096 if (netdev_uses_dsa(dev)) {
3097 u32 val;
3098 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3099 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3100 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3101 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3102 }
3103
3104 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003105 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003106 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003107 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3108
3109 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3110 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3111 napi_enable(&eth->rx_napi[i].napi);
3112 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3113 }
3114 }
3115
developerfd40db22021-04-29 10:08:25 +08003116 refcount_set(&eth->dma_refcnt, 1);
3117 }
3118 else
3119 refcount_inc(&eth->dma_refcnt);
3120
developera2613e62022-07-01 18:29:37 +08003121 if (phylink_priv->desc) {
3122 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3123 If single PHY chip is not GPY211, the following step you should do:
3124 1. Contact your Single PHY chip vendor and get the details of
3125 - how to enables link status change interrupt
3126 - how to clears interrupt source
3127 */
3128
3129 // clear interrupt source for gpy211
3130 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3131
3132 // enable link status change interrupt for gpy211
3133 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3134
3135 phylink_priv->dev = dev;
3136
3137 // override dev pointer for single PHY chip 0
3138 if (phylink_priv->id == 0) {
3139 struct net_device *tmp;
3140
3141 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3142 if (tmp)
3143 phylink_priv->dev = tmp;
3144 else
3145 phylink_priv->dev = NULL;
3146 }
3147 }
3148
developerfd40db22021-04-29 10:08:25 +08003149 phylink_start(mac->phylink);
3150 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003151 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003152 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3153 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3154
developerfd40db22021-04-29 10:08:25 +08003155 return 0;
3156}
3157
3158static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3159{
3160 u32 val;
3161 int i;
3162
3163 /* stop the dma engine */
3164 spin_lock_bh(&eth->page_lock);
3165 val = mtk_r32(eth, glo_cfg);
3166 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3167 glo_cfg);
3168 spin_unlock_bh(&eth->page_lock);
3169
3170 /* wait for dma stop */
3171 for (i = 0; i < 10; i++) {
3172 val = mtk_r32(eth, glo_cfg);
3173 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003174 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003175 continue;
3176 }
3177 break;
3178 }
3179}
3180
3181static int mtk_stop(struct net_device *dev)
3182{
3183 struct mtk_mac *mac = netdev_priv(dev);
3184 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003185 int i;
developer3a5969e2022-02-09 15:36:36 +08003186 u32 val = 0;
3187 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003188
3189 netif_tx_disable(dev);
3190
developer3a5969e2022-02-09 15:36:36 +08003191 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3192 if (phy_node) {
3193 val = _mtk_mdio_read(eth, 0, 0);
3194 val |= BMCR_PDOWN;
3195 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003196 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3197 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003198 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003199 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003200 }
3201
3202 //GMAC RX disable
3203 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3204 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3205
3206 phylink_stop(mac->phylink);
3207
developerfd40db22021-04-29 10:08:25 +08003208 phylink_disconnect_phy(mac->phylink);
3209
3210 /* only shutdown DMA if this is the last user */
3211 if (!refcount_dec_and_test(&eth->dma_refcnt))
3212 return 0;
3213
3214 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
3215
3216 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003217 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003218 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003219 napi_disable(&eth->rx_napi[0].napi);
3220
3221 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3222 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3223 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3224 napi_disable(&eth->rx_napi[i].napi);
3225 }
3226 }
developerfd40db22021-04-29 10:08:25 +08003227
3228 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3229 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3230 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3231
3232 mtk_dma_free(eth);
3233
3234 return 0;
3235}
3236
developer8051e042022-04-08 13:26:36 +08003237void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003238{
developer8051e042022-04-08 13:26:36 +08003239 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003240
developerfd40db22021-04-29 10:08:25 +08003241 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003242 reset_bits, reset_bits);
3243
3244 while (i++ < 5000) {
3245 mdelay(1);
3246 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3247
3248 if ((val & reset_bits) == reset_bits) {
3249 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3250 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3251 reset_bits, ~reset_bits);
3252 break;
3253 }
3254 }
3255
developerfd40db22021-04-29 10:08:25 +08003256 mdelay(10);
3257}
3258
3259static void mtk_clk_disable(struct mtk_eth *eth)
3260{
3261 int clk;
3262
3263 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3264 clk_disable_unprepare(eth->clks[clk]);
3265}
3266
3267static int mtk_clk_enable(struct mtk_eth *eth)
3268{
3269 int clk, ret;
3270
3271 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3272 ret = clk_prepare_enable(eth->clks[clk]);
3273 if (ret)
3274 goto err_disable_clks;
3275 }
3276
3277 return 0;
3278
3279err_disable_clks:
3280 while (--clk >= 0)
3281 clk_disable_unprepare(eth->clks[clk]);
3282
3283 return ret;
3284}
3285
developer18f46a82021-07-20 21:08:21 +08003286static int mtk_napi_init(struct mtk_eth *eth)
3287{
3288 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3289 int i;
3290
3291 rx_napi->eth = eth;
3292 rx_napi->rx_ring = &eth->rx_ring[0];
3293 rx_napi->irq_grp_no = 2;
3294
3295 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3296 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3297 rx_napi = &eth->rx_napi[i];
3298 rx_napi->eth = eth;
3299 rx_napi->rx_ring = &eth->rx_ring[i];
3300 rx_napi->irq_grp_no = 2 + i;
3301 }
3302 }
3303
3304 return 0;
3305}
3306
developer8051e042022-04-08 13:26:36 +08003307static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003308{
developer8051e042022-04-08 13:26:36 +08003309 int i, ret = 0;
developerfd40db22021-04-29 10:08:25 +08003310
developer8051e042022-04-08 13:26:36 +08003311 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3312 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003313
developer8051e042022-04-08 13:26:36 +08003314 if (atomic_read(&reset_lock) == 0) {
3315 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3316 return 0;
developerfd40db22021-04-29 10:08:25 +08003317
developer8051e042022-04-08 13:26:36 +08003318 pm_runtime_enable(eth->dev);
3319 pm_runtime_get_sync(eth->dev);
3320
3321 ret = mtk_clk_enable(eth);
3322 if (ret)
3323 goto err_disable_pm;
3324 }
developerfd40db22021-04-29 10:08:25 +08003325
3326 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3327 ret = device_reset(eth->dev);
3328 if (ret) {
3329 dev_err(eth->dev, "MAC reset failed!\n");
3330 goto err_disable_pm;
3331 }
3332
3333 /* enable interrupt delay for RX */
3334 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3335
3336 /* disable delay and normal interrupt */
3337 mtk_tx_irq_disable(eth, ~0);
3338 mtk_rx_irq_disable(eth, ~0);
3339
3340 return 0;
3341 }
3342
developer8051e042022-04-08 13:26:36 +08003343 pr_info("[%s] execute fe %s reset\n", __func__,
3344 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003345
developer8051e042022-04-08 13:26:36 +08003346 if (type == MTK_TYPE_WARM_RESET)
3347 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003348 else
developer8051e042022-04-08 13:26:36 +08003349 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003350
developer089e8852022-09-28 14:43:46 +08003351 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3352 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003353 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003354 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003355 }
developerfd40db22021-04-29 10:08:25 +08003356
3357 if (eth->pctl) {
3358 /* Set GE2 driving and slew rate */
3359 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3360
3361 /* set GE2 TDSEL */
3362 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3363
3364 /* set GE2 TUNE */
3365 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3366 }
3367
3368 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3369 * up with the more appropriate value when mtk_mac_config call is being
3370 * invoked.
3371 */
3372 for (i = 0; i < MTK_MAC_COUNT; i++)
3373 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3374
3375 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003376 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3377 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3378 else
3379 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003380
3381 /* enable interrupt delay for RX/TX */
3382 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3383 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3384
3385 mtk_tx_irq_disable(eth, ~0);
3386 mtk_rx_irq_disable(eth, ~0);
3387
3388 /* FE int grouping */
3389 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003390 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003391 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003392 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003393 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003394 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003395 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3396 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003397
developer089e8852022-09-28 14:43:46 +08003398 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3399 /* PSE should not drop port1, port8 and port9 packets */
3400 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3401
developer15f760a2022-10-12 15:57:21 +08003402 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3403 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3404
developer84d1e832022-11-24 11:25:05 +08003405 /* PSE free buffer drop threshold */
3406 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3407
developer089e8852022-09-28 14:43:46 +08003408 /* GDM and CDM Threshold */
3409 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3410 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3411
3412 /* PSE GDM3 MIB counter has incorrect hw default values,
3413 * so the driver ought to read clear the values beforehand
3414 * in case ethtool retrieve wrong mib values.
3415 */
3416 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3417 mtk_r32(eth,
3418 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3419 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003420 /* PSE Free Queue Flow Control */
3421 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3422
developer459b78e2022-07-01 17:25:10 +08003423 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3424 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3425
3426 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3427 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003428
developerfef9efd2021-06-16 18:28:09 +08003429 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003430 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3431 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3432 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3433 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3434 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3435 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3436 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003437 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003438
developerfef9efd2021-06-16 18:28:09 +08003439 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003440 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3441 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3442 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3443 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3444 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3445 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3446 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3447 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003448
3449 /* GDM and CDM Threshold */
3450 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3451 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3452 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3453 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3454 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3455 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003456 }
3457
3458 return 0;
3459
3460err_disable_pm:
3461 pm_runtime_put_sync(eth->dev);
3462 pm_runtime_disable(eth->dev);
3463
3464 return ret;
3465}
3466
3467static int mtk_hw_deinit(struct mtk_eth *eth)
3468{
3469 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3470 return 0;
3471
3472 mtk_clk_disable(eth);
3473
3474 pm_runtime_put_sync(eth->dev);
3475 pm_runtime_disable(eth->dev);
3476
3477 return 0;
3478}
3479
3480static int __init mtk_init(struct net_device *dev)
3481{
3482 struct mtk_mac *mac = netdev_priv(dev);
3483 struct mtk_eth *eth = mac->hw;
3484 const char *mac_addr;
3485
3486 mac_addr = of_get_mac_address(mac->of_node);
3487 if (!IS_ERR(mac_addr))
3488 ether_addr_copy(dev->dev_addr, mac_addr);
3489
3490 /* If the mac address is invalid, use random mac address */
3491 if (!is_valid_ether_addr(dev->dev_addr)) {
3492 eth_hw_addr_random(dev);
3493 dev_err(eth->dev, "generated random MAC address %pM\n",
3494 dev->dev_addr);
3495 }
3496
3497 return 0;
3498}
3499
3500static void mtk_uninit(struct net_device *dev)
3501{
3502 struct mtk_mac *mac = netdev_priv(dev);
3503 struct mtk_eth *eth = mac->hw;
3504
3505 phylink_disconnect_phy(mac->phylink);
3506 mtk_tx_irq_disable(eth, ~0);
3507 mtk_rx_irq_disable(eth, ~0);
3508}
3509
3510static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3511{
3512 struct mtk_mac *mac = netdev_priv(dev);
3513
3514 switch (cmd) {
3515 case SIOCGMIIPHY:
3516 case SIOCGMIIREG:
3517 case SIOCSMIIREG:
3518 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3519 default:
3520 /* default invoke the mtk_eth_dbg handler */
3521 return mtk_do_priv_ioctl(dev, ifr, cmd);
3522 break;
3523 }
3524
3525 return -EOPNOTSUPP;
3526}
3527
3528static void mtk_pending_work(struct work_struct *work)
3529{
3530 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003531 struct device_node *phy_node = NULL;
3532 struct mtk_mac *mac = NULL;
3533 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003534 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003535 u32 val = 0;
3536
3537 atomic_inc(&reset_lock);
3538 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3539 if (!mtk_check_reset_event(eth, val)) {
3540 atomic_dec(&reset_lock);
3541 pr_info("[%s] No need to do FE reset !\n", __func__);
3542 return;
3543 }
developerfd40db22021-04-29 10:08:25 +08003544
3545 rtnl_lock();
3546
developer8051e042022-04-08 13:26:36 +08003547 /* Disabe FE P3 and P4 */
3548 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3549 val |= MTK_FE_LINK_DOWN_P3;
3550 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3551 val |= MTK_FE_LINK_DOWN_P4;
3552 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3553
3554 /* Adjust PPE configurations to prepare for reset */
3555 mtk_prepare_reset_ppe(eth, 0);
3556 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3557 mtk_prepare_reset_ppe(eth, 1);
3558
3559 /* Adjust FE configurations to prepare for reset */
3560 mtk_prepare_reset_fe(eth);
3561
3562 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003563 for (i = 0; i < MTK_MAC_COUNT; i++) {
3564 if (!eth->netdev[i])
3565 continue;
3566 call_netdevice_notifiers(MTK_FE_START_RESET, eth->netdev[i]);
3567 rtnl_unlock();
3568 wait_for_completion_timeout(&wait_ser_done, 5000);
3569 rtnl_lock();
3570 break;
3571 }
developerfd40db22021-04-29 10:08:25 +08003572
3573 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3574 cpu_relax();
3575
developer8051e042022-04-08 13:26:36 +08003576 del_timer_sync(&eth->mtk_dma_monitor_timer);
3577 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003578 /* stop all devices to make sure that dma is properly shut down */
3579 for (i = 0; i < MTK_MAC_COUNT; i++) {
3580 if (!eth->netdev[i])
3581 continue;
3582 mtk_stop(eth->netdev[i]);
3583 __set_bit(i, &restart);
3584 }
developer8051e042022-04-08 13:26:36 +08003585 pr_info("[%s] mtk_stop ends !\n", __func__);
3586 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003587
3588 if (eth->dev->pins)
3589 pinctrl_select_state(eth->dev->pins->p,
3590 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003591
3592 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3593 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3594 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003595
3596 /* restart DMA and enable IRQs */
3597 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003598 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003599 continue;
3600 err = mtk_open(eth->netdev[i]);
3601 if (err) {
3602 netif_alert(eth, ifup, eth->netdev[i],
3603 "Driver up/down cycle failed, closing device.\n");
3604 dev_close(eth->netdev[i]);
3605 }
3606 }
3607
developer8051e042022-04-08 13:26:36 +08003608 /* Set KA tick select */
3609 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(0));
3610 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3611 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(1));
3612
3613 /* Enabe FE P3 and P4*/
3614 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3615 val &= ~MTK_FE_LINK_DOWN_P3;
3616 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3617 val &= ~MTK_FE_LINK_DOWN_P4;
3618 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3619
3620 /* Power up sgmii */
3621 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003622 if (!eth->netdev[i])
3623 continue;
developer8051e042022-04-08 13:26:36 +08003624 mac = netdev_priv(eth->netdev[i]);
3625 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003626 if (!phy_node && eth->xgmii->regmap_sgmii[i]) {
developer8051e042022-04-08 13:26:36 +08003627 mtk_gmac_sgmii_path_setup(eth, i);
developer089e8852022-09-28 14:43:46 +08003628 regmap_write(eth->xgmii->regmap_sgmii[i], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer8051e042022-04-08 13:26:36 +08003629 }
3630 }
3631
developer6bb3f3a2022-11-22 09:59:14 +08003632 for (i = 0; i < MTK_MAC_COUNT; i++) {
3633 if (!eth->netdev[i])
3634 continue;
3635 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, eth->netdev[i]);
3636 pr_info("[%s] HNAT reset done !\n", __func__);
3637 call_netdevice_notifiers(MTK_FE_RESET_DONE, eth->netdev[i]);
3638 pr_info("[%s] WiFi SER reset done !\n", __func__);
3639 break;
3640 }
developer8051e042022-04-08 13:26:36 +08003641
3642 atomic_dec(&reset_lock);
3643 if (atomic_read(&force) > 0)
3644 atomic_dec(&force);
3645
3646 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3647 eth->mtk_dma_monitor_timer.expires = jiffies;
3648 add_timer(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003649 clear_bit_unlock(MTK_RESETTING, &eth->state);
3650
3651 rtnl_unlock();
3652}
3653
3654static int mtk_free_dev(struct mtk_eth *eth)
3655{
3656 int i;
3657
3658 for (i = 0; i < MTK_MAC_COUNT; i++) {
3659 if (!eth->netdev[i])
3660 continue;
3661 free_netdev(eth->netdev[i]);
3662 }
3663
3664 return 0;
3665}
3666
3667static int mtk_unreg_dev(struct mtk_eth *eth)
3668{
3669 int i;
3670
3671 for (i = 0; i < MTK_MAC_COUNT; i++) {
3672 if (!eth->netdev[i])
3673 continue;
3674 unregister_netdev(eth->netdev[i]);
3675 }
3676
3677 return 0;
3678}
3679
3680static int mtk_cleanup(struct mtk_eth *eth)
3681{
3682 mtk_unreg_dev(eth);
3683 mtk_free_dev(eth);
3684 cancel_work_sync(&eth->pending_work);
3685
3686 return 0;
3687}
3688
3689static int mtk_get_link_ksettings(struct net_device *ndev,
3690 struct ethtool_link_ksettings *cmd)
3691{
3692 struct mtk_mac *mac = netdev_priv(ndev);
3693
3694 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3695 return -EBUSY;
3696
3697 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3698}
3699
3700static int mtk_set_link_ksettings(struct net_device *ndev,
3701 const struct ethtool_link_ksettings *cmd)
3702{
3703 struct mtk_mac *mac = netdev_priv(ndev);
3704
3705 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3706 return -EBUSY;
3707
3708 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3709}
3710
3711static void mtk_get_drvinfo(struct net_device *dev,
3712 struct ethtool_drvinfo *info)
3713{
3714 struct mtk_mac *mac = netdev_priv(dev);
3715
3716 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3717 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3718 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3719}
3720
3721static u32 mtk_get_msglevel(struct net_device *dev)
3722{
3723 struct mtk_mac *mac = netdev_priv(dev);
3724
3725 return mac->hw->msg_enable;
3726}
3727
3728static void mtk_set_msglevel(struct net_device *dev, u32 value)
3729{
3730 struct mtk_mac *mac = netdev_priv(dev);
3731
3732 mac->hw->msg_enable = value;
3733}
3734
3735static int mtk_nway_reset(struct net_device *dev)
3736{
3737 struct mtk_mac *mac = netdev_priv(dev);
3738
3739 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3740 return -EBUSY;
3741
3742 if (!mac->phylink)
3743 return -ENOTSUPP;
3744
3745 return phylink_ethtool_nway_reset(mac->phylink);
3746}
3747
3748static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3749{
3750 int i;
3751
3752 switch (stringset) {
3753 case ETH_SS_STATS:
3754 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3755 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3756 data += ETH_GSTRING_LEN;
3757 }
3758 break;
3759 }
3760}
3761
3762static int mtk_get_sset_count(struct net_device *dev, int sset)
3763{
3764 switch (sset) {
3765 case ETH_SS_STATS:
3766 return ARRAY_SIZE(mtk_ethtool_stats);
3767 default:
3768 return -EOPNOTSUPP;
3769 }
3770}
3771
3772static void mtk_get_ethtool_stats(struct net_device *dev,
3773 struct ethtool_stats *stats, u64 *data)
3774{
3775 struct mtk_mac *mac = netdev_priv(dev);
3776 struct mtk_hw_stats *hwstats = mac->hw_stats;
3777 u64 *data_src, *data_dst;
3778 unsigned int start;
3779 int i;
3780
3781 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3782 return;
3783
3784 if (netif_running(dev) && netif_device_present(dev)) {
3785 if (spin_trylock_bh(&hwstats->stats_lock)) {
3786 mtk_stats_update_mac(mac);
3787 spin_unlock_bh(&hwstats->stats_lock);
3788 }
3789 }
3790
3791 data_src = (u64 *)hwstats;
3792
3793 do {
3794 data_dst = data;
3795 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3796
3797 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3798 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3799 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3800}
3801
3802static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3803 u32 *rule_locs)
3804{
3805 int ret = -EOPNOTSUPP;
3806
3807 switch (cmd->cmd) {
3808 case ETHTOOL_GRXRINGS:
3809 if (dev->hw_features & NETIF_F_LRO) {
3810 cmd->data = MTK_MAX_RX_RING_NUM;
3811 ret = 0;
3812 }
3813 break;
3814 case ETHTOOL_GRXCLSRLCNT:
3815 if (dev->hw_features & NETIF_F_LRO) {
3816 struct mtk_mac *mac = netdev_priv(dev);
3817
3818 cmd->rule_cnt = mac->hwlro_ip_cnt;
3819 ret = 0;
3820 }
3821 break;
3822 case ETHTOOL_GRXCLSRULE:
3823 if (dev->hw_features & NETIF_F_LRO)
3824 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3825 break;
3826 case ETHTOOL_GRXCLSRLALL:
3827 if (dev->hw_features & NETIF_F_LRO)
3828 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3829 rule_locs);
3830 break;
3831 default:
3832 break;
3833 }
3834
3835 return ret;
3836}
3837
3838static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3839{
3840 int ret = -EOPNOTSUPP;
3841
3842 switch (cmd->cmd) {
3843 case ETHTOOL_SRXCLSRLINS:
3844 if (dev->hw_features & NETIF_F_LRO)
3845 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3846 break;
3847 case ETHTOOL_SRXCLSRLDEL:
3848 if (dev->hw_features & NETIF_F_LRO)
3849 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3850 break;
3851 default:
3852 break;
3853 }
3854
3855 return ret;
3856}
3857
developer6c5cbb52022-08-12 11:37:45 +08003858static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3859{
3860 struct mtk_mac *mac = netdev_priv(dev);
3861
3862 phylink_ethtool_get_pauseparam(mac->phylink, pause);
3863}
3864
3865static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3866{
3867 struct mtk_mac *mac = netdev_priv(dev);
3868
3869 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3870}
3871
developerfd40db22021-04-29 10:08:25 +08003872static const struct ethtool_ops mtk_ethtool_ops = {
3873 .get_link_ksettings = mtk_get_link_ksettings,
3874 .set_link_ksettings = mtk_set_link_ksettings,
3875 .get_drvinfo = mtk_get_drvinfo,
3876 .get_msglevel = mtk_get_msglevel,
3877 .set_msglevel = mtk_set_msglevel,
3878 .nway_reset = mtk_nway_reset,
3879 .get_link = ethtool_op_get_link,
3880 .get_strings = mtk_get_strings,
3881 .get_sset_count = mtk_get_sset_count,
3882 .get_ethtool_stats = mtk_get_ethtool_stats,
3883 .get_rxnfc = mtk_get_rxnfc,
3884 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003885 .get_pauseparam = mtk_get_pauseparam,
3886 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003887};
3888
3889static const struct net_device_ops mtk_netdev_ops = {
3890 .ndo_init = mtk_init,
3891 .ndo_uninit = mtk_uninit,
3892 .ndo_open = mtk_open,
3893 .ndo_stop = mtk_stop,
3894 .ndo_start_xmit = mtk_start_xmit,
3895 .ndo_set_mac_address = mtk_set_mac_address,
3896 .ndo_validate_addr = eth_validate_addr,
3897 .ndo_do_ioctl = mtk_do_ioctl,
3898 .ndo_tx_timeout = mtk_tx_timeout,
3899 .ndo_get_stats64 = mtk_get_stats64,
3900 .ndo_fix_features = mtk_fix_features,
3901 .ndo_set_features = mtk_set_features,
3902#ifdef CONFIG_NET_POLL_CONTROLLER
3903 .ndo_poll_controller = mtk_poll_controller,
3904#endif
3905};
3906
3907static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3908{
3909 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003910 const char *label;
developerfd40db22021-04-29 10:08:25 +08003911 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003912 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003913 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003914 struct mtk_phylink_priv *phylink_priv;
3915 struct fwnode_handle *fixed_node;
3916 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003917
3918 if (!_id) {
3919 dev_err(eth->dev, "missing mac id\n");
3920 return -EINVAL;
3921 }
3922
3923 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003924 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003925 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3926 return -EINVAL;
3927 }
3928
3929 if (eth->netdev[id]) {
3930 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3931 return -EINVAL;
3932 }
3933
3934 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3935 if (!eth->netdev[id]) {
3936 dev_err(eth->dev, "alloc_etherdev failed\n");
3937 return -ENOMEM;
3938 }
3939 mac = netdev_priv(eth->netdev[id]);
3940 eth->mac[id] = mac;
3941 mac->id = id;
3942 mac->hw = eth;
3943 mac->of_node = np;
3944
3945 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3946 mac->hwlro_ip_cnt = 0;
3947
3948 mac->hw_stats = devm_kzalloc(eth->dev,
3949 sizeof(*mac->hw_stats),
3950 GFP_KERNEL);
3951 if (!mac->hw_stats) {
3952 dev_err(eth->dev, "failed to allocate counter memory\n");
3953 err = -ENOMEM;
3954 goto free_netdev;
3955 }
3956 spin_lock_init(&mac->hw_stats->stats_lock);
3957 u64_stats_init(&mac->hw_stats->syncp);
3958 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3959
3960 /* phylink create */
3961 phy_mode = of_get_phy_mode(np);
3962 if (phy_mode < 0) {
3963 dev_err(eth->dev, "incorrect phy-mode\n");
3964 err = -EINVAL;
3965 goto free_netdev;
3966 }
3967
3968 /* mac config is not set */
3969 mac->interface = PHY_INTERFACE_MODE_NA;
3970 mac->mode = MLO_AN_PHY;
3971 mac->speed = SPEED_UNKNOWN;
3972
3973 mac->phylink_config.dev = &eth->netdev[id]->dev;
3974 mac->phylink_config.type = PHYLINK_NETDEV;
3975
developer30e13e72022-11-03 10:21:24 +08003976 mac->type = 0;
3977 if (!of_property_read_string(np, "mac-type", &label)) {
3978 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
3979 if (!strcasecmp(label, gdm_type(mac_type)))
3980 break;
3981 }
3982
3983 switch (mac_type) {
3984 case 0:
3985 mac->type = MTK_GDM_TYPE;
3986 break;
3987 case 1:
3988 mac->type = MTK_XGDM_TYPE;
3989 break;
3990 default:
3991 dev_warn(eth->dev, "incorrect mac-type\n");
3992 break;
3993 };
3994 }
developer089e8852022-09-28 14:43:46 +08003995
developerfd40db22021-04-29 10:08:25 +08003996 phylink = phylink_create(&mac->phylink_config,
3997 of_fwnode_handle(mac->of_node),
3998 phy_mode, &mtk_phylink_ops);
3999 if (IS_ERR(phylink)) {
4000 err = PTR_ERR(phylink);
4001 goto free_netdev;
4002 }
4003
4004 mac->phylink = phylink;
4005
developera2613e62022-07-01 18:29:37 +08004006 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4007 "fixed-link");
4008 if (fixed_node) {
4009 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4010 0, GPIOD_IN, "?");
4011 if (!IS_ERR(desc)) {
4012 struct device_node *phy_np;
4013 const char *label;
4014 int irq, phyaddr;
4015
4016 phylink_priv = &mac->phylink_priv;
4017
4018 phylink_priv->desc = desc;
4019 phylink_priv->id = id;
4020 phylink_priv->link = -1;
4021
4022 irq = gpiod_to_irq(desc);
4023 if (irq > 0) {
4024 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4025 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4026 "ethernet:fixed link", mac);
4027 }
4028
4029 if (!of_property_read_string(to_of_node(fixed_node), "label", &label))
4030 strcpy(phylink_priv->label, label);
4031
4032 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4033 if (phy_np) {
4034 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4035 phylink_priv->phyaddr = phyaddr;
4036 }
4037 }
4038 fwnode_handle_put(fixed_node);
4039 }
4040
developerfd40db22021-04-29 10:08:25 +08004041 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4042 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4043 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4044 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4045
4046 eth->netdev[id]->hw_features = eth->soc->hw_features;
4047 if (eth->hwlro)
4048 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4049
4050 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4051 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4052 eth->netdev[id]->features |= eth->soc->hw_features;
4053 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4054
4055 eth->netdev[id]->irq = eth->irq[0];
4056 eth->netdev[id]->dev.of_node = np;
4057
4058 return 0;
4059
4060free_netdev:
4061 free_netdev(eth->netdev[id]);
4062 return err;
4063}
4064
4065static int mtk_probe(struct platform_device *pdev)
4066{
4067 struct device_node *mac_np;
4068 struct mtk_eth *eth;
4069 int err, i;
4070
4071 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4072 if (!eth)
4073 return -ENOMEM;
4074
4075 eth->soc = of_device_get_match_data(&pdev->dev);
4076
4077 eth->dev = &pdev->dev;
4078 eth->base = devm_platform_ioremap_resource(pdev, 0);
4079 if (IS_ERR(eth->base))
4080 return PTR_ERR(eth->base);
4081
developer089e8852022-09-28 14:43:46 +08004082 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4083 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4084 if (IS_ERR(eth->sram_base))
4085 return PTR_ERR(eth->sram_base);
4086 }
4087
developerfd40db22021-04-29 10:08:25 +08004088 if(eth->soc->has_sram) {
4089 struct resource *res;
4090 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004091 if (unlikely(!res))
4092 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004093 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4094 }
4095
4096 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4097 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4098 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4099 } else {
4100 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4101 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4102 }
4103
4104 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4105 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4106 eth->ip_align = NET_IP_ALIGN;
4107 } else {
developer089e8852022-09-28 14:43:46 +08004108 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4109 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004110 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4111 else
4112 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4113 }
4114
developer089e8852022-09-28 14:43:46 +08004115 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4116 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4117 if (!err) {
4118 err = dma_set_coherent_mask(&pdev->dev,
4119 DMA_BIT_MASK(36));
4120 if (err) {
4121 dev_err(&pdev->dev, "Wrong DMA config\n");
4122 return -EINVAL;
4123 }
4124 }
4125 }
4126
developerfd40db22021-04-29 10:08:25 +08004127 spin_lock_init(&eth->page_lock);
4128 spin_lock_init(&eth->tx_irq_lock);
4129 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004130 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004131
4132 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4133 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4134 "mediatek,ethsys");
4135 if (IS_ERR(eth->ethsys)) {
4136 dev_err(&pdev->dev, "no ethsys regmap found\n");
4137 return PTR_ERR(eth->ethsys);
4138 }
4139 }
4140
4141 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4142 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4143 "mediatek,infracfg");
4144 if (IS_ERR(eth->infra)) {
4145 dev_err(&pdev->dev, "no infracfg regmap found\n");
4146 return PTR_ERR(eth->infra);
4147 }
4148 }
4149
4150 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004151 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004152 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004153 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004154 return -ENOMEM;
4155
developer089e8852022-09-28 14:43:46 +08004156 eth->xgmii->eth = eth;
4157 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004158 eth->soc->ana_rgc3);
4159
developer089e8852022-09-28 14:43:46 +08004160 if (err)
4161 return err;
4162 }
4163
4164 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4165 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4166 if (err)
4167 return err;
4168
4169 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4170 if (err)
4171 return err;
4172
4173 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4174 if (err)
4175 return err;
4176
4177 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004178 if (err)
4179 return err;
4180 }
4181
4182 if (eth->soc->required_pctl) {
4183 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4184 "mediatek,pctl");
4185 if (IS_ERR(eth->pctl)) {
4186 dev_err(&pdev->dev, "no pctl regmap found\n");
4187 return PTR_ERR(eth->pctl);
4188 }
4189 }
4190
developer18f46a82021-07-20 21:08:21 +08004191 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004192 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4193 eth->irq[i] = eth->irq[0];
4194 else
4195 eth->irq[i] = platform_get_irq(pdev, i);
4196 if (eth->irq[i] < 0) {
4197 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4198 return -ENXIO;
4199 }
4200 }
4201
4202 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4203 eth->clks[i] = devm_clk_get(eth->dev,
4204 mtk_clks_source_name[i]);
4205 if (IS_ERR(eth->clks[i])) {
4206 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4207 return -EPROBE_DEFER;
4208 if (eth->soc->required_clks & BIT(i)) {
4209 dev_err(&pdev->dev, "clock %s not found\n",
4210 mtk_clks_source_name[i]);
4211 return -EINVAL;
4212 }
4213 eth->clks[i] = NULL;
4214 }
4215 }
4216
4217 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4218 INIT_WORK(&eth->pending_work, mtk_pending_work);
4219
developer8051e042022-04-08 13:26:36 +08004220 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004221 if (err)
4222 return err;
4223
4224 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4225
4226 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4227 if (!of_device_is_compatible(mac_np,
4228 "mediatek,eth-mac"))
4229 continue;
4230
4231 if (!of_device_is_available(mac_np))
4232 continue;
4233
4234 err = mtk_add_mac(eth, mac_np);
4235 if (err) {
4236 of_node_put(mac_np);
4237 goto err_deinit_hw;
4238 }
4239 }
4240
developer18f46a82021-07-20 21:08:21 +08004241 err = mtk_napi_init(eth);
4242 if (err)
4243 goto err_free_dev;
4244
developerfd40db22021-04-29 10:08:25 +08004245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4246 err = devm_request_irq(eth->dev, eth->irq[0],
4247 mtk_handle_irq, 0,
4248 dev_name(eth->dev), eth);
4249 } else {
4250 err = devm_request_irq(eth->dev, eth->irq[1],
4251 mtk_handle_irq_tx, 0,
4252 dev_name(eth->dev), eth);
4253 if (err)
4254 goto err_free_dev;
4255
4256 err = devm_request_irq(eth->dev, eth->irq[2],
4257 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004258 dev_name(eth->dev), &eth->rx_napi[0]);
4259 if (err)
4260 goto err_free_dev;
4261
developer793f7b42022-05-20 13:54:51 +08004262 if (MTK_MAX_IRQ_NUM > 3) {
4263 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4264 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4265 err = devm_request_irq(eth->dev,
4266 eth->irq[2 + i],
4267 mtk_handle_irq_rx, 0,
4268 dev_name(eth->dev),
4269 &eth->rx_napi[i]);
4270 if (err)
4271 goto err_free_dev;
4272 }
4273 } else {
4274 err = devm_request_irq(eth->dev, eth->irq[3],
4275 mtk_handle_fe_irq, 0,
4276 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004277 if (err)
4278 goto err_free_dev;
4279 }
4280 }
developerfd40db22021-04-29 10:08:25 +08004281 }
developer8051e042022-04-08 13:26:36 +08004282
developerfd40db22021-04-29 10:08:25 +08004283 if (err)
4284 goto err_free_dev;
4285
4286 /* No MT7628/88 support yet */
4287 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4288 err = mtk_mdio_init(eth);
4289 if (err)
4290 goto err_free_dev;
4291 }
4292
4293 for (i = 0; i < MTK_MAX_DEVS; i++) {
4294 if (!eth->netdev[i])
4295 continue;
4296
4297 err = register_netdev(eth->netdev[i]);
4298 if (err) {
4299 dev_err(eth->dev, "error bringing up device\n");
4300 goto err_deinit_mdio;
4301 } else
4302 netif_info(eth, probe, eth->netdev[i],
4303 "mediatek frame engine at 0x%08lx, irq %d\n",
4304 eth->netdev[i]->base_addr, eth->irq[0]);
4305 }
4306
4307 /* we run 2 devices on the same DMA ring so we need a dummy device
4308 * for NAPI to work
4309 */
4310 init_dummy_netdev(&eth->dummy_dev);
4311 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4312 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004313 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004314 MTK_NAPI_WEIGHT);
4315
developer18f46a82021-07-20 21:08:21 +08004316 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4317 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4318 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4319 mtk_napi_rx, MTK_NAPI_WEIGHT);
4320 }
4321
developer75e4dad2022-11-16 15:17:14 +08004322#if defined(CONFIG_XFRM_OFFLOAD)
4323 mtk_ipsec_offload_init(eth);
4324#endif
developerfd40db22021-04-29 10:08:25 +08004325 mtketh_debugfs_init(eth);
4326 debug_proc_init(eth);
4327
4328 platform_set_drvdata(pdev, eth);
4329
developer8051e042022-04-08 13:26:36 +08004330 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer793f7b42022-05-20 13:54:51 +08004331#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8051e042022-04-08 13:26:36 +08004332 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4333 eth->mtk_dma_monitor_timer.expires = jiffies;
4334 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004335#endif
developer8051e042022-04-08 13:26:36 +08004336
developerfd40db22021-04-29 10:08:25 +08004337 return 0;
4338
4339err_deinit_mdio:
4340 mtk_mdio_cleanup(eth);
4341err_free_dev:
4342 mtk_free_dev(eth);
4343err_deinit_hw:
4344 mtk_hw_deinit(eth);
4345
4346 return err;
4347}
4348
4349static int mtk_remove(struct platform_device *pdev)
4350{
4351 struct mtk_eth *eth = platform_get_drvdata(pdev);
4352 struct mtk_mac *mac;
4353 int i;
4354
4355 /* stop all devices to make sure that dma is properly shut down */
4356 for (i = 0; i < MTK_MAC_COUNT; i++) {
4357 if (!eth->netdev[i])
4358 continue;
4359 mtk_stop(eth->netdev[i]);
4360 mac = netdev_priv(eth->netdev[i]);
4361 phylink_disconnect_phy(mac->phylink);
4362 }
4363
4364 mtk_hw_deinit(eth);
4365
4366 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004367 netif_napi_del(&eth->rx_napi[0].napi);
4368
4369 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4370 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4371 netif_napi_del(&eth->rx_napi[i].napi);
4372 }
4373
developerfd40db22021-04-29 10:08:25 +08004374 mtk_cleanup(eth);
4375 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004376 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4377 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004378
4379 return 0;
4380}
4381
4382static const struct mtk_soc_data mt2701_data = {
4383 .caps = MT7623_CAPS | MTK_HWLRO,
4384 .hw_features = MTK_HW_FEATURES,
4385 .required_clks = MT7623_CLKS_BITMAP,
4386 .required_pctl = true,
4387 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004388 .txrx = {
4389 .txd_size = sizeof(struct mtk_tx_dma),
4390 .rxd_size = sizeof(struct mtk_rx_dma),
4391 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4392 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4393 },
developerfd40db22021-04-29 10:08:25 +08004394};
4395
4396static const struct mtk_soc_data mt7621_data = {
4397 .caps = MT7621_CAPS,
4398 .hw_features = MTK_HW_FEATURES,
4399 .required_clks = MT7621_CLKS_BITMAP,
4400 .required_pctl = false,
4401 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004402 .txrx = {
4403 .txd_size = sizeof(struct mtk_tx_dma),
4404 .rxd_size = sizeof(struct mtk_rx_dma),
4405 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4406 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4407 },
developerfd40db22021-04-29 10:08:25 +08004408};
4409
4410static const struct mtk_soc_data mt7622_data = {
4411 .ana_rgc3 = 0x2028,
4412 .caps = MT7622_CAPS | MTK_HWLRO,
4413 .hw_features = MTK_HW_FEATURES,
4414 .required_clks = MT7622_CLKS_BITMAP,
4415 .required_pctl = false,
4416 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004417 .txrx = {
4418 .txd_size = sizeof(struct mtk_tx_dma),
4419 .rxd_size = sizeof(struct mtk_rx_dma),
4420 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4421 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4422 },
developerfd40db22021-04-29 10:08:25 +08004423};
4424
4425static const struct mtk_soc_data mt7623_data = {
4426 .caps = MT7623_CAPS | MTK_HWLRO,
4427 .hw_features = MTK_HW_FEATURES,
4428 .required_clks = MT7623_CLKS_BITMAP,
4429 .required_pctl = true,
4430 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004431 .txrx = {
4432 .txd_size = sizeof(struct mtk_tx_dma),
4433 .rxd_size = sizeof(struct mtk_rx_dma),
4434 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4435 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4436 },
developerfd40db22021-04-29 10:08:25 +08004437};
4438
4439static const struct mtk_soc_data mt7629_data = {
4440 .ana_rgc3 = 0x128,
4441 .caps = MT7629_CAPS | MTK_HWLRO,
4442 .hw_features = MTK_HW_FEATURES,
4443 .required_clks = MT7629_CLKS_BITMAP,
4444 .required_pctl = false,
4445 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004446 .txrx = {
4447 .txd_size = sizeof(struct mtk_tx_dma),
4448 .rxd_size = sizeof(struct mtk_rx_dma),
4449 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4450 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4451 },
developerfd40db22021-04-29 10:08:25 +08004452};
4453
4454static const struct mtk_soc_data mt7986_data = {
4455 .ana_rgc3 = 0x128,
4456 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004457 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004458 .required_clks = MT7986_CLKS_BITMAP,
4459 .required_pctl = false,
4460 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004461 .txrx = {
4462 .txd_size = sizeof(struct mtk_tx_dma_v2),
4463 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4464 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4465 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4466 },
developerfd40db22021-04-29 10:08:25 +08004467};
4468
developer255bba22021-07-27 15:16:33 +08004469static const struct mtk_soc_data mt7981_data = {
4470 .ana_rgc3 = 0x128,
4471 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004472 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004473 .required_clks = MT7981_CLKS_BITMAP,
4474 .required_pctl = false,
4475 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004476 .txrx = {
4477 .txd_size = sizeof(struct mtk_tx_dma_v2),
4478 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4479 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4480 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4481 },
developer255bba22021-07-27 15:16:33 +08004482};
4483
developer089e8852022-09-28 14:43:46 +08004484static const struct mtk_soc_data mt7988_data = {
4485 .ana_rgc3 = 0x128,
4486 .caps = MT7988_CAPS,
4487 .hw_features = MTK_HW_FEATURES,
4488 .required_clks = MT7988_CLKS_BITMAP,
4489 .required_pctl = false,
4490 .has_sram = true,
4491 .txrx = {
4492 .txd_size = sizeof(struct mtk_tx_dma_v2),
4493 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4494 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4495 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4496 },
4497};
4498
developerfd40db22021-04-29 10:08:25 +08004499static const struct mtk_soc_data rt5350_data = {
4500 .caps = MT7628_CAPS,
4501 .hw_features = MTK_HW_FEATURES_MT7628,
4502 .required_clks = MT7628_CLKS_BITMAP,
4503 .required_pctl = false,
4504 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004505 .txrx = {
4506 .txd_size = sizeof(struct mtk_tx_dma),
4507 .rxd_size = sizeof(struct mtk_rx_dma),
4508 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4509 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4510 },
developerfd40db22021-04-29 10:08:25 +08004511};
4512
4513const struct of_device_id of_mtk_match[] = {
4514 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4515 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4516 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4517 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4518 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4519 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004520 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004521 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004522 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4523 {},
4524};
4525MODULE_DEVICE_TABLE(of, of_mtk_match);
4526
4527static struct platform_driver mtk_driver = {
4528 .probe = mtk_probe,
4529 .remove = mtk_remove,
4530 .driver = {
4531 .name = "mtk_soc_eth",
4532 .of_match_table = of_mtk_match,
4533 },
4534};
4535
4536module_platform_driver(mtk_driver);
4537
4538MODULE_LICENSE("GPL");
4539MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4540MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");