blob: 7fe3713552babc819c197655c3d0a2feaf2bf22d [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
33static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080034atomic_t reset_lock = ATOMIC_INIT(0);
35atomic_t force = ATOMIC_INIT(0);
36
developerfd40db22021-04-29 10:08:25 +080037module_param_named(msg_level, mtk_msg_level, int, 0);
38MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080039DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080040
41#define MTK_ETHTOOL_STAT(x) { #x, \
42 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
43
44/* strings used by ethtool */
45static const struct mtk_ethtool_stats {
46 char str[ETH_GSTRING_LEN];
47 u32 offset;
48} mtk_ethtool_stats[] = {
49 MTK_ETHTOOL_STAT(tx_bytes),
50 MTK_ETHTOOL_STAT(tx_packets),
51 MTK_ETHTOOL_STAT(tx_skip),
52 MTK_ETHTOOL_STAT(tx_collisions),
53 MTK_ETHTOOL_STAT(rx_bytes),
54 MTK_ETHTOOL_STAT(rx_packets),
55 MTK_ETHTOOL_STAT(rx_overflow),
56 MTK_ETHTOOL_STAT(rx_fcs_errors),
57 MTK_ETHTOOL_STAT(rx_short_errors),
58 MTK_ETHTOOL_STAT(rx_long_errors),
59 MTK_ETHTOOL_STAT(rx_checksum_errors),
60 MTK_ETHTOOL_STAT(rx_flow_control_packets),
61};
62
63static const char * const mtk_clks_source_name[] = {
64 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
65 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
66 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
67 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
68};
69
70void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
71{
72 __raw_writel(val, eth->base + reg);
73}
74
75u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
76{
77 return __raw_readl(eth->base + reg);
78}
79
80u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
81{
82 u32 val;
83
84 val = mtk_r32(eth, reg);
85 val &= ~mask;
86 val |= set;
87 mtk_w32(eth, val, reg);
88 return reg;
89}
90
91static int mtk_mdio_busy_wait(struct mtk_eth *eth)
92{
93 unsigned long t_start = jiffies;
94
95 while (1) {
96 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
97 return 0;
98 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
99 break;
developerc4671b22021-05-28 13:16:42 +0800100 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800101 }
102
103 dev_err(eth->dev, "mdio: MDIO timeout\n");
104 return -1;
105}
106
developer599cda42022-05-24 15:13:31 +0800107u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
108 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800109{
110 if (mtk_mdio_busy_wait(eth))
111 return -1;
112
113 write_data &= 0xffff;
114
developer599cda42022-05-24 15:13:31 +0800115 if (phy_reg & MII_ADDR_C45) {
116 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
117 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
118 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
119 MTK_PHY_IAC);
120
121 if (mtk_mdio_busy_wait(eth))
122 return -1;
123
124 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
125 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
126 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
127 MTK_PHY_IAC);
128 } else {
129 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
130 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
131 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
132 MTK_PHY_IAC);
133 }
developerfd40db22021-04-29 10:08:25 +0800134
135 if (mtk_mdio_busy_wait(eth))
136 return -1;
137
138 return 0;
139}
140
developer599cda42022-05-24 15:13:31 +0800141u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800142{
143 u32 d;
144
145 if (mtk_mdio_busy_wait(eth))
146 return 0xffff;
147
developer599cda42022-05-24 15:13:31 +0800148 if (phy_reg & MII_ADDR_C45) {
149 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
150 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
151 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
152 MTK_PHY_IAC);
153
154 if (mtk_mdio_busy_wait(eth))
155 return 0xffff;
156
157 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
158 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
159 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
160 MTK_PHY_IAC);
161 } else {
162 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
163 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
164 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
165 MTK_PHY_IAC);
166 }
developerfd40db22021-04-29 10:08:25 +0800167
168 if (mtk_mdio_busy_wait(eth))
169 return 0xffff;
170
171 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
172
173 return d;
174}
175
176static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
177 int phy_reg, u16 val)
178{
179 struct mtk_eth *eth = bus->priv;
180
181 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
182}
183
184static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
185{
186 struct mtk_eth *eth = bus->priv;
187
188 return _mtk_mdio_read(eth, phy_addr, phy_reg);
189}
190
developerabeadd52022-08-15 11:26:44 +0800191static int mtk_mdio_reset(struct mii_bus *bus)
192{
193 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
194 * we just need to wait until device ready.
195 */
196 mdelay(20);
197
198 return 0;
199}
200
developerfd40db22021-04-29 10:08:25 +0800201static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
202 phy_interface_t interface)
203{
204 u32 val;
205
206 /* Check DDR memory type.
207 * Currently TRGMII mode with DDR2 memory is not supported.
208 */
209 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
210 if (interface == PHY_INTERFACE_MODE_TRGMII &&
211 val & SYSCFG_DRAM_TYPE_DDR2) {
212 dev_err(eth->dev,
213 "TRGMII mode with DDR2 memory is not supported!\n");
214 return -EOPNOTSUPP;
215 }
216
217 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
218 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
219
220 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
221 ETHSYS_TRGMII_MT7621_MASK, val);
222
223 return 0;
224}
225
226static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
227 phy_interface_t interface, int speed)
228{
229 u32 val;
230 int ret;
231
232 if (interface == PHY_INTERFACE_MODE_TRGMII) {
233 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
234 val = 500000000;
235 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
236 if (ret)
237 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
238 return;
239 }
240
241 val = (speed == SPEED_1000) ?
242 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
243 mtk_w32(eth, val, INTF_MODE);
244
245 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
246 ETHSYS_TRGMII_CLK_SEL362_5,
247 ETHSYS_TRGMII_CLK_SEL362_5);
248
249 val = (speed == SPEED_1000) ? 250000000 : 500000000;
250 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
251 if (ret)
252 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
253
254 val = (speed == SPEED_1000) ?
255 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
256 mtk_w32(eth, val, TRGMII_RCK_CTRL);
257
258 val = (speed == SPEED_1000) ?
259 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
260 mtk_w32(eth, val, TRGMII_TCK_CTRL);
261}
262
developer089e8852022-09-28 14:43:46 +0800263static void mtk_setup_bridge_switch(struct mtk_eth *eth)
264{
265 int val;
266
267 /* Force Port1 XGMAC Link Up */
268 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
269 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
270 MTK_XGMAC_STS(MTK_GMAC1_ID));
271
272 /* Adjust GSW bridge IPG to 11*/
273 val = mtk_r32(eth, MTK_GSW_CFG);
274 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
275 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
276 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
277 mtk_w32(eth, val, MTK_GSW_CFG);
278
279 /* Disable GDM1 RX CRC stripping */
280 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
281 val &= ~MTK_GDMA_STRP_CRC;
282 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
283}
284
developerfd40db22021-04-29 10:08:25 +0800285static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
286 const struct phylink_link_state *state)
287{
288 struct mtk_mac *mac = container_of(config, struct mtk_mac,
289 phylink_config);
290 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800291 u32 sid, i;
developerfb556ca2021-10-13 10:52:09 +0800292 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800293
294 /* MT76x8 has no hardware settings between for the MAC */
295 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
296 mac->interface != state->interface) {
297 /* Setup soc pin functions */
298 switch (state->interface) {
299 case PHY_INTERFACE_MODE_TRGMII:
300 if (mac->id)
301 goto err_phy;
302 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
303 MTK_GMAC1_TRGMII))
304 goto err_phy;
305 /* fall through */
306 case PHY_INTERFACE_MODE_RGMII_TXID:
307 case PHY_INTERFACE_MODE_RGMII_RXID:
308 case PHY_INTERFACE_MODE_RGMII_ID:
309 case PHY_INTERFACE_MODE_RGMII:
310 case PHY_INTERFACE_MODE_MII:
311 case PHY_INTERFACE_MODE_REVMII:
312 case PHY_INTERFACE_MODE_RMII:
313 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
314 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
315 if (err)
316 goto init_err;
317 }
318 break;
319 case PHY_INTERFACE_MODE_1000BASEX:
320 case PHY_INTERFACE_MODE_2500BASEX:
321 case PHY_INTERFACE_MODE_SGMII:
322 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
323 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
324 if (err)
325 goto init_err;
326 }
327 break;
328 case PHY_INTERFACE_MODE_GMII:
329 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
330 err = mtk_gmac_gephy_path_setup(eth, mac->id);
331 if (err)
332 goto init_err;
333 }
334 break;
developer089e8852022-09-28 14:43:46 +0800335 case PHY_INTERFACE_MODE_USXGMII:
336 case PHY_INTERFACE_MODE_10GKR:
337 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
338 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
339 if (err)
340 goto init_err;
341 }
342 break;
developerfd40db22021-04-29 10:08:25 +0800343 default:
344 goto err_phy;
345 }
346
347 /* Setup clock for 1st gmac */
348 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
349 !phy_interface_mode_is_8023z(state->interface) &&
350 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
351 if (MTK_HAS_CAPS(mac->hw->soc->caps,
352 MTK_TRGMII_MT7621_CLK)) {
353 if (mt7621_gmac0_rgmii_adjust(mac->hw,
354 state->interface))
355 goto err_phy;
356 } else {
357 mtk_gmac0_rgmii_adjust(mac->hw,
358 state->interface,
359 state->speed);
360
361 /* mt7623_pad_clk_setup */
362 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
363 mtk_w32(mac->hw,
364 TD_DM_DRVP(8) | TD_DM_DRVN(8),
365 TRGMII_TD_ODT(i));
366
367 /* Assert/release MT7623 RXC reset */
368 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
369 TRGMII_RCK_CTRL);
370 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
371 }
372 }
373
374 ge_mode = 0;
375 switch (state->interface) {
376 case PHY_INTERFACE_MODE_MII:
377 case PHY_INTERFACE_MODE_GMII:
378 ge_mode = 1;
379 break;
380 case PHY_INTERFACE_MODE_REVMII:
381 ge_mode = 2;
382 break;
383 case PHY_INTERFACE_MODE_RMII:
384 if (mac->id)
385 goto err_phy;
386 ge_mode = 3;
387 break;
388 default:
389 break;
390 }
391
392 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800393 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800394 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
395 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
396 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
397 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800398 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800399
400 mac->interface = state->interface;
401 }
402
403 /* SGMII */
404 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
405 phy_interface_mode_is_8023z(state->interface)) {
406 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
407 * being setup done.
408 */
developerd82e8372022-02-09 15:00:09 +0800409 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800410 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
411
412 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
413 SYSCFG0_SGMII_MASK,
414 ~(u32)SYSCFG0_SGMII_MASK);
415
416 /* Decide how GMAC and SGMIISYS be mapped */
417 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
418 0 : mac->id;
419
420 /* Setup SGMIISYS with the determined property */
421 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800422 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800423 state);
developer2fbee452022-08-12 13:58:20 +0800424 else
developer089e8852022-09-28 14:43:46 +0800425 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800426
developerd82e8372022-02-09 15:00:09 +0800427 if (err) {
428 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800429 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800430 }
developerfd40db22021-04-29 10:08:25 +0800431
432 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
433 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800434 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800435 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
436 state->interface == PHY_INTERFACE_MODE_10GKR) {
437 sid = mac->id;
438
439 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
440 sid != MTK_GMAC1_ID) {
441 if (phylink_autoneg_inband(mode))
442 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
443 SPEED_10000);
444 else
445 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
446 SPEED_10000);
447
448 if (err)
449 goto init_err;
450 }
developerfd40db22021-04-29 10:08:25 +0800451 } else if (phylink_autoneg_inband(mode)) {
452 dev_err(eth->dev,
453 "In-band mode not supported in non SGMII mode!\n");
454 return;
455 }
456
457 /* Setup gmac */
developer089e8852022-09-28 14:43:46 +0800458 if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
459 state->interface == PHY_INTERFACE_MODE_10GKR) {
460 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
461 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800462
developer089e8852022-09-28 14:43:46 +0800463 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
464 switch (mac->id) {
465 case MTK_GMAC1_ID:
466 mtk_setup_bridge_switch(eth);
467 break;
468 case MTK_GMAC3_ID:
469 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
470 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
471 MTK_XGMAC_STS(mac->id));
472 break;
473 }
474 }
developerfd40db22021-04-29 10:08:25 +0800475 }
476
developerfd40db22021-04-29 10:08:25 +0800477 return;
478
479err_phy:
480 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
481 mac->id, phy_modes(state->interface));
482 return;
483
484init_err:
485 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
486 mac->id, phy_modes(state->interface), err);
487}
488
developer089e8852022-09-28 14:43:46 +0800489static int mtk_mac_pcs_get_state(struct phylink_config *config,
490 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800491{
492 struct mtk_mac *mac = container_of(config, struct mtk_mac,
493 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800494
developer089e8852022-09-28 14:43:46 +0800495 if (mac->type == MTK_XGDM_TYPE) {
496 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800497
developer089e8852022-09-28 14:43:46 +0800498 if (mac->id == MTK_GMAC2_ID)
499 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800500
developer089e8852022-09-28 14:43:46 +0800501 state->duplex = 1;
502
503 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
504 case 0:
505 state->speed = SPEED_10000;
506 break;
507 case 1:
508 state->speed = SPEED_5000;
509 break;
510 case 2:
511 state->speed = SPEED_2500;
512 break;
513 case 3:
514 state->speed = SPEED_1000;
515 break;
516 }
517
518 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
519 } else if (mac->type == MTK_GDM_TYPE) {
520 struct mtk_eth *eth = mac->hw;
521 struct mtk_xgmii *ss = eth->xgmii;
522 u32 id = mtk_mac2xgmii_id(eth, mac->id);
523 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
524 u32 val;
525
526 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
527
528 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
529
530 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
531 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
532
533 val = val >> 16;
534
535 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
536
537 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
538 case 0:
539 state->speed = SPEED_10;
540 break;
541 case 1:
542 state->speed = SPEED_100;
543 break;
544 case 2:
545 state->speed = SPEED_1000;
546 break;
547 }
548 } else {
549 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
550
551 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
552
553 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
554 case 0:
555 state->speed = SPEED_10;
556 break;
557 case 1:
558 state->speed = SPEED_100;
559 break;
560 case 2:
561 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
562 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
563 break;
564 }
565 }
566
567 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
568 if (pmsr & MAC_MSR_RX_FC)
569 state->pause |= MLO_PAUSE_RX;
570 if (pmsr & MAC_MSR_TX_FC)
571 state->pause |= MLO_PAUSE_TX;
572 }
developerfd40db22021-04-29 10:08:25 +0800573
574 return 1;
575}
576
577static void mtk_mac_an_restart(struct phylink_config *config)
578{
579 struct mtk_mac *mac = container_of(config, struct mtk_mac,
580 phylink_config);
581
developer089e8852022-09-28 14:43:46 +0800582 if (mac->type != MTK_XGDM_TYPE)
583 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800584}
585
586static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
587 phy_interface_t interface)
588{
589 struct mtk_mac *mac = container_of(config, struct mtk_mac,
590 phylink_config);
developer089e8852022-09-28 14:43:46 +0800591 u32 mcr;
592
593 if (mac->type == MTK_GDM_TYPE) {
594 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
595 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
596 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
597 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
598 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800599
developer089e8852022-09-28 14:43:46 +0800600 mcr &= 0xfffffff0;
601 mcr |= XMAC_MCR_TRX_DISABLE;
602 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
603 }
developerfd40db22021-04-29 10:08:25 +0800604}
605
606static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
607 phy_interface_t interface,
608 struct phy_device *phy)
609{
610 struct mtk_mac *mac = container_of(config, struct mtk_mac,
611 phylink_config);
developer089e8852022-09-28 14:43:46 +0800612 u32 mcr, mcr_cur;
613
614 if (mac->type == MTK_GDM_TYPE) {
615 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
616 mcr = mcr_cur;
617 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
618 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
619 MAC_MCR_FORCE_RX_FC);
620 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
621 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
622
623 /* Configure speed */
624 switch (speed) {
625 case SPEED_2500:
626 case SPEED_1000:
627 mcr |= MAC_MCR_SPEED_1000;
628 break;
629 case SPEED_100:
630 mcr |= MAC_MCR_SPEED_100;
631 break;
632 }
633
634 /* Configure duplex */
635 if (duplex == DUPLEX_FULL)
636 mcr |= MAC_MCR_FORCE_DPX;
637
638 /* Configure pause modes -
639 * phylink will avoid these for half duplex
640 */
641 if (tx_pause)
642 mcr |= MAC_MCR_FORCE_TX_FC;
643 if (rx_pause)
644 mcr |= MAC_MCR_FORCE_RX_FC;
645
646 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
647
648 /* Only update control register when needed! */
649 if (mcr != mcr_cur)
650 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
651 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
652 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
653
654 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
655 /* Configure pause modes -
656 * phylink will avoid these for half duplex
657 */
658 if (tx_pause)
659 mcr |= XMAC_MCR_FORCE_TX_FC;
660 if (rx_pause)
661 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800662
developer089e8852022-09-28 14:43:46 +0800663 mcr &= ~(XMAC_MCR_TRX_DISABLE);
664 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
665 }
developerfd40db22021-04-29 10:08:25 +0800666}
667
668static void mtk_validate(struct phylink_config *config,
669 unsigned long *supported,
670 struct phylink_link_state *state)
671{
672 struct mtk_mac *mac = container_of(config, struct mtk_mac,
673 phylink_config);
674 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
675
676 if (state->interface != PHY_INTERFACE_MODE_NA &&
677 state->interface != PHY_INTERFACE_MODE_MII &&
678 state->interface != PHY_INTERFACE_MODE_GMII &&
679 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
680 phy_interface_mode_is_rgmii(state->interface)) &&
681 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
682 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
683 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
684 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800685 phy_interface_mode_is_8023z(state->interface))) &&
686 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
687 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
688 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
689 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800690 linkmode_zero(supported);
691 return;
692 }
693
694 phylink_set_port_modes(mask);
695 phylink_set(mask, Autoneg);
696
697 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800698 case PHY_INTERFACE_MODE_USXGMII:
699 case PHY_INTERFACE_MODE_10GKR:
700 phylink_set(mask, 10000baseKR_Full);
701 phylink_set(mask, 10000baseT_Full);
702 phylink_set(mask, 10000baseCR_Full);
703 phylink_set(mask, 10000baseSR_Full);
704 phylink_set(mask, 10000baseLR_Full);
705 phylink_set(mask, 10000baseLRM_Full);
706 phylink_set(mask, 10000baseER_Full);
707 phylink_set(mask, 100baseT_Half);
708 phylink_set(mask, 100baseT_Full);
709 phylink_set(mask, 1000baseT_Half);
710 phylink_set(mask, 1000baseT_Full);
711 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800712 phylink_set(mask, 2500baseT_Full);
713 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800714 break;
developerfd40db22021-04-29 10:08:25 +0800715 case PHY_INTERFACE_MODE_TRGMII:
716 phylink_set(mask, 1000baseT_Full);
717 break;
718 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800719 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800720 /* fall through; */
721 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800722 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800723 phylink_set(mask, 2500baseT_Full);
724 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800725 case PHY_INTERFACE_MODE_GMII:
726 case PHY_INTERFACE_MODE_RGMII:
727 case PHY_INTERFACE_MODE_RGMII_ID:
728 case PHY_INTERFACE_MODE_RGMII_RXID:
729 case PHY_INTERFACE_MODE_RGMII_TXID:
730 phylink_set(mask, 1000baseT_Half);
731 /* fall through */
732 case PHY_INTERFACE_MODE_SGMII:
733 phylink_set(mask, 1000baseT_Full);
734 phylink_set(mask, 1000baseX_Full);
735 /* fall through */
736 case PHY_INTERFACE_MODE_MII:
737 case PHY_INTERFACE_MODE_RMII:
738 case PHY_INTERFACE_MODE_REVMII:
739 case PHY_INTERFACE_MODE_NA:
740 default:
741 phylink_set(mask, 10baseT_Half);
742 phylink_set(mask, 10baseT_Full);
743 phylink_set(mask, 100baseT_Half);
744 phylink_set(mask, 100baseT_Full);
745 break;
746 }
747
748 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800749
750 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
751 phylink_set(mask, 10000baseKR_Full);
752 phylink_set(mask, 10000baseSR_Full);
753 phylink_set(mask, 10000baseLR_Full);
754 phylink_set(mask, 10000baseLRM_Full);
755 phylink_set(mask, 10000baseER_Full);
756 phylink_set(mask, 1000baseKX_Full);
757 phylink_set(mask, 1000baseT_Full);
758 phylink_set(mask, 1000baseX_Full);
759 phylink_set(mask, 2500baseX_Full);
760 }
developerfd40db22021-04-29 10:08:25 +0800761 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
762 phylink_set(mask, 1000baseT_Full);
763 phylink_set(mask, 1000baseX_Full);
764 phylink_set(mask, 2500baseX_Full);
765 }
766 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
767 phylink_set(mask, 1000baseT_Full);
768 phylink_set(mask, 1000baseT_Half);
769 phylink_set(mask, 1000baseX_Full);
770 }
771 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
772 phylink_set(mask, 1000baseT_Full);
773 phylink_set(mask, 1000baseT_Half);
774 }
775 }
776
777 phylink_set(mask, Pause);
778 phylink_set(mask, Asym_Pause);
779
780 linkmode_and(supported, supported, mask);
781 linkmode_and(state->advertising, state->advertising, mask);
782
783 /* We can only operate at 2500BaseX or 1000BaseX. If requested
784 * to advertise both, only report advertising at 2500BaseX.
785 */
786 phylink_helper_basex_speed(state);
787}
788
789static const struct phylink_mac_ops mtk_phylink_ops = {
790 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800791 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800792 .mac_an_restart = mtk_mac_an_restart,
793 .mac_config = mtk_mac_config,
794 .mac_link_down = mtk_mac_link_down,
795 .mac_link_up = mtk_mac_link_up,
796};
797
798static int mtk_mdio_init(struct mtk_eth *eth)
799{
800 struct device_node *mii_np;
801 int ret;
802
803 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
804 if (!mii_np) {
805 dev_err(eth->dev, "no %s child node found", "mdio-bus");
806 return -ENODEV;
807 }
808
809 if (!of_device_is_available(mii_np)) {
810 ret = -ENODEV;
811 goto err_put_node;
812 }
813
814 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
815 if (!eth->mii_bus) {
816 ret = -ENOMEM;
817 goto err_put_node;
818 }
819
820 eth->mii_bus->name = "mdio";
821 eth->mii_bus->read = mtk_mdio_read;
822 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800823 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800824 eth->mii_bus->priv = eth;
825 eth->mii_bus->parent = eth->dev;
826
developer6fd46562021-10-14 15:04:34 +0800827 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800828 ret = -ENOMEM;
829 goto err_put_node;
830 }
developerfd40db22021-04-29 10:08:25 +0800831 ret = of_mdiobus_register(eth->mii_bus, mii_np);
832
833err_put_node:
834 of_node_put(mii_np);
835 return ret;
836}
837
838static void mtk_mdio_cleanup(struct mtk_eth *eth)
839{
840 if (!eth->mii_bus)
841 return;
842
843 mdiobus_unregister(eth->mii_bus);
844}
845
846static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
847{
848 unsigned long flags;
849 u32 val;
850
851 spin_lock_irqsave(&eth->tx_irq_lock, flags);
852 val = mtk_r32(eth, eth->tx_int_mask_reg);
853 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
854 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
855}
856
857static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
858{
859 unsigned long flags;
860 u32 val;
861
862 spin_lock_irqsave(&eth->tx_irq_lock, flags);
863 val = mtk_r32(eth, eth->tx_int_mask_reg);
864 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
865 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
866}
867
868static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
869{
870 unsigned long flags;
871 u32 val;
872
873 spin_lock_irqsave(&eth->rx_irq_lock, flags);
874 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
875 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
876 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
877}
878
879static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
880{
881 unsigned long flags;
882 u32 val;
883
884 spin_lock_irqsave(&eth->rx_irq_lock, flags);
885 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
886 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
887 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
888}
889
890static int mtk_set_mac_address(struct net_device *dev, void *p)
891{
892 int ret = eth_mac_addr(dev, p);
893 struct mtk_mac *mac = netdev_priv(dev);
894 struct mtk_eth *eth = mac->hw;
895 const char *macaddr = dev->dev_addr;
896
897 if (ret)
898 return ret;
899
900 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
901 return -EBUSY;
902
903 spin_lock_bh(&mac->hw->page_lock);
904 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
905 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
906 MT7628_SDM_MAC_ADRH);
907 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
908 (macaddr[4] << 8) | macaddr[5],
909 MT7628_SDM_MAC_ADRL);
910 } else {
911 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
912 MTK_GDMA_MAC_ADRH(mac->id));
913 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
914 (macaddr[4] << 8) | macaddr[5],
915 MTK_GDMA_MAC_ADRL(mac->id));
916 }
917 spin_unlock_bh(&mac->hw->page_lock);
918
919 return 0;
920}
921
922void mtk_stats_update_mac(struct mtk_mac *mac)
923{
developer089e8852022-09-28 14:43:46 +0800924 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800925 struct mtk_hw_stats *hw_stats = mac->hw_stats;
926 unsigned int base = MTK_GDM1_TX_GBCNT;
927 u64 stats;
928
929 base += hw_stats->reg_offset;
930
931 u64_stats_update_begin(&hw_stats->syncp);
932
933 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
934 stats = mtk_r32(mac->hw, base + 0x04);
935 if (stats)
936 hw_stats->rx_bytes += (stats << 32);
937 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
938 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
939 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
940 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
941 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
942 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
943 hw_stats->rx_flow_control_packets +=
944 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +0800945
946 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
947 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
948 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
949 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
950 stats = mtk_r32(mac->hw, base + 0x44);
951 if (stats)
952 hw_stats->tx_bytes += (stats << 32);
953 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
954 u64_stats_update_end(&hw_stats->syncp);
955 } else {
956 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
957 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
958 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
959 stats = mtk_r32(mac->hw, base + 0x34);
960 if (stats)
961 hw_stats->tx_bytes += (stats << 32);
962 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
963 u64_stats_update_end(&hw_stats->syncp);
964 }
developerfd40db22021-04-29 10:08:25 +0800965}
966
967static void mtk_stats_update(struct mtk_eth *eth)
968{
969 int i;
970
971 for (i = 0; i < MTK_MAC_COUNT; i++) {
972 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
973 continue;
974 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
975 mtk_stats_update_mac(eth->mac[i]);
976 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
977 }
978 }
979}
980
981static void mtk_get_stats64(struct net_device *dev,
982 struct rtnl_link_stats64 *storage)
983{
984 struct mtk_mac *mac = netdev_priv(dev);
985 struct mtk_hw_stats *hw_stats = mac->hw_stats;
986 unsigned int start;
987
988 if (netif_running(dev) && netif_device_present(dev)) {
989 if (spin_trylock_bh(&hw_stats->stats_lock)) {
990 mtk_stats_update_mac(mac);
991 spin_unlock_bh(&hw_stats->stats_lock);
992 }
993 }
994
995 do {
996 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
997 storage->rx_packets = hw_stats->rx_packets;
998 storage->tx_packets = hw_stats->tx_packets;
999 storage->rx_bytes = hw_stats->rx_bytes;
1000 storage->tx_bytes = hw_stats->tx_bytes;
1001 storage->collisions = hw_stats->tx_collisions;
1002 storage->rx_length_errors = hw_stats->rx_short_errors +
1003 hw_stats->rx_long_errors;
1004 storage->rx_over_errors = hw_stats->rx_overflow;
1005 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1006 storage->rx_errors = hw_stats->rx_checksum_errors;
1007 storage->tx_aborted_errors = hw_stats->tx_skip;
1008 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1009
1010 storage->tx_errors = dev->stats.tx_errors;
1011 storage->rx_dropped = dev->stats.rx_dropped;
1012 storage->tx_dropped = dev->stats.tx_dropped;
1013}
1014
1015static inline int mtk_max_frag_size(int mtu)
1016{
1017 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1018 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1019 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1020
1021 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1022 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1023}
1024
1025static inline int mtk_max_buf_size(int frag_size)
1026{
1027 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1028 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1029
1030 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1031
1032 return buf_size;
1033}
1034
developere9356982022-07-04 09:03:20 +08001035static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1036 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001037{
developerfd40db22021-04-29 10:08:25 +08001038 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001039 if (!(rxd->rxd2 & RX_DMA_DONE))
1040 return false;
1041
1042 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001043 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1044 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001045
developer089e8852022-09-28 14:43:46 +08001046 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1047 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001048 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1049 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001050 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001051 }
1052
developerc4671b22021-05-28 13:16:42 +08001053 return true;
developerfd40db22021-04-29 10:08:25 +08001054}
1055
1056/* the qdma core needs scratch memory to be setup */
1057static int mtk_init_fq_dma(struct mtk_eth *eth)
1058{
developere9356982022-07-04 09:03:20 +08001059 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001060 dma_addr_t phy_ring_tail;
1061 int cnt = MTK_DMA_SIZE;
1062 dma_addr_t dma_addr;
1063 int i;
1064
1065 if (!eth->soc->has_sram) {
1066 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001067 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001068 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001069 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001070 } else {
developer089e8852022-09-28 14:43:46 +08001071 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1072 eth->scratch_ring = eth->sram_base;
1073 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1074 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001075 }
1076
1077 if (unlikely(!eth->scratch_ring))
1078 return -ENOMEM;
1079
developere9356982022-07-04 09:03:20 +08001080 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001081 if (unlikely(!eth->scratch_head))
1082 return -ENOMEM;
1083
1084 dma_addr = dma_map_single(eth->dev,
1085 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1086 DMA_FROM_DEVICE);
1087 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1088 return -ENOMEM;
1089
developere9356982022-07-04 09:03:20 +08001090 phy_ring_tail = eth->phy_scratch_ring + soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001091
1092 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001093 struct mtk_tx_dma_v2 *txd;
1094
1095 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1096 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001097 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001098 txd->txd2 = eth->phy_scratch_ring +
1099 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001100
developere9356982022-07-04 09:03:20 +08001101 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1102 txd->txd4 = 0;
1103
developer089e8852022-09-28 14:43:46 +08001104 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1105 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001106 txd->txd5 = 0;
1107 txd->txd6 = 0;
1108 txd->txd7 = 0;
1109 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001110 }
developerfd40db22021-04-29 10:08:25 +08001111 }
1112
1113 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1114 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1115 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1116 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1117
1118 return 0;
1119}
1120
1121static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1122{
developere9356982022-07-04 09:03:20 +08001123 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001124}
1125
1126static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001127 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001128{
developere9356982022-07-04 09:03:20 +08001129 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001130
1131 return &ring->buf[idx];
1132}
1133
1134static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001135 void *dma)
developerfd40db22021-04-29 10:08:25 +08001136{
1137 return ring->dma_pdma - ring->dma + dma;
1138}
1139
developere9356982022-07-04 09:03:20 +08001140static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001141{
developere9356982022-07-04 09:03:20 +08001142 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001143}
1144
developerc4671b22021-05-28 13:16:42 +08001145static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1146 bool napi)
developerfd40db22021-04-29 10:08:25 +08001147{
1148 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1149 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1150 dma_unmap_single(eth->dev,
1151 dma_unmap_addr(tx_buf, dma_addr0),
1152 dma_unmap_len(tx_buf, dma_len0),
1153 DMA_TO_DEVICE);
1154 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1155 dma_unmap_page(eth->dev,
1156 dma_unmap_addr(tx_buf, dma_addr0),
1157 dma_unmap_len(tx_buf, dma_len0),
1158 DMA_TO_DEVICE);
1159 }
1160 } else {
1161 if (dma_unmap_len(tx_buf, dma_len0)) {
1162 dma_unmap_page(eth->dev,
1163 dma_unmap_addr(tx_buf, dma_addr0),
1164 dma_unmap_len(tx_buf, dma_len0),
1165 DMA_TO_DEVICE);
1166 }
1167
1168 if (dma_unmap_len(tx_buf, dma_len1)) {
1169 dma_unmap_page(eth->dev,
1170 dma_unmap_addr(tx_buf, dma_addr1),
1171 dma_unmap_len(tx_buf, dma_len1),
1172 DMA_TO_DEVICE);
1173 }
1174 }
1175
1176 tx_buf->flags = 0;
1177 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001178 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1179 if (napi)
1180 napi_consume_skb(tx_buf->skb, napi);
1181 else
1182 dev_kfree_skb_any(tx_buf->skb);
1183 }
developerfd40db22021-04-29 10:08:25 +08001184 tx_buf->skb = NULL;
1185}
1186
1187static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1188 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1189 size_t size, int idx)
1190{
1191 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1192 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1193 dma_unmap_len_set(tx_buf, dma_len0, size);
1194 } else {
1195 if (idx & 1) {
1196 txd->txd3 = mapped_addr;
1197 txd->txd2 |= TX_DMA_PLEN1(size);
1198 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1199 dma_unmap_len_set(tx_buf, dma_len1, size);
1200 } else {
1201 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1202 txd->txd1 = mapped_addr;
1203 txd->txd2 = TX_DMA_PLEN0(size);
1204 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1205 dma_unmap_len_set(tx_buf, dma_len0, size);
1206 }
1207 }
1208}
1209
developere9356982022-07-04 09:03:20 +08001210static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1211 struct mtk_tx_dma_desc_info *info)
1212{
1213 struct mtk_mac *mac = netdev_priv(dev);
1214 struct mtk_eth *eth = mac->hw;
1215 struct mtk_tx_dma *desc = txd;
1216 u32 data;
1217
1218 WRITE_ONCE(desc->txd1, info->addr);
1219
1220 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1221 if (info->last)
1222 data |= TX_DMA_LS0;
1223 WRITE_ONCE(desc->txd3, data);
1224
1225 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1226 data |= QID_HIGH_BITS(info->qid);
1227 if (info->first) {
1228 if (info->gso)
1229 data |= TX_DMA_TSO;
1230 /* tx checksum offload */
1231 if (info->csum)
1232 data |= TX_DMA_CHKSUM;
1233 /* vlan header offload */
1234 if (info->vlan)
1235 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1236 }
1237
1238#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1239 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1240 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1241 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1242 }
1243
1244 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1245 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1246#endif
1247 WRITE_ONCE(desc->txd4, data);
1248}
1249
1250static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1251 struct mtk_tx_dma_desc_info *info)
1252{
1253 struct mtk_mac *mac = netdev_priv(dev);
1254 struct mtk_eth *eth = mac->hw;
1255 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001256 u32 data = 0;
1257
1258 if (!info->qid && mac->id)
1259 info->qid = MTK_QDMA_GMAC2_QID;
1260
1261 WRITE_ONCE(desc->txd1, info->addr);
1262
1263 data = TX_DMA_PLEN0(info->size);
1264 if (info->last)
1265 data |= TX_DMA_LS0;
1266 WRITE_ONCE(desc->txd3, data);
1267
1268 data = ((mac->id == MTK_GMAC3_ID) ?
1269 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1270 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1271#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1272 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1273 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1274 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1275 }
1276
1277 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1278 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1279#endif
1280 WRITE_ONCE(desc->txd4, data);
1281
1282 data = 0;
1283 if (info->first) {
1284 if (info->gso)
1285 data |= TX_DMA_TSO_V2;
1286 /* tx checksum offload */
1287 if (info->csum)
1288 data |= TX_DMA_CHKSUM_V2;
1289 }
1290 WRITE_ONCE(desc->txd5, data);
1291
1292 data = 0;
1293 if (info->first && info->vlan)
1294 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1295 WRITE_ONCE(desc->txd6, data);
1296
1297 WRITE_ONCE(desc->txd7, 0);
1298 WRITE_ONCE(desc->txd8, 0);
1299}
1300
1301static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1302 struct mtk_tx_dma_desc_info *info)
1303{
1304 struct mtk_mac *mac = netdev_priv(dev);
1305 struct mtk_eth *eth = mac->hw;
1306 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001307 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001308 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001309
developerce08bca2022-10-06 16:21:13 +08001310 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001311 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001312
developer089e8852022-09-28 14:43:46 +08001313 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1314 TX_DMA_SDP1(info->addr) : 0;
1315
developere9356982022-07-04 09:03:20 +08001316 WRITE_ONCE(desc->txd1, info->addr);
1317
1318 data = TX_DMA_PLEN0(info->size);
1319 if (info->last)
1320 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001321 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001322
developer089e8852022-09-28 14:43:46 +08001323 data = ((mac->id == MTK_GMAC3_ID) ?
1324 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001325 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001326#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1327 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1328 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1329 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1330 }
1331
1332 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1333 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1334#endif
1335 WRITE_ONCE(desc->txd4, data);
1336
1337 data = 0;
1338 if (info->first) {
1339 if (info->gso)
1340 data |= TX_DMA_TSO_V2;
1341 /* tx checksum offload */
1342 if (info->csum)
1343 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001344
1345 if (netdev_uses_dsa(dev))
1346 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001347 }
1348 WRITE_ONCE(desc->txd5, data);
1349
1350 data = 0;
1351 if (info->first && info->vlan)
1352 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1353 WRITE_ONCE(desc->txd6, data);
1354
1355 WRITE_ONCE(desc->txd7, 0);
1356 WRITE_ONCE(desc->txd8, 0);
1357}
1358
1359static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1360 struct mtk_tx_dma_desc_info *info)
1361{
1362 struct mtk_mac *mac = netdev_priv(dev);
1363 struct mtk_eth *eth = mac->hw;
1364
developerce08bca2022-10-06 16:21:13 +08001365 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1366 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1367 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001368 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1369 else
1370 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1371}
1372
developerfd40db22021-04-29 10:08:25 +08001373static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1374 int tx_num, struct mtk_tx_ring *ring, bool gso)
1375{
developere9356982022-07-04 09:03:20 +08001376 struct mtk_tx_dma_desc_info txd_info = {
1377 .size = skb_headlen(skb),
1378 .qid = skb->mark & MTK_QDMA_TX_MASK,
1379 .gso = gso,
1380 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1381 .vlan = skb_vlan_tag_present(skb),
1382 .vlan_tci = skb_vlan_tag_get(skb),
1383 .first = true,
1384 .last = !skb_is_nonlinear(skb),
1385 };
developerfd40db22021-04-29 10:08:25 +08001386 struct mtk_mac *mac = netdev_priv(dev);
1387 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001388 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001389 struct mtk_tx_dma *itxd, *txd;
1390 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1391 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001392 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001393 int k = 0;
1394
1395 itxd = ring->next_free;
1396 itxd_pdma = qdma_to_pdma(ring, itxd);
1397 if (itxd == ring->last_free)
1398 return -ENOMEM;
1399
developere9356982022-07-04 09:03:20 +08001400 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001401 memset(itx_buf, 0, sizeof(*itx_buf));
1402
developere9356982022-07-04 09:03:20 +08001403 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1404 DMA_TO_DEVICE);
1405 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001406 return -ENOMEM;
1407
developere9356982022-07-04 09:03:20 +08001408 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1409
developerfd40db22021-04-29 10:08:25 +08001410 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001411 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1412 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1413 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001414 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001415 k++);
1416
developerfd40db22021-04-29 10:08:25 +08001417 /* TX SG offload */
1418 txd = itxd;
1419 txd_pdma = qdma_to_pdma(ring, txd);
1420
developere9356982022-07-04 09:03:20 +08001421 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001422 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1423 unsigned int offset = 0;
1424 int frag_size = skb_frag_size(frag);
1425
1426 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001427 bool new_desc = true;
1428
developere9356982022-07-04 09:03:20 +08001429 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001430 (i & 0x1)) {
1431 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1432 txd_pdma = qdma_to_pdma(ring, txd);
1433 if (txd == ring->last_free)
1434 goto err_dma;
1435
1436 n_desc++;
1437 } else {
1438 new_desc = false;
1439 }
1440
developere9356982022-07-04 09:03:20 +08001441 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1442 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1443 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1444 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1445 !(frag_size - txd_info.size);
1446 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1447 offset, txd_info.size,
1448 DMA_TO_DEVICE);
1449 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1450 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001451
developere9356982022-07-04 09:03:20 +08001452 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001453
developere9356982022-07-04 09:03:20 +08001454 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001455 if (new_desc)
1456 memset(tx_buf, 0, sizeof(*tx_buf));
1457 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1458 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001459 tx_buf->flags |=
1460 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1461 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1462 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001463
developere9356982022-07-04 09:03:20 +08001464 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1465 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001466
developere9356982022-07-04 09:03:20 +08001467 frag_size -= txd_info.size;
1468 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001469 }
1470 }
1471
1472 /* store skb to cleanup */
1473 itx_buf->skb = skb;
1474
developere9356982022-07-04 09:03:20 +08001475 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001476 if (k & 0x1)
1477 txd_pdma->txd2 |= TX_DMA_LS0;
1478 else
1479 txd_pdma->txd2 |= TX_DMA_LS1;
1480 }
1481
1482 netdev_sent_queue(dev, skb->len);
1483 skb_tx_timestamp(skb);
1484
1485 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1486 atomic_sub(n_desc, &ring->free_count);
1487
1488 /* make sure that all changes to the dma ring are flushed before we
1489 * continue
1490 */
1491 wmb();
1492
developere9356982022-07-04 09:03:20 +08001493 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001494 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1495 !netdev_xmit_more())
1496 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1497 } else {
developere9356982022-07-04 09:03:20 +08001498 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001499 ring->dma_size);
1500 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1501 }
1502
1503 return 0;
1504
1505err_dma:
1506 do {
developere9356982022-07-04 09:03:20 +08001507 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001508
1509 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001510 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001511
1512 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001513 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001514 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1515
1516 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1517 itxd_pdma = qdma_to_pdma(ring, itxd);
1518 } while (itxd != txd);
1519
1520 return -ENOMEM;
1521}
1522
1523static inline int mtk_cal_txd_req(struct sk_buff *skb)
1524{
1525 int i, nfrags;
1526 skb_frag_t *frag;
1527
1528 nfrags = 1;
1529 if (skb_is_gso(skb)) {
1530 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1531 frag = &skb_shinfo(skb)->frags[i];
1532 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1533 MTK_TX_DMA_BUF_LEN);
1534 }
1535 } else {
1536 nfrags += skb_shinfo(skb)->nr_frags;
1537 }
1538
1539 return nfrags;
1540}
1541
1542static int mtk_queue_stopped(struct mtk_eth *eth)
1543{
1544 int i;
1545
1546 for (i = 0; i < MTK_MAC_COUNT; i++) {
1547 if (!eth->netdev[i])
1548 continue;
1549 if (netif_queue_stopped(eth->netdev[i]))
1550 return 1;
1551 }
1552
1553 return 0;
1554}
1555
1556static void mtk_wake_queue(struct mtk_eth *eth)
1557{
1558 int i;
1559
1560 for (i = 0; i < MTK_MAC_COUNT; i++) {
1561 if (!eth->netdev[i])
1562 continue;
1563 netif_wake_queue(eth->netdev[i]);
1564 }
1565}
1566
1567static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1568{
1569 struct mtk_mac *mac = netdev_priv(dev);
1570 struct mtk_eth *eth = mac->hw;
1571 struct mtk_tx_ring *ring = &eth->tx_ring;
1572 struct net_device_stats *stats = &dev->stats;
1573 bool gso = false;
1574 int tx_num;
1575
1576 /* normally we can rely on the stack not calling this more than once,
1577 * however we have 2 queues running on the same ring so we need to lock
1578 * the ring access
1579 */
1580 spin_lock(&eth->page_lock);
1581
1582 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1583 goto drop;
1584
1585 tx_num = mtk_cal_txd_req(skb);
1586 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1587 netif_stop_queue(dev);
1588 netif_err(eth, tx_queued, dev,
1589 "Tx Ring full when queue awake!\n");
1590 spin_unlock(&eth->page_lock);
1591 return NETDEV_TX_BUSY;
1592 }
1593
1594 /* TSO: fill MSS info in tcp checksum field */
1595 if (skb_is_gso(skb)) {
1596 if (skb_cow_head(skb, 0)) {
1597 netif_warn(eth, tx_err, dev,
1598 "GSO expand head fail.\n");
1599 goto drop;
1600 }
1601
1602 if (skb_shinfo(skb)->gso_type &
1603 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1604 gso = true;
1605 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1606 }
1607 }
1608
1609 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1610 goto drop;
1611
1612 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1613 netif_stop_queue(dev);
1614
1615 spin_unlock(&eth->page_lock);
1616
1617 return NETDEV_TX_OK;
1618
1619drop:
1620 spin_unlock(&eth->page_lock);
1621 stats->tx_dropped++;
1622 dev_kfree_skb_any(skb);
1623 return NETDEV_TX_OK;
1624}
1625
1626static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1627{
1628 int i;
1629 struct mtk_rx_ring *ring;
1630 int idx;
1631
developerfd40db22021-04-29 10:08:25 +08001632 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001633 struct mtk_rx_dma *rxd;
1634
developer77d03a72021-06-06 00:06:00 +08001635 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1636 continue;
1637
developerfd40db22021-04-29 10:08:25 +08001638 ring = &eth->rx_ring[i];
1639 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001640 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1641 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001642 ring->calc_idx_update = true;
1643 return ring;
1644 }
1645 }
1646
1647 return NULL;
1648}
1649
developer18f46a82021-07-20 21:08:21 +08001650static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001651{
developerfd40db22021-04-29 10:08:25 +08001652 int i;
1653
developerfb556ca2021-10-13 10:52:09 +08001654 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001655 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001656 else {
developerfd40db22021-04-29 10:08:25 +08001657 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1658 ring = &eth->rx_ring[i];
1659 if (ring->calc_idx_update) {
1660 ring->calc_idx_update = false;
1661 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1662 }
1663 }
1664 }
1665}
1666
1667static int mtk_poll_rx(struct napi_struct *napi, int budget,
1668 struct mtk_eth *eth)
1669{
developer18f46a82021-07-20 21:08:21 +08001670 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1671 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001672 int idx;
1673 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001674 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001675 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001676 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001677 int done = 0;
1678
developer18f46a82021-07-20 21:08:21 +08001679 if (unlikely(!ring))
1680 goto rx_done;
1681
developerfd40db22021-04-29 10:08:25 +08001682 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001683 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001684 unsigned int pktlen;
1685 dma_addr_t dma_addr;
developere9356982022-07-04 09:03:20 +08001686 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001687
developer18f46a82021-07-20 21:08:21 +08001688 if (eth->hwlro)
1689 ring = mtk_get_rx_ring(eth);
1690
developerfd40db22021-04-29 10:08:25 +08001691 if (unlikely(!ring))
1692 goto rx_done;
1693
1694 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001695 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001696 data = ring->data[idx];
1697
developere9356982022-07-04 09:03:20 +08001698 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001699 break;
1700
1701 /* find out which mac the packet come from. values start at 1 */
1702 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1703 mac = 0;
1704 } else {
developer089e8852022-09-28 14:43:46 +08001705 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1706 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1707 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1708 case PSE_GDM1_PORT:
1709 case PSE_GDM2_PORT:
1710 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1711 break;
1712 case PSE_GDM3_PORT:
1713 mac = MTK_GMAC3_ID;
1714 break;
1715 }
1716 } else
developerfd40db22021-04-29 10:08:25 +08001717 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1718 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1719 }
1720
1721 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1722 !eth->netdev[mac]))
1723 goto release_desc;
1724
1725 netdev = eth->netdev[mac];
1726
1727 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1728 goto release_desc;
1729
1730 /* alloc new buffer */
1731 new_data = napi_alloc_frag(ring->frag_size);
1732 if (unlikely(!new_data)) {
1733 netdev->stats.rx_dropped++;
1734 goto release_desc;
1735 }
1736 dma_addr = dma_map_single(eth->dev,
1737 new_data + NET_SKB_PAD +
1738 eth->ip_align,
1739 ring->buf_size,
1740 DMA_FROM_DEVICE);
1741 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1742 skb_free_frag(new_data);
1743 netdev->stats.rx_dropped++;
1744 goto release_desc;
1745 }
1746
developer089e8852022-09-28 14:43:46 +08001747 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1748 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1749
1750 dma_unmap_single(eth->dev,
1751 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001752 ring->buf_size, DMA_FROM_DEVICE);
1753
developerfd40db22021-04-29 10:08:25 +08001754 /* receive data */
1755 skb = build_skb(data, ring->frag_size);
1756 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001757 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001758 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001759 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001760 }
1761 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1762
developerfd40db22021-04-29 10:08:25 +08001763 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1764 skb->dev = netdev;
1765 skb_put(skb, pktlen);
1766
developer089e8852022-09-28 14:43:46 +08001767 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001768 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001769 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001770 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1771 skb->ip_summed = CHECKSUM_UNNECESSARY;
1772 else
1773 skb_checksum_none_assert(skb);
1774 skb->protocol = eth_type_trans(skb, netdev);
1775
1776 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001777 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1778 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001779 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001780 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001781 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001782 RX_DMA_VID_V2(trxd.rxd4));
1783 } else {
1784 if (trxd.rxd2 & RX_DMA_VTAG)
1785 __vlan_hwaccel_put_tag(skb,
1786 htons(RX_DMA_VPID(trxd.rxd3)),
1787 RX_DMA_VID(trxd.rxd3));
1788 }
1789
1790 /* If netdev is attached to dsa switch, the special
1791 * tag inserted in VLAN field by switch hardware can
1792 * be offload by RX HW VLAN offload. Clears the VLAN
1793 * information from @skb to avoid unexpected 8021d
1794 * handler before packet enter dsa framework.
1795 */
1796 if (netdev_uses_dsa(netdev))
1797 __vlan_hwaccel_clear_tag(skb);
1798 }
1799
1800#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001801 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1802 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001803 *(u32 *)(skb->head) = trxd.rxd5;
1804 else
developerfd40db22021-04-29 10:08:25 +08001805 *(u32 *)(skb->head) = trxd.rxd4;
1806
1807 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001808 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001809 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1810
1811 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1812 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1813 __func__, skb_hnat_reason(skb));
1814 skb->pkt_type = PACKET_HOST;
1815 }
1816
1817 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1818 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1819 skb_hnat_reason(skb), skb_hnat_alg(skb));
1820#endif
developer77d03a72021-06-06 00:06:00 +08001821 if (mtk_hwlro_stats_ebl &&
1822 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1823 hw_lro_stats_update(ring->ring_no, &trxd);
1824 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1825 }
developerfd40db22021-04-29 10:08:25 +08001826
1827 skb_record_rx_queue(skb, 0);
1828 napi_gro_receive(napi, skb);
1829
developerc4671b22021-05-28 13:16:42 +08001830skip_rx:
developerfd40db22021-04-29 10:08:25 +08001831 ring->data[idx] = new_data;
1832 rxd->rxd1 = (unsigned int)dma_addr;
1833
1834release_desc:
developer089e8852022-09-28 14:43:46 +08001835 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1836 RX_DMA_SDP1(dma_addr) : 0;
1837
developerfd40db22021-04-29 10:08:25 +08001838 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1839 rxd->rxd2 = RX_DMA_LSO;
1840 else
developer089e8852022-09-28 14:43:46 +08001841 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001842
1843 ring->calc_idx = idx;
1844
1845 done++;
1846 }
1847
1848rx_done:
1849 if (done) {
1850 /* make sure that all changes to the dma ring are flushed before
1851 * we continue
1852 */
1853 wmb();
developer18f46a82021-07-20 21:08:21 +08001854 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001855 }
1856
1857 return done;
1858}
1859
developerfb556ca2021-10-13 10:52:09 +08001860static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001861 unsigned int *done, unsigned int *bytes)
1862{
developere9356982022-07-04 09:03:20 +08001863 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001864 struct mtk_tx_ring *ring = &eth->tx_ring;
1865 struct mtk_tx_dma *desc;
1866 struct sk_buff *skb;
1867 struct mtk_tx_buf *tx_buf;
1868 u32 cpu, dma;
1869
developerc4671b22021-05-28 13:16:42 +08001870 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001871 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1872
1873 desc = mtk_qdma_phys_to_virt(ring, cpu);
1874
1875 while ((cpu != dma) && budget) {
1876 u32 next_cpu = desc->txd2;
1877 int mac = 0;
1878
1879 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1880 break;
1881
1882 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1883
developere9356982022-07-04 09:03:20 +08001884 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001885 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001886 mac = MTK_GMAC2_ID;
1887 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1888 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001889
1890 skb = tx_buf->skb;
1891 if (!skb)
1892 break;
1893
1894 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1895 bytes[mac] += skb->len;
1896 done[mac]++;
1897 budget--;
1898 }
developerc4671b22021-05-28 13:16:42 +08001899 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001900
1901 ring->last_free = desc;
1902 atomic_inc(&ring->free_count);
1903
1904 cpu = next_cpu;
1905 }
1906
developerc4671b22021-05-28 13:16:42 +08001907 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001908 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001909}
1910
developerfb556ca2021-10-13 10:52:09 +08001911static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001912 unsigned int *done, unsigned int *bytes)
1913{
1914 struct mtk_tx_ring *ring = &eth->tx_ring;
1915 struct mtk_tx_dma *desc;
1916 struct sk_buff *skb;
1917 struct mtk_tx_buf *tx_buf;
1918 u32 cpu, dma;
1919
1920 cpu = ring->cpu_idx;
1921 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1922
1923 while ((cpu != dma) && budget) {
1924 tx_buf = &ring->buf[cpu];
1925 skb = tx_buf->skb;
1926 if (!skb)
1927 break;
1928
1929 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1930 bytes[0] += skb->len;
1931 done[0]++;
1932 budget--;
1933 }
1934
developerc4671b22021-05-28 13:16:42 +08001935 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001936
developere9356982022-07-04 09:03:20 +08001937 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001938 ring->last_free = desc;
1939 atomic_inc(&ring->free_count);
1940
1941 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1942 }
1943
1944 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001945}
1946
1947static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1948{
1949 struct mtk_tx_ring *ring = &eth->tx_ring;
1950 unsigned int done[MTK_MAX_DEVS];
1951 unsigned int bytes[MTK_MAX_DEVS];
1952 int total = 0, i;
1953
1954 memset(done, 0, sizeof(done));
1955 memset(bytes, 0, sizeof(bytes));
1956
1957 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08001958 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001959 else
developerfb556ca2021-10-13 10:52:09 +08001960 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001961
1962 for (i = 0; i < MTK_MAC_COUNT; i++) {
1963 if (!eth->netdev[i] || !done[i])
1964 continue;
1965 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1966 total += done[i];
1967 }
1968
1969 if (mtk_queue_stopped(eth) &&
1970 (atomic_read(&ring->free_count) > ring->thresh))
1971 mtk_wake_queue(eth);
1972
1973 return total;
1974}
1975
1976static void mtk_handle_status_irq(struct mtk_eth *eth)
1977{
developer8051e042022-04-08 13:26:36 +08001978 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001979
1980 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1981 mtk_stats_update(eth);
1982 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08001983 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001984 }
1985}
1986
1987static int mtk_napi_tx(struct napi_struct *napi, int budget)
1988{
1989 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1990 u32 status, mask;
1991 int tx_done = 0;
1992
1993 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1994 mtk_handle_status_irq(eth);
1995 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1996 tx_done = mtk_poll_tx(eth, budget);
1997
1998 if (unlikely(netif_msg_intr(eth))) {
1999 status = mtk_r32(eth, eth->tx_int_status_reg);
2000 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2001 dev_info(eth->dev,
2002 "done tx %d, intr 0x%08x/0x%x\n",
2003 tx_done, status, mask);
2004 }
2005
2006 if (tx_done == budget)
2007 return budget;
2008
2009 status = mtk_r32(eth, eth->tx_int_status_reg);
2010 if (status & MTK_TX_DONE_INT)
2011 return budget;
2012
developerc4671b22021-05-28 13:16:42 +08002013 if (napi_complete(napi))
2014 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002015
2016 return tx_done;
2017}
2018
2019static int mtk_napi_rx(struct napi_struct *napi, int budget)
2020{
developer18f46a82021-07-20 21:08:21 +08002021 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2022 struct mtk_eth *eth = rx_napi->eth;
2023 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002024 u32 status, mask;
2025 int rx_done = 0;
2026 int remain_budget = budget;
2027
2028 mtk_handle_status_irq(eth);
2029
2030poll_again:
developer18f46a82021-07-20 21:08:21 +08002031 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002032 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2033
2034 if (unlikely(netif_msg_intr(eth))) {
2035 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2036 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2037 dev_info(eth->dev,
2038 "done rx %d, intr 0x%08x/0x%x\n",
2039 rx_done, status, mask);
2040 }
2041 if (rx_done == remain_budget)
2042 return budget;
2043
2044 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002045 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002046 remain_budget -= rx_done;
2047 goto poll_again;
2048 }
developerc4671b22021-05-28 13:16:42 +08002049
2050 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002051 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002052
2053 return rx_done + budget - remain_budget;
2054}
2055
2056static int mtk_tx_alloc(struct mtk_eth *eth)
2057{
developere9356982022-07-04 09:03:20 +08002058 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002059 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002060 int i, sz = soc->txrx.txd_size;
2061 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002062
2063 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2064 GFP_KERNEL);
2065 if (!ring->buf)
2066 goto no_tx_mem;
2067
2068 if (!eth->soc->has_sram)
2069 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002070 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002071 else {
developere9356982022-07-04 09:03:20 +08002072 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developerfd40db22021-04-29 10:08:25 +08002073 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
2074 }
2075
2076 if (!ring->dma)
2077 goto no_tx_mem;
2078
2079 for (i = 0; i < MTK_DMA_SIZE; i++) {
2080 int next = (i + 1) % MTK_DMA_SIZE;
2081 u32 next_ptr = ring->phys + next * sz;
2082
developere9356982022-07-04 09:03:20 +08002083 txd = ring->dma + i * sz;
2084 txd->txd2 = next_ptr;
2085 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2086 txd->txd4 = 0;
2087
developer089e8852022-09-28 14:43:46 +08002088 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2089 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002090 txd->txd5 = 0;
2091 txd->txd6 = 0;
2092 txd->txd7 = 0;
2093 txd->txd8 = 0;
2094 }
developerfd40db22021-04-29 10:08:25 +08002095 }
2096
2097 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2098 * only as the framework. The real HW descriptors are the PDMA
2099 * descriptors in ring->dma_pdma.
2100 */
2101 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2102 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002103 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002104 if (!ring->dma_pdma)
2105 goto no_tx_mem;
2106
2107 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002108 pdma_txd = ring->dma_pdma + i *sz;
2109
2110 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2111 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002112 }
2113 }
2114
2115 ring->dma_size = MTK_DMA_SIZE;
2116 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002117 ring->next_free = ring->dma;
2118 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002119 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002120 ring->thresh = MAX_SKB_FRAGS;
2121
2122 /* make sure that all changes to the dma ring are flushed before we
2123 * continue
2124 */
2125 wmb();
2126
2127 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2128 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2129 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2130 mtk_w32(eth,
2131 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2132 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002133 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002134 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2135 MTK_QTX_CFG(0));
2136 } else {
2137 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2138 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2139 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2140 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2141 }
2142
2143 return 0;
2144
2145no_tx_mem:
2146 return -ENOMEM;
2147}
2148
2149static void mtk_tx_clean(struct mtk_eth *eth)
2150{
developere9356982022-07-04 09:03:20 +08002151 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002152 struct mtk_tx_ring *ring = &eth->tx_ring;
2153 int i;
2154
2155 if (ring->buf) {
2156 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002157 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002158 kfree(ring->buf);
2159 ring->buf = NULL;
2160 }
2161
2162 if (!eth->soc->has_sram && ring->dma) {
2163 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002164 MTK_DMA_SIZE * soc->txrx.txd_size,
2165 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002166 ring->dma = NULL;
2167 }
2168
2169 if (ring->dma_pdma) {
2170 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002171 MTK_DMA_SIZE * soc->txrx.txd_size,
2172 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002173 ring->dma_pdma = NULL;
2174 }
2175}
2176
2177static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2178{
2179 struct mtk_rx_ring *ring;
2180 int rx_data_len, rx_dma_size;
2181 int i;
developer089e8852022-09-28 14:43:46 +08002182 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002183
2184 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2185 if (ring_no)
2186 return -EINVAL;
2187 ring = &eth->rx_ring_qdma;
2188 } else {
2189 ring = &eth->rx_ring[ring_no];
2190 }
2191
2192 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2193 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2194 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2195 } else {
2196 rx_data_len = ETH_DATA_LEN;
2197 rx_dma_size = MTK_DMA_SIZE;
2198 }
2199
2200 ring->frag_size = mtk_max_frag_size(rx_data_len);
2201 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2202 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2203 GFP_KERNEL);
2204 if (!ring->data)
2205 return -ENOMEM;
2206
2207 for (i = 0; i < rx_dma_size; i++) {
2208 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2209 if (!ring->data[i])
2210 return -ENOMEM;
2211 }
2212
2213 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2214 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2215 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002216 rx_dma_size * eth->soc->txrx.rxd_size,
2217 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002218 else {
2219 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002220 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2221 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002222 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002223 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002224 }
2225
2226 if (!ring->dma)
2227 return -ENOMEM;
2228
2229 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002230 struct mtk_rx_dma_v2 *rxd;
2231
developerfd40db22021-04-29 10:08:25 +08002232 dma_addr_t dma_addr = dma_map_single(eth->dev,
2233 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2234 ring->buf_size,
2235 DMA_FROM_DEVICE);
2236 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2237 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002238
2239 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2240 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002241
developer089e8852022-09-28 14:43:46 +08002242 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2243 RX_DMA_SDP1(dma_addr) : 0;
2244
developerfd40db22021-04-29 10:08:25 +08002245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002246 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002247 else
developer089e8852022-09-28 14:43:46 +08002248 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002249
developere9356982022-07-04 09:03:20 +08002250 rxd->rxd3 = 0;
2251 rxd->rxd4 = 0;
2252
developer089e8852022-09-28 14:43:46 +08002253 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2254 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002255 rxd->rxd5 = 0;
2256 rxd->rxd6 = 0;
2257 rxd->rxd7 = 0;
2258 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002259 }
developerfd40db22021-04-29 10:08:25 +08002260 }
2261 ring->dma_size = rx_dma_size;
2262 ring->calc_idx_update = false;
2263 ring->calc_idx = rx_dma_size - 1;
2264 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2265 MTK_QRX_CRX_IDX_CFG(ring_no) :
2266 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002267 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002268 /* make sure that all changes to the dma ring are flushed before we
2269 * continue
2270 */
2271 wmb();
2272
2273 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2274 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2275 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2276 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2277 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2278 } else {
2279 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2280 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2281 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2282 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2283 }
2284
2285 return 0;
2286}
2287
2288static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2289{
2290 int i;
developer089e8852022-09-28 14:43:46 +08002291 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002292
2293 if (ring->data && ring->dma) {
2294 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002295 struct mtk_rx_dma *rxd;
2296
developerfd40db22021-04-29 10:08:25 +08002297 if (!ring->data[i])
2298 continue;
developere9356982022-07-04 09:03:20 +08002299
2300 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2301 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002302 continue;
developere9356982022-07-04 09:03:20 +08002303
developer089e8852022-09-28 14:43:46 +08002304 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2305 MTK_8GB_ADDRESSING)) ?
2306 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2307
developerfd40db22021-04-29 10:08:25 +08002308 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002309 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002310 ring->buf_size,
2311 DMA_FROM_DEVICE);
2312 skb_free_frag(ring->data[i]);
2313 }
2314 kfree(ring->data);
2315 ring->data = NULL;
2316 }
2317
2318 if(in_sram)
2319 return;
2320
2321 if (ring->dma) {
2322 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002323 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002324 ring->dma,
2325 ring->phys);
2326 ring->dma = NULL;
2327 }
2328}
2329
2330static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2331{
2332 int i;
developer77d03a72021-06-06 00:06:00 +08002333 u32 val;
developerfd40db22021-04-29 10:08:25 +08002334 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2335 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2336
2337 /* set LRO rings to auto-learn modes */
2338 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2339
2340 /* validate LRO ring */
2341 ring_ctrl_dw2 |= MTK_RING_VLD;
2342
2343 /* set AGE timer (unit: 20us) */
2344 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2345 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2346
2347 /* set max AGG timer (unit: 20us) */
2348 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2349
2350 /* set max LRO AGG count */
2351 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2352 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2353
developer77d03a72021-06-06 00:06:00 +08002354 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002355 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2356 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2357 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2358 }
2359
2360 /* IPv4 checksum update enable */
2361 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2362
2363 /* switch priority comparison to packet count mode */
2364 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2365
2366 /* bandwidth threshold setting */
2367 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2368
2369 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002370 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002371
2372 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2373 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2374 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2375
developerfd40db22021-04-29 10:08:25 +08002376 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2377 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2378
developer089e8852022-09-28 14:43:46 +08002379 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2380 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002381 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2382 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2383 MTK_PDMA_RX_CFG);
2384
2385 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2386 } else {
2387 /* set HW LRO mode & the max aggregation count for rx packets */
2388 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2389 }
2390
developerfd40db22021-04-29 10:08:25 +08002391 /* enable HW LRO */
2392 lro_ctrl_dw0 |= MTK_LRO_EN;
2393
developer77d03a72021-06-06 00:06:00 +08002394 /* enable cpu reason black list */
2395 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2396
developerfd40db22021-04-29 10:08:25 +08002397 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2398 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2399
developer77d03a72021-06-06 00:06:00 +08002400 /* no use PPE cpu reason */
2401 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2402
developerfd40db22021-04-29 10:08:25 +08002403 return 0;
2404}
2405
2406static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2407{
2408 int i;
2409 u32 val;
2410
2411 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002412 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002413
2414 /* wait for relinquishments done */
2415 for (i = 0; i < 10; i++) {
2416 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002417 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002418 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002419 continue;
2420 }
2421 break;
2422 }
2423
2424 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002425 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002426 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2427
2428 /* disable HW LRO */
2429 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2430}
2431
2432static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2433{
2434 u32 reg_val;
2435
developer089e8852022-09-28 14:43:46 +08002436 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2437 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002438 idx += 1;
2439
developerfd40db22021-04-29 10:08:25 +08002440 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2441
2442 /* invalidate the IP setting */
2443 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2444
2445 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2446
2447 /* validate the IP setting */
2448 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2449}
2450
2451static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2452{
2453 u32 reg_val;
2454
developer089e8852022-09-28 14:43:46 +08002455 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2456 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002457 idx += 1;
2458
developerfd40db22021-04-29 10:08:25 +08002459 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2460
2461 /* invalidate the IP setting */
2462 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2463
2464 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2465}
2466
2467static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2468{
2469 int cnt = 0;
2470 int i;
2471
2472 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2473 if (mac->hwlro_ip[i])
2474 cnt++;
2475 }
2476
2477 return cnt;
2478}
2479
2480static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2481 struct ethtool_rxnfc *cmd)
2482{
2483 struct ethtool_rx_flow_spec *fsp =
2484 (struct ethtool_rx_flow_spec *)&cmd->fs;
2485 struct mtk_mac *mac = netdev_priv(dev);
2486 struct mtk_eth *eth = mac->hw;
2487 int hwlro_idx;
2488
2489 if ((fsp->flow_type != TCP_V4_FLOW) ||
2490 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2491 (fsp->location > 1))
2492 return -EINVAL;
2493
2494 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2495 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2496
2497 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2498
2499 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2500
2501 return 0;
2502}
2503
2504static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2505 struct ethtool_rxnfc *cmd)
2506{
2507 struct ethtool_rx_flow_spec *fsp =
2508 (struct ethtool_rx_flow_spec *)&cmd->fs;
2509 struct mtk_mac *mac = netdev_priv(dev);
2510 struct mtk_eth *eth = mac->hw;
2511 int hwlro_idx;
2512
2513 if (fsp->location > 1)
2514 return -EINVAL;
2515
2516 mac->hwlro_ip[fsp->location] = 0;
2517 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2518
2519 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2520
2521 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2522
2523 return 0;
2524}
2525
2526static void mtk_hwlro_netdev_disable(struct net_device *dev)
2527{
2528 struct mtk_mac *mac = netdev_priv(dev);
2529 struct mtk_eth *eth = mac->hw;
2530 int i, hwlro_idx;
2531
2532 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2533 mac->hwlro_ip[i] = 0;
2534 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2535
2536 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2537 }
2538
2539 mac->hwlro_ip_cnt = 0;
2540}
2541
2542static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2543 struct ethtool_rxnfc *cmd)
2544{
2545 struct mtk_mac *mac = netdev_priv(dev);
2546 struct ethtool_rx_flow_spec *fsp =
2547 (struct ethtool_rx_flow_spec *)&cmd->fs;
2548
2549 /* only tcp dst ipv4 is meaningful, others are meaningless */
2550 fsp->flow_type = TCP_V4_FLOW;
2551 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2552 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2553
2554 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2555 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2556 fsp->h_u.tcp_ip4_spec.psrc = 0;
2557 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2558 fsp->h_u.tcp_ip4_spec.pdst = 0;
2559 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2560 fsp->h_u.tcp_ip4_spec.tos = 0;
2561 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2562
2563 return 0;
2564}
2565
2566static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2567 struct ethtool_rxnfc *cmd,
2568 u32 *rule_locs)
2569{
2570 struct mtk_mac *mac = netdev_priv(dev);
2571 int cnt = 0;
2572 int i;
2573
2574 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2575 if (mac->hwlro_ip[i]) {
2576 rule_locs[cnt] = i;
2577 cnt++;
2578 }
2579 }
2580
2581 cmd->rule_cnt = cnt;
2582
2583 return 0;
2584}
2585
developer18f46a82021-07-20 21:08:21 +08002586static int mtk_rss_init(struct mtk_eth *eth)
2587{
2588 u32 val;
2589
developer089e8852022-09-28 14:43:46 +08002590 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002591 /* Set RSS rings to PSE modes */
2592 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2593 val |= MTK_RING_PSE_MODE;
2594 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2595
2596 /* Enable non-lro multiple rx */
2597 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2598 val |= MTK_NON_LRO_MULTI_EN;
2599 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2600
2601 /* Enable RSS dly int supoort */
2602 val |= MTK_LRO_DLY_INT_EN;
2603 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2604
2605 /* Set RSS delay config int ring1 */
2606 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2607 }
2608
2609 /* Hash Type */
2610 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2611 val |= MTK_RSS_IPV4_STATIC_HASH;
2612 val |= MTK_RSS_IPV6_STATIC_HASH;
2613 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2614
2615 /* Select the size of indirection table */
2616 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2617 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2618 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2619 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2620 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2621 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2622 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2623 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2624
2625 /* Pause */
2626 val |= MTK_RSS_CFG_REQ;
2627 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2628
2629 /* Enable RSS*/
2630 val |= MTK_RSS_EN;
2631 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2632
2633 /* Release pause */
2634 val &= ~(MTK_RSS_CFG_REQ);
2635 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2636
2637 /* Set perRSS GRP INT */
2638 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2639
2640 /* Set GRP INT */
2641 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2642
developer089e8852022-09-28 14:43:46 +08002643 /* Enable RSS delay interrupt */
2644 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2645
developer18f46a82021-07-20 21:08:21 +08002646 return 0;
2647}
2648
2649static void mtk_rss_uninit(struct mtk_eth *eth)
2650{
2651 u32 val;
2652
2653 /* Pause */
2654 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2655 val |= MTK_RSS_CFG_REQ;
2656 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2657
2658 /* Disable RSS*/
2659 val &= ~(MTK_RSS_EN);
2660 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2661
2662 /* Release pause */
2663 val &= ~(MTK_RSS_CFG_REQ);
2664 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2665}
2666
developerfd40db22021-04-29 10:08:25 +08002667static netdev_features_t mtk_fix_features(struct net_device *dev,
2668 netdev_features_t features)
2669{
2670 if (!(features & NETIF_F_LRO)) {
2671 struct mtk_mac *mac = netdev_priv(dev);
2672 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2673
2674 if (ip_cnt) {
2675 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2676
2677 features |= NETIF_F_LRO;
2678 }
2679 }
2680
2681 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2682 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2683
2684 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2685 }
2686
2687 return features;
2688}
2689
2690static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2691{
2692 struct mtk_mac *mac = netdev_priv(dev);
2693 struct mtk_eth *eth = mac->hw;
2694 int err = 0;
2695
2696 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2697 return 0;
2698
2699 if (!(features & NETIF_F_LRO))
2700 mtk_hwlro_netdev_disable(dev);
2701
2702 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2703 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2704 else
2705 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2706
2707 return err;
2708}
2709
2710/* wait for DMA to finish whatever it is doing before we start using it again */
2711static int mtk_dma_busy_wait(struct mtk_eth *eth)
2712{
2713 unsigned long t_start = jiffies;
2714
2715 while (1) {
2716 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2717 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2718 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2719 return 0;
2720 } else {
2721 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2722 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2723 return 0;
2724 }
2725
2726 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2727 break;
2728 }
2729
2730 dev_err(eth->dev, "DMA init timeout\n");
2731 return -1;
2732}
2733
2734static int mtk_dma_init(struct mtk_eth *eth)
2735{
2736 int err;
2737 u32 i;
2738
2739 if (mtk_dma_busy_wait(eth))
2740 return -EBUSY;
2741
2742 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2743 /* QDMA needs scratch memory for internal reordering of the
2744 * descriptors
2745 */
2746 err = mtk_init_fq_dma(eth);
2747 if (err)
2748 return err;
2749 }
2750
2751 err = mtk_tx_alloc(eth);
2752 if (err)
2753 return err;
2754
2755 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2756 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2757 if (err)
2758 return err;
2759 }
2760
2761 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2762 if (err)
2763 return err;
2764
2765 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002766 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002767 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002768 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2769 if (err)
2770 return err;
2771 }
2772 err = mtk_hwlro_rx_init(eth);
2773 if (err)
2774 return err;
2775 }
2776
developer18f46a82021-07-20 21:08:21 +08002777 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2778 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2779 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2780 if (err)
2781 return err;
2782 }
2783 err = mtk_rss_init(eth);
2784 if (err)
2785 return err;
2786 }
2787
developerfd40db22021-04-29 10:08:25 +08002788 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2789 /* Enable random early drop and set drop threshold
2790 * automatically
2791 */
2792 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2793 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2794 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2795 }
2796
2797 return 0;
2798}
2799
2800static void mtk_dma_free(struct mtk_eth *eth)
2801{
developere9356982022-07-04 09:03:20 +08002802 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002803 int i;
2804
2805 for (i = 0; i < MTK_MAC_COUNT; i++)
2806 if (eth->netdev[i])
2807 netdev_reset_queue(eth->netdev[i]);
2808 if ( !eth->soc->has_sram && eth->scratch_ring) {
2809 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002810 MTK_DMA_SIZE * soc->txrx.txd_size,
2811 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002812 eth->scratch_ring = NULL;
2813 eth->phy_scratch_ring = 0;
2814 }
2815 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002816 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002817 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2818
2819 if (eth->hwlro) {
2820 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002821
developer089e8852022-09-28 14:43:46 +08002822 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002823 for (; i < MTK_MAX_RX_RING_NUM; i++)
2824 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002825 }
2826
developer18f46a82021-07-20 21:08:21 +08002827 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2828 mtk_rss_uninit(eth);
2829
2830 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2831 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2832 }
2833
developer94008d92021-09-23 09:47:41 +08002834 if (eth->scratch_head) {
2835 kfree(eth->scratch_head);
2836 eth->scratch_head = NULL;
2837 }
developerfd40db22021-04-29 10:08:25 +08002838}
2839
2840static void mtk_tx_timeout(struct net_device *dev)
2841{
2842 struct mtk_mac *mac = netdev_priv(dev);
2843 struct mtk_eth *eth = mac->hw;
2844
2845 eth->netdev[mac->id]->stats.tx_errors++;
2846 netif_err(eth, tx_err, dev,
2847 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002848
2849 if (atomic_read(&reset_lock) == 0)
2850 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002851}
2852
developer18f46a82021-07-20 21:08:21 +08002853static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002854{
developer18f46a82021-07-20 21:08:21 +08002855 struct mtk_napi *rx_napi = priv;
2856 struct mtk_eth *eth = rx_napi->eth;
2857 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002858
developer18f46a82021-07-20 21:08:21 +08002859 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002860 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002861 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002862 }
2863
2864 return IRQ_HANDLED;
2865}
2866
2867static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2868{
2869 struct mtk_eth *eth = _eth;
2870
2871 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002872 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002873 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002874 }
2875
2876 return IRQ_HANDLED;
2877}
2878
2879static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2880{
2881 struct mtk_eth *eth = _eth;
2882
developer18f46a82021-07-20 21:08:21 +08002883 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2884 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2885 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002886 }
2887 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2888 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2889 mtk_handle_irq_tx(irq, _eth);
2890 }
2891
2892 return IRQ_HANDLED;
2893}
2894
developera2613e62022-07-01 18:29:37 +08002895static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2896{
2897 struct mtk_mac *mac = _mac;
2898 struct mtk_eth *eth = mac->hw;
2899 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2900 struct net_device *dev = phylink_priv->dev;
2901 int link_old, link_new;
2902
2903 // clear interrupt status for gpy211
2904 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2905
2906 link_old = phylink_priv->link;
2907 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2908
2909 if (link_old != link_new) {
2910 phylink_priv->link = link_new;
2911 if (link_new) {
2912 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2913 if (dev)
2914 netif_carrier_on(dev);
2915 } else {
2916 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2917 if (dev)
2918 netif_carrier_off(dev);
2919 }
2920 }
2921
2922 return IRQ_HANDLED;
2923}
2924
developerfd40db22021-04-29 10:08:25 +08002925#ifdef CONFIG_NET_POLL_CONTROLLER
2926static void mtk_poll_controller(struct net_device *dev)
2927{
2928 struct mtk_mac *mac = netdev_priv(dev);
2929 struct mtk_eth *eth = mac->hw;
2930
2931 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002932 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2933 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002934 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002935 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002936}
2937#endif
2938
2939static int mtk_start_dma(struct mtk_eth *eth)
2940{
2941 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002942 int val, err;
developerfd40db22021-04-29 10:08:25 +08002943
2944 err = mtk_dma_init(eth);
2945 if (err) {
2946 mtk_dma_free(eth);
2947 return err;
2948 }
2949
2950 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002951 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08002952 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2953 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08002954 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08002955 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002956 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002957 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2958 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2959 MTK_RESV_BUF | MTK_WCOMP_EN |
2960 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08002961 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08002962 }
developerfd40db22021-04-29 10:08:25 +08002963 else
2964 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002965 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002966 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2967 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2968 MTK_RX_BT_32DWORDS,
2969 MTK_QDMA_GLO_CFG);
2970
developer15d0d282021-07-14 16:40:44 +08002971 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08002972 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002973 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08002974 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2975 MTK_PDMA_GLO_CFG);
2976 } else {
2977 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2978 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2979 MTK_PDMA_GLO_CFG);
2980 }
2981
developer089e8852022-09-28 14:43:46 +08002982 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08002983 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
2984 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
2985 }
2986
developerfd40db22021-04-29 10:08:25 +08002987 return 0;
2988}
2989
developer8051e042022-04-08 13:26:36 +08002990void mtk_gdm_config(struct mtk_eth *eth, u32 config)
developerfd40db22021-04-29 10:08:25 +08002991{
2992 int i;
2993
2994 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2995 return;
2996
2997 for (i = 0; i < MTK_MAC_COUNT; i++) {
2998 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2999
3000 /* default setup the forward port to send frame to PDMA */
3001 val &= ~0xffff;
3002
3003 /* Enable RX checksum */
3004 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
3005
3006 val |= config;
3007
3008 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
3009 val |= MTK_GDMA_SPECIAL_TAG;
3010
3011 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
3012 }
developerfd40db22021-04-29 10:08:25 +08003013}
3014
3015static int mtk_open(struct net_device *dev)
3016{
3017 struct mtk_mac *mac = netdev_priv(dev);
3018 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003019 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003020 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003021 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003022
3023 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3024 if (err) {
3025 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3026 err);
3027 return err;
3028 }
3029
3030 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3031 if (!refcount_read(&eth->dma_refcnt)) {
3032 int err = mtk_start_dma(eth);
3033
3034 if (err)
3035 return err;
3036
3037 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
3038
3039 /* Indicates CDM to parse the MTK special tag from CPU */
3040 if (netdev_uses_dsa(dev)) {
3041 u32 val;
3042 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3043 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3044 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3045 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3046 }
3047
3048 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003049 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003050 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003051 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3052
3053 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3054 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3055 napi_enable(&eth->rx_napi[i].napi);
3056 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3057 }
3058 }
3059
developerfd40db22021-04-29 10:08:25 +08003060 refcount_set(&eth->dma_refcnt, 1);
3061 }
3062 else
3063 refcount_inc(&eth->dma_refcnt);
3064
developera2613e62022-07-01 18:29:37 +08003065 if (phylink_priv->desc) {
3066 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3067 If single PHY chip is not GPY211, the following step you should do:
3068 1. Contact your Single PHY chip vendor and get the details of
3069 - how to enables link status change interrupt
3070 - how to clears interrupt source
3071 */
3072
3073 // clear interrupt source for gpy211
3074 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3075
3076 // enable link status change interrupt for gpy211
3077 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3078
3079 phylink_priv->dev = dev;
3080
3081 // override dev pointer for single PHY chip 0
3082 if (phylink_priv->id == 0) {
3083 struct net_device *tmp;
3084
3085 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3086 if (tmp)
3087 phylink_priv->dev = tmp;
3088 else
3089 phylink_priv->dev = NULL;
3090 }
3091 }
3092
developerfd40db22021-04-29 10:08:25 +08003093 phylink_start(mac->phylink);
3094 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003095 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003096 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3097 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3098
developerfd40db22021-04-29 10:08:25 +08003099 return 0;
3100}
3101
3102static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3103{
3104 u32 val;
3105 int i;
3106
3107 /* stop the dma engine */
3108 spin_lock_bh(&eth->page_lock);
3109 val = mtk_r32(eth, glo_cfg);
3110 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3111 glo_cfg);
3112 spin_unlock_bh(&eth->page_lock);
3113
3114 /* wait for dma stop */
3115 for (i = 0; i < 10; i++) {
3116 val = mtk_r32(eth, glo_cfg);
3117 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003118 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003119 continue;
3120 }
3121 break;
3122 }
3123}
3124
3125static int mtk_stop(struct net_device *dev)
3126{
3127 struct mtk_mac *mac = netdev_priv(dev);
3128 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003129 int i;
developer3a5969e2022-02-09 15:36:36 +08003130 u32 val = 0;
3131 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003132
3133 netif_tx_disable(dev);
3134
developer3a5969e2022-02-09 15:36:36 +08003135 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3136 if (phy_node) {
3137 val = _mtk_mdio_read(eth, 0, 0);
3138 val |= BMCR_PDOWN;
3139 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003140 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3141 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003142 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003143 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003144 }
3145
3146 //GMAC RX disable
3147 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3148 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3149
3150 phylink_stop(mac->phylink);
3151
developerfd40db22021-04-29 10:08:25 +08003152 phylink_disconnect_phy(mac->phylink);
3153
3154 /* only shutdown DMA if this is the last user */
3155 if (!refcount_dec_and_test(&eth->dma_refcnt))
3156 return 0;
3157
3158 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
3159
3160 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003161 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003162 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003163 napi_disable(&eth->rx_napi[0].napi);
3164
3165 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3166 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3167 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3168 napi_disable(&eth->rx_napi[i].napi);
3169 }
3170 }
developerfd40db22021-04-29 10:08:25 +08003171
3172 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3173 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3174 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3175
3176 mtk_dma_free(eth);
3177
3178 return 0;
3179}
3180
developer8051e042022-04-08 13:26:36 +08003181void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003182{
developer8051e042022-04-08 13:26:36 +08003183 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003184
developerfd40db22021-04-29 10:08:25 +08003185 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003186 reset_bits, reset_bits);
3187
3188 while (i++ < 5000) {
3189 mdelay(1);
3190 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3191
3192 if ((val & reset_bits) == reset_bits) {
3193 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3194 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3195 reset_bits, ~reset_bits);
3196 break;
3197 }
3198 }
3199
developerfd40db22021-04-29 10:08:25 +08003200 mdelay(10);
3201}
3202
3203static void mtk_clk_disable(struct mtk_eth *eth)
3204{
3205 int clk;
3206
3207 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3208 clk_disable_unprepare(eth->clks[clk]);
3209}
3210
3211static int mtk_clk_enable(struct mtk_eth *eth)
3212{
3213 int clk, ret;
3214
3215 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3216 ret = clk_prepare_enable(eth->clks[clk]);
3217 if (ret)
3218 goto err_disable_clks;
3219 }
3220
3221 return 0;
3222
3223err_disable_clks:
3224 while (--clk >= 0)
3225 clk_disable_unprepare(eth->clks[clk]);
3226
3227 return ret;
3228}
3229
developer18f46a82021-07-20 21:08:21 +08003230static int mtk_napi_init(struct mtk_eth *eth)
3231{
3232 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3233 int i;
3234
3235 rx_napi->eth = eth;
3236 rx_napi->rx_ring = &eth->rx_ring[0];
3237 rx_napi->irq_grp_no = 2;
3238
3239 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3240 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3241 rx_napi = &eth->rx_napi[i];
3242 rx_napi->eth = eth;
3243 rx_napi->rx_ring = &eth->rx_ring[i];
3244 rx_napi->irq_grp_no = 2 + i;
3245 }
3246 }
3247
3248 return 0;
3249}
3250
developer8051e042022-04-08 13:26:36 +08003251static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003252{
developer8051e042022-04-08 13:26:36 +08003253 int i, ret = 0;
developerfd40db22021-04-29 10:08:25 +08003254
developer8051e042022-04-08 13:26:36 +08003255 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3256 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003257
developer8051e042022-04-08 13:26:36 +08003258 if (atomic_read(&reset_lock) == 0) {
3259 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3260 return 0;
developerfd40db22021-04-29 10:08:25 +08003261
developer8051e042022-04-08 13:26:36 +08003262 pm_runtime_enable(eth->dev);
3263 pm_runtime_get_sync(eth->dev);
3264
3265 ret = mtk_clk_enable(eth);
3266 if (ret)
3267 goto err_disable_pm;
3268 }
developerfd40db22021-04-29 10:08:25 +08003269
3270 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3271 ret = device_reset(eth->dev);
3272 if (ret) {
3273 dev_err(eth->dev, "MAC reset failed!\n");
3274 goto err_disable_pm;
3275 }
3276
3277 /* enable interrupt delay for RX */
3278 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3279
3280 /* disable delay and normal interrupt */
3281 mtk_tx_irq_disable(eth, ~0);
3282 mtk_rx_irq_disable(eth, ~0);
3283
3284 return 0;
3285 }
3286
developer8051e042022-04-08 13:26:36 +08003287 pr_info("[%s] execute fe %s reset\n", __func__,
3288 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003289
developer8051e042022-04-08 13:26:36 +08003290 if (type == MTK_TYPE_WARM_RESET)
3291 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003292 else
developer8051e042022-04-08 13:26:36 +08003293 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003294
developer089e8852022-09-28 14:43:46 +08003295 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3296 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003297 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003298 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003299 }
developerfd40db22021-04-29 10:08:25 +08003300
3301 if (eth->pctl) {
3302 /* Set GE2 driving and slew rate */
3303 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3304
3305 /* set GE2 TDSEL */
3306 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3307
3308 /* set GE2 TUNE */
3309 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3310 }
3311
3312 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3313 * up with the more appropriate value when mtk_mac_config call is being
3314 * invoked.
3315 */
3316 for (i = 0; i < MTK_MAC_COUNT; i++)
3317 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3318
3319 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003320 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3321 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3322 else
3323 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003324
3325 /* enable interrupt delay for RX/TX */
3326 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3327 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3328
3329 mtk_tx_irq_disable(eth, ~0);
3330 mtk_rx_irq_disable(eth, ~0);
3331
3332 /* FE int grouping */
3333 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003334 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003335 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003336 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003337 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003338 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003339 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3340 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003341
developer089e8852022-09-28 14:43:46 +08003342 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3343 /* PSE should not drop port1, port8 and port9 packets */
3344 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3345
3346 /* GDM and CDM Threshold */
3347 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3348 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3349
3350 /* PSE GDM3 MIB counter has incorrect hw default values,
3351 * so the driver ought to read clear the values beforehand
3352 * in case ethtool retrieve wrong mib values.
3353 */
3354 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3355 mtk_r32(eth,
3356 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3357 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003358 /* PSE Free Queue Flow Control */
3359 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3360
developer459b78e2022-07-01 17:25:10 +08003361 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3362 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3363
3364 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3365 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003366
developerfef9efd2021-06-16 18:28:09 +08003367 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003368 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3369 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3370 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3371 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3372 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3373 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3374 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003375 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003376
developerfef9efd2021-06-16 18:28:09 +08003377 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003378 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3379 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3380 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3381 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3382 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3383 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3384 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3385 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003386
3387 /* GDM and CDM Threshold */
3388 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3389 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3390 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3391 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3392 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3393 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003394 }
3395
3396 return 0;
3397
3398err_disable_pm:
3399 pm_runtime_put_sync(eth->dev);
3400 pm_runtime_disable(eth->dev);
3401
3402 return ret;
3403}
3404
3405static int mtk_hw_deinit(struct mtk_eth *eth)
3406{
3407 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3408 return 0;
3409
3410 mtk_clk_disable(eth);
3411
3412 pm_runtime_put_sync(eth->dev);
3413 pm_runtime_disable(eth->dev);
3414
3415 return 0;
3416}
3417
3418static int __init mtk_init(struct net_device *dev)
3419{
3420 struct mtk_mac *mac = netdev_priv(dev);
3421 struct mtk_eth *eth = mac->hw;
3422 const char *mac_addr;
3423
3424 mac_addr = of_get_mac_address(mac->of_node);
3425 if (!IS_ERR(mac_addr))
3426 ether_addr_copy(dev->dev_addr, mac_addr);
3427
3428 /* If the mac address is invalid, use random mac address */
3429 if (!is_valid_ether_addr(dev->dev_addr)) {
3430 eth_hw_addr_random(dev);
3431 dev_err(eth->dev, "generated random MAC address %pM\n",
3432 dev->dev_addr);
3433 }
3434
3435 return 0;
3436}
3437
3438static void mtk_uninit(struct net_device *dev)
3439{
3440 struct mtk_mac *mac = netdev_priv(dev);
3441 struct mtk_eth *eth = mac->hw;
3442
3443 phylink_disconnect_phy(mac->phylink);
3444 mtk_tx_irq_disable(eth, ~0);
3445 mtk_rx_irq_disable(eth, ~0);
3446}
3447
3448static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3449{
3450 struct mtk_mac *mac = netdev_priv(dev);
3451
3452 switch (cmd) {
3453 case SIOCGMIIPHY:
3454 case SIOCGMIIREG:
3455 case SIOCSMIIREG:
3456 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3457 default:
3458 /* default invoke the mtk_eth_dbg handler */
3459 return mtk_do_priv_ioctl(dev, ifr, cmd);
3460 break;
3461 }
3462
3463 return -EOPNOTSUPP;
3464}
3465
3466static void mtk_pending_work(struct work_struct *work)
3467{
3468 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003469 struct device_node *phy_node = NULL;
3470 struct mtk_mac *mac = NULL;
3471 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003472 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003473 u32 val = 0;
3474
3475 atomic_inc(&reset_lock);
3476 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3477 if (!mtk_check_reset_event(eth, val)) {
3478 atomic_dec(&reset_lock);
3479 pr_info("[%s] No need to do FE reset !\n", __func__);
3480 return;
3481 }
developerfd40db22021-04-29 10:08:25 +08003482
3483 rtnl_lock();
3484
developer8051e042022-04-08 13:26:36 +08003485 /* Disabe FE P3 and P4 */
3486 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3487 val |= MTK_FE_LINK_DOWN_P3;
3488 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3489 val |= MTK_FE_LINK_DOWN_P4;
3490 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3491
3492 /* Adjust PPE configurations to prepare for reset */
3493 mtk_prepare_reset_ppe(eth, 0);
3494 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3495 mtk_prepare_reset_ppe(eth, 1);
3496
3497 /* Adjust FE configurations to prepare for reset */
3498 mtk_prepare_reset_fe(eth);
3499
3500 /* Trigger Wifi SER reset */
3501 call_netdevice_notifiers(MTK_FE_START_RESET, eth->netdev[0]);
3502 rtnl_unlock();
3503 wait_for_completion_timeout(&wait_ser_done, 5000);
3504 rtnl_lock();
developerfd40db22021-04-29 10:08:25 +08003505
3506 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3507 cpu_relax();
3508
developer8051e042022-04-08 13:26:36 +08003509 del_timer_sync(&eth->mtk_dma_monitor_timer);
3510 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003511 /* stop all devices to make sure that dma is properly shut down */
3512 for (i = 0; i < MTK_MAC_COUNT; i++) {
3513 if (!eth->netdev[i])
3514 continue;
3515 mtk_stop(eth->netdev[i]);
3516 __set_bit(i, &restart);
3517 }
developer8051e042022-04-08 13:26:36 +08003518 pr_info("[%s] mtk_stop ends !\n", __func__);
3519 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003520
3521 if (eth->dev->pins)
3522 pinctrl_select_state(eth->dev->pins->p,
3523 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003524
3525 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3526 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3527 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003528
3529 /* restart DMA and enable IRQs */
3530 for (i = 0; i < MTK_MAC_COUNT; i++) {
3531 if (!test_bit(i, &restart))
3532 continue;
3533 err = mtk_open(eth->netdev[i]);
3534 if (err) {
3535 netif_alert(eth, ifup, eth->netdev[i],
3536 "Driver up/down cycle failed, closing device.\n");
3537 dev_close(eth->netdev[i]);
3538 }
3539 }
3540
developer8051e042022-04-08 13:26:36 +08003541 /* Set KA tick select */
3542 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(0));
3543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3544 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(1));
3545
3546 /* Enabe FE P3 and P4*/
3547 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3548 val &= ~MTK_FE_LINK_DOWN_P3;
3549 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3550 val &= ~MTK_FE_LINK_DOWN_P4;
3551 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3552
3553 /* Power up sgmii */
3554 for (i = 0; i < MTK_MAC_COUNT; i++) {
3555 mac = netdev_priv(eth->netdev[i]);
3556 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003557 if (!phy_node && eth->xgmii->regmap_sgmii[i]) {
developer8051e042022-04-08 13:26:36 +08003558 mtk_gmac_sgmii_path_setup(eth, i);
developer089e8852022-09-28 14:43:46 +08003559 regmap_write(eth->xgmii->regmap_sgmii[i], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer8051e042022-04-08 13:26:36 +08003560 }
3561 }
3562
3563 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, eth->netdev[0]);
3564 pr_info("[%s] HNAT reset done !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003565
developer8051e042022-04-08 13:26:36 +08003566 call_netdevice_notifiers(MTK_FE_RESET_DONE, eth->netdev[0]);
3567 pr_info("[%s] WiFi SER reset done !\n", __func__);
3568
3569 atomic_dec(&reset_lock);
3570 if (atomic_read(&force) > 0)
3571 atomic_dec(&force);
3572
3573 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3574 eth->mtk_dma_monitor_timer.expires = jiffies;
3575 add_timer(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003576 clear_bit_unlock(MTK_RESETTING, &eth->state);
3577
3578 rtnl_unlock();
3579}
3580
3581static int mtk_free_dev(struct mtk_eth *eth)
3582{
3583 int i;
3584
3585 for (i = 0; i < MTK_MAC_COUNT; i++) {
3586 if (!eth->netdev[i])
3587 continue;
3588 free_netdev(eth->netdev[i]);
3589 }
3590
3591 return 0;
3592}
3593
3594static int mtk_unreg_dev(struct mtk_eth *eth)
3595{
3596 int i;
3597
3598 for (i = 0; i < MTK_MAC_COUNT; i++) {
3599 if (!eth->netdev[i])
3600 continue;
3601 unregister_netdev(eth->netdev[i]);
3602 }
3603
3604 return 0;
3605}
3606
3607static int mtk_cleanup(struct mtk_eth *eth)
3608{
3609 mtk_unreg_dev(eth);
3610 mtk_free_dev(eth);
3611 cancel_work_sync(&eth->pending_work);
3612
3613 return 0;
3614}
3615
3616static int mtk_get_link_ksettings(struct net_device *ndev,
3617 struct ethtool_link_ksettings *cmd)
3618{
3619 struct mtk_mac *mac = netdev_priv(ndev);
3620
3621 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3622 return -EBUSY;
3623
3624 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3625}
3626
3627static int mtk_set_link_ksettings(struct net_device *ndev,
3628 const struct ethtool_link_ksettings *cmd)
3629{
3630 struct mtk_mac *mac = netdev_priv(ndev);
3631
3632 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3633 return -EBUSY;
3634
3635 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3636}
3637
3638static void mtk_get_drvinfo(struct net_device *dev,
3639 struct ethtool_drvinfo *info)
3640{
3641 struct mtk_mac *mac = netdev_priv(dev);
3642
3643 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3644 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3645 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3646}
3647
3648static u32 mtk_get_msglevel(struct net_device *dev)
3649{
3650 struct mtk_mac *mac = netdev_priv(dev);
3651
3652 return mac->hw->msg_enable;
3653}
3654
3655static void mtk_set_msglevel(struct net_device *dev, u32 value)
3656{
3657 struct mtk_mac *mac = netdev_priv(dev);
3658
3659 mac->hw->msg_enable = value;
3660}
3661
3662static int mtk_nway_reset(struct net_device *dev)
3663{
3664 struct mtk_mac *mac = netdev_priv(dev);
3665
3666 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3667 return -EBUSY;
3668
3669 if (!mac->phylink)
3670 return -ENOTSUPP;
3671
3672 return phylink_ethtool_nway_reset(mac->phylink);
3673}
3674
3675static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3676{
3677 int i;
3678
3679 switch (stringset) {
3680 case ETH_SS_STATS:
3681 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3682 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3683 data += ETH_GSTRING_LEN;
3684 }
3685 break;
3686 }
3687}
3688
3689static int mtk_get_sset_count(struct net_device *dev, int sset)
3690{
3691 switch (sset) {
3692 case ETH_SS_STATS:
3693 return ARRAY_SIZE(mtk_ethtool_stats);
3694 default:
3695 return -EOPNOTSUPP;
3696 }
3697}
3698
3699static void mtk_get_ethtool_stats(struct net_device *dev,
3700 struct ethtool_stats *stats, u64 *data)
3701{
3702 struct mtk_mac *mac = netdev_priv(dev);
3703 struct mtk_hw_stats *hwstats = mac->hw_stats;
3704 u64 *data_src, *data_dst;
3705 unsigned int start;
3706 int i;
3707
3708 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3709 return;
3710
3711 if (netif_running(dev) && netif_device_present(dev)) {
3712 if (spin_trylock_bh(&hwstats->stats_lock)) {
3713 mtk_stats_update_mac(mac);
3714 spin_unlock_bh(&hwstats->stats_lock);
3715 }
3716 }
3717
3718 data_src = (u64 *)hwstats;
3719
3720 do {
3721 data_dst = data;
3722 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3723
3724 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3725 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3726 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3727}
3728
3729static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3730 u32 *rule_locs)
3731{
3732 int ret = -EOPNOTSUPP;
3733
3734 switch (cmd->cmd) {
3735 case ETHTOOL_GRXRINGS:
3736 if (dev->hw_features & NETIF_F_LRO) {
3737 cmd->data = MTK_MAX_RX_RING_NUM;
3738 ret = 0;
3739 }
3740 break;
3741 case ETHTOOL_GRXCLSRLCNT:
3742 if (dev->hw_features & NETIF_F_LRO) {
3743 struct mtk_mac *mac = netdev_priv(dev);
3744
3745 cmd->rule_cnt = mac->hwlro_ip_cnt;
3746 ret = 0;
3747 }
3748 break;
3749 case ETHTOOL_GRXCLSRULE:
3750 if (dev->hw_features & NETIF_F_LRO)
3751 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3752 break;
3753 case ETHTOOL_GRXCLSRLALL:
3754 if (dev->hw_features & NETIF_F_LRO)
3755 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3756 rule_locs);
3757 break;
3758 default:
3759 break;
3760 }
3761
3762 return ret;
3763}
3764
3765static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3766{
3767 int ret = -EOPNOTSUPP;
3768
3769 switch (cmd->cmd) {
3770 case ETHTOOL_SRXCLSRLINS:
3771 if (dev->hw_features & NETIF_F_LRO)
3772 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3773 break;
3774 case ETHTOOL_SRXCLSRLDEL:
3775 if (dev->hw_features & NETIF_F_LRO)
3776 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3777 break;
3778 default:
3779 break;
3780 }
3781
3782 return ret;
3783}
3784
developer6c5cbb52022-08-12 11:37:45 +08003785static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3786{
3787 struct mtk_mac *mac = netdev_priv(dev);
3788
3789 phylink_ethtool_get_pauseparam(mac->phylink, pause);
3790}
3791
3792static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3793{
3794 struct mtk_mac *mac = netdev_priv(dev);
3795
3796 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3797}
3798
developerfd40db22021-04-29 10:08:25 +08003799static const struct ethtool_ops mtk_ethtool_ops = {
3800 .get_link_ksettings = mtk_get_link_ksettings,
3801 .set_link_ksettings = mtk_set_link_ksettings,
3802 .get_drvinfo = mtk_get_drvinfo,
3803 .get_msglevel = mtk_get_msglevel,
3804 .set_msglevel = mtk_set_msglevel,
3805 .nway_reset = mtk_nway_reset,
3806 .get_link = ethtool_op_get_link,
3807 .get_strings = mtk_get_strings,
3808 .get_sset_count = mtk_get_sset_count,
3809 .get_ethtool_stats = mtk_get_ethtool_stats,
3810 .get_rxnfc = mtk_get_rxnfc,
3811 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003812 .get_pauseparam = mtk_get_pauseparam,
3813 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003814};
3815
3816static const struct net_device_ops mtk_netdev_ops = {
3817 .ndo_init = mtk_init,
3818 .ndo_uninit = mtk_uninit,
3819 .ndo_open = mtk_open,
3820 .ndo_stop = mtk_stop,
3821 .ndo_start_xmit = mtk_start_xmit,
3822 .ndo_set_mac_address = mtk_set_mac_address,
3823 .ndo_validate_addr = eth_validate_addr,
3824 .ndo_do_ioctl = mtk_do_ioctl,
3825 .ndo_tx_timeout = mtk_tx_timeout,
3826 .ndo_get_stats64 = mtk_get_stats64,
3827 .ndo_fix_features = mtk_fix_features,
3828 .ndo_set_features = mtk_set_features,
3829#ifdef CONFIG_NET_POLL_CONTROLLER
3830 .ndo_poll_controller = mtk_poll_controller,
3831#endif
3832};
3833
3834static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3835{
3836 const __be32 *_id = of_get_property(np, "reg", NULL);
3837 struct phylink *phylink;
3838 int phy_mode, id, err;
3839 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003840 struct mtk_phylink_priv *phylink_priv;
3841 struct fwnode_handle *fixed_node;
3842 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003843
3844 if (!_id) {
3845 dev_err(eth->dev, "missing mac id\n");
3846 return -EINVAL;
3847 }
3848
3849 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003850 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003851 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3852 return -EINVAL;
3853 }
3854
3855 if (eth->netdev[id]) {
3856 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3857 return -EINVAL;
3858 }
3859
3860 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3861 if (!eth->netdev[id]) {
3862 dev_err(eth->dev, "alloc_etherdev failed\n");
3863 return -ENOMEM;
3864 }
3865 mac = netdev_priv(eth->netdev[id]);
3866 eth->mac[id] = mac;
3867 mac->id = id;
3868 mac->hw = eth;
3869 mac->of_node = np;
3870
3871 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3872 mac->hwlro_ip_cnt = 0;
3873
3874 mac->hw_stats = devm_kzalloc(eth->dev,
3875 sizeof(*mac->hw_stats),
3876 GFP_KERNEL);
3877 if (!mac->hw_stats) {
3878 dev_err(eth->dev, "failed to allocate counter memory\n");
3879 err = -ENOMEM;
3880 goto free_netdev;
3881 }
3882 spin_lock_init(&mac->hw_stats->stats_lock);
3883 u64_stats_init(&mac->hw_stats->syncp);
3884 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3885
3886 /* phylink create */
3887 phy_mode = of_get_phy_mode(np);
3888 if (phy_mode < 0) {
3889 dev_err(eth->dev, "incorrect phy-mode\n");
3890 err = -EINVAL;
3891 goto free_netdev;
3892 }
3893
3894 /* mac config is not set */
3895 mac->interface = PHY_INTERFACE_MODE_NA;
3896 mac->mode = MLO_AN_PHY;
3897 mac->speed = SPEED_UNKNOWN;
3898
3899 mac->phylink_config.dev = &eth->netdev[id]->dev;
3900 mac->phylink_config.type = PHYLINK_NETDEV;
3901
developer089e8852022-09-28 14:43:46 +08003902 mac->type = (phy_mode == PHY_INTERFACE_MODE_10GKR ||
3903 phy_mode == PHY_INTERFACE_MODE_USXGMII) ?
3904 MTK_XGDM_TYPE : MTK_GDM_TYPE;
3905
developerfd40db22021-04-29 10:08:25 +08003906 phylink = phylink_create(&mac->phylink_config,
3907 of_fwnode_handle(mac->of_node),
3908 phy_mode, &mtk_phylink_ops);
3909 if (IS_ERR(phylink)) {
3910 err = PTR_ERR(phylink);
3911 goto free_netdev;
3912 }
3913
3914 mac->phylink = phylink;
3915
developera2613e62022-07-01 18:29:37 +08003916 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
3917 "fixed-link");
3918 if (fixed_node) {
3919 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
3920 0, GPIOD_IN, "?");
3921 if (!IS_ERR(desc)) {
3922 struct device_node *phy_np;
3923 const char *label;
3924 int irq, phyaddr;
3925
3926 phylink_priv = &mac->phylink_priv;
3927
3928 phylink_priv->desc = desc;
3929 phylink_priv->id = id;
3930 phylink_priv->link = -1;
3931
3932 irq = gpiod_to_irq(desc);
3933 if (irq > 0) {
3934 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
3935 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
3936 "ethernet:fixed link", mac);
3937 }
3938
3939 if (!of_property_read_string(to_of_node(fixed_node), "label", &label))
3940 strcpy(phylink_priv->label, label);
3941
3942 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
3943 if (phy_np) {
3944 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
3945 phylink_priv->phyaddr = phyaddr;
3946 }
3947 }
3948 fwnode_handle_put(fixed_node);
3949 }
3950
developerfd40db22021-04-29 10:08:25 +08003951 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3952 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3953 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3954 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3955
3956 eth->netdev[id]->hw_features = eth->soc->hw_features;
3957 if (eth->hwlro)
3958 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3959
3960 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3961 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3962 eth->netdev[id]->features |= eth->soc->hw_features;
3963 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3964
3965 eth->netdev[id]->irq = eth->irq[0];
3966 eth->netdev[id]->dev.of_node = np;
3967
3968 return 0;
3969
3970free_netdev:
3971 free_netdev(eth->netdev[id]);
3972 return err;
3973}
3974
3975static int mtk_probe(struct platform_device *pdev)
3976{
3977 struct device_node *mac_np;
3978 struct mtk_eth *eth;
3979 int err, i;
3980
3981 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3982 if (!eth)
3983 return -ENOMEM;
3984
3985 eth->soc = of_device_get_match_data(&pdev->dev);
3986
3987 eth->dev = &pdev->dev;
3988 eth->base = devm_platform_ioremap_resource(pdev, 0);
3989 if (IS_ERR(eth->base))
3990 return PTR_ERR(eth->base);
3991
developer089e8852022-09-28 14:43:46 +08003992 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3993 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
3994 if (IS_ERR(eth->sram_base))
3995 return PTR_ERR(eth->sram_base);
3996 }
3997
developerfd40db22021-04-29 10:08:25 +08003998 if(eth->soc->has_sram) {
3999 struct resource *res;
4000 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004001 if (unlikely(!res))
4002 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004003 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4004 }
4005
4006 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4007 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4008 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4009 } else {
4010 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4011 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4012 }
4013
4014 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4015 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4016 eth->ip_align = NET_IP_ALIGN;
4017 } else {
developer089e8852022-09-28 14:43:46 +08004018 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4019 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004020 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4021 else
4022 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4023 }
4024
developer089e8852022-09-28 14:43:46 +08004025 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4026 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4027 if (!err) {
4028 err = dma_set_coherent_mask(&pdev->dev,
4029 DMA_BIT_MASK(36));
4030 if (err) {
4031 dev_err(&pdev->dev, "Wrong DMA config\n");
4032 return -EINVAL;
4033 }
4034 }
4035 }
4036
developerfd40db22021-04-29 10:08:25 +08004037 spin_lock_init(&eth->page_lock);
4038 spin_lock_init(&eth->tx_irq_lock);
4039 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004040 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004041
4042 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4043 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4044 "mediatek,ethsys");
4045 if (IS_ERR(eth->ethsys)) {
4046 dev_err(&pdev->dev, "no ethsys regmap found\n");
4047 return PTR_ERR(eth->ethsys);
4048 }
4049 }
4050
4051 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4052 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4053 "mediatek,infracfg");
4054 if (IS_ERR(eth->infra)) {
4055 dev_err(&pdev->dev, "no infracfg regmap found\n");
4056 return PTR_ERR(eth->infra);
4057 }
4058 }
4059
4060 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004061 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004062 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004063 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004064 return -ENOMEM;
4065
developer089e8852022-09-28 14:43:46 +08004066 eth->xgmii->eth = eth;
4067 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004068 eth->soc->ana_rgc3);
4069
developer089e8852022-09-28 14:43:46 +08004070 if (err)
4071 return err;
4072 }
4073
4074 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4075 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4076 if (err)
4077 return err;
4078
4079 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4080 if (err)
4081 return err;
4082
4083 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4084 if (err)
4085 return err;
4086
4087 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004088 if (err)
4089 return err;
4090 }
4091
4092 if (eth->soc->required_pctl) {
4093 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4094 "mediatek,pctl");
4095 if (IS_ERR(eth->pctl)) {
4096 dev_err(&pdev->dev, "no pctl regmap found\n");
4097 return PTR_ERR(eth->pctl);
4098 }
4099 }
4100
developer18f46a82021-07-20 21:08:21 +08004101 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004102 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4103 eth->irq[i] = eth->irq[0];
4104 else
4105 eth->irq[i] = platform_get_irq(pdev, i);
4106 if (eth->irq[i] < 0) {
4107 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4108 return -ENXIO;
4109 }
4110 }
4111
4112 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4113 eth->clks[i] = devm_clk_get(eth->dev,
4114 mtk_clks_source_name[i]);
4115 if (IS_ERR(eth->clks[i])) {
4116 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4117 return -EPROBE_DEFER;
4118 if (eth->soc->required_clks & BIT(i)) {
4119 dev_err(&pdev->dev, "clock %s not found\n",
4120 mtk_clks_source_name[i]);
4121 return -EINVAL;
4122 }
4123 eth->clks[i] = NULL;
4124 }
4125 }
4126
4127 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4128 INIT_WORK(&eth->pending_work, mtk_pending_work);
4129
developer8051e042022-04-08 13:26:36 +08004130 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004131 if (err)
4132 return err;
4133
4134 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4135
4136 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4137 if (!of_device_is_compatible(mac_np,
4138 "mediatek,eth-mac"))
4139 continue;
4140
4141 if (!of_device_is_available(mac_np))
4142 continue;
4143
4144 err = mtk_add_mac(eth, mac_np);
4145 if (err) {
4146 of_node_put(mac_np);
4147 goto err_deinit_hw;
4148 }
4149 }
4150
developer18f46a82021-07-20 21:08:21 +08004151 err = mtk_napi_init(eth);
4152 if (err)
4153 goto err_free_dev;
4154
developerfd40db22021-04-29 10:08:25 +08004155 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4156 err = devm_request_irq(eth->dev, eth->irq[0],
4157 mtk_handle_irq, 0,
4158 dev_name(eth->dev), eth);
4159 } else {
4160 err = devm_request_irq(eth->dev, eth->irq[1],
4161 mtk_handle_irq_tx, 0,
4162 dev_name(eth->dev), eth);
4163 if (err)
4164 goto err_free_dev;
4165
4166 err = devm_request_irq(eth->dev, eth->irq[2],
4167 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004168 dev_name(eth->dev), &eth->rx_napi[0]);
4169 if (err)
4170 goto err_free_dev;
4171
developer793f7b42022-05-20 13:54:51 +08004172 if (MTK_MAX_IRQ_NUM > 3) {
4173 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4174 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4175 err = devm_request_irq(eth->dev,
4176 eth->irq[2 + i],
4177 mtk_handle_irq_rx, 0,
4178 dev_name(eth->dev),
4179 &eth->rx_napi[i]);
4180 if (err)
4181 goto err_free_dev;
4182 }
4183 } else {
4184 err = devm_request_irq(eth->dev, eth->irq[3],
4185 mtk_handle_fe_irq, 0,
4186 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004187 if (err)
4188 goto err_free_dev;
4189 }
4190 }
developerfd40db22021-04-29 10:08:25 +08004191 }
developer8051e042022-04-08 13:26:36 +08004192
developerfd40db22021-04-29 10:08:25 +08004193 if (err)
4194 goto err_free_dev;
4195
4196 /* No MT7628/88 support yet */
4197 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4198 err = mtk_mdio_init(eth);
4199 if (err)
4200 goto err_free_dev;
4201 }
4202
4203 for (i = 0; i < MTK_MAX_DEVS; i++) {
4204 if (!eth->netdev[i])
4205 continue;
4206
4207 err = register_netdev(eth->netdev[i]);
4208 if (err) {
4209 dev_err(eth->dev, "error bringing up device\n");
4210 goto err_deinit_mdio;
4211 } else
4212 netif_info(eth, probe, eth->netdev[i],
4213 "mediatek frame engine at 0x%08lx, irq %d\n",
4214 eth->netdev[i]->base_addr, eth->irq[0]);
4215 }
4216
4217 /* we run 2 devices on the same DMA ring so we need a dummy device
4218 * for NAPI to work
4219 */
4220 init_dummy_netdev(&eth->dummy_dev);
4221 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4222 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004223 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004224 MTK_NAPI_WEIGHT);
4225
developer18f46a82021-07-20 21:08:21 +08004226 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4227 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4228 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4229 mtk_napi_rx, MTK_NAPI_WEIGHT);
4230 }
4231
developerfd40db22021-04-29 10:08:25 +08004232 mtketh_debugfs_init(eth);
4233 debug_proc_init(eth);
4234
4235 platform_set_drvdata(pdev, eth);
4236
developer8051e042022-04-08 13:26:36 +08004237 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer793f7b42022-05-20 13:54:51 +08004238#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8051e042022-04-08 13:26:36 +08004239 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4240 eth->mtk_dma_monitor_timer.expires = jiffies;
4241 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004242#endif
developer8051e042022-04-08 13:26:36 +08004243
developerfd40db22021-04-29 10:08:25 +08004244 return 0;
4245
4246err_deinit_mdio:
4247 mtk_mdio_cleanup(eth);
4248err_free_dev:
4249 mtk_free_dev(eth);
4250err_deinit_hw:
4251 mtk_hw_deinit(eth);
4252
4253 return err;
4254}
4255
4256static int mtk_remove(struct platform_device *pdev)
4257{
4258 struct mtk_eth *eth = platform_get_drvdata(pdev);
4259 struct mtk_mac *mac;
4260 int i;
4261
4262 /* stop all devices to make sure that dma is properly shut down */
4263 for (i = 0; i < MTK_MAC_COUNT; i++) {
4264 if (!eth->netdev[i])
4265 continue;
4266 mtk_stop(eth->netdev[i]);
4267 mac = netdev_priv(eth->netdev[i]);
4268 phylink_disconnect_phy(mac->phylink);
4269 }
4270
4271 mtk_hw_deinit(eth);
4272
4273 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004274 netif_napi_del(&eth->rx_napi[0].napi);
4275
4276 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4277 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4278 netif_napi_del(&eth->rx_napi[i].napi);
4279 }
4280
developerfd40db22021-04-29 10:08:25 +08004281 mtk_cleanup(eth);
4282 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004283 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4284 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004285
4286 return 0;
4287}
4288
4289static const struct mtk_soc_data mt2701_data = {
4290 .caps = MT7623_CAPS | MTK_HWLRO,
4291 .hw_features = MTK_HW_FEATURES,
4292 .required_clks = MT7623_CLKS_BITMAP,
4293 .required_pctl = true,
4294 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004295 .txrx = {
4296 .txd_size = sizeof(struct mtk_tx_dma),
4297 .rxd_size = sizeof(struct mtk_rx_dma),
4298 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4299 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4300 },
developerfd40db22021-04-29 10:08:25 +08004301};
4302
4303static const struct mtk_soc_data mt7621_data = {
4304 .caps = MT7621_CAPS,
4305 .hw_features = MTK_HW_FEATURES,
4306 .required_clks = MT7621_CLKS_BITMAP,
4307 .required_pctl = false,
4308 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004309 .txrx = {
4310 .txd_size = sizeof(struct mtk_tx_dma),
4311 .rxd_size = sizeof(struct mtk_rx_dma),
4312 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4313 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4314 },
developerfd40db22021-04-29 10:08:25 +08004315};
4316
4317static const struct mtk_soc_data mt7622_data = {
4318 .ana_rgc3 = 0x2028,
4319 .caps = MT7622_CAPS | MTK_HWLRO,
4320 .hw_features = MTK_HW_FEATURES,
4321 .required_clks = MT7622_CLKS_BITMAP,
4322 .required_pctl = false,
4323 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004324 .txrx = {
4325 .txd_size = sizeof(struct mtk_tx_dma),
4326 .rxd_size = sizeof(struct mtk_rx_dma),
4327 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4328 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4329 },
developerfd40db22021-04-29 10:08:25 +08004330};
4331
4332static const struct mtk_soc_data mt7623_data = {
4333 .caps = MT7623_CAPS | MTK_HWLRO,
4334 .hw_features = MTK_HW_FEATURES,
4335 .required_clks = MT7623_CLKS_BITMAP,
4336 .required_pctl = true,
4337 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004338 .txrx = {
4339 .txd_size = sizeof(struct mtk_tx_dma),
4340 .rxd_size = sizeof(struct mtk_rx_dma),
4341 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4342 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4343 },
developerfd40db22021-04-29 10:08:25 +08004344};
4345
4346static const struct mtk_soc_data mt7629_data = {
4347 .ana_rgc3 = 0x128,
4348 .caps = MT7629_CAPS | MTK_HWLRO,
4349 .hw_features = MTK_HW_FEATURES,
4350 .required_clks = MT7629_CLKS_BITMAP,
4351 .required_pctl = false,
4352 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004353 .txrx = {
4354 .txd_size = sizeof(struct mtk_tx_dma),
4355 .rxd_size = sizeof(struct mtk_rx_dma),
4356 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4357 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4358 },
developerfd40db22021-04-29 10:08:25 +08004359};
4360
4361static const struct mtk_soc_data mt7986_data = {
4362 .ana_rgc3 = 0x128,
4363 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004364 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004365 .required_clks = MT7986_CLKS_BITMAP,
4366 .required_pctl = false,
4367 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004368 .txrx = {
4369 .txd_size = sizeof(struct mtk_tx_dma_v2),
4370 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4371 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4372 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4373 },
developerfd40db22021-04-29 10:08:25 +08004374};
4375
developer255bba22021-07-27 15:16:33 +08004376static const struct mtk_soc_data mt7981_data = {
4377 .ana_rgc3 = 0x128,
4378 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004379 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004380 .required_clks = MT7981_CLKS_BITMAP,
4381 .required_pctl = false,
4382 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004383 .txrx = {
4384 .txd_size = sizeof(struct mtk_tx_dma_v2),
4385 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4386 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4387 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4388 },
developer255bba22021-07-27 15:16:33 +08004389};
4390
developer089e8852022-09-28 14:43:46 +08004391static const struct mtk_soc_data mt7988_data = {
4392 .ana_rgc3 = 0x128,
4393 .caps = MT7988_CAPS,
4394 .hw_features = MTK_HW_FEATURES,
4395 .required_clks = MT7988_CLKS_BITMAP,
4396 .required_pctl = false,
4397 .has_sram = true,
4398 .txrx = {
4399 .txd_size = sizeof(struct mtk_tx_dma_v2),
4400 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4401 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4402 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4403 },
4404};
4405
developerfd40db22021-04-29 10:08:25 +08004406static const struct mtk_soc_data rt5350_data = {
4407 .caps = MT7628_CAPS,
4408 .hw_features = MTK_HW_FEATURES_MT7628,
4409 .required_clks = MT7628_CLKS_BITMAP,
4410 .required_pctl = false,
4411 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004412 .txrx = {
4413 .txd_size = sizeof(struct mtk_tx_dma),
4414 .rxd_size = sizeof(struct mtk_rx_dma),
4415 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4416 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4417 },
developerfd40db22021-04-29 10:08:25 +08004418};
4419
4420const struct of_device_id of_mtk_match[] = {
4421 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4422 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4423 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4424 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4425 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4426 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004427 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004428 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004429 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4430 {},
4431};
4432MODULE_DEVICE_TABLE(of, of_mtk_match);
4433
4434static struct platform_driver mtk_driver = {
4435 .probe = mtk_probe,
4436 .remove = mtk_remove,
4437 .driver = {
4438 .name = "mtk_soc_eth",
4439 .of_match_table = of_mtk_match,
4440 },
4441};
4442
4443module_platform_driver(mtk_driver);
4444
4445MODULE_LICENSE("GPL");
4446MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4447MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");