blob: df737e30eb7ea61f6899c62de4ce28a46c5ac0bc [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
22#include <net/dsa.h>
23
24#include "mtk_eth_soc.h"
25#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080026#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080027
28#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
29#include "mtk_hnat/nf_hnat_mtk.h"
30#endif
31
32static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080033atomic_t reset_lock = ATOMIC_INIT(0);
34atomic_t force = ATOMIC_INIT(0);
35
developerfd40db22021-04-29 10:08:25 +080036module_param_named(msg_level, mtk_msg_level, int, 0);
37MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080038DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080039
40#define MTK_ETHTOOL_STAT(x) { #x, \
41 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
42
43/* strings used by ethtool */
44static const struct mtk_ethtool_stats {
45 char str[ETH_GSTRING_LEN];
46 u32 offset;
47} mtk_ethtool_stats[] = {
48 MTK_ETHTOOL_STAT(tx_bytes),
49 MTK_ETHTOOL_STAT(tx_packets),
50 MTK_ETHTOOL_STAT(tx_skip),
51 MTK_ETHTOOL_STAT(tx_collisions),
52 MTK_ETHTOOL_STAT(rx_bytes),
53 MTK_ETHTOOL_STAT(rx_packets),
54 MTK_ETHTOOL_STAT(rx_overflow),
55 MTK_ETHTOOL_STAT(rx_fcs_errors),
56 MTK_ETHTOOL_STAT(rx_short_errors),
57 MTK_ETHTOOL_STAT(rx_long_errors),
58 MTK_ETHTOOL_STAT(rx_checksum_errors),
59 MTK_ETHTOOL_STAT(rx_flow_control_packets),
60};
61
62static const char * const mtk_clks_source_name[] = {
63 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
64 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
65 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
66 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
67};
68
69void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
70{
71 __raw_writel(val, eth->base + reg);
72}
73
74u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
75{
76 return __raw_readl(eth->base + reg);
77}
78
79u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
80{
81 u32 val;
82
83 val = mtk_r32(eth, reg);
84 val &= ~mask;
85 val |= set;
86 mtk_w32(eth, val, reg);
87 return reg;
88}
89
90static int mtk_mdio_busy_wait(struct mtk_eth *eth)
91{
92 unsigned long t_start = jiffies;
93
94 while (1) {
95 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
96 return 0;
97 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
98 break;
developerc4671b22021-05-28 13:16:42 +080099 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800100 }
101
102 dev_err(eth->dev, "mdio: MDIO timeout\n");
103 return -1;
104}
105
developer599cda42022-05-24 15:13:31 +0800106u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
107 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800108{
109 if (mtk_mdio_busy_wait(eth))
110 return -1;
111
112 write_data &= 0xffff;
113
developer599cda42022-05-24 15:13:31 +0800114 if (phy_reg & MII_ADDR_C45) {
115 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
116 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
117 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
118 MTK_PHY_IAC);
119
120 if (mtk_mdio_busy_wait(eth))
121 return -1;
122
123 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
124 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
125 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
126 MTK_PHY_IAC);
127 } else {
128 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
129 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
130 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
131 MTK_PHY_IAC);
132 }
developerfd40db22021-04-29 10:08:25 +0800133
134 if (mtk_mdio_busy_wait(eth))
135 return -1;
136
137 return 0;
138}
139
developer599cda42022-05-24 15:13:31 +0800140u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800141{
142 u32 d;
143
144 if (mtk_mdio_busy_wait(eth))
145 return 0xffff;
146
developer599cda42022-05-24 15:13:31 +0800147 if (phy_reg & MII_ADDR_C45) {
148 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
149 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
150 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
151 MTK_PHY_IAC);
152
153 if (mtk_mdio_busy_wait(eth))
154 return 0xffff;
155
156 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
157 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
158 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
159 MTK_PHY_IAC);
160 } else {
161 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
162 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
163 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
164 MTK_PHY_IAC);
165 }
developerfd40db22021-04-29 10:08:25 +0800166
167 if (mtk_mdio_busy_wait(eth))
168 return 0xffff;
169
170 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
171
172 return d;
173}
174
175static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
176 int phy_reg, u16 val)
177{
178 struct mtk_eth *eth = bus->priv;
179
180 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
181}
182
183static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
184{
185 struct mtk_eth *eth = bus->priv;
186
187 return _mtk_mdio_read(eth, phy_addr, phy_reg);
188}
189
developerfd40db22021-04-29 10:08:25 +0800190static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
191 phy_interface_t interface)
192{
193 u32 val;
194
195 /* Check DDR memory type.
196 * Currently TRGMII mode with DDR2 memory is not supported.
197 */
198 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
199 if (interface == PHY_INTERFACE_MODE_TRGMII &&
200 val & SYSCFG_DRAM_TYPE_DDR2) {
201 dev_err(eth->dev,
202 "TRGMII mode with DDR2 memory is not supported!\n");
203 return -EOPNOTSUPP;
204 }
205
206 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
207 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
208
209 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
210 ETHSYS_TRGMII_MT7621_MASK, val);
211
212 return 0;
213}
214
215static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
216 phy_interface_t interface, int speed)
217{
218 u32 val;
219 int ret;
220
221 if (interface == PHY_INTERFACE_MODE_TRGMII) {
222 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
223 val = 500000000;
224 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
225 if (ret)
226 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
227 return;
228 }
229
230 val = (speed == SPEED_1000) ?
231 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
232 mtk_w32(eth, val, INTF_MODE);
233
234 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
235 ETHSYS_TRGMII_CLK_SEL362_5,
236 ETHSYS_TRGMII_CLK_SEL362_5);
237
238 val = (speed == SPEED_1000) ? 250000000 : 500000000;
239 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
240 if (ret)
241 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
242
243 val = (speed == SPEED_1000) ?
244 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
245 mtk_w32(eth, val, TRGMII_RCK_CTRL);
246
247 val = (speed == SPEED_1000) ?
248 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
249 mtk_w32(eth, val, TRGMII_TCK_CTRL);
250}
251
252static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
253 const struct phylink_link_state *state)
254{
255 struct mtk_mac *mac = container_of(config, struct mtk_mac,
256 phylink_config);
257 struct mtk_eth *eth = mac->hw;
258 u32 mcr_cur, mcr_new, sid, i;
developerfb556ca2021-10-13 10:52:09 +0800259 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800260
261 /* MT76x8 has no hardware settings between for the MAC */
262 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
263 mac->interface != state->interface) {
264 /* Setup soc pin functions */
265 switch (state->interface) {
266 case PHY_INTERFACE_MODE_TRGMII:
267 if (mac->id)
268 goto err_phy;
269 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
270 MTK_GMAC1_TRGMII))
271 goto err_phy;
272 /* fall through */
273 case PHY_INTERFACE_MODE_RGMII_TXID:
274 case PHY_INTERFACE_MODE_RGMII_RXID:
275 case PHY_INTERFACE_MODE_RGMII_ID:
276 case PHY_INTERFACE_MODE_RGMII:
277 case PHY_INTERFACE_MODE_MII:
278 case PHY_INTERFACE_MODE_REVMII:
279 case PHY_INTERFACE_MODE_RMII:
280 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
281 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
282 if (err)
283 goto init_err;
284 }
285 break;
286 case PHY_INTERFACE_MODE_1000BASEX:
287 case PHY_INTERFACE_MODE_2500BASEX:
288 case PHY_INTERFACE_MODE_SGMII:
289 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
290 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
291 if (err)
292 goto init_err;
293 }
294 break;
295 case PHY_INTERFACE_MODE_GMII:
296 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
297 err = mtk_gmac_gephy_path_setup(eth, mac->id);
298 if (err)
299 goto init_err;
300 }
301 break;
302 default:
303 goto err_phy;
304 }
305
306 /* Setup clock for 1st gmac */
307 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
308 !phy_interface_mode_is_8023z(state->interface) &&
309 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
310 if (MTK_HAS_CAPS(mac->hw->soc->caps,
311 MTK_TRGMII_MT7621_CLK)) {
312 if (mt7621_gmac0_rgmii_adjust(mac->hw,
313 state->interface))
314 goto err_phy;
315 } else {
316 mtk_gmac0_rgmii_adjust(mac->hw,
317 state->interface,
318 state->speed);
319
320 /* mt7623_pad_clk_setup */
321 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
322 mtk_w32(mac->hw,
323 TD_DM_DRVP(8) | TD_DM_DRVN(8),
324 TRGMII_TD_ODT(i));
325
326 /* Assert/release MT7623 RXC reset */
327 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
328 TRGMII_RCK_CTRL);
329 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
330 }
331 }
332
333 ge_mode = 0;
334 switch (state->interface) {
335 case PHY_INTERFACE_MODE_MII:
336 case PHY_INTERFACE_MODE_GMII:
337 ge_mode = 1;
338 break;
339 case PHY_INTERFACE_MODE_REVMII:
340 ge_mode = 2;
341 break;
342 case PHY_INTERFACE_MODE_RMII:
343 if (mac->id)
344 goto err_phy;
345 ge_mode = 3;
346 break;
347 default:
348 break;
349 }
350
351 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800352 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800353 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
354 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
355 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
356 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800357 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800358
359 mac->interface = state->interface;
360 }
361
362 /* SGMII */
363 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
364 phy_interface_mode_is_8023z(state->interface)) {
365 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
366 * being setup done.
367 */
developerd82e8372022-02-09 15:00:09 +0800368 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800369 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
370
371 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
372 SYSCFG0_SGMII_MASK,
373 ~(u32)SYSCFG0_SGMII_MASK);
374
375 /* Decide how GMAC and SGMIISYS be mapped */
376 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
377 0 : mac->id;
378
379 /* Setup SGMIISYS with the determined property */
380 if (state->interface != PHY_INTERFACE_MODE_SGMII)
381 err = mtk_sgmii_setup_mode_force(eth->sgmii, sid,
382 state);
383 else if (phylink_autoneg_inband(mode))
384 err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
385
developerd82e8372022-02-09 15:00:09 +0800386 if (err) {
387 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800388 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800389 }
developerfd40db22021-04-29 10:08:25 +0800390
391 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
392 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800393 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800394 } else if (phylink_autoneg_inband(mode)) {
395 dev_err(eth->dev,
396 "In-band mode not supported in non SGMII mode!\n");
397 return;
398 }
399
400 /* Setup gmac */
401 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
402 mcr_new = mcr_cur;
403 mcr_new &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
404 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
405 MAC_MCR_FORCE_RX_FC);
406 mcr_new |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
407 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
408
409 switch (state->speed) {
410 case SPEED_2500:
411 case SPEED_1000:
412 mcr_new |= MAC_MCR_SPEED_1000;
413 break;
414 case SPEED_100:
415 mcr_new |= MAC_MCR_SPEED_100;
416 break;
417 }
418 if (state->duplex == DUPLEX_FULL) {
419 mcr_new |= MAC_MCR_FORCE_DPX;
420 if (state->pause & MLO_PAUSE_TX)
421 mcr_new |= MAC_MCR_FORCE_TX_FC;
422 if (state->pause & MLO_PAUSE_RX)
423 mcr_new |= MAC_MCR_FORCE_RX_FC;
424 }
425
426 /* Only update control register when needed! */
427 if (mcr_new != mcr_cur)
428 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
429
430 return;
431
432err_phy:
433 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
434 mac->id, phy_modes(state->interface));
435 return;
436
437init_err:
438 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
439 mac->id, phy_modes(state->interface), err);
440}
441
442static int mtk_mac_link_state(struct phylink_config *config,
443 struct phylink_link_state *state)
444{
445 struct mtk_mac *mac = container_of(config, struct mtk_mac,
446 phylink_config);
447 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
448
449 state->link = (pmsr & MAC_MSR_LINK);
450 state->duplex = (pmsr & MAC_MSR_DPX) >> 1;
451
452 switch (pmsr & (MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)) {
453 case 0:
454 state->speed = SPEED_10;
455 break;
456 case MAC_MSR_SPEED_100:
457 state->speed = SPEED_100;
458 break;
459 case MAC_MSR_SPEED_1000:
460 state->speed = SPEED_1000;
461 break;
462 default:
463 state->speed = SPEED_UNKNOWN;
464 break;
465 }
466
467 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
468 if (pmsr & MAC_MSR_RX_FC)
469 state->pause |= MLO_PAUSE_RX;
470 if (pmsr & MAC_MSR_TX_FC)
471 state->pause |= MLO_PAUSE_TX;
472
473 return 1;
474}
475
476static void mtk_mac_an_restart(struct phylink_config *config)
477{
478 struct mtk_mac *mac = container_of(config, struct mtk_mac,
479 phylink_config);
480
481 mtk_sgmii_restart_an(mac->hw, mac->id);
482}
483
484static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
485 phy_interface_t interface)
486{
487 struct mtk_mac *mac = container_of(config, struct mtk_mac,
488 phylink_config);
489 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
490
491 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
492 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
493}
494
495static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
496 phy_interface_t interface,
497 struct phy_device *phy)
498{
499 struct mtk_mac *mac = container_of(config, struct mtk_mac,
500 phylink_config);
501 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
502
503 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
504 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
505}
506
507static void mtk_validate(struct phylink_config *config,
508 unsigned long *supported,
509 struct phylink_link_state *state)
510{
511 struct mtk_mac *mac = container_of(config, struct mtk_mac,
512 phylink_config);
513 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
514
515 if (state->interface != PHY_INTERFACE_MODE_NA &&
516 state->interface != PHY_INTERFACE_MODE_MII &&
517 state->interface != PHY_INTERFACE_MODE_GMII &&
518 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
519 phy_interface_mode_is_rgmii(state->interface)) &&
520 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
521 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
522 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
523 (state->interface == PHY_INTERFACE_MODE_SGMII ||
524 phy_interface_mode_is_8023z(state->interface)))) {
525 linkmode_zero(supported);
526 return;
527 }
528
529 phylink_set_port_modes(mask);
530 phylink_set(mask, Autoneg);
531
532 switch (state->interface) {
533 case PHY_INTERFACE_MODE_TRGMII:
534 phylink_set(mask, 1000baseT_Full);
535 break;
536 case PHY_INTERFACE_MODE_1000BASEX:
537 case PHY_INTERFACE_MODE_2500BASEX:
538 phylink_set(mask, 1000baseX_Full);
539 phylink_set(mask, 2500baseX_Full);
540 break;
541 case PHY_INTERFACE_MODE_GMII:
542 case PHY_INTERFACE_MODE_RGMII:
543 case PHY_INTERFACE_MODE_RGMII_ID:
544 case PHY_INTERFACE_MODE_RGMII_RXID:
545 case PHY_INTERFACE_MODE_RGMII_TXID:
546 phylink_set(mask, 1000baseT_Half);
547 /* fall through */
548 case PHY_INTERFACE_MODE_SGMII:
549 phylink_set(mask, 1000baseT_Full);
550 phylink_set(mask, 1000baseX_Full);
551 /* fall through */
552 case PHY_INTERFACE_MODE_MII:
553 case PHY_INTERFACE_MODE_RMII:
554 case PHY_INTERFACE_MODE_REVMII:
555 case PHY_INTERFACE_MODE_NA:
556 default:
557 phylink_set(mask, 10baseT_Half);
558 phylink_set(mask, 10baseT_Full);
559 phylink_set(mask, 100baseT_Half);
560 phylink_set(mask, 100baseT_Full);
561 break;
562 }
563
564 if (state->interface == PHY_INTERFACE_MODE_NA) {
565 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
566 phylink_set(mask, 1000baseT_Full);
567 phylink_set(mask, 1000baseX_Full);
568 phylink_set(mask, 2500baseX_Full);
569 }
570 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
571 phylink_set(mask, 1000baseT_Full);
572 phylink_set(mask, 1000baseT_Half);
573 phylink_set(mask, 1000baseX_Full);
574 }
575 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
576 phylink_set(mask, 1000baseT_Full);
577 phylink_set(mask, 1000baseT_Half);
578 }
579 }
580
581 phylink_set(mask, Pause);
582 phylink_set(mask, Asym_Pause);
583
584 linkmode_and(supported, supported, mask);
585 linkmode_and(state->advertising, state->advertising, mask);
586
587 /* We can only operate at 2500BaseX or 1000BaseX. If requested
588 * to advertise both, only report advertising at 2500BaseX.
589 */
590 phylink_helper_basex_speed(state);
591}
592
593static const struct phylink_mac_ops mtk_phylink_ops = {
594 .validate = mtk_validate,
595 .mac_link_state = mtk_mac_link_state,
596 .mac_an_restart = mtk_mac_an_restart,
597 .mac_config = mtk_mac_config,
598 .mac_link_down = mtk_mac_link_down,
599 .mac_link_up = mtk_mac_link_up,
600};
601
602static int mtk_mdio_init(struct mtk_eth *eth)
603{
604 struct device_node *mii_np;
605 int ret;
606
607 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
608 if (!mii_np) {
609 dev_err(eth->dev, "no %s child node found", "mdio-bus");
610 return -ENODEV;
611 }
612
613 if (!of_device_is_available(mii_np)) {
614 ret = -ENODEV;
615 goto err_put_node;
616 }
617
618 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
619 if (!eth->mii_bus) {
620 ret = -ENOMEM;
621 goto err_put_node;
622 }
623
624 eth->mii_bus->name = "mdio";
625 eth->mii_bus->read = mtk_mdio_read;
626 eth->mii_bus->write = mtk_mdio_write;
627 eth->mii_bus->priv = eth;
628 eth->mii_bus->parent = eth->dev;
629
developer6fd46562021-10-14 15:04:34 +0800630 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800631 ret = -ENOMEM;
632 goto err_put_node;
633 }
developerfd40db22021-04-29 10:08:25 +0800634 ret = of_mdiobus_register(eth->mii_bus, mii_np);
635
636err_put_node:
637 of_node_put(mii_np);
638 return ret;
639}
640
641static void mtk_mdio_cleanup(struct mtk_eth *eth)
642{
643 if (!eth->mii_bus)
644 return;
645
646 mdiobus_unregister(eth->mii_bus);
647}
648
649static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
650{
651 unsigned long flags;
652 u32 val;
653
654 spin_lock_irqsave(&eth->tx_irq_lock, flags);
655 val = mtk_r32(eth, eth->tx_int_mask_reg);
656 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
657 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
658}
659
660static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
661{
662 unsigned long flags;
663 u32 val;
664
665 spin_lock_irqsave(&eth->tx_irq_lock, flags);
666 val = mtk_r32(eth, eth->tx_int_mask_reg);
667 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
668 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
669}
670
671static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
672{
673 unsigned long flags;
674 u32 val;
675
676 spin_lock_irqsave(&eth->rx_irq_lock, flags);
677 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
678 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
679 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
680}
681
682static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
683{
684 unsigned long flags;
685 u32 val;
686
687 spin_lock_irqsave(&eth->rx_irq_lock, flags);
688 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
689 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
690 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
691}
692
693static int mtk_set_mac_address(struct net_device *dev, void *p)
694{
695 int ret = eth_mac_addr(dev, p);
696 struct mtk_mac *mac = netdev_priv(dev);
697 struct mtk_eth *eth = mac->hw;
698 const char *macaddr = dev->dev_addr;
699
700 if (ret)
701 return ret;
702
703 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
704 return -EBUSY;
705
706 spin_lock_bh(&mac->hw->page_lock);
707 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
708 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
709 MT7628_SDM_MAC_ADRH);
710 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
711 (macaddr[4] << 8) | macaddr[5],
712 MT7628_SDM_MAC_ADRL);
713 } else {
714 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
715 MTK_GDMA_MAC_ADRH(mac->id));
716 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
717 (macaddr[4] << 8) | macaddr[5],
718 MTK_GDMA_MAC_ADRL(mac->id));
719 }
720 spin_unlock_bh(&mac->hw->page_lock);
721
722 return 0;
723}
724
725void mtk_stats_update_mac(struct mtk_mac *mac)
726{
727 struct mtk_hw_stats *hw_stats = mac->hw_stats;
728 unsigned int base = MTK_GDM1_TX_GBCNT;
729 u64 stats;
730
731 base += hw_stats->reg_offset;
732
733 u64_stats_update_begin(&hw_stats->syncp);
734
735 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
736 stats = mtk_r32(mac->hw, base + 0x04);
737 if (stats)
738 hw_stats->rx_bytes += (stats << 32);
739 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
740 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
741 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
742 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
743 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
744 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
745 hw_stats->rx_flow_control_packets +=
746 mtk_r32(mac->hw, base + 0x24);
747 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
748 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
749 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
750 stats = mtk_r32(mac->hw, base + 0x34);
751 if (stats)
752 hw_stats->tx_bytes += (stats << 32);
753 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
754 u64_stats_update_end(&hw_stats->syncp);
755}
756
757static void mtk_stats_update(struct mtk_eth *eth)
758{
759 int i;
760
761 for (i = 0; i < MTK_MAC_COUNT; i++) {
762 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
763 continue;
764 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
765 mtk_stats_update_mac(eth->mac[i]);
766 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
767 }
768 }
769}
770
771static void mtk_get_stats64(struct net_device *dev,
772 struct rtnl_link_stats64 *storage)
773{
774 struct mtk_mac *mac = netdev_priv(dev);
775 struct mtk_hw_stats *hw_stats = mac->hw_stats;
776 unsigned int start;
777
778 if (netif_running(dev) && netif_device_present(dev)) {
779 if (spin_trylock_bh(&hw_stats->stats_lock)) {
780 mtk_stats_update_mac(mac);
781 spin_unlock_bh(&hw_stats->stats_lock);
782 }
783 }
784
785 do {
786 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
787 storage->rx_packets = hw_stats->rx_packets;
788 storage->tx_packets = hw_stats->tx_packets;
789 storage->rx_bytes = hw_stats->rx_bytes;
790 storage->tx_bytes = hw_stats->tx_bytes;
791 storage->collisions = hw_stats->tx_collisions;
792 storage->rx_length_errors = hw_stats->rx_short_errors +
793 hw_stats->rx_long_errors;
794 storage->rx_over_errors = hw_stats->rx_overflow;
795 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
796 storage->rx_errors = hw_stats->rx_checksum_errors;
797 storage->tx_aborted_errors = hw_stats->tx_skip;
798 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
799
800 storage->tx_errors = dev->stats.tx_errors;
801 storage->rx_dropped = dev->stats.rx_dropped;
802 storage->tx_dropped = dev->stats.tx_dropped;
803}
804
805static inline int mtk_max_frag_size(int mtu)
806{
807 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
808 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
809 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
810
811 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
812 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
813}
814
815static inline int mtk_max_buf_size(int frag_size)
816{
817 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
818 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
819
820 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
821
822 return buf_size;
823}
824
developerc4671b22021-05-28 13:16:42 +0800825static inline bool mtk_rx_get_desc(struct mtk_rx_dma *rxd,
developerfd40db22021-04-29 10:08:25 +0800826 struct mtk_rx_dma *dma_rxd)
827{
developerfd40db22021-04-29 10:08:25 +0800828 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +0800829 if (!(rxd->rxd2 & RX_DMA_DONE))
830 return false;
831
832 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +0800833 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
834 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developera2bdbd52021-05-31 19:10:17 +0800835#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +0800836 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
837 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
838#endif
developerc4671b22021-05-28 13:16:42 +0800839 return true;
developerfd40db22021-04-29 10:08:25 +0800840}
841
842/* the qdma core needs scratch memory to be setup */
843static int mtk_init_fq_dma(struct mtk_eth *eth)
844{
845 dma_addr_t phy_ring_tail;
846 int cnt = MTK_DMA_SIZE;
847 dma_addr_t dma_addr;
848 int i;
849
850 if (!eth->soc->has_sram) {
851 eth->scratch_ring = dma_alloc_coherent(eth->dev,
852 cnt * sizeof(struct mtk_tx_dma),
853 &eth->phy_scratch_ring,
854 GFP_ATOMIC);
855 } else {
856 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
857 }
858
859 if (unlikely(!eth->scratch_ring))
860 return -ENOMEM;
861
862 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
863 GFP_KERNEL);
864 if (unlikely(!eth->scratch_head))
865 return -ENOMEM;
866
867 dma_addr = dma_map_single(eth->dev,
868 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
869 DMA_FROM_DEVICE);
870 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
871 return -ENOMEM;
872
873 phy_ring_tail = eth->phy_scratch_ring +
874 (sizeof(struct mtk_tx_dma) * (cnt - 1));
875
876 for (i = 0; i < cnt; i++) {
877 eth->scratch_ring[i].txd1 =
878 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
879 if (i < cnt - 1)
880 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
881 ((i + 1) * sizeof(struct mtk_tx_dma)));
882 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
883
884 eth->scratch_ring[i].txd4 = 0;
885#if defined(CONFIG_MEDIATEK_NETSYS_V2)
886 if (eth->soc->has_sram && ((sizeof(struct mtk_tx_dma)) > 16)) {
887 eth->scratch_ring[i].txd5 = 0;
888 eth->scratch_ring[i].txd6 = 0;
889 eth->scratch_ring[i].txd7 = 0;
890 eth->scratch_ring[i].txd8 = 0;
891 }
892#endif
893 }
894
895 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
896 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
897 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
898 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
899
900 return 0;
901}
902
903static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
904{
905 void *ret = ring->dma;
906
907 return ret + (desc - ring->phys);
908}
909
910static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
911 struct mtk_tx_dma *txd)
912{
913 int idx = txd - ring->dma;
914
915 return &ring->buf[idx];
916}
917
918static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
919 struct mtk_tx_dma *dma)
920{
921 return ring->dma_pdma - ring->dma + dma;
922}
923
924static int txd_to_idx(struct mtk_tx_ring *ring, struct mtk_tx_dma *dma)
925{
926 return ((void *)dma - (void *)ring->dma) / sizeof(*dma);
927}
928
developerc4671b22021-05-28 13:16:42 +0800929static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
930 bool napi)
developerfd40db22021-04-29 10:08:25 +0800931{
932 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
933 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
934 dma_unmap_single(eth->dev,
935 dma_unmap_addr(tx_buf, dma_addr0),
936 dma_unmap_len(tx_buf, dma_len0),
937 DMA_TO_DEVICE);
938 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
939 dma_unmap_page(eth->dev,
940 dma_unmap_addr(tx_buf, dma_addr0),
941 dma_unmap_len(tx_buf, dma_len0),
942 DMA_TO_DEVICE);
943 }
944 } else {
945 if (dma_unmap_len(tx_buf, dma_len0)) {
946 dma_unmap_page(eth->dev,
947 dma_unmap_addr(tx_buf, dma_addr0),
948 dma_unmap_len(tx_buf, dma_len0),
949 DMA_TO_DEVICE);
950 }
951
952 if (dma_unmap_len(tx_buf, dma_len1)) {
953 dma_unmap_page(eth->dev,
954 dma_unmap_addr(tx_buf, dma_addr1),
955 dma_unmap_len(tx_buf, dma_len1),
956 DMA_TO_DEVICE);
957 }
958 }
959
960 tx_buf->flags = 0;
961 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +0800962 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
963 if (napi)
964 napi_consume_skb(tx_buf->skb, napi);
965 else
966 dev_kfree_skb_any(tx_buf->skb);
967 }
developerfd40db22021-04-29 10:08:25 +0800968 tx_buf->skb = NULL;
969}
970
971static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
972 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
973 size_t size, int idx)
974{
975 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
976 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
977 dma_unmap_len_set(tx_buf, dma_len0, size);
978 } else {
979 if (idx & 1) {
980 txd->txd3 = mapped_addr;
981 txd->txd2 |= TX_DMA_PLEN1(size);
982 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
983 dma_unmap_len_set(tx_buf, dma_len1, size);
984 } else {
985 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
986 txd->txd1 = mapped_addr;
987 txd->txd2 = TX_DMA_PLEN0(size);
988 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
989 dma_unmap_len_set(tx_buf, dma_len0, size);
990 }
991 }
992}
993
994static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
995 int tx_num, struct mtk_tx_ring *ring, bool gso)
996{
997 struct mtk_mac *mac = netdev_priv(dev);
998 struct mtk_eth *eth = mac->hw;
999 struct mtk_tx_dma *itxd, *txd;
1000 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1001 struct mtk_tx_buf *itx_buf, *tx_buf;
1002 dma_addr_t mapped_addr;
1003 unsigned int nr_frags;
1004 int i, n_desc = 1;
developer54bf9742021-12-13 15:29:42 +08001005 u32 txd4 = 0, txd5 = 0, txd6 = 0;
1006 u32 fport;
developerfd40db22021-04-29 10:08:25 +08001007 u32 qid = 0;
1008 int k = 0;
1009
1010 itxd = ring->next_free;
1011 itxd_pdma = qdma_to_pdma(ring, itxd);
1012 if (itxd == ring->last_free)
1013 return -ENOMEM;
1014
1015 itx_buf = mtk_desc_to_tx_buf(ring, itxd);
1016 memset(itx_buf, 0, sizeof(*itx_buf));
1017
1018 mapped_addr = dma_map_single(eth->dev, skb->data,
1019 skb_headlen(skb), DMA_TO_DEVICE);
1020 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1021 return -ENOMEM;
1022
1023 WRITE_ONCE(itxd->txd1, mapped_addr);
1024 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1025 itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1026 MTK_TX_FLAGS_FPORT1;
1027 setup_tx_buf(eth, itx_buf, itxd_pdma, mapped_addr, skb_headlen(skb),
1028 k++);
1029
1030 nr_frags = skb_shinfo(skb)->nr_frags;
1031
developerfd40db22021-04-29 10:08:25 +08001032 qid = skb->mark & (MTK_QDMA_TX_MASK);
developerfd40db22021-04-29 10:08:25 +08001033
developerdc0d45f2021-12-27 13:01:22 +08001034#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1035 if(!qid && mac->id)
1036 qid = MTK_QDMA_GMAC2_QID;
1037#endif
1038
developera2bdbd52021-05-31 19:10:17 +08001039 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001040 /* set the forward port */
1041 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT_V2;
1042 txd4 |= fport;
1043
1044 if (gso)
1045 txd5 |= TX_DMA_TSO_V2;
1046
1047 /* TX Checksum offload */
1048 if (skb->ip_summed == CHECKSUM_PARTIAL)
1049 txd5 |= TX_DMA_CHKSUM_V2;
1050
1051 /* VLAN header offload */
1052 if (skb_vlan_tag_present(skb))
1053 txd6 |= TX_DMA_INS_VLAN_V2 | skb_vlan_tag_get(skb);
1054
1055 txd4 = txd4 | TX_DMA_SWC_V2;
developerfd40db22021-04-29 10:08:25 +08001056 } else {
1057 /* set the forward port */
1058 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
1059 txd4 |= fport;
1060
1061 if (gso)
1062 txd4 |= TX_DMA_TSO;
1063
1064 /* TX Checksum offload */
1065 if (skb->ip_summed == CHECKSUM_PARTIAL)
1066 txd4 |= TX_DMA_CHKSUM;
1067
1068 /* VLAN header offload */
1069 if (skb_vlan_tag_present(skb))
1070 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
developerfd40db22021-04-29 10:08:25 +08001071 }
1072 /* TX SG offload */
1073 txd = itxd;
1074 txd_pdma = qdma_to_pdma(ring, txd);
1075
1076#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1077 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
developera2bdbd52021-05-31 19:10:17 +08001078 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001079 txd4 &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1080 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1081 } else {
1082 txd4 &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1083 txd4 |= 0x4 << TX_DMA_FPORT_SHIFT;
1084 }
1085 }
1086
1087 trace_printk("[%s] nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1088 __func__, nr_frags, HNAT_SKB_CB2(skb)->magic, txd4);
1089#endif
1090
1091 for (i = 0; i < nr_frags; i++) {
1092 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1093 unsigned int offset = 0;
1094 int frag_size = skb_frag_size(frag);
1095
1096 while (frag_size) {
1097 bool last_frag = false;
1098 unsigned int frag_map_size;
1099 bool new_desc = true;
1100
1101 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA) ||
1102 (i & 0x1)) {
1103 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1104 txd_pdma = qdma_to_pdma(ring, txd);
1105 if (txd == ring->last_free)
1106 goto err_dma;
1107
1108 n_desc++;
1109 } else {
1110 new_desc = false;
1111 }
1112
1113
1114 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1115 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
1116 frag_map_size,
1117 DMA_TO_DEVICE);
1118 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
1119 goto err_dma;
1120
1121 if (i == nr_frags - 1 &&
1122 (frag_size - frag_map_size) == 0)
1123 last_frag = true;
1124
1125 WRITE_ONCE(txd->txd1, mapped_addr);
1126
developera2bdbd52021-05-31 19:10:17 +08001127 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001128 WRITE_ONCE(txd->txd3, (TX_DMA_PLEN0(frag_map_size) |
1129 last_frag * TX_DMA_LS0));
1130 WRITE_ONCE(txd->txd4, fport | TX_DMA_SWC_V2 |
1131 QID_BITS_V2(qid));
1132 } else {
1133 WRITE_ONCE(txd->txd3,
1134 (TX_DMA_SWC | QID_LOW_BITS(qid) |
1135 TX_DMA_PLEN0(frag_map_size) |
1136 last_frag * TX_DMA_LS0));
1137 WRITE_ONCE(txd->txd4,
1138 fport | QID_HIGH_BITS(qid));
1139 }
1140
1141 tx_buf = mtk_desc_to_tx_buf(ring, txd);
1142 if (new_desc)
1143 memset(tx_buf, 0, sizeof(*tx_buf));
1144 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1145 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1146 tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
1147 MTK_TX_FLAGS_FPORT1;
1148
1149 setup_tx_buf(eth, tx_buf, txd_pdma, mapped_addr,
1150 frag_map_size, k++);
1151
1152 frag_size -= frag_map_size;
1153 offset += frag_map_size;
1154 }
1155 }
1156
1157 /* store skb to cleanup */
1158 itx_buf->skb = skb;
1159
developer54bf9742021-12-13 15:29:42 +08001160#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1161 WRITE_ONCE(itxd->txd5, txd5);
1162 WRITE_ONCE(itxd->txd6, txd6);
1163 WRITE_ONCE(itxd->txd7, 0);
1164 WRITE_ONCE(itxd->txd8, 0);
1165#endif
1166
1167 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfd40db22021-04-29 10:08:25 +08001168 WRITE_ONCE(itxd->txd4, txd4 | QID_BITS_V2(qid));
developer54bf9742021-12-13 15:29:42 +08001169 WRITE_ONCE(itxd->txd3, (TX_DMA_PLEN0(skb_headlen(skb)) |
1170 (!nr_frags * TX_DMA_LS0)));
1171 } else {
developerfd40db22021-04-29 10:08:25 +08001172 WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
developer54bf9742021-12-13 15:29:42 +08001173 WRITE_ONCE(itxd->txd3,
1174 TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
1175 (!nr_frags * TX_DMA_LS0) | QID_LOW_BITS(qid));
1176 }
developerfd40db22021-04-29 10:08:25 +08001177
1178 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1179 if (k & 0x1)
1180 txd_pdma->txd2 |= TX_DMA_LS0;
1181 else
1182 txd_pdma->txd2 |= TX_DMA_LS1;
1183 }
1184
1185 netdev_sent_queue(dev, skb->len);
1186 skb_tx_timestamp(skb);
1187
1188 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1189 atomic_sub(n_desc, &ring->free_count);
1190
1191 /* make sure that all changes to the dma ring are flushed before we
1192 * continue
1193 */
1194 wmb();
1195
1196 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1197 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1198 !netdev_xmit_more())
1199 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1200 } else {
1201 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd),
1202 ring->dma_size);
1203 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1204 }
1205
1206 return 0;
1207
1208err_dma:
1209 do {
1210 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
1211
1212 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001213 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001214
1215 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1216 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1217 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1218
1219 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1220 itxd_pdma = qdma_to_pdma(ring, itxd);
1221 } while (itxd != txd);
1222
1223 return -ENOMEM;
1224}
1225
1226static inline int mtk_cal_txd_req(struct sk_buff *skb)
1227{
1228 int i, nfrags;
1229 skb_frag_t *frag;
1230
1231 nfrags = 1;
1232 if (skb_is_gso(skb)) {
1233 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1234 frag = &skb_shinfo(skb)->frags[i];
1235 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1236 MTK_TX_DMA_BUF_LEN);
1237 }
1238 } else {
1239 nfrags += skb_shinfo(skb)->nr_frags;
1240 }
1241
1242 return nfrags;
1243}
1244
1245static int mtk_queue_stopped(struct mtk_eth *eth)
1246{
1247 int i;
1248
1249 for (i = 0; i < MTK_MAC_COUNT; i++) {
1250 if (!eth->netdev[i])
1251 continue;
1252 if (netif_queue_stopped(eth->netdev[i]))
1253 return 1;
1254 }
1255
1256 return 0;
1257}
1258
1259static void mtk_wake_queue(struct mtk_eth *eth)
1260{
1261 int i;
1262
1263 for (i = 0; i < MTK_MAC_COUNT; i++) {
1264 if (!eth->netdev[i])
1265 continue;
1266 netif_wake_queue(eth->netdev[i]);
1267 }
1268}
1269
1270static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1271{
1272 struct mtk_mac *mac = netdev_priv(dev);
1273 struct mtk_eth *eth = mac->hw;
1274 struct mtk_tx_ring *ring = &eth->tx_ring;
1275 struct net_device_stats *stats = &dev->stats;
1276 bool gso = false;
1277 int tx_num;
1278
1279 /* normally we can rely on the stack not calling this more than once,
1280 * however we have 2 queues running on the same ring so we need to lock
1281 * the ring access
1282 */
1283 spin_lock(&eth->page_lock);
1284
1285 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1286 goto drop;
1287
1288 tx_num = mtk_cal_txd_req(skb);
1289 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1290 netif_stop_queue(dev);
1291 netif_err(eth, tx_queued, dev,
1292 "Tx Ring full when queue awake!\n");
1293 spin_unlock(&eth->page_lock);
1294 return NETDEV_TX_BUSY;
1295 }
1296
1297 /* TSO: fill MSS info in tcp checksum field */
1298 if (skb_is_gso(skb)) {
1299 if (skb_cow_head(skb, 0)) {
1300 netif_warn(eth, tx_err, dev,
1301 "GSO expand head fail.\n");
1302 goto drop;
1303 }
1304
1305 if (skb_shinfo(skb)->gso_type &
1306 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1307 gso = true;
1308 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1309 }
1310 }
1311
1312 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1313 goto drop;
1314
1315 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1316 netif_stop_queue(dev);
1317
1318 spin_unlock(&eth->page_lock);
1319
1320 return NETDEV_TX_OK;
1321
1322drop:
1323 spin_unlock(&eth->page_lock);
1324 stats->tx_dropped++;
1325 dev_kfree_skb_any(skb);
1326 return NETDEV_TX_OK;
1327}
1328
1329static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1330{
1331 int i;
1332 struct mtk_rx_ring *ring;
1333 int idx;
1334
developerfd40db22021-04-29 10:08:25 +08001335 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developer77d03a72021-06-06 00:06:00 +08001336 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1337 continue;
1338
developerfd40db22021-04-29 10:08:25 +08001339 ring = &eth->rx_ring[i];
1340 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1341 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
1342 ring->calc_idx_update = true;
1343 return ring;
1344 }
1345 }
1346
1347 return NULL;
1348}
1349
developer18f46a82021-07-20 21:08:21 +08001350static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001351{
developerfd40db22021-04-29 10:08:25 +08001352 int i;
1353
developerfb556ca2021-10-13 10:52:09 +08001354 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001355 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001356 else {
developerfd40db22021-04-29 10:08:25 +08001357 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1358 ring = &eth->rx_ring[i];
1359 if (ring->calc_idx_update) {
1360 ring->calc_idx_update = false;
1361 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1362 }
1363 }
1364 }
1365}
1366
1367static int mtk_poll_rx(struct napi_struct *napi, int budget,
1368 struct mtk_eth *eth)
1369{
developer18f46a82021-07-20 21:08:21 +08001370 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1371 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001372 int idx;
1373 struct sk_buff *skb;
1374 u8 *data, *new_data;
1375 struct mtk_rx_dma *rxd, trxd;
1376 int done = 0;
1377
developer18f46a82021-07-20 21:08:21 +08001378 if (unlikely(!ring))
1379 goto rx_done;
1380
developerfd40db22021-04-29 10:08:25 +08001381 while (done < budget) {
1382 struct net_device *netdev;
1383 unsigned int pktlen;
1384 dma_addr_t dma_addr;
1385 int mac;
1386
developer18f46a82021-07-20 21:08:21 +08001387 if (eth->hwlro)
1388 ring = mtk_get_rx_ring(eth);
1389
developerfd40db22021-04-29 10:08:25 +08001390 if (unlikely(!ring))
1391 goto rx_done;
1392
1393 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1394 rxd = &ring->dma[idx];
1395 data = ring->data[idx];
1396
developerc4671b22021-05-28 13:16:42 +08001397 if (!mtk_rx_get_desc(&trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001398 break;
1399
1400 /* find out which mac the packet come from. values start at 1 */
1401 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1402 mac = 0;
1403 } else {
developera2bdbd52021-05-31 19:10:17 +08001404#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1405 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001406 mac = RX_DMA_GET_SPORT(trxd.rxd5) - 1;
1407 else
1408#endif
1409 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1410 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1411 }
1412
1413 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1414 !eth->netdev[mac]))
1415 goto release_desc;
1416
1417 netdev = eth->netdev[mac];
1418
1419 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1420 goto release_desc;
1421
1422 /* alloc new buffer */
1423 new_data = napi_alloc_frag(ring->frag_size);
1424 if (unlikely(!new_data)) {
1425 netdev->stats.rx_dropped++;
1426 goto release_desc;
1427 }
1428 dma_addr = dma_map_single(eth->dev,
1429 new_data + NET_SKB_PAD +
1430 eth->ip_align,
1431 ring->buf_size,
1432 DMA_FROM_DEVICE);
1433 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1434 skb_free_frag(new_data);
1435 netdev->stats.rx_dropped++;
1436 goto release_desc;
1437 }
1438
developerc4671b22021-05-28 13:16:42 +08001439 dma_unmap_single(eth->dev, trxd.rxd1,
1440 ring->buf_size, DMA_FROM_DEVICE);
1441
developerfd40db22021-04-29 10:08:25 +08001442 /* receive data */
1443 skb = build_skb(data, ring->frag_size);
1444 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001445 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001446 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001447 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001448 }
1449 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1450
developerfd40db22021-04-29 10:08:25 +08001451 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1452 skb->dev = netdev;
1453 skb_put(skb, pktlen);
1454
developera2bdbd52021-05-31 19:10:17 +08001455 if ((!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001456 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developera2bdbd52021-05-31 19:10:17 +08001457 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) &&
developerfd40db22021-04-29 10:08:25 +08001458 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1459 skb->ip_summed = CHECKSUM_UNNECESSARY;
1460 else
1461 skb_checksum_none_assert(skb);
1462 skb->protocol = eth_type_trans(skb, netdev);
1463
1464 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developera2bdbd52021-05-31 19:10:17 +08001465 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developer255bba22021-07-27 15:16:33 +08001466 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001467 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001468 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001469 RX_DMA_VID_V2(trxd.rxd4));
1470 } else {
1471 if (trxd.rxd2 & RX_DMA_VTAG)
1472 __vlan_hwaccel_put_tag(skb,
1473 htons(RX_DMA_VPID(trxd.rxd3)),
1474 RX_DMA_VID(trxd.rxd3));
1475 }
1476
1477 /* If netdev is attached to dsa switch, the special
1478 * tag inserted in VLAN field by switch hardware can
1479 * be offload by RX HW VLAN offload. Clears the VLAN
1480 * information from @skb to avoid unexpected 8021d
1481 * handler before packet enter dsa framework.
1482 */
1483 if (netdev_uses_dsa(netdev))
1484 __vlan_hwaccel_clear_tag(skb);
1485 }
1486
1487#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developera2bdbd52021-05-31 19:10:17 +08001488#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1489 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08001490 *(u32 *)(skb->head) = trxd.rxd5;
1491 else
1492#endif
1493 *(u32 *)(skb->head) = trxd.rxd4;
1494
1495 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001496 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001497 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1498
1499 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1500 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1501 __func__, skb_hnat_reason(skb));
1502 skb->pkt_type = PACKET_HOST;
1503 }
1504
1505 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1506 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1507 skb_hnat_reason(skb), skb_hnat_alg(skb));
1508#endif
developer77d03a72021-06-06 00:06:00 +08001509 if (mtk_hwlro_stats_ebl &&
1510 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1511 hw_lro_stats_update(ring->ring_no, &trxd);
1512 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1513 }
developerfd40db22021-04-29 10:08:25 +08001514
1515 skb_record_rx_queue(skb, 0);
1516 napi_gro_receive(napi, skb);
1517
developerc4671b22021-05-28 13:16:42 +08001518skip_rx:
developerfd40db22021-04-29 10:08:25 +08001519 ring->data[idx] = new_data;
1520 rxd->rxd1 = (unsigned int)dma_addr;
1521
1522release_desc:
1523 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1524 rxd->rxd2 = RX_DMA_LSO;
1525 else
1526 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
1527
1528 ring->calc_idx = idx;
1529
1530 done++;
1531 }
1532
1533rx_done:
1534 if (done) {
1535 /* make sure that all changes to the dma ring are flushed before
1536 * we continue
1537 */
1538 wmb();
developer18f46a82021-07-20 21:08:21 +08001539 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001540 }
1541
1542 return done;
1543}
1544
developerfb556ca2021-10-13 10:52:09 +08001545static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001546 unsigned int *done, unsigned int *bytes)
1547{
1548 struct mtk_tx_ring *ring = &eth->tx_ring;
1549 struct mtk_tx_dma *desc;
1550 struct sk_buff *skb;
1551 struct mtk_tx_buf *tx_buf;
1552 u32 cpu, dma;
1553
developerc4671b22021-05-28 13:16:42 +08001554 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001555 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1556
1557 desc = mtk_qdma_phys_to_virt(ring, cpu);
1558
1559 while ((cpu != dma) && budget) {
1560 u32 next_cpu = desc->txd2;
1561 int mac = 0;
1562
1563 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1564 break;
1565
1566 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1567
1568 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1569 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
1570 mac = 1;
1571
1572 skb = tx_buf->skb;
1573 if (!skb)
1574 break;
1575
1576 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1577 bytes[mac] += skb->len;
1578 done[mac]++;
1579 budget--;
1580 }
developerc4671b22021-05-28 13:16:42 +08001581 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001582
1583 ring->last_free = desc;
1584 atomic_inc(&ring->free_count);
1585
1586 cpu = next_cpu;
1587 }
1588
developerc4671b22021-05-28 13:16:42 +08001589 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001590 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001591}
1592
developerfb556ca2021-10-13 10:52:09 +08001593static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001594 unsigned int *done, unsigned int *bytes)
1595{
1596 struct mtk_tx_ring *ring = &eth->tx_ring;
1597 struct mtk_tx_dma *desc;
1598 struct sk_buff *skb;
1599 struct mtk_tx_buf *tx_buf;
1600 u32 cpu, dma;
1601
1602 cpu = ring->cpu_idx;
1603 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1604
1605 while ((cpu != dma) && budget) {
1606 tx_buf = &ring->buf[cpu];
1607 skb = tx_buf->skb;
1608 if (!skb)
1609 break;
1610
1611 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1612 bytes[0] += skb->len;
1613 done[0]++;
1614 budget--;
1615 }
1616
developerc4671b22021-05-28 13:16:42 +08001617 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001618
1619 desc = &ring->dma[cpu];
1620 ring->last_free = desc;
1621 atomic_inc(&ring->free_count);
1622
1623 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1624 }
1625
1626 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001627}
1628
1629static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1630{
1631 struct mtk_tx_ring *ring = &eth->tx_ring;
1632 unsigned int done[MTK_MAX_DEVS];
1633 unsigned int bytes[MTK_MAX_DEVS];
1634 int total = 0, i;
1635
1636 memset(done, 0, sizeof(done));
1637 memset(bytes, 0, sizeof(bytes));
1638
1639 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08001640 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001641 else
developerfb556ca2021-10-13 10:52:09 +08001642 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08001643
1644 for (i = 0; i < MTK_MAC_COUNT; i++) {
1645 if (!eth->netdev[i] || !done[i])
1646 continue;
1647 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1648 total += done[i];
1649 }
1650
1651 if (mtk_queue_stopped(eth) &&
1652 (atomic_read(&ring->free_count) > ring->thresh))
1653 mtk_wake_queue(eth);
1654
1655 return total;
1656}
1657
1658static void mtk_handle_status_irq(struct mtk_eth *eth)
1659{
developer8051e042022-04-08 13:26:36 +08001660 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001661
1662 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1663 mtk_stats_update(eth);
1664 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08001665 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001666 }
1667}
1668
1669static int mtk_napi_tx(struct napi_struct *napi, int budget)
1670{
1671 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1672 u32 status, mask;
1673 int tx_done = 0;
1674
1675 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
1676 mtk_handle_status_irq(eth);
1677 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
1678 tx_done = mtk_poll_tx(eth, budget);
1679
1680 if (unlikely(netif_msg_intr(eth))) {
1681 status = mtk_r32(eth, eth->tx_int_status_reg);
1682 mask = mtk_r32(eth, eth->tx_int_mask_reg);
1683 dev_info(eth->dev,
1684 "done tx %d, intr 0x%08x/0x%x\n",
1685 tx_done, status, mask);
1686 }
1687
1688 if (tx_done == budget)
1689 return budget;
1690
1691 status = mtk_r32(eth, eth->tx_int_status_reg);
1692 if (status & MTK_TX_DONE_INT)
1693 return budget;
1694
developerc4671b22021-05-28 13:16:42 +08001695 if (napi_complete(napi))
1696 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08001697
1698 return tx_done;
1699}
1700
1701static int mtk_napi_rx(struct napi_struct *napi, int budget)
1702{
developer18f46a82021-07-20 21:08:21 +08001703 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1704 struct mtk_eth *eth = rx_napi->eth;
1705 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001706 u32 status, mask;
1707 int rx_done = 0;
1708 int remain_budget = budget;
1709
1710 mtk_handle_status_irq(eth);
1711
1712poll_again:
developer18f46a82021-07-20 21:08:21 +08001713 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08001714 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1715
1716 if (unlikely(netif_msg_intr(eth))) {
1717 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1718 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1719 dev_info(eth->dev,
1720 "done rx %d, intr 0x%08x/0x%x\n",
1721 rx_done, status, mask);
1722 }
1723 if (rx_done == remain_budget)
1724 return budget;
1725
1726 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08001727 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08001728 remain_budget -= rx_done;
1729 goto poll_again;
1730 }
developerc4671b22021-05-28 13:16:42 +08001731
1732 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08001733 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08001734
1735 return rx_done + budget - remain_budget;
1736}
1737
1738static int mtk_tx_alloc(struct mtk_eth *eth)
1739{
1740 struct mtk_tx_ring *ring = &eth->tx_ring;
1741 int i, sz = sizeof(*ring->dma);
1742
1743 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1744 GFP_KERNEL);
1745 if (!ring->buf)
1746 goto no_tx_mem;
1747
1748 if (!eth->soc->has_sram)
1749 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1750 &ring->phys, GFP_ATOMIC);
1751 else {
1752 ring->dma = eth->scratch_ring + MTK_DMA_SIZE;
1753 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
1754 }
1755
1756 if (!ring->dma)
1757 goto no_tx_mem;
1758
1759 for (i = 0; i < MTK_DMA_SIZE; i++) {
1760 int next = (i + 1) % MTK_DMA_SIZE;
1761 u32 next_ptr = ring->phys + next * sz;
1762
1763 ring->dma[i].txd2 = next_ptr;
1764 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1765 ring->dma[i].txd4 = 0;
1766#if defined(CONFIG_MEDIATEK_NETSYS_V2)
1767 if (eth->soc->has_sram && ( sz > 16)) {
1768 ring->dma[i].txd5 = 0;
1769 ring->dma[i].txd6 = 0;
1770 ring->dma[i].txd7 = 0;
1771 ring->dma[i].txd8 = 0;
1772 }
1773#endif
1774 }
1775
1776 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
1777 * only as the framework. The real HW descriptors are the PDMA
1778 * descriptors in ring->dma_pdma.
1779 */
1780 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1781 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
1782 &ring->phys_pdma,
1783 GFP_ATOMIC);
1784 if (!ring->dma_pdma)
1785 goto no_tx_mem;
1786
1787 for (i = 0; i < MTK_DMA_SIZE; i++) {
1788 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
1789 ring->dma_pdma[i].txd4 = 0;
1790 }
1791 }
1792
1793 ring->dma_size = MTK_DMA_SIZE;
1794 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1795 ring->next_free = &ring->dma[0];
1796 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
developerc4671b22021-05-28 13:16:42 +08001797 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08001798 ring->thresh = MAX_SKB_FRAGS;
1799
1800 /* make sure that all changes to the dma ring are flushed before we
1801 * continue
1802 */
1803 wmb();
1804
1805 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1806 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1807 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1808 mtk_w32(eth,
1809 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1810 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08001811 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001812 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
1813 MTK_QTX_CFG(0));
1814 } else {
1815 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
1816 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
1817 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
1818 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
1819 }
1820
1821 return 0;
1822
1823no_tx_mem:
1824 return -ENOMEM;
1825}
1826
1827static void mtk_tx_clean(struct mtk_eth *eth)
1828{
1829 struct mtk_tx_ring *ring = &eth->tx_ring;
1830 int i;
1831
1832 if (ring->buf) {
1833 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08001834 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08001835 kfree(ring->buf);
1836 ring->buf = NULL;
1837 }
1838
1839 if (!eth->soc->has_sram && ring->dma) {
1840 dma_free_coherent(eth->dev,
1841 MTK_DMA_SIZE * sizeof(*ring->dma),
1842 ring->dma,
1843 ring->phys);
1844 ring->dma = NULL;
1845 }
1846
1847 if (ring->dma_pdma) {
1848 dma_free_coherent(eth->dev,
1849 MTK_DMA_SIZE * sizeof(*ring->dma_pdma),
1850 ring->dma_pdma,
1851 ring->phys_pdma);
1852 ring->dma_pdma = NULL;
1853 }
1854}
1855
1856static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1857{
1858 struct mtk_rx_ring *ring;
1859 int rx_data_len, rx_dma_size;
1860 int i;
1861
1862 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1863 if (ring_no)
1864 return -EINVAL;
1865 ring = &eth->rx_ring_qdma;
1866 } else {
1867 ring = &eth->rx_ring[ring_no];
1868 }
1869
1870 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1871 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1872 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1873 } else {
1874 rx_data_len = ETH_DATA_LEN;
1875 rx_dma_size = MTK_DMA_SIZE;
1876 }
1877
1878 ring->frag_size = mtk_max_frag_size(rx_data_len);
1879 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1880 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1881 GFP_KERNEL);
1882 if (!ring->data)
1883 return -ENOMEM;
1884
1885 for (i = 0; i < rx_dma_size; i++) {
1886 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1887 if (!ring->data[i])
1888 return -ENOMEM;
1889 }
1890
1891 if ((!eth->soc->has_sram) || (eth->soc->has_sram
1892 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
1893 ring->dma = dma_alloc_coherent(eth->dev,
1894 rx_dma_size * sizeof(*ring->dma),
1895 &ring->phys, GFP_ATOMIC);
1896 else {
1897 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developer18f46a82021-07-20 21:08:21 +08001898 ring->dma = (struct mtk_rx_dma *)(tx_ring->dma +
1899 MTK_DMA_SIZE * (ring_no + 1));
1900 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
1901 sizeof(*tx_ring->dma) * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08001902 }
1903
1904 if (!ring->dma)
1905 return -ENOMEM;
1906
1907 for (i = 0; i < rx_dma_size; i++) {
1908 dma_addr_t dma_addr = dma_map_single(eth->dev,
1909 ring->data[i] + NET_SKB_PAD + eth->ip_align,
1910 ring->buf_size,
1911 DMA_FROM_DEVICE);
1912 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1913 return -ENOMEM;
1914 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1915
1916 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1917 ring->dma[i].rxd2 = RX_DMA_LSO;
1918 else
1919 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1920
1921 ring->dma[i].rxd3 = 0;
1922 ring->dma[i].rxd4 = 0;
developera2bdbd52021-05-31 19:10:17 +08001923#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerfd40db22021-04-29 10:08:25 +08001924 if (eth->soc->has_sram && ((sizeof(struct mtk_rx_dma)) > 16)) {
1925 ring->dma[i].rxd5 = 0;
1926 ring->dma[i].rxd6 = 0;
1927 ring->dma[i].rxd7 = 0;
1928 ring->dma[i].rxd8 = 0;
1929 }
1930#endif
1931 }
1932 ring->dma_size = rx_dma_size;
1933 ring->calc_idx_update = false;
1934 ring->calc_idx = rx_dma_size - 1;
1935 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
1936 MTK_QRX_CRX_IDX_CFG(ring_no) :
1937 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08001938 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08001939 /* make sure that all changes to the dma ring are flushed before we
1940 * continue
1941 */
1942 wmb();
1943
1944 if (rx_flag == MTK_RX_FLAGS_QDMA) {
1945 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
1946 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
1947 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1948 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
1949 } else {
1950 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1951 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1952 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1953 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1954 }
1955
1956 return 0;
1957}
1958
1959static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
1960{
1961 int i;
1962
1963 if (ring->data && ring->dma) {
1964 for (i = 0; i < ring->dma_size; i++) {
1965 if (!ring->data[i])
1966 continue;
1967 if (!ring->dma[i].rxd1)
1968 continue;
1969 dma_unmap_single(eth->dev,
1970 ring->dma[i].rxd1,
1971 ring->buf_size,
1972 DMA_FROM_DEVICE);
1973 skb_free_frag(ring->data[i]);
1974 }
1975 kfree(ring->data);
1976 ring->data = NULL;
1977 }
1978
1979 if(in_sram)
1980 return;
1981
1982 if (ring->dma) {
1983 dma_free_coherent(eth->dev,
1984 ring->dma_size * sizeof(*ring->dma),
1985 ring->dma,
1986 ring->phys);
1987 ring->dma = NULL;
1988 }
1989}
1990
1991static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1992{
1993 int i;
developer77d03a72021-06-06 00:06:00 +08001994 u32 val;
developerfd40db22021-04-29 10:08:25 +08001995 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1996 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1997
1998 /* set LRO rings to auto-learn modes */
1999 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2000
2001 /* validate LRO ring */
2002 ring_ctrl_dw2 |= MTK_RING_VLD;
2003
2004 /* set AGE timer (unit: 20us) */
2005 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2006 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2007
2008 /* set max AGG timer (unit: 20us) */
2009 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2010
2011 /* set max LRO AGG count */
2012 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2013 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2014
developer77d03a72021-06-06 00:06:00 +08002015 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002016 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2017 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2018 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2019 }
2020
2021 /* IPv4 checksum update enable */
2022 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2023
2024 /* switch priority comparison to packet count mode */
2025 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2026
2027 /* bandwidth threshold setting */
2028 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2029
2030 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002031 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002032
2033 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2034 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2035 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2036
developerfd40db22021-04-29 10:08:25 +08002037 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2038 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2039
developer77d03a72021-06-06 00:06:00 +08002040 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2041 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2042 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2043 MTK_PDMA_RX_CFG);
2044
2045 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2046 } else {
2047 /* set HW LRO mode & the max aggregation count for rx packets */
2048 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2049 }
2050
developerfd40db22021-04-29 10:08:25 +08002051 /* enable HW LRO */
2052 lro_ctrl_dw0 |= MTK_LRO_EN;
2053
developer77d03a72021-06-06 00:06:00 +08002054 /* enable cpu reason black list */
2055 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2056
developerfd40db22021-04-29 10:08:25 +08002057 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2058 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2059
developer77d03a72021-06-06 00:06:00 +08002060 /* no use PPE cpu reason */
2061 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2062
developerfd40db22021-04-29 10:08:25 +08002063 return 0;
2064}
2065
2066static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2067{
2068 int i;
2069 u32 val;
2070
2071 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002072 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002073
2074 /* wait for relinquishments done */
2075 for (i = 0; i < 10; i++) {
2076 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002077 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002078 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002079 continue;
2080 }
2081 break;
2082 }
2083
2084 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002085 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002086 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2087
2088 /* disable HW LRO */
2089 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2090}
2091
2092static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2093{
2094 u32 reg_val;
2095
developer77d03a72021-06-06 00:06:00 +08002096 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2097 idx += 1;
2098
developerfd40db22021-04-29 10:08:25 +08002099 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2100
2101 /* invalidate the IP setting */
2102 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2103
2104 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2105
2106 /* validate the IP setting */
2107 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2108}
2109
2110static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2111{
2112 u32 reg_val;
2113
developer77d03a72021-06-06 00:06:00 +08002114 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
2115 idx += 1;
2116
developerfd40db22021-04-29 10:08:25 +08002117 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2118
2119 /* invalidate the IP setting */
2120 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2121
2122 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2123}
2124
2125static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2126{
2127 int cnt = 0;
2128 int i;
2129
2130 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2131 if (mac->hwlro_ip[i])
2132 cnt++;
2133 }
2134
2135 return cnt;
2136}
2137
2138static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2139 struct ethtool_rxnfc *cmd)
2140{
2141 struct ethtool_rx_flow_spec *fsp =
2142 (struct ethtool_rx_flow_spec *)&cmd->fs;
2143 struct mtk_mac *mac = netdev_priv(dev);
2144 struct mtk_eth *eth = mac->hw;
2145 int hwlro_idx;
2146
2147 if ((fsp->flow_type != TCP_V4_FLOW) ||
2148 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2149 (fsp->location > 1))
2150 return -EINVAL;
2151
2152 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2153 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2154
2155 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2156
2157 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2158
2159 return 0;
2160}
2161
2162static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2163 struct ethtool_rxnfc *cmd)
2164{
2165 struct ethtool_rx_flow_spec *fsp =
2166 (struct ethtool_rx_flow_spec *)&cmd->fs;
2167 struct mtk_mac *mac = netdev_priv(dev);
2168 struct mtk_eth *eth = mac->hw;
2169 int hwlro_idx;
2170
2171 if (fsp->location > 1)
2172 return -EINVAL;
2173
2174 mac->hwlro_ip[fsp->location] = 0;
2175 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2176
2177 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2178
2179 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2180
2181 return 0;
2182}
2183
2184static void mtk_hwlro_netdev_disable(struct net_device *dev)
2185{
2186 struct mtk_mac *mac = netdev_priv(dev);
2187 struct mtk_eth *eth = mac->hw;
2188 int i, hwlro_idx;
2189
2190 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2191 mac->hwlro_ip[i] = 0;
2192 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2193
2194 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2195 }
2196
2197 mac->hwlro_ip_cnt = 0;
2198}
2199
2200static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2201 struct ethtool_rxnfc *cmd)
2202{
2203 struct mtk_mac *mac = netdev_priv(dev);
2204 struct ethtool_rx_flow_spec *fsp =
2205 (struct ethtool_rx_flow_spec *)&cmd->fs;
2206
2207 /* only tcp dst ipv4 is meaningful, others are meaningless */
2208 fsp->flow_type = TCP_V4_FLOW;
2209 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2210 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2211
2212 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2213 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2214 fsp->h_u.tcp_ip4_spec.psrc = 0;
2215 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2216 fsp->h_u.tcp_ip4_spec.pdst = 0;
2217 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2218 fsp->h_u.tcp_ip4_spec.tos = 0;
2219 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2220
2221 return 0;
2222}
2223
2224static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2225 struct ethtool_rxnfc *cmd,
2226 u32 *rule_locs)
2227{
2228 struct mtk_mac *mac = netdev_priv(dev);
2229 int cnt = 0;
2230 int i;
2231
2232 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2233 if (mac->hwlro_ip[i]) {
2234 rule_locs[cnt] = i;
2235 cnt++;
2236 }
2237 }
2238
2239 cmd->rule_cnt = cnt;
2240
2241 return 0;
2242}
2243
developer18f46a82021-07-20 21:08:21 +08002244static int mtk_rss_init(struct mtk_eth *eth)
2245{
2246 u32 val;
2247
2248 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2249 /* Set RSS rings to PSE modes */
2250 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2251 val |= MTK_RING_PSE_MODE;
2252 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2253
2254 /* Enable non-lro multiple rx */
2255 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2256 val |= MTK_NON_LRO_MULTI_EN;
2257 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2258
2259 /* Enable RSS dly int supoort */
2260 val |= MTK_LRO_DLY_INT_EN;
2261 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2262
2263 /* Set RSS delay config int ring1 */
2264 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2265 }
2266
2267 /* Hash Type */
2268 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2269 val |= MTK_RSS_IPV4_STATIC_HASH;
2270 val |= MTK_RSS_IPV6_STATIC_HASH;
2271 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2272
2273 /* Select the size of indirection table */
2274 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2275 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2276 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2277 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2278 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2279 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2280 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2281 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2282
2283 /* Pause */
2284 val |= MTK_RSS_CFG_REQ;
2285 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2286
2287 /* Enable RSS*/
2288 val |= MTK_RSS_EN;
2289 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2290
2291 /* Release pause */
2292 val &= ~(MTK_RSS_CFG_REQ);
2293 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2294
2295 /* Set perRSS GRP INT */
2296 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2297
2298 /* Set GRP INT */
2299 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2300
2301 return 0;
2302}
2303
2304static void mtk_rss_uninit(struct mtk_eth *eth)
2305{
2306 u32 val;
2307
2308 /* Pause */
2309 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2310 val |= MTK_RSS_CFG_REQ;
2311 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2312
2313 /* Disable RSS*/
2314 val &= ~(MTK_RSS_EN);
2315 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2316
2317 /* Release pause */
2318 val &= ~(MTK_RSS_CFG_REQ);
2319 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2320}
2321
developerfd40db22021-04-29 10:08:25 +08002322static netdev_features_t mtk_fix_features(struct net_device *dev,
2323 netdev_features_t features)
2324{
2325 if (!(features & NETIF_F_LRO)) {
2326 struct mtk_mac *mac = netdev_priv(dev);
2327 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2328
2329 if (ip_cnt) {
2330 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2331
2332 features |= NETIF_F_LRO;
2333 }
2334 }
2335
2336 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2337 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2338
2339 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2340 }
2341
2342 return features;
2343}
2344
2345static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2346{
2347 struct mtk_mac *mac = netdev_priv(dev);
2348 struct mtk_eth *eth = mac->hw;
2349 int err = 0;
2350
2351 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2352 return 0;
2353
2354 if (!(features & NETIF_F_LRO))
2355 mtk_hwlro_netdev_disable(dev);
2356
2357 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2358 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2359 else
2360 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2361
2362 return err;
2363}
2364
2365/* wait for DMA to finish whatever it is doing before we start using it again */
2366static int mtk_dma_busy_wait(struct mtk_eth *eth)
2367{
2368 unsigned long t_start = jiffies;
2369
2370 while (1) {
2371 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2372 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2373 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2374 return 0;
2375 } else {
2376 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2377 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2378 return 0;
2379 }
2380
2381 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2382 break;
2383 }
2384
2385 dev_err(eth->dev, "DMA init timeout\n");
2386 return -1;
2387}
2388
2389static int mtk_dma_init(struct mtk_eth *eth)
2390{
2391 int err;
2392 u32 i;
2393
2394 if (mtk_dma_busy_wait(eth))
2395 return -EBUSY;
2396
2397 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2398 /* QDMA needs scratch memory for internal reordering of the
2399 * descriptors
2400 */
2401 err = mtk_init_fq_dma(eth);
2402 if (err)
2403 return err;
2404 }
2405
2406 err = mtk_tx_alloc(eth);
2407 if (err)
2408 return err;
2409
2410 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2411 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2412 if (err)
2413 return err;
2414 }
2415
2416 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2417 if (err)
2418 return err;
2419
2420 if (eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08002421 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2422 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002423 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2424 if (err)
2425 return err;
2426 }
2427 err = mtk_hwlro_rx_init(eth);
2428 if (err)
2429 return err;
2430 }
2431
developer18f46a82021-07-20 21:08:21 +08002432 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2433 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2434 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2435 if (err)
2436 return err;
2437 }
2438 err = mtk_rss_init(eth);
2439 if (err)
2440 return err;
2441 }
2442
developerfd40db22021-04-29 10:08:25 +08002443 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2444 /* Enable random early drop and set drop threshold
2445 * automatically
2446 */
2447 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2448 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2449 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2450 }
2451
2452 return 0;
2453}
2454
2455static void mtk_dma_free(struct mtk_eth *eth)
2456{
2457 int i;
2458
2459 for (i = 0; i < MTK_MAC_COUNT; i++)
2460 if (eth->netdev[i])
2461 netdev_reset_queue(eth->netdev[i]);
2462 if ( !eth->soc->has_sram && eth->scratch_ring) {
2463 dma_free_coherent(eth->dev,
2464 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
2465 eth->scratch_ring,
2466 eth->phy_scratch_ring);
2467 eth->scratch_ring = NULL;
2468 eth->phy_scratch_ring = 0;
2469 }
2470 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002471 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002472 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2473
2474 if (eth->hwlro) {
2475 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002476
2477 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ? 4 : 1;
2478 for (; i < MTK_MAX_RX_RING_NUM; i++)
2479 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002480 }
2481
developer18f46a82021-07-20 21:08:21 +08002482 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2483 mtk_rss_uninit(eth);
2484
2485 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2486 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2487 }
2488
developer94008d92021-09-23 09:47:41 +08002489 if (eth->scratch_head) {
2490 kfree(eth->scratch_head);
2491 eth->scratch_head = NULL;
2492 }
developerfd40db22021-04-29 10:08:25 +08002493}
2494
2495static void mtk_tx_timeout(struct net_device *dev)
2496{
2497 struct mtk_mac *mac = netdev_priv(dev);
2498 struct mtk_eth *eth = mac->hw;
2499
2500 eth->netdev[mac->id]->stats.tx_errors++;
2501 netif_err(eth, tx_err, dev,
2502 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002503
2504 if (atomic_read(&reset_lock) == 0)
2505 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002506}
2507
developer18f46a82021-07-20 21:08:21 +08002508static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002509{
developer18f46a82021-07-20 21:08:21 +08002510 struct mtk_napi *rx_napi = priv;
2511 struct mtk_eth *eth = rx_napi->eth;
2512 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002513
developer18f46a82021-07-20 21:08:21 +08002514 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002515 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002516 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002517 }
2518
2519 return IRQ_HANDLED;
2520}
2521
2522static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2523{
2524 struct mtk_eth *eth = _eth;
2525
2526 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002527 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002528 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002529 }
2530
2531 return IRQ_HANDLED;
2532}
2533
2534static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2535{
2536 struct mtk_eth *eth = _eth;
2537
developer18f46a82021-07-20 21:08:21 +08002538 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2539 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2540 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002541 }
2542 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2543 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2544 mtk_handle_irq_tx(irq, _eth);
2545 }
2546
2547 return IRQ_HANDLED;
2548}
2549
2550#ifdef CONFIG_NET_POLL_CONTROLLER
2551static void mtk_poll_controller(struct net_device *dev)
2552{
2553 struct mtk_mac *mac = netdev_priv(dev);
2554 struct mtk_eth *eth = mac->hw;
2555
2556 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002557 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2558 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002559 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002560 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002561}
2562#endif
2563
2564static int mtk_start_dma(struct mtk_eth *eth)
2565{
2566 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002567 int val, err;
developerfd40db22021-04-29 10:08:25 +08002568
2569 err = mtk_dma_init(eth);
2570 if (err) {
2571 mtk_dma_free(eth);
2572 return err;
2573 }
2574
2575 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002576 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08002577 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
2578 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08002579 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002580 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002581 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
2582 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
2583 MTK_RESV_BUF | MTK_WCOMP_EN |
2584 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer58ab5842022-06-01 15:10:25 +08002585 MTK_RX_2B_OFFSET | MTK_PKT_RX_WDONE, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08002586 }
developerfd40db22021-04-29 10:08:25 +08002587 else
2588 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002589 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08002590 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
2591 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
2592 MTK_RX_BT_32DWORDS,
2593 MTK_QDMA_GLO_CFG);
2594
developer15d0d282021-07-14 16:40:44 +08002595 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08002596 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08002597 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08002598 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
2599 MTK_PDMA_GLO_CFG);
2600 } else {
2601 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
2602 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
2603 MTK_PDMA_GLO_CFG);
2604 }
2605
developer77d03a72021-06-06 00:06:00 +08002606 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) && eth->hwlro) {
2607 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
2608 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
2609 }
2610
developerfd40db22021-04-29 10:08:25 +08002611 return 0;
2612}
2613
developer8051e042022-04-08 13:26:36 +08002614void mtk_gdm_config(struct mtk_eth *eth, u32 config)
developerfd40db22021-04-29 10:08:25 +08002615{
2616 int i;
2617
2618 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2619 return;
2620
2621 for (i = 0; i < MTK_MAC_COUNT; i++) {
2622 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
2623
2624 /* default setup the forward port to send frame to PDMA */
2625 val &= ~0xffff;
2626
2627 /* Enable RX checksum */
2628 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
2629
2630 val |= config;
2631
2632 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
2633 val |= MTK_GDMA_SPECIAL_TAG;
2634
2635 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
2636 }
developerfd40db22021-04-29 10:08:25 +08002637}
2638
2639static int mtk_open(struct net_device *dev)
2640{
2641 struct mtk_mac *mac = netdev_priv(dev);
2642 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002643 int err, i;
developer3a5969e2022-02-09 15:36:36 +08002644 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08002645
2646 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
2647 if (err) {
2648 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
2649 err);
2650 return err;
2651 }
2652
2653 /* we run 2 netdevs on the same dma ring so we only bring it up once */
2654 if (!refcount_read(&eth->dma_refcnt)) {
2655 int err = mtk_start_dma(eth);
2656
2657 if (err)
2658 return err;
2659
2660 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
2661
2662 /* Indicates CDM to parse the MTK special tag from CPU */
2663 if (netdev_uses_dsa(dev)) {
2664 u32 val;
2665 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
2666 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
2667 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
2668 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
2669 }
2670
2671 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002672 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08002673 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002674 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
2675
2676 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2677 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2678 napi_enable(&eth->rx_napi[i].napi);
2679 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
2680 }
2681 }
2682
developerfd40db22021-04-29 10:08:25 +08002683 refcount_set(&eth->dma_refcnt, 1);
2684 }
2685 else
2686 refcount_inc(&eth->dma_refcnt);
2687
2688 phylink_start(mac->phylink);
2689 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08002690 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer793f7b42022-05-20 13:54:51 +08002691 if (!phy_node && eth->sgmii->regmap[mac->id]) {
developer1a63ef92022-04-15 17:17:32 +08002692 regmap_write(eth->sgmii->regmap[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer3a5969e2022-02-09 15:36:36 +08002693 }
developerfd40db22021-04-29 10:08:25 +08002694 return 0;
2695}
2696
2697static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
2698{
2699 u32 val;
2700 int i;
2701
2702 /* stop the dma engine */
2703 spin_lock_bh(&eth->page_lock);
2704 val = mtk_r32(eth, glo_cfg);
2705 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
2706 glo_cfg);
2707 spin_unlock_bh(&eth->page_lock);
2708
2709 /* wait for dma stop */
2710 for (i = 0; i < 10; i++) {
2711 val = mtk_r32(eth, glo_cfg);
2712 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08002713 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002714 continue;
2715 }
2716 break;
2717 }
2718}
2719
2720static int mtk_stop(struct net_device *dev)
2721{
2722 struct mtk_mac *mac = netdev_priv(dev);
2723 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08002724 int i;
developer3a5969e2022-02-09 15:36:36 +08002725 u32 val = 0;
2726 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08002727
2728 netif_tx_disable(dev);
2729
developer3a5969e2022-02-09 15:36:36 +08002730 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
2731 if (phy_node) {
2732 val = _mtk_mdio_read(eth, 0, 0);
2733 val |= BMCR_PDOWN;
2734 _mtk_mdio_write(eth, 0, 0, val);
developer793f7b42022-05-20 13:54:51 +08002735 } else if (eth->sgmii->regmap[mac->id]) {
developer1a63ef92022-04-15 17:17:32 +08002736 regmap_read(eth->sgmii->regmap[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08002737 val |= SGMII_PHYA_PWD;
developer1a63ef92022-04-15 17:17:32 +08002738 regmap_write(eth->sgmii->regmap[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08002739 }
2740
2741 //GMAC RX disable
2742 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
2743 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
2744
2745 phylink_stop(mac->phylink);
2746
developerfd40db22021-04-29 10:08:25 +08002747 phylink_disconnect_phy(mac->phylink);
2748
2749 /* only shutdown DMA if this is the last user */
2750 if (!refcount_dec_and_test(&eth->dma_refcnt))
2751 return 0;
2752
2753 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
2754
2755 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002756 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002757 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08002758 napi_disable(&eth->rx_napi[0].napi);
2759
2760 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2761 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2762 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
2763 napi_disable(&eth->rx_napi[i].napi);
2764 }
2765 }
developerfd40db22021-04-29 10:08:25 +08002766
2767 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2768 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
2769 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
2770
2771 mtk_dma_free(eth);
2772
2773 return 0;
2774}
2775
developer8051e042022-04-08 13:26:36 +08002776void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08002777{
developer8051e042022-04-08 13:26:36 +08002778 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08002779
developerfd40db22021-04-29 10:08:25 +08002780 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08002781 reset_bits, reset_bits);
2782
2783 while (i++ < 5000) {
2784 mdelay(1);
2785 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
2786
2787 if ((val & reset_bits) == reset_bits) {
2788 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
2789 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
2790 reset_bits, ~reset_bits);
2791 break;
2792 }
2793 }
2794
developerfd40db22021-04-29 10:08:25 +08002795 mdelay(10);
2796}
2797
2798static void mtk_clk_disable(struct mtk_eth *eth)
2799{
2800 int clk;
2801
2802 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
2803 clk_disable_unprepare(eth->clks[clk]);
2804}
2805
2806static int mtk_clk_enable(struct mtk_eth *eth)
2807{
2808 int clk, ret;
2809
2810 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
2811 ret = clk_prepare_enable(eth->clks[clk]);
2812 if (ret)
2813 goto err_disable_clks;
2814 }
2815
2816 return 0;
2817
2818err_disable_clks:
2819 while (--clk >= 0)
2820 clk_disable_unprepare(eth->clks[clk]);
2821
2822 return ret;
2823}
2824
developer18f46a82021-07-20 21:08:21 +08002825static int mtk_napi_init(struct mtk_eth *eth)
2826{
2827 struct mtk_napi *rx_napi = &eth->rx_napi[0];
2828 int i;
2829
2830 rx_napi->eth = eth;
2831 rx_napi->rx_ring = &eth->rx_ring[0];
2832 rx_napi->irq_grp_no = 2;
2833
2834 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2835 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2836 rx_napi = &eth->rx_napi[i];
2837 rx_napi->eth = eth;
2838 rx_napi->rx_ring = &eth->rx_ring[i];
2839 rx_napi->irq_grp_no = 2 + i;
2840 }
2841 }
2842
2843 return 0;
2844}
2845
developer8051e042022-04-08 13:26:36 +08002846static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08002847{
developer8051e042022-04-08 13:26:36 +08002848 int i, ret = 0;
developerfd40db22021-04-29 10:08:25 +08002849
developer8051e042022-04-08 13:26:36 +08002850 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
2851 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08002852
developer8051e042022-04-08 13:26:36 +08002853 if (atomic_read(&reset_lock) == 0) {
2854 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
2855 return 0;
developerfd40db22021-04-29 10:08:25 +08002856
developer8051e042022-04-08 13:26:36 +08002857 pm_runtime_enable(eth->dev);
2858 pm_runtime_get_sync(eth->dev);
2859
2860 ret = mtk_clk_enable(eth);
2861 if (ret)
2862 goto err_disable_pm;
2863 }
developerfd40db22021-04-29 10:08:25 +08002864
2865 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2866 ret = device_reset(eth->dev);
2867 if (ret) {
2868 dev_err(eth->dev, "MAC reset failed!\n");
2869 goto err_disable_pm;
2870 }
2871
2872 /* enable interrupt delay for RX */
2873 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
2874
2875 /* disable delay and normal interrupt */
2876 mtk_tx_irq_disable(eth, ~0);
2877 mtk_rx_irq_disable(eth, ~0);
2878
2879 return 0;
2880 }
2881
developer8051e042022-04-08 13:26:36 +08002882 pr_info("[%s] execute fe %s reset\n", __func__,
2883 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08002884
developer8051e042022-04-08 13:26:36 +08002885 if (type == MTK_TYPE_WARM_RESET)
2886 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08002887 else
developer8051e042022-04-08 13:26:36 +08002888 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08002889
2890 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developer545abf02021-07-15 17:47:01 +08002891 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08002892 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08002893 }
developerfd40db22021-04-29 10:08:25 +08002894
2895 if (eth->pctl) {
2896 /* Set GE2 driving and slew rate */
2897 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
2898
2899 /* set GE2 TDSEL */
2900 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
2901
2902 /* set GE2 TUNE */
2903 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
2904 }
2905
2906 /* Set linkdown as the default for each GMAC. Its own MCR would be set
2907 * up with the more appropriate value when mtk_mac_config call is being
2908 * invoked.
2909 */
2910 for (i = 0; i < MTK_MAC_COUNT; i++)
2911 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
2912
2913 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08002914 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
2915 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2916 else
2917 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08002918
2919 /* enable interrupt delay for RX/TX */
2920 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
2921 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
2922
2923 mtk_tx_irq_disable(eth, ~0);
2924 mtk_rx_irq_disable(eth, ~0);
2925
2926 /* FE int grouping */
2927 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002928 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08002929 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08002930 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08002931 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08002932 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08002933 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
2934 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08002935
developera2bdbd52021-05-31 19:10:17 +08002936 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08002937 /* PSE Free Queue Flow Control */
2938 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
2939
developer459b78e2022-07-01 17:25:10 +08002940 /* PSE should not drop port8 and port9 packets from WDMA Tx */
2941 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
2942
2943 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
2944 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08002945
developerfef9efd2021-06-16 18:28:09 +08002946 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08002947 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
2948 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
2949 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
2950 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
2951 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
2952 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
2953 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08002954 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08002955
developerfef9efd2021-06-16 18:28:09 +08002956 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08002957 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
2958 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
2959 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
2960 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
2961 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
2962 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
2963 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
2964 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08002965
2966 /* GDM and CDM Threshold */
2967 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
2968 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
2969 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
2970 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
2971 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
2972 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08002973 }
2974
2975 return 0;
2976
2977err_disable_pm:
2978 pm_runtime_put_sync(eth->dev);
2979 pm_runtime_disable(eth->dev);
2980
2981 return ret;
2982}
2983
2984static int mtk_hw_deinit(struct mtk_eth *eth)
2985{
2986 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
2987 return 0;
2988
2989 mtk_clk_disable(eth);
2990
2991 pm_runtime_put_sync(eth->dev);
2992 pm_runtime_disable(eth->dev);
2993
2994 return 0;
2995}
2996
2997static int __init mtk_init(struct net_device *dev)
2998{
2999 struct mtk_mac *mac = netdev_priv(dev);
3000 struct mtk_eth *eth = mac->hw;
3001 const char *mac_addr;
3002
3003 mac_addr = of_get_mac_address(mac->of_node);
3004 if (!IS_ERR(mac_addr))
3005 ether_addr_copy(dev->dev_addr, mac_addr);
3006
3007 /* If the mac address is invalid, use random mac address */
3008 if (!is_valid_ether_addr(dev->dev_addr)) {
3009 eth_hw_addr_random(dev);
3010 dev_err(eth->dev, "generated random MAC address %pM\n",
3011 dev->dev_addr);
3012 }
3013
3014 return 0;
3015}
3016
3017static void mtk_uninit(struct net_device *dev)
3018{
3019 struct mtk_mac *mac = netdev_priv(dev);
3020 struct mtk_eth *eth = mac->hw;
3021
3022 phylink_disconnect_phy(mac->phylink);
3023 mtk_tx_irq_disable(eth, ~0);
3024 mtk_rx_irq_disable(eth, ~0);
3025}
3026
3027static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3028{
3029 struct mtk_mac *mac = netdev_priv(dev);
3030
3031 switch (cmd) {
3032 case SIOCGMIIPHY:
3033 case SIOCGMIIREG:
3034 case SIOCSMIIREG:
3035 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3036 default:
3037 /* default invoke the mtk_eth_dbg handler */
3038 return mtk_do_priv_ioctl(dev, ifr, cmd);
3039 break;
3040 }
3041
3042 return -EOPNOTSUPP;
3043}
3044
3045static void mtk_pending_work(struct work_struct *work)
3046{
3047 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003048 struct device_node *phy_node = NULL;
3049 struct mtk_mac *mac = NULL;
3050 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003051 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003052 u32 val = 0;
3053
3054 atomic_inc(&reset_lock);
3055 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3056 if (!mtk_check_reset_event(eth, val)) {
3057 atomic_dec(&reset_lock);
3058 pr_info("[%s] No need to do FE reset !\n", __func__);
3059 return;
3060 }
developerfd40db22021-04-29 10:08:25 +08003061
3062 rtnl_lock();
3063
developer8051e042022-04-08 13:26:36 +08003064 /* Disabe FE P3 and P4 */
3065 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3066 val |= MTK_FE_LINK_DOWN_P3;
3067 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3068 val |= MTK_FE_LINK_DOWN_P4;
3069 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3070
3071 /* Adjust PPE configurations to prepare for reset */
3072 mtk_prepare_reset_ppe(eth, 0);
3073 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3074 mtk_prepare_reset_ppe(eth, 1);
3075
3076 /* Adjust FE configurations to prepare for reset */
3077 mtk_prepare_reset_fe(eth);
3078
3079 /* Trigger Wifi SER reset */
3080 call_netdevice_notifiers(MTK_FE_START_RESET, eth->netdev[0]);
3081 rtnl_unlock();
3082 wait_for_completion_timeout(&wait_ser_done, 5000);
3083 rtnl_lock();
developerfd40db22021-04-29 10:08:25 +08003084
3085 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3086 cpu_relax();
3087
developer8051e042022-04-08 13:26:36 +08003088 del_timer_sync(&eth->mtk_dma_monitor_timer);
3089 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003090 /* stop all devices to make sure that dma is properly shut down */
3091 for (i = 0; i < MTK_MAC_COUNT; i++) {
3092 if (!eth->netdev[i])
3093 continue;
3094 mtk_stop(eth->netdev[i]);
3095 __set_bit(i, &restart);
3096 }
developer8051e042022-04-08 13:26:36 +08003097 pr_info("[%s] mtk_stop ends !\n", __func__);
3098 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003099
3100 if (eth->dev->pins)
3101 pinctrl_select_state(eth->dev->pins->p,
3102 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003103
3104 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3105 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3106 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003107
3108 /* restart DMA and enable IRQs */
3109 for (i = 0; i < MTK_MAC_COUNT; i++) {
3110 if (!test_bit(i, &restart))
3111 continue;
3112 err = mtk_open(eth->netdev[i]);
3113 if (err) {
3114 netif_alert(eth, ifup, eth->netdev[i],
3115 "Driver up/down cycle failed, closing device.\n");
3116 dev_close(eth->netdev[i]);
3117 }
3118 }
3119
developer8051e042022-04-08 13:26:36 +08003120 /* Set KA tick select */
3121 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(0));
3122 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3123 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(1));
3124
3125 /* Enabe FE P3 and P4*/
3126 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3127 val &= ~MTK_FE_LINK_DOWN_P3;
3128 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3129 val &= ~MTK_FE_LINK_DOWN_P4;
3130 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3131
3132 /* Power up sgmii */
3133 for (i = 0; i < MTK_MAC_COUNT; i++) {
3134 mac = netdev_priv(eth->netdev[i]);
3135 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer793f7b42022-05-20 13:54:51 +08003136 if (!phy_node && eth->sgmii->regmap[i]) {
developer8051e042022-04-08 13:26:36 +08003137 mtk_gmac_sgmii_path_setup(eth, i);
3138 regmap_write(eth->sgmii->regmap[i], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3139 }
3140 }
3141
3142 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, eth->netdev[0]);
3143 pr_info("[%s] HNAT reset done !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003144
developer8051e042022-04-08 13:26:36 +08003145 call_netdevice_notifiers(MTK_FE_RESET_DONE, eth->netdev[0]);
3146 pr_info("[%s] WiFi SER reset done !\n", __func__);
3147
3148 atomic_dec(&reset_lock);
3149 if (atomic_read(&force) > 0)
3150 atomic_dec(&force);
3151
3152 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3153 eth->mtk_dma_monitor_timer.expires = jiffies;
3154 add_timer(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003155 clear_bit_unlock(MTK_RESETTING, &eth->state);
3156
3157 rtnl_unlock();
3158}
3159
3160static int mtk_free_dev(struct mtk_eth *eth)
3161{
3162 int i;
3163
3164 for (i = 0; i < MTK_MAC_COUNT; i++) {
3165 if (!eth->netdev[i])
3166 continue;
3167 free_netdev(eth->netdev[i]);
3168 }
3169
3170 return 0;
3171}
3172
3173static int mtk_unreg_dev(struct mtk_eth *eth)
3174{
3175 int i;
3176
3177 for (i = 0; i < MTK_MAC_COUNT; i++) {
3178 if (!eth->netdev[i])
3179 continue;
3180 unregister_netdev(eth->netdev[i]);
3181 }
3182
3183 return 0;
3184}
3185
3186static int mtk_cleanup(struct mtk_eth *eth)
3187{
3188 mtk_unreg_dev(eth);
3189 mtk_free_dev(eth);
3190 cancel_work_sync(&eth->pending_work);
3191
3192 return 0;
3193}
3194
3195static int mtk_get_link_ksettings(struct net_device *ndev,
3196 struct ethtool_link_ksettings *cmd)
3197{
3198 struct mtk_mac *mac = netdev_priv(ndev);
3199
3200 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3201 return -EBUSY;
3202
3203 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3204}
3205
3206static int mtk_set_link_ksettings(struct net_device *ndev,
3207 const struct ethtool_link_ksettings *cmd)
3208{
3209 struct mtk_mac *mac = netdev_priv(ndev);
3210
3211 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3212 return -EBUSY;
3213
3214 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3215}
3216
3217static void mtk_get_drvinfo(struct net_device *dev,
3218 struct ethtool_drvinfo *info)
3219{
3220 struct mtk_mac *mac = netdev_priv(dev);
3221
3222 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3223 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3224 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3225}
3226
3227static u32 mtk_get_msglevel(struct net_device *dev)
3228{
3229 struct mtk_mac *mac = netdev_priv(dev);
3230
3231 return mac->hw->msg_enable;
3232}
3233
3234static void mtk_set_msglevel(struct net_device *dev, u32 value)
3235{
3236 struct mtk_mac *mac = netdev_priv(dev);
3237
3238 mac->hw->msg_enable = value;
3239}
3240
3241static int mtk_nway_reset(struct net_device *dev)
3242{
3243 struct mtk_mac *mac = netdev_priv(dev);
3244
3245 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3246 return -EBUSY;
3247
3248 if (!mac->phylink)
3249 return -ENOTSUPP;
3250
3251 return phylink_ethtool_nway_reset(mac->phylink);
3252}
3253
3254static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3255{
3256 int i;
3257
3258 switch (stringset) {
3259 case ETH_SS_STATS:
3260 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3261 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3262 data += ETH_GSTRING_LEN;
3263 }
3264 break;
3265 }
3266}
3267
3268static int mtk_get_sset_count(struct net_device *dev, int sset)
3269{
3270 switch (sset) {
3271 case ETH_SS_STATS:
3272 return ARRAY_SIZE(mtk_ethtool_stats);
3273 default:
3274 return -EOPNOTSUPP;
3275 }
3276}
3277
3278static void mtk_get_ethtool_stats(struct net_device *dev,
3279 struct ethtool_stats *stats, u64 *data)
3280{
3281 struct mtk_mac *mac = netdev_priv(dev);
3282 struct mtk_hw_stats *hwstats = mac->hw_stats;
3283 u64 *data_src, *data_dst;
3284 unsigned int start;
3285 int i;
3286
3287 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3288 return;
3289
3290 if (netif_running(dev) && netif_device_present(dev)) {
3291 if (spin_trylock_bh(&hwstats->stats_lock)) {
3292 mtk_stats_update_mac(mac);
3293 spin_unlock_bh(&hwstats->stats_lock);
3294 }
3295 }
3296
3297 data_src = (u64 *)hwstats;
3298
3299 do {
3300 data_dst = data;
3301 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3302
3303 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3304 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3305 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3306}
3307
3308static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3309 u32 *rule_locs)
3310{
3311 int ret = -EOPNOTSUPP;
3312
3313 switch (cmd->cmd) {
3314 case ETHTOOL_GRXRINGS:
3315 if (dev->hw_features & NETIF_F_LRO) {
3316 cmd->data = MTK_MAX_RX_RING_NUM;
3317 ret = 0;
3318 }
3319 break;
3320 case ETHTOOL_GRXCLSRLCNT:
3321 if (dev->hw_features & NETIF_F_LRO) {
3322 struct mtk_mac *mac = netdev_priv(dev);
3323
3324 cmd->rule_cnt = mac->hwlro_ip_cnt;
3325 ret = 0;
3326 }
3327 break;
3328 case ETHTOOL_GRXCLSRULE:
3329 if (dev->hw_features & NETIF_F_LRO)
3330 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3331 break;
3332 case ETHTOOL_GRXCLSRLALL:
3333 if (dev->hw_features & NETIF_F_LRO)
3334 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3335 rule_locs);
3336 break;
3337 default:
3338 break;
3339 }
3340
3341 return ret;
3342}
3343
3344static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3345{
3346 int ret = -EOPNOTSUPP;
3347
3348 switch (cmd->cmd) {
3349 case ETHTOOL_SRXCLSRLINS:
3350 if (dev->hw_features & NETIF_F_LRO)
3351 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3352 break;
3353 case ETHTOOL_SRXCLSRLDEL:
3354 if (dev->hw_features & NETIF_F_LRO)
3355 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3356 break;
3357 default:
3358 break;
3359 }
3360
3361 return ret;
3362}
3363
3364static const struct ethtool_ops mtk_ethtool_ops = {
3365 .get_link_ksettings = mtk_get_link_ksettings,
3366 .set_link_ksettings = mtk_set_link_ksettings,
3367 .get_drvinfo = mtk_get_drvinfo,
3368 .get_msglevel = mtk_get_msglevel,
3369 .set_msglevel = mtk_set_msglevel,
3370 .nway_reset = mtk_nway_reset,
3371 .get_link = ethtool_op_get_link,
3372 .get_strings = mtk_get_strings,
3373 .get_sset_count = mtk_get_sset_count,
3374 .get_ethtool_stats = mtk_get_ethtool_stats,
3375 .get_rxnfc = mtk_get_rxnfc,
3376 .set_rxnfc = mtk_set_rxnfc,
3377};
3378
3379static const struct net_device_ops mtk_netdev_ops = {
3380 .ndo_init = mtk_init,
3381 .ndo_uninit = mtk_uninit,
3382 .ndo_open = mtk_open,
3383 .ndo_stop = mtk_stop,
3384 .ndo_start_xmit = mtk_start_xmit,
3385 .ndo_set_mac_address = mtk_set_mac_address,
3386 .ndo_validate_addr = eth_validate_addr,
3387 .ndo_do_ioctl = mtk_do_ioctl,
3388 .ndo_tx_timeout = mtk_tx_timeout,
3389 .ndo_get_stats64 = mtk_get_stats64,
3390 .ndo_fix_features = mtk_fix_features,
3391 .ndo_set_features = mtk_set_features,
3392#ifdef CONFIG_NET_POLL_CONTROLLER
3393 .ndo_poll_controller = mtk_poll_controller,
3394#endif
3395};
3396
3397static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3398{
3399 const __be32 *_id = of_get_property(np, "reg", NULL);
3400 struct phylink *phylink;
3401 int phy_mode, id, err;
3402 struct mtk_mac *mac;
3403
3404 if (!_id) {
3405 dev_err(eth->dev, "missing mac id\n");
3406 return -EINVAL;
3407 }
3408
3409 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003410 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003411 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3412 return -EINVAL;
3413 }
3414
3415 if (eth->netdev[id]) {
3416 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3417 return -EINVAL;
3418 }
3419
3420 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3421 if (!eth->netdev[id]) {
3422 dev_err(eth->dev, "alloc_etherdev failed\n");
3423 return -ENOMEM;
3424 }
3425 mac = netdev_priv(eth->netdev[id]);
3426 eth->mac[id] = mac;
3427 mac->id = id;
3428 mac->hw = eth;
3429 mac->of_node = np;
3430
3431 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3432 mac->hwlro_ip_cnt = 0;
3433
3434 mac->hw_stats = devm_kzalloc(eth->dev,
3435 sizeof(*mac->hw_stats),
3436 GFP_KERNEL);
3437 if (!mac->hw_stats) {
3438 dev_err(eth->dev, "failed to allocate counter memory\n");
3439 err = -ENOMEM;
3440 goto free_netdev;
3441 }
3442 spin_lock_init(&mac->hw_stats->stats_lock);
3443 u64_stats_init(&mac->hw_stats->syncp);
3444 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3445
3446 /* phylink create */
3447 phy_mode = of_get_phy_mode(np);
3448 if (phy_mode < 0) {
3449 dev_err(eth->dev, "incorrect phy-mode\n");
3450 err = -EINVAL;
3451 goto free_netdev;
3452 }
3453
3454 /* mac config is not set */
3455 mac->interface = PHY_INTERFACE_MODE_NA;
3456 mac->mode = MLO_AN_PHY;
3457 mac->speed = SPEED_UNKNOWN;
3458
3459 mac->phylink_config.dev = &eth->netdev[id]->dev;
3460 mac->phylink_config.type = PHYLINK_NETDEV;
3461
3462 phylink = phylink_create(&mac->phylink_config,
3463 of_fwnode_handle(mac->of_node),
3464 phy_mode, &mtk_phylink_ops);
3465 if (IS_ERR(phylink)) {
3466 err = PTR_ERR(phylink);
3467 goto free_netdev;
3468 }
3469
3470 mac->phylink = phylink;
3471
3472 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
3473 eth->netdev[id]->watchdog_timeo = 5 * HZ;
3474 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
3475 eth->netdev[id]->base_addr = (unsigned long)eth->base;
3476
3477 eth->netdev[id]->hw_features = eth->soc->hw_features;
3478 if (eth->hwlro)
3479 eth->netdev[id]->hw_features |= NETIF_F_LRO;
3480
3481 eth->netdev[id]->vlan_features = eth->soc->hw_features &
3482 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
3483 eth->netdev[id]->features |= eth->soc->hw_features;
3484 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
3485
3486 eth->netdev[id]->irq = eth->irq[0];
3487 eth->netdev[id]->dev.of_node = np;
3488
3489 return 0;
3490
3491free_netdev:
3492 free_netdev(eth->netdev[id]);
3493 return err;
3494}
3495
3496static int mtk_probe(struct platform_device *pdev)
3497{
3498 struct device_node *mac_np;
3499 struct mtk_eth *eth;
3500 int err, i;
3501
3502 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
3503 if (!eth)
3504 return -ENOMEM;
3505
3506 eth->soc = of_device_get_match_data(&pdev->dev);
3507
3508 eth->dev = &pdev->dev;
3509 eth->base = devm_platform_ioremap_resource(pdev, 0);
3510 if (IS_ERR(eth->base))
3511 return PTR_ERR(eth->base);
3512
3513 if(eth->soc->has_sram) {
3514 struct resource *res;
3515 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08003516 if (unlikely(!res))
3517 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08003518 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
3519 }
3520
3521 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3522 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
3523 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
3524 } else {
3525 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
3526 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
3527 }
3528
3529 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3530 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
3531 eth->ip_align = NET_IP_ALIGN;
3532 } else {
developera2bdbd52021-05-31 19:10:17 +08003533 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developerfd40db22021-04-29 10:08:25 +08003534 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
3535 else
3536 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
3537 }
3538
3539 spin_lock_init(&eth->page_lock);
3540 spin_lock_init(&eth->tx_irq_lock);
3541 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08003542 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08003543
3544 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3545 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3546 "mediatek,ethsys");
3547 if (IS_ERR(eth->ethsys)) {
3548 dev_err(&pdev->dev, "no ethsys regmap found\n");
3549 return PTR_ERR(eth->ethsys);
3550 }
3551 }
3552
3553 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
3554 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3555 "mediatek,infracfg");
3556 if (IS_ERR(eth->infra)) {
3557 dev_err(&pdev->dev, "no infracfg regmap found\n");
3558 return PTR_ERR(eth->infra);
3559 }
3560 }
3561
3562 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
3563 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
3564 GFP_KERNEL);
3565 if (!eth->sgmii)
3566 return -ENOMEM;
3567
3568 err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
3569 eth->soc->ana_rgc3);
3570
3571 if (err)
3572 return err;
3573 }
3574
3575 if (eth->soc->required_pctl) {
3576 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
3577 "mediatek,pctl");
3578 if (IS_ERR(eth->pctl)) {
3579 dev_err(&pdev->dev, "no pctl regmap found\n");
3580 return PTR_ERR(eth->pctl);
3581 }
3582 }
3583
developer18f46a82021-07-20 21:08:21 +08003584 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003585 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
3586 eth->irq[i] = eth->irq[0];
3587 else
3588 eth->irq[i] = platform_get_irq(pdev, i);
3589 if (eth->irq[i] < 0) {
3590 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
3591 return -ENXIO;
3592 }
3593 }
3594
3595 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
3596 eth->clks[i] = devm_clk_get(eth->dev,
3597 mtk_clks_source_name[i]);
3598 if (IS_ERR(eth->clks[i])) {
3599 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
3600 return -EPROBE_DEFER;
3601 if (eth->soc->required_clks & BIT(i)) {
3602 dev_err(&pdev->dev, "clock %s not found\n",
3603 mtk_clks_source_name[i]);
3604 return -EINVAL;
3605 }
3606 eth->clks[i] = NULL;
3607 }
3608 }
3609
3610 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
3611 INIT_WORK(&eth->pending_work, mtk_pending_work);
3612
developer8051e042022-04-08 13:26:36 +08003613 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08003614 if (err)
3615 return err;
3616
3617 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
3618
3619 for_each_child_of_node(pdev->dev.of_node, mac_np) {
3620 if (!of_device_is_compatible(mac_np,
3621 "mediatek,eth-mac"))
3622 continue;
3623
3624 if (!of_device_is_available(mac_np))
3625 continue;
3626
3627 err = mtk_add_mac(eth, mac_np);
3628 if (err) {
3629 of_node_put(mac_np);
3630 goto err_deinit_hw;
3631 }
3632 }
3633
developer18f46a82021-07-20 21:08:21 +08003634 err = mtk_napi_init(eth);
3635 if (err)
3636 goto err_free_dev;
3637
developerfd40db22021-04-29 10:08:25 +08003638 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
3639 err = devm_request_irq(eth->dev, eth->irq[0],
3640 mtk_handle_irq, 0,
3641 dev_name(eth->dev), eth);
3642 } else {
3643 err = devm_request_irq(eth->dev, eth->irq[1],
3644 mtk_handle_irq_tx, 0,
3645 dev_name(eth->dev), eth);
3646 if (err)
3647 goto err_free_dev;
3648
3649 err = devm_request_irq(eth->dev, eth->irq[2],
3650 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08003651 dev_name(eth->dev), &eth->rx_napi[0]);
3652 if (err)
3653 goto err_free_dev;
3654
developer793f7b42022-05-20 13:54:51 +08003655 if (MTK_MAX_IRQ_NUM > 3) {
3656 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3657 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3658 err = devm_request_irq(eth->dev,
3659 eth->irq[2 + i],
3660 mtk_handle_irq_rx, 0,
3661 dev_name(eth->dev),
3662 &eth->rx_napi[i]);
3663 if (err)
3664 goto err_free_dev;
3665 }
3666 } else {
3667 err = devm_request_irq(eth->dev, eth->irq[3],
3668 mtk_handle_fe_irq, 0,
3669 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08003670 if (err)
3671 goto err_free_dev;
3672 }
3673 }
developerfd40db22021-04-29 10:08:25 +08003674 }
developer8051e042022-04-08 13:26:36 +08003675
developerfd40db22021-04-29 10:08:25 +08003676 if (err)
3677 goto err_free_dev;
3678
3679 /* No MT7628/88 support yet */
3680 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3681 err = mtk_mdio_init(eth);
3682 if (err)
3683 goto err_free_dev;
3684 }
3685
3686 for (i = 0; i < MTK_MAX_DEVS; i++) {
3687 if (!eth->netdev[i])
3688 continue;
3689
3690 err = register_netdev(eth->netdev[i]);
3691 if (err) {
3692 dev_err(eth->dev, "error bringing up device\n");
3693 goto err_deinit_mdio;
3694 } else
3695 netif_info(eth, probe, eth->netdev[i],
3696 "mediatek frame engine at 0x%08lx, irq %d\n",
3697 eth->netdev[i]->base_addr, eth->irq[0]);
3698 }
3699
3700 /* we run 2 devices on the same DMA ring so we need a dummy device
3701 * for NAPI to work
3702 */
3703 init_dummy_netdev(&eth->dummy_dev);
3704 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
3705 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08003706 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08003707 MTK_NAPI_WEIGHT);
3708
developer18f46a82021-07-20 21:08:21 +08003709 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3710 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3711 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
3712 mtk_napi_rx, MTK_NAPI_WEIGHT);
3713 }
3714
developerfd40db22021-04-29 10:08:25 +08003715 mtketh_debugfs_init(eth);
3716 debug_proc_init(eth);
3717
3718 platform_set_drvdata(pdev, eth);
3719
developer8051e042022-04-08 13:26:36 +08003720 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer793f7b42022-05-20 13:54:51 +08003721#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8051e042022-04-08 13:26:36 +08003722 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3723 eth->mtk_dma_monitor_timer.expires = jiffies;
3724 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08003725#endif
developer8051e042022-04-08 13:26:36 +08003726
developerfd40db22021-04-29 10:08:25 +08003727 return 0;
3728
3729err_deinit_mdio:
3730 mtk_mdio_cleanup(eth);
3731err_free_dev:
3732 mtk_free_dev(eth);
3733err_deinit_hw:
3734 mtk_hw_deinit(eth);
3735
3736 return err;
3737}
3738
3739static int mtk_remove(struct platform_device *pdev)
3740{
3741 struct mtk_eth *eth = platform_get_drvdata(pdev);
3742 struct mtk_mac *mac;
3743 int i;
3744
3745 /* stop all devices to make sure that dma is properly shut down */
3746 for (i = 0; i < MTK_MAC_COUNT; i++) {
3747 if (!eth->netdev[i])
3748 continue;
3749 mtk_stop(eth->netdev[i]);
3750 mac = netdev_priv(eth->netdev[i]);
3751 phylink_disconnect_phy(mac->phylink);
3752 }
3753
3754 mtk_hw_deinit(eth);
3755
3756 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003757 netif_napi_del(&eth->rx_napi[0].napi);
3758
3759 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3760 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3761 netif_napi_del(&eth->rx_napi[i].napi);
3762 }
3763
developerfd40db22021-04-29 10:08:25 +08003764 mtk_cleanup(eth);
3765 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08003766 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
3767 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003768
3769 return 0;
3770}
3771
3772static const struct mtk_soc_data mt2701_data = {
3773 .caps = MT7623_CAPS | MTK_HWLRO,
3774 .hw_features = MTK_HW_FEATURES,
3775 .required_clks = MT7623_CLKS_BITMAP,
3776 .required_pctl = true,
3777 .has_sram = false,
3778};
3779
3780static const struct mtk_soc_data mt7621_data = {
3781 .caps = MT7621_CAPS,
3782 .hw_features = MTK_HW_FEATURES,
3783 .required_clks = MT7621_CLKS_BITMAP,
3784 .required_pctl = false,
3785 .has_sram = false,
3786};
3787
3788static const struct mtk_soc_data mt7622_data = {
3789 .ana_rgc3 = 0x2028,
3790 .caps = MT7622_CAPS | MTK_HWLRO,
3791 .hw_features = MTK_HW_FEATURES,
3792 .required_clks = MT7622_CLKS_BITMAP,
3793 .required_pctl = false,
3794 .has_sram = false,
3795};
3796
3797static const struct mtk_soc_data mt7623_data = {
3798 .caps = MT7623_CAPS | MTK_HWLRO,
3799 .hw_features = MTK_HW_FEATURES,
3800 .required_clks = MT7623_CLKS_BITMAP,
3801 .required_pctl = true,
3802 .has_sram = false,
3803};
3804
3805static const struct mtk_soc_data mt7629_data = {
3806 .ana_rgc3 = 0x128,
3807 .caps = MT7629_CAPS | MTK_HWLRO,
3808 .hw_features = MTK_HW_FEATURES,
3809 .required_clks = MT7629_CLKS_BITMAP,
3810 .required_pctl = false,
3811 .has_sram = false,
3812};
3813
3814static const struct mtk_soc_data mt7986_data = {
3815 .ana_rgc3 = 0x128,
3816 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08003817 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08003818 .required_clks = MT7986_CLKS_BITMAP,
3819 .required_pctl = false,
3820 .has_sram = true,
3821};
3822
developer255bba22021-07-27 15:16:33 +08003823static const struct mtk_soc_data mt7981_data = {
3824 .ana_rgc3 = 0x128,
3825 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08003826 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08003827 .required_clks = MT7981_CLKS_BITMAP,
3828 .required_pctl = false,
3829 .has_sram = true,
3830};
3831
developerfd40db22021-04-29 10:08:25 +08003832static const struct mtk_soc_data rt5350_data = {
3833 .caps = MT7628_CAPS,
3834 .hw_features = MTK_HW_FEATURES_MT7628,
3835 .required_clks = MT7628_CLKS_BITMAP,
3836 .required_pctl = false,
3837 .has_sram = false,
3838};
3839
3840const struct of_device_id of_mtk_match[] = {
3841 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
3842 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
3843 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
3844 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
3845 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
3846 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08003847 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developerfd40db22021-04-29 10:08:25 +08003848 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
3849 {},
3850};
3851MODULE_DEVICE_TABLE(of, of_mtk_match);
3852
3853static struct platform_driver mtk_driver = {
3854 .probe = mtk_probe,
3855 .remove = mtk_remove,
3856 .driver = {
3857 .name = "mtk_soc_eth",
3858 .of_match_table = of_mtk_match,
3859 },
3860};
3861
3862module_platform_driver(mtk_driver);
3863
3864MODULE_LICENSE("GPL");
3865MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3866MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");