blob: 60151271fcf003196f2aa5f19226ae185864af3b [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
33static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080034atomic_t reset_lock = ATOMIC_INIT(0);
35atomic_t force = ATOMIC_INIT(0);
36
developerfd40db22021-04-29 10:08:25 +080037module_param_named(msg_level, mtk_msg_level, int, 0);
38MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080039DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080040
41#define MTK_ETHTOOL_STAT(x) { #x, \
42 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
43
44/* strings used by ethtool */
45static const struct mtk_ethtool_stats {
46 char str[ETH_GSTRING_LEN];
47 u32 offset;
48} mtk_ethtool_stats[] = {
49 MTK_ETHTOOL_STAT(tx_bytes),
50 MTK_ETHTOOL_STAT(tx_packets),
51 MTK_ETHTOOL_STAT(tx_skip),
52 MTK_ETHTOOL_STAT(tx_collisions),
53 MTK_ETHTOOL_STAT(rx_bytes),
54 MTK_ETHTOOL_STAT(rx_packets),
55 MTK_ETHTOOL_STAT(rx_overflow),
56 MTK_ETHTOOL_STAT(rx_fcs_errors),
57 MTK_ETHTOOL_STAT(rx_short_errors),
58 MTK_ETHTOOL_STAT(rx_long_errors),
59 MTK_ETHTOOL_STAT(rx_checksum_errors),
60 MTK_ETHTOOL_STAT(rx_flow_control_packets),
61};
62
63static const char * const mtk_clks_source_name[] = {
64 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
65 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
66 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
67 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
68};
69
70void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
71{
72 __raw_writel(val, eth->base + reg);
73}
74
75u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
76{
77 return __raw_readl(eth->base + reg);
78}
79
80u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
81{
82 u32 val;
83
84 val = mtk_r32(eth, reg);
85 val &= ~mask;
86 val |= set;
87 mtk_w32(eth, val, reg);
88 return reg;
89}
90
91static int mtk_mdio_busy_wait(struct mtk_eth *eth)
92{
93 unsigned long t_start = jiffies;
94
95 while (1) {
96 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
97 return 0;
98 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
99 break;
developerc4671b22021-05-28 13:16:42 +0800100 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800101 }
102
103 dev_err(eth->dev, "mdio: MDIO timeout\n");
104 return -1;
105}
106
developer599cda42022-05-24 15:13:31 +0800107u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
108 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800109{
110 if (mtk_mdio_busy_wait(eth))
111 return -1;
112
113 write_data &= 0xffff;
114
developer599cda42022-05-24 15:13:31 +0800115 if (phy_reg & MII_ADDR_C45) {
116 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
117 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
118 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
119 MTK_PHY_IAC);
120
121 if (mtk_mdio_busy_wait(eth))
122 return -1;
123
124 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
125 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
126 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
127 MTK_PHY_IAC);
128 } else {
129 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
130 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
131 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
132 MTK_PHY_IAC);
133 }
developerfd40db22021-04-29 10:08:25 +0800134
135 if (mtk_mdio_busy_wait(eth))
136 return -1;
137
138 return 0;
139}
140
developer599cda42022-05-24 15:13:31 +0800141u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800142{
143 u32 d;
144
145 if (mtk_mdio_busy_wait(eth))
146 return 0xffff;
147
developer599cda42022-05-24 15:13:31 +0800148 if (phy_reg & MII_ADDR_C45) {
149 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
150 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
151 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
152 MTK_PHY_IAC);
153
154 if (mtk_mdio_busy_wait(eth))
155 return 0xffff;
156
157 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
158 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
159 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
160 MTK_PHY_IAC);
161 } else {
162 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
163 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
164 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
165 MTK_PHY_IAC);
166 }
developerfd40db22021-04-29 10:08:25 +0800167
168 if (mtk_mdio_busy_wait(eth))
169 return 0xffff;
170
171 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
172
173 return d;
174}
175
176static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
177 int phy_reg, u16 val)
178{
179 struct mtk_eth *eth = bus->priv;
180
181 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
182}
183
184static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
185{
186 struct mtk_eth *eth = bus->priv;
187
188 return _mtk_mdio_read(eth, phy_addr, phy_reg);
189}
190
developerabeadd52022-08-15 11:26:44 +0800191static int mtk_mdio_reset(struct mii_bus *bus)
192{
193 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
194 * we just need to wait until device ready.
195 */
196 mdelay(20);
197
198 return 0;
199}
200
developerfd40db22021-04-29 10:08:25 +0800201static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
202 phy_interface_t interface)
203{
204 u32 val;
205
206 /* Check DDR memory type.
207 * Currently TRGMII mode with DDR2 memory is not supported.
208 */
209 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
210 if (interface == PHY_INTERFACE_MODE_TRGMII &&
211 val & SYSCFG_DRAM_TYPE_DDR2) {
212 dev_err(eth->dev,
213 "TRGMII mode with DDR2 memory is not supported!\n");
214 return -EOPNOTSUPP;
215 }
216
217 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
218 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
219
220 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
221 ETHSYS_TRGMII_MT7621_MASK, val);
222
223 return 0;
224}
225
226static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
227 phy_interface_t interface, int speed)
228{
229 u32 val;
230 int ret;
231
232 if (interface == PHY_INTERFACE_MODE_TRGMII) {
233 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
234 val = 500000000;
235 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
236 if (ret)
237 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
238 return;
239 }
240
241 val = (speed == SPEED_1000) ?
242 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
243 mtk_w32(eth, val, INTF_MODE);
244
245 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
246 ETHSYS_TRGMII_CLK_SEL362_5,
247 ETHSYS_TRGMII_CLK_SEL362_5);
248
249 val = (speed == SPEED_1000) ? 250000000 : 500000000;
250 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
251 if (ret)
252 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
253
254 val = (speed == SPEED_1000) ?
255 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
256 mtk_w32(eth, val, TRGMII_RCK_CTRL);
257
258 val = (speed == SPEED_1000) ?
259 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
260 mtk_w32(eth, val, TRGMII_TCK_CTRL);
261}
262
developer089e8852022-09-28 14:43:46 +0800263static void mtk_setup_bridge_switch(struct mtk_eth *eth)
264{
265 int val;
266
267 /* Force Port1 XGMAC Link Up */
268 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
269 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
270 MTK_XGMAC_STS(MTK_GMAC1_ID));
271
272 /* Adjust GSW bridge IPG to 11*/
273 val = mtk_r32(eth, MTK_GSW_CFG);
274 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
275 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
276 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
277 mtk_w32(eth, val, MTK_GSW_CFG);
278
279 /* Disable GDM1 RX CRC stripping */
280 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
281 val &= ~MTK_GDMA_STRP_CRC;
282 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
283}
284
developerfd40db22021-04-29 10:08:25 +0800285static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
286 const struct phylink_link_state *state)
287{
288 struct mtk_mac *mac = container_of(config, struct mtk_mac,
289 phylink_config);
290 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800291 u32 sid, i;
developerfb556ca2021-10-13 10:52:09 +0800292 int val, ge_mode, err=0;
developerfd40db22021-04-29 10:08:25 +0800293
294 /* MT76x8 has no hardware settings between for the MAC */
295 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
296 mac->interface != state->interface) {
297 /* Setup soc pin functions */
298 switch (state->interface) {
299 case PHY_INTERFACE_MODE_TRGMII:
300 if (mac->id)
301 goto err_phy;
302 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
303 MTK_GMAC1_TRGMII))
304 goto err_phy;
305 /* fall through */
306 case PHY_INTERFACE_MODE_RGMII_TXID:
307 case PHY_INTERFACE_MODE_RGMII_RXID:
308 case PHY_INTERFACE_MODE_RGMII_ID:
309 case PHY_INTERFACE_MODE_RGMII:
310 case PHY_INTERFACE_MODE_MII:
311 case PHY_INTERFACE_MODE_REVMII:
312 case PHY_INTERFACE_MODE_RMII:
313 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
314 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
315 if (err)
316 goto init_err;
317 }
318 break;
319 case PHY_INTERFACE_MODE_1000BASEX:
320 case PHY_INTERFACE_MODE_2500BASEX:
321 case PHY_INTERFACE_MODE_SGMII:
322 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
323 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
324 if (err)
325 goto init_err;
326 }
327 break;
328 case PHY_INTERFACE_MODE_GMII:
329 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
330 err = mtk_gmac_gephy_path_setup(eth, mac->id);
331 if (err)
332 goto init_err;
333 }
334 break;
developer30e13e72022-11-03 10:21:24 +0800335 case PHY_INTERFACE_MODE_XGMII:
336 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
337 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
338 if (err)
339 goto init_err;
340 }
341 break;
developer089e8852022-09-28 14:43:46 +0800342 case PHY_INTERFACE_MODE_USXGMII:
343 case PHY_INTERFACE_MODE_10GKR:
344 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
345 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
346 if (err)
347 goto init_err;
348 }
349 break;
developerfd40db22021-04-29 10:08:25 +0800350 default:
351 goto err_phy;
352 }
353
354 /* Setup clock for 1st gmac */
355 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
356 !phy_interface_mode_is_8023z(state->interface) &&
357 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
358 if (MTK_HAS_CAPS(mac->hw->soc->caps,
359 MTK_TRGMII_MT7621_CLK)) {
360 if (mt7621_gmac0_rgmii_adjust(mac->hw,
361 state->interface))
362 goto err_phy;
363 } else {
364 mtk_gmac0_rgmii_adjust(mac->hw,
365 state->interface,
366 state->speed);
367
368 /* mt7623_pad_clk_setup */
369 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
370 mtk_w32(mac->hw,
371 TD_DM_DRVP(8) | TD_DM_DRVN(8),
372 TRGMII_TD_ODT(i));
373
374 /* Assert/release MT7623 RXC reset */
375 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
376 TRGMII_RCK_CTRL);
377 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
378 }
379 }
380
381 ge_mode = 0;
382 switch (state->interface) {
383 case PHY_INTERFACE_MODE_MII:
384 case PHY_INTERFACE_MODE_GMII:
385 ge_mode = 1;
386 break;
387 case PHY_INTERFACE_MODE_REVMII:
388 ge_mode = 2;
389 break;
390 case PHY_INTERFACE_MODE_RMII:
391 if (mac->id)
392 goto err_phy;
393 ge_mode = 3;
394 break;
395 default:
396 break;
397 }
398
399 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800400 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800401 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
402 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
403 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
404 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800405 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800406
407 mac->interface = state->interface;
408 }
409
410 /* SGMII */
411 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
412 phy_interface_mode_is_8023z(state->interface)) {
413 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
414 * being setup done.
415 */
developerd82e8372022-02-09 15:00:09 +0800416 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800417 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
418
419 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
420 SYSCFG0_SGMII_MASK,
421 ~(u32)SYSCFG0_SGMII_MASK);
422
423 /* Decide how GMAC and SGMIISYS be mapped */
424 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
425 0 : mac->id;
426
427 /* Setup SGMIISYS with the determined property */
428 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800429 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800430 state);
developer2fbee452022-08-12 13:58:20 +0800431 else
developer089e8852022-09-28 14:43:46 +0800432 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800433
developerd82e8372022-02-09 15:00:09 +0800434 if (err) {
435 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800436 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800437 }
developerfd40db22021-04-29 10:08:25 +0800438
439 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
440 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800441 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800442 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
443 state->interface == PHY_INTERFACE_MODE_10GKR) {
444 sid = mac->id;
445
446 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
447 sid != MTK_GMAC1_ID) {
448 if (phylink_autoneg_inband(mode))
449 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
450 SPEED_10000);
451 else
452 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
453 SPEED_10000);
454
455 if (err)
456 goto init_err;
457 }
developerfd40db22021-04-29 10:08:25 +0800458 } else if (phylink_autoneg_inband(mode)) {
459 dev_err(eth->dev,
460 "In-band mode not supported in non SGMII mode!\n");
461 return;
462 }
463
464 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800465 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800466 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
467 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800468
developer089e8852022-09-28 14:43:46 +0800469 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
470 switch (mac->id) {
471 case MTK_GMAC1_ID:
472 mtk_setup_bridge_switch(eth);
473 break;
474 case MTK_GMAC3_ID:
475 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
476 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
477 MTK_XGMAC_STS(mac->id));
478 break;
479 }
480 }
developerfd40db22021-04-29 10:08:25 +0800481 }
482
developerfd40db22021-04-29 10:08:25 +0800483 return;
484
485err_phy:
486 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
487 mac->id, phy_modes(state->interface));
488 return;
489
490init_err:
491 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
492 mac->id, phy_modes(state->interface), err);
493}
494
developer089e8852022-09-28 14:43:46 +0800495static int mtk_mac_pcs_get_state(struct phylink_config *config,
496 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800497{
498 struct mtk_mac *mac = container_of(config, struct mtk_mac,
499 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800500
developer089e8852022-09-28 14:43:46 +0800501 if (mac->type == MTK_XGDM_TYPE) {
502 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800503
developer089e8852022-09-28 14:43:46 +0800504 if (mac->id == MTK_GMAC2_ID)
505 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800506
developer089e8852022-09-28 14:43:46 +0800507 state->duplex = 1;
508
509 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
510 case 0:
511 state->speed = SPEED_10000;
512 break;
513 case 1:
514 state->speed = SPEED_5000;
515 break;
516 case 2:
517 state->speed = SPEED_2500;
518 break;
519 case 3:
520 state->speed = SPEED_1000;
521 break;
522 }
523
524 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
525 } else if (mac->type == MTK_GDM_TYPE) {
526 struct mtk_eth *eth = mac->hw;
527 struct mtk_xgmii *ss = eth->xgmii;
528 u32 id = mtk_mac2xgmii_id(eth, mac->id);
529 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
530 u32 val;
531
532 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
533
534 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
535
536 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
537 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
538
539 val = val >> 16;
540
541 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
542
543 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
544 case 0:
545 state->speed = SPEED_10;
546 break;
547 case 1:
548 state->speed = SPEED_100;
549 break;
550 case 2:
551 state->speed = SPEED_1000;
552 break;
553 }
554 } else {
555 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
556
557 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
558
559 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
560 case 0:
561 state->speed = SPEED_10;
562 break;
563 case 1:
564 state->speed = SPEED_100;
565 break;
566 case 2:
567 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
568 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
569 break;
570 }
571 }
572
573 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
574 if (pmsr & MAC_MSR_RX_FC)
575 state->pause |= MLO_PAUSE_RX;
576 if (pmsr & MAC_MSR_TX_FC)
577 state->pause |= MLO_PAUSE_TX;
578 }
developerfd40db22021-04-29 10:08:25 +0800579
580 return 1;
581}
582
583static void mtk_mac_an_restart(struct phylink_config *config)
584{
585 struct mtk_mac *mac = container_of(config, struct mtk_mac,
586 phylink_config);
587
developer089e8852022-09-28 14:43:46 +0800588 if (mac->type != MTK_XGDM_TYPE)
589 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800590}
591
592static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
593 phy_interface_t interface)
594{
595 struct mtk_mac *mac = container_of(config, struct mtk_mac,
596 phylink_config);
developer089e8852022-09-28 14:43:46 +0800597 u32 mcr;
598
599 if (mac->type == MTK_GDM_TYPE) {
600 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
601 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
602 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
603 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
604 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800605
developer089e8852022-09-28 14:43:46 +0800606 mcr &= 0xfffffff0;
607 mcr |= XMAC_MCR_TRX_DISABLE;
608 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
609 }
developerfd40db22021-04-29 10:08:25 +0800610}
611
612static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
613 phy_interface_t interface,
614 struct phy_device *phy)
615{
616 struct mtk_mac *mac = container_of(config, struct mtk_mac,
617 phylink_config);
developer089e8852022-09-28 14:43:46 +0800618 u32 mcr, mcr_cur;
619
620 if (mac->type == MTK_GDM_TYPE) {
621 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
622 mcr = mcr_cur;
623 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
624 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
625 MAC_MCR_FORCE_RX_FC);
626 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
627 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
628
629 /* Configure speed */
630 switch (speed) {
631 case SPEED_2500:
632 case SPEED_1000:
633 mcr |= MAC_MCR_SPEED_1000;
634 break;
635 case SPEED_100:
636 mcr |= MAC_MCR_SPEED_100;
637 break;
638 }
639
640 /* Configure duplex */
641 if (duplex == DUPLEX_FULL)
642 mcr |= MAC_MCR_FORCE_DPX;
643
644 /* Configure pause modes -
645 * phylink will avoid these for half duplex
646 */
647 if (tx_pause)
648 mcr |= MAC_MCR_FORCE_TX_FC;
649 if (rx_pause)
650 mcr |= MAC_MCR_FORCE_RX_FC;
651
652 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
653
654 /* Only update control register when needed! */
655 if (mcr != mcr_cur)
656 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
657 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
658 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
659
660 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
661 /* Configure pause modes -
662 * phylink will avoid these for half duplex
663 */
664 if (tx_pause)
665 mcr |= XMAC_MCR_FORCE_TX_FC;
666 if (rx_pause)
667 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800668
developer089e8852022-09-28 14:43:46 +0800669 mcr &= ~(XMAC_MCR_TRX_DISABLE);
670 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
671 }
developerfd40db22021-04-29 10:08:25 +0800672}
673
674static void mtk_validate(struct phylink_config *config,
675 unsigned long *supported,
676 struct phylink_link_state *state)
677{
678 struct mtk_mac *mac = container_of(config, struct mtk_mac,
679 phylink_config);
680 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
681
682 if (state->interface != PHY_INTERFACE_MODE_NA &&
683 state->interface != PHY_INTERFACE_MODE_MII &&
684 state->interface != PHY_INTERFACE_MODE_GMII &&
685 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
686 phy_interface_mode_is_rgmii(state->interface)) &&
687 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
688 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
689 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
690 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800691 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800692 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
693 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800694 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
695 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
696 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
697 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800698 linkmode_zero(supported);
699 return;
700 }
701
702 phylink_set_port_modes(mask);
703 phylink_set(mask, Autoneg);
704
705 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800706 case PHY_INTERFACE_MODE_USXGMII:
707 case PHY_INTERFACE_MODE_10GKR:
708 phylink_set(mask, 10000baseKR_Full);
709 phylink_set(mask, 10000baseT_Full);
710 phylink_set(mask, 10000baseCR_Full);
711 phylink_set(mask, 10000baseSR_Full);
712 phylink_set(mask, 10000baseLR_Full);
713 phylink_set(mask, 10000baseLRM_Full);
714 phylink_set(mask, 10000baseER_Full);
715 phylink_set(mask, 100baseT_Half);
716 phylink_set(mask, 100baseT_Full);
717 phylink_set(mask, 1000baseT_Half);
718 phylink_set(mask, 1000baseT_Full);
719 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800720 phylink_set(mask, 2500baseT_Full);
721 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800722 break;
developerfd40db22021-04-29 10:08:25 +0800723 case PHY_INTERFACE_MODE_TRGMII:
724 phylink_set(mask, 1000baseT_Full);
725 break;
developer30e13e72022-11-03 10:21:24 +0800726 case PHY_INTERFACE_MODE_XGMII:
727 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800728 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800729 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800730 /* fall through; */
731 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800732 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800733 phylink_set(mask, 2500baseT_Full);
734 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800735 case PHY_INTERFACE_MODE_GMII:
736 case PHY_INTERFACE_MODE_RGMII:
737 case PHY_INTERFACE_MODE_RGMII_ID:
738 case PHY_INTERFACE_MODE_RGMII_RXID:
739 case PHY_INTERFACE_MODE_RGMII_TXID:
740 phylink_set(mask, 1000baseT_Half);
741 /* fall through */
742 case PHY_INTERFACE_MODE_SGMII:
743 phylink_set(mask, 1000baseT_Full);
744 phylink_set(mask, 1000baseX_Full);
745 /* fall through */
746 case PHY_INTERFACE_MODE_MII:
747 case PHY_INTERFACE_MODE_RMII:
748 case PHY_INTERFACE_MODE_REVMII:
749 case PHY_INTERFACE_MODE_NA:
750 default:
751 phylink_set(mask, 10baseT_Half);
752 phylink_set(mask, 10baseT_Full);
753 phylink_set(mask, 100baseT_Half);
754 phylink_set(mask, 100baseT_Full);
755 break;
756 }
757
758 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800759
760 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
761 phylink_set(mask, 10000baseKR_Full);
762 phylink_set(mask, 10000baseSR_Full);
763 phylink_set(mask, 10000baseLR_Full);
764 phylink_set(mask, 10000baseLRM_Full);
765 phylink_set(mask, 10000baseER_Full);
766 phylink_set(mask, 1000baseKX_Full);
767 phylink_set(mask, 1000baseT_Full);
768 phylink_set(mask, 1000baseX_Full);
769 phylink_set(mask, 2500baseX_Full);
770 }
developerfd40db22021-04-29 10:08:25 +0800771 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
772 phylink_set(mask, 1000baseT_Full);
773 phylink_set(mask, 1000baseX_Full);
774 phylink_set(mask, 2500baseX_Full);
775 }
776 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
777 phylink_set(mask, 1000baseT_Full);
778 phylink_set(mask, 1000baseT_Half);
779 phylink_set(mask, 1000baseX_Full);
780 }
781 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
782 phylink_set(mask, 1000baseT_Full);
783 phylink_set(mask, 1000baseT_Half);
784 }
785 }
786
developer30e13e72022-11-03 10:21:24 +0800787 if (mac->type == MTK_XGDM_TYPE) {
788 phylink_clear(mask, 10baseT_Half);
789 phylink_clear(mask, 100baseT_Half);
790 phylink_clear(mask, 1000baseT_Half);
791 }
792
developerfd40db22021-04-29 10:08:25 +0800793 phylink_set(mask, Pause);
794 phylink_set(mask, Asym_Pause);
795
796 linkmode_and(supported, supported, mask);
797 linkmode_and(state->advertising, state->advertising, mask);
798
799 /* We can only operate at 2500BaseX or 1000BaseX. If requested
800 * to advertise both, only report advertising at 2500BaseX.
801 */
802 phylink_helper_basex_speed(state);
803}
804
805static const struct phylink_mac_ops mtk_phylink_ops = {
806 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800807 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800808 .mac_an_restart = mtk_mac_an_restart,
809 .mac_config = mtk_mac_config,
810 .mac_link_down = mtk_mac_link_down,
811 .mac_link_up = mtk_mac_link_up,
812};
813
814static int mtk_mdio_init(struct mtk_eth *eth)
815{
816 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800817 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800818 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800819 u32 val;
developerfd40db22021-04-29 10:08:25 +0800820
821 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
822 if (!mii_np) {
823 dev_err(eth->dev, "no %s child node found", "mdio-bus");
824 return -ENODEV;
825 }
826
827 if (!of_device_is_available(mii_np)) {
828 ret = -ENODEV;
829 goto err_put_node;
830 }
831
832 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
833 if (!eth->mii_bus) {
834 ret = -ENOMEM;
835 goto err_put_node;
836 }
837
838 eth->mii_bus->name = "mdio";
839 eth->mii_bus->read = mtk_mdio_read;
840 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800841 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800842 eth->mii_bus->priv = eth;
843 eth->mii_bus->parent = eth->dev;
844
developer6fd46562021-10-14 15:04:34 +0800845 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800846 ret = -ENOMEM;
847 goto err_put_node;
848 }
developerc8acd8d2022-11-10 09:07:10 +0800849
850 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
851 max_clk = val;
852
853 while (clk / divider > max_clk) {
854 if (divider >= 63)
855 break;
856
857 divider++;
858 };
859
860 /* Configure MDC Turbo Mode */
861 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
862 val = mtk_r32(eth, MTK_MAC_MISC);
863 val |= MISC_MDC_TURBO;
864 mtk_w32(eth, val, MTK_MAC_MISC);
865 } else {
866 val = mtk_r32(eth, MTK_PPSC);
867 val |= PPSC_MDC_TURBO;
868 mtk_w32(eth, val, MTK_PPSC);
869 }
870
871 /* Configure MDC Divider */
872 val = mtk_r32(eth, MTK_PPSC);
873 val &= ~PPSC_MDC_CFG;
874 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
875 mtk_w32(eth, val, MTK_PPSC);
876
877 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
878
developerfd40db22021-04-29 10:08:25 +0800879 ret = of_mdiobus_register(eth->mii_bus, mii_np);
880
881err_put_node:
882 of_node_put(mii_np);
883 return ret;
884}
885
886static void mtk_mdio_cleanup(struct mtk_eth *eth)
887{
888 if (!eth->mii_bus)
889 return;
890
891 mdiobus_unregister(eth->mii_bus);
892}
893
894static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
895{
896 unsigned long flags;
897 u32 val;
898
899 spin_lock_irqsave(&eth->tx_irq_lock, flags);
900 val = mtk_r32(eth, eth->tx_int_mask_reg);
901 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
902 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
903}
904
905static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
906{
907 unsigned long flags;
908 u32 val;
909
910 spin_lock_irqsave(&eth->tx_irq_lock, flags);
911 val = mtk_r32(eth, eth->tx_int_mask_reg);
912 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
913 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
914}
915
916static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
917{
918 unsigned long flags;
919 u32 val;
920
921 spin_lock_irqsave(&eth->rx_irq_lock, flags);
922 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
923 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
924 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
925}
926
927static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
928{
929 unsigned long flags;
930 u32 val;
931
932 spin_lock_irqsave(&eth->rx_irq_lock, flags);
933 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
934 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
935 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
936}
937
938static int mtk_set_mac_address(struct net_device *dev, void *p)
939{
940 int ret = eth_mac_addr(dev, p);
941 struct mtk_mac *mac = netdev_priv(dev);
942 struct mtk_eth *eth = mac->hw;
943 const char *macaddr = dev->dev_addr;
944
945 if (ret)
946 return ret;
947
948 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
949 return -EBUSY;
950
951 spin_lock_bh(&mac->hw->page_lock);
952 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
953 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
954 MT7628_SDM_MAC_ADRH);
955 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
956 (macaddr[4] << 8) | macaddr[5],
957 MT7628_SDM_MAC_ADRL);
958 } else {
959 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
960 MTK_GDMA_MAC_ADRH(mac->id));
961 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
962 (macaddr[4] << 8) | macaddr[5],
963 MTK_GDMA_MAC_ADRL(mac->id));
964 }
965 spin_unlock_bh(&mac->hw->page_lock);
966
967 return 0;
968}
969
970void mtk_stats_update_mac(struct mtk_mac *mac)
971{
developer089e8852022-09-28 14:43:46 +0800972 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800973 struct mtk_hw_stats *hw_stats = mac->hw_stats;
974 unsigned int base = MTK_GDM1_TX_GBCNT;
975 u64 stats;
976
977 base += hw_stats->reg_offset;
978
979 u64_stats_update_begin(&hw_stats->syncp);
980
981 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
982 stats = mtk_r32(mac->hw, base + 0x04);
983 if (stats)
984 hw_stats->rx_bytes += (stats << 32);
985 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
986 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
987 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
988 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
989 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
990 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
991 hw_stats->rx_flow_control_packets +=
992 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +0800993
994 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
995 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
996 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
997 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
998 stats = mtk_r32(mac->hw, base + 0x44);
999 if (stats)
1000 hw_stats->tx_bytes += (stats << 32);
1001 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1002 u64_stats_update_end(&hw_stats->syncp);
1003 } else {
1004 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1005 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1006 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1007 stats = mtk_r32(mac->hw, base + 0x34);
1008 if (stats)
1009 hw_stats->tx_bytes += (stats << 32);
1010 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1011 u64_stats_update_end(&hw_stats->syncp);
1012 }
developerfd40db22021-04-29 10:08:25 +08001013}
1014
1015static void mtk_stats_update(struct mtk_eth *eth)
1016{
1017 int i;
1018
1019 for (i = 0; i < MTK_MAC_COUNT; i++) {
1020 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1021 continue;
1022 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1023 mtk_stats_update_mac(eth->mac[i]);
1024 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1025 }
1026 }
1027}
1028
1029static void mtk_get_stats64(struct net_device *dev,
1030 struct rtnl_link_stats64 *storage)
1031{
1032 struct mtk_mac *mac = netdev_priv(dev);
1033 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1034 unsigned int start;
1035
1036 if (netif_running(dev) && netif_device_present(dev)) {
1037 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1038 mtk_stats_update_mac(mac);
1039 spin_unlock_bh(&hw_stats->stats_lock);
1040 }
1041 }
1042
1043 do {
1044 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1045 storage->rx_packets = hw_stats->rx_packets;
1046 storage->tx_packets = hw_stats->tx_packets;
1047 storage->rx_bytes = hw_stats->rx_bytes;
1048 storage->tx_bytes = hw_stats->tx_bytes;
1049 storage->collisions = hw_stats->tx_collisions;
1050 storage->rx_length_errors = hw_stats->rx_short_errors +
1051 hw_stats->rx_long_errors;
1052 storage->rx_over_errors = hw_stats->rx_overflow;
1053 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1054 storage->rx_errors = hw_stats->rx_checksum_errors;
1055 storage->tx_aborted_errors = hw_stats->tx_skip;
1056 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1057
1058 storage->tx_errors = dev->stats.tx_errors;
1059 storage->rx_dropped = dev->stats.rx_dropped;
1060 storage->tx_dropped = dev->stats.tx_dropped;
1061}
1062
1063static inline int mtk_max_frag_size(int mtu)
1064{
1065 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1066 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1067 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1068
1069 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1070 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1071}
1072
1073static inline int mtk_max_buf_size(int frag_size)
1074{
1075 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1076 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1077
1078 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1079
1080 return buf_size;
1081}
1082
developere9356982022-07-04 09:03:20 +08001083static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1084 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001085{
developerfd40db22021-04-29 10:08:25 +08001086 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001087 if (!(rxd->rxd2 & RX_DMA_DONE))
1088 return false;
1089
1090 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001091 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1092 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001093
developer089e8852022-09-28 14:43:46 +08001094 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1095 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001096 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1097 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001098 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001099 }
1100
developerc4671b22021-05-28 13:16:42 +08001101 return true;
developerfd40db22021-04-29 10:08:25 +08001102}
1103
1104/* the qdma core needs scratch memory to be setup */
1105static int mtk_init_fq_dma(struct mtk_eth *eth)
1106{
developere9356982022-07-04 09:03:20 +08001107 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001108 dma_addr_t phy_ring_tail;
1109 int cnt = MTK_DMA_SIZE;
1110 dma_addr_t dma_addr;
1111 int i;
1112
1113 if (!eth->soc->has_sram) {
1114 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001115 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001116 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001117 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001118 } else {
developer089e8852022-09-28 14:43:46 +08001119 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1120 eth->scratch_ring = eth->sram_base;
1121 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1122 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001123 }
1124
1125 if (unlikely(!eth->scratch_ring))
1126 return -ENOMEM;
1127
developere9356982022-07-04 09:03:20 +08001128 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001129 if (unlikely(!eth->scratch_head))
1130 return -ENOMEM;
1131
1132 dma_addr = dma_map_single(eth->dev,
1133 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1134 DMA_FROM_DEVICE);
1135 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1136 return -ENOMEM;
1137
developere9356982022-07-04 09:03:20 +08001138 phy_ring_tail = eth->phy_scratch_ring + soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001139
1140 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001141 struct mtk_tx_dma_v2 *txd;
1142
1143 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1144 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001145 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001146 txd->txd2 = eth->phy_scratch_ring +
1147 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001148
developere9356982022-07-04 09:03:20 +08001149 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1150 txd->txd4 = 0;
1151
developer089e8852022-09-28 14:43:46 +08001152 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1153 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001154 txd->txd5 = 0;
1155 txd->txd6 = 0;
1156 txd->txd7 = 0;
1157 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001158 }
developerfd40db22021-04-29 10:08:25 +08001159 }
1160
1161 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1162 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1163 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1164 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1165
1166 return 0;
1167}
1168
1169static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1170{
developere9356982022-07-04 09:03:20 +08001171 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001172}
1173
1174static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001175 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001176{
developere9356982022-07-04 09:03:20 +08001177 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001178
1179 return &ring->buf[idx];
1180}
1181
1182static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001183 void *dma)
developerfd40db22021-04-29 10:08:25 +08001184{
1185 return ring->dma_pdma - ring->dma + dma;
1186}
1187
developere9356982022-07-04 09:03:20 +08001188static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001189{
developere9356982022-07-04 09:03:20 +08001190 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001191}
1192
developerc4671b22021-05-28 13:16:42 +08001193static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1194 bool napi)
developerfd40db22021-04-29 10:08:25 +08001195{
1196 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1197 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1198 dma_unmap_single(eth->dev,
1199 dma_unmap_addr(tx_buf, dma_addr0),
1200 dma_unmap_len(tx_buf, dma_len0),
1201 DMA_TO_DEVICE);
1202 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1203 dma_unmap_page(eth->dev,
1204 dma_unmap_addr(tx_buf, dma_addr0),
1205 dma_unmap_len(tx_buf, dma_len0),
1206 DMA_TO_DEVICE);
1207 }
1208 } else {
1209 if (dma_unmap_len(tx_buf, dma_len0)) {
1210 dma_unmap_page(eth->dev,
1211 dma_unmap_addr(tx_buf, dma_addr0),
1212 dma_unmap_len(tx_buf, dma_len0),
1213 DMA_TO_DEVICE);
1214 }
1215
1216 if (dma_unmap_len(tx_buf, dma_len1)) {
1217 dma_unmap_page(eth->dev,
1218 dma_unmap_addr(tx_buf, dma_addr1),
1219 dma_unmap_len(tx_buf, dma_len1),
1220 DMA_TO_DEVICE);
1221 }
1222 }
1223
1224 tx_buf->flags = 0;
1225 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001226 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1227 if (napi)
1228 napi_consume_skb(tx_buf->skb, napi);
1229 else
1230 dev_kfree_skb_any(tx_buf->skb);
1231 }
developerfd40db22021-04-29 10:08:25 +08001232 tx_buf->skb = NULL;
1233}
1234
1235static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1236 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1237 size_t size, int idx)
1238{
1239 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1240 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1241 dma_unmap_len_set(tx_buf, dma_len0, size);
1242 } else {
1243 if (idx & 1) {
1244 txd->txd3 = mapped_addr;
1245 txd->txd2 |= TX_DMA_PLEN1(size);
1246 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1247 dma_unmap_len_set(tx_buf, dma_len1, size);
1248 } else {
1249 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1250 txd->txd1 = mapped_addr;
1251 txd->txd2 = TX_DMA_PLEN0(size);
1252 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1253 dma_unmap_len_set(tx_buf, dma_len0, size);
1254 }
1255 }
1256}
1257
developere9356982022-07-04 09:03:20 +08001258static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1259 struct mtk_tx_dma_desc_info *info)
1260{
1261 struct mtk_mac *mac = netdev_priv(dev);
1262 struct mtk_eth *eth = mac->hw;
1263 struct mtk_tx_dma *desc = txd;
1264 u32 data;
1265
1266 WRITE_ONCE(desc->txd1, info->addr);
1267
1268 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1269 if (info->last)
1270 data |= TX_DMA_LS0;
1271 WRITE_ONCE(desc->txd3, data);
1272
1273 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1274 data |= QID_HIGH_BITS(info->qid);
1275 if (info->first) {
1276 if (info->gso)
1277 data |= TX_DMA_TSO;
1278 /* tx checksum offload */
1279 if (info->csum)
1280 data |= TX_DMA_CHKSUM;
1281 /* vlan header offload */
1282 if (info->vlan)
1283 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1284 }
1285
1286#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1287 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1288 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1289 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1290 }
1291
1292 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1293 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1294#endif
1295 WRITE_ONCE(desc->txd4, data);
1296}
1297
1298static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1299 struct mtk_tx_dma_desc_info *info)
1300{
1301 struct mtk_mac *mac = netdev_priv(dev);
1302 struct mtk_eth *eth = mac->hw;
1303 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001304 u32 data = 0;
1305
1306 if (!info->qid && mac->id)
1307 info->qid = MTK_QDMA_GMAC2_QID;
1308
1309 WRITE_ONCE(desc->txd1, info->addr);
1310
1311 data = TX_DMA_PLEN0(info->size);
1312 if (info->last)
1313 data |= TX_DMA_LS0;
1314 WRITE_ONCE(desc->txd3, data);
1315
1316 data = ((mac->id == MTK_GMAC3_ID) ?
1317 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1318 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1319#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1320 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1321 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1322 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1323 }
1324
1325 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1326 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1327#endif
1328 WRITE_ONCE(desc->txd4, data);
1329
1330 data = 0;
1331 if (info->first) {
1332 if (info->gso)
1333 data |= TX_DMA_TSO_V2;
1334 /* tx checksum offload */
1335 if (info->csum)
1336 data |= TX_DMA_CHKSUM_V2;
1337 }
1338 WRITE_ONCE(desc->txd5, data);
1339
1340 data = 0;
1341 if (info->first && info->vlan)
1342 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1343 WRITE_ONCE(desc->txd6, data);
1344
1345 WRITE_ONCE(desc->txd7, 0);
1346 WRITE_ONCE(desc->txd8, 0);
1347}
1348
1349static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1350 struct mtk_tx_dma_desc_info *info)
1351{
1352 struct mtk_mac *mac = netdev_priv(dev);
1353 struct mtk_eth *eth = mac->hw;
1354 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001355 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001356 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001357
developerce08bca2022-10-06 16:21:13 +08001358 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001359 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001360
developer089e8852022-09-28 14:43:46 +08001361 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1362 TX_DMA_SDP1(info->addr) : 0;
1363
developere9356982022-07-04 09:03:20 +08001364 WRITE_ONCE(desc->txd1, info->addr);
1365
1366 data = TX_DMA_PLEN0(info->size);
1367 if (info->last)
1368 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001369 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001370
developer089e8852022-09-28 14:43:46 +08001371 data = ((mac->id == MTK_GMAC3_ID) ?
1372 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001373 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001374#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1375 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1376 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1377 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1378 }
1379
1380 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1381 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1382#endif
1383 WRITE_ONCE(desc->txd4, data);
1384
1385 data = 0;
1386 if (info->first) {
1387 if (info->gso)
1388 data |= TX_DMA_TSO_V2;
1389 /* tx checksum offload */
1390 if (info->csum)
1391 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001392
1393 if (netdev_uses_dsa(dev))
1394 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001395 }
1396 WRITE_ONCE(desc->txd5, data);
1397
1398 data = 0;
1399 if (info->first && info->vlan)
1400 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1401 WRITE_ONCE(desc->txd6, data);
1402
1403 WRITE_ONCE(desc->txd7, 0);
1404 WRITE_ONCE(desc->txd8, 0);
1405}
1406
1407static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1408 struct mtk_tx_dma_desc_info *info)
1409{
1410 struct mtk_mac *mac = netdev_priv(dev);
1411 struct mtk_eth *eth = mac->hw;
1412
developerce08bca2022-10-06 16:21:13 +08001413 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1414 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1415 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001416 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1417 else
1418 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1419}
1420
developerfd40db22021-04-29 10:08:25 +08001421static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1422 int tx_num, struct mtk_tx_ring *ring, bool gso)
1423{
developere9356982022-07-04 09:03:20 +08001424 struct mtk_tx_dma_desc_info txd_info = {
1425 .size = skb_headlen(skb),
1426 .qid = skb->mark & MTK_QDMA_TX_MASK,
1427 .gso = gso,
1428 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1429 .vlan = skb_vlan_tag_present(skb),
1430 .vlan_tci = skb_vlan_tag_get(skb),
1431 .first = true,
1432 .last = !skb_is_nonlinear(skb),
1433 };
developerfd40db22021-04-29 10:08:25 +08001434 struct mtk_mac *mac = netdev_priv(dev);
1435 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001436 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001437 struct mtk_tx_dma *itxd, *txd;
1438 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1439 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001440 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001441 int k = 0;
1442
1443 itxd = ring->next_free;
1444 itxd_pdma = qdma_to_pdma(ring, itxd);
1445 if (itxd == ring->last_free)
1446 return -ENOMEM;
1447
developere9356982022-07-04 09:03:20 +08001448 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001449 memset(itx_buf, 0, sizeof(*itx_buf));
1450
developere9356982022-07-04 09:03:20 +08001451 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1452 DMA_TO_DEVICE);
1453 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001454 return -ENOMEM;
1455
developere9356982022-07-04 09:03:20 +08001456 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1457
developerfd40db22021-04-29 10:08:25 +08001458 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001459 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1460 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1461 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001462 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001463 k++);
1464
developerfd40db22021-04-29 10:08:25 +08001465 /* TX SG offload */
1466 txd = itxd;
1467 txd_pdma = qdma_to_pdma(ring, txd);
1468
developere9356982022-07-04 09:03:20 +08001469 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001470 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1471 unsigned int offset = 0;
1472 int frag_size = skb_frag_size(frag);
1473
1474 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001475 bool new_desc = true;
1476
developere9356982022-07-04 09:03:20 +08001477 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001478 (i & 0x1)) {
1479 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1480 txd_pdma = qdma_to_pdma(ring, txd);
1481 if (txd == ring->last_free)
1482 goto err_dma;
1483
1484 n_desc++;
1485 } else {
1486 new_desc = false;
1487 }
1488
developere9356982022-07-04 09:03:20 +08001489 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1490 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1491 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1492 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1493 !(frag_size - txd_info.size);
1494 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1495 offset, txd_info.size,
1496 DMA_TO_DEVICE);
1497 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1498 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001499
developere9356982022-07-04 09:03:20 +08001500 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001501
developere9356982022-07-04 09:03:20 +08001502 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001503 if (new_desc)
1504 memset(tx_buf, 0, sizeof(*tx_buf));
1505 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1506 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001507 tx_buf->flags |=
1508 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1509 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1510 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001511
developere9356982022-07-04 09:03:20 +08001512 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1513 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001514
developere9356982022-07-04 09:03:20 +08001515 frag_size -= txd_info.size;
1516 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001517 }
1518 }
1519
1520 /* store skb to cleanup */
1521 itx_buf->skb = skb;
1522
developere9356982022-07-04 09:03:20 +08001523 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001524 if (k & 0x1)
1525 txd_pdma->txd2 |= TX_DMA_LS0;
1526 else
1527 txd_pdma->txd2 |= TX_DMA_LS1;
1528 }
1529
1530 netdev_sent_queue(dev, skb->len);
1531 skb_tx_timestamp(skb);
1532
1533 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1534 atomic_sub(n_desc, &ring->free_count);
1535
1536 /* make sure that all changes to the dma ring are flushed before we
1537 * continue
1538 */
1539 wmb();
1540
developere9356982022-07-04 09:03:20 +08001541 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001542 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1543 !netdev_xmit_more())
1544 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1545 } else {
developere9356982022-07-04 09:03:20 +08001546 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001547 ring->dma_size);
1548 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1549 }
1550
1551 return 0;
1552
1553err_dma:
1554 do {
developere9356982022-07-04 09:03:20 +08001555 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001556
1557 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001558 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001559
1560 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001561 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001562 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1563
1564 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1565 itxd_pdma = qdma_to_pdma(ring, itxd);
1566 } while (itxd != txd);
1567
1568 return -ENOMEM;
1569}
1570
1571static inline int mtk_cal_txd_req(struct sk_buff *skb)
1572{
1573 int i, nfrags;
1574 skb_frag_t *frag;
1575
1576 nfrags = 1;
1577 if (skb_is_gso(skb)) {
1578 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1579 frag = &skb_shinfo(skb)->frags[i];
1580 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1581 MTK_TX_DMA_BUF_LEN);
1582 }
1583 } else {
1584 nfrags += skb_shinfo(skb)->nr_frags;
1585 }
1586
1587 return nfrags;
1588}
1589
1590static int mtk_queue_stopped(struct mtk_eth *eth)
1591{
1592 int i;
1593
1594 for (i = 0; i < MTK_MAC_COUNT; i++) {
1595 if (!eth->netdev[i])
1596 continue;
1597 if (netif_queue_stopped(eth->netdev[i]))
1598 return 1;
1599 }
1600
1601 return 0;
1602}
1603
1604static void mtk_wake_queue(struct mtk_eth *eth)
1605{
1606 int i;
1607
1608 for (i = 0; i < MTK_MAC_COUNT; i++) {
1609 if (!eth->netdev[i])
1610 continue;
1611 netif_wake_queue(eth->netdev[i]);
1612 }
1613}
1614
1615static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1616{
1617 struct mtk_mac *mac = netdev_priv(dev);
1618 struct mtk_eth *eth = mac->hw;
1619 struct mtk_tx_ring *ring = &eth->tx_ring;
1620 struct net_device_stats *stats = &dev->stats;
1621 bool gso = false;
1622 int tx_num;
1623
1624 /* normally we can rely on the stack not calling this more than once,
1625 * however we have 2 queues running on the same ring so we need to lock
1626 * the ring access
1627 */
1628 spin_lock(&eth->page_lock);
1629
1630 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1631 goto drop;
1632
1633 tx_num = mtk_cal_txd_req(skb);
1634 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1635 netif_stop_queue(dev);
1636 netif_err(eth, tx_queued, dev,
1637 "Tx Ring full when queue awake!\n");
1638 spin_unlock(&eth->page_lock);
1639 return NETDEV_TX_BUSY;
1640 }
1641
1642 /* TSO: fill MSS info in tcp checksum field */
1643 if (skb_is_gso(skb)) {
1644 if (skb_cow_head(skb, 0)) {
1645 netif_warn(eth, tx_err, dev,
1646 "GSO expand head fail.\n");
1647 goto drop;
1648 }
1649
1650 if (skb_shinfo(skb)->gso_type &
1651 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1652 gso = true;
1653 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1654 }
1655 }
1656
1657 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1658 goto drop;
1659
1660 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1661 netif_stop_queue(dev);
1662
1663 spin_unlock(&eth->page_lock);
1664
1665 return NETDEV_TX_OK;
1666
1667drop:
1668 spin_unlock(&eth->page_lock);
1669 stats->tx_dropped++;
1670 dev_kfree_skb_any(skb);
1671 return NETDEV_TX_OK;
1672}
1673
1674static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1675{
1676 int i;
1677 struct mtk_rx_ring *ring;
1678 int idx;
1679
developerfd40db22021-04-29 10:08:25 +08001680 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001681 struct mtk_rx_dma *rxd;
1682
developer77d03a72021-06-06 00:06:00 +08001683 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1684 continue;
1685
developerfd40db22021-04-29 10:08:25 +08001686 ring = &eth->rx_ring[i];
1687 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001688 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1689 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001690 ring->calc_idx_update = true;
1691 return ring;
1692 }
1693 }
1694
1695 return NULL;
1696}
1697
developer18f46a82021-07-20 21:08:21 +08001698static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001699{
developerfd40db22021-04-29 10:08:25 +08001700 int i;
1701
developerfb556ca2021-10-13 10:52:09 +08001702 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001703 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001704 else {
developerfd40db22021-04-29 10:08:25 +08001705 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1706 ring = &eth->rx_ring[i];
1707 if (ring->calc_idx_update) {
1708 ring->calc_idx_update = false;
1709 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1710 }
1711 }
1712 }
1713}
1714
1715static int mtk_poll_rx(struct napi_struct *napi, int budget,
1716 struct mtk_eth *eth)
1717{
developer18f46a82021-07-20 21:08:21 +08001718 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1719 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001720 int idx;
1721 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001722 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001723 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001724 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001725 int done = 0;
1726
developer18f46a82021-07-20 21:08:21 +08001727 if (unlikely(!ring))
1728 goto rx_done;
1729
developerfd40db22021-04-29 10:08:25 +08001730 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001731 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001732 unsigned int pktlen;
1733 dma_addr_t dma_addr;
developere9356982022-07-04 09:03:20 +08001734 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001735
developer18f46a82021-07-20 21:08:21 +08001736 if (eth->hwlro)
1737 ring = mtk_get_rx_ring(eth);
1738
developerfd40db22021-04-29 10:08:25 +08001739 if (unlikely(!ring))
1740 goto rx_done;
1741
1742 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001743 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001744 data = ring->data[idx];
1745
developere9356982022-07-04 09:03:20 +08001746 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001747 break;
1748
1749 /* find out which mac the packet come from. values start at 1 */
1750 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1751 mac = 0;
1752 } else {
developer089e8852022-09-28 14:43:46 +08001753 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1754 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1755 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1756 case PSE_GDM1_PORT:
1757 case PSE_GDM2_PORT:
1758 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1759 break;
1760 case PSE_GDM3_PORT:
1761 mac = MTK_GMAC3_ID;
1762 break;
1763 }
1764 } else
developerfd40db22021-04-29 10:08:25 +08001765 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1766 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1767 }
1768
1769 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1770 !eth->netdev[mac]))
1771 goto release_desc;
1772
1773 netdev = eth->netdev[mac];
1774
1775 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1776 goto release_desc;
1777
1778 /* alloc new buffer */
1779 new_data = napi_alloc_frag(ring->frag_size);
1780 if (unlikely(!new_data)) {
1781 netdev->stats.rx_dropped++;
1782 goto release_desc;
1783 }
1784 dma_addr = dma_map_single(eth->dev,
1785 new_data + NET_SKB_PAD +
1786 eth->ip_align,
1787 ring->buf_size,
1788 DMA_FROM_DEVICE);
1789 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1790 skb_free_frag(new_data);
1791 netdev->stats.rx_dropped++;
1792 goto release_desc;
1793 }
1794
developer089e8852022-09-28 14:43:46 +08001795 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1796 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1797
1798 dma_unmap_single(eth->dev,
1799 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001800 ring->buf_size, DMA_FROM_DEVICE);
1801
developerfd40db22021-04-29 10:08:25 +08001802 /* receive data */
1803 skb = build_skb(data, ring->frag_size);
1804 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001805 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001806 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001807 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001808 }
1809 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1810
developerfd40db22021-04-29 10:08:25 +08001811 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1812 skb->dev = netdev;
1813 skb_put(skb, pktlen);
1814
developer089e8852022-09-28 14:43:46 +08001815 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001816 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001817 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001818 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1819 skb->ip_summed = CHECKSUM_UNNECESSARY;
1820 else
1821 skb_checksum_none_assert(skb);
1822 skb->protocol = eth_type_trans(skb, netdev);
1823
1824 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001825 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1826 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001827 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001828 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001829 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001830 RX_DMA_VID_V2(trxd.rxd4));
1831 } else {
1832 if (trxd.rxd2 & RX_DMA_VTAG)
1833 __vlan_hwaccel_put_tag(skb,
1834 htons(RX_DMA_VPID(trxd.rxd3)),
1835 RX_DMA_VID(trxd.rxd3));
1836 }
1837
1838 /* If netdev is attached to dsa switch, the special
1839 * tag inserted in VLAN field by switch hardware can
1840 * be offload by RX HW VLAN offload. Clears the VLAN
1841 * information from @skb to avoid unexpected 8021d
1842 * handler before packet enter dsa framework.
1843 */
1844 if (netdev_uses_dsa(netdev))
1845 __vlan_hwaccel_clear_tag(skb);
1846 }
1847
1848#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001849 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1850 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001851 *(u32 *)(skb->head) = trxd.rxd5;
1852 else
developerfd40db22021-04-29 10:08:25 +08001853 *(u32 *)(skb->head) = trxd.rxd4;
1854
1855 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001856 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001857 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1858
1859 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1860 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1861 __func__, skb_hnat_reason(skb));
1862 skb->pkt_type = PACKET_HOST;
1863 }
1864
1865 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1866 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1867 skb_hnat_reason(skb), skb_hnat_alg(skb));
1868#endif
developer77d03a72021-06-06 00:06:00 +08001869 if (mtk_hwlro_stats_ebl &&
1870 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1871 hw_lro_stats_update(ring->ring_no, &trxd);
1872 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1873 }
developerfd40db22021-04-29 10:08:25 +08001874
1875 skb_record_rx_queue(skb, 0);
1876 napi_gro_receive(napi, skb);
1877
developerc4671b22021-05-28 13:16:42 +08001878skip_rx:
developerfd40db22021-04-29 10:08:25 +08001879 ring->data[idx] = new_data;
1880 rxd->rxd1 = (unsigned int)dma_addr;
1881
1882release_desc:
developer089e8852022-09-28 14:43:46 +08001883 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1884 RX_DMA_SDP1(dma_addr) : 0;
1885
developerfd40db22021-04-29 10:08:25 +08001886 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1887 rxd->rxd2 = RX_DMA_LSO;
1888 else
developer089e8852022-09-28 14:43:46 +08001889 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001890
1891 ring->calc_idx = idx;
1892
1893 done++;
1894 }
1895
1896rx_done:
1897 if (done) {
1898 /* make sure that all changes to the dma ring are flushed before
1899 * we continue
1900 */
1901 wmb();
developer18f46a82021-07-20 21:08:21 +08001902 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001903 }
1904
1905 return done;
1906}
1907
developerfb556ca2021-10-13 10:52:09 +08001908static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001909 unsigned int *done, unsigned int *bytes)
1910{
developere9356982022-07-04 09:03:20 +08001911 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001912 struct mtk_tx_ring *ring = &eth->tx_ring;
1913 struct mtk_tx_dma *desc;
1914 struct sk_buff *skb;
1915 struct mtk_tx_buf *tx_buf;
1916 u32 cpu, dma;
1917
developerc4671b22021-05-28 13:16:42 +08001918 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001919 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1920
1921 desc = mtk_qdma_phys_to_virt(ring, cpu);
1922
1923 while ((cpu != dma) && budget) {
1924 u32 next_cpu = desc->txd2;
1925 int mac = 0;
1926
1927 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1928 break;
1929
1930 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1931
developere9356982022-07-04 09:03:20 +08001932 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001933 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001934 mac = MTK_GMAC2_ID;
1935 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1936 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001937
1938 skb = tx_buf->skb;
1939 if (!skb)
1940 break;
1941
1942 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1943 bytes[mac] += skb->len;
1944 done[mac]++;
1945 budget--;
1946 }
developerc4671b22021-05-28 13:16:42 +08001947 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001948
1949 ring->last_free = desc;
1950 atomic_inc(&ring->free_count);
1951
1952 cpu = next_cpu;
1953 }
1954
developerc4671b22021-05-28 13:16:42 +08001955 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001956 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001957}
1958
developerfb556ca2021-10-13 10:52:09 +08001959static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001960 unsigned int *done, unsigned int *bytes)
1961{
1962 struct mtk_tx_ring *ring = &eth->tx_ring;
1963 struct mtk_tx_dma *desc;
1964 struct sk_buff *skb;
1965 struct mtk_tx_buf *tx_buf;
1966 u32 cpu, dma;
1967
1968 cpu = ring->cpu_idx;
1969 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1970
1971 while ((cpu != dma) && budget) {
1972 tx_buf = &ring->buf[cpu];
1973 skb = tx_buf->skb;
1974 if (!skb)
1975 break;
1976
1977 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1978 bytes[0] += skb->len;
1979 done[0]++;
1980 budget--;
1981 }
1982
developerc4671b22021-05-28 13:16:42 +08001983 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001984
developere9356982022-07-04 09:03:20 +08001985 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001986 ring->last_free = desc;
1987 atomic_inc(&ring->free_count);
1988
1989 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1990 }
1991
1992 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001993}
1994
1995static int mtk_poll_tx(struct mtk_eth *eth, int budget)
1996{
1997 struct mtk_tx_ring *ring = &eth->tx_ring;
1998 unsigned int done[MTK_MAX_DEVS];
1999 unsigned int bytes[MTK_MAX_DEVS];
2000 int total = 0, i;
2001
2002 memset(done, 0, sizeof(done));
2003 memset(bytes, 0, sizeof(bytes));
2004
2005 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002006 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002007 else
developerfb556ca2021-10-13 10:52:09 +08002008 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002009
2010 for (i = 0; i < MTK_MAC_COUNT; i++) {
2011 if (!eth->netdev[i] || !done[i])
2012 continue;
2013 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2014 total += done[i];
2015 }
2016
2017 if (mtk_queue_stopped(eth) &&
2018 (atomic_read(&ring->free_count) > ring->thresh))
2019 mtk_wake_queue(eth);
2020
2021 return total;
2022}
2023
2024static void mtk_handle_status_irq(struct mtk_eth *eth)
2025{
developer8051e042022-04-08 13:26:36 +08002026 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002027
2028 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2029 mtk_stats_update(eth);
2030 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002031 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002032 }
2033}
2034
2035static int mtk_napi_tx(struct napi_struct *napi, int budget)
2036{
2037 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2038 u32 status, mask;
2039 int tx_done = 0;
2040
2041 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2042 mtk_handle_status_irq(eth);
2043 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2044 tx_done = mtk_poll_tx(eth, budget);
2045
2046 if (unlikely(netif_msg_intr(eth))) {
2047 status = mtk_r32(eth, eth->tx_int_status_reg);
2048 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2049 dev_info(eth->dev,
2050 "done tx %d, intr 0x%08x/0x%x\n",
2051 tx_done, status, mask);
2052 }
2053
2054 if (tx_done == budget)
2055 return budget;
2056
2057 status = mtk_r32(eth, eth->tx_int_status_reg);
2058 if (status & MTK_TX_DONE_INT)
2059 return budget;
2060
developerc4671b22021-05-28 13:16:42 +08002061 if (napi_complete(napi))
2062 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002063
2064 return tx_done;
2065}
2066
2067static int mtk_napi_rx(struct napi_struct *napi, int budget)
2068{
developer18f46a82021-07-20 21:08:21 +08002069 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2070 struct mtk_eth *eth = rx_napi->eth;
2071 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002072 u32 status, mask;
2073 int rx_done = 0;
2074 int remain_budget = budget;
2075
2076 mtk_handle_status_irq(eth);
2077
2078poll_again:
developer18f46a82021-07-20 21:08:21 +08002079 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002080 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2081
2082 if (unlikely(netif_msg_intr(eth))) {
2083 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2084 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2085 dev_info(eth->dev,
2086 "done rx %d, intr 0x%08x/0x%x\n",
2087 rx_done, status, mask);
2088 }
2089 if (rx_done == remain_budget)
2090 return budget;
2091
2092 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002093 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002094 remain_budget -= rx_done;
2095 goto poll_again;
2096 }
developerc4671b22021-05-28 13:16:42 +08002097
2098 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002099 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002100
2101 return rx_done + budget - remain_budget;
2102}
2103
2104static int mtk_tx_alloc(struct mtk_eth *eth)
2105{
developere9356982022-07-04 09:03:20 +08002106 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002107 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002108 int i, sz = soc->txrx.txd_size;
2109 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002110
2111 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2112 GFP_KERNEL);
2113 if (!ring->buf)
2114 goto no_tx_mem;
2115
2116 if (!eth->soc->has_sram)
2117 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002118 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002119 else {
developere9356982022-07-04 09:03:20 +08002120 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developerfd40db22021-04-29 10:08:25 +08002121 ring->phys = eth->phy_scratch_ring + MTK_DMA_SIZE * sz;
2122 }
2123
2124 if (!ring->dma)
2125 goto no_tx_mem;
2126
2127 for (i = 0; i < MTK_DMA_SIZE; i++) {
2128 int next = (i + 1) % MTK_DMA_SIZE;
2129 u32 next_ptr = ring->phys + next * sz;
2130
developere9356982022-07-04 09:03:20 +08002131 txd = ring->dma + i * sz;
2132 txd->txd2 = next_ptr;
2133 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2134 txd->txd4 = 0;
2135
developer089e8852022-09-28 14:43:46 +08002136 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2137 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002138 txd->txd5 = 0;
2139 txd->txd6 = 0;
2140 txd->txd7 = 0;
2141 txd->txd8 = 0;
2142 }
developerfd40db22021-04-29 10:08:25 +08002143 }
2144
2145 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2146 * only as the framework. The real HW descriptors are the PDMA
2147 * descriptors in ring->dma_pdma.
2148 */
2149 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2150 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002151 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002152 if (!ring->dma_pdma)
2153 goto no_tx_mem;
2154
2155 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002156 pdma_txd = ring->dma_pdma + i *sz;
2157
2158 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2159 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002160 }
2161 }
2162
2163 ring->dma_size = MTK_DMA_SIZE;
2164 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002165 ring->next_free = ring->dma;
2166 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002167 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002168 ring->thresh = MAX_SKB_FRAGS;
2169
2170 /* make sure that all changes to the dma ring are flushed before we
2171 * continue
2172 */
2173 wmb();
2174
2175 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2176 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2177 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2178 mtk_w32(eth,
2179 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2180 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002181 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002182 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2183 MTK_QTX_CFG(0));
2184 } else {
2185 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2186 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2187 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2188 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2189 }
2190
2191 return 0;
2192
2193no_tx_mem:
2194 return -ENOMEM;
2195}
2196
2197static void mtk_tx_clean(struct mtk_eth *eth)
2198{
developere9356982022-07-04 09:03:20 +08002199 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002200 struct mtk_tx_ring *ring = &eth->tx_ring;
2201 int i;
2202
2203 if (ring->buf) {
2204 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002205 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002206 kfree(ring->buf);
2207 ring->buf = NULL;
2208 }
2209
2210 if (!eth->soc->has_sram && ring->dma) {
2211 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002212 MTK_DMA_SIZE * soc->txrx.txd_size,
2213 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002214 ring->dma = NULL;
2215 }
2216
2217 if (ring->dma_pdma) {
2218 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002219 MTK_DMA_SIZE * soc->txrx.txd_size,
2220 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002221 ring->dma_pdma = NULL;
2222 }
2223}
2224
2225static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2226{
2227 struct mtk_rx_ring *ring;
2228 int rx_data_len, rx_dma_size;
2229 int i;
developer089e8852022-09-28 14:43:46 +08002230 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002231
2232 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2233 if (ring_no)
2234 return -EINVAL;
2235 ring = &eth->rx_ring_qdma;
2236 } else {
2237 ring = &eth->rx_ring[ring_no];
2238 }
2239
2240 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2241 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2242 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2243 } else {
2244 rx_data_len = ETH_DATA_LEN;
2245 rx_dma_size = MTK_DMA_SIZE;
2246 }
2247
2248 ring->frag_size = mtk_max_frag_size(rx_data_len);
2249 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2250 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2251 GFP_KERNEL);
2252 if (!ring->data)
2253 return -ENOMEM;
2254
2255 for (i = 0; i < rx_dma_size; i++) {
2256 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2257 if (!ring->data[i])
2258 return -ENOMEM;
2259 }
2260
2261 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2262 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2263 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002264 rx_dma_size * eth->soc->txrx.rxd_size,
2265 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002266 else {
2267 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002268 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2269 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002270 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002271 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002272 }
2273
2274 if (!ring->dma)
2275 return -ENOMEM;
2276
2277 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002278 struct mtk_rx_dma_v2 *rxd;
2279
developerfd40db22021-04-29 10:08:25 +08002280 dma_addr_t dma_addr = dma_map_single(eth->dev,
2281 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2282 ring->buf_size,
2283 DMA_FROM_DEVICE);
2284 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2285 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002286
2287 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2288 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002289
developer089e8852022-09-28 14:43:46 +08002290 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2291 RX_DMA_SDP1(dma_addr) : 0;
2292
developerfd40db22021-04-29 10:08:25 +08002293 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002294 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002295 else
developer089e8852022-09-28 14:43:46 +08002296 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002297
developere9356982022-07-04 09:03:20 +08002298 rxd->rxd3 = 0;
2299 rxd->rxd4 = 0;
2300
developer089e8852022-09-28 14:43:46 +08002301 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2302 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002303 rxd->rxd5 = 0;
2304 rxd->rxd6 = 0;
2305 rxd->rxd7 = 0;
2306 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002307 }
developerfd40db22021-04-29 10:08:25 +08002308 }
2309 ring->dma_size = rx_dma_size;
2310 ring->calc_idx_update = false;
2311 ring->calc_idx = rx_dma_size - 1;
2312 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2313 MTK_QRX_CRX_IDX_CFG(ring_no) :
2314 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002315 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002316 /* make sure that all changes to the dma ring are flushed before we
2317 * continue
2318 */
2319 wmb();
2320
2321 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2322 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2323 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2324 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2325 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2326 } else {
2327 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2328 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2329 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2330 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2331 }
2332
2333 return 0;
2334}
2335
2336static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2337{
2338 int i;
developer089e8852022-09-28 14:43:46 +08002339 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002340
2341 if (ring->data && ring->dma) {
2342 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002343 struct mtk_rx_dma *rxd;
2344
developerfd40db22021-04-29 10:08:25 +08002345 if (!ring->data[i])
2346 continue;
developere9356982022-07-04 09:03:20 +08002347
2348 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2349 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002350 continue;
developere9356982022-07-04 09:03:20 +08002351
developer089e8852022-09-28 14:43:46 +08002352 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2353 MTK_8GB_ADDRESSING)) ?
2354 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2355
developerfd40db22021-04-29 10:08:25 +08002356 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002357 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002358 ring->buf_size,
2359 DMA_FROM_DEVICE);
2360 skb_free_frag(ring->data[i]);
2361 }
2362 kfree(ring->data);
2363 ring->data = NULL;
2364 }
2365
2366 if(in_sram)
2367 return;
2368
2369 if (ring->dma) {
2370 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002371 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002372 ring->dma,
2373 ring->phys);
2374 ring->dma = NULL;
2375 }
2376}
2377
2378static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2379{
2380 int i;
developer77d03a72021-06-06 00:06:00 +08002381 u32 val;
developerfd40db22021-04-29 10:08:25 +08002382 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2383 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2384
2385 /* set LRO rings to auto-learn modes */
2386 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2387
2388 /* validate LRO ring */
2389 ring_ctrl_dw2 |= MTK_RING_VLD;
2390
2391 /* set AGE timer (unit: 20us) */
2392 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2393 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2394
2395 /* set max AGG timer (unit: 20us) */
2396 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2397
2398 /* set max LRO AGG count */
2399 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2400 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2401
developer77d03a72021-06-06 00:06:00 +08002402 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002403 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2404 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2405 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2406 }
2407
2408 /* IPv4 checksum update enable */
2409 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2410
2411 /* switch priority comparison to packet count mode */
2412 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2413
2414 /* bandwidth threshold setting */
2415 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2416
2417 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002418 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002419
2420 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2421 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2422 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2423
developerfd40db22021-04-29 10:08:25 +08002424 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2425 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2426
developer089e8852022-09-28 14:43:46 +08002427 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2428 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002429 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2430 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2431 MTK_PDMA_RX_CFG);
2432
2433 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2434 } else {
2435 /* set HW LRO mode & the max aggregation count for rx packets */
2436 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2437 }
2438
developerfd40db22021-04-29 10:08:25 +08002439 /* enable HW LRO */
2440 lro_ctrl_dw0 |= MTK_LRO_EN;
2441
developer77d03a72021-06-06 00:06:00 +08002442 /* enable cpu reason black list */
2443 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2444
developerfd40db22021-04-29 10:08:25 +08002445 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2446 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2447
developer77d03a72021-06-06 00:06:00 +08002448 /* no use PPE cpu reason */
2449 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2450
developerfd40db22021-04-29 10:08:25 +08002451 return 0;
2452}
2453
2454static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2455{
2456 int i;
2457 u32 val;
2458
2459 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002460 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002461
2462 /* wait for relinquishments done */
2463 for (i = 0; i < 10; i++) {
2464 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002465 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002466 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002467 continue;
2468 }
2469 break;
2470 }
2471
2472 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002473 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002474 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2475
2476 /* disable HW LRO */
2477 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2478}
2479
2480static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2481{
2482 u32 reg_val;
2483
developer089e8852022-09-28 14:43:46 +08002484 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2485 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002486 idx += 1;
2487
developerfd40db22021-04-29 10:08:25 +08002488 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2489
2490 /* invalidate the IP setting */
2491 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2492
2493 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2494
2495 /* validate the IP setting */
2496 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2497}
2498
2499static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2500{
2501 u32 reg_val;
2502
developer089e8852022-09-28 14:43:46 +08002503 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2504 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002505 idx += 1;
2506
developerfd40db22021-04-29 10:08:25 +08002507 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2508
2509 /* invalidate the IP setting */
2510 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2511
2512 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2513}
2514
2515static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2516{
2517 int cnt = 0;
2518 int i;
2519
2520 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2521 if (mac->hwlro_ip[i])
2522 cnt++;
2523 }
2524
2525 return cnt;
2526}
2527
2528static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2529 struct ethtool_rxnfc *cmd)
2530{
2531 struct ethtool_rx_flow_spec *fsp =
2532 (struct ethtool_rx_flow_spec *)&cmd->fs;
2533 struct mtk_mac *mac = netdev_priv(dev);
2534 struct mtk_eth *eth = mac->hw;
2535 int hwlro_idx;
2536
2537 if ((fsp->flow_type != TCP_V4_FLOW) ||
2538 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2539 (fsp->location > 1))
2540 return -EINVAL;
2541
2542 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2543 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2544
2545 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2546
2547 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2548
2549 return 0;
2550}
2551
2552static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2553 struct ethtool_rxnfc *cmd)
2554{
2555 struct ethtool_rx_flow_spec *fsp =
2556 (struct ethtool_rx_flow_spec *)&cmd->fs;
2557 struct mtk_mac *mac = netdev_priv(dev);
2558 struct mtk_eth *eth = mac->hw;
2559 int hwlro_idx;
2560
2561 if (fsp->location > 1)
2562 return -EINVAL;
2563
2564 mac->hwlro_ip[fsp->location] = 0;
2565 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2566
2567 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2568
2569 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2570
2571 return 0;
2572}
2573
2574static void mtk_hwlro_netdev_disable(struct net_device *dev)
2575{
2576 struct mtk_mac *mac = netdev_priv(dev);
2577 struct mtk_eth *eth = mac->hw;
2578 int i, hwlro_idx;
2579
2580 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2581 mac->hwlro_ip[i] = 0;
2582 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2583
2584 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2585 }
2586
2587 mac->hwlro_ip_cnt = 0;
2588}
2589
2590static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2591 struct ethtool_rxnfc *cmd)
2592{
2593 struct mtk_mac *mac = netdev_priv(dev);
2594 struct ethtool_rx_flow_spec *fsp =
2595 (struct ethtool_rx_flow_spec *)&cmd->fs;
2596
2597 /* only tcp dst ipv4 is meaningful, others are meaningless */
2598 fsp->flow_type = TCP_V4_FLOW;
2599 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2600 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2601
2602 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2603 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2604 fsp->h_u.tcp_ip4_spec.psrc = 0;
2605 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2606 fsp->h_u.tcp_ip4_spec.pdst = 0;
2607 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2608 fsp->h_u.tcp_ip4_spec.tos = 0;
2609 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2610
2611 return 0;
2612}
2613
2614static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2615 struct ethtool_rxnfc *cmd,
2616 u32 *rule_locs)
2617{
2618 struct mtk_mac *mac = netdev_priv(dev);
2619 int cnt = 0;
2620 int i;
2621
2622 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2623 if (mac->hwlro_ip[i]) {
2624 rule_locs[cnt] = i;
2625 cnt++;
2626 }
2627 }
2628
2629 cmd->rule_cnt = cnt;
2630
2631 return 0;
2632}
2633
developer18f46a82021-07-20 21:08:21 +08002634static int mtk_rss_init(struct mtk_eth *eth)
2635{
2636 u32 val;
2637
developer089e8852022-09-28 14:43:46 +08002638 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002639 /* Set RSS rings to PSE modes */
2640 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2641 val |= MTK_RING_PSE_MODE;
2642 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2643
2644 /* Enable non-lro multiple rx */
2645 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2646 val |= MTK_NON_LRO_MULTI_EN;
2647 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2648
2649 /* Enable RSS dly int supoort */
2650 val |= MTK_LRO_DLY_INT_EN;
2651 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2652
2653 /* Set RSS delay config int ring1 */
2654 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2655 }
2656
2657 /* Hash Type */
2658 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2659 val |= MTK_RSS_IPV4_STATIC_HASH;
2660 val |= MTK_RSS_IPV6_STATIC_HASH;
2661 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2662
2663 /* Select the size of indirection table */
2664 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2665 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2666 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2667 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2668 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2669 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2670 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2671 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2672
2673 /* Pause */
2674 val |= MTK_RSS_CFG_REQ;
2675 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2676
2677 /* Enable RSS*/
2678 val |= MTK_RSS_EN;
2679 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2680
2681 /* Release pause */
2682 val &= ~(MTK_RSS_CFG_REQ);
2683 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2684
2685 /* Set perRSS GRP INT */
2686 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2687
2688 /* Set GRP INT */
2689 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2690
developer089e8852022-09-28 14:43:46 +08002691 /* Enable RSS delay interrupt */
2692 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2693
developer18f46a82021-07-20 21:08:21 +08002694 return 0;
2695}
2696
2697static void mtk_rss_uninit(struct mtk_eth *eth)
2698{
2699 u32 val;
2700
2701 /* Pause */
2702 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2703 val |= MTK_RSS_CFG_REQ;
2704 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2705
2706 /* Disable RSS*/
2707 val &= ~(MTK_RSS_EN);
2708 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2709
2710 /* Release pause */
2711 val &= ~(MTK_RSS_CFG_REQ);
2712 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2713}
2714
developerfd40db22021-04-29 10:08:25 +08002715static netdev_features_t mtk_fix_features(struct net_device *dev,
2716 netdev_features_t features)
2717{
2718 if (!(features & NETIF_F_LRO)) {
2719 struct mtk_mac *mac = netdev_priv(dev);
2720 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2721
2722 if (ip_cnt) {
2723 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2724
2725 features |= NETIF_F_LRO;
2726 }
2727 }
2728
2729 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2730 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2731
2732 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2733 }
2734
2735 return features;
2736}
2737
2738static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2739{
2740 struct mtk_mac *mac = netdev_priv(dev);
2741 struct mtk_eth *eth = mac->hw;
2742 int err = 0;
2743
2744 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2745 return 0;
2746
2747 if (!(features & NETIF_F_LRO))
2748 mtk_hwlro_netdev_disable(dev);
2749
2750 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2751 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2752 else
2753 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2754
2755 return err;
2756}
2757
2758/* wait for DMA to finish whatever it is doing before we start using it again */
2759static int mtk_dma_busy_wait(struct mtk_eth *eth)
2760{
2761 unsigned long t_start = jiffies;
2762
2763 while (1) {
2764 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2765 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2766 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2767 return 0;
2768 } else {
2769 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2770 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2771 return 0;
2772 }
2773
2774 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2775 break;
2776 }
2777
2778 dev_err(eth->dev, "DMA init timeout\n");
2779 return -1;
2780}
2781
2782static int mtk_dma_init(struct mtk_eth *eth)
2783{
2784 int err;
2785 u32 i;
2786
2787 if (mtk_dma_busy_wait(eth))
2788 return -EBUSY;
2789
2790 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2791 /* QDMA needs scratch memory for internal reordering of the
2792 * descriptors
2793 */
2794 err = mtk_init_fq_dma(eth);
2795 if (err)
2796 return err;
2797 }
2798
2799 err = mtk_tx_alloc(eth);
2800 if (err)
2801 return err;
2802
2803 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2804 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2805 if (err)
2806 return err;
2807 }
2808
2809 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2810 if (err)
2811 return err;
2812
2813 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002814 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002815 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002816 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2817 if (err)
2818 return err;
2819 }
2820 err = mtk_hwlro_rx_init(eth);
2821 if (err)
2822 return err;
2823 }
2824
developer18f46a82021-07-20 21:08:21 +08002825 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2826 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2827 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2828 if (err)
2829 return err;
2830 }
2831 err = mtk_rss_init(eth);
2832 if (err)
2833 return err;
2834 }
2835
developerfd40db22021-04-29 10:08:25 +08002836 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2837 /* Enable random early drop and set drop threshold
2838 * automatically
2839 */
2840 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2841 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2842 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2843 }
2844
2845 return 0;
2846}
2847
2848static void mtk_dma_free(struct mtk_eth *eth)
2849{
developere9356982022-07-04 09:03:20 +08002850 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002851 int i;
2852
2853 for (i = 0; i < MTK_MAC_COUNT; i++)
2854 if (eth->netdev[i])
2855 netdev_reset_queue(eth->netdev[i]);
2856 if ( !eth->soc->has_sram && eth->scratch_ring) {
2857 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002858 MTK_DMA_SIZE * soc->txrx.txd_size,
2859 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002860 eth->scratch_ring = NULL;
2861 eth->phy_scratch_ring = 0;
2862 }
2863 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002864 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002865 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2866
2867 if (eth->hwlro) {
2868 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002869
developer089e8852022-09-28 14:43:46 +08002870 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002871 for (; i < MTK_MAX_RX_RING_NUM; i++)
2872 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002873 }
2874
developer18f46a82021-07-20 21:08:21 +08002875 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2876 mtk_rss_uninit(eth);
2877
2878 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2879 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2880 }
2881
developer94008d92021-09-23 09:47:41 +08002882 if (eth->scratch_head) {
2883 kfree(eth->scratch_head);
2884 eth->scratch_head = NULL;
2885 }
developerfd40db22021-04-29 10:08:25 +08002886}
2887
2888static void mtk_tx_timeout(struct net_device *dev)
2889{
2890 struct mtk_mac *mac = netdev_priv(dev);
2891 struct mtk_eth *eth = mac->hw;
2892
2893 eth->netdev[mac->id]->stats.tx_errors++;
2894 netif_err(eth, tx_err, dev,
2895 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002896
2897 if (atomic_read(&reset_lock) == 0)
2898 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002899}
2900
developer18f46a82021-07-20 21:08:21 +08002901static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002902{
developer18f46a82021-07-20 21:08:21 +08002903 struct mtk_napi *rx_napi = priv;
2904 struct mtk_eth *eth = rx_napi->eth;
2905 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002906
developer18f46a82021-07-20 21:08:21 +08002907 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002908 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002909 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002910 }
2911
2912 return IRQ_HANDLED;
2913}
2914
2915static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2916{
2917 struct mtk_eth *eth = _eth;
2918
2919 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002920 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002921 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002922 }
2923
2924 return IRQ_HANDLED;
2925}
2926
2927static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2928{
2929 struct mtk_eth *eth = _eth;
2930
developer18f46a82021-07-20 21:08:21 +08002931 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2932 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2933 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002934 }
2935 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2936 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2937 mtk_handle_irq_tx(irq, _eth);
2938 }
2939
2940 return IRQ_HANDLED;
2941}
2942
developera2613e62022-07-01 18:29:37 +08002943static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2944{
2945 struct mtk_mac *mac = _mac;
2946 struct mtk_eth *eth = mac->hw;
2947 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2948 struct net_device *dev = phylink_priv->dev;
2949 int link_old, link_new;
2950
2951 // clear interrupt status for gpy211
2952 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2953
2954 link_old = phylink_priv->link;
2955 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2956
2957 if (link_old != link_new) {
2958 phylink_priv->link = link_new;
2959 if (link_new) {
2960 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2961 if (dev)
2962 netif_carrier_on(dev);
2963 } else {
2964 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2965 if (dev)
2966 netif_carrier_off(dev);
2967 }
2968 }
2969
2970 return IRQ_HANDLED;
2971}
2972
developerfd40db22021-04-29 10:08:25 +08002973#ifdef CONFIG_NET_POLL_CONTROLLER
2974static void mtk_poll_controller(struct net_device *dev)
2975{
2976 struct mtk_mac *mac = netdev_priv(dev);
2977 struct mtk_eth *eth = mac->hw;
2978
2979 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002980 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2981 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002982 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002983 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002984}
2985#endif
2986
2987static int mtk_start_dma(struct mtk_eth *eth)
2988{
2989 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002990 int val, err;
developerfd40db22021-04-29 10:08:25 +08002991
2992 err = mtk_dma_init(eth);
2993 if (err) {
2994 mtk_dma_free(eth);
2995 return err;
2996 }
2997
2998 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08002999 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003000 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3001 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003002 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003003 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003004 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003005 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3006 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3007 MTK_RESV_BUF | MTK_WCOMP_EN |
3008 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003009 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003010 }
developerfd40db22021-04-29 10:08:25 +08003011 else
3012 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003013 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003014 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3015 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3016 MTK_RX_BT_32DWORDS,
3017 MTK_QDMA_GLO_CFG);
3018
developer15d0d282021-07-14 16:40:44 +08003019 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003020 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003021 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003022 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3023 MTK_PDMA_GLO_CFG);
3024 } else {
3025 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3026 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3027 MTK_PDMA_GLO_CFG);
3028 }
3029
developer089e8852022-09-28 14:43:46 +08003030 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003031 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3032 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3033 }
3034
developerfd40db22021-04-29 10:08:25 +08003035 return 0;
3036}
3037
developer8051e042022-04-08 13:26:36 +08003038void mtk_gdm_config(struct mtk_eth *eth, u32 config)
developerfd40db22021-04-29 10:08:25 +08003039{
3040 int i;
3041
3042 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3043 return;
3044
3045 for (i = 0; i < MTK_MAC_COUNT; i++) {
3046 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
3047
3048 /* default setup the forward port to send frame to PDMA */
3049 val &= ~0xffff;
3050
3051 /* Enable RX checksum */
3052 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
3053
3054 val |= config;
3055
3056 if (eth->netdev[i] && netdev_uses_dsa(eth->netdev[i]))
3057 val |= MTK_GDMA_SPECIAL_TAG;
3058
3059 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
3060 }
developerfd40db22021-04-29 10:08:25 +08003061}
3062
3063static int mtk_open(struct net_device *dev)
3064{
3065 struct mtk_mac *mac = netdev_priv(dev);
3066 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003067 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003068 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003069 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003070
3071 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3072 if (err) {
3073 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3074 err);
3075 return err;
3076 }
3077
3078 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3079 if (!refcount_read(&eth->dma_refcnt)) {
3080 int err = mtk_start_dma(eth);
3081
3082 if (err)
3083 return err;
3084
3085 mtk_gdm_config(eth, MTK_GDMA_TO_PDMA);
3086
3087 /* Indicates CDM to parse the MTK special tag from CPU */
3088 if (netdev_uses_dsa(dev)) {
3089 u32 val;
3090 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3091 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3092 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3093 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3094 }
3095
3096 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003097 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003098 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003099 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3100
3101 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3102 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3103 napi_enable(&eth->rx_napi[i].napi);
3104 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3105 }
3106 }
3107
developerfd40db22021-04-29 10:08:25 +08003108 refcount_set(&eth->dma_refcnt, 1);
3109 }
3110 else
3111 refcount_inc(&eth->dma_refcnt);
3112
developera2613e62022-07-01 18:29:37 +08003113 if (phylink_priv->desc) {
3114 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3115 If single PHY chip is not GPY211, the following step you should do:
3116 1. Contact your Single PHY chip vendor and get the details of
3117 - how to enables link status change interrupt
3118 - how to clears interrupt source
3119 */
3120
3121 // clear interrupt source for gpy211
3122 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3123
3124 // enable link status change interrupt for gpy211
3125 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3126
3127 phylink_priv->dev = dev;
3128
3129 // override dev pointer for single PHY chip 0
3130 if (phylink_priv->id == 0) {
3131 struct net_device *tmp;
3132
3133 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3134 if (tmp)
3135 phylink_priv->dev = tmp;
3136 else
3137 phylink_priv->dev = NULL;
3138 }
3139 }
3140
developerfd40db22021-04-29 10:08:25 +08003141 phylink_start(mac->phylink);
3142 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003143 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003144 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3145 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3146
developerfd40db22021-04-29 10:08:25 +08003147 return 0;
3148}
3149
3150static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3151{
3152 u32 val;
3153 int i;
3154
3155 /* stop the dma engine */
3156 spin_lock_bh(&eth->page_lock);
3157 val = mtk_r32(eth, glo_cfg);
3158 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3159 glo_cfg);
3160 spin_unlock_bh(&eth->page_lock);
3161
3162 /* wait for dma stop */
3163 for (i = 0; i < 10; i++) {
3164 val = mtk_r32(eth, glo_cfg);
3165 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003166 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003167 continue;
3168 }
3169 break;
3170 }
3171}
3172
3173static int mtk_stop(struct net_device *dev)
3174{
3175 struct mtk_mac *mac = netdev_priv(dev);
3176 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003177 int i;
developer3a5969e2022-02-09 15:36:36 +08003178 u32 val = 0;
3179 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003180
3181 netif_tx_disable(dev);
3182
developer3a5969e2022-02-09 15:36:36 +08003183 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3184 if (phy_node) {
3185 val = _mtk_mdio_read(eth, 0, 0);
3186 val |= BMCR_PDOWN;
3187 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003188 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3189 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003190 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003191 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003192 }
3193
3194 //GMAC RX disable
3195 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3196 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3197
3198 phylink_stop(mac->phylink);
3199
developerfd40db22021-04-29 10:08:25 +08003200 phylink_disconnect_phy(mac->phylink);
3201
3202 /* only shutdown DMA if this is the last user */
3203 if (!refcount_dec_and_test(&eth->dma_refcnt))
3204 return 0;
3205
3206 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
3207
3208 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003209 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003210 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003211 napi_disable(&eth->rx_napi[0].napi);
3212
3213 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3214 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3215 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3216 napi_disable(&eth->rx_napi[i].napi);
3217 }
3218 }
developerfd40db22021-04-29 10:08:25 +08003219
3220 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3221 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3222 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3223
3224 mtk_dma_free(eth);
3225
3226 return 0;
3227}
3228
developer8051e042022-04-08 13:26:36 +08003229void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003230{
developer8051e042022-04-08 13:26:36 +08003231 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003232
developerfd40db22021-04-29 10:08:25 +08003233 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003234 reset_bits, reset_bits);
3235
3236 while (i++ < 5000) {
3237 mdelay(1);
3238 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3239
3240 if ((val & reset_bits) == reset_bits) {
3241 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3242 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3243 reset_bits, ~reset_bits);
3244 break;
3245 }
3246 }
3247
developerfd40db22021-04-29 10:08:25 +08003248 mdelay(10);
3249}
3250
3251static void mtk_clk_disable(struct mtk_eth *eth)
3252{
3253 int clk;
3254
3255 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3256 clk_disable_unprepare(eth->clks[clk]);
3257}
3258
3259static int mtk_clk_enable(struct mtk_eth *eth)
3260{
3261 int clk, ret;
3262
3263 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3264 ret = clk_prepare_enable(eth->clks[clk]);
3265 if (ret)
3266 goto err_disable_clks;
3267 }
3268
3269 return 0;
3270
3271err_disable_clks:
3272 while (--clk >= 0)
3273 clk_disable_unprepare(eth->clks[clk]);
3274
3275 return ret;
3276}
3277
developer18f46a82021-07-20 21:08:21 +08003278static int mtk_napi_init(struct mtk_eth *eth)
3279{
3280 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3281 int i;
3282
3283 rx_napi->eth = eth;
3284 rx_napi->rx_ring = &eth->rx_ring[0];
3285 rx_napi->irq_grp_no = 2;
3286
3287 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3288 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3289 rx_napi = &eth->rx_napi[i];
3290 rx_napi->eth = eth;
3291 rx_napi->rx_ring = &eth->rx_ring[i];
3292 rx_napi->irq_grp_no = 2 + i;
3293 }
3294 }
3295
3296 return 0;
3297}
3298
developer8051e042022-04-08 13:26:36 +08003299static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003300{
developer8051e042022-04-08 13:26:36 +08003301 int i, ret = 0;
developerfd40db22021-04-29 10:08:25 +08003302
developer8051e042022-04-08 13:26:36 +08003303 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3304 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003305
developer8051e042022-04-08 13:26:36 +08003306 if (atomic_read(&reset_lock) == 0) {
3307 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3308 return 0;
developerfd40db22021-04-29 10:08:25 +08003309
developer8051e042022-04-08 13:26:36 +08003310 pm_runtime_enable(eth->dev);
3311 pm_runtime_get_sync(eth->dev);
3312
3313 ret = mtk_clk_enable(eth);
3314 if (ret)
3315 goto err_disable_pm;
3316 }
developerfd40db22021-04-29 10:08:25 +08003317
3318 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3319 ret = device_reset(eth->dev);
3320 if (ret) {
3321 dev_err(eth->dev, "MAC reset failed!\n");
3322 goto err_disable_pm;
3323 }
3324
3325 /* enable interrupt delay for RX */
3326 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3327
3328 /* disable delay and normal interrupt */
3329 mtk_tx_irq_disable(eth, ~0);
3330 mtk_rx_irq_disable(eth, ~0);
3331
3332 return 0;
3333 }
3334
developer8051e042022-04-08 13:26:36 +08003335 pr_info("[%s] execute fe %s reset\n", __func__,
3336 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003337
developer8051e042022-04-08 13:26:36 +08003338 if (type == MTK_TYPE_WARM_RESET)
3339 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003340 else
developer8051e042022-04-08 13:26:36 +08003341 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003342
developer089e8852022-09-28 14:43:46 +08003343 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3344 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003345 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003346 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003347 }
developerfd40db22021-04-29 10:08:25 +08003348
3349 if (eth->pctl) {
3350 /* Set GE2 driving and slew rate */
3351 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3352
3353 /* set GE2 TDSEL */
3354 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3355
3356 /* set GE2 TUNE */
3357 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3358 }
3359
3360 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3361 * up with the more appropriate value when mtk_mac_config call is being
3362 * invoked.
3363 */
3364 for (i = 0; i < MTK_MAC_COUNT; i++)
3365 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3366
3367 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003368 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3369 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3370 else
3371 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003372
3373 /* enable interrupt delay for RX/TX */
3374 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3375 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3376
3377 mtk_tx_irq_disable(eth, ~0);
3378 mtk_rx_irq_disable(eth, ~0);
3379
3380 /* FE int grouping */
3381 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003382 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003383 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003384 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003385 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003386 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003387 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3388 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003389
developer089e8852022-09-28 14:43:46 +08003390 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer15f760a2022-10-12 15:57:21 +08003391 /* PSE dummy page mechanism */
3392 mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) | PSE_DUMMY_WORK_GDM(2) |
3393 PSE_DUMMY_WORK_GDM(3) | DUMMY_PAGE_THR, PSE_DUMY_REQ);
3394
developer089e8852022-09-28 14:43:46 +08003395 /* PSE should not drop port1, port8 and port9 packets */
3396 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3397
developer15f760a2022-10-12 15:57:21 +08003398 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3399 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3400
developer089e8852022-09-28 14:43:46 +08003401 /* GDM and CDM Threshold */
3402 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3403 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3404
3405 /* PSE GDM3 MIB counter has incorrect hw default values,
3406 * so the driver ought to read clear the values beforehand
3407 * in case ethtool retrieve wrong mib values.
3408 */
3409 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3410 mtk_r32(eth,
3411 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3412 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003413 /* PSE Free Queue Flow Control */
3414 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3415
developer459b78e2022-07-01 17:25:10 +08003416 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3417 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3418
3419 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3420 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003421
developerfef9efd2021-06-16 18:28:09 +08003422 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003423 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3424 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3425 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3426 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3427 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3428 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3429 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003430 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003431
developerfef9efd2021-06-16 18:28:09 +08003432 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003433 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3434 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3435 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3436 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3437 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3438 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3439 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3440 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003441
3442 /* GDM and CDM Threshold */
3443 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3444 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3445 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3446 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3447 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3448 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003449 }
3450
3451 return 0;
3452
3453err_disable_pm:
3454 pm_runtime_put_sync(eth->dev);
3455 pm_runtime_disable(eth->dev);
3456
3457 return ret;
3458}
3459
3460static int mtk_hw_deinit(struct mtk_eth *eth)
3461{
3462 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3463 return 0;
3464
3465 mtk_clk_disable(eth);
3466
3467 pm_runtime_put_sync(eth->dev);
3468 pm_runtime_disable(eth->dev);
3469
3470 return 0;
3471}
3472
3473static int __init mtk_init(struct net_device *dev)
3474{
3475 struct mtk_mac *mac = netdev_priv(dev);
3476 struct mtk_eth *eth = mac->hw;
3477 const char *mac_addr;
3478
3479 mac_addr = of_get_mac_address(mac->of_node);
3480 if (!IS_ERR(mac_addr))
3481 ether_addr_copy(dev->dev_addr, mac_addr);
3482
3483 /* If the mac address is invalid, use random mac address */
3484 if (!is_valid_ether_addr(dev->dev_addr)) {
3485 eth_hw_addr_random(dev);
3486 dev_err(eth->dev, "generated random MAC address %pM\n",
3487 dev->dev_addr);
3488 }
3489
3490 return 0;
3491}
3492
3493static void mtk_uninit(struct net_device *dev)
3494{
3495 struct mtk_mac *mac = netdev_priv(dev);
3496 struct mtk_eth *eth = mac->hw;
3497
3498 phylink_disconnect_phy(mac->phylink);
3499 mtk_tx_irq_disable(eth, ~0);
3500 mtk_rx_irq_disable(eth, ~0);
3501}
3502
3503static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3504{
3505 struct mtk_mac *mac = netdev_priv(dev);
3506
3507 switch (cmd) {
3508 case SIOCGMIIPHY:
3509 case SIOCGMIIREG:
3510 case SIOCSMIIREG:
3511 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3512 default:
3513 /* default invoke the mtk_eth_dbg handler */
3514 return mtk_do_priv_ioctl(dev, ifr, cmd);
3515 break;
3516 }
3517
3518 return -EOPNOTSUPP;
3519}
3520
3521static void mtk_pending_work(struct work_struct *work)
3522{
3523 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003524 struct device_node *phy_node = NULL;
3525 struct mtk_mac *mac = NULL;
3526 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003527 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003528 u32 val = 0;
3529
3530 atomic_inc(&reset_lock);
3531 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3532 if (!mtk_check_reset_event(eth, val)) {
3533 atomic_dec(&reset_lock);
3534 pr_info("[%s] No need to do FE reset !\n", __func__);
3535 return;
3536 }
developerfd40db22021-04-29 10:08:25 +08003537
3538 rtnl_lock();
3539
developer8051e042022-04-08 13:26:36 +08003540 /* Disabe FE P3 and P4 */
3541 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3542 val |= MTK_FE_LINK_DOWN_P3;
3543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3544 val |= MTK_FE_LINK_DOWN_P4;
3545 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3546
3547 /* Adjust PPE configurations to prepare for reset */
3548 mtk_prepare_reset_ppe(eth, 0);
3549 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3550 mtk_prepare_reset_ppe(eth, 1);
3551
3552 /* Adjust FE configurations to prepare for reset */
3553 mtk_prepare_reset_fe(eth);
3554
3555 /* Trigger Wifi SER reset */
3556 call_netdevice_notifiers(MTK_FE_START_RESET, eth->netdev[0]);
3557 rtnl_unlock();
3558 wait_for_completion_timeout(&wait_ser_done, 5000);
3559 rtnl_lock();
developerfd40db22021-04-29 10:08:25 +08003560
3561 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3562 cpu_relax();
3563
developer8051e042022-04-08 13:26:36 +08003564 del_timer_sync(&eth->mtk_dma_monitor_timer);
3565 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003566 /* stop all devices to make sure that dma is properly shut down */
3567 for (i = 0; i < MTK_MAC_COUNT; i++) {
3568 if (!eth->netdev[i])
3569 continue;
3570 mtk_stop(eth->netdev[i]);
3571 __set_bit(i, &restart);
3572 }
developer8051e042022-04-08 13:26:36 +08003573 pr_info("[%s] mtk_stop ends !\n", __func__);
3574 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003575
3576 if (eth->dev->pins)
3577 pinctrl_select_state(eth->dev->pins->p,
3578 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003579
3580 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3581 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3582 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003583
3584 /* restart DMA and enable IRQs */
3585 for (i = 0; i < MTK_MAC_COUNT; i++) {
3586 if (!test_bit(i, &restart))
3587 continue;
3588 err = mtk_open(eth->netdev[i]);
3589 if (err) {
3590 netif_alert(eth, ifup, eth->netdev[i],
3591 "Driver up/down cycle failed, closing device.\n");
3592 dev_close(eth->netdev[i]);
3593 }
3594 }
3595
developer8051e042022-04-08 13:26:36 +08003596 /* Set KA tick select */
3597 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(0));
3598 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3599 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(1));
3600
3601 /* Enabe FE P3 and P4*/
3602 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3603 val &= ~MTK_FE_LINK_DOWN_P3;
3604 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3605 val &= ~MTK_FE_LINK_DOWN_P4;
3606 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3607
3608 /* Power up sgmii */
3609 for (i = 0; i < MTK_MAC_COUNT; i++) {
3610 mac = netdev_priv(eth->netdev[i]);
3611 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003612 if (!phy_node && eth->xgmii->regmap_sgmii[i]) {
developer8051e042022-04-08 13:26:36 +08003613 mtk_gmac_sgmii_path_setup(eth, i);
developer089e8852022-09-28 14:43:46 +08003614 regmap_write(eth->xgmii->regmap_sgmii[i], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer8051e042022-04-08 13:26:36 +08003615 }
3616 }
3617
3618 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, eth->netdev[0]);
3619 pr_info("[%s] HNAT reset done !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003620
developer8051e042022-04-08 13:26:36 +08003621 call_netdevice_notifiers(MTK_FE_RESET_DONE, eth->netdev[0]);
3622 pr_info("[%s] WiFi SER reset done !\n", __func__);
3623
3624 atomic_dec(&reset_lock);
3625 if (atomic_read(&force) > 0)
3626 atomic_dec(&force);
3627
3628 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3629 eth->mtk_dma_monitor_timer.expires = jiffies;
3630 add_timer(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003631 clear_bit_unlock(MTK_RESETTING, &eth->state);
3632
3633 rtnl_unlock();
3634}
3635
3636static int mtk_free_dev(struct mtk_eth *eth)
3637{
3638 int i;
3639
3640 for (i = 0; i < MTK_MAC_COUNT; i++) {
3641 if (!eth->netdev[i])
3642 continue;
3643 free_netdev(eth->netdev[i]);
3644 }
3645
3646 return 0;
3647}
3648
3649static int mtk_unreg_dev(struct mtk_eth *eth)
3650{
3651 int i;
3652
3653 for (i = 0; i < MTK_MAC_COUNT; i++) {
3654 if (!eth->netdev[i])
3655 continue;
3656 unregister_netdev(eth->netdev[i]);
3657 }
3658
3659 return 0;
3660}
3661
3662static int mtk_cleanup(struct mtk_eth *eth)
3663{
3664 mtk_unreg_dev(eth);
3665 mtk_free_dev(eth);
3666 cancel_work_sync(&eth->pending_work);
3667
3668 return 0;
3669}
3670
3671static int mtk_get_link_ksettings(struct net_device *ndev,
3672 struct ethtool_link_ksettings *cmd)
3673{
3674 struct mtk_mac *mac = netdev_priv(ndev);
3675
3676 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3677 return -EBUSY;
3678
3679 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3680}
3681
3682static int mtk_set_link_ksettings(struct net_device *ndev,
3683 const struct ethtool_link_ksettings *cmd)
3684{
3685 struct mtk_mac *mac = netdev_priv(ndev);
3686
3687 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3688 return -EBUSY;
3689
3690 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3691}
3692
3693static void mtk_get_drvinfo(struct net_device *dev,
3694 struct ethtool_drvinfo *info)
3695{
3696 struct mtk_mac *mac = netdev_priv(dev);
3697
3698 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3699 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3700 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3701}
3702
3703static u32 mtk_get_msglevel(struct net_device *dev)
3704{
3705 struct mtk_mac *mac = netdev_priv(dev);
3706
3707 return mac->hw->msg_enable;
3708}
3709
3710static void mtk_set_msglevel(struct net_device *dev, u32 value)
3711{
3712 struct mtk_mac *mac = netdev_priv(dev);
3713
3714 mac->hw->msg_enable = value;
3715}
3716
3717static int mtk_nway_reset(struct net_device *dev)
3718{
3719 struct mtk_mac *mac = netdev_priv(dev);
3720
3721 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3722 return -EBUSY;
3723
3724 if (!mac->phylink)
3725 return -ENOTSUPP;
3726
3727 return phylink_ethtool_nway_reset(mac->phylink);
3728}
3729
3730static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3731{
3732 int i;
3733
3734 switch (stringset) {
3735 case ETH_SS_STATS:
3736 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3737 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3738 data += ETH_GSTRING_LEN;
3739 }
3740 break;
3741 }
3742}
3743
3744static int mtk_get_sset_count(struct net_device *dev, int sset)
3745{
3746 switch (sset) {
3747 case ETH_SS_STATS:
3748 return ARRAY_SIZE(mtk_ethtool_stats);
3749 default:
3750 return -EOPNOTSUPP;
3751 }
3752}
3753
3754static void mtk_get_ethtool_stats(struct net_device *dev,
3755 struct ethtool_stats *stats, u64 *data)
3756{
3757 struct mtk_mac *mac = netdev_priv(dev);
3758 struct mtk_hw_stats *hwstats = mac->hw_stats;
3759 u64 *data_src, *data_dst;
3760 unsigned int start;
3761 int i;
3762
3763 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3764 return;
3765
3766 if (netif_running(dev) && netif_device_present(dev)) {
3767 if (spin_trylock_bh(&hwstats->stats_lock)) {
3768 mtk_stats_update_mac(mac);
3769 spin_unlock_bh(&hwstats->stats_lock);
3770 }
3771 }
3772
3773 data_src = (u64 *)hwstats;
3774
3775 do {
3776 data_dst = data;
3777 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3778
3779 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3780 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3781 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3782}
3783
3784static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3785 u32 *rule_locs)
3786{
3787 int ret = -EOPNOTSUPP;
3788
3789 switch (cmd->cmd) {
3790 case ETHTOOL_GRXRINGS:
3791 if (dev->hw_features & NETIF_F_LRO) {
3792 cmd->data = MTK_MAX_RX_RING_NUM;
3793 ret = 0;
3794 }
3795 break;
3796 case ETHTOOL_GRXCLSRLCNT:
3797 if (dev->hw_features & NETIF_F_LRO) {
3798 struct mtk_mac *mac = netdev_priv(dev);
3799
3800 cmd->rule_cnt = mac->hwlro_ip_cnt;
3801 ret = 0;
3802 }
3803 break;
3804 case ETHTOOL_GRXCLSRULE:
3805 if (dev->hw_features & NETIF_F_LRO)
3806 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3807 break;
3808 case ETHTOOL_GRXCLSRLALL:
3809 if (dev->hw_features & NETIF_F_LRO)
3810 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3811 rule_locs);
3812 break;
3813 default:
3814 break;
3815 }
3816
3817 return ret;
3818}
3819
3820static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3821{
3822 int ret = -EOPNOTSUPP;
3823
3824 switch (cmd->cmd) {
3825 case ETHTOOL_SRXCLSRLINS:
3826 if (dev->hw_features & NETIF_F_LRO)
3827 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3828 break;
3829 case ETHTOOL_SRXCLSRLDEL:
3830 if (dev->hw_features & NETIF_F_LRO)
3831 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3832 break;
3833 default:
3834 break;
3835 }
3836
3837 return ret;
3838}
3839
developer6c5cbb52022-08-12 11:37:45 +08003840static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3841{
3842 struct mtk_mac *mac = netdev_priv(dev);
3843
3844 phylink_ethtool_get_pauseparam(mac->phylink, pause);
3845}
3846
3847static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3848{
3849 struct mtk_mac *mac = netdev_priv(dev);
3850
3851 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3852}
3853
developerfd40db22021-04-29 10:08:25 +08003854static const struct ethtool_ops mtk_ethtool_ops = {
3855 .get_link_ksettings = mtk_get_link_ksettings,
3856 .set_link_ksettings = mtk_set_link_ksettings,
3857 .get_drvinfo = mtk_get_drvinfo,
3858 .get_msglevel = mtk_get_msglevel,
3859 .set_msglevel = mtk_set_msglevel,
3860 .nway_reset = mtk_nway_reset,
3861 .get_link = ethtool_op_get_link,
3862 .get_strings = mtk_get_strings,
3863 .get_sset_count = mtk_get_sset_count,
3864 .get_ethtool_stats = mtk_get_ethtool_stats,
3865 .get_rxnfc = mtk_get_rxnfc,
3866 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003867 .get_pauseparam = mtk_get_pauseparam,
3868 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003869};
3870
3871static const struct net_device_ops mtk_netdev_ops = {
3872 .ndo_init = mtk_init,
3873 .ndo_uninit = mtk_uninit,
3874 .ndo_open = mtk_open,
3875 .ndo_stop = mtk_stop,
3876 .ndo_start_xmit = mtk_start_xmit,
3877 .ndo_set_mac_address = mtk_set_mac_address,
3878 .ndo_validate_addr = eth_validate_addr,
3879 .ndo_do_ioctl = mtk_do_ioctl,
3880 .ndo_tx_timeout = mtk_tx_timeout,
3881 .ndo_get_stats64 = mtk_get_stats64,
3882 .ndo_fix_features = mtk_fix_features,
3883 .ndo_set_features = mtk_set_features,
3884#ifdef CONFIG_NET_POLL_CONTROLLER
3885 .ndo_poll_controller = mtk_poll_controller,
3886#endif
3887};
3888
3889static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3890{
3891 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003892 const char *label;
developerfd40db22021-04-29 10:08:25 +08003893 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003894 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003895 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003896 struct mtk_phylink_priv *phylink_priv;
3897 struct fwnode_handle *fixed_node;
3898 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003899
3900 if (!_id) {
3901 dev_err(eth->dev, "missing mac id\n");
3902 return -EINVAL;
3903 }
3904
3905 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003906 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003907 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3908 return -EINVAL;
3909 }
3910
3911 if (eth->netdev[id]) {
3912 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3913 return -EINVAL;
3914 }
3915
3916 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3917 if (!eth->netdev[id]) {
3918 dev_err(eth->dev, "alloc_etherdev failed\n");
3919 return -ENOMEM;
3920 }
3921 mac = netdev_priv(eth->netdev[id]);
3922 eth->mac[id] = mac;
3923 mac->id = id;
3924 mac->hw = eth;
3925 mac->of_node = np;
3926
3927 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3928 mac->hwlro_ip_cnt = 0;
3929
3930 mac->hw_stats = devm_kzalloc(eth->dev,
3931 sizeof(*mac->hw_stats),
3932 GFP_KERNEL);
3933 if (!mac->hw_stats) {
3934 dev_err(eth->dev, "failed to allocate counter memory\n");
3935 err = -ENOMEM;
3936 goto free_netdev;
3937 }
3938 spin_lock_init(&mac->hw_stats->stats_lock);
3939 u64_stats_init(&mac->hw_stats->syncp);
3940 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3941
3942 /* phylink create */
3943 phy_mode = of_get_phy_mode(np);
3944 if (phy_mode < 0) {
3945 dev_err(eth->dev, "incorrect phy-mode\n");
3946 err = -EINVAL;
3947 goto free_netdev;
3948 }
3949
3950 /* mac config is not set */
3951 mac->interface = PHY_INTERFACE_MODE_NA;
3952 mac->mode = MLO_AN_PHY;
3953 mac->speed = SPEED_UNKNOWN;
3954
3955 mac->phylink_config.dev = &eth->netdev[id]->dev;
3956 mac->phylink_config.type = PHYLINK_NETDEV;
3957
developer30e13e72022-11-03 10:21:24 +08003958 mac->type = 0;
3959 if (!of_property_read_string(np, "mac-type", &label)) {
3960 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
3961 if (!strcasecmp(label, gdm_type(mac_type)))
3962 break;
3963 }
3964
3965 switch (mac_type) {
3966 case 0:
3967 mac->type = MTK_GDM_TYPE;
3968 break;
3969 case 1:
3970 mac->type = MTK_XGDM_TYPE;
3971 break;
3972 default:
3973 dev_warn(eth->dev, "incorrect mac-type\n");
3974 break;
3975 };
3976 }
developer089e8852022-09-28 14:43:46 +08003977
developerfd40db22021-04-29 10:08:25 +08003978 phylink = phylink_create(&mac->phylink_config,
3979 of_fwnode_handle(mac->of_node),
3980 phy_mode, &mtk_phylink_ops);
3981 if (IS_ERR(phylink)) {
3982 err = PTR_ERR(phylink);
3983 goto free_netdev;
3984 }
3985
3986 mac->phylink = phylink;
3987
developera2613e62022-07-01 18:29:37 +08003988 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
3989 "fixed-link");
3990 if (fixed_node) {
3991 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
3992 0, GPIOD_IN, "?");
3993 if (!IS_ERR(desc)) {
3994 struct device_node *phy_np;
3995 const char *label;
3996 int irq, phyaddr;
3997
3998 phylink_priv = &mac->phylink_priv;
3999
4000 phylink_priv->desc = desc;
4001 phylink_priv->id = id;
4002 phylink_priv->link = -1;
4003
4004 irq = gpiod_to_irq(desc);
4005 if (irq > 0) {
4006 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4007 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4008 "ethernet:fixed link", mac);
4009 }
4010
4011 if (!of_property_read_string(to_of_node(fixed_node), "label", &label))
4012 strcpy(phylink_priv->label, label);
4013
4014 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4015 if (phy_np) {
4016 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4017 phylink_priv->phyaddr = phyaddr;
4018 }
4019 }
4020 fwnode_handle_put(fixed_node);
4021 }
4022
developerfd40db22021-04-29 10:08:25 +08004023 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4024 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4025 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4026 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4027
4028 eth->netdev[id]->hw_features = eth->soc->hw_features;
4029 if (eth->hwlro)
4030 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4031
4032 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4033 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4034 eth->netdev[id]->features |= eth->soc->hw_features;
4035 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4036
4037 eth->netdev[id]->irq = eth->irq[0];
4038 eth->netdev[id]->dev.of_node = np;
4039
4040 return 0;
4041
4042free_netdev:
4043 free_netdev(eth->netdev[id]);
4044 return err;
4045}
4046
4047static int mtk_probe(struct platform_device *pdev)
4048{
4049 struct device_node *mac_np;
4050 struct mtk_eth *eth;
4051 int err, i;
4052
4053 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4054 if (!eth)
4055 return -ENOMEM;
4056
4057 eth->soc = of_device_get_match_data(&pdev->dev);
4058
4059 eth->dev = &pdev->dev;
4060 eth->base = devm_platform_ioremap_resource(pdev, 0);
4061 if (IS_ERR(eth->base))
4062 return PTR_ERR(eth->base);
4063
developer089e8852022-09-28 14:43:46 +08004064 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4065 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4066 if (IS_ERR(eth->sram_base))
4067 return PTR_ERR(eth->sram_base);
4068 }
4069
developerfd40db22021-04-29 10:08:25 +08004070 if(eth->soc->has_sram) {
4071 struct resource *res;
4072 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004073 if (unlikely(!res))
4074 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004075 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4076 }
4077
4078 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4079 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4080 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4081 } else {
4082 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4083 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4084 }
4085
4086 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4087 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4088 eth->ip_align = NET_IP_ALIGN;
4089 } else {
developer089e8852022-09-28 14:43:46 +08004090 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4091 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004092 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4093 else
4094 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4095 }
4096
developer089e8852022-09-28 14:43:46 +08004097 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4098 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4099 if (!err) {
4100 err = dma_set_coherent_mask(&pdev->dev,
4101 DMA_BIT_MASK(36));
4102 if (err) {
4103 dev_err(&pdev->dev, "Wrong DMA config\n");
4104 return -EINVAL;
4105 }
4106 }
4107 }
4108
developerfd40db22021-04-29 10:08:25 +08004109 spin_lock_init(&eth->page_lock);
4110 spin_lock_init(&eth->tx_irq_lock);
4111 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004112 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004113
4114 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4115 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4116 "mediatek,ethsys");
4117 if (IS_ERR(eth->ethsys)) {
4118 dev_err(&pdev->dev, "no ethsys regmap found\n");
4119 return PTR_ERR(eth->ethsys);
4120 }
4121 }
4122
4123 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4124 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4125 "mediatek,infracfg");
4126 if (IS_ERR(eth->infra)) {
4127 dev_err(&pdev->dev, "no infracfg regmap found\n");
4128 return PTR_ERR(eth->infra);
4129 }
4130 }
4131
4132 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004133 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004134 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004135 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004136 return -ENOMEM;
4137
developer089e8852022-09-28 14:43:46 +08004138 eth->xgmii->eth = eth;
4139 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004140 eth->soc->ana_rgc3);
4141
developer089e8852022-09-28 14:43:46 +08004142 if (err)
4143 return err;
4144 }
4145
4146 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4147 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4148 if (err)
4149 return err;
4150
4151 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4152 if (err)
4153 return err;
4154
4155 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4156 if (err)
4157 return err;
4158
4159 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004160 if (err)
4161 return err;
4162 }
4163
4164 if (eth->soc->required_pctl) {
4165 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4166 "mediatek,pctl");
4167 if (IS_ERR(eth->pctl)) {
4168 dev_err(&pdev->dev, "no pctl regmap found\n");
4169 return PTR_ERR(eth->pctl);
4170 }
4171 }
4172
developer18f46a82021-07-20 21:08:21 +08004173 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004174 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4175 eth->irq[i] = eth->irq[0];
4176 else
4177 eth->irq[i] = platform_get_irq(pdev, i);
4178 if (eth->irq[i] < 0) {
4179 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4180 return -ENXIO;
4181 }
4182 }
4183
4184 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4185 eth->clks[i] = devm_clk_get(eth->dev,
4186 mtk_clks_source_name[i]);
4187 if (IS_ERR(eth->clks[i])) {
4188 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4189 return -EPROBE_DEFER;
4190 if (eth->soc->required_clks & BIT(i)) {
4191 dev_err(&pdev->dev, "clock %s not found\n",
4192 mtk_clks_source_name[i]);
4193 return -EINVAL;
4194 }
4195 eth->clks[i] = NULL;
4196 }
4197 }
4198
4199 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4200 INIT_WORK(&eth->pending_work, mtk_pending_work);
4201
developer8051e042022-04-08 13:26:36 +08004202 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004203 if (err)
4204 return err;
4205
4206 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4207
4208 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4209 if (!of_device_is_compatible(mac_np,
4210 "mediatek,eth-mac"))
4211 continue;
4212
4213 if (!of_device_is_available(mac_np))
4214 continue;
4215
4216 err = mtk_add_mac(eth, mac_np);
4217 if (err) {
4218 of_node_put(mac_np);
4219 goto err_deinit_hw;
4220 }
4221 }
4222
developer18f46a82021-07-20 21:08:21 +08004223 err = mtk_napi_init(eth);
4224 if (err)
4225 goto err_free_dev;
4226
developerfd40db22021-04-29 10:08:25 +08004227 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4228 err = devm_request_irq(eth->dev, eth->irq[0],
4229 mtk_handle_irq, 0,
4230 dev_name(eth->dev), eth);
4231 } else {
4232 err = devm_request_irq(eth->dev, eth->irq[1],
4233 mtk_handle_irq_tx, 0,
4234 dev_name(eth->dev), eth);
4235 if (err)
4236 goto err_free_dev;
4237
4238 err = devm_request_irq(eth->dev, eth->irq[2],
4239 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004240 dev_name(eth->dev), &eth->rx_napi[0]);
4241 if (err)
4242 goto err_free_dev;
4243
developer793f7b42022-05-20 13:54:51 +08004244 if (MTK_MAX_IRQ_NUM > 3) {
4245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4246 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4247 err = devm_request_irq(eth->dev,
4248 eth->irq[2 + i],
4249 mtk_handle_irq_rx, 0,
4250 dev_name(eth->dev),
4251 &eth->rx_napi[i]);
4252 if (err)
4253 goto err_free_dev;
4254 }
4255 } else {
4256 err = devm_request_irq(eth->dev, eth->irq[3],
4257 mtk_handle_fe_irq, 0,
4258 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004259 if (err)
4260 goto err_free_dev;
4261 }
4262 }
developerfd40db22021-04-29 10:08:25 +08004263 }
developer8051e042022-04-08 13:26:36 +08004264
developerfd40db22021-04-29 10:08:25 +08004265 if (err)
4266 goto err_free_dev;
4267
4268 /* No MT7628/88 support yet */
4269 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4270 err = mtk_mdio_init(eth);
4271 if (err)
4272 goto err_free_dev;
4273 }
4274
4275 for (i = 0; i < MTK_MAX_DEVS; i++) {
4276 if (!eth->netdev[i])
4277 continue;
4278
4279 err = register_netdev(eth->netdev[i]);
4280 if (err) {
4281 dev_err(eth->dev, "error bringing up device\n");
4282 goto err_deinit_mdio;
4283 } else
4284 netif_info(eth, probe, eth->netdev[i],
4285 "mediatek frame engine at 0x%08lx, irq %d\n",
4286 eth->netdev[i]->base_addr, eth->irq[0]);
4287 }
4288
4289 /* we run 2 devices on the same DMA ring so we need a dummy device
4290 * for NAPI to work
4291 */
4292 init_dummy_netdev(&eth->dummy_dev);
4293 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4294 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004295 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004296 MTK_NAPI_WEIGHT);
4297
developer18f46a82021-07-20 21:08:21 +08004298 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4299 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4300 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4301 mtk_napi_rx, MTK_NAPI_WEIGHT);
4302 }
4303
developerfd40db22021-04-29 10:08:25 +08004304 mtketh_debugfs_init(eth);
4305 debug_proc_init(eth);
4306
4307 platform_set_drvdata(pdev, eth);
4308
developer8051e042022-04-08 13:26:36 +08004309 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer793f7b42022-05-20 13:54:51 +08004310#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8051e042022-04-08 13:26:36 +08004311 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4312 eth->mtk_dma_monitor_timer.expires = jiffies;
4313 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004314#endif
developer8051e042022-04-08 13:26:36 +08004315
developerfd40db22021-04-29 10:08:25 +08004316 return 0;
4317
4318err_deinit_mdio:
4319 mtk_mdio_cleanup(eth);
4320err_free_dev:
4321 mtk_free_dev(eth);
4322err_deinit_hw:
4323 mtk_hw_deinit(eth);
4324
4325 return err;
4326}
4327
4328static int mtk_remove(struct platform_device *pdev)
4329{
4330 struct mtk_eth *eth = platform_get_drvdata(pdev);
4331 struct mtk_mac *mac;
4332 int i;
4333
4334 /* stop all devices to make sure that dma is properly shut down */
4335 for (i = 0; i < MTK_MAC_COUNT; i++) {
4336 if (!eth->netdev[i])
4337 continue;
4338 mtk_stop(eth->netdev[i]);
4339 mac = netdev_priv(eth->netdev[i]);
4340 phylink_disconnect_phy(mac->phylink);
4341 }
4342
4343 mtk_hw_deinit(eth);
4344
4345 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004346 netif_napi_del(&eth->rx_napi[0].napi);
4347
4348 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4349 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4350 netif_napi_del(&eth->rx_napi[i].napi);
4351 }
4352
developerfd40db22021-04-29 10:08:25 +08004353 mtk_cleanup(eth);
4354 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004355 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4356 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004357
4358 return 0;
4359}
4360
4361static const struct mtk_soc_data mt2701_data = {
4362 .caps = MT7623_CAPS | MTK_HWLRO,
4363 .hw_features = MTK_HW_FEATURES,
4364 .required_clks = MT7623_CLKS_BITMAP,
4365 .required_pctl = true,
4366 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004367 .txrx = {
4368 .txd_size = sizeof(struct mtk_tx_dma),
4369 .rxd_size = sizeof(struct mtk_rx_dma),
4370 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4371 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4372 },
developerfd40db22021-04-29 10:08:25 +08004373};
4374
4375static const struct mtk_soc_data mt7621_data = {
4376 .caps = MT7621_CAPS,
4377 .hw_features = MTK_HW_FEATURES,
4378 .required_clks = MT7621_CLKS_BITMAP,
4379 .required_pctl = false,
4380 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004381 .txrx = {
4382 .txd_size = sizeof(struct mtk_tx_dma),
4383 .rxd_size = sizeof(struct mtk_rx_dma),
4384 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4385 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4386 },
developerfd40db22021-04-29 10:08:25 +08004387};
4388
4389static const struct mtk_soc_data mt7622_data = {
4390 .ana_rgc3 = 0x2028,
4391 .caps = MT7622_CAPS | MTK_HWLRO,
4392 .hw_features = MTK_HW_FEATURES,
4393 .required_clks = MT7622_CLKS_BITMAP,
4394 .required_pctl = false,
4395 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004396 .txrx = {
4397 .txd_size = sizeof(struct mtk_tx_dma),
4398 .rxd_size = sizeof(struct mtk_rx_dma),
4399 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4400 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4401 },
developerfd40db22021-04-29 10:08:25 +08004402};
4403
4404static const struct mtk_soc_data mt7623_data = {
4405 .caps = MT7623_CAPS | MTK_HWLRO,
4406 .hw_features = MTK_HW_FEATURES,
4407 .required_clks = MT7623_CLKS_BITMAP,
4408 .required_pctl = true,
4409 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004410 .txrx = {
4411 .txd_size = sizeof(struct mtk_tx_dma),
4412 .rxd_size = sizeof(struct mtk_rx_dma),
4413 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4414 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4415 },
developerfd40db22021-04-29 10:08:25 +08004416};
4417
4418static const struct mtk_soc_data mt7629_data = {
4419 .ana_rgc3 = 0x128,
4420 .caps = MT7629_CAPS | MTK_HWLRO,
4421 .hw_features = MTK_HW_FEATURES,
4422 .required_clks = MT7629_CLKS_BITMAP,
4423 .required_pctl = false,
4424 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004425 .txrx = {
4426 .txd_size = sizeof(struct mtk_tx_dma),
4427 .rxd_size = sizeof(struct mtk_rx_dma),
4428 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4429 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4430 },
developerfd40db22021-04-29 10:08:25 +08004431};
4432
4433static const struct mtk_soc_data mt7986_data = {
4434 .ana_rgc3 = 0x128,
4435 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004436 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004437 .required_clks = MT7986_CLKS_BITMAP,
4438 .required_pctl = false,
4439 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004440 .txrx = {
4441 .txd_size = sizeof(struct mtk_tx_dma_v2),
4442 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4443 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4444 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4445 },
developerfd40db22021-04-29 10:08:25 +08004446};
4447
developer255bba22021-07-27 15:16:33 +08004448static const struct mtk_soc_data mt7981_data = {
4449 .ana_rgc3 = 0x128,
4450 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004451 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004452 .required_clks = MT7981_CLKS_BITMAP,
4453 .required_pctl = false,
4454 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004455 .txrx = {
4456 .txd_size = sizeof(struct mtk_tx_dma_v2),
4457 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4458 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4459 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4460 },
developer255bba22021-07-27 15:16:33 +08004461};
4462
developer089e8852022-09-28 14:43:46 +08004463static const struct mtk_soc_data mt7988_data = {
4464 .ana_rgc3 = 0x128,
4465 .caps = MT7988_CAPS,
4466 .hw_features = MTK_HW_FEATURES,
4467 .required_clks = MT7988_CLKS_BITMAP,
4468 .required_pctl = false,
4469 .has_sram = true,
4470 .txrx = {
4471 .txd_size = sizeof(struct mtk_tx_dma_v2),
4472 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4473 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4474 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4475 },
4476};
4477
developerfd40db22021-04-29 10:08:25 +08004478static const struct mtk_soc_data rt5350_data = {
4479 .caps = MT7628_CAPS,
4480 .hw_features = MTK_HW_FEATURES_MT7628,
4481 .required_clks = MT7628_CLKS_BITMAP,
4482 .required_pctl = false,
4483 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004484 .txrx = {
4485 .txd_size = sizeof(struct mtk_tx_dma),
4486 .rxd_size = sizeof(struct mtk_rx_dma),
4487 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4488 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4489 },
developerfd40db22021-04-29 10:08:25 +08004490};
4491
4492const struct of_device_id of_mtk_match[] = {
4493 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4494 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4495 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4496 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4497 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4498 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004499 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004500 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004501 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4502 {},
4503};
4504MODULE_DEVICE_TABLE(of, of_mtk_match);
4505
4506static struct platform_driver mtk_driver = {
4507 .probe = mtk_probe,
4508 .remove = mtk_remove,
4509 .driver = {
4510 .name = "mtk_soc_eth",
4511 .of_match_table = of_mtk_match,
4512 },
4513};
4514
4515module_platform_driver(mtk_driver);
4516
4517MODULE_LICENSE("GPL");
4518MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4519MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");