blob: 889b7fdd399d5c7c7a921b86fb422447050411fc [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
42
developerfd40db22021-04-29 10:08:25 +080043module_param_named(msg_level, mtk_msg_level, int, 0);
44MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080045DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080046
47#define MTK_ETHTOOL_STAT(x) { #x, \
48 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
49
50/* strings used by ethtool */
51static const struct mtk_ethtool_stats {
52 char str[ETH_GSTRING_LEN];
53 u32 offset;
54} mtk_ethtool_stats[] = {
55 MTK_ETHTOOL_STAT(tx_bytes),
56 MTK_ETHTOOL_STAT(tx_packets),
57 MTK_ETHTOOL_STAT(tx_skip),
58 MTK_ETHTOOL_STAT(tx_collisions),
59 MTK_ETHTOOL_STAT(rx_bytes),
60 MTK_ETHTOOL_STAT(rx_packets),
61 MTK_ETHTOOL_STAT(rx_overflow),
62 MTK_ETHTOOL_STAT(rx_fcs_errors),
63 MTK_ETHTOOL_STAT(rx_short_errors),
64 MTK_ETHTOOL_STAT(rx_long_errors),
65 MTK_ETHTOOL_STAT(rx_checksum_errors),
66 MTK_ETHTOOL_STAT(rx_flow_control_packets),
67};
68
69static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +080070 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
71 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +080072 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
73 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
74 "sgmii_ck", "eth2pll", "wocpu0","wocpu1",
developer1bbcf512022-11-18 16:09:33 +080075 "usxgmii0_sel", "usxgmii1_sel", "sgm0_sel", "sgm1_sel",
developerfd40db22021-04-29 10:08:25 +080076};
77
78void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
79{
80 __raw_writel(val, eth->base + reg);
81}
82
83u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
84{
85 return __raw_readl(eth->base + reg);
86}
87
88u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
89{
90 u32 val;
91
92 val = mtk_r32(eth, reg);
93 val &= ~mask;
94 val |= set;
95 mtk_w32(eth, val, reg);
96 return reg;
97}
98
99static int mtk_mdio_busy_wait(struct mtk_eth *eth)
100{
101 unsigned long t_start = jiffies;
102
103 while (1) {
104 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
105 return 0;
106 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
107 break;
developerc4671b22021-05-28 13:16:42 +0800108 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800109 }
110
111 dev_err(eth->dev, "mdio: MDIO timeout\n");
112 return -1;
113}
114
developer599cda42022-05-24 15:13:31 +0800115u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
116 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800117{
118 if (mtk_mdio_busy_wait(eth))
119 return -1;
120
121 write_data &= 0xffff;
122
developer599cda42022-05-24 15:13:31 +0800123 if (phy_reg & MII_ADDR_C45) {
124 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
125 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
126 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
127 MTK_PHY_IAC);
128
129 if (mtk_mdio_busy_wait(eth))
130 return -1;
131
132 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
133 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
134 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
135 MTK_PHY_IAC);
136 } else {
137 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
138 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
139 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
140 MTK_PHY_IAC);
141 }
developerfd40db22021-04-29 10:08:25 +0800142
143 if (mtk_mdio_busy_wait(eth))
144 return -1;
145
146 return 0;
147}
148
developer599cda42022-05-24 15:13:31 +0800149u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800150{
151 u32 d;
152
153 if (mtk_mdio_busy_wait(eth))
154 return 0xffff;
155
developer599cda42022-05-24 15:13:31 +0800156 if (phy_reg & MII_ADDR_C45) {
157 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
158 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
159 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
160 MTK_PHY_IAC);
161
162 if (mtk_mdio_busy_wait(eth))
163 return 0xffff;
164
165 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
166 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
167 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
168 MTK_PHY_IAC);
169 } else {
170 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
171 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
172 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
173 MTK_PHY_IAC);
174 }
developerfd40db22021-04-29 10:08:25 +0800175
176 if (mtk_mdio_busy_wait(eth))
177 return 0xffff;
178
179 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
180
181 return d;
182}
183
184static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
185 int phy_reg, u16 val)
186{
187 struct mtk_eth *eth = bus->priv;
188
189 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
190}
191
192static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
193{
194 struct mtk_eth *eth = bus->priv;
195
196 return _mtk_mdio_read(eth, phy_addr, phy_reg);
197}
198
developerabeadd52022-08-15 11:26:44 +0800199static int mtk_mdio_reset(struct mii_bus *bus)
200{
201 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
202 * we just need to wait until device ready.
203 */
204 mdelay(20);
205
206 return 0;
207}
208
developerfd40db22021-04-29 10:08:25 +0800209static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
210 phy_interface_t interface)
211{
developer543e7922022-12-01 11:24:47 +0800212 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800213
214 /* Check DDR memory type.
215 * Currently TRGMII mode with DDR2 memory is not supported.
216 */
217 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
218 if (interface == PHY_INTERFACE_MODE_TRGMII &&
219 val & SYSCFG_DRAM_TYPE_DDR2) {
220 dev_err(eth->dev,
221 "TRGMII mode with DDR2 memory is not supported!\n");
222 return -EOPNOTSUPP;
223 }
224
225 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
226 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
227
228 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
229 ETHSYS_TRGMII_MT7621_MASK, val);
230
231 return 0;
232}
233
234static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
235 phy_interface_t interface, int speed)
236{
237 u32 val;
238 int ret;
239
240 if (interface == PHY_INTERFACE_MODE_TRGMII) {
241 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
242 val = 500000000;
243 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
244 if (ret)
245 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
246 return;
247 }
248
249 val = (speed == SPEED_1000) ?
250 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
251 mtk_w32(eth, val, INTF_MODE);
252
253 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
254 ETHSYS_TRGMII_CLK_SEL362_5,
255 ETHSYS_TRGMII_CLK_SEL362_5);
256
257 val = (speed == SPEED_1000) ? 250000000 : 500000000;
258 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
259 if (ret)
260 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
261
262 val = (speed == SPEED_1000) ?
263 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
264 mtk_w32(eth, val, TRGMII_RCK_CTRL);
265
266 val = (speed == SPEED_1000) ?
267 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
268 mtk_w32(eth, val, TRGMII_TCK_CTRL);
269}
270
developer089e8852022-09-28 14:43:46 +0800271static void mtk_setup_bridge_switch(struct mtk_eth *eth)
272{
273 int val;
274
275 /* Force Port1 XGMAC Link Up */
276 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
277 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
278 MTK_XGMAC_STS(MTK_GMAC1_ID));
279
280 /* Adjust GSW bridge IPG to 11*/
281 val = mtk_r32(eth, MTK_GSW_CFG);
282 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
283 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
284 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
285 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800286}
287
developerfd40db22021-04-29 10:08:25 +0800288static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
289 const struct phylink_link_state *state)
290{
291 struct mtk_mac *mac = container_of(config, struct mtk_mac,
292 phylink_config);
293 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800294 u32 sid, i;
developer543e7922022-12-01 11:24:47 +0800295 int val = 0, ge_mode, err = 0;
developerfd40db22021-04-29 10:08:25 +0800296
297 /* MT76x8 has no hardware settings between for the MAC */
298 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
299 mac->interface != state->interface) {
300 /* Setup soc pin functions */
301 switch (state->interface) {
302 case PHY_INTERFACE_MODE_TRGMII:
303 if (mac->id)
304 goto err_phy;
305 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
306 MTK_GMAC1_TRGMII))
307 goto err_phy;
308 /* fall through */
309 case PHY_INTERFACE_MODE_RGMII_TXID:
310 case PHY_INTERFACE_MODE_RGMII_RXID:
311 case PHY_INTERFACE_MODE_RGMII_ID:
312 case PHY_INTERFACE_MODE_RGMII:
313 case PHY_INTERFACE_MODE_MII:
314 case PHY_INTERFACE_MODE_REVMII:
315 case PHY_INTERFACE_MODE_RMII:
316 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
317 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
318 if (err)
319 goto init_err;
320 }
321 break;
322 case PHY_INTERFACE_MODE_1000BASEX:
323 case PHY_INTERFACE_MODE_2500BASEX:
324 case PHY_INTERFACE_MODE_SGMII:
325 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
326 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
327 if (err)
328 goto init_err;
329 }
330 break;
331 case PHY_INTERFACE_MODE_GMII:
332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
333 err = mtk_gmac_gephy_path_setup(eth, mac->id);
334 if (err)
335 goto init_err;
336 }
337 break;
developer30e13e72022-11-03 10:21:24 +0800338 case PHY_INTERFACE_MODE_XGMII:
339 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
340 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
341 if (err)
342 goto init_err;
343 }
344 break;
developer089e8852022-09-28 14:43:46 +0800345 case PHY_INTERFACE_MODE_USXGMII:
346 case PHY_INTERFACE_MODE_10GKR:
347 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
348 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
349 if (err)
350 goto init_err;
351 }
352 break;
developerfd40db22021-04-29 10:08:25 +0800353 default:
354 goto err_phy;
355 }
356
357 /* Setup clock for 1st gmac */
358 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
359 !phy_interface_mode_is_8023z(state->interface) &&
360 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
361 if (MTK_HAS_CAPS(mac->hw->soc->caps,
362 MTK_TRGMII_MT7621_CLK)) {
363 if (mt7621_gmac0_rgmii_adjust(mac->hw,
364 state->interface))
365 goto err_phy;
366 } else {
367 mtk_gmac0_rgmii_adjust(mac->hw,
368 state->interface,
369 state->speed);
370
371 /* mt7623_pad_clk_setup */
372 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
373 mtk_w32(mac->hw,
374 TD_DM_DRVP(8) | TD_DM_DRVN(8),
375 TRGMII_TD_ODT(i));
376
377 /* Assert/release MT7623 RXC reset */
378 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
379 TRGMII_RCK_CTRL);
380 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
381 }
382 }
383
384 ge_mode = 0;
385 switch (state->interface) {
386 case PHY_INTERFACE_MODE_MII:
387 case PHY_INTERFACE_MODE_GMII:
388 ge_mode = 1;
389 break;
390 case PHY_INTERFACE_MODE_REVMII:
391 ge_mode = 2;
392 break;
393 case PHY_INTERFACE_MODE_RMII:
394 if (mac->id)
395 goto err_phy;
396 ge_mode = 3;
397 break;
398 default:
399 break;
400 }
401
402 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800403 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800404 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
405 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
406 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
407 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800408 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800409
410 mac->interface = state->interface;
411 }
412
413 /* SGMII */
414 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
415 phy_interface_mode_is_8023z(state->interface)) {
416 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
417 * being setup done.
418 */
developerd82e8372022-02-09 15:00:09 +0800419 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800420 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
421
422 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
423 SYSCFG0_SGMII_MASK,
424 ~(u32)SYSCFG0_SGMII_MASK);
425
426 /* Decide how GMAC and SGMIISYS be mapped */
427 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
428 0 : mac->id;
429
430 /* Setup SGMIISYS with the determined property */
431 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800432 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800433 state);
developer2fbee452022-08-12 13:58:20 +0800434 else
developer089e8852022-09-28 14:43:46 +0800435 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800436
developerd82e8372022-02-09 15:00:09 +0800437 if (err) {
438 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800439 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800440 }
developerfd40db22021-04-29 10:08:25 +0800441
442 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
443 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800444 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800445 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
446 state->interface == PHY_INTERFACE_MODE_10GKR) {
447 sid = mac->id;
448
449 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
450 sid != MTK_GMAC1_ID) {
451 if (phylink_autoneg_inband(mode))
452 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
453 SPEED_10000);
454 else
455 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
456 SPEED_10000);
457
458 if (err)
459 goto init_err;
460 }
developerfd40db22021-04-29 10:08:25 +0800461 } else if (phylink_autoneg_inband(mode)) {
462 dev_err(eth->dev,
463 "In-band mode not supported in non SGMII mode!\n");
464 return;
465 }
466
467 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800468 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800469 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
470 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800471
developer089e8852022-09-28 14:43:46 +0800472 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
473 switch (mac->id) {
474 case MTK_GMAC1_ID:
475 mtk_setup_bridge_switch(eth);
476 break;
477 case MTK_GMAC3_ID:
478 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
479 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
480 MTK_XGMAC_STS(mac->id));
481 break;
482 }
483 }
developerfd40db22021-04-29 10:08:25 +0800484 }
485
developerfd40db22021-04-29 10:08:25 +0800486 return;
487
488err_phy:
489 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
490 mac->id, phy_modes(state->interface));
491 return;
492
493init_err:
494 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
495 mac->id, phy_modes(state->interface), err);
496}
497
developer089e8852022-09-28 14:43:46 +0800498static int mtk_mac_pcs_get_state(struct phylink_config *config,
499 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800500{
501 struct mtk_mac *mac = container_of(config, struct mtk_mac,
502 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800503
developer089e8852022-09-28 14:43:46 +0800504 if (mac->type == MTK_XGDM_TYPE) {
505 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800506
developer089e8852022-09-28 14:43:46 +0800507 if (mac->id == MTK_GMAC2_ID)
508 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800509
developer089e8852022-09-28 14:43:46 +0800510 state->duplex = 1;
511
512 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
513 case 0:
514 state->speed = SPEED_10000;
515 break;
516 case 1:
517 state->speed = SPEED_5000;
518 break;
519 case 2:
520 state->speed = SPEED_2500;
521 break;
522 case 3:
523 state->speed = SPEED_1000;
524 break;
525 }
526
527 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
528 } else if (mac->type == MTK_GDM_TYPE) {
529 struct mtk_eth *eth = mac->hw;
530 struct mtk_xgmii *ss = eth->xgmii;
531 u32 id = mtk_mac2xgmii_id(eth, mac->id);
532 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800533 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800534
535 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
536
537 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
538
539 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
540 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
541
542 val = val >> 16;
543
544 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
545
546 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
547 case 0:
548 state->speed = SPEED_10;
549 break;
550 case 1:
551 state->speed = SPEED_100;
552 break;
553 case 2:
554 state->speed = SPEED_1000;
555 break;
556 }
557 } else {
558 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
559
560 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
561
562 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
563 case 0:
564 state->speed = SPEED_10;
565 break;
566 case 1:
567 state->speed = SPEED_100;
568 break;
569 case 2:
570 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
571 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
572 break;
573 }
574 }
575
576 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
577 if (pmsr & MAC_MSR_RX_FC)
578 state->pause |= MLO_PAUSE_RX;
579 if (pmsr & MAC_MSR_TX_FC)
580 state->pause |= MLO_PAUSE_TX;
581 }
developerfd40db22021-04-29 10:08:25 +0800582
583 return 1;
584}
585
586static void mtk_mac_an_restart(struct phylink_config *config)
587{
588 struct mtk_mac *mac = container_of(config, struct mtk_mac,
589 phylink_config);
590
developer089e8852022-09-28 14:43:46 +0800591 if (mac->type != MTK_XGDM_TYPE)
592 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800593}
594
595static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
596 phy_interface_t interface)
597{
598 struct mtk_mac *mac = container_of(config, struct mtk_mac,
599 phylink_config);
developer089e8852022-09-28 14:43:46 +0800600 u32 mcr;
601
602 if (mac->type == MTK_GDM_TYPE) {
603 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
604 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
605 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
606 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
607 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800608
developer089e8852022-09-28 14:43:46 +0800609 mcr &= 0xfffffff0;
610 mcr |= XMAC_MCR_TRX_DISABLE;
611 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
612 }
developerfd40db22021-04-29 10:08:25 +0800613}
614
615static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
616 phy_interface_t interface,
617 struct phy_device *phy)
618{
619 struct mtk_mac *mac = container_of(config, struct mtk_mac,
620 phylink_config);
developer089e8852022-09-28 14:43:46 +0800621 u32 mcr, mcr_cur;
622
623 if (mac->type == MTK_GDM_TYPE) {
624 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
625 mcr = mcr_cur;
626 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
627 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
628 MAC_MCR_FORCE_RX_FC);
629 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
630 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
631
632 /* Configure speed */
633 switch (speed) {
634 case SPEED_2500:
635 case SPEED_1000:
636 mcr |= MAC_MCR_SPEED_1000;
637 break;
638 case SPEED_100:
639 mcr |= MAC_MCR_SPEED_100;
640 break;
641 }
642
643 /* Configure duplex */
644 if (duplex == DUPLEX_FULL)
645 mcr |= MAC_MCR_FORCE_DPX;
646
647 /* Configure pause modes -
648 * phylink will avoid these for half duplex
649 */
650 if (tx_pause)
651 mcr |= MAC_MCR_FORCE_TX_FC;
652 if (rx_pause)
653 mcr |= MAC_MCR_FORCE_RX_FC;
654
655 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
656
657 /* Only update control register when needed! */
658 if (mcr != mcr_cur)
659 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
660 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
661 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
662
663 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
664 /* Configure pause modes -
665 * phylink will avoid these for half duplex
666 */
667 if (tx_pause)
668 mcr |= XMAC_MCR_FORCE_TX_FC;
669 if (rx_pause)
670 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800671
developer089e8852022-09-28 14:43:46 +0800672 mcr &= ~(XMAC_MCR_TRX_DISABLE);
673 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
674 }
developerfd40db22021-04-29 10:08:25 +0800675}
676
677static void mtk_validate(struct phylink_config *config,
678 unsigned long *supported,
679 struct phylink_link_state *state)
680{
681 struct mtk_mac *mac = container_of(config, struct mtk_mac,
682 phylink_config);
683 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
684
685 if (state->interface != PHY_INTERFACE_MODE_NA &&
686 state->interface != PHY_INTERFACE_MODE_MII &&
687 state->interface != PHY_INTERFACE_MODE_GMII &&
688 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
689 phy_interface_mode_is_rgmii(state->interface)) &&
690 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
691 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
692 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
693 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800694 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800695 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
696 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800697 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
698 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
699 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
700 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800701 linkmode_zero(supported);
702 return;
703 }
704
705 phylink_set_port_modes(mask);
706 phylink_set(mask, Autoneg);
707
708 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800709 case PHY_INTERFACE_MODE_USXGMII:
710 case PHY_INTERFACE_MODE_10GKR:
711 phylink_set(mask, 10000baseKR_Full);
712 phylink_set(mask, 10000baseT_Full);
713 phylink_set(mask, 10000baseCR_Full);
714 phylink_set(mask, 10000baseSR_Full);
715 phylink_set(mask, 10000baseLR_Full);
716 phylink_set(mask, 10000baseLRM_Full);
717 phylink_set(mask, 10000baseER_Full);
718 phylink_set(mask, 100baseT_Half);
719 phylink_set(mask, 100baseT_Full);
720 phylink_set(mask, 1000baseT_Half);
721 phylink_set(mask, 1000baseT_Full);
722 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800723 phylink_set(mask, 2500baseT_Full);
724 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800725 break;
developerfd40db22021-04-29 10:08:25 +0800726 case PHY_INTERFACE_MODE_TRGMII:
727 phylink_set(mask, 1000baseT_Full);
728 break;
developer30e13e72022-11-03 10:21:24 +0800729 case PHY_INTERFACE_MODE_XGMII:
730 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800731 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800732 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800733 /* fall through; */
734 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800735 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800736 phylink_set(mask, 2500baseT_Full);
737 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800738 case PHY_INTERFACE_MODE_GMII:
739 case PHY_INTERFACE_MODE_RGMII:
740 case PHY_INTERFACE_MODE_RGMII_ID:
741 case PHY_INTERFACE_MODE_RGMII_RXID:
742 case PHY_INTERFACE_MODE_RGMII_TXID:
743 phylink_set(mask, 1000baseT_Half);
744 /* fall through */
745 case PHY_INTERFACE_MODE_SGMII:
746 phylink_set(mask, 1000baseT_Full);
747 phylink_set(mask, 1000baseX_Full);
748 /* fall through */
749 case PHY_INTERFACE_MODE_MII:
750 case PHY_INTERFACE_MODE_RMII:
751 case PHY_INTERFACE_MODE_REVMII:
752 case PHY_INTERFACE_MODE_NA:
753 default:
754 phylink_set(mask, 10baseT_Half);
755 phylink_set(mask, 10baseT_Full);
756 phylink_set(mask, 100baseT_Half);
757 phylink_set(mask, 100baseT_Full);
758 break;
759 }
760
761 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800762
763 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
764 phylink_set(mask, 10000baseKR_Full);
765 phylink_set(mask, 10000baseSR_Full);
766 phylink_set(mask, 10000baseLR_Full);
767 phylink_set(mask, 10000baseLRM_Full);
768 phylink_set(mask, 10000baseER_Full);
769 phylink_set(mask, 1000baseKX_Full);
770 phylink_set(mask, 1000baseT_Full);
771 phylink_set(mask, 1000baseX_Full);
772 phylink_set(mask, 2500baseX_Full);
773 }
developerfd40db22021-04-29 10:08:25 +0800774 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
775 phylink_set(mask, 1000baseT_Full);
776 phylink_set(mask, 1000baseX_Full);
777 phylink_set(mask, 2500baseX_Full);
778 }
779 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
780 phylink_set(mask, 1000baseT_Full);
781 phylink_set(mask, 1000baseT_Half);
782 phylink_set(mask, 1000baseX_Full);
783 }
784 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
785 phylink_set(mask, 1000baseT_Full);
786 phylink_set(mask, 1000baseT_Half);
787 }
788 }
789
developer30e13e72022-11-03 10:21:24 +0800790 if (mac->type == MTK_XGDM_TYPE) {
791 phylink_clear(mask, 10baseT_Half);
792 phylink_clear(mask, 100baseT_Half);
793 phylink_clear(mask, 1000baseT_Half);
794 }
795
developerfd40db22021-04-29 10:08:25 +0800796 phylink_set(mask, Pause);
797 phylink_set(mask, Asym_Pause);
798
799 linkmode_and(supported, supported, mask);
800 linkmode_and(state->advertising, state->advertising, mask);
801
802 /* We can only operate at 2500BaseX or 1000BaseX. If requested
803 * to advertise both, only report advertising at 2500BaseX.
804 */
805 phylink_helper_basex_speed(state);
806}
807
808static const struct phylink_mac_ops mtk_phylink_ops = {
809 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800810 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800811 .mac_an_restart = mtk_mac_an_restart,
812 .mac_config = mtk_mac_config,
813 .mac_link_down = mtk_mac_link_down,
814 .mac_link_up = mtk_mac_link_up,
815};
816
817static int mtk_mdio_init(struct mtk_eth *eth)
818{
819 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800820 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800821 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800822 u32 val;
developerfd40db22021-04-29 10:08:25 +0800823
824 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
825 if (!mii_np) {
826 dev_err(eth->dev, "no %s child node found", "mdio-bus");
827 return -ENODEV;
828 }
829
830 if (!of_device_is_available(mii_np)) {
831 ret = -ENODEV;
832 goto err_put_node;
833 }
834
835 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
836 if (!eth->mii_bus) {
837 ret = -ENOMEM;
838 goto err_put_node;
839 }
840
841 eth->mii_bus->name = "mdio";
842 eth->mii_bus->read = mtk_mdio_read;
843 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800844 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800845 eth->mii_bus->priv = eth;
846 eth->mii_bus->parent = eth->dev;
847
developer6fd46562021-10-14 15:04:34 +0800848 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800849 ret = -ENOMEM;
850 goto err_put_node;
851 }
developerc8acd8d2022-11-10 09:07:10 +0800852
853 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
854 max_clk = val;
855
856 while (clk / divider > max_clk) {
857 if (divider >= 63)
858 break;
859
860 divider++;
861 };
862
863 /* Configure MDC Turbo Mode */
864 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
865 val = mtk_r32(eth, MTK_MAC_MISC);
866 val |= MISC_MDC_TURBO;
867 mtk_w32(eth, val, MTK_MAC_MISC);
868 } else {
869 val = mtk_r32(eth, MTK_PPSC);
870 val |= PPSC_MDC_TURBO;
871 mtk_w32(eth, val, MTK_PPSC);
872 }
873
874 /* Configure MDC Divider */
875 val = mtk_r32(eth, MTK_PPSC);
876 val &= ~PPSC_MDC_CFG;
877 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
878 mtk_w32(eth, val, MTK_PPSC);
879
880 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
881
developerfd40db22021-04-29 10:08:25 +0800882 ret = of_mdiobus_register(eth->mii_bus, mii_np);
883
884err_put_node:
885 of_node_put(mii_np);
886 return ret;
887}
888
889static void mtk_mdio_cleanup(struct mtk_eth *eth)
890{
891 if (!eth->mii_bus)
892 return;
893
894 mdiobus_unregister(eth->mii_bus);
895}
896
897static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
898{
899 unsigned long flags;
900 u32 val;
901
902 spin_lock_irqsave(&eth->tx_irq_lock, flags);
903 val = mtk_r32(eth, eth->tx_int_mask_reg);
904 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
905 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
906}
907
908static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
909{
910 unsigned long flags;
911 u32 val;
912
913 spin_lock_irqsave(&eth->tx_irq_lock, flags);
914 val = mtk_r32(eth, eth->tx_int_mask_reg);
915 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
916 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
917}
918
919static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
920{
921 unsigned long flags;
922 u32 val;
923
924 spin_lock_irqsave(&eth->rx_irq_lock, flags);
925 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
926 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
927 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
928}
929
930static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
931{
932 unsigned long flags;
933 u32 val;
934
935 spin_lock_irqsave(&eth->rx_irq_lock, flags);
936 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
937 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
938 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
939}
940
941static int mtk_set_mac_address(struct net_device *dev, void *p)
942{
943 int ret = eth_mac_addr(dev, p);
944 struct mtk_mac *mac = netdev_priv(dev);
945 struct mtk_eth *eth = mac->hw;
946 const char *macaddr = dev->dev_addr;
947
948 if (ret)
949 return ret;
950
951 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
952 return -EBUSY;
953
954 spin_lock_bh(&mac->hw->page_lock);
955 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
956 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
957 MT7628_SDM_MAC_ADRH);
958 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
959 (macaddr[4] << 8) | macaddr[5],
960 MT7628_SDM_MAC_ADRL);
961 } else {
962 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
963 MTK_GDMA_MAC_ADRH(mac->id));
964 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
965 (macaddr[4] << 8) | macaddr[5],
966 MTK_GDMA_MAC_ADRL(mac->id));
967 }
968 spin_unlock_bh(&mac->hw->page_lock);
969
970 return 0;
971}
972
973void mtk_stats_update_mac(struct mtk_mac *mac)
974{
developer089e8852022-09-28 14:43:46 +0800975 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800976 struct mtk_hw_stats *hw_stats = mac->hw_stats;
977 unsigned int base = MTK_GDM1_TX_GBCNT;
978 u64 stats;
979
980 base += hw_stats->reg_offset;
981
982 u64_stats_update_begin(&hw_stats->syncp);
983
984 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
985 stats = mtk_r32(mac->hw, base + 0x04);
986 if (stats)
987 hw_stats->rx_bytes += (stats << 32);
988 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
989 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
990 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
991 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
992 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
993 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
994 hw_stats->rx_flow_control_packets +=
995 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +0800996
997 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
998 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
999 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
1000 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
1001 stats = mtk_r32(mac->hw, base + 0x44);
1002 if (stats)
1003 hw_stats->tx_bytes += (stats << 32);
1004 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1005 u64_stats_update_end(&hw_stats->syncp);
1006 } else {
1007 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1008 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1009 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1010 stats = mtk_r32(mac->hw, base + 0x34);
1011 if (stats)
1012 hw_stats->tx_bytes += (stats << 32);
1013 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1014 u64_stats_update_end(&hw_stats->syncp);
1015 }
developerfd40db22021-04-29 10:08:25 +08001016}
1017
1018static void mtk_stats_update(struct mtk_eth *eth)
1019{
1020 int i;
1021
1022 for (i = 0; i < MTK_MAC_COUNT; i++) {
1023 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1024 continue;
1025 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1026 mtk_stats_update_mac(eth->mac[i]);
1027 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1028 }
1029 }
1030}
1031
1032static void mtk_get_stats64(struct net_device *dev,
1033 struct rtnl_link_stats64 *storage)
1034{
1035 struct mtk_mac *mac = netdev_priv(dev);
1036 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1037 unsigned int start;
1038
1039 if (netif_running(dev) && netif_device_present(dev)) {
1040 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1041 mtk_stats_update_mac(mac);
1042 spin_unlock_bh(&hw_stats->stats_lock);
1043 }
1044 }
1045
1046 do {
1047 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1048 storage->rx_packets = hw_stats->rx_packets;
1049 storage->tx_packets = hw_stats->tx_packets;
1050 storage->rx_bytes = hw_stats->rx_bytes;
1051 storage->tx_bytes = hw_stats->tx_bytes;
1052 storage->collisions = hw_stats->tx_collisions;
1053 storage->rx_length_errors = hw_stats->rx_short_errors +
1054 hw_stats->rx_long_errors;
1055 storage->rx_over_errors = hw_stats->rx_overflow;
1056 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1057 storage->rx_errors = hw_stats->rx_checksum_errors;
1058 storage->tx_aborted_errors = hw_stats->tx_skip;
1059 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1060
1061 storage->tx_errors = dev->stats.tx_errors;
1062 storage->rx_dropped = dev->stats.rx_dropped;
1063 storage->tx_dropped = dev->stats.tx_dropped;
1064}
1065
1066static inline int mtk_max_frag_size(int mtu)
1067{
1068 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1069 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1070 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1071
1072 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1073 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1074}
1075
1076static inline int mtk_max_buf_size(int frag_size)
1077{
1078 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1079 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1080
1081 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1082
1083 return buf_size;
1084}
1085
developere9356982022-07-04 09:03:20 +08001086static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1087 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001088{
developerfd40db22021-04-29 10:08:25 +08001089 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001090 if (!(rxd->rxd2 & RX_DMA_DONE))
1091 return false;
1092
1093 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001094 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1095 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001096
developer089e8852022-09-28 14:43:46 +08001097 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1098 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001099 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1100 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001101 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001102 }
1103
developerc4671b22021-05-28 13:16:42 +08001104 return true;
developerfd40db22021-04-29 10:08:25 +08001105}
1106
1107/* the qdma core needs scratch memory to be setup */
1108static int mtk_init_fq_dma(struct mtk_eth *eth)
1109{
developere9356982022-07-04 09:03:20 +08001110 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001111 dma_addr_t phy_ring_tail;
1112 int cnt = MTK_DMA_SIZE;
1113 dma_addr_t dma_addr;
1114 int i;
1115
1116 if (!eth->soc->has_sram) {
1117 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001118 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001119 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001120 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001121 } else {
developer089e8852022-09-28 14:43:46 +08001122 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1123 eth->scratch_ring = eth->sram_base;
1124 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1125 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001126 }
1127
1128 if (unlikely(!eth->scratch_ring))
1129 return -ENOMEM;
1130
developere9356982022-07-04 09:03:20 +08001131 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001132 if (unlikely(!eth->scratch_head))
1133 return -ENOMEM;
1134
1135 dma_addr = dma_map_single(eth->dev,
1136 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1137 DMA_FROM_DEVICE);
1138 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1139 return -ENOMEM;
1140
developer8b6f2402022-11-28 13:42:34 +08001141 phy_ring_tail = eth->phy_scratch_ring +
1142 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001143
1144 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001145 struct mtk_tx_dma_v2 *txd;
1146
1147 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1148 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001149 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001150 txd->txd2 = eth->phy_scratch_ring +
1151 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001152
developere9356982022-07-04 09:03:20 +08001153 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1154 txd->txd4 = 0;
1155
developer089e8852022-09-28 14:43:46 +08001156 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1157 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001158 txd->txd5 = 0;
1159 txd->txd6 = 0;
1160 txd->txd7 = 0;
1161 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001162 }
developerfd40db22021-04-29 10:08:25 +08001163 }
1164
1165 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1166 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1167 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1168 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1169
1170 return 0;
1171}
1172
1173static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1174{
developere9356982022-07-04 09:03:20 +08001175 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001176}
1177
1178static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001179 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001180{
developere9356982022-07-04 09:03:20 +08001181 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001182
1183 return &ring->buf[idx];
1184}
1185
1186static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001187 void *dma)
developerfd40db22021-04-29 10:08:25 +08001188{
1189 return ring->dma_pdma - ring->dma + dma;
1190}
1191
developere9356982022-07-04 09:03:20 +08001192static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001193{
developere9356982022-07-04 09:03:20 +08001194 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001195}
1196
developerc4671b22021-05-28 13:16:42 +08001197static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1198 bool napi)
developerfd40db22021-04-29 10:08:25 +08001199{
1200 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1201 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1202 dma_unmap_single(eth->dev,
1203 dma_unmap_addr(tx_buf, dma_addr0),
1204 dma_unmap_len(tx_buf, dma_len0),
1205 DMA_TO_DEVICE);
1206 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1207 dma_unmap_page(eth->dev,
1208 dma_unmap_addr(tx_buf, dma_addr0),
1209 dma_unmap_len(tx_buf, dma_len0),
1210 DMA_TO_DEVICE);
1211 }
1212 } else {
1213 if (dma_unmap_len(tx_buf, dma_len0)) {
1214 dma_unmap_page(eth->dev,
1215 dma_unmap_addr(tx_buf, dma_addr0),
1216 dma_unmap_len(tx_buf, dma_len0),
1217 DMA_TO_DEVICE);
1218 }
1219
1220 if (dma_unmap_len(tx_buf, dma_len1)) {
1221 dma_unmap_page(eth->dev,
1222 dma_unmap_addr(tx_buf, dma_addr1),
1223 dma_unmap_len(tx_buf, dma_len1),
1224 DMA_TO_DEVICE);
1225 }
1226 }
1227
1228 tx_buf->flags = 0;
1229 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001230 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1231 if (napi)
1232 napi_consume_skb(tx_buf->skb, napi);
1233 else
1234 dev_kfree_skb_any(tx_buf->skb);
1235 }
developerfd40db22021-04-29 10:08:25 +08001236 tx_buf->skb = NULL;
1237}
1238
1239static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1240 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1241 size_t size, int idx)
1242{
1243 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1244 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1245 dma_unmap_len_set(tx_buf, dma_len0, size);
1246 } else {
1247 if (idx & 1) {
1248 txd->txd3 = mapped_addr;
1249 txd->txd2 |= TX_DMA_PLEN1(size);
1250 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1251 dma_unmap_len_set(tx_buf, dma_len1, size);
1252 } else {
1253 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1254 txd->txd1 = mapped_addr;
1255 txd->txd2 = TX_DMA_PLEN0(size);
1256 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1257 dma_unmap_len_set(tx_buf, dma_len0, size);
1258 }
1259 }
1260}
1261
developere9356982022-07-04 09:03:20 +08001262static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1263 struct mtk_tx_dma_desc_info *info)
1264{
1265 struct mtk_mac *mac = netdev_priv(dev);
1266 struct mtk_eth *eth = mac->hw;
1267 struct mtk_tx_dma *desc = txd;
1268 u32 data;
1269
1270 WRITE_ONCE(desc->txd1, info->addr);
1271
1272 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1273 if (info->last)
1274 data |= TX_DMA_LS0;
1275 WRITE_ONCE(desc->txd3, data);
1276
1277 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1278 data |= QID_HIGH_BITS(info->qid);
1279 if (info->first) {
1280 if (info->gso)
1281 data |= TX_DMA_TSO;
1282 /* tx checksum offload */
1283 if (info->csum)
1284 data |= TX_DMA_CHKSUM;
1285 /* vlan header offload */
1286 if (info->vlan)
1287 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1288 }
1289
1290#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1291 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1292 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1293 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1294 }
1295
1296 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1297 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1298#endif
1299 WRITE_ONCE(desc->txd4, data);
1300}
1301
1302static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1303 struct mtk_tx_dma_desc_info *info)
1304{
1305 struct mtk_mac *mac = netdev_priv(dev);
1306 struct mtk_eth *eth = mac->hw;
1307 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001308 u32 data = 0;
1309
1310 if (!info->qid && mac->id)
1311 info->qid = MTK_QDMA_GMAC2_QID;
1312
1313 WRITE_ONCE(desc->txd1, info->addr);
1314
1315 data = TX_DMA_PLEN0(info->size);
1316 if (info->last)
1317 data |= TX_DMA_LS0;
1318 WRITE_ONCE(desc->txd3, data);
1319
1320 data = ((mac->id == MTK_GMAC3_ID) ?
1321 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1322 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1323#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1324 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1325 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1326 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1327 }
1328
1329 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1330 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1331#endif
1332 WRITE_ONCE(desc->txd4, data);
1333
1334 data = 0;
1335 if (info->first) {
1336 if (info->gso)
1337 data |= TX_DMA_TSO_V2;
1338 /* tx checksum offload */
1339 if (info->csum)
1340 data |= TX_DMA_CHKSUM_V2;
1341 }
1342 WRITE_ONCE(desc->txd5, data);
1343
1344 data = 0;
1345 if (info->first && info->vlan)
1346 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1347 WRITE_ONCE(desc->txd6, data);
1348
1349 WRITE_ONCE(desc->txd7, 0);
1350 WRITE_ONCE(desc->txd8, 0);
1351}
1352
1353static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1354 struct mtk_tx_dma_desc_info *info)
1355{
1356 struct mtk_mac *mac = netdev_priv(dev);
1357 struct mtk_eth *eth = mac->hw;
1358 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001359 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001360 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001361
developerce08bca2022-10-06 16:21:13 +08001362 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001363 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001364
developer089e8852022-09-28 14:43:46 +08001365 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1366 TX_DMA_SDP1(info->addr) : 0;
1367
developere9356982022-07-04 09:03:20 +08001368 WRITE_ONCE(desc->txd1, info->addr);
1369
1370 data = TX_DMA_PLEN0(info->size);
1371 if (info->last)
1372 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001373 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001374
developer089e8852022-09-28 14:43:46 +08001375 data = ((mac->id == MTK_GMAC3_ID) ?
1376 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001377 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001378#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1379 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1380 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1381 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1382 }
1383
1384 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1385 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1386#endif
1387 WRITE_ONCE(desc->txd4, data);
1388
1389 data = 0;
1390 if (info->first) {
1391 if (info->gso)
1392 data |= TX_DMA_TSO_V2;
1393 /* tx checksum offload */
1394 if (info->csum)
1395 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001396
1397 if (netdev_uses_dsa(dev))
1398 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001399 }
1400 WRITE_ONCE(desc->txd5, data);
1401
1402 data = 0;
1403 if (info->first && info->vlan)
1404 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1405 WRITE_ONCE(desc->txd6, data);
1406
1407 WRITE_ONCE(desc->txd7, 0);
1408 WRITE_ONCE(desc->txd8, 0);
1409}
1410
1411static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1412 struct mtk_tx_dma_desc_info *info)
1413{
1414 struct mtk_mac *mac = netdev_priv(dev);
1415 struct mtk_eth *eth = mac->hw;
1416
developerce08bca2022-10-06 16:21:13 +08001417 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1418 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1419 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001420 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1421 else
1422 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1423}
1424
developerfd40db22021-04-29 10:08:25 +08001425static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1426 int tx_num, struct mtk_tx_ring *ring, bool gso)
1427{
developere9356982022-07-04 09:03:20 +08001428 struct mtk_tx_dma_desc_info txd_info = {
1429 .size = skb_headlen(skb),
1430 .qid = skb->mark & MTK_QDMA_TX_MASK,
1431 .gso = gso,
1432 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1433 .vlan = skb_vlan_tag_present(skb),
1434 .vlan_tci = skb_vlan_tag_get(skb),
1435 .first = true,
1436 .last = !skb_is_nonlinear(skb),
1437 };
developerfd40db22021-04-29 10:08:25 +08001438 struct mtk_mac *mac = netdev_priv(dev);
1439 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001440 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001441 struct mtk_tx_dma *itxd, *txd;
1442 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1443 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001444 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001445 int k = 0;
1446
1447 itxd = ring->next_free;
1448 itxd_pdma = qdma_to_pdma(ring, itxd);
1449 if (itxd == ring->last_free)
1450 return -ENOMEM;
1451
developere9356982022-07-04 09:03:20 +08001452 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001453 memset(itx_buf, 0, sizeof(*itx_buf));
1454
developere9356982022-07-04 09:03:20 +08001455 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1456 DMA_TO_DEVICE);
1457 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001458 return -ENOMEM;
1459
developere9356982022-07-04 09:03:20 +08001460 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1461
developerfd40db22021-04-29 10:08:25 +08001462 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001463 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1464 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1465 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001466 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001467 k++);
1468
developerfd40db22021-04-29 10:08:25 +08001469 /* TX SG offload */
1470 txd = itxd;
1471 txd_pdma = qdma_to_pdma(ring, txd);
1472
developere9356982022-07-04 09:03:20 +08001473 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001474 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1475 unsigned int offset = 0;
1476 int frag_size = skb_frag_size(frag);
1477
1478 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001479 bool new_desc = true;
1480
developere9356982022-07-04 09:03:20 +08001481 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001482 (i & 0x1)) {
1483 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1484 txd_pdma = qdma_to_pdma(ring, txd);
1485 if (txd == ring->last_free)
1486 goto err_dma;
1487
1488 n_desc++;
1489 } else {
1490 new_desc = false;
1491 }
1492
developere9356982022-07-04 09:03:20 +08001493 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1494 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1495 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1496 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1497 !(frag_size - txd_info.size);
1498 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1499 offset, txd_info.size,
1500 DMA_TO_DEVICE);
1501 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1502 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001503
developere9356982022-07-04 09:03:20 +08001504 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001505
developere9356982022-07-04 09:03:20 +08001506 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001507 if (new_desc)
1508 memset(tx_buf, 0, sizeof(*tx_buf));
1509 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1510 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001511 tx_buf->flags |=
1512 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1513 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1514 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001515
developere9356982022-07-04 09:03:20 +08001516 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1517 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001518
developere9356982022-07-04 09:03:20 +08001519 frag_size -= txd_info.size;
1520 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001521 }
1522 }
1523
1524 /* store skb to cleanup */
1525 itx_buf->skb = skb;
1526
developere9356982022-07-04 09:03:20 +08001527 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001528 if (k & 0x1)
1529 txd_pdma->txd2 |= TX_DMA_LS0;
1530 else
1531 txd_pdma->txd2 |= TX_DMA_LS1;
1532 }
1533
1534 netdev_sent_queue(dev, skb->len);
1535 skb_tx_timestamp(skb);
1536
1537 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1538 atomic_sub(n_desc, &ring->free_count);
1539
1540 /* make sure that all changes to the dma ring are flushed before we
1541 * continue
1542 */
1543 wmb();
1544
developere9356982022-07-04 09:03:20 +08001545 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001546 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1547 !netdev_xmit_more())
1548 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1549 } else {
developere9356982022-07-04 09:03:20 +08001550 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001551 ring->dma_size);
1552 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1553 }
1554
1555 return 0;
1556
1557err_dma:
1558 do {
developere9356982022-07-04 09:03:20 +08001559 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001560
1561 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001562 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001563
1564 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001565 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001566 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1567
1568 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1569 itxd_pdma = qdma_to_pdma(ring, itxd);
1570 } while (itxd != txd);
1571
1572 return -ENOMEM;
1573}
1574
1575static inline int mtk_cal_txd_req(struct sk_buff *skb)
1576{
1577 int i, nfrags;
1578 skb_frag_t *frag;
1579
1580 nfrags = 1;
1581 if (skb_is_gso(skb)) {
1582 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1583 frag = &skb_shinfo(skb)->frags[i];
1584 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1585 MTK_TX_DMA_BUF_LEN);
1586 }
1587 } else {
1588 nfrags += skb_shinfo(skb)->nr_frags;
1589 }
1590
1591 return nfrags;
1592}
1593
1594static int mtk_queue_stopped(struct mtk_eth *eth)
1595{
1596 int i;
1597
1598 for (i = 0; i < MTK_MAC_COUNT; i++) {
1599 if (!eth->netdev[i])
1600 continue;
1601 if (netif_queue_stopped(eth->netdev[i]))
1602 return 1;
1603 }
1604
1605 return 0;
1606}
1607
1608static void mtk_wake_queue(struct mtk_eth *eth)
1609{
1610 int i;
1611
1612 for (i = 0; i < MTK_MAC_COUNT; i++) {
1613 if (!eth->netdev[i])
1614 continue;
1615 netif_wake_queue(eth->netdev[i]);
1616 }
1617}
1618
1619static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1620{
1621 struct mtk_mac *mac = netdev_priv(dev);
1622 struct mtk_eth *eth = mac->hw;
1623 struct mtk_tx_ring *ring = &eth->tx_ring;
1624 struct net_device_stats *stats = &dev->stats;
1625 bool gso = false;
1626 int tx_num;
1627
1628 /* normally we can rely on the stack not calling this more than once,
1629 * however we have 2 queues running on the same ring so we need to lock
1630 * the ring access
1631 */
1632 spin_lock(&eth->page_lock);
1633
1634 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1635 goto drop;
1636
1637 tx_num = mtk_cal_txd_req(skb);
1638 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1639 netif_stop_queue(dev);
1640 netif_err(eth, tx_queued, dev,
1641 "Tx Ring full when queue awake!\n");
1642 spin_unlock(&eth->page_lock);
1643 return NETDEV_TX_BUSY;
1644 }
1645
1646 /* TSO: fill MSS info in tcp checksum field */
1647 if (skb_is_gso(skb)) {
1648 if (skb_cow_head(skb, 0)) {
1649 netif_warn(eth, tx_err, dev,
1650 "GSO expand head fail.\n");
1651 goto drop;
1652 }
1653
1654 if (skb_shinfo(skb)->gso_type &
1655 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1656 gso = true;
1657 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1658 }
1659 }
1660
1661 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1662 goto drop;
1663
1664 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1665 netif_stop_queue(dev);
1666
1667 spin_unlock(&eth->page_lock);
1668
1669 return NETDEV_TX_OK;
1670
1671drop:
1672 spin_unlock(&eth->page_lock);
1673 stats->tx_dropped++;
1674 dev_kfree_skb_any(skb);
1675 return NETDEV_TX_OK;
1676}
1677
1678static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1679{
1680 int i;
1681 struct mtk_rx_ring *ring;
1682 int idx;
1683
developerfd40db22021-04-29 10:08:25 +08001684 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001685 struct mtk_rx_dma *rxd;
1686
developer77d03a72021-06-06 00:06:00 +08001687 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1688 continue;
1689
developerfd40db22021-04-29 10:08:25 +08001690 ring = &eth->rx_ring[i];
1691 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001692 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1693 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001694 ring->calc_idx_update = true;
1695 return ring;
1696 }
1697 }
1698
1699 return NULL;
1700}
1701
developer18f46a82021-07-20 21:08:21 +08001702static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001703{
developerfd40db22021-04-29 10:08:25 +08001704 int i;
1705
developerfb556ca2021-10-13 10:52:09 +08001706 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001707 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001708 else {
developerfd40db22021-04-29 10:08:25 +08001709 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1710 ring = &eth->rx_ring[i];
1711 if (ring->calc_idx_update) {
1712 ring->calc_idx_update = false;
1713 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1714 }
1715 }
1716 }
1717}
1718
1719static int mtk_poll_rx(struct napi_struct *napi, int budget,
1720 struct mtk_eth *eth)
1721{
developer18f46a82021-07-20 21:08:21 +08001722 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1723 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001724 int idx;
1725 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001726 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001727 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001728 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001729 int done = 0;
1730
developer18f46a82021-07-20 21:08:21 +08001731 if (unlikely(!ring))
1732 goto rx_done;
1733
developerfd40db22021-04-29 10:08:25 +08001734 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001735 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001736 unsigned int pktlen;
developer8b6f2402022-11-28 13:42:34 +08001737 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08001738 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001739
developer18f46a82021-07-20 21:08:21 +08001740 if (eth->hwlro)
1741 ring = mtk_get_rx_ring(eth);
1742
developerfd40db22021-04-29 10:08:25 +08001743 if (unlikely(!ring))
1744 goto rx_done;
1745
1746 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001747 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001748 data = ring->data[idx];
1749
developere9356982022-07-04 09:03:20 +08001750 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001751 break;
1752
1753 /* find out which mac the packet come from. values start at 1 */
1754 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1755 mac = 0;
1756 } else {
developer089e8852022-09-28 14:43:46 +08001757 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1758 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1759 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1760 case PSE_GDM1_PORT:
1761 case PSE_GDM2_PORT:
1762 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1763 break;
1764 case PSE_GDM3_PORT:
1765 mac = MTK_GMAC3_ID;
1766 break;
1767 }
1768 } else
developerfd40db22021-04-29 10:08:25 +08001769 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1770 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1771 }
1772
1773 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1774 !eth->netdev[mac]))
1775 goto release_desc;
1776
1777 netdev = eth->netdev[mac];
1778
1779 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1780 goto release_desc;
1781
1782 /* alloc new buffer */
1783 new_data = napi_alloc_frag(ring->frag_size);
1784 if (unlikely(!new_data)) {
1785 netdev->stats.rx_dropped++;
1786 goto release_desc;
1787 }
1788 dma_addr = dma_map_single(eth->dev,
1789 new_data + NET_SKB_PAD +
1790 eth->ip_align,
1791 ring->buf_size,
1792 DMA_FROM_DEVICE);
1793 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1794 skb_free_frag(new_data);
1795 netdev->stats.rx_dropped++;
1796 goto release_desc;
1797 }
1798
developer089e8852022-09-28 14:43:46 +08001799 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1800 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1801
1802 dma_unmap_single(eth->dev,
1803 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001804 ring->buf_size, DMA_FROM_DEVICE);
1805
developerfd40db22021-04-29 10:08:25 +08001806 /* receive data */
1807 skb = build_skb(data, ring->frag_size);
1808 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001809 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001810 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001811 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001812 }
1813 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1814
developerfd40db22021-04-29 10:08:25 +08001815 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1816 skb->dev = netdev;
1817 skb_put(skb, pktlen);
1818
developer089e8852022-09-28 14:43:46 +08001819 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001820 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001821 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001822 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1823 skb->ip_summed = CHECKSUM_UNNECESSARY;
1824 else
1825 skb_checksum_none_assert(skb);
1826 skb->protocol = eth_type_trans(skb, netdev);
1827
1828 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001829 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1830 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001831 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001832 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001833 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001834 RX_DMA_VID_V2(trxd.rxd4));
1835 } else {
1836 if (trxd.rxd2 & RX_DMA_VTAG)
1837 __vlan_hwaccel_put_tag(skb,
1838 htons(RX_DMA_VPID(trxd.rxd3)),
1839 RX_DMA_VID(trxd.rxd3));
1840 }
1841
1842 /* If netdev is attached to dsa switch, the special
1843 * tag inserted in VLAN field by switch hardware can
1844 * be offload by RX HW VLAN offload. Clears the VLAN
1845 * information from @skb to avoid unexpected 8021d
1846 * handler before packet enter dsa framework.
1847 */
1848 if (netdev_uses_dsa(netdev))
1849 __vlan_hwaccel_clear_tag(skb);
1850 }
1851
1852#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001853 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1854 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001855 *(u32 *)(skb->head) = trxd.rxd5;
1856 else
developerfd40db22021-04-29 10:08:25 +08001857 *(u32 *)(skb->head) = trxd.rxd4;
1858
1859 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001860 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001861 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1862
1863 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1864 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1865 __func__, skb_hnat_reason(skb));
1866 skb->pkt_type = PACKET_HOST;
1867 }
1868
1869 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1870 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1871 skb_hnat_reason(skb), skb_hnat_alg(skb));
1872#endif
developer77d03a72021-06-06 00:06:00 +08001873 if (mtk_hwlro_stats_ebl &&
1874 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1875 hw_lro_stats_update(ring->ring_no, &trxd);
1876 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1877 }
developerfd40db22021-04-29 10:08:25 +08001878
1879 skb_record_rx_queue(skb, 0);
1880 napi_gro_receive(napi, skb);
1881
developerc4671b22021-05-28 13:16:42 +08001882skip_rx:
developerfd40db22021-04-29 10:08:25 +08001883 ring->data[idx] = new_data;
1884 rxd->rxd1 = (unsigned int)dma_addr;
1885
1886release_desc:
developer089e8852022-09-28 14:43:46 +08001887 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1888 RX_DMA_SDP1(dma_addr) : 0;
1889
developerfd40db22021-04-29 10:08:25 +08001890 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1891 rxd->rxd2 = RX_DMA_LSO;
1892 else
developer089e8852022-09-28 14:43:46 +08001893 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001894
1895 ring->calc_idx = idx;
1896
1897 done++;
1898 }
1899
1900rx_done:
1901 if (done) {
1902 /* make sure that all changes to the dma ring are flushed before
1903 * we continue
1904 */
1905 wmb();
developer18f46a82021-07-20 21:08:21 +08001906 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001907 }
1908
1909 return done;
1910}
1911
developerfb556ca2021-10-13 10:52:09 +08001912static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001913 unsigned int *done, unsigned int *bytes)
1914{
developere9356982022-07-04 09:03:20 +08001915 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001916 struct mtk_tx_ring *ring = &eth->tx_ring;
1917 struct mtk_tx_dma *desc;
1918 struct sk_buff *skb;
1919 struct mtk_tx_buf *tx_buf;
1920 u32 cpu, dma;
1921
developerc4671b22021-05-28 13:16:42 +08001922 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001923 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1924
1925 desc = mtk_qdma_phys_to_virt(ring, cpu);
1926
1927 while ((cpu != dma) && budget) {
1928 u32 next_cpu = desc->txd2;
1929 int mac = 0;
1930
1931 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1932 break;
1933
1934 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1935
developere9356982022-07-04 09:03:20 +08001936 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001937 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001938 mac = MTK_GMAC2_ID;
1939 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1940 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001941
1942 skb = tx_buf->skb;
1943 if (!skb)
1944 break;
1945
1946 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1947 bytes[mac] += skb->len;
1948 done[mac]++;
1949 budget--;
1950 }
developerc4671b22021-05-28 13:16:42 +08001951 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001952
1953 ring->last_free = desc;
1954 atomic_inc(&ring->free_count);
1955
1956 cpu = next_cpu;
1957 }
1958
developerc4671b22021-05-28 13:16:42 +08001959 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001960 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001961}
1962
developerfb556ca2021-10-13 10:52:09 +08001963static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001964 unsigned int *done, unsigned int *bytes)
1965{
1966 struct mtk_tx_ring *ring = &eth->tx_ring;
1967 struct mtk_tx_dma *desc;
1968 struct sk_buff *skb;
1969 struct mtk_tx_buf *tx_buf;
1970 u32 cpu, dma;
1971
1972 cpu = ring->cpu_idx;
1973 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1974
1975 while ((cpu != dma) && budget) {
1976 tx_buf = &ring->buf[cpu];
1977 skb = tx_buf->skb;
1978 if (!skb)
1979 break;
1980
1981 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1982 bytes[0] += skb->len;
1983 done[0]++;
1984 budget--;
1985 }
1986
developerc4671b22021-05-28 13:16:42 +08001987 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001988
developere9356982022-07-04 09:03:20 +08001989 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001990 ring->last_free = desc;
1991 atomic_inc(&ring->free_count);
1992
1993 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
1994 }
1995
1996 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08001997}
1998
1999static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2000{
2001 struct mtk_tx_ring *ring = &eth->tx_ring;
2002 unsigned int done[MTK_MAX_DEVS];
2003 unsigned int bytes[MTK_MAX_DEVS];
2004 int total = 0, i;
2005
2006 memset(done, 0, sizeof(done));
2007 memset(bytes, 0, sizeof(bytes));
2008
2009 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002010 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002011 else
developerfb556ca2021-10-13 10:52:09 +08002012 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002013
2014 for (i = 0; i < MTK_MAC_COUNT; i++) {
2015 if (!eth->netdev[i] || !done[i])
2016 continue;
2017 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2018 total += done[i];
2019 }
2020
2021 if (mtk_queue_stopped(eth) &&
2022 (atomic_read(&ring->free_count) > ring->thresh))
2023 mtk_wake_queue(eth);
2024
2025 return total;
2026}
2027
2028static void mtk_handle_status_irq(struct mtk_eth *eth)
2029{
developer8051e042022-04-08 13:26:36 +08002030 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002031
2032 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2033 mtk_stats_update(eth);
2034 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002035 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002036 }
2037}
2038
2039static int mtk_napi_tx(struct napi_struct *napi, int budget)
2040{
2041 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2042 u32 status, mask;
2043 int tx_done = 0;
2044
2045 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2046 mtk_handle_status_irq(eth);
2047 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2048 tx_done = mtk_poll_tx(eth, budget);
2049
2050 if (unlikely(netif_msg_intr(eth))) {
2051 status = mtk_r32(eth, eth->tx_int_status_reg);
2052 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2053 dev_info(eth->dev,
2054 "done tx %d, intr 0x%08x/0x%x\n",
2055 tx_done, status, mask);
2056 }
2057
2058 if (tx_done == budget)
2059 return budget;
2060
2061 status = mtk_r32(eth, eth->tx_int_status_reg);
2062 if (status & MTK_TX_DONE_INT)
2063 return budget;
2064
developerc4671b22021-05-28 13:16:42 +08002065 if (napi_complete(napi))
2066 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002067
2068 return tx_done;
2069}
2070
2071static int mtk_napi_rx(struct napi_struct *napi, int budget)
2072{
developer18f46a82021-07-20 21:08:21 +08002073 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2074 struct mtk_eth *eth = rx_napi->eth;
2075 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002076 u32 status, mask;
2077 int rx_done = 0;
2078 int remain_budget = budget;
2079
2080 mtk_handle_status_irq(eth);
2081
2082poll_again:
developer18f46a82021-07-20 21:08:21 +08002083 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002084 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2085
2086 if (unlikely(netif_msg_intr(eth))) {
2087 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2088 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2089 dev_info(eth->dev,
2090 "done rx %d, intr 0x%08x/0x%x\n",
2091 rx_done, status, mask);
2092 }
2093 if (rx_done == remain_budget)
2094 return budget;
2095
2096 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002097 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002098 remain_budget -= rx_done;
2099 goto poll_again;
2100 }
developerc4671b22021-05-28 13:16:42 +08002101
2102 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002103 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002104
2105 return rx_done + budget - remain_budget;
2106}
2107
2108static int mtk_tx_alloc(struct mtk_eth *eth)
2109{
developere9356982022-07-04 09:03:20 +08002110 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002111 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002112 int i, sz = soc->txrx.txd_size;
2113 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002114
2115 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2116 GFP_KERNEL);
2117 if (!ring->buf)
2118 goto no_tx_mem;
2119
2120 if (!eth->soc->has_sram)
2121 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002122 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002123 else {
developere9356982022-07-04 09:03:20 +08002124 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002125 ring->phys = eth->phy_scratch_ring +
2126 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002127 }
2128
2129 if (!ring->dma)
2130 goto no_tx_mem;
2131
2132 for (i = 0; i < MTK_DMA_SIZE; i++) {
2133 int next = (i + 1) % MTK_DMA_SIZE;
2134 u32 next_ptr = ring->phys + next * sz;
2135
developere9356982022-07-04 09:03:20 +08002136 txd = ring->dma + i * sz;
2137 txd->txd2 = next_ptr;
2138 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2139 txd->txd4 = 0;
2140
developer089e8852022-09-28 14:43:46 +08002141 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2142 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002143 txd->txd5 = 0;
2144 txd->txd6 = 0;
2145 txd->txd7 = 0;
2146 txd->txd8 = 0;
2147 }
developerfd40db22021-04-29 10:08:25 +08002148 }
2149
2150 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2151 * only as the framework. The real HW descriptors are the PDMA
2152 * descriptors in ring->dma_pdma.
2153 */
2154 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2155 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002156 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002157 if (!ring->dma_pdma)
2158 goto no_tx_mem;
2159
2160 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002161 pdma_txd = ring->dma_pdma + i *sz;
2162
2163 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2164 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002165 }
2166 }
2167
2168 ring->dma_size = MTK_DMA_SIZE;
2169 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002170 ring->next_free = ring->dma;
2171 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002172 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002173 ring->thresh = MAX_SKB_FRAGS;
2174
2175 /* make sure that all changes to the dma ring are flushed before we
2176 * continue
2177 */
2178 wmb();
2179
2180 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2181 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2182 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2183 mtk_w32(eth,
2184 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2185 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002186 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002187 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2188 MTK_QTX_CFG(0));
2189 } else {
2190 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2191 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2192 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2193 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2194 }
2195
2196 return 0;
2197
2198no_tx_mem:
2199 return -ENOMEM;
2200}
2201
2202static void mtk_tx_clean(struct mtk_eth *eth)
2203{
developere9356982022-07-04 09:03:20 +08002204 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002205 struct mtk_tx_ring *ring = &eth->tx_ring;
2206 int i;
2207
2208 if (ring->buf) {
2209 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002210 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002211 kfree(ring->buf);
2212 ring->buf = NULL;
2213 }
2214
2215 if (!eth->soc->has_sram && ring->dma) {
2216 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002217 MTK_DMA_SIZE * soc->txrx.txd_size,
2218 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002219 ring->dma = NULL;
2220 }
2221
2222 if (ring->dma_pdma) {
2223 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002224 MTK_DMA_SIZE * soc->txrx.txd_size,
2225 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002226 ring->dma_pdma = NULL;
2227 }
2228}
2229
2230static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2231{
2232 struct mtk_rx_ring *ring;
2233 int rx_data_len, rx_dma_size;
2234 int i;
developer089e8852022-09-28 14:43:46 +08002235 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002236
2237 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2238 if (ring_no)
2239 return -EINVAL;
2240 ring = &eth->rx_ring_qdma;
2241 } else {
2242 ring = &eth->rx_ring[ring_no];
2243 }
2244
2245 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2246 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2247 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2248 } else {
2249 rx_data_len = ETH_DATA_LEN;
2250 rx_dma_size = MTK_DMA_SIZE;
2251 }
2252
2253 ring->frag_size = mtk_max_frag_size(rx_data_len);
2254 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2255 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2256 GFP_KERNEL);
2257 if (!ring->data)
2258 return -ENOMEM;
2259
2260 for (i = 0; i < rx_dma_size; i++) {
2261 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2262 if (!ring->data[i])
2263 return -ENOMEM;
2264 }
2265
2266 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2267 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2268 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002269 rx_dma_size * eth->soc->txrx.rxd_size,
2270 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002271 else {
2272 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002273 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2274 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002275 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002276 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002277 }
2278
2279 if (!ring->dma)
2280 return -ENOMEM;
2281
2282 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002283 struct mtk_rx_dma_v2 *rxd;
2284
developerfd40db22021-04-29 10:08:25 +08002285 dma_addr_t dma_addr = dma_map_single(eth->dev,
2286 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2287 ring->buf_size,
2288 DMA_FROM_DEVICE);
2289 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2290 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002291
2292 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2293 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002294
developer089e8852022-09-28 14:43:46 +08002295 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2296 RX_DMA_SDP1(dma_addr) : 0;
2297
developerfd40db22021-04-29 10:08:25 +08002298 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002299 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002300 else
developer089e8852022-09-28 14:43:46 +08002301 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002302
developere9356982022-07-04 09:03:20 +08002303 rxd->rxd3 = 0;
2304 rxd->rxd4 = 0;
2305
developer089e8852022-09-28 14:43:46 +08002306 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2307 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002308 rxd->rxd5 = 0;
2309 rxd->rxd6 = 0;
2310 rxd->rxd7 = 0;
2311 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002312 }
developerfd40db22021-04-29 10:08:25 +08002313 }
2314 ring->dma_size = rx_dma_size;
2315 ring->calc_idx_update = false;
2316 ring->calc_idx = rx_dma_size - 1;
2317 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2318 MTK_QRX_CRX_IDX_CFG(ring_no) :
2319 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002320 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002321 /* make sure that all changes to the dma ring are flushed before we
2322 * continue
2323 */
2324 wmb();
2325
2326 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2327 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2328 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2329 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2330 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2331 } else {
2332 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2333 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2334 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2335 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2336 }
2337
2338 return 0;
2339}
2340
2341static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2342{
2343 int i;
developer089e8852022-09-28 14:43:46 +08002344 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002345
2346 if (ring->data && ring->dma) {
2347 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002348 struct mtk_rx_dma *rxd;
2349
developerfd40db22021-04-29 10:08:25 +08002350 if (!ring->data[i])
2351 continue;
developere9356982022-07-04 09:03:20 +08002352
2353 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2354 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002355 continue;
developere9356982022-07-04 09:03:20 +08002356
developer089e8852022-09-28 14:43:46 +08002357 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2358 MTK_8GB_ADDRESSING)) ?
2359 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2360
developerfd40db22021-04-29 10:08:25 +08002361 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002362 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002363 ring->buf_size,
2364 DMA_FROM_DEVICE);
2365 skb_free_frag(ring->data[i]);
2366 }
2367 kfree(ring->data);
2368 ring->data = NULL;
2369 }
2370
2371 if(in_sram)
2372 return;
2373
2374 if (ring->dma) {
2375 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002376 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002377 ring->dma,
2378 ring->phys);
2379 ring->dma = NULL;
2380 }
2381}
2382
2383static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2384{
2385 int i;
developer77d03a72021-06-06 00:06:00 +08002386 u32 val;
developerfd40db22021-04-29 10:08:25 +08002387 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2388 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2389
2390 /* set LRO rings to auto-learn modes */
2391 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2392
2393 /* validate LRO ring */
2394 ring_ctrl_dw2 |= MTK_RING_VLD;
2395
2396 /* set AGE timer (unit: 20us) */
2397 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2398 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2399
2400 /* set max AGG timer (unit: 20us) */
2401 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2402
2403 /* set max LRO AGG count */
2404 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2405 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2406
developer77d03a72021-06-06 00:06:00 +08002407 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002408 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2409 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2410 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2411 }
2412
2413 /* IPv4 checksum update enable */
2414 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2415
2416 /* switch priority comparison to packet count mode */
2417 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2418
2419 /* bandwidth threshold setting */
2420 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2421
2422 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002423 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002424
2425 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2426 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2427 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2428
developerfd40db22021-04-29 10:08:25 +08002429 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2430 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2431
developer089e8852022-09-28 14:43:46 +08002432 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2433 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002434 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2435 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2436 MTK_PDMA_RX_CFG);
2437
2438 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2439 } else {
2440 /* set HW LRO mode & the max aggregation count for rx packets */
2441 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2442 }
2443
developerfd40db22021-04-29 10:08:25 +08002444 /* enable HW LRO */
2445 lro_ctrl_dw0 |= MTK_LRO_EN;
2446
developer77d03a72021-06-06 00:06:00 +08002447 /* enable cpu reason black list */
2448 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2449
developerfd40db22021-04-29 10:08:25 +08002450 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2451 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2452
developer77d03a72021-06-06 00:06:00 +08002453 /* no use PPE cpu reason */
2454 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2455
developerfd40db22021-04-29 10:08:25 +08002456 return 0;
2457}
2458
2459static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2460{
2461 int i;
2462 u32 val;
2463
2464 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002465 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002466
2467 /* wait for relinquishments done */
2468 for (i = 0; i < 10; i++) {
2469 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002470 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002471 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002472 continue;
2473 }
2474 break;
2475 }
2476
2477 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002478 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002479 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2480
2481 /* disable HW LRO */
2482 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2483}
2484
2485static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2486{
2487 u32 reg_val;
2488
developer089e8852022-09-28 14:43:46 +08002489 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2490 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002491 idx += 1;
2492
developerfd40db22021-04-29 10:08:25 +08002493 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2494
2495 /* invalidate the IP setting */
2496 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2497
2498 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2499
2500 /* validate the IP setting */
2501 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2502}
2503
2504static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2505{
2506 u32 reg_val;
2507
developer089e8852022-09-28 14:43:46 +08002508 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2509 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002510 idx += 1;
2511
developerfd40db22021-04-29 10:08:25 +08002512 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2513
2514 /* invalidate the IP setting */
2515 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2516
2517 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2518}
2519
2520static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2521{
2522 int cnt = 0;
2523 int i;
2524
2525 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2526 if (mac->hwlro_ip[i])
2527 cnt++;
2528 }
2529
2530 return cnt;
2531}
2532
2533static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2534 struct ethtool_rxnfc *cmd)
2535{
2536 struct ethtool_rx_flow_spec *fsp =
2537 (struct ethtool_rx_flow_spec *)&cmd->fs;
2538 struct mtk_mac *mac = netdev_priv(dev);
2539 struct mtk_eth *eth = mac->hw;
2540 int hwlro_idx;
2541
2542 if ((fsp->flow_type != TCP_V4_FLOW) ||
2543 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2544 (fsp->location > 1))
2545 return -EINVAL;
2546
2547 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2548 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2549
2550 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2551
2552 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2553
2554 return 0;
2555}
2556
2557static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2558 struct ethtool_rxnfc *cmd)
2559{
2560 struct ethtool_rx_flow_spec *fsp =
2561 (struct ethtool_rx_flow_spec *)&cmd->fs;
2562 struct mtk_mac *mac = netdev_priv(dev);
2563 struct mtk_eth *eth = mac->hw;
2564 int hwlro_idx;
2565
2566 if (fsp->location > 1)
2567 return -EINVAL;
2568
2569 mac->hwlro_ip[fsp->location] = 0;
2570 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2571
2572 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2573
2574 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2575
2576 return 0;
2577}
2578
2579static void mtk_hwlro_netdev_disable(struct net_device *dev)
2580{
2581 struct mtk_mac *mac = netdev_priv(dev);
2582 struct mtk_eth *eth = mac->hw;
2583 int i, hwlro_idx;
2584
2585 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2586 mac->hwlro_ip[i] = 0;
2587 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2588
2589 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2590 }
2591
2592 mac->hwlro_ip_cnt = 0;
2593}
2594
2595static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2596 struct ethtool_rxnfc *cmd)
2597{
2598 struct mtk_mac *mac = netdev_priv(dev);
2599 struct ethtool_rx_flow_spec *fsp =
2600 (struct ethtool_rx_flow_spec *)&cmd->fs;
2601
2602 /* only tcp dst ipv4 is meaningful, others are meaningless */
2603 fsp->flow_type = TCP_V4_FLOW;
2604 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2605 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2606
2607 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2608 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2609 fsp->h_u.tcp_ip4_spec.psrc = 0;
2610 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2611 fsp->h_u.tcp_ip4_spec.pdst = 0;
2612 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2613 fsp->h_u.tcp_ip4_spec.tos = 0;
2614 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2615
2616 return 0;
2617}
2618
2619static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2620 struct ethtool_rxnfc *cmd,
2621 u32 *rule_locs)
2622{
2623 struct mtk_mac *mac = netdev_priv(dev);
2624 int cnt = 0;
2625 int i;
2626
2627 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2628 if (mac->hwlro_ip[i]) {
2629 rule_locs[cnt] = i;
2630 cnt++;
2631 }
2632 }
2633
2634 cmd->rule_cnt = cnt;
2635
2636 return 0;
2637}
2638
developer18f46a82021-07-20 21:08:21 +08002639static int mtk_rss_init(struct mtk_eth *eth)
2640{
2641 u32 val;
2642
developer089e8852022-09-28 14:43:46 +08002643 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002644 /* Set RSS rings to PSE modes */
2645 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2646 val |= MTK_RING_PSE_MODE;
2647 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2648
2649 /* Enable non-lro multiple rx */
2650 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2651 val |= MTK_NON_LRO_MULTI_EN;
2652 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2653
2654 /* Enable RSS dly int supoort */
2655 val |= MTK_LRO_DLY_INT_EN;
2656 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2657
2658 /* Set RSS delay config int ring1 */
2659 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2660 }
2661
2662 /* Hash Type */
2663 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2664 val |= MTK_RSS_IPV4_STATIC_HASH;
2665 val |= MTK_RSS_IPV6_STATIC_HASH;
2666 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2667
2668 /* Select the size of indirection table */
2669 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2670 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2671 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2672 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2673 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2674 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2675 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2676 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2677
2678 /* Pause */
2679 val |= MTK_RSS_CFG_REQ;
2680 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2681
2682 /* Enable RSS*/
2683 val |= MTK_RSS_EN;
2684 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2685
2686 /* Release pause */
2687 val &= ~(MTK_RSS_CFG_REQ);
2688 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2689
2690 /* Set perRSS GRP INT */
2691 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2692
2693 /* Set GRP INT */
2694 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2695
developer089e8852022-09-28 14:43:46 +08002696 /* Enable RSS delay interrupt */
2697 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2698
developer18f46a82021-07-20 21:08:21 +08002699 return 0;
2700}
2701
2702static void mtk_rss_uninit(struct mtk_eth *eth)
2703{
2704 u32 val;
2705
2706 /* Pause */
2707 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2708 val |= MTK_RSS_CFG_REQ;
2709 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2710
2711 /* Disable RSS*/
2712 val &= ~(MTK_RSS_EN);
2713 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2714
2715 /* Release pause */
2716 val &= ~(MTK_RSS_CFG_REQ);
2717 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2718}
2719
developerfd40db22021-04-29 10:08:25 +08002720static netdev_features_t mtk_fix_features(struct net_device *dev,
2721 netdev_features_t features)
2722{
2723 if (!(features & NETIF_F_LRO)) {
2724 struct mtk_mac *mac = netdev_priv(dev);
2725 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2726
2727 if (ip_cnt) {
2728 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2729
2730 features |= NETIF_F_LRO;
2731 }
2732 }
2733
2734 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2735 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2736
2737 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2738 }
2739
2740 return features;
2741}
2742
2743static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2744{
2745 struct mtk_mac *mac = netdev_priv(dev);
2746 struct mtk_eth *eth = mac->hw;
2747 int err = 0;
2748
2749 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2750 return 0;
2751
2752 if (!(features & NETIF_F_LRO))
2753 mtk_hwlro_netdev_disable(dev);
2754
2755 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2756 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2757 else
2758 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2759
2760 return err;
2761}
2762
2763/* wait for DMA to finish whatever it is doing before we start using it again */
2764static int mtk_dma_busy_wait(struct mtk_eth *eth)
2765{
2766 unsigned long t_start = jiffies;
2767
2768 while (1) {
2769 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2770 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2771 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2772 return 0;
2773 } else {
2774 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2775 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2776 return 0;
2777 }
2778
2779 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2780 break;
2781 }
2782
2783 dev_err(eth->dev, "DMA init timeout\n");
2784 return -1;
2785}
2786
2787static int mtk_dma_init(struct mtk_eth *eth)
2788{
2789 int err;
2790 u32 i;
2791
2792 if (mtk_dma_busy_wait(eth))
2793 return -EBUSY;
2794
2795 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2796 /* QDMA needs scratch memory for internal reordering of the
2797 * descriptors
2798 */
2799 err = mtk_init_fq_dma(eth);
2800 if (err)
2801 return err;
2802 }
2803
2804 err = mtk_tx_alloc(eth);
2805 if (err)
2806 return err;
2807
2808 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2809 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2810 if (err)
2811 return err;
2812 }
2813
2814 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2815 if (err)
2816 return err;
2817
2818 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002819 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002820 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002821 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2822 if (err)
2823 return err;
2824 }
2825 err = mtk_hwlro_rx_init(eth);
2826 if (err)
2827 return err;
2828 }
2829
developer18f46a82021-07-20 21:08:21 +08002830 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2831 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2832 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2833 if (err)
2834 return err;
2835 }
2836 err = mtk_rss_init(eth);
2837 if (err)
2838 return err;
2839 }
2840
developerfd40db22021-04-29 10:08:25 +08002841 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2842 /* Enable random early drop and set drop threshold
2843 * automatically
2844 */
2845 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2846 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2847 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2848 }
2849
2850 return 0;
2851}
2852
2853static void mtk_dma_free(struct mtk_eth *eth)
2854{
developere9356982022-07-04 09:03:20 +08002855 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002856 int i;
2857
2858 for (i = 0; i < MTK_MAC_COUNT; i++)
2859 if (eth->netdev[i])
2860 netdev_reset_queue(eth->netdev[i]);
2861 if ( !eth->soc->has_sram && eth->scratch_ring) {
2862 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002863 MTK_DMA_SIZE * soc->txrx.txd_size,
2864 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002865 eth->scratch_ring = NULL;
2866 eth->phy_scratch_ring = 0;
2867 }
2868 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002869 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002870 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2871
2872 if (eth->hwlro) {
2873 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002874
developer089e8852022-09-28 14:43:46 +08002875 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002876 for (; i < MTK_MAX_RX_RING_NUM; i++)
2877 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002878 }
2879
developer18f46a82021-07-20 21:08:21 +08002880 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2881 mtk_rss_uninit(eth);
2882
2883 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2884 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2885 }
2886
developer94008d92021-09-23 09:47:41 +08002887 if (eth->scratch_head) {
2888 kfree(eth->scratch_head);
2889 eth->scratch_head = NULL;
2890 }
developerfd40db22021-04-29 10:08:25 +08002891}
2892
2893static void mtk_tx_timeout(struct net_device *dev)
2894{
2895 struct mtk_mac *mac = netdev_priv(dev);
2896 struct mtk_eth *eth = mac->hw;
2897
2898 eth->netdev[mac->id]->stats.tx_errors++;
2899 netif_err(eth, tx_err, dev,
2900 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002901
2902 if (atomic_read(&reset_lock) == 0)
2903 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002904}
2905
developer18f46a82021-07-20 21:08:21 +08002906static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002907{
developer18f46a82021-07-20 21:08:21 +08002908 struct mtk_napi *rx_napi = priv;
2909 struct mtk_eth *eth = rx_napi->eth;
2910 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002911
developer18f46a82021-07-20 21:08:21 +08002912 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002913 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002914 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002915 }
2916
2917 return IRQ_HANDLED;
2918}
2919
2920static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2921{
2922 struct mtk_eth *eth = _eth;
2923
2924 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002925 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002926 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002927 }
2928
2929 return IRQ_HANDLED;
2930}
2931
2932static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2933{
2934 struct mtk_eth *eth = _eth;
2935
developer18f46a82021-07-20 21:08:21 +08002936 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2937 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2938 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002939 }
2940 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2941 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2942 mtk_handle_irq_tx(irq, _eth);
2943 }
2944
2945 return IRQ_HANDLED;
2946}
2947
developera2613e62022-07-01 18:29:37 +08002948static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2949{
2950 struct mtk_mac *mac = _mac;
2951 struct mtk_eth *eth = mac->hw;
2952 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2953 struct net_device *dev = phylink_priv->dev;
2954 int link_old, link_new;
2955
2956 // clear interrupt status for gpy211
2957 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2958
2959 link_old = phylink_priv->link;
2960 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2961
2962 if (link_old != link_new) {
2963 phylink_priv->link = link_new;
2964 if (link_new) {
2965 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2966 if (dev)
2967 netif_carrier_on(dev);
2968 } else {
2969 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2970 if (dev)
2971 netif_carrier_off(dev);
2972 }
2973 }
2974
2975 return IRQ_HANDLED;
2976}
2977
developerfd40db22021-04-29 10:08:25 +08002978#ifdef CONFIG_NET_POLL_CONTROLLER
2979static void mtk_poll_controller(struct net_device *dev)
2980{
2981 struct mtk_mac *mac = netdev_priv(dev);
2982 struct mtk_eth *eth = mac->hw;
2983
2984 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002985 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2986 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002987 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002988 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08002989}
2990#endif
2991
2992static int mtk_start_dma(struct mtk_eth *eth)
2993{
2994 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08002995 int val, err;
developerfd40db22021-04-29 10:08:25 +08002996
2997 err = mtk_dma_init(eth);
2998 if (err) {
2999 mtk_dma_free(eth);
3000 return err;
3001 }
3002
3003 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08003004 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003005 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3006 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003007 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003008 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003009 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003010 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3011 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3012 MTK_RESV_BUF | MTK_WCOMP_EN |
3013 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003014 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003015 }
developerfd40db22021-04-29 10:08:25 +08003016 else
3017 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003018 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003019 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3020 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3021 MTK_RX_BT_32DWORDS,
3022 MTK_QDMA_GLO_CFG);
3023
developer15d0d282021-07-14 16:40:44 +08003024 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003025 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003026 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003027 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3028 MTK_PDMA_GLO_CFG);
3029 } else {
3030 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3031 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3032 MTK_PDMA_GLO_CFG);
3033 }
3034
developer089e8852022-09-28 14:43:46 +08003035 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003036 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3037 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3038 }
3039
developerfd40db22021-04-29 10:08:25 +08003040 return 0;
3041}
3042
developerdca0fde2022-12-14 11:40:35 +08003043void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003044{
developerdca0fde2022-12-14 11:40:35 +08003045 u32 val;
developerfd40db22021-04-29 10:08:25 +08003046
3047 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3048 return;
3049
developerdca0fde2022-12-14 11:40:35 +08003050 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003051
developerdca0fde2022-12-14 11:40:35 +08003052 /* default setup the forward port to send frame to PDMA */
3053 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003054
developerdca0fde2022-12-14 11:40:35 +08003055 /* Enable RX checksum */
3056 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003057
developerdca0fde2022-12-14 11:40:35 +08003058 val |= config;
developerfd40db22021-04-29 10:08:25 +08003059
developerdca0fde2022-12-14 11:40:35 +08003060 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3061 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003062
developerdca0fde2022-12-14 11:40:35 +08003063 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003064}
3065
developer7cd7e5e2022-11-17 13:57:32 +08003066void mtk_set_pse_drop(u32 config)
3067{
3068 struct mtk_eth *eth = g_eth;
3069
3070 if (eth)
3071 mtk_w32(eth, config, PSE_PPE0_DROP);
3072}
3073EXPORT_SYMBOL(mtk_set_pse_drop);
3074
developerfd40db22021-04-29 10:08:25 +08003075static int mtk_open(struct net_device *dev)
3076{
3077 struct mtk_mac *mac = netdev_priv(dev);
3078 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003079 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003080 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003081 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003082
3083 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3084 if (err) {
3085 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3086 err);
3087 return err;
3088 }
3089
3090 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3091 if (!refcount_read(&eth->dma_refcnt)) {
3092 int err = mtk_start_dma(eth);
3093
3094 if (err)
3095 return err;
3096
developerfd40db22021-04-29 10:08:25 +08003097
3098 /* Indicates CDM to parse the MTK special tag from CPU */
3099 if (netdev_uses_dsa(dev)) {
3100 u32 val;
3101 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3102 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3103 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3104 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3105 }
3106
3107 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003108 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003109 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003110 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3111
3112 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3113 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3114 napi_enable(&eth->rx_napi[i].napi);
3115 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3116 }
3117 }
3118
developerfd40db22021-04-29 10:08:25 +08003119 refcount_set(&eth->dma_refcnt, 1);
3120 }
3121 else
3122 refcount_inc(&eth->dma_refcnt);
3123
developera2613e62022-07-01 18:29:37 +08003124 if (phylink_priv->desc) {
3125 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3126 If single PHY chip is not GPY211, the following step you should do:
3127 1. Contact your Single PHY chip vendor and get the details of
3128 - how to enables link status change interrupt
3129 - how to clears interrupt source
3130 */
3131
3132 // clear interrupt source for gpy211
3133 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3134
3135 // enable link status change interrupt for gpy211
3136 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3137
3138 phylink_priv->dev = dev;
3139
3140 // override dev pointer for single PHY chip 0
3141 if (phylink_priv->id == 0) {
3142 struct net_device *tmp;
3143
3144 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3145 if (tmp)
3146 phylink_priv->dev = tmp;
3147 else
3148 phylink_priv->dev = NULL;
3149 }
3150 }
3151
developerfd40db22021-04-29 10:08:25 +08003152 phylink_start(mac->phylink);
3153 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003154 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003155 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3156 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3157
developerdca0fde2022-12-14 11:40:35 +08003158 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3159
developerfd40db22021-04-29 10:08:25 +08003160 return 0;
3161}
3162
3163static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3164{
3165 u32 val;
3166 int i;
3167
3168 /* stop the dma engine */
3169 spin_lock_bh(&eth->page_lock);
3170 val = mtk_r32(eth, glo_cfg);
3171 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3172 glo_cfg);
3173 spin_unlock_bh(&eth->page_lock);
3174
3175 /* wait for dma stop */
3176 for (i = 0; i < 10; i++) {
3177 val = mtk_r32(eth, glo_cfg);
3178 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003179 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003180 continue;
3181 }
3182 break;
3183 }
3184}
3185
3186static int mtk_stop(struct net_device *dev)
3187{
3188 struct mtk_mac *mac = netdev_priv(dev);
3189 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003190 int i;
developer3a5969e2022-02-09 15:36:36 +08003191 u32 val = 0;
3192 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003193
developerdca0fde2022-12-14 11:40:35 +08003194 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003195 netif_tx_disable(dev);
3196
developer3a5969e2022-02-09 15:36:36 +08003197 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3198 if (phy_node) {
3199 val = _mtk_mdio_read(eth, 0, 0);
3200 val |= BMCR_PDOWN;
3201 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003202 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3203 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003204 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003205 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003206 }
3207
3208 //GMAC RX disable
3209 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3210 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3211
3212 phylink_stop(mac->phylink);
3213
developerfd40db22021-04-29 10:08:25 +08003214 phylink_disconnect_phy(mac->phylink);
3215
3216 /* only shutdown DMA if this is the last user */
3217 if (!refcount_dec_and_test(&eth->dma_refcnt))
3218 return 0;
3219
developerfd40db22021-04-29 10:08:25 +08003220
3221 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003222 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003223 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003224 napi_disable(&eth->rx_napi[0].napi);
3225
3226 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3227 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3228 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3229 napi_disable(&eth->rx_napi[i].napi);
3230 }
3231 }
developerfd40db22021-04-29 10:08:25 +08003232
3233 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3234 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3235 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3236
3237 mtk_dma_free(eth);
3238
3239 return 0;
3240}
3241
developer8051e042022-04-08 13:26:36 +08003242void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003243{
developer8051e042022-04-08 13:26:36 +08003244 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003245
developerfd40db22021-04-29 10:08:25 +08003246 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003247 reset_bits, reset_bits);
3248
3249 while (i++ < 5000) {
3250 mdelay(1);
3251 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3252
3253 if ((val & reset_bits) == reset_bits) {
3254 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3255 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3256 reset_bits, ~reset_bits);
3257 break;
3258 }
3259 }
3260
developerfd40db22021-04-29 10:08:25 +08003261 mdelay(10);
3262}
3263
3264static void mtk_clk_disable(struct mtk_eth *eth)
3265{
3266 int clk;
3267
3268 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3269 clk_disable_unprepare(eth->clks[clk]);
3270}
3271
3272static int mtk_clk_enable(struct mtk_eth *eth)
3273{
3274 int clk, ret;
3275
3276 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3277 ret = clk_prepare_enable(eth->clks[clk]);
3278 if (ret)
3279 goto err_disable_clks;
3280 }
3281
3282 return 0;
3283
3284err_disable_clks:
3285 while (--clk >= 0)
3286 clk_disable_unprepare(eth->clks[clk]);
3287
3288 return ret;
3289}
3290
developer18f46a82021-07-20 21:08:21 +08003291static int mtk_napi_init(struct mtk_eth *eth)
3292{
3293 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3294 int i;
3295
3296 rx_napi->eth = eth;
3297 rx_napi->rx_ring = &eth->rx_ring[0];
3298 rx_napi->irq_grp_no = 2;
3299
3300 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3301 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3302 rx_napi = &eth->rx_napi[i];
3303 rx_napi->eth = eth;
3304 rx_napi->rx_ring = &eth->rx_ring[i];
3305 rx_napi->irq_grp_no = 2 + i;
3306 }
3307 }
3308
3309 return 0;
3310}
3311
developer8051e042022-04-08 13:26:36 +08003312static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003313{
developer8051e042022-04-08 13:26:36 +08003314 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003315 u32 val;
developerfd40db22021-04-29 10:08:25 +08003316
developer8051e042022-04-08 13:26:36 +08003317 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3318 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003319
developer8051e042022-04-08 13:26:36 +08003320 if (atomic_read(&reset_lock) == 0) {
3321 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3322 return 0;
developerfd40db22021-04-29 10:08:25 +08003323
developer8051e042022-04-08 13:26:36 +08003324 pm_runtime_enable(eth->dev);
3325 pm_runtime_get_sync(eth->dev);
3326
3327 ret = mtk_clk_enable(eth);
3328 if (ret)
3329 goto err_disable_pm;
3330 }
developerfd40db22021-04-29 10:08:25 +08003331
3332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3333 ret = device_reset(eth->dev);
3334 if (ret) {
3335 dev_err(eth->dev, "MAC reset failed!\n");
3336 goto err_disable_pm;
3337 }
3338
3339 /* enable interrupt delay for RX */
3340 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3341
3342 /* disable delay and normal interrupt */
3343 mtk_tx_irq_disable(eth, ~0);
3344 mtk_rx_irq_disable(eth, ~0);
3345
3346 return 0;
3347 }
3348
developer8051e042022-04-08 13:26:36 +08003349 pr_info("[%s] execute fe %s reset\n", __func__,
3350 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003351
developer8051e042022-04-08 13:26:36 +08003352 if (type == MTK_TYPE_WARM_RESET)
3353 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003354 else
developer8051e042022-04-08 13:26:36 +08003355 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003356
developer089e8852022-09-28 14:43:46 +08003357 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3358 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003359 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003360 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003361 }
developerfd40db22021-04-29 10:08:25 +08003362
3363 if (eth->pctl) {
3364 /* Set GE2 driving and slew rate */
3365 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3366
3367 /* set GE2 TDSEL */
3368 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3369
3370 /* set GE2 TUNE */
3371 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3372 }
3373
3374 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3375 * up with the more appropriate value when mtk_mac_config call is being
3376 * invoked.
3377 */
3378 for (i = 0; i < MTK_MAC_COUNT; i++)
3379 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3380
3381 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003382 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3383 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3384 else
3385 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003386
3387 /* enable interrupt delay for RX/TX */
3388 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3389 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3390
3391 mtk_tx_irq_disable(eth, ~0);
3392 mtk_rx_irq_disable(eth, ~0);
3393
3394 /* FE int grouping */
3395 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003396 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003397 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003398 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003399 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003400 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003401 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3402 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003403
developer089e8852022-09-28 14:43:46 +08003404 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3405 /* PSE should not drop port1, port8 and port9 packets */
3406 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3407
developer15f760a2022-10-12 15:57:21 +08003408 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3409 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3410
developer84d1e832022-11-24 11:25:05 +08003411 /* PSE free buffer drop threshold */
3412 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3413
developer089e8852022-09-28 14:43:46 +08003414 /* GDM and CDM Threshold */
3415 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3416 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3417
developerdca0fde2022-12-14 11:40:35 +08003418 /* Disable GDM1 RX CRC stripping */
3419 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3420 val &= ~MTK_GDMA_STRP_CRC;
3421 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3422
developer089e8852022-09-28 14:43:46 +08003423 /* PSE GDM3 MIB counter has incorrect hw default values,
3424 * so the driver ought to read clear the values beforehand
3425 * in case ethtool retrieve wrong mib values.
3426 */
3427 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3428 mtk_r32(eth,
3429 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3430 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003431 /* PSE Free Queue Flow Control */
3432 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3433
developer459b78e2022-07-01 17:25:10 +08003434 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3435 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3436
3437 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3438 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003439
developerfef9efd2021-06-16 18:28:09 +08003440 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003441 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3442 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3443 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3444 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3445 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3446 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3447 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003448 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003449
developerfef9efd2021-06-16 18:28:09 +08003450 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003451 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3452 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3453 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3454 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3455 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3456 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3457 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3458 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003459
3460 /* GDM and CDM Threshold */
3461 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3462 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3463 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3464 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3465 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3466 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003467 }
3468
3469 return 0;
3470
3471err_disable_pm:
3472 pm_runtime_put_sync(eth->dev);
3473 pm_runtime_disable(eth->dev);
3474
3475 return ret;
3476}
3477
3478static int mtk_hw_deinit(struct mtk_eth *eth)
3479{
3480 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3481 return 0;
3482
3483 mtk_clk_disable(eth);
3484
3485 pm_runtime_put_sync(eth->dev);
3486 pm_runtime_disable(eth->dev);
3487
3488 return 0;
3489}
3490
3491static int __init mtk_init(struct net_device *dev)
3492{
3493 struct mtk_mac *mac = netdev_priv(dev);
3494 struct mtk_eth *eth = mac->hw;
3495 const char *mac_addr;
3496
3497 mac_addr = of_get_mac_address(mac->of_node);
3498 if (!IS_ERR(mac_addr))
3499 ether_addr_copy(dev->dev_addr, mac_addr);
3500
3501 /* If the mac address is invalid, use random mac address */
3502 if (!is_valid_ether_addr(dev->dev_addr)) {
3503 eth_hw_addr_random(dev);
3504 dev_err(eth->dev, "generated random MAC address %pM\n",
3505 dev->dev_addr);
3506 }
3507
3508 return 0;
3509}
3510
3511static void mtk_uninit(struct net_device *dev)
3512{
3513 struct mtk_mac *mac = netdev_priv(dev);
3514 struct mtk_eth *eth = mac->hw;
3515
3516 phylink_disconnect_phy(mac->phylink);
3517 mtk_tx_irq_disable(eth, ~0);
3518 mtk_rx_irq_disable(eth, ~0);
3519}
3520
3521static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3522{
3523 struct mtk_mac *mac = netdev_priv(dev);
3524
3525 switch (cmd) {
3526 case SIOCGMIIPHY:
3527 case SIOCGMIIREG:
3528 case SIOCSMIIREG:
3529 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3530 default:
3531 /* default invoke the mtk_eth_dbg handler */
3532 return mtk_do_priv_ioctl(dev, ifr, cmd);
3533 break;
3534 }
3535
3536 return -EOPNOTSUPP;
3537}
3538
3539static void mtk_pending_work(struct work_struct *work)
3540{
3541 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003542 struct device_node *phy_node = NULL;
3543 struct mtk_mac *mac = NULL;
3544 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003545 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003546 u32 val = 0;
3547
3548 atomic_inc(&reset_lock);
3549 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3550 if (!mtk_check_reset_event(eth, val)) {
3551 atomic_dec(&reset_lock);
3552 pr_info("[%s] No need to do FE reset !\n", __func__);
3553 return;
3554 }
developerfd40db22021-04-29 10:08:25 +08003555
3556 rtnl_lock();
3557
developer8051e042022-04-08 13:26:36 +08003558 /* Disabe FE P3 and P4 */
3559 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3560 val |= MTK_FE_LINK_DOWN_P3;
3561 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3562 val |= MTK_FE_LINK_DOWN_P4;
3563 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3564
3565 /* Adjust PPE configurations to prepare for reset */
3566 mtk_prepare_reset_ppe(eth, 0);
3567 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3568 mtk_prepare_reset_ppe(eth, 1);
3569
3570 /* Adjust FE configurations to prepare for reset */
3571 mtk_prepare_reset_fe(eth);
3572
3573 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003574 for (i = 0; i < MTK_MAC_COUNT; i++) {
3575 if (!eth->netdev[i])
3576 continue;
3577 call_netdevice_notifiers(MTK_FE_START_RESET, eth->netdev[i]);
3578 rtnl_unlock();
developer543e7922022-12-01 11:24:47 +08003579 if (!wait_for_completion_timeout(&wait_ser_done, 5000))
3580 pr_warn("[%s] wait for MTK_FE_START_RESET failed\n",
3581 __func__);
developer6bb3f3a2022-11-22 09:59:14 +08003582 rtnl_lock();
3583 break;
3584 }
developerfd40db22021-04-29 10:08:25 +08003585
3586 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3587 cpu_relax();
3588
developer8051e042022-04-08 13:26:36 +08003589 del_timer_sync(&eth->mtk_dma_monitor_timer);
3590 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003591 /* stop all devices to make sure that dma is properly shut down */
3592 for (i = 0; i < MTK_MAC_COUNT; i++) {
3593 if (!eth->netdev[i])
3594 continue;
3595 mtk_stop(eth->netdev[i]);
3596 __set_bit(i, &restart);
3597 }
developer8051e042022-04-08 13:26:36 +08003598 pr_info("[%s] mtk_stop ends !\n", __func__);
3599 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003600
3601 if (eth->dev->pins)
3602 pinctrl_select_state(eth->dev->pins->p,
3603 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003604
3605 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3606 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3607 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003608
3609 /* restart DMA and enable IRQs */
3610 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003611 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003612 continue;
3613 err = mtk_open(eth->netdev[i]);
3614 if (err) {
3615 netif_alert(eth, ifup, eth->netdev[i],
3616 "Driver up/down cycle failed, closing device.\n");
3617 dev_close(eth->netdev[i]);
3618 }
3619 }
3620
developer8051e042022-04-08 13:26:36 +08003621 /* Set KA tick select */
3622 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(0));
3623 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3624 mtk_m32(eth, MTK_PPE_TICK_SEL_MASK, 0, MTK_PPE_TB_CFG(1));
3625
3626 /* Enabe FE P3 and P4*/
3627 val = mtk_r32(eth, MTK_FE_GLO_CFG);
3628 val &= ~MTK_FE_LINK_DOWN_P3;
3629 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3630 val &= ~MTK_FE_LINK_DOWN_P4;
3631 mtk_w32(eth, val, MTK_FE_GLO_CFG);
3632
3633 /* Power up sgmii */
3634 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003635 if (!eth->netdev[i])
3636 continue;
developer8051e042022-04-08 13:26:36 +08003637 mac = netdev_priv(eth->netdev[i]);
3638 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003639 if (!phy_node && eth->xgmii->regmap_sgmii[i]) {
developer8051e042022-04-08 13:26:36 +08003640 mtk_gmac_sgmii_path_setup(eth, i);
developer089e8852022-09-28 14:43:46 +08003641 regmap_write(eth->xgmii->regmap_sgmii[i], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer8051e042022-04-08 13:26:36 +08003642 }
3643 }
3644
developer6bb3f3a2022-11-22 09:59:14 +08003645 for (i = 0; i < MTK_MAC_COUNT; i++) {
3646 if (!eth->netdev[i])
3647 continue;
3648 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, eth->netdev[i]);
3649 pr_info("[%s] HNAT reset done !\n", __func__);
3650 call_netdevice_notifiers(MTK_FE_RESET_DONE, eth->netdev[i]);
3651 pr_info("[%s] WiFi SER reset done !\n", __func__);
3652 break;
3653 }
developer8051e042022-04-08 13:26:36 +08003654
3655 atomic_dec(&reset_lock);
3656 if (atomic_read(&force) > 0)
3657 atomic_dec(&force);
3658
3659 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3660 eth->mtk_dma_monitor_timer.expires = jiffies;
3661 add_timer(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08003662 clear_bit_unlock(MTK_RESETTING, &eth->state);
3663
3664 rtnl_unlock();
3665}
3666
3667static int mtk_free_dev(struct mtk_eth *eth)
3668{
3669 int i;
3670
3671 for (i = 0; i < MTK_MAC_COUNT; i++) {
3672 if (!eth->netdev[i])
3673 continue;
3674 free_netdev(eth->netdev[i]);
3675 }
3676
3677 return 0;
3678}
3679
3680static int mtk_unreg_dev(struct mtk_eth *eth)
3681{
3682 int i;
3683
3684 for (i = 0; i < MTK_MAC_COUNT; i++) {
3685 if (!eth->netdev[i])
3686 continue;
3687 unregister_netdev(eth->netdev[i]);
3688 }
3689
3690 return 0;
3691}
3692
3693static int mtk_cleanup(struct mtk_eth *eth)
3694{
3695 mtk_unreg_dev(eth);
3696 mtk_free_dev(eth);
3697 cancel_work_sync(&eth->pending_work);
3698
3699 return 0;
3700}
3701
3702static int mtk_get_link_ksettings(struct net_device *ndev,
3703 struct ethtool_link_ksettings *cmd)
3704{
3705 struct mtk_mac *mac = netdev_priv(ndev);
3706
3707 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3708 return -EBUSY;
3709
3710 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3711}
3712
3713static int mtk_set_link_ksettings(struct net_device *ndev,
3714 const struct ethtool_link_ksettings *cmd)
3715{
3716 struct mtk_mac *mac = netdev_priv(ndev);
3717
3718 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3719 return -EBUSY;
3720
3721 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3722}
3723
3724static void mtk_get_drvinfo(struct net_device *dev,
3725 struct ethtool_drvinfo *info)
3726{
3727 struct mtk_mac *mac = netdev_priv(dev);
3728
3729 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3730 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3731 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3732}
3733
3734static u32 mtk_get_msglevel(struct net_device *dev)
3735{
3736 struct mtk_mac *mac = netdev_priv(dev);
3737
3738 return mac->hw->msg_enable;
3739}
3740
3741static void mtk_set_msglevel(struct net_device *dev, u32 value)
3742{
3743 struct mtk_mac *mac = netdev_priv(dev);
3744
3745 mac->hw->msg_enable = value;
3746}
3747
3748static int mtk_nway_reset(struct net_device *dev)
3749{
3750 struct mtk_mac *mac = netdev_priv(dev);
3751
3752 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3753 return -EBUSY;
3754
3755 if (!mac->phylink)
3756 return -ENOTSUPP;
3757
3758 return phylink_ethtool_nway_reset(mac->phylink);
3759}
3760
3761static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3762{
3763 int i;
3764
3765 switch (stringset) {
3766 case ETH_SS_STATS:
3767 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3768 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3769 data += ETH_GSTRING_LEN;
3770 }
3771 break;
3772 }
3773}
3774
3775static int mtk_get_sset_count(struct net_device *dev, int sset)
3776{
3777 switch (sset) {
3778 case ETH_SS_STATS:
3779 return ARRAY_SIZE(mtk_ethtool_stats);
3780 default:
3781 return -EOPNOTSUPP;
3782 }
3783}
3784
3785static void mtk_get_ethtool_stats(struct net_device *dev,
3786 struct ethtool_stats *stats, u64 *data)
3787{
3788 struct mtk_mac *mac = netdev_priv(dev);
3789 struct mtk_hw_stats *hwstats = mac->hw_stats;
3790 u64 *data_src, *data_dst;
3791 unsigned int start;
3792 int i;
3793
3794 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3795 return;
3796
3797 if (netif_running(dev) && netif_device_present(dev)) {
3798 if (spin_trylock_bh(&hwstats->stats_lock)) {
3799 mtk_stats_update_mac(mac);
3800 spin_unlock_bh(&hwstats->stats_lock);
3801 }
3802 }
3803
3804 data_src = (u64 *)hwstats;
3805
3806 do {
3807 data_dst = data;
3808 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3809
3810 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3811 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3812 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3813}
3814
3815static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3816 u32 *rule_locs)
3817{
3818 int ret = -EOPNOTSUPP;
3819
3820 switch (cmd->cmd) {
3821 case ETHTOOL_GRXRINGS:
3822 if (dev->hw_features & NETIF_F_LRO) {
3823 cmd->data = MTK_MAX_RX_RING_NUM;
3824 ret = 0;
3825 }
3826 break;
3827 case ETHTOOL_GRXCLSRLCNT:
3828 if (dev->hw_features & NETIF_F_LRO) {
3829 struct mtk_mac *mac = netdev_priv(dev);
3830
3831 cmd->rule_cnt = mac->hwlro_ip_cnt;
3832 ret = 0;
3833 }
3834 break;
3835 case ETHTOOL_GRXCLSRULE:
3836 if (dev->hw_features & NETIF_F_LRO)
3837 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3838 break;
3839 case ETHTOOL_GRXCLSRLALL:
3840 if (dev->hw_features & NETIF_F_LRO)
3841 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3842 rule_locs);
3843 break;
3844 default:
3845 break;
3846 }
3847
3848 return ret;
3849}
3850
3851static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3852{
3853 int ret = -EOPNOTSUPP;
3854
3855 switch (cmd->cmd) {
3856 case ETHTOOL_SRXCLSRLINS:
3857 if (dev->hw_features & NETIF_F_LRO)
3858 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3859 break;
3860 case ETHTOOL_SRXCLSRLDEL:
3861 if (dev->hw_features & NETIF_F_LRO)
3862 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3863 break;
3864 default:
3865 break;
3866 }
3867
3868 return ret;
3869}
3870
developer6c5cbb52022-08-12 11:37:45 +08003871static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3872{
3873 struct mtk_mac *mac = netdev_priv(dev);
3874
3875 phylink_ethtool_get_pauseparam(mac->phylink, pause);
3876}
3877
3878static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3879{
3880 struct mtk_mac *mac = netdev_priv(dev);
3881
3882 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3883}
3884
developerfd40db22021-04-29 10:08:25 +08003885static const struct ethtool_ops mtk_ethtool_ops = {
3886 .get_link_ksettings = mtk_get_link_ksettings,
3887 .set_link_ksettings = mtk_set_link_ksettings,
3888 .get_drvinfo = mtk_get_drvinfo,
3889 .get_msglevel = mtk_get_msglevel,
3890 .set_msglevel = mtk_set_msglevel,
3891 .nway_reset = mtk_nway_reset,
3892 .get_link = ethtool_op_get_link,
3893 .get_strings = mtk_get_strings,
3894 .get_sset_count = mtk_get_sset_count,
3895 .get_ethtool_stats = mtk_get_ethtool_stats,
3896 .get_rxnfc = mtk_get_rxnfc,
3897 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003898 .get_pauseparam = mtk_get_pauseparam,
3899 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003900};
3901
3902static const struct net_device_ops mtk_netdev_ops = {
3903 .ndo_init = mtk_init,
3904 .ndo_uninit = mtk_uninit,
3905 .ndo_open = mtk_open,
3906 .ndo_stop = mtk_stop,
3907 .ndo_start_xmit = mtk_start_xmit,
3908 .ndo_set_mac_address = mtk_set_mac_address,
3909 .ndo_validate_addr = eth_validate_addr,
3910 .ndo_do_ioctl = mtk_do_ioctl,
3911 .ndo_tx_timeout = mtk_tx_timeout,
3912 .ndo_get_stats64 = mtk_get_stats64,
3913 .ndo_fix_features = mtk_fix_features,
3914 .ndo_set_features = mtk_set_features,
3915#ifdef CONFIG_NET_POLL_CONTROLLER
3916 .ndo_poll_controller = mtk_poll_controller,
3917#endif
3918};
3919
3920static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3921{
3922 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003923 const char *label;
developerfd40db22021-04-29 10:08:25 +08003924 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003925 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003926 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003927 struct mtk_phylink_priv *phylink_priv;
3928 struct fwnode_handle *fixed_node;
3929 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003930
3931 if (!_id) {
3932 dev_err(eth->dev, "missing mac id\n");
3933 return -EINVAL;
3934 }
3935
3936 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003937 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003938 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3939 return -EINVAL;
3940 }
3941
3942 if (eth->netdev[id]) {
3943 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3944 return -EINVAL;
3945 }
3946
3947 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3948 if (!eth->netdev[id]) {
3949 dev_err(eth->dev, "alloc_etherdev failed\n");
3950 return -ENOMEM;
3951 }
3952 mac = netdev_priv(eth->netdev[id]);
3953 eth->mac[id] = mac;
3954 mac->id = id;
3955 mac->hw = eth;
3956 mac->of_node = np;
3957
3958 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
3959 mac->hwlro_ip_cnt = 0;
3960
3961 mac->hw_stats = devm_kzalloc(eth->dev,
3962 sizeof(*mac->hw_stats),
3963 GFP_KERNEL);
3964 if (!mac->hw_stats) {
3965 dev_err(eth->dev, "failed to allocate counter memory\n");
3966 err = -ENOMEM;
3967 goto free_netdev;
3968 }
3969 spin_lock_init(&mac->hw_stats->stats_lock);
3970 u64_stats_init(&mac->hw_stats->syncp);
3971 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
3972
3973 /* phylink create */
3974 phy_mode = of_get_phy_mode(np);
3975 if (phy_mode < 0) {
3976 dev_err(eth->dev, "incorrect phy-mode\n");
3977 err = -EINVAL;
3978 goto free_netdev;
3979 }
3980
3981 /* mac config is not set */
3982 mac->interface = PHY_INTERFACE_MODE_NA;
3983 mac->mode = MLO_AN_PHY;
3984 mac->speed = SPEED_UNKNOWN;
3985
3986 mac->phylink_config.dev = &eth->netdev[id]->dev;
3987 mac->phylink_config.type = PHYLINK_NETDEV;
3988
developer30e13e72022-11-03 10:21:24 +08003989 mac->type = 0;
3990 if (!of_property_read_string(np, "mac-type", &label)) {
3991 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
3992 if (!strcasecmp(label, gdm_type(mac_type)))
3993 break;
3994 }
3995
3996 switch (mac_type) {
3997 case 0:
3998 mac->type = MTK_GDM_TYPE;
3999 break;
4000 case 1:
4001 mac->type = MTK_XGDM_TYPE;
4002 break;
4003 default:
4004 dev_warn(eth->dev, "incorrect mac-type\n");
4005 break;
4006 };
4007 }
developer089e8852022-09-28 14:43:46 +08004008
developerfd40db22021-04-29 10:08:25 +08004009 phylink = phylink_create(&mac->phylink_config,
4010 of_fwnode_handle(mac->of_node),
4011 phy_mode, &mtk_phylink_ops);
4012 if (IS_ERR(phylink)) {
4013 err = PTR_ERR(phylink);
4014 goto free_netdev;
4015 }
4016
4017 mac->phylink = phylink;
4018
developera2613e62022-07-01 18:29:37 +08004019 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4020 "fixed-link");
4021 if (fixed_node) {
4022 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4023 0, GPIOD_IN, "?");
4024 if (!IS_ERR(desc)) {
4025 struct device_node *phy_np;
4026 const char *label;
4027 int irq, phyaddr;
4028
4029 phylink_priv = &mac->phylink_priv;
4030
4031 phylink_priv->desc = desc;
4032 phylink_priv->id = id;
4033 phylink_priv->link = -1;
4034
4035 irq = gpiod_to_irq(desc);
4036 if (irq > 0) {
4037 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4038 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4039 "ethernet:fixed link", mac);
4040 }
4041
developer8b6f2402022-11-28 13:42:34 +08004042 if (!of_property_read_string(to_of_node(fixed_node),
4043 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004044 if (strlen(label) < 16) {
4045 strncpy(phylink_priv->label, label,
4046 strlen(label));
4047 } else
developer8b6f2402022-11-28 13:42:34 +08004048 dev_err(eth->dev, "insufficient space for label!\n");
4049 }
developera2613e62022-07-01 18:29:37 +08004050
4051 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4052 if (phy_np) {
4053 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4054 phylink_priv->phyaddr = phyaddr;
4055 }
4056 }
4057 fwnode_handle_put(fixed_node);
4058 }
4059
developerfd40db22021-04-29 10:08:25 +08004060 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4061 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4062 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4063 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4064
4065 eth->netdev[id]->hw_features = eth->soc->hw_features;
4066 if (eth->hwlro)
4067 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4068
4069 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4070 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4071 eth->netdev[id]->features |= eth->soc->hw_features;
4072 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4073
4074 eth->netdev[id]->irq = eth->irq[0];
4075 eth->netdev[id]->dev.of_node = np;
4076
4077 return 0;
4078
4079free_netdev:
4080 free_netdev(eth->netdev[id]);
4081 return err;
4082}
4083
4084static int mtk_probe(struct platform_device *pdev)
4085{
4086 struct device_node *mac_np;
4087 struct mtk_eth *eth;
4088 int err, i;
4089
4090 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4091 if (!eth)
4092 return -ENOMEM;
4093
4094 eth->soc = of_device_get_match_data(&pdev->dev);
4095
4096 eth->dev = &pdev->dev;
4097 eth->base = devm_platform_ioremap_resource(pdev, 0);
4098 if (IS_ERR(eth->base))
4099 return PTR_ERR(eth->base);
4100
developer089e8852022-09-28 14:43:46 +08004101 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4102 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4103 if (IS_ERR(eth->sram_base))
4104 return PTR_ERR(eth->sram_base);
4105 }
4106
developerfd40db22021-04-29 10:08:25 +08004107 if(eth->soc->has_sram) {
4108 struct resource *res;
4109 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004110 if (unlikely(!res))
4111 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004112 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4113 }
4114
4115 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4116 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4117 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4118 } else {
4119 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4120 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4121 }
4122
4123 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4124 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4125 eth->ip_align = NET_IP_ALIGN;
4126 } else {
developer089e8852022-09-28 14:43:46 +08004127 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4128 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004129 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4130 else
4131 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4132 }
4133
developer089e8852022-09-28 14:43:46 +08004134 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4135 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4136 if (!err) {
4137 err = dma_set_coherent_mask(&pdev->dev,
4138 DMA_BIT_MASK(36));
4139 if (err) {
4140 dev_err(&pdev->dev, "Wrong DMA config\n");
4141 return -EINVAL;
4142 }
4143 }
4144 }
4145
developerfd40db22021-04-29 10:08:25 +08004146 spin_lock_init(&eth->page_lock);
4147 spin_lock_init(&eth->tx_irq_lock);
4148 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004149 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004150
4151 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4152 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4153 "mediatek,ethsys");
4154 if (IS_ERR(eth->ethsys)) {
4155 dev_err(&pdev->dev, "no ethsys regmap found\n");
4156 return PTR_ERR(eth->ethsys);
4157 }
4158 }
4159
4160 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4161 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4162 "mediatek,infracfg");
4163 if (IS_ERR(eth->infra)) {
4164 dev_err(&pdev->dev, "no infracfg regmap found\n");
4165 return PTR_ERR(eth->infra);
4166 }
4167 }
4168
4169 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004170 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004171 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004172 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004173 return -ENOMEM;
4174
developer089e8852022-09-28 14:43:46 +08004175 eth->xgmii->eth = eth;
4176 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004177 eth->soc->ana_rgc3);
4178
developer089e8852022-09-28 14:43:46 +08004179 if (err)
4180 return err;
4181 }
4182
4183 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4184 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4185 if (err)
4186 return err;
4187
4188 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4189 if (err)
4190 return err;
4191
4192 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4193 if (err)
4194 return err;
4195
4196 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004197 if (err)
4198 return err;
4199 }
4200
4201 if (eth->soc->required_pctl) {
4202 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4203 "mediatek,pctl");
4204 if (IS_ERR(eth->pctl)) {
4205 dev_err(&pdev->dev, "no pctl regmap found\n");
4206 return PTR_ERR(eth->pctl);
4207 }
4208 }
4209
developer18f46a82021-07-20 21:08:21 +08004210 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004211 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4212 eth->irq[i] = eth->irq[0];
4213 else
4214 eth->irq[i] = platform_get_irq(pdev, i);
4215 if (eth->irq[i] < 0) {
4216 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4217 return -ENXIO;
4218 }
4219 }
4220
4221 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4222 eth->clks[i] = devm_clk_get(eth->dev,
4223 mtk_clks_source_name[i]);
4224 if (IS_ERR(eth->clks[i])) {
4225 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4226 return -EPROBE_DEFER;
4227 if (eth->soc->required_clks & BIT(i)) {
4228 dev_err(&pdev->dev, "clock %s not found\n",
4229 mtk_clks_source_name[i]);
4230 return -EINVAL;
4231 }
4232 eth->clks[i] = NULL;
4233 }
4234 }
4235
4236 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4237 INIT_WORK(&eth->pending_work, mtk_pending_work);
4238
developer8051e042022-04-08 13:26:36 +08004239 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004240 if (err)
4241 return err;
4242
4243 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4244
4245 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4246 if (!of_device_is_compatible(mac_np,
4247 "mediatek,eth-mac"))
4248 continue;
4249
4250 if (!of_device_is_available(mac_np))
4251 continue;
4252
4253 err = mtk_add_mac(eth, mac_np);
4254 if (err) {
4255 of_node_put(mac_np);
4256 goto err_deinit_hw;
4257 }
4258 }
4259
developer18f46a82021-07-20 21:08:21 +08004260 err = mtk_napi_init(eth);
4261 if (err)
4262 goto err_free_dev;
4263
developerfd40db22021-04-29 10:08:25 +08004264 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4265 err = devm_request_irq(eth->dev, eth->irq[0],
4266 mtk_handle_irq, 0,
4267 dev_name(eth->dev), eth);
4268 } else {
4269 err = devm_request_irq(eth->dev, eth->irq[1],
4270 mtk_handle_irq_tx, 0,
4271 dev_name(eth->dev), eth);
4272 if (err)
4273 goto err_free_dev;
4274
4275 err = devm_request_irq(eth->dev, eth->irq[2],
4276 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004277 dev_name(eth->dev), &eth->rx_napi[0]);
4278 if (err)
4279 goto err_free_dev;
4280
developer793f7b42022-05-20 13:54:51 +08004281 if (MTK_MAX_IRQ_NUM > 3) {
4282 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4283 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4284 err = devm_request_irq(eth->dev,
4285 eth->irq[2 + i],
4286 mtk_handle_irq_rx, 0,
4287 dev_name(eth->dev),
4288 &eth->rx_napi[i]);
4289 if (err)
4290 goto err_free_dev;
4291 }
4292 } else {
4293 err = devm_request_irq(eth->dev, eth->irq[3],
4294 mtk_handle_fe_irq, 0,
4295 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004296 if (err)
4297 goto err_free_dev;
4298 }
4299 }
developerfd40db22021-04-29 10:08:25 +08004300 }
developer8051e042022-04-08 13:26:36 +08004301
developerfd40db22021-04-29 10:08:25 +08004302 if (err)
4303 goto err_free_dev;
4304
4305 /* No MT7628/88 support yet */
4306 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4307 err = mtk_mdio_init(eth);
4308 if (err)
4309 goto err_free_dev;
4310 }
4311
4312 for (i = 0; i < MTK_MAX_DEVS; i++) {
4313 if (!eth->netdev[i])
4314 continue;
4315
4316 err = register_netdev(eth->netdev[i]);
4317 if (err) {
4318 dev_err(eth->dev, "error bringing up device\n");
4319 goto err_deinit_mdio;
4320 } else
4321 netif_info(eth, probe, eth->netdev[i],
4322 "mediatek frame engine at 0x%08lx, irq %d\n",
4323 eth->netdev[i]->base_addr, eth->irq[0]);
4324 }
4325
4326 /* we run 2 devices on the same DMA ring so we need a dummy device
4327 * for NAPI to work
4328 */
4329 init_dummy_netdev(&eth->dummy_dev);
4330 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4331 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004332 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004333 MTK_NAPI_WEIGHT);
4334
developer18f46a82021-07-20 21:08:21 +08004335 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4336 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4337 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4338 mtk_napi_rx, MTK_NAPI_WEIGHT);
4339 }
4340
developer75e4dad2022-11-16 15:17:14 +08004341#if defined(CONFIG_XFRM_OFFLOAD)
4342 mtk_ipsec_offload_init(eth);
4343#endif
developerfd40db22021-04-29 10:08:25 +08004344 mtketh_debugfs_init(eth);
4345 debug_proc_init(eth);
4346
4347 platform_set_drvdata(pdev, eth);
4348
developer8051e042022-04-08 13:26:36 +08004349 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer793f7b42022-05-20 13:54:51 +08004350#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developer8051e042022-04-08 13:26:36 +08004351 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4352 eth->mtk_dma_monitor_timer.expires = jiffies;
4353 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004354#endif
developer8051e042022-04-08 13:26:36 +08004355
developerfd40db22021-04-29 10:08:25 +08004356 return 0;
4357
4358err_deinit_mdio:
4359 mtk_mdio_cleanup(eth);
4360err_free_dev:
4361 mtk_free_dev(eth);
4362err_deinit_hw:
4363 mtk_hw_deinit(eth);
4364
4365 return err;
4366}
4367
4368static int mtk_remove(struct platform_device *pdev)
4369{
4370 struct mtk_eth *eth = platform_get_drvdata(pdev);
4371 struct mtk_mac *mac;
4372 int i;
4373
4374 /* stop all devices to make sure that dma is properly shut down */
4375 for (i = 0; i < MTK_MAC_COUNT; i++) {
4376 if (!eth->netdev[i])
4377 continue;
4378 mtk_stop(eth->netdev[i]);
4379 mac = netdev_priv(eth->netdev[i]);
4380 phylink_disconnect_phy(mac->phylink);
4381 }
4382
4383 mtk_hw_deinit(eth);
4384
4385 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004386 netif_napi_del(&eth->rx_napi[0].napi);
4387
4388 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4389 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4390 netif_napi_del(&eth->rx_napi[i].napi);
4391 }
4392
developerfd40db22021-04-29 10:08:25 +08004393 mtk_cleanup(eth);
4394 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004395 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4396 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004397
4398 return 0;
4399}
4400
4401static const struct mtk_soc_data mt2701_data = {
4402 .caps = MT7623_CAPS | MTK_HWLRO,
4403 .hw_features = MTK_HW_FEATURES,
4404 .required_clks = MT7623_CLKS_BITMAP,
4405 .required_pctl = true,
4406 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004407 .txrx = {
4408 .txd_size = sizeof(struct mtk_tx_dma),
4409 .rxd_size = sizeof(struct mtk_rx_dma),
4410 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4411 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4412 },
developerfd40db22021-04-29 10:08:25 +08004413};
4414
4415static const struct mtk_soc_data mt7621_data = {
4416 .caps = MT7621_CAPS,
4417 .hw_features = MTK_HW_FEATURES,
4418 .required_clks = MT7621_CLKS_BITMAP,
4419 .required_pctl = false,
4420 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004421 .txrx = {
4422 .txd_size = sizeof(struct mtk_tx_dma),
4423 .rxd_size = sizeof(struct mtk_rx_dma),
4424 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4425 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4426 },
developerfd40db22021-04-29 10:08:25 +08004427};
4428
4429static const struct mtk_soc_data mt7622_data = {
4430 .ana_rgc3 = 0x2028,
4431 .caps = MT7622_CAPS | MTK_HWLRO,
4432 .hw_features = MTK_HW_FEATURES,
4433 .required_clks = MT7622_CLKS_BITMAP,
4434 .required_pctl = false,
4435 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004436 .txrx = {
4437 .txd_size = sizeof(struct mtk_tx_dma),
4438 .rxd_size = sizeof(struct mtk_rx_dma),
4439 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4440 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4441 },
developerfd40db22021-04-29 10:08:25 +08004442};
4443
4444static const struct mtk_soc_data mt7623_data = {
4445 .caps = MT7623_CAPS | MTK_HWLRO,
4446 .hw_features = MTK_HW_FEATURES,
4447 .required_clks = MT7623_CLKS_BITMAP,
4448 .required_pctl = true,
4449 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004450 .txrx = {
4451 .txd_size = sizeof(struct mtk_tx_dma),
4452 .rxd_size = sizeof(struct mtk_rx_dma),
4453 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4454 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4455 },
developerfd40db22021-04-29 10:08:25 +08004456};
4457
4458static const struct mtk_soc_data mt7629_data = {
4459 .ana_rgc3 = 0x128,
4460 .caps = MT7629_CAPS | MTK_HWLRO,
4461 .hw_features = MTK_HW_FEATURES,
4462 .required_clks = MT7629_CLKS_BITMAP,
4463 .required_pctl = false,
4464 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004465 .txrx = {
4466 .txd_size = sizeof(struct mtk_tx_dma),
4467 .rxd_size = sizeof(struct mtk_rx_dma),
4468 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4469 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4470 },
developerfd40db22021-04-29 10:08:25 +08004471};
4472
4473static const struct mtk_soc_data mt7986_data = {
4474 .ana_rgc3 = 0x128,
4475 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004476 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004477 .required_clks = MT7986_CLKS_BITMAP,
4478 .required_pctl = false,
4479 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004480 .txrx = {
4481 .txd_size = sizeof(struct mtk_tx_dma_v2),
4482 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4483 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4484 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4485 },
developerfd40db22021-04-29 10:08:25 +08004486};
4487
developer255bba22021-07-27 15:16:33 +08004488static const struct mtk_soc_data mt7981_data = {
4489 .ana_rgc3 = 0x128,
4490 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004491 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004492 .required_clks = MT7981_CLKS_BITMAP,
4493 .required_pctl = false,
4494 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004495 .txrx = {
4496 .txd_size = sizeof(struct mtk_tx_dma_v2),
4497 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4498 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4499 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4500 },
developer255bba22021-07-27 15:16:33 +08004501};
4502
developer089e8852022-09-28 14:43:46 +08004503static const struct mtk_soc_data mt7988_data = {
4504 .ana_rgc3 = 0x128,
4505 .caps = MT7988_CAPS,
4506 .hw_features = MTK_HW_FEATURES,
4507 .required_clks = MT7988_CLKS_BITMAP,
4508 .required_pctl = false,
4509 .has_sram = true,
4510 .txrx = {
4511 .txd_size = sizeof(struct mtk_tx_dma_v2),
4512 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4513 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4514 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4515 },
4516};
4517
developerfd40db22021-04-29 10:08:25 +08004518static const struct mtk_soc_data rt5350_data = {
4519 .caps = MT7628_CAPS,
4520 .hw_features = MTK_HW_FEATURES_MT7628,
4521 .required_clks = MT7628_CLKS_BITMAP,
4522 .required_pctl = false,
4523 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004524 .txrx = {
4525 .txd_size = sizeof(struct mtk_tx_dma),
4526 .rxd_size = sizeof(struct mtk_rx_dma),
4527 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4528 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4529 },
developerfd40db22021-04-29 10:08:25 +08004530};
4531
4532const struct of_device_id of_mtk_match[] = {
4533 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4534 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4535 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4536 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4537 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4538 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004539 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004540 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004541 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4542 {},
4543};
4544MODULE_DEVICE_TABLE(of, of_mtk_match);
4545
4546static struct platform_driver mtk_driver = {
4547 .probe = mtk_probe,
4548 .remove = mtk_remove,
4549 .driver = {
4550 .name = "mtk_soc_eth",
4551 .of_match_table = of_mtk_match,
4552 },
4553};
4554
4555module_platform_driver(mtk_driver);
4556
4557MODULE_LICENSE("GPL");
4558MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4559MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");