blob: 6f17fa5eb8f75db6a925c60bb230d0c72c3760f2 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
43
developerfd40db22021-04-29 10:08:25 +080044module_param_named(msg_level, mtk_msg_level, int, 0);
45MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080046DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080047
48#define MTK_ETHTOOL_STAT(x) { #x, \
49 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
50
developer68ce74f2023-01-03 16:11:57 +080051static const struct mtk_reg_map mtk_reg_map = {
52 .tx_irq_mask = 0x1a1c,
53 .tx_irq_status = 0x1a18,
54 .pdma = {
55 .rx_ptr = 0x0900,
56 .rx_cnt_cfg = 0x0904,
57 .pcrx_ptr = 0x0908,
58 .glo_cfg = 0x0a04,
59 .rst_idx = 0x0a08,
60 .delay_irq = 0x0a0c,
61 .irq_status = 0x0a20,
62 .irq_mask = 0x0a28,
63 .int_grp = 0x0a50,
64 .int_grp2 = 0x0a54,
65 },
66 .qdma = {
67 .qtx_cfg = 0x1800,
68 .qtx_sch = 0x1804,
69 .rx_ptr = 0x1900,
70 .rx_cnt_cfg = 0x1904,
71 .qcrx_ptr = 0x1908,
72 .glo_cfg = 0x1a04,
73 .rst_idx = 0x1a08,
74 .delay_irq = 0x1a0c,
75 .fc_th = 0x1a10,
76 .tx_sch_rate = 0x1a14,
77 .int_grp = 0x1a20,
78 .int_grp2 = 0x1a24,
79 .hred2 = 0x1a44,
80 .ctx_ptr = 0x1b00,
81 .dtx_ptr = 0x1b04,
82 .crx_ptr = 0x1b10,
83 .drx_ptr = 0x1b14,
84 .fq_head = 0x1b20,
85 .fq_tail = 0x1b24,
86 .fq_count = 0x1b28,
87 .fq_blen = 0x1b2c,
88 },
89 .gdm1_cnt = 0x2400,
90 .gdma_to_ppe0 = 0x4444,
91 .ppe_base = {
92 [0] = 0x0c00,
93 },
94 .wdma_base = {
95 [0] = 0x2800,
96 [1] = 0x2c00,
97 },
98};
99
100static const struct mtk_reg_map mt7628_reg_map = {
101 .tx_irq_mask = 0x0a28,
102 .tx_irq_status = 0x0a20,
103 .pdma = {
104 .rx_ptr = 0x0900,
105 .rx_cnt_cfg = 0x0904,
106 .pcrx_ptr = 0x0908,
107 .glo_cfg = 0x0a04,
108 .rst_idx = 0x0a08,
109 .delay_irq = 0x0a0c,
110 .irq_status = 0x0a20,
111 .irq_mask = 0x0a28,
112 .int_grp = 0x0a50,
113 .int_grp2 = 0x0a54,
114 },
115};
116
117static const struct mtk_reg_map mt7986_reg_map = {
118 .tx_irq_mask = 0x461c,
119 .tx_irq_status = 0x4618,
120 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800121 .rx_ptr = 0x4100,
122 .rx_cnt_cfg = 0x4104,
123 .pcrx_ptr = 0x4108,
124 .glo_cfg = 0x4204,
125 .rst_idx = 0x4208,
126 .delay_irq = 0x420c,
127 .irq_status = 0x4220,
128 .irq_mask = 0x4228,
129 .int_grp = 0x4250,
130 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800131 },
132 .qdma = {
133 .qtx_cfg = 0x4400,
134 .qtx_sch = 0x4404,
135 .rx_ptr = 0x4500,
136 .rx_cnt_cfg = 0x4504,
137 .qcrx_ptr = 0x4508,
138 .glo_cfg = 0x4604,
139 .rst_idx = 0x4608,
140 .delay_irq = 0x460c,
141 .fc_th = 0x4610,
142 .int_grp = 0x4620,
143 .int_grp2 = 0x4624,
144 .hred2 = 0x4644,
145 .ctx_ptr = 0x4700,
146 .dtx_ptr = 0x4704,
147 .crx_ptr = 0x4710,
148 .drx_ptr = 0x4714,
149 .fq_head = 0x4720,
150 .fq_tail = 0x4724,
151 .fq_count = 0x4728,
152 .fq_blen = 0x472c,
153 .tx_sch_rate = 0x4798,
154 },
155 .gdm1_cnt = 0x1c00,
156 .gdma_to_ppe0 = 0x3333,
157 .ppe_base = {
158 [0] = 0x2000,
159 [1] = 0x2400,
160 },
161 .wdma_base = {
162 [0] = 0x4800,
163 [1] = 0x4c00,
164 },
165};
166
167static const struct mtk_reg_map mt7988_reg_map = {
168 .tx_irq_mask = 0x461c,
169 .tx_irq_status = 0x4618,
170 .pdma = {
171 .rx_ptr = 0x6900,
172 .rx_cnt_cfg = 0x6904,
173 .pcrx_ptr = 0x6908,
174 .glo_cfg = 0x6a04,
175 .rst_idx = 0x6a08,
176 .delay_irq = 0x6a0c,
177 .irq_status = 0x6a20,
178 .irq_mask = 0x6a28,
179 .int_grp = 0x6a50,
180 .int_grp2 = 0x6a54,
181 },
182 .qdma = {
183 .qtx_cfg = 0x4400,
184 .qtx_sch = 0x4404,
185 .rx_ptr = 0x4500,
186 .rx_cnt_cfg = 0x4504,
187 .qcrx_ptr = 0x4508,
188 .glo_cfg = 0x4604,
189 .rst_idx = 0x4608,
190 .delay_irq = 0x460c,
191 .fc_th = 0x4610,
192 .int_grp = 0x4620,
193 .int_grp2 = 0x4624,
194 .hred2 = 0x4644,
195 .ctx_ptr = 0x4700,
196 .dtx_ptr = 0x4704,
197 .crx_ptr = 0x4710,
198 .drx_ptr = 0x4714,
199 .fq_head = 0x4720,
200 .fq_tail = 0x4724,
201 .fq_count = 0x4728,
202 .fq_blen = 0x472c,
203 .tx_sch_rate = 0x4798,
204 },
205 .gdm1_cnt = 0x1c00,
206 .gdma_to_ppe0 = 0x3333,
207 .ppe_base = {
208 [0] = 0x2000,
209 [1] = 0x2400,
210 [2] = 0x2c00,
211 },
212 .wdma_base = {
213 [0] = 0x4800,
214 [1] = 0x4c00,
215 [2] = 0x5000,
216 },
217};
218
developerfd40db22021-04-29 10:08:25 +0800219/* strings used by ethtool */
220static const struct mtk_ethtool_stats {
221 char str[ETH_GSTRING_LEN];
222 u32 offset;
223} mtk_ethtool_stats[] = {
224 MTK_ETHTOOL_STAT(tx_bytes),
225 MTK_ETHTOOL_STAT(tx_packets),
226 MTK_ETHTOOL_STAT(tx_skip),
227 MTK_ETHTOOL_STAT(tx_collisions),
228 MTK_ETHTOOL_STAT(rx_bytes),
229 MTK_ETHTOOL_STAT(rx_packets),
230 MTK_ETHTOOL_STAT(rx_overflow),
231 MTK_ETHTOOL_STAT(rx_fcs_errors),
232 MTK_ETHTOOL_STAT(rx_short_errors),
233 MTK_ETHTOOL_STAT(rx_long_errors),
234 MTK_ETHTOOL_STAT(rx_checksum_errors),
235 MTK_ETHTOOL_STAT(rx_flow_control_packets),
236};
237
238static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800239 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
240 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800241 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
242 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800243 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
244 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
245 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
246 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
247 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
248 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
249 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
250 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
251 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800252};
253
254void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
255{
256 __raw_writel(val, eth->base + reg);
257}
258
259u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
260{
261 return __raw_readl(eth->base + reg);
262}
263
264u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
265{
266 u32 val;
267
268 val = mtk_r32(eth, reg);
269 val &= ~mask;
270 val |= set;
271 mtk_w32(eth, val, reg);
272 return reg;
273}
274
275static int mtk_mdio_busy_wait(struct mtk_eth *eth)
276{
277 unsigned long t_start = jiffies;
278
279 while (1) {
280 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
281 return 0;
282 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
283 break;
developerc4671b22021-05-28 13:16:42 +0800284 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800285 }
286
287 dev_err(eth->dev, "mdio: MDIO timeout\n");
288 return -1;
289}
290
developer599cda42022-05-24 15:13:31 +0800291u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
292 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800293{
294 if (mtk_mdio_busy_wait(eth))
295 return -1;
296
297 write_data &= 0xffff;
298
developer599cda42022-05-24 15:13:31 +0800299 if (phy_reg & MII_ADDR_C45) {
300 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
301 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
302 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
303 MTK_PHY_IAC);
304
305 if (mtk_mdio_busy_wait(eth))
306 return -1;
307
308 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
309 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
310 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
311 MTK_PHY_IAC);
312 } else {
313 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
314 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
315 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
316 MTK_PHY_IAC);
317 }
developerfd40db22021-04-29 10:08:25 +0800318
319 if (mtk_mdio_busy_wait(eth))
320 return -1;
321
322 return 0;
323}
324
developer599cda42022-05-24 15:13:31 +0800325u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800326{
327 u32 d;
328
329 if (mtk_mdio_busy_wait(eth))
330 return 0xffff;
331
developer599cda42022-05-24 15:13:31 +0800332 if (phy_reg & MII_ADDR_C45) {
333 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
334 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
335 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
336 MTK_PHY_IAC);
337
338 if (mtk_mdio_busy_wait(eth))
339 return 0xffff;
340
341 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
342 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
343 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
344 MTK_PHY_IAC);
345 } else {
346 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
347 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
348 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
349 MTK_PHY_IAC);
350 }
developerfd40db22021-04-29 10:08:25 +0800351
352 if (mtk_mdio_busy_wait(eth))
353 return 0xffff;
354
355 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
356
357 return d;
358}
359
360static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
361 int phy_reg, u16 val)
362{
363 struct mtk_eth *eth = bus->priv;
364
365 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
366}
367
368static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
369{
370 struct mtk_eth *eth = bus->priv;
371
372 return _mtk_mdio_read(eth, phy_addr, phy_reg);
373}
374
developerabeadd52022-08-15 11:26:44 +0800375static int mtk_mdio_reset(struct mii_bus *bus)
376{
377 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
378 * we just need to wait until device ready.
379 */
380 mdelay(20);
381
382 return 0;
383}
384
developerfd40db22021-04-29 10:08:25 +0800385static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
386 phy_interface_t interface)
387{
developer543e7922022-12-01 11:24:47 +0800388 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800389
390 /* Check DDR memory type.
391 * Currently TRGMII mode with DDR2 memory is not supported.
392 */
393 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
394 if (interface == PHY_INTERFACE_MODE_TRGMII &&
395 val & SYSCFG_DRAM_TYPE_DDR2) {
396 dev_err(eth->dev,
397 "TRGMII mode with DDR2 memory is not supported!\n");
398 return -EOPNOTSUPP;
399 }
400
401 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
402 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
403
404 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
405 ETHSYS_TRGMII_MT7621_MASK, val);
406
407 return 0;
408}
409
410static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
411 phy_interface_t interface, int speed)
412{
413 u32 val;
414 int ret;
415
416 if (interface == PHY_INTERFACE_MODE_TRGMII) {
417 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
418 val = 500000000;
419 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
420 if (ret)
421 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
422 return;
423 }
424
425 val = (speed == SPEED_1000) ?
426 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
427 mtk_w32(eth, val, INTF_MODE);
428
429 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
430 ETHSYS_TRGMII_CLK_SEL362_5,
431 ETHSYS_TRGMII_CLK_SEL362_5);
432
433 val = (speed == SPEED_1000) ? 250000000 : 500000000;
434 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
435 if (ret)
436 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
437
438 val = (speed == SPEED_1000) ?
439 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
440 mtk_w32(eth, val, TRGMII_RCK_CTRL);
441
442 val = (speed == SPEED_1000) ?
443 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
444 mtk_w32(eth, val, TRGMII_TCK_CTRL);
445}
446
developer089e8852022-09-28 14:43:46 +0800447static void mtk_setup_bridge_switch(struct mtk_eth *eth)
448{
449 int val;
450
451 /* Force Port1 XGMAC Link Up */
452 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800453 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800454 MTK_XGMAC_STS(MTK_GMAC1_ID));
455
456 /* Adjust GSW bridge IPG to 11*/
457 val = mtk_r32(eth, MTK_GSW_CFG);
458 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
459 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
460 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
461 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800462}
463
developera7570e72023-05-09 17:06:42 +0800464static bool mtk_check_gmac23_idle(struct mtk_mac *mac)
465{
466 u32 mac_fsm, gdm_fsm;
467
468 mac_fsm = mtk_r32(mac->hw, MTK_MAC_FSM(mac->id));
469
470 switch (mac->id) {
471 case MTK_GMAC2_ID:
472 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM2_FSM);
473 break;
474 case MTK_GMAC3_ID:
475 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM3_FSM);
476 break;
developer10b556b2023-05-15 09:49:08 +0800477 default:
478 return true;
developera7570e72023-05-09 17:06:42 +0800479 };
480
481 if ((mac_fsm & 0xFFFF0000) == 0x01010000 &&
482 (gdm_fsm & 0xFFFF0000) == 0x00000000)
483 return true;
484
485 return false;
486}
487
developer9b725932022-11-24 16:25:56 +0800488static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
489{
490 struct mtk_eth *eth = mac->hw;
491 u32 mcr, mcr_cur;
492 u32 val;
493
494 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
495 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
496
497 if (enable) {
498 mac->tx_lpi_enabled = 1;
499
500 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
501 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
502 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
503 mac->tx_lpi_timer) |
504 FIELD_PREP(MAC_EEE_RESV0, 14);
505 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
506
507 switch (mac->speed) {
508 case SPEED_1000:
509 mcr |= MAC_MCR_FORCE_EEE1000;
510 break;
511 case SPEED_100:
512 mcr |= MAC_MCR_FORCE_EEE100;
513 break;
514 };
515 } else {
516 mac->tx_lpi_enabled = 0;
517
518 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
519 }
520
521 /* Only update control register when needed! */
522 if (mcr != mcr_cur)
523 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
524}
525
developer0fef5222023-04-26 14:48:31 +0800526static int mtk_get_hwver(struct mtk_eth *eth)
527{
528 struct device_node *np;
529 struct regmap *hwver;
530 u32 info = 0;
531
532 eth->hwver = MTK_HWID_V1;
533
534 np = of_parse_phandle(eth->dev->of_node, "mediatek,hwver", 0);
535 if (!np)
536 return -EINVAL;
537
538 hwver = syscon_node_to_regmap(np);
539 if (IS_ERR(hwver))
540 return PTR_ERR(hwver);
541
542 regmap_read(hwver, 0x8, &info);
543
544 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
545 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_3, info);
546 else
547 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_1_2, info);
548
549 of_node_put(np);
550
551 return 0;
552}
553
developer4e8a3fd2023-04-10 18:05:44 +0800554static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
555 phy_interface_t interface)
556{
557 struct mtk_mac *mac = container_of(config, struct mtk_mac,
558 phylink_config);
559 struct mtk_eth *eth = mac->hw;
560 unsigned int sid;
561
562 if (interface == PHY_INTERFACE_MODE_SGMII ||
563 phy_interface_mode_is_8023z(interface)) {
564 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
565 0 : mtk_mac2xgmii_id(eth, mac->id);
566
567 return mtk_sgmii_select_pcs(eth->sgmii, sid);
568 } else if (interface == PHY_INTERFACE_MODE_USXGMII ||
569 interface == PHY_INTERFACE_MODE_10GKR ||
570 interface == PHY_INTERFACE_MODE_5GBASER) {
571 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
572 mac->id != MTK_GMAC1_ID) {
573 sid = mtk_mac2xgmii_id(eth, mac->id);
574
575 return mtk_usxgmii_select_pcs(eth->usxgmii, sid);
576 }
577 }
578
579 return NULL;
580}
581
developerfd40db22021-04-29 10:08:25 +0800582static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
583 const struct phylink_link_state *state)
584{
585 struct mtk_mac *mac = container_of(config, struct mtk_mac,
586 phylink_config);
587 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800588 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800589 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800590 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800591
592 /* MT76x8 has no hardware settings between for the MAC */
593 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
594 mac->interface != state->interface) {
595 /* Setup soc pin functions */
596 switch (state->interface) {
597 case PHY_INTERFACE_MODE_TRGMII:
598 if (mac->id)
599 goto err_phy;
600 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
601 MTK_GMAC1_TRGMII))
602 goto err_phy;
603 /* fall through */
604 case PHY_INTERFACE_MODE_RGMII_TXID:
605 case PHY_INTERFACE_MODE_RGMII_RXID:
606 case PHY_INTERFACE_MODE_RGMII_ID:
607 case PHY_INTERFACE_MODE_RGMII:
608 case PHY_INTERFACE_MODE_MII:
609 case PHY_INTERFACE_MODE_REVMII:
610 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800611 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800612 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
613 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
614 if (err)
615 goto init_err;
616 }
617 break;
618 case PHY_INTERFACE_MODE_1000BASEX:
619 case PHY_INTERFACE_MODE_2500BASEX:
620 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800621 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800622 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
623 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
624 if (err)
625 goto init_err;
626 }
627 break;
628 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800629 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800630 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
631 err = mtk_gmac_gephy_path_setup(eth, mac->id);
632 if (err)
633 goto init_err;
634 }
635 break;
developer30e13e72022-11-03 10:21:24 +0800636 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800637 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800638 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
639 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
640 if (err)
641 goto init_err;
642 }
643 break;
developer089e8852022-09-28 14:43:46 +0800644 case PHY_INTERFACE_MODE_USXGMII:
645 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800646 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800647 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800648 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
649 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
650 if (err)
651 goto init_err;
652 }
653 break;
developerfd40db22021-04-29 10:08:25 +0800654 default:
655 goto err_phy;
656 }
657
658 /* Setup clock for 1st gmac */
659 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
660 !phy_interface_mode_is_8023z(state->interface) &&
661 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
662 if (MTK_HAS_CAPS(mac->hw->soc->caps,
663 MTK_TRGMII_MT7621_CLK)) {
664 if (mt7621_gmac0_rgmii_adjust(mac->hw,
665 state->interface))
666 goto err_phy;
667 } else {
668 mtk_gmac0_rgmii_adjust(mac->hw,
669 state->interface,
670 state->speed);
671
672 /* mt7623_pad_clk_setup */
673 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
674 mtk_w32(mac->hw,
675 TD_DM_DRVP(8) | TD_DM_DRVN(8),
676 TRGMII_TD_ODT(i));
677
678 /* Assert/release MT7623 RXC reset */
679 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
680 TRGMII_RCK_CTRL);
681 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
682 }
683 }
684
685 ge_mode = 0;
686 switch (state->interface) {
687 case PHY_INTERFACE_MODE_MII:
688 case PHY_INTERFACE_MODE_GMII:
689 ge_mode = 1;
690 break;
691 case PHY_INTERFACE_MODE_REVMII:
692 ge_mode = 2;
693 break;
694 case PHY_INTERFACE_MODE_RMII:
695 if (mac->id)
696 goto err_phy;
697 ge_mode = 3;
698 break;
699 default:
700 break;
701 }
702
703 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800704 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800705 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
706 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
707 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
708 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800709 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800710
711 mac->interface = state->interface;
712 }
713
714 /* SGMII */
715 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
716 phy_interface_mode_is_8023z(state->interface)) {
717 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
718 * being setup done.
719 */
developerd82e8372022-02-09 15:00:09 +0800720 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800721 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
722
723 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
724 SYSCFG0_SGMII_MASK,
725 ~(u32)SYSCFG0_SGMII_MASK);
726
727 /* Decide how GMAC and SGMIISYS be mapped */
728 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
729 0 : mac->id;
730
developer4e8a3fd2023-04-10 18:05:44 +0800731 /* Save the syscfg0 value for mac_finish */
732 mac->syscfg0 = val;
developerd82e8372022-02-09 15:00:09 +0800733 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800734 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800735 state->interface == PHY_INTERFACE_MODE_10GKR ||
736 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer4e8a3fd2023-04-10 18:05:44 +0800737 /* Nothing to do */
developerfd40db22021-04-29 10:08:25 +0800738 } else if (phylink_autoneg_inband(mode)) {
739 dev_err(eth->dev,
740 "In-band mode not supported in non SGMII mode!\n");
741 return;
742 }
743
744 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800745 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800746 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
747 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800748
developer089e8852022-09-28 14:43:46 +0800749 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
750 switch (mac->id) {
751 case MTK_GMAC1_ID:
752 mtk_setup_bridge_switch(eth);
753 break;
developer2b9bc722023-03-09 11:48:44 +0800754 case MTK_GMAC2_ID:
755 force_link = (mac->interface ==
756 PHY_INTERFACE_MODE_XGMII) ?
757 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
758 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
759 mtk_w32(eth, val | force_link,
760 MTK_XGMAC_STS(mac->id));
761 break;
developer089e8852022-09-28 14:43:46 +0800762 case MTK_GMAC3_ID:
763 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800764 mtk_w32(eth,
765 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800766 MTK_XGMAC_STS(mac->id));
767 break;
768 }
769 }
developer82eae452023-02-13 10:04:09 +0800770 } else if (mac->type == MTK_GDM_TYPE) {
771 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
772 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
773 MTK_GDMA_EG_CTRL(mac->id));
774
775 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
776 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800777 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800778 case MTK_GMAC3_ID:
779 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800780 mtk_w32(eth,
781 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800782 MTK_XGMAC_STS(mac->id));
783 break;
784 }
785 }
786
developer4e8a3fd2023-04-10 18:05:44 +0800787 /* FIXME: In current hardware design, we have to reset FE
788 * when swtiching XGDM to GDM. Therefore, here trigger an SER
789 * to let GDM go back to the initial state.
790 */
developera7570e72023-05-09 17:06:42 +0800791 if (mac->type != mac_type && !mtk_check_gmac23_idle(mac)) {
792 if (!test_bit(MTK_RESETTING, &mac->hw->state)) {
developer82eae452023-02-13 10:04:09 +0800793 atomic_inc(&force);
794 schedule_work(&eth->pending_work);
developera7570e72023-05-09 17:06:42 +0800795 }
developer82eae452023-02-13 10:04:09 +0800796 }
developerfd40db22021-04-29 10:08:25 +0800797 }
798
developerfd40db22021-04-29 10:08:25 +0800799 return;
800
801err_phy:
802 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
803 mac->id, phy_modes(state->interface));
804 return;
805
806init_err:
807 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
808 mac->id, phy_modes(state->interface), err);
809}
810
developer4e8a3fd2023-04-10 18:05:44 +0800811static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
812 phy_interface_t interface)
813{
814 struct mtk_mac *mac = container_of(config, struct mtk_mac,
815 phylink_config);
816 struct mtk_eth *eth = mac->hw;
817
818 /* Enable SGMII */
819 if (interface == PHY_INTERFACE_MODE_SGMII ||
820 phy_interface_mode_is_8023z(interface))
821 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
822 SYSCFG0_SGMII_MASK, mac->syscfg0);
823
824 return 0;
825}
826
developer089e8852022-09-28 14:43:46 +0800827static int mtk_mac_pcs_get_state(struct phylink_config *config,
828 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800829{
830 struct mtk_mac *mac = container_of(config, struct mtk_mac,
831 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800832
developer089e8852022-09-28 14:43:46 +0800833 if (mac->type == MTK_XGDM_TYPE) {
834 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800835
developer089e8852022-09-28 14:43:46 +0800836 if (mac->id == MTK_GMAC2_ID)
837 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800838
developer4e8a3fd2023-04-10 18:05:44 +0800839 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800840
841 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
842 case 0:
843 state->speed = SPEED_10000;
844 break;
845 case 1:
846 state->speed = SPEED_5000;
847 break;
848 case 2:
849 state->speed = SPEED_2500;
850 break;
851 case 3:
852 state->speed = SPEED_1000;
853 break;
854 }
855
developer82eae452023-02-13 10:04:09 +0800856 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800857 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
858 } else if (mac->type == MTK_GDM_TYPE) {
859 struct mtk_eth *eth = mac->hw;
developer4e8a3fd2023-04-10 18:05:44 +0800860 struct mtk_sgmii *ss = eth->sgmii;
developer089e8852022-09-28 14:43:46 +0800861 u32 id = mtk_mac2xgmii_id(eth, mac->id);
862 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer38afb1a2023-04-17 09:57:27 +0800863 u32 bm, adv, rgc3, sgm_mode;
developer089e8852022-09-28 14:43:46 +0800864
developer82eae452023-02-13 10:04:09 +0800865 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800866
developer38afb1a2023-04-17 09:57:27 +0800867 regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm);
868 if (bm & SGMII_AN_ENABLE) {
developer4e8a3fd2023-04-10 18:05:44 +0800869 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800870 SGMSYS_PCS_ADVERTISE, &adv);
developer089e8852022-09-28 14:43:46 +0800871
developer38afb1a2023-04-17 09:57:27 +0800872 phylink_mii_c22_pcs_decode_state(
873 state,
874 FIELD_GET(SGMII_BMSR, bm),
875 FIELD_GET(SGMII_LPA, adv));
developer089e8852022-09-28 14:43:46 +0800876 } else {
developer38afb1a2023-04-17 09:57:27 +0800877 state->link = !!(bm & SGMII_LINK_STATYS);
developer089e8852022-09-28 14:43:46 +0800878
developer38afb1a2023-04-17 09:57:27 +0800879 regmap_read(ss->pcs[id].regmap,
880 SGMSYS_SGMII_MODE, &sgm_mode);
developer089e8852022-09-28 14:43:46 +0800881
developer38afb1a2023-04-17 09:57:27 +0800882 switch (sgm_mode & SGMII_SPEED_MASK) {
883 case SGMII_SPEED_10:
developer089e8852022-09-28 14:43:46 +0800884 state->speed = SPEED_10;
885 break;
developer38afb1a2023-04-17 09:57:27 +0800886 case SGMII_SPEED_100:
developer089e8852022-09-28 14:43:46 +0800887 state->speed = SPEED_100;
888 break;
developer38afb1a2023-04-17 09:57:27 +0800889 case SGMII_SPEED_1000:
developer4e8a3fd2023-04-10 18:05:44 +0800890 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800891 ss->pcs[id].ana_rgc3, &rgc3);
892 rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3);
developer4e8a3fd2023-04-10 18:05:44 +0800893 state->speed = rgc3 ? SPEED_2500 : SPEED_1000;
developer089e8852022-09-28 14:43:46 +0800894 break;
895 }
developer38afb1a2023-04-17 09:57:27 +0800896
897 if (sgm_mode & SGMII_DUPLEX_HALF)
898 state->duplex = DUPLEX_HALF;
899 else
900 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800901 }
902
903 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
904 if (pmsr & MAC_MSR_RX_FC)
905 state->pause |= MLO_PAUSE_RX;
906 if (pmsr & MAC_MSR_TX_FC)
907 state->pause |= MLO_PAUSE_TX;
908 }
developerfd40db22021-04-29 10:08:25 +0800909
910 return 1;
911}
912
developerfd40db22021-04-29 10:08:25 +0800913static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
914 phy_interface_t interface)
915{
916 struct mtk_mac *mac = container_of(config, struct mtk_mac,
917 phylink_config);
developer089e8852022-09-28 14:43:46 +0800918 u32 mcr;
919
920 if (mac->type == MTK_GDM_TYPE) {
921 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
922 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
923 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
924 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
925 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800926
developer089e8852022-09-28 14:43:46 +0800927 mcr &= 0xfffffff0;
928 mcr |= XMAC_MCR_TRX_DISABLE;
929 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
930 }
developerfd40db22021-04-29 10:08:25 +0800931}
932
933static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
934 phy_interface_t interface,
935 struct phy_device *phy)
936{
937 struct mtk_mac *mac = container_of(config, struct mtk_mac,
938 phylink_config);
developer089e8852022-09-28 14:43:46 +0800939 u32 mcr, mcr_cur;
940
developer9b725932022-11-24 16:25:56 +0800941 mac->speed = speed;
942
developer089e8852022-09-28 14:43:46 +0800943 if (mac->type == MTK_GDM_TYPE) {
944 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
945 mcr = mcr_cur;
946 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
947 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
948 MAC_MCR_FORCE_RX_FC);
949 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
950 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
951
952 /* Configure speed */
953 switch (speed) {
954 case SPEED_2500:
955 case SPEED_1000:
956 mcr |= MAC_MCR_SPEED_1000;
957 break;
958 case SPEED_100:
959 mcr |= MAC_MCR_SPEED_100;
960 break;
961 }
962
963 /* Configure duplex */
964 if (duplex == DUPLEX_FULL)
965 mcr |= MAC_MCR_FORCE_DPX;
966
967 /* Configure pause modes -
968 * phylink will avoid these for half duplex
969 */
970 if (tx_pause)
971 mcr |= MAC_MCR_FORCE_TX_FC;
972 if (rx_pause)
973 mcr |= MAC_MCR_FORCE_RX_FC;
974
975 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
976
977 /* Only update control register when needed! */
978 if (mcr != mcr_cur)
979 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800980
981 if (mode == MLO_AN_PHY && phy)
982 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800983 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
984 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
985
986 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
987 /* Configure pause modes -
988 * phylink will avoid these for half duplex
989 */
990 if (tx_pause)
991 mcr |= XMAC_MCR_FORCE_TX_FC;
992 if (rx_pause)
993 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800994
developer089e8852022-09-28 14:43:46 +0800995 mcr &= ~(XMAC_MCR_TRX_DISABLE);
996 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
997 }
developerfd40db22021-04-29 10:08:25 +0800998}
999
1000static void mtk_validate(struct phylink_config *config,
1001 unsigned long *supported,
1002 struct phylink_link_state *state)
1003{
1004 struct mtk_mac *mac = container_of(config, struct mtk_mac,
1005 phylink_config);
1006 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1007
1008 if (state->interface != PHY_INTERFACE_MODE_NA &&
1009 state->interface != PHY_INTERFACE_MODE_MII &&
1010 state->interface != PHY_INTERFACE_MODE_GMII &&
1011 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
1012 phy_interface_mode_is_rgmii(state->interface)) &&
1013 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
1014 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
1015 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
1016 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +08001017 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +08001018 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
1019 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +08001020 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1021 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
1022 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1023 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +08001024 linkmode_zero(supported);
1025 return;
1026 }
1027
1028 phylink_set_port_modes(mask);
1029 phylink_set(mask, Autoneg);
1030
1031 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +08001032 case PHY_INTERFACE_MODE_USXGMII:
1033 case PHY_INTERFACE_MODE_10GKR:
1034 phylink_set(mask, 10000baseKR_Full);
1035 phylink_set(mask, 10000baseT_Full);
1036 phylink_set(mask, 10000baseCR_Full);
1037 phylink_set(mask, 10000baseSR_Full);
1038 phylink_set(mask, 10000baseLR_Full);
1039 phylink_set(mask, 10000baseLRM_Full);
1040 phylink_set(mask, 10000baseER_Full);
1041 phylink_set(mask, 100baseT_Half);
1042 phylink_set(mask, 100baseT_Full);
1043 phylink_set(mask, 1000baseT_Half);
1044 phylink_set(mask, 1000baseT_Full);
1045 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +08001046 phylink_set(mask, 2500baseT_Full);
1047 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001048 break;
developerfd40db22021-04-29 10:08:25 +08001049 case PHY_INTERFACE_MODE_TRGMII:
1050 phylink_set(mask, 1000baseT_Full);
1051 break;
developer30e13e72022-11-03 10:21:24 +08001052 case PHY_INTERFACE_MODE_XGMII:
1053 /* fall through */
developerfd40db22021-04-29 10:08:25 +08001054 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +08001055 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +08001056 /* fall through; */
1057 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +08001058 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001059 phylink_set(mask, 2500baseT_Full);
1060 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001061 case PHY_INTERFACE_MODE_GMII:
1062 case PHY_INTERFACE_MODE_RGMII:
1063 case PHY_INTERFACE_MODE_RGMII_ID:
1064 case PHY_INTERFACE_MODE_RGMII_RXID:
1065 case PHY_INTERFACE_MODE_RGMII_TXID:
1066 phylink_set(mask, 1000baseT_Half);
1067 /* fall through */
1068 case PHY_INTERFACE_MODE_SGMII:
1069 phylink_set(mask, 1000baseT_Full);
1070 phylink_set(mask, 1000baseX_Full);
1071 /* fall through */
1072 case PHY_INTERFACE_MODE_MII:
1073 case PHY_INTERFACE_MODE_RMII:
1074 case PHY_INTERFACE_MODE_REVMII:
1075 case PHY_INTERFACE_MODE_NA:
1076 default:
1077 phylink_set(mask, 10baseT_Half);
1078 phylink_set(mask, 10baseT_Full);
1079 phylink_set(mask, 100baseT_Half);
1080 phylink_set(mask, 100baseT_Full);
1081 break;
1082 }
1083
1084 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001085
1086 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1087 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001088 phylink_set(mask, 10000baseT_Full);
developer3ef64802023-05-10 10:48:43 +08001089 phylink_set(mask, 10000baseCR_Full);
developer089e8852022-09-28 14:43:46 +08001090 phylink_set(mask, 10000baseSR_Full);
1091 phylink_set(mask, 10000baseLR_Full);
1092 phylink_set(mask, 10000baseLRM_Full);
1093 phylink_set(mask, 10000baseER_Full);
1094 phylink_set(mask, 1000baseKX_Full);
1095 phylink_set(mask, 1000baseT_Full);
1096 phylink_set(mask, 1000baseX_Full);
1097 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001098 phylink_set(mask, 2500baseT_Full);
1099 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001100 }
developerfd40db22021-04-29 10:08:25 +08001101 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1102 phylink_set(mask, 1000baseT_Full);
1103 phylink_set(mask, 1000baseX_Full);
1104 phylink_set(mask, 2500baseX_Full);
1105 }
1106 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1107 phylink_set(mask, 1000baseT_Full);
1108 phylink_set(mask, 1000baseT_Half);
1109 phylink_set(mask, 1000baseX_Full);
1110 }
1111 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1112 phylink_set(mask, 1000baseT_Full);
1113 phylink_set(mask, 1000baseT_Half);
1114 }
1115 }
1116
developer30e13e72022-11-03 10:21:24 +08001117 if (mac->type == MTK_XGDM_TYPE) {
1118 phylink_clear(mask, 10baseT_Half);
1119 phylink_clear(mask, 100baseT_Half);
1120 phylink_clear(mask, 1000baseT_Half);
1121 }
1122
developerfd40db22021-04-29 10:08:25 +08001123 phylink_set(mask, Pause);
1124 phylink_set(mask, Asym_Pause);
1125
1126 linkmode_and(supported, supported, mask);
1127 linkmode_and(state->advertising, state->advertising, mask);
1128
1129 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1130 * to advertise both, only report advertising at 2500BaseX.
1131 */
1132 phylink_helper_basex_speed(state);
1133}
1134
1135static const struct phylink_mac_ops mtk_phylink_ops = {
1136 .validate = mtk_validate,
developer4e8a3fd2023-04-10 18:05:44 +08001137 .mac_select_pcs = mtk_mac_select_pcs,
developer089e8852022-09-28 14:43:46 +08001138 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001139 .mac_config = mtk_mac_config,
developer4e8a3fd2023-04-10 18:05:44 +08001140 .mac_finish = mtk_mac_finish,
developerfd40db22021-04-29 10:08:25 +08001141 .mac_link_down = mtk_mac_link_down,
1142 .mac_link_up = mtk_mac_link_up,
1143};
1144
developerc4d8da72023-03-16 14:37:28 +08001145static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001146{
1147 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001148 int max_clk = 2500000, divider;
developer778e4122023-04-20 16:09:32 +08001149 int ret = 0;
developerc8acd8d2022-11-10 09:07:10 +08001150 u32 val;
developerfd40db22021-04-29 10:08:25 +08001151
1152 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1153 if (!mii_np) {
1154 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1155 return -ENODEV;
1156 }
1157
1158 if (!of_device_is_available(mii_np)) {
1159 ret = -ENODEV;
1160 goto err_put_node;
1161 }
1162
developerc4d8da72023-03-16 14:37:28 +08001163 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1164 if (val > MDC_MAX_FREQ ||
1165 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1166 dev_err(eth->dev, "MDIO clock frequency out of range");
1167 ret = -EINVAL;
1168 goto err_put_node;
1169 }
developerc8acd8d2022-11-10 09:07:10 +08001170 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001171 }
developerc8acd8d2022-11-10 09:07:10 +08001172
developerc4d8da72023-03-16 14:37:28 +08001173 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001174
1175 /* Configure MDC Turbo Mode */
1176 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1177 val = mtk_r32(eth, MTK_MAC_MISC);
1178 val |= MISC_MDC_TURBO;
1179 mtk_w32(eth, val, MTK_MAC_MISC);
1180 } else {
1181 val = mtk_r32(eth, MTK_PPSC);
1182 val |= PPSC_MDC_TURBO;
1183 mtk_w32(eth, val, MTK_PPSC);
1184 }
1185
1186 /* Configure MDC Divider */
1187 val = mtk_r32(eth, MTK_PPSC);
1188 val &= ~PPSC_MDC_CFG;
1189 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1190 mtk_w32(eth, val, MTK_PPSC);
1191
developerc4d8da72023-03-16 14:37:28 +08001192 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1193
1194err_put_node:
1195 of_node_put(mii_np);
1196 return ret;
1197}
1198
1199static int mtk_mdio_init(struct mtk_eth *eth)
1200{
1201 struct device_node *mii_np;
1202 int ret;
1203
1204 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1205 if (!mii_np) {
1206 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1207 return -ENODEV;
1208 }
1209
1210 if (!of_device_is_available(mii_np)) {
1211 ret = -ENODEV;
1212 goto err_put_node;
1213 }
1214
1215 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1216 if (!eth->mii_bus) {
1217 ret = -ENOMEM;
1218 goto err_put_node;
1219 }
1220
1221 eth->mii_bus->name = "mdio";
1222 eth->mii_bus->read = mtk_mdio_read;
1223 eth->mii_bus->write = mtk_mdio_write;
1224 eth->mii_bus->reset = mtk_mdio_reset;
1225 eth->mii_bus->priv = eth;
1226 eth->mii_bus->parent = eth->dev;
1227
1228 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1229 ret = -ENOMEM;
1230 goto err_put_node;
1231 }
developerc8acd8d2022-11-10 09:07:10 +08001232
developerfd40db22021-04-29 10:08:25 +08001233 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1234
1235err_put_node:
1236 of_node_put(mii_np);
1237 return ret;
1238}
1239
1240static void mtk_mdio_cleanup(struct mtk_eth *eth)
1241{
1242 if (!eth->mii_bus)
1243 return;
1244
1245 mdiobus_unregister(eth->mii_bus);
1246}
1247
1248static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1249{
1250 unsigned long flags;
1251 u32 val;
1252
1253 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001254 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1255 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001256 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1257}
1258
1259static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1260{
1261 unsigned long flags;
1262 u32 val;
1263
1264 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001265 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1266 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001267 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1268}
1269
1270static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1271{
1272 unsigned long flags;
1273 u32 val;
1274
1275 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001276 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1277 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001278 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1279}
1280
1281static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1282{
1283 unsigned long flags;
1284 u32 val;
1285
1286 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001287 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1288 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001289 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1290}
1291
1292static int mtk_set_mac_address(struct net_device *dev, void *p)
1293{
1294 int ret = eth_mac_addr(dev, p);
1295 struct mtk_mac *mac = netdev_priv(dev);
1296 struct mtk_eth *eth = mac->hw;
1297 const char *macaddr = dev->dev_addr;
1298
1299 if (ret)
1300 return ret;
1301
1302 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1303 return -EBUSY;
1304
1305 spin_lock_bh(&mac->hw->page_lock);
1306 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1307 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1308 MT7628_SDM_MAC_ADRH);
1309 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1310 (macaddr[4] << 8) | macaddr[5],
1311 MT7628_SDM_MAC_ADRL);
1312 } else {
1313 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1314 MTK_GDMA_MAC_ADRH(mac->id));
1315 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1316 (macaddr[4] << 8) | macaddr[5],
1317 MTK_GDMA_MAC_ADRL(mac->id));
1318 }
1319 spin_unlock_bh(&mac->hw->page_lock);
1320
1321 return 0;
1322}
1323
1324void mtk_stats_update_mac(struct mtk_mac *mac)
1325{
developer089e8852022-09-28 14:43:46 +08001326 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001327 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001328 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001329 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001330 u64 stats;
1331
developerfd40db22021-04-29 10:08:25 +08001332 u64_stats_update_begin(&hw_stats->syncp);
1333
developer68ce74f2023-01-03 16:11:57 +08001334 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1335 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001336 if (stats)
1337 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001338 hw_stats->rx_packets +=
1339 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1340 hw_stats->rx_overflow +=
1341 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1342 hw_stats->rx_fcs_errors +=
1343 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1344 hw_stats->rx_short_errors +=
1345 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1346 hw_stats->rx_long_errors +=
1347 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1348 hw_stats->rx_checksum_errors +=
1349 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001350 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001351 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001352
1353 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001354 hw_stats->tx_skip +=
1355 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1356 hw_stats->tx_collisions +=
1357 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1358 hw_stats->tx_bytes +=
1359 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1360 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001361 if (stats)
1362 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001363 hw_stats->tx_packets +=
1364 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001365 } else {
developer68ce74f2023-01-03 16:11:57 +08001366 hw_stats->tx_skip +=
1367 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1368 hw_stats->tx_collisions +=
1369 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1370 hw_stats->tx_bytes +=
1371 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1372 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001373 if (stats)
1374 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001375 hw_stats->tx_packets +=
1376 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001377 }
developer68ce74f2023-01-03 16:11:57 +08001378
1379 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001380}
1381
1382static void mtk_stats_update(struct mtk_eth *eth)
1383{
1384 int i;
1385
1386 for (i = 0; i < MTK_MAC_COUNT; i++) {
1387 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1388 continue;
1389 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1390 mtk_stats_update_mac(eth->mac[i]);
1391 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1392 }
1393 }
1394}
1395
1396static void mtk_get_stats64(struct net_device *dev,
1397 struct rtnl_link_stats64 *storage)
1398{
1399 struct mtk_mac *mac = netdev_priv(dev);
1400 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1401 unsigned int start;
1402
1403 if (netif_running(dev) && netif_device_present(dev)) {
1404 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1405 mtk_stats_update_mac(mac);
1406 spin_unlock_bh(&hw_stats->stats_lock);
1407 }
1408 }
1409
1410 do {
1411 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1412 storage->rx_packets = hw_stats->rx_packets;
1413 storage->tx_packets = hw_stats->tx_packets;
1414 storage->rx_bytes = hw_stats->rx_bytes;
1415 storage->tx_bytes = hw_stats->tx_bytes;
1416 storage->collisions = hw_stats->tx_collisions;
1417 storage->rx_length_errors = hw_stats->rx_short_errors +
1418 hw_stats->rx_long_errors;
1419 storage->rx_over_errors = hw_stats->rx_overflow;
1420 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1421 storage->rx_errors = hw_stats->rx_checksum_errors;
1422 storage->tx_aborted_errors = hw_stats->tx_skip;
1423 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1424
1425 storage->tx_errors = dev->stats.tx_errors;
1426 storage->rx_dropped = dev->stats.rx_dropped;
1427 storage->tx_dropped = dev->stats.tx_dropped;
1428}
1429
1430static inline int mtk_max_frag_size(int mtu)
1431{
1432 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1433 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1434 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1435
1436 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1437 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1438}
1439
1440static inline int mtk_max_buf_size(int frag_size)
1441{
1442 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1443 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1444
1445 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1446
1447 return buf_size;
1448}
1449
developere9356982022-07-04 09:03:20 +08001450static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1451 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001452{
developerfd40db22021-04-29 10:08:25 +08001453 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001454 if (!(rxd->rxd2 & RX_DMA_DONE))
1455 return false;
1456
1457 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001458 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1459 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001460
developer8ecd51b2023-03-13 11:28:28 +08001461 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001462 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1463 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001464 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001465 }
1466
developerc4671b22021-05-28 13:16:42 +08001467 return true;
developerfd40db22021-04-29 10:08:25 +08001468}
1469
1470/* the qdma core needs scratch memory to be setup */
1471static int mtk_init_fq_dma(struct mtk_eth *eth)
1472{
developere9356982022-07-04 09:03:20 +08001473 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001474 dma_addr_t phy_ring_tail;
1475 int cnt = MTK_DMA_SIZE;
1476 dma_addr_t dma_addr;
1477 int i;
1478
1479 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001480 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001481 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001482 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001483 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001484 } else {
developer089e8852022-09-28 14:43:46 +08001485 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1486 eth->scratch_ring = eth->sram_base;
1487 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1488 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001489 }
1490
1491 if (unlikely(!eth->scratch_ring))
1492 return -ENOMEM;
1493
developere9356982022-07-04 09:03:20 +08001494 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001495 if (unlikely(!eth->scratch_head))
1496 return -ENOMEM;
1497
developer3f28d382023-03-07 16:06:30 +08001498 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001499 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1500 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001501 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001502 return -ENOMEM;
1503
developer8b6f2402022-11-28 13:42:34 +08001504 phy_ring_tail = eth->phy_scratch_ring +
1505 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001506
1507 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001508 struct mtk_tx_dma_v2 *txd;
1509
1510 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1511 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001512 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001513 txd->txd2 = eth->phy_scratch_ring +
1514 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001515
developere9356982022-07-04 09:03:20 +08001516 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1517 txd->txd4 = 0;
1518
developer089e8852022-09-28 14:43:46 +08001519 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1520 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001521 txd->txd5 = 0;
1522 txd->txd6 = 0;
1523 txd->txd7 = 0;
1524 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001525 }
developerfd40db22021-04-29 10:08:25 +08001526 }
1527
developer68ce74f2023-01-03 16:11:57 +08001528 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1529 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1530 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1531 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001532
1533 return 0;
1534}
1535
1536static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1537{
developere9356982022-07-04 09:03:20 +08001538 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001539}
1540
1541static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001542 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001543{
developere9356982022-07-04 09:03:20 +08001544 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001545
1546 return &ring->buf[idx];
1547}
1548
1549static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001550 void *dma)
developerfd40db22021-04-29 10:08:25 +08001551{
1552 return ring->dma_pdma - ring->dma + dma;
1553}
1554
developere9356982022-07-04 09:03:20 +08001555static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001556{
developere9356982022-07-04 09:03:20 +08001557 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001558}
1559
developerc4671b22021-05-28 13:16:42 +08001560static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1561 bool napi)
developerfd40db22021-04-29 10:08:25 +08001562{
1563 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1564 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001565 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001566 dma_unmap_addr(tx_buf, dma_addr0),
1567 dma_unmap_len(tx_buf, dma_len0),
1568 DMA_TO_DEVICE);
1569 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001570 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001571 dma_unmap_addr(tx_buf, dma_addr0),
1572 dma_unmap_len(tx_buf, dma_len0),
1573 DMA_TO_DEVICE);
1574 }
1575 } else {
1576 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001577 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001578 dma_unmap_addr(tx_buf, dma_addr0),
1579 dma_unmap_len(tx_buf, dma_len0),
1580 DMA_TO_DEVICE);
1581 }
1582
1583 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001584 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001585 dma_unmap_addr(tx_buf, dma_addr1),
1586 dma_unmap_len(tx_buf, dma_len1),
1587 DMA_TO_DEVICE);
1588 }
1589 }
1590
1591 tx_buf->flags = 0;
1592 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001593 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1594 if (napi)
1595 napi_consume_skb(tx_buf->skb, napi);
1596 else
1597 dev_kfree_skb_any(tx_buf->skb);
1598 }
developerfd40db22021-04-29 10:08:25 +08001599 tx_buf->skb = NULL;
1600}
1601
1602static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1603 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1604 size_t size, int idx)
1605{
1606 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1607 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1608 dma_unmap_len_set(tx_buf, dma_len0, size);
1609 } else {
1610 if (idx & 1) {
1611 txd->txd3 = mapped_addr;
1612 txd->txd2 |= TX_DMA_PLEN1(size);
1613 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1614 dma_unmap_len_set(tx_buf, dma_len1, size);
1615 } else {
1616 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1617 txd->txd1 = mapped_addr;
1618 txd->txd2 = TX_DMA_PLEN0(size);
1619 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1620 dma_unmap_len_set(tx_buf, dma_len0, size);
1621 }
1622 }
1623}
1624
developere9356982022-07-04 09:03:20 +08001625static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1626 struct mtk_tx_dma_desc_info *info)
1627{
1628 struct mtk_mac *mac = netdev_priv(dev);
1629 struct mtk_eth *eth = mac->hw;
1630 struct mtk_tx_dma *desc = txd;
1631 u32 data;
1632
1633 WRITE_ONCE(desc->txd1, info->addr);
1634
1635 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1636 if (info->last)
1637 data |= TX_DMA_LS0;
1638 WRITE_ONCE(desc->txd3, data);
1639
1640 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1641 data |= QID_HIGH_BITS(info->qid);
1642 if (info->first) {
1643 if (info->gso)
1644 data |= TX_DMA_TSO;
1645 /* tx checksum offload */
1646 if (info->csum)
1647 data |= TX_DMA_CHKSUM;
1648 /* vlan header offload */
1649 if (info->vlan)
1650 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1651 }
1652
1653#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1654 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1655 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1656 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1657 }
1658
1659 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1660 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1661#endif
1662 WRITE_ONCE(desc->txd4, data);
1663}
1664
1665static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1666 struct mtk_tx_dma_desc_info *info)
1667{
1668 struct mtk_mac *mac = netdev_priv(dev);
1669 struct mtk_eth *eth = mac->hw;
1670 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001671 u32 data = 0;
1672
1673 if (!info->qid && mac->id)
1674 info->qid = MTK_QDMA_GMAC2_QID;
1675
1676 WRITE_ONCE(desc->txd1, info->addr);
1677
1678 data = TX_DMA_PLEN0(info->size);
1679 if (info->last)
1680 data |= TX_DMA_LS0;
1681 WRITE_ONCE(desc->txd3, data);
1682
1683 data = ((mac->id == MTK_GMAC3_ID) ?
1684 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1685 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1686#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1687 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1688 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1689 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1690 }
1691
1692 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1693 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1694#endif
1695 WRITE_ONCE(desc->txd4, data);
1696
1697 data = 0;
1698 if (info->first) {
1699 if (info->gso)
1700 data |= TX_DMA_TSO_V2;
1701 /* tx checksum offload */
1702 if (info->csum)
1703 data |= TX_DMA_CHKSUM_V2;
1704 }
1705 WRITE_ONCE(desc->txd5, data);
1706
1707 data = 0;
1708 if (info->first && info->vlan)
1709 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1710 WRITE_ONCE(desc->txd6, data);
1711
1712 WRITE_ONCE(desc->txd7, 0);
1713 WRITE_ONCE(desc->txd8, 0);
1714}
1715
1716static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1717 struct mtk_tx_dma_desc_info *info)
1718{
1719 struct mtk_mac *mac = netdev_priv(dev);
1720 struct mtk_eth *eth = mac->hw;
1721 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001722 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001723 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001724
developerce08bca2022-10-06 16:21:13 +08001725 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001726 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001727
developer089e8852022-09-28 14:43:46 +08001728 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1729 TX_DMA_SDP1(info->addr) : 0;
1730
developere9356982022-07-04 09:03:20 +08001731 WRITE_ONCE(desc->txd1, info->addr);
1732
1733 data = TX_DMA_PLEN0(info->size);
1734 if (info->last)
1735 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001736 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001737
developer089e8852022-09-28 14:43:46 +08001738 data = ((mac->id == MTK_GMAC3_ID) ?
1739 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001740 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001741#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1742 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1743 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1744 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1745 }
1746
1747 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1748 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1749#endif
1750 WRITE_ONCE(desc->txd4, data);
1751
1752 data = 0;
1753 if (info->first) {
1754 if (info->gso)
1755 data |= TX_DMA_TSO_V2;
1756 /* tx checksum offload */
1757 if (info->csum)
1758 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001759
1760 if (netdev_uses_dsa(dev))
1761 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001762 }
1763 WRITE_ONCE(desc->txd5, data);
1764
1765 data = 0;
1766 if (info->first && info->vlan)
1767 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1768 WRITE_ONCE(desc->txd6, data);
1769
1770 WRITE_ONCE(desc->txd7, 0);
1771 WRITE_ONCE(desc->txd8, 0);
1772}
1773
1774static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1775 struct mtk_tx_dma_desc_info *info)
1776{
1777 struct mtk_mac *mac = netdev_priv(dev);
1778 struct mtk_eth *eth = mac->hw;
1779
developerce08bca2022-10-06 16:21:13 +08001780 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1781 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1782 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001783 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1784 else
1785 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1786}
1787
developerfd40db22021-04-29 10:08:25 +08001788static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1789 int tx_num, struct mtk_tx_ring *ring, bool gso)
1790{
developere9356982022-07-04 09:03:20 +08001791 struct mtk_tx_dma_desc_info txd_info = {
1792 .size = skb_headlen(skb),
1793 .qid = skb->mark & MTK_QDMA_TX_MASK,
1794 .gso = gso,
1795 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1796 .vlan = skb_vlan_tag_present(skb),
1797 .vlan_tci = skb_vlan_tag_get(skb),
1798 .first = true,
1799 .last = !skb_is_nonlinear(skb),
1800 };
developerfd40db22021-04-29 10:08:25 +08001801 struct mtk_mac *mac = netdev_priv(dev);
1802 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001803 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001804 struct mtk_tx_dma *itxd, *txd;
1805 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1806 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001807 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001808 int k = 0;
1809
developerb3a9e7b2023-02-08 15:18:10 +08001810 if (skb->len < 32) {
1811 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1812 return -ENOMEM;
1813
1814 txd_info.size = skb_headlen(skb);
1815 }
1816
developerfd40db22021-04-29 10:08:25 +08001817 itxd = ring->next_free;
1818 itxd_pdma = qdma_to_pdma(ring, itxd);
1819 if (itxd == ring->last_free)
1820 return -ENOMEM;
1821
developere9356982022-07-04 09:03:20 +08001822 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001823 memset(itx_buf, 0, sizeof(*itx_buf));
1824
developer3f28d382023-03-07 16:06:30 +08001825 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001826 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001827 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001828 return -ENOMEM;
1829
developere9356982022-07-04 09:03:20 +08001830 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1831
developerfd40db22021-04-29 10:08:25 +08001832 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001833 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1834 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1835 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001836 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001837 k++);
1838
developerfd40db22021-04-29 10:08:25 +08001839 /* TX SG offload */
1840 txd = itxd;
1841 txd_pdma = qdma_to_pdma(ring, txd);
1842
developere9356982022-07-04 09:03:20 +08001843 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001844 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1845 unsigned int offset = 0;
1846 int frag_size = skb_frag_size(frag);
1847
1848 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001849 bool new_desc = true;
1850
developere9356982022-07-04 09:03:20 +08001851 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001852 (i & 0x1)) {
1853 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1854 txd_pdma = qdma_to_pdma(ring, txd);
1855 if (txd == ring->last_free)
1856 goto err_dma;
1857
1858 n_desc++;
1859 } else {
1860 new_desc = false;
1861 }
1862
developere9356982022-07-04 09:03:20 +08001863 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1864 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1865 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1866 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1867 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001868 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001869 offset, txd_info.size,
1870 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001871 if (unlikely(dma_mapping_error(eth->dma_dev,
1872 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001873 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001874
developere9356982022-07-04 09:03:20 +08001875 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001876
developere9356982022-07-04 09:03:20 +08001877 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001878 if (new_desc)
1879 memset(tx_buf, 0, sizeof(*tx_buf));
1880 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1881 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001882 tx_buf->flags |=
1883 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1884 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1885 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001886
developere9356982022-07-04 09:03:20 +08001887 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1888 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001889
developere9356982022-07-04 09:03:20 +08001890 frag_size -= txd_info.size;
1891 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001892 }
1893 }
1894
1895 /* store skb to cleanup */
1896 itx_buf->skb = skb;
1897
developere9356982022-07-04 09:03:20 +08001898 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001899 if (k & 0x1)
1900 txd_pdma->txd2 |= TX_DMA_LS0;
1901 else
1902 txd_pdma->txd2 |= TX_DMA_LS1;
1903 }
1904
1905 netdev_sent_queue(dev, skb->len);
1906 skb_tx_timestamp(skb);
1907
1908 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1909 atomic_sub(n_desc, &ring->free_count);
1910
1911 /* make sure that all changes to the dma ring are flushed before we
1912 * continue
1913 */
1914 wmb();
1915
developere9356982022-07-04 09:03:20 +08001916 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001917 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1918 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001919 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001920 } else {
developere9356982022-07-04 09:03:20 +08001921 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001922 ring->dma_size);
1923 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1924 }
1925
1926 return 0;
1927
1928err_dma:
1929 do {
developere9356982022-07-04 09:03:20 +08001930 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001931
1932 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001933 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001934
1935 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001936 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001937 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1938
1939 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1940 itxd_pdma = qdma_to_pdma(ring, itxd);
1941 } while (itxd != txd);
1942
1943 return -ENOMEM;
1944}
1945
1946static inline int mtk_cal_txd_req(struct sk_buff *skb)
1947{
1948 int i, nfrags;
1949 skb_frag_t *frag;
1950
1951 nfrags = 1;
1952 if (skb_is_gso(skb)) {
1953 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1954 frag = &skb_shinfo(skb)->frags[i];
1955 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1956 MTK_TX_DMA_BUF_LEN);
1957 }
1958 } else {
1959 nfrags += skb_shinfo(skb)->nr_frags;
1960 }
1961
1962 return nfrags;
1963}
1964
1965static int mtk_queue_stopped(struct mtk_eth *eth)
1966{
1967 int i;
1968
1969 for (i = 0; i < MTK_MAC_COUNT; i++) {
1970 if (!eth->netdev[i])
1971 continue;
1972 if (netif_queue_stopped(eth->netdev[i]))
1973 return 1;
1974 }
1975
1976 return 0;
1977}
1978
1979static void mtk_wake_queue(struct mtk_eth *eth)
1980{
1981 int i;
1982
1983 for (i = 0; i < MTK_MAC_COUNT; i++) {
1984 if (!eth->netdev[i])
1985 continue;
1986 netif_wake_queue(eth->netdev[i]);
1987 }
1988}
1989
1990static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1991{
1992 struct mtk_mac *mac = netdev_priv(dev);
1993 struct mtk_eth *eth = mac->hw;
1994 struct mtk_tx_ring *ring = &eth->tx_ring;
1995 struct net_device_stats *stats = &dev->stats;
1996 bool gso = false;
1997 int tx_num;
1998
1999 /* normally we can rely on the stack not calling this more than once,
2000 * however we have 2 queues running on the same ring so we need to lock
2001 * the ring access
2002 */
2003 spin_lock(&eth->page_lock);
2004
2005 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2006 goto drop;
2007
2008 tx_num = mtk_cal_txd_req(skb);
2009 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
2010 netif_stop_queue(dev);
2011 netif_err(eth, tx_queued, dev,
2012 "Tx Ring full when queue awake!\n");
2013 spin_unlock(&eth->page_lock);
2014 return NETDEV_TX_BUSY;
2015 }
2016
2017 /* TSO: fill MSS info in tcp checksum field */
2018 if (skb_is_gso(skb)) {
2019 if (skb_cow_head(skb, 0)) {
2020 netif_warn(eth, tx_err, dev,
2021 "GSO expand head fail.\n");
2022 goto drop;
2023 }
2024
2025 if (skb_shinfo(skb)->gso_type &
2026 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
2027 gso = true;
2028 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
2029 }
2030 }
2031
2032 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
2033 goto drop;
2034
2035 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
2036 netif_stop_queue(dev);
2037
2038 spin_unlock(&eth->page_lock);
2039
2040 return NETDEV_TX_OK;
2041
2042drop:
2043 spin_unlock(&eth->page_lock);
2044 stats->tx_dropped++;
2045 dev_kfree_skb_any(skb);
2046 return NETDEV_TX_OK;
2047}
2048
2049static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
2050{
2051 int i;
2052 struct mtk_rx_ring *ring;
2053 int idx;
2054
developerfd40db22021-04-29 10:08:25 +08002055 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08002056 struct mtk_rx_dma *rxd;
2057
developer77d03a72021-06-06 00:06:00 +08002058 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
2059 continue;
2060
developerfd40db22021-04-29 10:08:25 +08002061 ring = &eth->rx_ring[i];
2062 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002063 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2064 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002065 ring->calc_idx_update = true;
2066 return ring;
2067 }
2068 }
2069
2070 return NULL;
2071}
2072
developer18f46a82021-07-20 21:08:21 +08002073static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002074{
developerfd40db22021-04-29 10:08:25 +08002075 int i;
2076
developerfb556ca2021-10-13 10:52:09 +08002077 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002078 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002079 else {
developerfd40db22021-04-29 10:08:25 +08002080 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2081 ring = &eth->rx_ring[i];
2082 if (ring->calc_idx_update) {
2083 ring->calc_idx_update = false;
2084 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2085 }
2086 }
2087 }
2088}
2089
2090static int mtk_poll_rx(struct napi_struct *napi, int budget,
2091 struct mtk_eth *eth)
2092{
developer18f46a82021-07-20 21:08:21 +08002093 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2094 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002095 int idx;
2096 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002097 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002098 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002099 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002100 int done = 0;
2101
developer18f46a82021-07-20 21:08:21 +08002102 if (unlikely(!ring))
2103 goto rx_done;
2104
developerfd40db22021-04-29 10:08:25 +08002105 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002106 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002107 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002108 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002109 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002110
developer18f46a82021-07-20 21:08:21 +08002111 if (eth->hwlro)
2112 ring = mtk_get_rx_ring(eth);
2113
developerfd40db22021-04-29 10:08:25 +08002114 if (unlikely(!ring))
2115 goto rx_done;
2116
2117 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002118 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002119 data = ring->data[idx];
2120
developere9356982022-07-04 09:03:20 +08002121 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002122 break;
2123
2124 /* find out which mac the packet come from. values start at 1 */
2125 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2126 mac = 0;
2127 } else {
developer8ecd51b2023-03-13 11:28:28 +08002128 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002129 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2130 case PSE_GDM1_PORT:
2131 case PSE_GDM2_PORT:
2132 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2133 break;
2134 case PSE_GDM3_PORT:
2135 mac = MTK_GMAC3_ID;
2136 break;
2137 }
2138 } else
developerfd40db22021-04-29 10:08:25 +08002139 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2140 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2141 }
2142
2143 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2144 !eth->netdev[mac]))
2145 goto release_desc;
2146
2147 netdev = eth->netdev[mac];
2148
2149 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2150 goto release_desc;
2151
2152 /* alloc new buffer */
2153 new_data = napi_alloc_frag(ring->frag_size);
2154 if (unlikely(!new_data)) {
2155 netdev->stats.rx_dropped++;
2156 goto release_desc;
2157 }
developer3f28d382023-03-07 16:06:30 +08002158 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002159 new_data + NET_SKB_PAD +
2160 eth->ip_align,
2161 ring->buf_size,
2162 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002163 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002164 skb_free_frag(new_data);
2165 netdev->stats.rx_dropped++;
2166 goto release_desc;
2167 }
2168
developer089e8852022-09-28 14:43:46 +08002169 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2170 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2171
developer3f28d382023-03-07 16:06:30 +08002172 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002173 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002174 ring->buf_size, DMA_FROM_DEVICE);
2175
developerfd40db22021-04-29 10:08:25 +08002176 /* receive data */
2177 skb = build_skb(data, ring->frag_size);
2178 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002179 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002180 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002181 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002182 }
2183 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2184
developerfd40db22021-04-29 10:08:25 +08002185 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2186 skb->dev = netdev;
2187 skb_put(skb, pktlen);
2188
developer8ecd51b2023-03-13 11:28:28 +08002189 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002190 rxdcsum = &trxd.rxd3;
2191 else
2192 rxdcsum = &trxd.rxd4;
2193
2194 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002195 skb->ip_summed = CHECKSUM_UNNECESSARY;
2196 else
2197 skb_checksum_none_assert(skb);
2198 skb->protocol = eth_type_trans(skb, netdev);
2199
2200 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002201 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002202 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002203 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002204 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002205 RX_DMA_VID_V2(trxd.rxd4));
2206 } else {
2207 if (trxd.rxd2 & RX_DMA_VTAG)
2208 __vlan_hwaccel_put_tag(skb,
2209 htons(RX_DMA_VPID(trxd.rxd3)),
2210 RX_DMA_VID(trxd.rxd3));
2211 }
2212
2213 /* If netdev is attached to dsa switch, the special
2214 * tag inserted in VLAN field by switch hardware can
2215 * be offload by RX HW VLAN offload. Clears the VLAN
2216 * information from @skb to avoid unexpected 8021d
2217 * handler before packet enter dsa framework.
2218 */
2219 if (netdev_uses_dsa(netdev))
2220 __vlan_hwaccel_clear_tag(skb);
2221 }
2222
2223#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002224 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002225 *(u32 *)(skb->head) = trxd.rxd5;
2226 else
developerfd40db22021-04-29 10:08:25 +08002227 *(u32 *)(skb->head) = trxd.rxd4;
2228
2229 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002230 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002231 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2232
2233 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2234 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2235 __func__, skb_hnat_reason(skb));
2236 skb->pkt_type = PACKET_HOST;
2237 }
2238
2239 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2240 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2241 skb_hnat_reason(skb), skb_hnat_alg(skb));
2242#endif
developer77d03a72021-06-06 00:06:00 +08002243 if (mtk_hwlro_stats_ebl &&
2244 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2245 hw_lro_stats_update(ring->ring_no, &trxd);
2246 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2247 }
developerfd40db22021-04-29 10:08:25 +08002248
2249 skb_record_rx_queue(skb, 0);
2250 napi_gro_receive(napi, skb);
2251
developerc4671b22021-05-28 13:16:42 +08002252skip_rx:
developerfd40db22021-04-29 10:08:25 +08002253 ring->data[idx] = new_data;
2254 rxd->rxd1 = (unsigned int)dma_addr;
2255
2256release_desc:
developer089e8852022-09-28 14:43:46 +08002257 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2258 RX_DMA_SDP1(dma_addr) : 0;
2259
developerfd40db22021-04-29 10:08:25 +08002260 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2261 rxd->rxd2 = RX_DMA_LSO;
2262 else
developer089e8852022-09-28 14:43:46 +08002263 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002264
2265 ring->calc_idx = idx;
2266
2267 done++;
2268 }
2269
2270rx_done:
2271 if (done) {
2272 /* make sure that all changes to the dma ring are flushed before
2273 * we continue
2274 */
2275 wmb();
developer18f46a82021-07-20 21:08:21 +08002276 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002277 }
2278
2279 return done;
2280}
2281
developerfb556ca2021-10-13 10:52:09 +08002282static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002283 unsigned int *done, unsigned int *bytes)
2284{
developer68ce74f2023-01-03 16:11:57 +08002285 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002286 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002287 struct mtk_tx_ring *ring = &eth->tx_ring;
2288 struct mtk_tx_dma *desc;
2289 struct sk_buff *skb;
2290 struct mtk_tx_buf *tx_buf;
2291 u32 cpu, dma;
2292
developerc4671b22021-05-28 13:16:42 +08002293 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002294 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002295
2296 desc = mtk_qdma_phys_to_virt(ring, cpu);
2297
2298 while ((cpu != dma) && budget) {
2299 u32 next_cpu = desc->txd2;
2300 int mac = 0;
2301
2302 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2303 break;
2304
2305 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2306
developere9356982022-07-04 09:03:20 +08002307 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002308 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002309 mac = MTK_GMAC2_ID;
2310 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2311 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002312
2313 skb = tx_buf->skb;
2314 if (!skb)
2315 break;
2316
2317 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2318 bytes[mac] += skb->len;
2319 done[mac]++;
2320 budget--;
2321 }
developerc4671b22021-05-28 13:16:42 +08002322 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002323
2324 ring->last_free = desc;
2325 atomic_inc(&ring->free_count);
2326
2327 cpu = next_cpu;
2328 }
2329
developerc4671b22021-05-28 13:16:42 +08002330 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002331 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002332}
2333
developerfb556ca2021-10-13 10:52:09 +08002334static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002335 unsigned int *done, unsigned int *bytes)
2336{
2337 struct mtk_tx_ring *ring = &eth->tx_ring;
2338 struct mtk_tx_dma *desc;
2339 struct sk_buff *skb;
2340 struct mtk_tx_buf *tx_buf;
2341 u32 cpu, dma;
2342
2343 cpu = ring->cpu_idx;
2344 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2345
2346 while ((cpu != dma) && budget) {
2347 tx_buf = &ring->buf[cpu];
2348 skb = tx_buf->skb;
2349 if (!skb)
2350 break;
2351
2352 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2353 bytes[0] += skb->len;
2354 done[0]++;
2355 budget--;
2356 }
2357
developerc4671b22021-05-28 13:16:42 +08002358 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002359
developere9356982022-07-04 09:03:20 +08002360 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002361 ring->last_free = desc;
2362 atomic_inc(&ring->free_count);
2363
2364 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2365 }
2366
2367 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002368}
2369
2370static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2371{
2372 struct mtk_tx_ring *ring = &eth->tx_ring;
2373 unsigned int done[MTK_MAX_DEVS];
2374 unsigned int bytes[MTK_MAX_DEVS];
2375 int total = 0, i;
2376
2377 memset(done, 0, sizeof(done));
2378 memset(bytes, 0, sizeof(bytes));
2379
2380 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002381 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002382 else
developerfb556ca2021-10-13 10:52:09 +08002383 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002384
2385 for (i = 0; i < MTK_MAC_COUNT; i++) {
2386 if (!eth->netdev[i] || !done[i])
2387 continue;
2388 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2389 total += done[i];
2390 }
2391
2392 if (mtk_queue_stopped(eth) &&
2393 (atomic_read(&ring->free_count) > ring->thresh))
2394 mtk_wake_queue(eth);
2395
2396 return total;
2397}
2398
2399static void mtk_handle_status_irq(struct mtk_eth *eth)
2400{
developer8051e042022-04-08 13:26:36 +08002401 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002402
2403 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2404 mtk_stats_update(eth);
2405 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002406 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002407 }
2408}
2409
2410static int mtk_napi_tx(struct napi_struct *napi, int budget)
2411{
2412 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002413 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002414 u32 status, mask;
2415 int tx_done = 0;
2416
2417 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2418 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002419 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002420 tx_done = mtk_poll_tx(eth, budget);
2421
2422 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002423 status = mtk_r32(eth, reg_map->tx_irq_status);
2424 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002425 dev_info(eth->dev,
2426 "done tx %d, intr 0x%08x/0x%x\n",
2427 tx_done, status, mask);
2428 }
2429
2430 if (tx_done == budget)
2431 return budget;
2432
developer68ce74f2023-01-03 16:11:57 +08002433 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002434 if (status & MTK_TX_DONE_INT)
2435 return budget;
2436
developerc4671b22021-05-28 13:16:42 +08002437 if (napi_complete(napi))
2438 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002439
2440 return tx_done;
2441}
2442
2443static int mtk_napi_rx(struct napi_struct *napi, int budget)
2444{
developer18f46a82021-07-20 21:08:21 +08002445 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2446 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002447 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002448 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002449 u32 status, mask;
2450 int rx_done = 0;
2451 int remain_budget = budget;
2452
2453 mtk_handle_status_irq(eth);
2454
2455poll_again:
developer68ce74f2023-01-03 16:11:57 +08002456 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002457 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2458
2459 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002460 status = mtk_r32(eth, reg_map->pdma.irq_status);
2461 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002462 dev_info(eth->dev,
2463 "done rx %d, intr 0x%08x/0x%x\n",
2464 rx_done, status, mask);
2465 }
2466 if (rx_done == remain_budget)
2467 return budget;
2468
developer68ce74f2023-01-03 16:11:57 +08002469 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002470 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002471 remain_budget -= rx_done;
2472 goto poll_again;
2473 }
developerc4671b22021-05-28 13:16:42 +08002474
2475 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002476 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002477
2478 return rx_done + budget - remain_budget;
2479}
2480
2481static int mtk_tx_alloc(struct mtk_eth *eth)
2482{
developere9356982022-07-04 09:03:20 +08002483 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002484 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002485 int i, sz = soc->txrx.txd_size;
2486 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002487
2488 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2489 GFP_KERNEL);
2490 if (!ring->buf)
2491 goto no_tx_mem;
2492
2493 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002494 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002495 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002496 else {
developere9356982022-07-04 09:03:20 +08002497 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002498 ring->phys = eth->phy_scratch_ring +
2499 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002500 }
2501
2502 if (!ring->dma)
2503 goto no_tx_mem;
2504
2505 for (i = 0; i < MTK_DMA_SIZE; i++) {
2506 int next = (i + 1) % MTK_DMA_SIZE;
2507 u32 next_ptr = ring->phys + next * sz;
2508
developere9356982022-07-04 09:03:20 +08002509 txd = ring->dma + i * sz;
2510 txd->txd2 = next_ptr;
2511 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2512 txd->txd4 = 0;
2513
developer089e8852022-09-28 14:43:46 +08002514 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2515 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002516 txd->txd5 = 0;
2517 txd->txd6 = 0;
2518 txd->txd7 = 0;
2519 txd->txd8 = 0;
2520 }
developerfd40db22021-04-29 10:08:25 +08002521 }
2522
2523 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2524 * only as the framework. The real HW descriptors are the PDMA
2525 * descriptors in ring->dma_pdma.
2526 */
2527 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002528 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2529 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002530 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002531 if (!ring->dma_pdma)
2532 goto no_tx_mem;
2533
2534 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002535 pdma_txd = ring->dma_pdma + i *sz;
2536
2537 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2538 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002539 }
2540 }
2541
2542 ring->dma_size = MTK_DMA_SIZE;
2543 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002544 ring->next_free = ring->dma;
2545 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002546 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002547 ring->thresh = MAX_SKB_FRAGS;
2548
2549 /* make sure that all changes to the dma ring are flushed before we
2550 * continue
2551 */
2552 wmb();
2553
2554 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002555 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2556 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002557 mtk_w32(eth,
2558 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002559 soc->reg_map->qdma.crx_ptr);
2560 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002561 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002562 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002563 } else {
2564 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2565 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2566 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002567 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002568 }
2569
2570 return 0;
2571
2572no_tx_mem:
2573 return -ENOMEM;
2574}
2575
2576static void mtk_tx_clean(struct mtk_eth *eth)
2577{
developere9356982022-07-04 09:03:20 +08002578 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002579 struct mtk_tx_ring *ring = &eth->tx_ring;
2580 int i;
2581
2582 if (ring->buf) {
2583 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002584 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002585 kfree(ring->buf);
2586 ring->buf = NULL;
2587 }
2588
2589 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002590 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002591 MTK_DMA_SIZE * soc->txrx.txd_size,
2592 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002593 ring->dma = NULL;
2594 }
2595
2596 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002597 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002598 MTK_DMA_SIZE * soc->txrx.txd_size,
2599 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002600 ring->dma_pdma = NULL;
2601 }
2602}
2603
2604static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2605{
developer68ce74f2023-01-03 16:11:57 +08002606 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002607 struct mtk_rx_ring *ring;
2608 int rx_data_len, rx_dma_size;
2609 int i;
developer089e8852022-09-28 14:43:46 +08002610 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002611
2612 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2613 if (ring_no)
2614 return -EINVAL;
2615 ring = &eth->rx_ring_qdma;
2616 } else {
2617 ring = &eth->rx_ring[ring_no];
2618 }
2619
2620 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2621 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2622 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2623 } else {
2624 rx_data_len = ETH_DATA_LEN;
2625 rx_dma_size = MTK_DMA_SIZE;
2626 }
2627
2628 ring->frag_size = mtk_max_frag_size(rx_data_len);
2629 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2630 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2631 GFP_KERNEL);
2632 if (!ring->data)
2633 return -ENOMEM;
2634
2635 for (i = 0; i < rx_dma_size; i++) {
2636 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2637 if (!ring->data[i])
2638 return -ENOMEM;
2639 }
2640
2641 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2642 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002643 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002644 rx_dma_size * eth->soc->txrx.rxd_size,
2645 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002646 else {
2647 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002648 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002649 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002650 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002651 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002652 }
2653
2654 if (!ring->dma)
2655 return -ENOMEM;
2656
2657 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002658 struct mtk_rx_dma_v2 *rxd;
2659
developer3f28d382023-03-07 16:06:30 +08002660 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002661 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2662 ring->buf_size,
2663 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002664 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002665 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002666
2667 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2668 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002669
developer089e8852022-09-28 14:43:46 +08002670 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2671 RX_DMA_SDP1(dma_addr) : 0;
2672
developerfd40db22021-04-29 10:08:25 +08002673 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002674 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002675 else
developer089e8852022-09-28 14:43:46 +08002676 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002677
developere9356982022-07-04 09:03:20 +08002678 rxd->rxd3 = 0;
2679 rxd->rxd4 = 0;
2680
developer8ecd51b2023-03-13 11:28:28 +08002681 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002682 rxd->rxd5 = 0;
2683 rxd->rxd6 = 0;
2684 rxd->rxd7 = 0;
2685 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002686 }
developerfd40db22021-04-29 10:08:25 +08002687 }
2688 ring->dma_size = rx_dma_size;
2689 ring->calc_idx_update = false;
2690 ring->calc_idx = rx_dma_size - 1;
2691 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2692 MTK_QRX_CRX_IDX_CFG(ring_no) :
2693 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002694 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002695 /* make sure that all changes to the dma ring are flushed before we
2696 * continue
2697 */
2698 wmb();
2699
2700 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002701 mtk_w32(eth, ring->phys,
2702 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2703 mtk_w32(eth, rx_dma_size,
2704 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2705 mtk_w32(eth, ring->calc_idx,
2706 ring->crx_idx_reg);
2707 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2708 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002709 } else {
developer68ce74f2023-01-03 16:11:57 +08002710 mtk_w32(eth, ring->phys,
2711 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2712 mtk_w32(eth, rx_dma_size,
2713 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2714 mtk_w32(eth, ring->calc_idx,
2715 ring->crx_idx_reg);
2716 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2717 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002718 }
2719
2720 return 0;
2721}
2722
2723static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2724{
2725 int i;
developer089e8852022-09-28 14:43:46 +08002726 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002727
2728 if (ring->data && ring->dma) {
2729 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002730 struct mtk_rx_dma *rxd;
2731
developerfd40db22021-04-29 10:08:25 +08002732 if (!ring->data[i])
2733 continue;
developere9356982022-07-04 09:03:20 +08002734
2735 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2736 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002737 continue;
developere9356982022-07-04 09:03:20 +08002738
developer089e8852022-09-28 14:43:46 +08002739 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2740 MTK_8GB_ADDRESSING)) ?
2741 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2742
developer3f28d382023-03-07 16:06:30 +08002743 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002744 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002745 ring->buf_size,
2746 DMA_FROM_DEVICE);
2747 skb_free_frag(ring->data[i]);
2748 }
2749 kfree(ring->data);
2750 ring->data = NULL;
2751 }
2752
2753 if(in_sram)
2754 return;
2755
2756 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002757 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002758 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002759 ring->dma,
2760 ring->phys);
2761 ring->dma = NULL;
2762 }
2763}
2764
2765static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2766{
2767 int i;
developer77d03a72021-06-06 00:06:00 +08002768 u32 val;
developerfd40db22021-04-29 10:08:25 +08002769 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2770 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2771
2772 /* set LRO rings to auto-learn modes */
2773 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2774
2775 /* validate LRO ring */
2776 ring_ctrl_dw2 |= MTK_RING_VLD;
2777
2778 /* set AGE timer (unit: 20us) */
2779 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2780 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2781
2782 /* set max AGG timer (unit: 20us) */
2783 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2784
2785 /* set max LRO AGG count */
2786 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2787 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2788
developer77d03a72021-06-06 00:06:00 +08002789 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002790 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2791 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2792 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2793 }
2794
2795 /* IPv4 checksum update enable */
2796 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2797
2798 /* switch priority comparison to packet count mode */
2799 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2800
2801 /* bandwidth threshold setting */
2802 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2803
2804 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002805 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002806
2807 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2808 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2809 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2810
developerfd40db22021-04-29 10:08:25 +08002811 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2812 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2813
developer8ecd51b2023-03-13 11:28:28 +08002814 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002815 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2816 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2817 MTK_PDMA_RX_CFG);
2818
2819 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2820 } else {
2821 /* set HW LRO mode & the max aggregation count for rx packets */
2822 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2823 }
2824
developerfd40db22021-04-29 10:08:25 +08002825 /* enable HW LRO */
2826 lro_ctrl_dw0 |= MTK_LRO_EN;
2827
developer77d03a72021-06-06 00:06:00 +08002828 /* enable cpu reason black list */
2829 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2830
developerfd40db22021-04-29 10:08:25 +08002831 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2832 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2833
developer77d03a72021-06-06 00:06:00 +08002834 /* no use PPE cpu reason */
2835 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2836
developerfd40db22021-04-29 10:08:25 +08002837 return 0;
2838}
2839
2840static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2841{
2842 int i;
2843 u32 val;
2844
2845 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002846 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002847
2848 /* wait for relinquishments done */
2849 for (i = 0; i < 10; i++) {
2850 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002851 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002852 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002853 continue;
2854 }
2855 break;
2856 }
2857
2858 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002859 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002860 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2861
2862 /* disable HW LRO */
2863 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2864}
2865
2866static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2867{
2868 u32 reg_val;
2869
developer8ecd51b2023-03-13 11:28:28 +08002870 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002871 idx += 1;
2872
developerfd40db22021-04-29 10:08:25 +08002873 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2874
2875 /* invalidate the IP setting */
2876 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2877
2878 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2879
2880 /* validate the IP setting */
2881 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2882}
2883
2884static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2885{
2886 u32 reg_val;
2887
developer8ecd51b2023-03-13 11:28:28 +08002888 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002889 idx += 1;
2890
developerfd40db22021-04-29 10:08:25 +08002891 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2892
2893 /* invalidate the IP setting */
2894 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2895
2896 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2897}
2898
2899static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2900{
2901 int cnt = 0;
2902 int i;
2903
2904 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2905 if (mac->hwlro_ip[i])
2906 cnt++;
2907 }
2908
2909 return cnt;
2910}
2911
2912static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2913 struct ethtool_rxnfc *cmd)
2914{
2915 struct ethtool_rx_flow_spec *fsp =
2916 (struct ethtool_rx_flow_spec *)&cmd->fs;
2917 struct mtk_mac *mac = netdev_priv(dev);
2918 struct mtk_eth *eth = mac->hw;
2919 int hwlro_idx;
2920
2921 if ((fsp->flow_type != TCP_V4_FLOW) ||
2922 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2923 (fsp->location > 1))
2924 return -EINVAL;
2925
2926 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2927 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2928
2929 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2930
2931 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2932
2933 return 0;
2934}
2935
2936static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2937 struct ethtool_rxnfc *cmd)
2938{
2939 struct ethtool_rx_flow_spec *fsp =
2940 (struct ethtool_rx_flow_spec *)&cmd->fs;
2941 struct mtk_mac *mac = netdev_priv(dev);
2942 struct mtk_eth *eth = mac->hw;
2943 int hwlro_idx;
2944
2945 if (fsp->location > 1)
2946 return -EINVAL;
2947
2948 mac->hwlro_ip[fsp->location] = 0;
2949 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2950
2951 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2952
2953 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2954
2955 return 0;
2956}
2957
2958static void mtk_hwlro_netdev_disable(struct net_device *dev)
2959{
2960 struct mtk_mac *mac = netdev_priv(dev);
2961 struct mtk_eth *eth = mac->hw;
2962 int i, hwlro_idx;
2963
2964 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2965 mac->hwlro_ip[i] = 0;
2966 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2967
2968 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2969 }
2970
2971 mac->hwlro_ip_cnt = 0;
2972}
2973
2974static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2975 struct ethtool_rxnfc *cmd)
2976{
2977 struct mtk_mac *mac = netdev_priv(dev);
2978 struct ethtool_rx_flow_spec *fsp =
2979 (struct ethtool_rx_flow_spec *)&cmd->fs;
2980
2981 /* only tcp dst ipv4 is meaningful, others are meaningless */
2982 fsp->flow_type = TCP_V4_FLOW;
2983 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2984 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2985
2986 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2987 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2988 fsp->h_u.tcp_ip4_spec.psrc = 0;
2989 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2990 fsp->h_u.tcp_ip4_spec.pdst = 0;
2991 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2992 fsp->h_u.tcp_ip4_spec.tos = 0;
2993 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2994
2995 return 0;
2996}
2997
2998static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2999 struct ethtool_rxnfc *cmd,
3000 u32 *rule_locs)
3001{
3002 struct mtk_mac *mac = netdev_priv(dev);
3003 int cnt = 0;
3004 int i;
3005
3006 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
3007 if (mac->hwlro_ip[i]) {
3008 rule_locs[cnt] = i;
3009 cnt++;
3010 }
3011 }
3012
3013 cmd->rule_cnt = cnt;
3014
3015 return 0;
3016}
3017
developer18f46a82021-07-20 21:08:21 +08003018static int mtk_rss_init(struct mtk_eth *eth)
3019{
3020 u32 val;
3021
developer8ecd51b2023-03-13 11:28:28 +08003022 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08003023 /* Set RSS rings to PSE modes */
3024 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
3025 val |= MTK_RING_PSE_MODE;
3026 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
3027
3028 /* Enable non-lro multiple rx */
3029 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
3030 val |= MTK_NON_LRO_MULTI_EN;
3031 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3032
3033 /* Enable RSS dly int supoort */
3034 val |= MTK_LRO_DLY_INT_EN;
3035 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3036
3037 /* Set RSS delay config int ring1 */
3038 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
3039 }
3040
3041 /* Hash Type */
3042 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3043 val |= MTK_RSS_IPV4_STATIC_HASH;
3044 val |= MTK_RSS_IPV6_STATIC_HASH;
3045 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3046
3047 /* Select the size of indirection table */
3048 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
3049 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
3050 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
3051 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
3052 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
3053 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
3054 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
3055 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
3056
3057 /* Pause */
3058 val |= MTK_RSS_CFG_REQ;
3059 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3060
3061 /* Enable RSS*/
3062 val |= MTK_RSS_EN;
3063 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3064
3065 /* Release pause */
3066 val &= ~(MTK_RSS_CFG_REQ);
3067 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3068
3069 /* Set perRSS GRP INT */
3070 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3071
3072 /* Set GRP INT */
3073 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3074
developer089e8852022-09-28 14:43:46 +08003075 /* Enable RSS delay interrupt */
3076 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3077
developer18f46a82021-07-20 21:08:21 +08003078 return 0;
3079}
3080
3081static void mtk_rss_uninit(struct mtk_eth *eth)
3082{
3083 u32 val;
3084
3085 /* Pause */
3086 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3087 val |= MTK_RSS_CFG_REQ;
3088 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3089
3090 /* Disable RSS*/
3091 val &= ~(MTK_RSS_EN);
3092 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3093
3094 /* Release pause */
3095 val &= ~(MTK_RSS_CFG_REQ);
3096 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3097}
3098
developerfd40db22021-04-29 10:08:25 +08003099static netdev_features_t mtk_fix_features(struct net_device *dev,
3100 netdev_features_t features)
3101{
3102 if (!(features & NETIF_F_LRO)) {
3103 struct mtk_mac *mac = netdev_priv(dev);
3104 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3105
3106 if (ip_cnt) {
3107 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3108
3109 features |= NETIF_F_LRO;
3110 }
3111 }
3112
3113 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3114 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3115
3116 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3117 }
3118
3119 return features;
3120}
3121
3122static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3123{
3124 struct mtk_mac *mac = netdev_priv(dev);
3125 struct mtk_eth *eth = mac->hw;
3126 int err = 0;
3127
3128 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3129 return 0;
3130
3131 if (!(features & NETIF_F_LRO))
3132 mtk_hwlro_netdev_disable(dev);
3133
3134 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3135 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3136 else
3137 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3138
3139 return err;
3140}
3141
3142/* wait for DMA to finish whatever it is doing before we start using it again */
3143static int mtk_dma_busy_wait(struct mtk_eth *eth)
3144{
3145 unsigned long t_start = jiffies;
3146
3147 while (1) {
3148 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3149 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3150 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3151 return 0;
3152 } else {
3153 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3154 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3155 return 0;
3156 }
3157
3158 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3159 break;
3160 }
3161
3162 dev_err(eth->dev, "DMA init timeout\n");
3163 return -1;
3164}
3165
3166static int mtk_dma_init(struct mtk_eth *eth)
3167{
3168 int err;
3169 u32 i;
3170
3171 if (mtk_dma_busy_wait(eth))
3172 return -EBUSY;
3173
3174 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3175 /* QDMA needs scratch memory for internal reordering of the
3176 * descriptors
3177 */
3178 err = mtk_init_fq_dma(eth);
3179 if (err)
3180 return err;
3181 }
3182
3183 err = mtk_tx_alloc(eth);
3184 if (err)
3185 return err;
3186
3187 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3188 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3189 if (err)
3190 return err;
3191 }
3192
3193 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3194 if (err)
3195 return err;
3196
3197 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003198 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003199 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003200 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3201 if (err)
3202 return err;
3203 }
3204 err = mtk_hwlro_rx_init(eth);
3205 if (err)
3206 return err;
3207 }
3208
developer18f46a82021-07-20 21:08:21 +08003209 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3210 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3211 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3212 if (err)
3213 return err;
3214 }
3215 err = mtk_rss_init(eth);
3216 if (err)
3217 return err;
3218 }
3219
developerfd40db22021-04-29 10:08:25 +08003220 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3221 /* Enable random early drop and set drop threshold
3222 * automatically
3223 */
3224 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003225 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3226 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003227 }
3228
3229 return 0;
3230}
3231
3232static void mtk_dma_free(struct mtk_eth *eth)
3233{
developere9356982022-07-04 09:03:20 +08003234 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003235 int i;
3236
3237 for (i = 0; i < MTK_MAC_COUNT; i++)
3238 if (eth->netdev[i])
3239 netdev_reset_queue(eth->netdev[i]);
3240 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003241 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003242 MTK_DMA_SIZE * soc->txrx.txd_size,
3243 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003244 eth->scratch_ring = NULL;
3245 eth->phy_scratch_ring = 0;
3246 }
3247 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003248 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003249 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3250
3251 if (eth->hwlro) {
3252 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003253
developer089e8852022-09-28 14:43:46 +08003254 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003255 for (; i < MTK_MAX_RX_RING_NUM; i++)
3256 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003257 }
3258
developer18f46a82021-07-20 21:08:21 +08003259 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3260 mtk_rss_uninit(eth);
3261
3262 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3263 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3264 }
3265
developer94008d92021-09-23 09:47:41 +08003266 if (eth->scratch_head) {
3267 kfree(eth->scratch_head);
3268 eth->scratch_head = NULL;
3269 }
developerfd40db22021-04-29 10:08:25 +08003270}
3271
3272static void mtk_tx_timeout(struct net_device *dev)
3273{
3274 struct mtk_mac *mac = netdev_priv(dev);
3275 struct mtk_eth *eth = mac->hw;
3276
3277 eth->netdev[mac->id]->stats.tx_errors++;
3278 netif_err(eth, tx_err, dev,
3279 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003280
3281 if (atomic_read(&reset_lock) == 0)
3282 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003283}
3284
developer18f46a82021-07-20 21:08:21 +08003285static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003286{
developer18f46a82021-07-20 21:08:21 +08003287 struct mtk_napi *rx_napi = priv;
3288 struct mtk_eth *eth = rx_napi->eth;
3289 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003290
developer18f46a82021-07-20 21:08:21 +08003291 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003292 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003293 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003294 }
3295
3296 return IRQ_HANDLED;
3297}
3298
3299static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3300{
3301 struct mtk_eth *eth = _eth;
3302
3303 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003304 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003305 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003306 }
3307
3308 return IRQ_HANDLED;
3309}
3310
3311static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3312{
3313 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003314 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003315
developer68ce74f2023-01-03 16:11:57 +08003316 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3317 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003318 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003319 }
developer68ce74f2023-01-03 16:11:57 +08003320 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3321 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003322 mtk_handle_irq_tx(irq, _eth);
3323 }
3324
3325 return IRQ_HANDLED;
3326}
3327
developera2613e62022-07-01 18:29:37 +08003328static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3329{
3330 struct mtk_mac *mac = _mac;
3331 struct mtk_eth *eth = mac->hw;
3332 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3333 struct net_device *dev = phylink_priv->dev;
3334 int link_old, link_new;
3335
3336 // clear interrupt status for gpy211
3337 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3338
3339 link_old = phylink_priv->link;
3340 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3341
3342 if (link_old != link_new) {
3343 phylink_priv->link = link_new;
3344 if (link_new) {
3345 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3346 if (dev)
3347 netif_carrier_on(dev);
3348 } else {
3349 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3350 if (dev)
3351 netif_carrier_off(dev);
3352 }
3353 }
3354
3355 return IRQ_HANDLED;
3356}
3357
developerfd40db22021-04-29 10:08:25 +08003358#ifdef CONFIG_NET_POLL_CONTROLLER
3359static void mtk_poll_controller(struct net_device *dev)
3360{
3361 struct mtk_mac *mac = netdev_priv(dev);
3362 struct mtk_eth *eth = mac->hw;
3363
3364 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003365 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3366 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003367 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003368 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003369}
3370#endif
3371
3372static int mtk_start_dma(struct mtk_eth *eth)
3373{
3374 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003375 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003376 int val, err;
developerfd40db22021-04-29 10:08:25 +08003377
3378 err = mtk_dma_init(eth);
3379 if (err) {
3380 mtk_dma_free(eth);
3381 return err;
3382 }
3383
3384 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003385 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003386 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3387 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003388 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003389 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003390 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003391 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3392 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3393 MTK_RESV_BUF | MTK_WCOMP_EN |
3394 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003395 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003396 }
developerfd40db22021-04-29 10:08:25 +08003397 else
3398 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003399 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003400 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3401 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3402 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003403 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003404
developer68ce74f2023-01-03 16:11:57 +08003405 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003406 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003407 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003408 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003409 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003410 } else {
3411 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3412 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003413 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003414 }
3415
developer8ecd51b2023-03-13 11:28:28 +08003416 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003417 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3418 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3419 }
3420
developerfd40db22021-04-29 10:08:25 +08003421 return 0;
3422}
3423
developerdca0fde2022-12-14 11:40:35 +08003424void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003425{
developerdca0fde2022-12-14 11:40:35 +08003426 u32 val;
developerfd40db22021-04-29 10:08:25 +08003427
3428 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3429 return;
3430
developerdca0fde2022-12-14 11:40:35 +08003431 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003432
developerdca0fde2022-12-14 11:40:35 +08003433 /* default setup the forward port to send frame to PDMA */
3434 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003435
developerdca0fde2022-12-14 11:40:35 +08003436 /* Enable RX checksum */
3437 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003438
developerdca0fde2022-12-14 11:40:35 +08003439 val |= config;
developerfd40db22021-04-29 10:08:25 +08003440
developerdca0fde2022-12-14 11:40:35 +08003441 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3442 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003443
developerdca0fde2022-12-14 11:40:35 +08003444 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003445}
3446
developer7cd7e5e2022-11-17 13:57:32 +08003447void mtk_set_pse_drop(u32 config)
3448{
3449 struct mtk_eth *eth = g_eth;
3450
3451 if (eth)
3452 mtk_w32(eth, config, PSE_PPE0_DROP);
3453}
3454EXPORT_SYMBOL(mtk_set_pse_drop);
3455
developerfd40db22021-04-29 10:08:25 +08003456static int mtk_open(struct net_device *dev)
3457{
3458 struct mtk_mac *mac = netdev_priv(dev);
3459 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003460 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer4e8a3fd2023-04-10 18:05:44 +08003461 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer18f46a82021-07-20 21:08:21 +08003462 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003463 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003464
3465 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3466 if (err) {
3467 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3468 err);
3469 return err;
3470 }
3471
3472 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3473 if (!refcount_read(&eth->dma_refcnt)) {
3474 int err = mtk_start_dma(eth);
3475
3476 if (err)
3477 return err;
3478
developerfd40db22021-04-29 10:08:25 +08003479
3480 /* Indicates CDM to parse the MTK special tag from CPU */
3481 if (netdev_uses_dsa(dev)) {
3482 u32 val;
3483 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3484 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3485 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3486 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3487 }
3488
3489 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003490 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003491 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003492 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3493
3494 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3495 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3496 napi_enable(&eth->rx_napi[i].napi);
3497 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3498 }
3499 }
3500
developerfd40db22021-04-29 10:08:25 +08003501 refcount_set(&eth->dma_refcnt, 1);
3502 }
3503 else
3504 refcount_inc(&eth->dma_refcnt);
3505
developera2613e62022-07-01 18:29:37 +08003506 if (phylink_priv->desc) {
3507 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3508 If single PHY chip is not GPY211, the following step you should do:
3509 1. Contact your Single PHY chip vendor and get the details of
3510 - how to enables link status change interrupt
3511 - how to clears interrupt source
3512 */
3513
3514 // clear interrupt source for gpy211
3515 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3516
3517 // enable link status change interrupt for gpy211
3518 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3519
3520 phylink_priv->dev = dev;
3521
3522 // override dev pointer for single PHY chip 0
3523 if (phylink_priv->id == 0) {
3524 struct net_device *tmp;
3525
3526 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3527 if (tmp)
3528 phylink_priv->dev = tmp;
3529 else
3530 phylink_priv->dev = NULL;
3531 }
3532 }
3533
developerfd40db22021-04-29 10:08:25 +08003534 phylink_start(mac->phylink);
3535 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003536 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003537 if (!phy_node && eth->sgmii->pcs[id].regmap)
3538 regmap_write(eth->sgmii->pcs[id].regmap,
3539 SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer089e8852022-09-28 14:43:46 +08003540
developerdca0fde2022-12-14 11:40:35 +08003541 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3542
developerfd40db22021-04-29 10:08:25 +08003543 return 0;
3544}
3545
3546static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3547{
3548 u32 val;
3549 int i;
3550
3551 /* stop the dma engine */
3552 spin_lock_bh(&eth->page_lock);
3553 val = mtk_r32(eth, glo_cfg);
3554 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3555 glo_cfg);
3556 spin_unlock_bh(&eth->page_lock);
3557
3558 /* wait for dma stop */
3559 for (i = 0; i < 10; i++) {
3560 val = mtk_r32(eth, glo_cfg);
3561 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003562 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003563 continue;
3564 }
3565 break;
3566 }
3567}
3568
3569static int mtk_stop(struct net_device *dev)
3570{
3571 struct mtk_mac *mac = netdev_priv(dev);
3572 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003573 int i;
developer4e8a3fd2023-04-10 18:05:44 +08003574 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer3a5969e2022-02-09 15:36:36 +08003575 u32 val = 0;
3576 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003577
developerdca0fde2022-12-14 11:40:35 +08003578 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003579 netif_tx_disable(dev);
3580
developer3a5969e2022-02-09 15:36:36 +08003581 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003582 if (!phy_node && eth->sgmii->pcs[id].regmap) {
3583 regmap_read(eth->sgmii->pcs[id].regmap,
3584 SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003585 val |= SGMII_PHYA_PWD;
developer4e8a3fd2023-04-10 18:05:44 +08003586 regmap_write(eth->sgmii->pcs[id].regmap,
3587 SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003588 }
3589
3590 //GMAC RX disable
3591 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3592 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3593
3594 phylink_stop(mac->phylink);
3595
developerfd40db22021-04-29 10:08:25 +08003596 phylink_disconnect_phy(mac->phylink);
3597
3598 /* only shutdown DMA if this is the last user */
3599 if (!refcount_dec_and_test(&eth->dma_refcnt))
3600 return 0;
3601
developerfd40db22021-04-29 10:08:25 +08003602
3603 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003604 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003605 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003606 napi_disable(&eth->rx_napi[0].napi);
3607
3608 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3609 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3610 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3611 napi_disable(&eth->rx_napi[i].napi);
3612 }
3613 }
developerfd40db22021-04-29 10:08:25 +08003614
3615 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003616 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3617 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003618
3619 mtk_dma_free(eth);
3620
3621 return 0;
3622}
3623
developer8051e042022-04-08 13:26:36 +08003624void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003625{
developer8051e042022-04-08 13:26:36 +08003626 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003627
developerfd40db22021-04-29 10:08:25 +08003628 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003629 reset_bits, reset_bits);
3630
3631 while (i++ < 5000) {
3632 mdelay(1);
3633 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3634
3635 if ((val & reset_bits) == reset_bits) {
3636 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3637 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3638 reset_bits, ~reset_bits);
3639 break;
3640 }
3641 }
3642
developerfd40db22021-04-29 10:08:25 +08003643 mdelay(10);
3644}
3645
3646static void mtk_clk_disable(struct mtk_eth *eth)
3647{
3648 int clk;
3649
3650 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3651 clk_disable_unprepare(eth->clks[clk]);
3652}
3653
3654static int mtk_clk_enable(struct mtk_eth *eth)
3655{
3656 int clk, ret;
3657
3658 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3659 ret = clk_prepare_enable(eth->clks[clk]);
3660 if (ret)
3661 goto err_disable_clks;
3662 }
3663
3664 return 0;
3665
3666err_disable_clks:
3667 while (--clk >= 0)
3668 clk_disable_unprepare(eth->clks[clk]);
3669
3670 return ret;
3671}
3672
developer18f46a82021-07-20 21:08:21 +08003673static int mtk_napi_init(struct mtk_eth *eth)
3674{
3675 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3676 int i;
3677
3678 rx_napi->eth = eth;
3679 rx_napi->rx_ring = &eth->rx_ring[0];
3680 rx_napi->irq_grp_no = 2;
3681
3682 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3683 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3684 rx_napi = &eth->rx_napi[i];
3685 rx_napi->eth = eth;
3686 rx_napi->rx_ring = &eth->rx_ring[i];
3687 rx_napi->irq_grp_no = 2 + i;
3688 }
3689 }
3690
3691 return 0;
3692}
3693
developer8051e042022-04-08 13:26:36 +08003694static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003695{
developer3f28d382023-03-07 16:06:30 +08003696 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3697 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003698 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003699 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003700 u32 val;
developerfd40db22021-04-29 10:08:25 +08003701
developer8051e042022-04-08 13:26:36 +08003702 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3703 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003704
developer8051e042022-04-08 13:26:36 +08003705 if (atomic_read(&reset_lock) == 0) {
3706 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3707 return 0;
developerfd40db22021-04-29 10:08:25 +08003708
developer8051e042022-04-08 13:26:36 +08003709 pm_runtime_enable(eth->dev);
3710 pm_runtime_get_sync(eth->dev);
3711
3712 ret = mtk_clk_enable(eth);
3713 if (ret)
3714 goto err_disable_pm;
3715 }
developerfd40db22021-04-29 10:08:25 +08003716
developer3f28d382023-03-07 16:06:30 +08003717 if (eth->ethsys)
3718 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3719 of_dma_is_coherent(eth->dma_dev->of_node) *
3720 dma_mask);
3721
developerfd40db22021-04-29 10:08:25 +08003722 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3723 ret = device_reset(eth->dev);
3724 if (ret) {
3725 dev_err(eth->dev, "MAC reset failed!\n");
3726 goto err_disable_pm;
3727 }
3728
3729 /* enable interrupt delay for RX */
3730 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3731
3732 /* disable delay and normal interrupt */
3733 mtk_tx_irq_disable(eth, ~0);
3734 mtk_rx_irq_disable(eth, ~0);
3735
3736 return 0;
3737 }
3738
developer8051e042022-04-08 13:26:36 +08003739 pr_info("[%s] execute fe %s reset\n", __func__,
3740 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003741
developer8051e042022-04-08 13:26:36 +08003742 if (type == MTK_TYPE_WARM_RESET)
3743 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003744 else
developer8051e042022-04-08 13:26:36 +08003745 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003746
developerc4d8da72023-03-16 14:37:28 +08003747 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3748 mtk_mdc_init(eth);
3749
developer8ecd51b2023-03-13 11:28:28 +08003750 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003751 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003752 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003753 }
developerfd40db22021-04-29 10:08:25 +08003754
3755 if (eth->pctl) {
3756 /* Set GE2 driving and slew rate */
3757 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3758
3759 /* set GE2 TDSEL */
3760 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3761
3762 /* set GE2 TUNE */
3763 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3764 }
3765
3766 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3767 * up with the more appropriate value when mtk_mac_config call is being
3768 * invoked.
3769 */
3770 for (i = 0; i < MTK_MAC_COUNT; i++)
3771 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3772
3773 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003774 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3775 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3776 else
3777 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003778
3779 /* enable interrupt delay for RX/TX */
3780 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3781 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3782
3783 mtk_tx_irq_disable(eth, ~0);
3784 mtk_rx_irq_disable(eth, ~0);
3785
3786 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003787 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3788 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3789 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3790 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003791 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003792 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003793 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3794 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003795
developer089e8852022-09-28 14:43:46 +08003796 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer0fef5222023-04-26 14:48:31 +08003797 /* PSE dummy page mechanism */
3798 if (eth->soc->caps != MT7988_CAPS || eth->hwver != MTK_HWID_V1)
3799 mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) |
3800 PSE_DUMMY_WORK_GDM(2) | PSE_DUMMY_WORK_GDM(3) |
3801 DUMMY_PAGE_THR, PSE_DUMY_REQ);
3802
developer089e8852022-09-28 14:43:46 +08003803 /* PSE should not drop port1, port8 and port9 packets */
3804 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3805
developer15f760a2022-10-12 15:57:21 +08003806 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3807 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3808
developer84d1e832022-11-24 11:25:05 +08003809 /* PSE free buffer drop threshold */
3810 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3811
developer089e8852022-09-28 14:43:46 +08003812 /* GDM and CDM Threshold */
3813 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3814 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3815
developerdca0fde2022-12-14 11:40:35 +08003816 /* Disable GDM1 RX CRC stripping */
3817 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3818 val &= ~MTK_GDMA_STRP_CRC;
3819 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3820
developer089e8852022-09-28 14:43:46 +08003821 /* PSE GDM3 MIB counter has incorrect hw default values,
3822 * so the driver ought to read clear the values beforehand
3823 * in case ethtool retrieve wrong mib values.
3824 */
3825 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3826 mtk_r32(eth,
3827 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3828 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003829 /* PSE Free Queue Flow Control */
3830 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3831
developer459b78e2022-07-01 17:25:10 +08003832 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3833 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3834
3835 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3836 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003837
developerfef9efd2021-06-16 18:28:09 +08003838 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003839 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3840 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3841 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3842 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3843 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3844 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3845 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003846 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003847
developerfef9efd2021-06-16 18:28:09 +08003848 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003849 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3850 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3851 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3852 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3853 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3854 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3855 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3856 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003857
3858 /* GDM and CDM Threshold */
3859 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3860 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3861 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3862 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3863 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3864 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003865 }
3866
3867 return 0;
3868
3869err_disable_pm:
3870 pm_runtime_put_sync(eth->dev);
3871 pm_runtime_disable(eth->dev);
3872
3873 return ret;
3874}
3875
3876static int mtk_hw_deinit(struct mtk_eth *eth)
3877{
3878 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3879 return 0;
3880
3881 mtk_clk_disable(eth);
3882
3883 pm_runtime_put_sync(eth->dev);
3884 pm_runtime_disable(eth->dev);
3885
3886 return 0;
3887}
3888
3889static int __init mtk_init(struct net_device *dev)
3890{
3891 struct mtk_mac *mac = netdev_priv(dev);
3892 struct mtk_eth *eth = mac->hw;
3893 const char *mac_addr;
3894
3895 mac_addr = of_get_mac_address(mac->of_node);
3896 if (!IS_ERR(mac_addr))
3897 ether_addr_copy(dev->dev_addr, mac_addr);
3898
3899 /* If the mac address is invalid, use random mac address */
3900 if (!is_valid_ether_addr(dev->dev_addr)) {
3901 eth_hw_addr_random(dev);
3902 dev_err(eth->dev, "generated random MAC address %pM\n",
3903 dev->dev_addr);
3904 }
3905
3906 return 0;
3907}
3908
3909static void mtk_uninit(struct net_device *dev)
3910{
3911 struct mtk_mac *mac = netdev_priv(dev);
3912 struct mtk_eth *eth = mac->hw;
3913
3914 phylink_disconnect_phy(mac->phylink);
3915 mtk_tx_irq_disable(eth, ~0);
3916 mtk_rx_irq_disable(eth, ~0);
3917}
3918
3919static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3920{
3921 struct mtk_mac *mac = netdev_priv(dev);
3922
3923 switch (cmd) {
3924 case SIOCGMIIPHY:
3925 case SIOCGMIIREG:
3926 case SIOCSMIIREG:
3927 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3928 default:
3929 /* default invoke the mtk_eth_dbg handler */
3930 return mtk_do_priv_ioctl(dev, ifr, cmd);
3931 break;
3932 }
3933
3934 return -EOPNOTSUPP;
3935}
3936
developer37482a42022-12-26 13:31:13 +08003937int mtk_phy_config(struct mtk_eth *eth, int enable)
3938{
3939 struct device_node *mii_np = NULL;
3940 struct device_node *child = NULL;
3941 int addr = 0;
3942 u32 val = 0;
3943
3944 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3945 if (!mii_np) {
3946 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3947 return -ENODEV;
3948 }
3949
3950 if (!of_device_is_available(mii_np)) {
3951 dev_err(eth->dev, "device is not available\n");
3952 return -ENODEV;
3953 }
3954
3955 for_each_available_child_of_node(mii_np, child) {
3956 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3957 if (addr < 0)
3958 continue;
3959 pr_info("%s %d addr:%d name:%s\n",
3960 __func__, __LINE__, addr, child->name);
3961 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3962 if (enable)
3963 val &= ~BMCR_PDOWN;
3964 else
3965 val |= BMCR_PDOWN;
3966 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3967 }
3968
3969 return 0;
3970}
3971
developerfd40db22021-04-29 10:08:25 +08003972static void mtk_pending_work(struct work_struct *work)
3973{
3974 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003975 struct device_node *phy_node = NULL;
3976 struct mtk_mac *mac = NULL;
3977 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003978 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003979 u32 val = 0;
3980
3981 atomic_inc(&reset_lock);
3982 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3983 if (!mtk_check_reset_event(eth, val)) {
3984 atomic_dec(&reset_lock);
3985 pr_info("[%s] No need to do FE reset !\n", __func__);
3986 return;
3987 }
developerfd40db22021-04-29 10:08:25 +08003988
3989 rtnl_lock();
3990
developer37482a42022-12-26 13:31:13 +08003991 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3992 cpu_relax();
3993
3994 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003995
3996 /* Adjust PPE configurations to prepare for reset */
3997 mtk_prepare_reset_ppe(eth, 0);
3998 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3999 mtk_prepare_reset_ppe(eth, 1);
4000
4001 /* Adjust FE configurations to prepare for reset */
4002 mtk_prepare_reset_fe(eth);
4003
4004 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08004005 for (i = 0; i < MTK_MAC_COUNT; i++) {
4006 if (!eth->netdev[i])
4007 continue;
developer37482a42022-12-26 13:31:13 +08004008 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4009 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
4010 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
4011 eth->netdev[i]);
4012 } else {
4013 pr_info("send MTK_FE_START_RESET event\n");
4014 call_netdevice_notifiers(MTK_FE_START_RESET,
4015 eth->netdev[i]);
4016 }
developer6bb3f3a2022-11-22 09:59:14 +08004017 rtnl_unlock();
developer7979ddb2023-04-24 17:19:21 +08004018 if (!wait_for_completion_timeout(&wait_ser_done, 3000)) {
4019 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
4020 (mtk_stop_fail)) {
4021 pr_info("send MTK_FE_START_RESET stop\n");
4022 rtnl_lock();
4023 call_netdevice_notifiers(MTK_FE_START_RESET,
4024 eth->netdev[i]);
4025 rtnl_unlock();
4026 if (!wait_for_completion_timeout(&wait_ser_done,
4027 3000))
4028 pr_warn("wait for MTK_FE_START_RESET\n");
4029 }
developer0baa6962023-01-31 14:25:23 +08004030 pr_warn("wait for MTK_FE_START_RESET\n");
developer7979ddb2023-04-24 17:19:21 +08004031 }
developer6bb3f3a2022-11-22 09:59:14 +08004032 rtnl_lock();
4033 break;
4034 }
developerfd40db22021-04-29 10:08:25 +08004035
developer8051e042022-04-08 13:26:36 +08004036 del_timer_sync(&eth->mtk_dma_monitor_timer);
4037 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004038 /* stop all devices to make sure that dma is properly shut down */
4039 for (i = 0; i < MTK_MAC_COUNT; i++) {
4040 if (!eth->netdev[i])
4041 continue;
4042 mtk_stop(eth->netdev[i]);
4043 __set_bit(i, &restart);
4044 }
developer8051e042022-04-08 13:26:36 +08004045 pr_info("[%s] mtk_stop ends !\n", __func__);
4046 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08004047
4048 if (eth->dev->pins)
4049 pinctrl_select_state(eth->dev->pins->p,
4050 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08004051
4052 pr_info("[%s] mtk_hw_init starts !\n", __func__);
4053 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
4054 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004055
4056 /* restart DMA and enable IRQs */
4057 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004058 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08004059 continue;
4060 err = mtk_open(eth->netdev[i]);
4061 if (err) {
4062 netif_alert(eth, ifup, eth->netdev[i],
4063 "Driver up/down cycle failed, closing device.\n");
4064 dev_close(eth->netdev[i]);
4065 }
4066 }
4067
developer8051e042022-04-08 13:26:36 +08004068 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004069 if (!eth->netdev[i])
4070 continue;
developer37482a42022-12-26 13:31:13 +08004071 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4072 pr_info("send MTK_FE_START_TRAFFIC event\n");
4073 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
4074 eth->netdev[i]);
4075 } else {
4076 pr_info("send MTK_FE_RESET_DONE event\n");
4077 call_netdevice_notifiers(MTK_FE_RESET_DONE,
4078 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08004079 }
developer37482a42022-12-26 13:31:13 +08004080 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
4081 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08004082 break;
4083 }
developer8051e042022-04-08 13:26:36 +08004084
4085 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004086
4087 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4088 eth->mtk_dma_monitor_timer.expires = jiffies;
4089 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004090
4091 mtk_phy_config(eth, 1);
4092 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004093 clear_bit_unlock(MTK_RESETTING, &eth->state);
4094
4095 rtnl_unlock();
4096}
4097
4098static int mtk_free_dev(struct mtk_eth *eth)
4099{
4100 int i;
4101
4102 for (i = 0; i < MTK_MAC_COUNT; i++) {
4103 if (!eth->netdev[i])
4104 continue;
4105 free_netdev(eth->netdev[i]);
4106 }
4107
4108 return 0;
4109}
4110
4111static int mtk_unreg_dev(struct mtk_eth *eth)
4112{
4113 int i;
4114
4115 for (i = 0; i < MTK_MAC_COUNT; i++) {
4116 if (!eth->netdev[i])
4117 continue;
4118 unregister_netdev(eth->netdev[i]);
4119 }
4120
4121 return 0;
4122}
4123
4124static int mtk_cleanup(struct mtk_eth *eth)
4125{
4126 mtk_unreg_dev(eth);
4127 mtk_free_dev(eth);
4128 cancel_work_sync(&eth->pending_work);
4129
4130 return 0;
4131}
4132
4133static int mtk_get_link_ksettings(struct net_device *ndev,
4134 struct ethtool_link_ksettings *cmd)
4135{
4136 struct mtk_mac *mac = netdev_priv(ndev);
4137
4138 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4139 return -EBUSY;
4140
4141 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4142}
4143
4144static int mtk_set_link_ksettings(struct net_device *ndev,
4145 const struct ethtool_link_ksettings *cmd)
4146{
4147 struct mtk_mac *mac = netdev_priv(ndev);
4148
4149 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4150 return -EBUSY;
4151
4152 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4153}
4154
4155static void mtk_get_drvinfo(struct net_device *dev,
4156 struct ethtool_drvinfo *info)
4157{
4158 struct mtk_mac *mac = netdev_priv(dev);
4159
4160 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4161 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4162 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4163}
4164
4165static u32 mtk_get_msglevel(struct net_device *dev)
4166{
4167 struct mtk_mac *mac = netdev_priv(dev);
4168
4169 return mac->hw->msg_enable;
4170}
4171
4172static void mtk_set_msglevel(struct net_device *dev, u32 value)
4173{
4174 struct mtk_mac *mac = netdev_priv(dev);
4175
4176 mac->hw->msg_enable = value;
4177}
4178
4179static int mtk_nway_reset(struct net_device *dev)
4180{
4181 struct mtk_mac *mac = netdev_priv(dev);
4182
4183 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4184 return -EBUSY;
4185
4186 if (!mac->phylink)
4187 return -ENOTSUPP;
4188
4189 return phylink_ethtool_nway_reset(mac->phylink);
4190}
4191
4192static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4193{
4194 int i;
4195
4196 switch (stringset) {
4197 case ETH_SS_STATS:
4198 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4199 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4200 data += ETH_GSTRING_LEN;
4201 }
4202 break;
4203 }
4204}
4205
4206static int mtk_get_sset_count(struct net_device *dev, int sset)
4207{
4208 switch (sset) {
4209 case ETH_SS_STATS:
4210 return ARRAY_SIZE(mtk_ethtool_stats);
4211 default:
4212 return -EOPNOTSUPP;
4213 }
4214}
4215
4216static void mtk_get_ethtool_stats(struct net_device *dev,
4217 struct ethtool_stats *stats, u64 *data)
4218{
4219 struct mtk_mac *mac = netdev_priv(dev);
4220 struct mtk_hw_stats *hwstats = mac->hw_stats;
4221 u64 *data_src, *data_dst;
4222 unsigned int start;
4223 int i;
4224
4225 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4226 return;
4227
4228 if (netif_running(dev) && netif_device_present(dev)) {
4229 if (spin_trylock_bh(&hwstats->stats_lock)) {
4230 mtk_stats_update_mac(mac);
4231 spin_unlock_bh(&hwstats->stats_lock);
4232 }
4233 }
4234
4235 data_src = (u64 *)hwstats;
4236
4237 do {
4238 data_dst = data;
4239 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4240
4241 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4242 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4243 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4244}
4245
4246static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4247 u32 *rule_locs)
4248{
4249 int ret = -EOPNOTSUPP;
4250
4251 switch (cmd->cmd) {
4252 case ETHTOOL_GRXRINGS:
4253 if (dev->hw_features & NETIF_F_LRO) {
4254 cmd->data = MTK_MAX_RX_RING_NUM;
4255 ret = 0;
4256 }
4257 break;
4258 case ETHTOOL_GRXCLSRLCNT:
4259 if (dev->hw_features & NETIF_F_LRO) {
4260 struct mtk_mac *mac = netdev_priv(dev);
4261
4262 cmd->rule_cnt = mac->hwlro_ip_cnt;
4263 ret = 0;
4264 }
4265 break;
4266 case ETHTOOL_GRXCLSRULE:
4267 if (dev->hw_features & NETIF_F_LRO)
4268 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4269 break;
4270 case ETHTOOL_GRXCLSRLALL:
4271 if (dev->hw_features & NETIF_F_LRO)
4272 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4273 rule_locs);
4274 break;
4275 default:
4276 break;
4277 }
4278
4279 return ret;
4280}
4281
4282static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4283{
4284 int ret = -EOPNOTSUPP;
4285
4286 switch (cmd->cmd) {
4287 case ETHTOOL_SRXCLSRLINS:
4288 if (dev->hw_features & NETIF_F_LRO)
4289 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4290 break;
4291 case ETHTOOL_SRXCLSRLDEL:
4292 if (dev->hw_features & NETIF_F_LRO)
4293 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4294 break;
4295 default:
4296 break;
4297 }
4298
4299 return ret;
4300}
4301
developer6c5cbb52022-08-12 11:37:45 +08004302static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4303{
4304 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004305 struct mtk_eth *eth = mac->hw;
4306 u32 val;
4307
4308 pause->autoneg = 0;
4309
4310 if (mac->type == MTK_GDM_TYPE) {
4311 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4312
4313 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4314 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4315 } else if (mac->type == MTK_XGDM_TYPE) {
4316 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004317
developerf2823bb2022-12-29 18:20:14 +08004318 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4319 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4320 }
developer6c5cbb52022-08-12 11:37:45 +08004321}
4322
4323static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4324{
4325 struct mtk_mac *mac = netdev_priv(dev);
4326
4327 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4328}
4329
developer9b725932022-11-24 16:25:56 +08004330static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4331{
4332 struct mtk_mac *mac = netdev_priv(dev);
4333 struct mtk_eth *eth = mac->hw;
4334 u32 val;
4335
4336 if (mac->type == MTK_GDM_TYPE) {
4337 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4338
4339 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4340 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4341 }
4342
4343 return phylink_ethtool_get_eee(mac->phylink, eee);
4344}
4345
4346static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4347{
4348 struct mtk_mac *mac = netdev_priv(dev);
4349 struct mtk_eth *eth = mac->hw;
4350
4351 if (mac->type == MTK_GDM_TYPE) {
4352 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4353 return -EINVAL;
4354
4355 mac->tx_lpi_timer = eee->tx_lpi_timer;
4356
4357 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4358 }
4359
4360 return phylink_ethtool_set_eee(mac->phylink, eee);
4361}
4362
developerfd40db22021-04-29 10:08:25 +08004363static const struct ethtool_ops mtk_ethtool_ops = {
4364 .get_link_ksettings = mtk_get_link_ksettings,
4365 .set_link_ksettings = mtk_set_link_ksettings,
4366 .get_drvinfo = mtk_get_drvinfo,
4367 .get_msglevel = mtk_get_msglevel,
4368 .set_msglevel = mtk_set_msglevel,
4369 .nway_reset = mtk_nway_reset,
4370 .get_link = ethtool_op_get_link,
4371 .get_strings = mtk_get_strings,
4372 .get_sset_count = mtk_get_sset_count,
4373 .get_ethtool_stats = mtk_get_ethtool_stats,
4374 .get_rxnfc = mtk_get_rxnfc,
4375 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004376 .get_pauseparam = mtk_get_pauseparam,
4377 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004378 .get_eee = mtk_get_eee,
4379 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004380};
4381
4382static const struct net_device_ops mtk_netdev_ops = {
4383 .ndo_init = mtk_init,
4384 .ndo_uninit = mtk_uninit,
4385 .ndo_open = mtk_open,
4386 .ndo_stop = mtk_stop,
4387 .ndo_start_xmit = mtk_start_xmit,
4388 .ndo_set_mac_address = mtk_set_mac_address,
4389 .ndo_validate_addr = eth_validate_addr,
4390 .ndo_do_ioctl = mtk_do_ioctl,
4391 .ndo_tx_timeout = mtk_tx_timeout,
4392 .ndo_get_stats64 = mtk_get_stats64,
4393 .ndo_fix_features = mtk_fix_features,
4394 .ndo_set_features = mtk_set_features,
4395#ifdef CONFIG_NET_POLL_CONTROLLER
4396 .ndo_poll_controller = mtk_poll_controller,
4397#endif
4398};
4399
4400static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4401{
4402 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004403 const char *label;
developerfd40db22021-04-29 10:08:25 +08004404 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004405 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004406 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004407 struct mtk_phylink_priv *phylink_priv;
4408 struct fwnode_handle *fixed_node;
4409 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004410
4411 if (!_id) {
4412 dev_err(eth->dev, "missing mac id\n");
4413 return -EINVAL;
4414 }
4415
4416 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004417 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004418 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4419 return -EINVAL;
4420 }
4421
4422 if (eth->netdev[id]) {
4423 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4424 return -EINVAL;
4425 }
4426
4427 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4428 if (!eth->netdev[id]) {
4429 dev_err(eth->dev, "alloc_etherdev failed\n");
4430 return -ENOMEM;
4431 }
4432 mac = netdev_priv(eth->netdev[id]);
4433 eth->mac[id] = mac;
4434 mac->id = id;
4435 mac->hw = eth;
4436 mac->of_node = np;
4437
4438 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4439 mac->hwlro_ip_cnt = 0;
4440
4441 mac->hw_stats = devm_kzalloc(eth->dev,
4442 sizeof(*mac->hw_stats),
4443 GFP_KERNEL);
4444 if (!mac->hw_stats) {
4445 dev_err(eth->dev, "failed to allocate counter memory\n");
4446 err = -ENOMEM;
4447 goto free_netdev;
4448 }
4449 spin_lock_init(&mac->hw_stats->stats_lock);
4450 u64_stats_init(&mac->hw_stats->syncp);
4451 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4452
4453 /* phylink create */
4454 phy_mode = of_get_phy_mode(np);
4455 if (phy_mode < 0) {
4456 dev_err(eth->dev, "incorrect phy-mode\n");
4457 err = -EINVAL;
4458 goto free_netdev;
4459 }
4460
4461 /* mac config is not set */
4462 mac->interface = PHY_INTERFACE_MODE_NA;
4463 mac->mode = MLO_AN_PHY;
4464 mac->speed = SPEED_UNKNOWN;
4465
developer9b725932022-11-24 16:25:56 +08004466 mac->tx_lpi_timer = 1;
4467
developerfd40db22021-04-29 10:08:25 +08004468 mac->phylink_config.dev = &eth->netdev[id]->dev;
4469 mac->phylink_config.type = PHYLINK_NETDEV;
4470
developer30e13e72022-11-03 10:21:24 +08004471 mac->type = 0;
4472 if (!of_property_read_string(np, "mac-type", &label)) {
4473 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4474 if (!strcasecmp(label, gdm_type(mac_type)))
4475 break;
4476 }
4477
4478 switch (mac_type) {
4479 case 0:
4480 mac->type = MTK_GDM_TYPE;
4481 break;
4482 case 1:
4483 mac->type = MTK_XGDM_TYPE;
4484 break;
4485 default:
4486 dev_warn(eth->dev, "incorrect mac-type\n");
4487 break;
4488 };
4489 }
developer089e8852022-09-28 14:43:46 +08004490
developerfd40db22021-04-29 10:08:25 +08004491 phylink = phylink_create(&mac->phylink_config,
4492 of_fwnode_handle(mac->of_node),
4493 phy_mode, &mtk_phylink_ops);
4494 if (IS_ERR(phylink)) {
4495 err = PTR_ERR(phylink);
4496 goto free_netdev;
4497 }
4498
4499 mac->phylink = phylink;
4500
developera2613e62022-07-01 18:29:37 +08004501 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4502 "fixed-link");
4503 if (fixed_node) {
4504 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4505 0, GPIOD_IN, "?");
4506 if (!IS_ERR(desc)) {
4507 struct device_node *phy_np;
4508 const char *label;
4509 int irq, phyaddr;
4510
4511 phylink_priv = &mac->phylink_priv;
4512
4513 phylink_priv->desc = desc;
4514 phylink_priv->id = id;
4515 phylink_priv->link = -1;
4516
4517 irq = gpiod_to_irq(desc);
4518 if (irq > 0) {
4519 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4520 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4521 "ethernet:fixed link", mac);
4522 }
4523
developer8b6f2402022-11-28 13:42:34 +08004524 if (!of_property_read_string(to_of_node(fixed_node),
4525 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004526 if (strlen(label) < 16) {
4527 strncpy(phylink_priv->label, label,
4528 strlen(label));
4529 } else
developer8b6f2402022-11-28 13:42:34 +08004530 dev_err(eth->dev, "insufficient space for label!\n");
4531 }
developera2613e62022-07-01 18:29:37 +08004532
4533 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4534 if (phy_np) {
4535 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4536 phylink_priv->phyaddr = phyaddr;
4537 }
4538 }
4539 fwnode_handle_put(fixed_node);
4540 }
4541
developerfd40db22021-04-29 10:08:25 +08004542 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4543 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4544 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4545 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4546
4547 eth->netdev[id]->hw_features = eth->soc->hw_features;
4548 if (eth->hwlro)
4549 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4550
4551 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4552 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4553 eth->netdev[id]->features |= eth->soc->hw_features;
4554 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4555
4556 eth->netdev[id]->irq = eth->irq[0];
4557 eth->netdev[id]->dev.of_node = np;
4558
4559 return 0;
4560
4561free_netdev:
4562 free_netdev(eth->netdev[id]);
4563 return err;
4564}
4565
developer3f28d382023-03-07 16:06:30 +08004566void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4567{
4568 struct net_device *dev, *tmp;
4569 LIST_HEAD(dev_list);
4570 int i;
4571
4572 rtnl_lock();
4573
4574 for (i = 0; i < MTK_MAC_COUNT; i++) {
4575 dev = eth->netdev[i];
4576
4577 if (!dev || !(dev->flags & IFF_UP))
4578 continue;
4579
4580 list_add_tail(&dev->close_list, &dev_list);
4581 }
4582
4583 dev_close_many(&dev_list, false);
4584
4585 eth->dma_dev = dma_dev;
4586
4587 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4588 list_del_init(&dev->close_list);
4589 dev_open(dev, NULL);
4590 }
4591
4592 rtnl_unlock();
4593}
4594
developerfd40db22021-04-29 10:08:25 +08004595static int mtk_probe(struct platform_device *pdev)
4596{
4597 struct device_node *mac_np;
4598 struct mtk_eth *eth;
4599 int err, i;
4600
4601 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4602 if (!eth)
4603 return -ENOMEM;
4604
4605 eth->soc = of_device_get_match_data(&pdev->dev);
4606
4607 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004608 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004609 eth->base = devm_platform_ioremap_resource(pdev, 0);
4610 if (IS_ERR(eth->base))
4611 return PTR_ERR(eth->base);
4612
developer089e8852022-09-28 14:43:46 +08004613 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4614 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4615 if (IS_ERR(eth->sram_base))
4616 return PTR_ERR(eth->sram_base);
4617 }
4618
developerfd40db22021-04-29 10:08:25 +08004619 if(eth->soc->has_sram) {
4620 struct resource *res;
4621 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004622 if (unlikely(!res))
4623 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004624 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4625 }
4626
developer0fef5222023-04-26 14:48:31 +08004627 mtk_get_hwver(eth);
4628
developer68ce74f2023-01-03 16:11:57 +08004629 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004630 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004631
developer089e8852022-09-28 14:43:46 +08004632 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4633 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4634 if (!err) {
4635 err = dma_set_coherent_mask(&pdev->dev,
4636 DMA_BIT_MASK(36));
4637 if (err) {
4638 dev_err(&pdev->dev, "Wrong DMA config\n");
4639 return -EINVAL;
4640 }
4641 }
4642 }
4643
developerfd40db22021-04-29 10:08:25 +08004644 spin_lock_init(&eth->page_lock);
4645 spin_lock_init(&eth->tx_irq_lock);
4646 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004647 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004648
4649 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4650 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4651 "mediatek,ethsys");
4652 if (IS_ERR(eth->ethsys)) {
4653 dev_err(&pdev->dev, "no ethsys regmap found\n");
4654 return PTR_ERR(eth->ethsys);
4655 }
4656 }
4657
4658 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4659 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4660 "mediatek,infracfg");
4661 if (IS_ERR(eth->infra)) {
4662 dev_err(&pdev->dev, "no infracfg regmap found\n");
4663 return PTR_ERR(eth->infra);
4664 }
4665 }
4666
developer3f28d382023-03-07 16:06:30 +08004667 if (of_dma_is_coherent(pdev->dev.of_node)) {
4668 struct regmap *cci;
4669
4670 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4671 "cci-control-port");
4672 /* enable CPU/bus coherency */
4673 if (!IS_ERR(cci))
4674 regmap_write(cci, 0, 3);
4675 }
4676
developerfd40db22021-04-29 10:08:25 +08004677 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004678 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
developerfd40db22021-04-29 10:08:25 +08004679 GFP_KERNEL);
developer4e8a3fd2023-04-10 18:05:44 +08004680 if (!eth->sgmii)
developerfd40db22021-04-29 10:08:25 +08004681 return -ENOMEM;
4682
developer4e8a3fd2023-04-10 18:05:44 +08004683 err = mtk_sgmii_init(eth, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004684 eth->soc->ana_rgc3);
developer089e8852022-09-28 14:43:46 +08004685 if (err)
4686 return err;
4687 }
4688
4689 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004690 eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii),
4691 GFP_KERNEL);
4692 if (!eth->usxgmii)
4693 return -ENOMEM;
developer089e8852022-09-28 14:43:46 +08004694
developer4e8a3fd2023-04-10 18:05:44 +08004695 err = mtk_usxgmii_init(eth, pdev->dev.of_node);
developer089e8852022-09-28 14:43:46 +08004696 if (err)
4697 return err;
4698
4699 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004700 if (err)
4701 return err;
4702 }
4703
4704 if (eth->soc->required_pctl) {
4705 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4706 "mediatek,pctl");
4707 if (IS_ERR(eth->pctl)) {
4708 dev_err(&pdev->dev, "no pctl regmap found\n");
4709 return PTR_ERR(eth->pctl);
4710 }
4711 }
4712
developer18f46a82021-07-20 21:08:21 +08004713 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004714 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4715 eth->irq[i] = eth->irq[0];
4716 else
4717 eth->irq[i] = platform_get_irq(pdev, i);
4718 if (eth->irq[i] < 0) {
4719 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4720 return -ENXIO;
4721 }
4722 }
4723
4724 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4725 eth->clks[i] = devm_clk_get(eth->dev,
4726 mtk_clks_source_name[i]);
4727 if (IS_ERR(eth->clks[i])) {
4728 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4729 return -EPROBE_DEFER;
4730 if (eth->soc->required_clks & BIT(i)) {
4731 dev_err(&pdev->dev, "clock %s not found\n",
4732 mtk_clks_source_name[i]);
4733 return -EINVAL;
4734 }
4735 eth->clks[i] = NULL;
4736 }
4737 }
4738
4739 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4740 INIT_WORK(&eth->pending_work, mtk_pending_work);
4741
developer8051e042022-04-08 13:26:36 +08004742 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004743 if (err)
4744 return err;
4745
4746 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4747
4748 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4749 if (!of_device_is_compatible(mac_np,
4750 "mediatek,eth-mac"))
4751 continue;
4752
4753 if (!of_device_is_available(mac_np))
4754 continue;
4755
4756 err = mtk_add_mac(eth, mac_np);
4757 if (err) {
4758 of_node_put(mac_np);
4759 goto err_deinit_hw;
4760 }
4761 }
4762
developer18f46a82021-07-20 21:08:21 +08004763 err = mtk_napi_init(eth);
4764 if (err)
4765 goto err_free_dev;
4766
developerfd40db22021-04-29 10:08:25 +08004767 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4768 err = devm_request_irq(eth->dev, eth->irq[0],
4769 mtk_handle_irq, 0,
4770 dev_name(eth->dev), eth);
4771 } else {
4772 err = devm_request_irq(eth->dev, eth->irq[1],
4773 mtk_handle_irq_tx, 0,
4774 dev_name(eth->dev), eth);
4775 if (err)
4776 goto err_free_dev;
4777
4778 err = devm_request_irq(eth->dev, eth->irq[2],
4779 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004780 dev_name(eth->dev), &eth->rx_napi[0]);
4781 if (err)
4782 goto err_free_dev;
4783
developer793f7b42022-05-20 13:54:51 +08004784 if (MTK_MAX_IRQ_NUM > 3) {
4785 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4786 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4787 err = devm_request_irq(eth->dev,
4788 eth->irq[2 + i],
4789 mtk_handle_irq_rx, 0,
4790 dev_name(eth->dev),
4791 &eth->rx_napi[i]);
4792 if (err)
4793 goto err_free_dev;
4794 }
4795 } else {
4796 err = devm_request_irq(eth->dev, eth->irq[3],
4797 mtk_handle_fe_irq, 0,
4798 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004799 if (err)
4800 goto err_free_dev;
4801 }
4802 }
developerfd40db22021-04-29 10:08:25 +08004803 }
developer8051e042022-04-08 13:26:36 +08004804
developerfd40db22021-04-29 10:08:25 +08004805 if (err)
4806 goto err_free_dev;
4807
4808 /* No MT7628/88 support yet */
4809 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4810 err = mtk_mdio_init(eth);
4811 if (err)
4812 goto err_free_dev;
4813 }
4814
4815 for (i = 0; i < MTK_MAX_DEVS; i++) {
4816 if (!eth->netdev[i])
4817 continue;
4818
4819 err = register_netdev(eth->netdev[i]);
4820 if (err) {
4821 dev_err(eth->dev, "error bringing up device\n");
4822 goto err_deinit_mdio;
4823 } else
4824 netif_info(eth, probe, eth->netdev[i],
4825 "mediatek frame engine at 0x%08lx, irq %d\n",
4826 eth->netdev[i]->base_addr, eth->irq[0]);
4827 }
4828
4829 /* we run 2 devices on the same DMA ring so we need a dummy device
4830 * for NAPI to work
4831 */
4832 init_dummy_netdev(&eth->dummy_dev);
4833 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4834 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004835 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004836 MTK_NAPI_WEIGHT);
4837
developer18f46a82021-07-20 21:08:21 +08004838 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4839 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4840 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4841 mtk_napi_rx, MTK_NAPI_WEIGHT);
4842 }
4843
developer75e4dad2022-11-16 15:17:14 +08004844#if defined(CONFIG_XFRM_OFFLOAD)
4845 mtk_ipsec_offload_init(eth);
4846#endif
developerfd40db22021-04-29 10:08:25 +08004847 mtketh_debugfs_init(eth);
4848 debug_proc_init(eth);
4849
4850 platform_set_drvdata(pdev, eth);
4851
developer8051e042022-04-08 13:26:36 +08004852 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004853#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004854 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4855 eth->mtk_dma_monitor_timer.expires = jiffies;
4856 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004857#endif
developer8051e042022-04-08 13:26:36 +08004858
developerfd40db22021-04-29 10:08:25 +08004859 return 0;
4860
4861err_deinit_mdio:
4862 mtk_mdio_cleanup(eth);
4863err_free_dev:
4864 mtk_free_dev(eth);
4865err_deinit_hw:
4866 mtk_hw_deinit(eth);
4867
4868 return err;
4869}
4870
4871static int mtk_remove(struct platform_device *pdev)
4872{
4873 struct mtk_eth *eth = platform_get_drvdata(pdev);
4874 struct mtk_mac *mac;
4875 int i;
4876
4877 /* stop all devices to make sure that dma is properly shut down */
4878 for (i = 0; i < MTK_MAC_COUNT; i++) {
4879 if (!eth->netdev[i])
4880 continue;
4881 mtk_stop(eth->netdev[i]);
4882 mac = netdev_priv(eth->netdev[i]);
4883 phylink_disconnect_phy(mac->phylink);
4884 }
4885
4886 mtk_hw_deinit(eth);
4887
4888 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004889 netif_napi_del(&eth->rx_napi[0].napi);
4890
4891 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4892 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4893 netif_napi_del(&eth->rx_napi[i].napi);
4894 }
4895
developerfd40db22021-04-29 10:08:25 +08004896 mtk_cleanup(eth);
4897 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004898 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4899 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004900
4901 return 0;
4902}
4903
4904static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004905 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004906 .caps = MT7623_CAPS | MTK_HWLRO,
4907 .hw_features = MTK_HW_FEATURES,
4908 .required_clks = MT7623_CLKS_BITMAP,
4909 .required_pctl = true,
4910 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004911 .txrx = {
4912 .txd_size = sizeof(struct mtk_tx_dma),
4913 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004914 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004915 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4916 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4917 },
developerfd40db22021-04-29 10:08:25 +08004918};
4919
4920static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004921 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004922 .caps = MT7621_CAPS,
4923 .hw_features = MTK_HW_FEATURES,
4924 .required_clks = MT7621_CLKS_BITMAP,
4925 .required_pctl = false,
4926 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004927 .txrx = {
4928 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004929 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004930 .rxd_size = sizeof(struct mtk_rx_dma),
4931 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4932 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4933 },
developerfd40db22021-04-29 10:08:25 +08004934};
4935
4936static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004937 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004938 .ana_rgc3 = 0x2028,
4939 .caps = MT7622_CAPS | MTK_HWLRO,
4940 .hw_features = MTK_HW_FEATURES,
4941 .required_clks = MT7622_CLKS_BITMAP,
4942 .required_pctl = false,
4943 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004944 .txrx = {
4945 .txd_size = sizeof(struct mtk_tx_dma),
4946 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004947 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004948 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4949 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4950 },
developerfd40db22021-04-29 10:08:25 +08004951};
4952
4953static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004954 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004955 .caps = MT7623_CAPS | MTK_HWLRO,
4956 .hw_features = MTK_HW_FEATURES,
4957 .required_clks = MT7623_CLKS_BITMAP,
4958 .required_pctl = true,
4959 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004960 .txrx = {
4961 .txd_size = sizeof(struct mtk_tx_dma),
4962 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004963 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004964 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4965 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4966 },
developerfd40db22021-04-29 10:08:25 +08004967};
4968
4969static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004970 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004971 .ana_rgc3 = 0x128,
4972 .caps = MT7629_CAPS | MTK_HWLRO,
4973 .hw_features = MTK_HW_FEATURES,
4974 .required_clks = MT7629_CLKS_BITMAP,
4975 .required_pctl = false,
4976 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004977 .txrx = {
4978 .txd_size = sizeof(struct mtk_tx_dma),
4979 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004980 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004981 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4982 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4983 },
developerfd40db22021-04-29 10:08:25 +08004984};
4985
4986static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004987 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004988 .ana_rgc3 = 0x128,
4989 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004990 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004991 .required_clks = MT7986_CLKS_BITMAP,
4992 .required_pctl = false,
4993 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004994 .txrx = {
4995 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004996 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004997 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004998 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4999 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5000 },
developerfd40db22021-04-29 10:08:25 +08005001};
5002
developer255bba22021-07-27 15:16:33 +08005003static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08005004 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08005005 .ana_rgc3 = 0x128,
5006 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08005007 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08005008 .required_clks = MT7981_CLKS_BITMAP,
5009 .required_pctl = false,
5010 .has_sram = true,
developere9356982022-07-04 09:03:20 +08005011 .txrx = {
5012 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08005013 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005014 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08005015 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5016 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5017 },
developer255bba22021-07-27 15:16:33 +08005018};
5019
developer089e8852022-09-28 14:43:46 +08005020static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08005021 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08005022 .ana_rgc3 = 0x128,
5023 .caps = MT7988_CAPS,
5024 .hw_features = MTK_HW_FEATURES,
5025 .required_clks = MT7988_CLKS_BITMAP,
5026 .required_pctl = false,
5027 .has_sram = true,
5028 .txrx = {
5029 .txd_size = sizeof(struct mtk_tx_dma_v2),
5030 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08005031 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08005032 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5033 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5034 },
5035};
5036
developerfd40db22021-04-29 10:08:25 +08005037static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08005038 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08005039 .caps = MT7628_CAPS,
5040 .hw_features = MTK_HW_FEATURES_MT7628,
5041 .required_clks = MT7628_CLKS_BITMAP,
5042 .required_pctl = false,
5043 .has_sram = false,
developere9356982022-07-04 09:03:20 +08005044 .txrx = {
5045 .txd_size = sizeof(struct mtk_tx_dma),
5046 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005047 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08005048 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5049 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
5050 },
developerfd40db22021-04-29 10:08:25 +08005051};
5052
5053const struct of_device_id of_mtk_match[] = {
5054 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
5055 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
5056 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
5057 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
5058 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
5059 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08005060 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08005061 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08005062 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
5063 {},
5064};
5065MODULE_DEVICE_TABLE(of, of_mtk_match);
5066
5067static struct platform_driver mtk_driver = {
5068 .probe = mtk_probe,
5069 .remove = mtk_remove,
5070 .driver = {
5071 .name = "mtk_soc_eth",
5072 .of_match_table = of_mtk_match,
5073 },
5074};
5075
5076module_platform_driver(mtk_driver);
5077
5078MODULE_LICENSE("GPL");
5079MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5080MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");