blob: af4893c2c0eda513585b9186fa76bc9bb4d8784b [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
42
developerfd40db22021-04-29 10:08:25 +080043module_param_named(msg_level, mtk_msg_level, int, 0);
44MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080045DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080046
47#define MTK_ETHTOOL_STAT(x) { #x, \
48 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
49
50/* strings used by ethtool */
51static const struct mtk_ethtool_stats {
52 char str[ETH_GSTRING_LEN];
53 u32 offset;
54} mtk_ethtool_stats[] = {
55 MTK_ETHTOOL_STAT(tx_bytes),
56 MTK_ETHTOOL_STAT(tx_packets),
57 MTK_ETHTOOL_STAT(tx_skip),
58 MTK_ETHTOOL_STAT(tx_collisions),
59 MTK_ETHTOOL_STAT(rx_bytes),
60 MTK_ETHTOOL_STAT(rx_packets),
61 MTK_ETHTOOL_STAT(rx_overflow),
62 MTK_ETHTOOL_STAT(rx_fcs_errors),
63 MTK_ETHTOOL_STAT(rx_short_errors),
64 MTK_ETHTOOL_STAT(rx_long_errors),
65 MTK_ETHTOOL_STAT(rx_checksum_errors),
66 MTK_ETHTOOL_STAT(rx_flow_control_packets),
67};
68
69static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +080070 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
71 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +080072 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
73 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +080074 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
75 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
76 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
77 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
78 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
79 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
80 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
81 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
82 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +080083};
84
85void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
86{
87 __raw_writel(val, eth->base + reg);
88}
89
90u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
91{
92 return __raw_readl(eth->base + reg);
93}
94
95u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
96{
97 u32 val;
98
99 val = mtk_r32(eth, reg);
100 val &= ~mask;
101 val |= set;
102 mtk_w32(eth, val, reg);
103 return reg;
104}
105
106static int mtk_mdio_busy_wait(struct mtk_eth *eth)
107{
108 unsigned long t_start = jiffies;
109
110 while (1) {
111 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
112 return 0;
113 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
114 break;
developerc4671b22021-05-28 13:16:42 +0800115 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800116 }
117
118 dev_err(eth->dev, "mdio: MDIO timeout\n");
119 return -1;
120}
121
developer599cda42022-05-24 15:13:31 +0800122u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
123 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800124{
125 if (mtk_mdio_busy_wait(eth))
126 return -1;
127
128 write_data &= 0xffff;
129
developer599cda42022-05-24 15:13:31 +0800130 if (phy_reg & MII_ADDR_C45) {
131 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
132 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
133 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
134 MTK_PHY_IAC);
135
136 if (mtk_mdio_busy_wait(eth))
137 return -1;
138
139 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
140 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
141 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
142 MTK_PHY_IAC);
143 } else {
144 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
145 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
146 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
147 MTK_PHY_IAC);
148 }
developerfd40db22021-04-29 10:08:25 +0800149
150 if (mtk_mdio_busy_wait(eth))
151 return -1;
152
153 return 0;
154}
155
developer599cda42022-05-24 15:13:31 +0800156u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800157{
158 u32 d;
159
160 if (mtk_mdio_busy_wait(eth))
161 return 0xffff;
162
developer599cda42022-05-24 15:13:31 +0800163 if (phy_reg & MII_ADDR_C45) {
164 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
165 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
166 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
167 MTK_PHY_IAC);
168
169 if (mtk_mdio_busy_wait(eth))
170 return 0xffff;
171
172 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
173 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
174 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
175 MTK_PHY_IAC);
176 } else {
177 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
178 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
179 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
180 MTK_PHY_IAC);
181 }
developerfd40db22021-04-29 10:08:25 +0800182
183 if (mtk_mdio_busy_wait(eth))
184 return 0xffff;
185
186 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
187
188 return d;
189}
190
191static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
192 int phy_reg, u16 val)
193{
194 struct mtk_eth *eth = bus->priv;
195
196 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
197}
198
199static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
200{
201 struct mtk_eth *eth = bus->priv;
202
203 return _mtk_mdio_read(eth, phy_addr, phy_reg);
204}
205
developerabeadd52022-08-15 11:26:44 +0800206static int mtk_mdio_reset(struct mii_bus *bus)
207{
208 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
209 * we just need to wait until device ready.
210 */
211 mdelay(20);
212
213 return 0;
214}
215
developerfd40db22021-04-29 10:08:25 +0800216static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
217 phy_interface_t interface)
218{
developer543e7922022-12-01 11:24:47 +0800219 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800220
221 /* Check DDR memory type.
222 * Currently TRGMII mode with DDR2 memory is not supported.
223 */
224 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
225 if (interface == PHY_INTERFACE_MODE_TRGMII &&
226 val & SYSCFG_DRAM_TYPE_DDR2) {
227 dev_err(eth->dev,
228 "TRGMII mode with DDR2 memory is not supported!\n");
229 return -EOPNOTSUPP;
230 }
231
232 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
233 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
234
235 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
236 ETHSYS_TRGMII_MT7621_MASK, val);
237
238 return 0;
239}
240
241static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
242 phy_interface_t interface, int speed)
243{
244 u32 val;
245 int ret;
246
247 if (interface == PHY_INTERFACE_MODE_TRGMII) {
248 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
249 val = 500000000;
250 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
251 if (ret)
252 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
253 return;
254 }
255
256 val = (speed == SPEED_1000) ?
257 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
258 mtk_w32(eth, val, INTF_MODE);
259
260 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
261 ETHSYS_TRGMII_CLK_SEL362_5,
262 ETHSYS_TRGMII_CLK_SEL362_5);
263
264 val = (speed == SPEED_1000) ? 250000000 : 500000000;
265 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
266 if (ret)
267 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
268
269 val = (speed == SPEED_1000) ?
270 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
271 mtk_w32(eth, val, TRGMII_RCK_CTRL);
272
273 val = (speed == SPEED_1000) ?
274 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
275 mtk_w32(eth, val, TRGMII_TCK_CTRL);
276}
277
developer089e8852022-09-28 14:43:46 +0800278static void mtk_setup_bridge_switch(struct mtk_eth *eth)
279{
280 int val;
281
282 /* Force Port1 XGMAC Link Up */
283 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
284 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
285 MTK_XGMAC_STS(MTK_GMAC1_ID));
286
287 /* Adjust GSW bridge IPG to 11*/
288 val = mtk_r32(eth, MTK_GSW_CFG);
289 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
290 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
291 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
292 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800293}
294
developerfd40db22021-04-29 10:08:25 +0800295static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
296 const struct phylink_link_state *state)
297{
298 struct mtk_mac *mac = container_of(config, struct mtk_mac,
299 phylink_config);
300 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800301 u32 sid, i;
developer543e7922022-12-01 11:24:47 +0800302 int val = 0, ge_mode, err = 0;
developerfd40db22021-04-29 10:08:25 +0800303
304 /* MT76x8 has no hardware settings between for the MAC */
305 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
306 mac->interface != state->interface) {
307 /* Setup soc pin functions */
308 switch (state->interface) {
309 case PHY_INTERFACE_MODE_TRGMII:
310 if (mac->id)
311 goto err_phy;
312 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
313 MTK_GMAC1_TRGMII))
314 goto err_phy;
315 /* fall through */
316 case PHY_INTERFACE_MODE_RGMII_TXID:
317 case PHY_INTERFACE_MODE_RGMII_RXID:
318 case PHY_INTERFACE_MODE_RGMII_ID:
319 case PHY_INTERFACE_MODE_RGMII:
320 case PHY_INTERFACE_MODE_MII:
321 case PHY_INTERFACE_MODE_REVMII:
322 case PHY_INTERFACE_MODE_RMII:
323 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
324 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
325 if (err)
326 goto init_err;
327 }
328 break;
329 case PHY_INTERFACE_MODE_1000BASEX:
330 case PHY_INTERFACE_MODE_2500BASEX:
331 case PHY_INTERFACE_MODE_SGMII:
332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
333 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
334 if (err)
335 goto init_err;
336 }
337 break;
338 case PHY_INTERFACE_MODE_GMII:
339 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
340 err = mtk_gmac_gephy_path_setup(eth, mac->id);
341 if (err)
342 goto init_err;
343 }
344 break;
developer30e13e72022-11-03 10:21:24 +0800345 case PHY_INTERFACE_MODE_XGMII:
346 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
347 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
348 if (err)
349 goto init_err;
350 }
351 break;
developer089e8852022-09-28 14:43:46 +0800352 case PHY_INTERFACE_MODE_USXGMII:
353 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800354 case PHY_INTERFACE_MODE_5GBASER:
developer089e8852022-09-28 14:43:46 +0800355 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
356 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
357 if (err)
358 goto init_err;
359 }
360 break;
developerfd40db22021-04-29 10:08:25 +0800361 default:
362 goto err_phy;
363 }
364
365 /* Setup clock for 1st gmac */
366 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
367 !phy_interface_mode_is_8023z(state->interface) &&
368 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
369 if (MTK_HAS_CAPS(mac->hw->soc->caps,
370 MTK_TRGMII_MT7621_CLK)) {
371 if (mt7621_gmac0_rgmii_adjust(mac->hw,
372 state->interface))
373 goto err_phy;
374 } else {
375 mtk_gmac0_rgmii_adjust(mac->hw,
376 state->interface,
377 state->speed);
378
379 /* mt7623_pad_clk_setup */
380 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
381 mtk_w32(mac->hw,
382 TD_DM_DRVP(8) | TD_DM_DRVN(8),
383 TRGMII_TD_ODT(i));
384
385 /* Assert/release MT7623 RXC reset */
386 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
387 TRGMII_RCK_CTRL);
388 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
389 }
390 }
391
392 ge_mode = 0;
393 switch (state->interface) {
394 case PHY_INTERFACE_MODE_MII:
395 case PHY_INTERFACE_MODE_GMII:
396 ge_mode = 1;
397 break;
398 case PHY_INTERFACE_MODE_REVMII:
399 ge_mode = 2;
400 break;
401 case PHY_INTERFACE_MODE_RMII:
402 if (mac->id)
403 goto err_phy;
404 ge_mode = 3;
405 break;
406 default:
407 break;
408 }
409
410 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800411 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800412 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
413 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
414 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
415 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800416 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800417
418 mac->interface = state->interface;
419 }
420
421 /* SGMII */
422 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
423 phy_interface_mode_is_8023z(state->interface)) {
424 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
425 * being setup done.
426 */
developerd82e8372022-02-09 15:00:09 +0800427 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800428 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
431 SYSCFG0_SGMII_MASK,
432 ~(u32)SYSCFG0_SGMII_MASK);
433
434 /* Decide how GMAC and SGMIISYS be mapped */
435 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
436 0 : mac->id;
437
438 /* Setup SGMIISYS with the determined property */
439 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800440 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800441 state);
developer2fbee452022-08-12 13:58:20 +0800442 else
developer089e8852022-09-28 14:43:46 +0800443 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800444
developerd82e8372022-02-09 15:00:09 +0800445 if (err) {
446 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800447 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800448 }
developerfd40db22021-04-29 10:08:25 +0800449
450 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
451 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800452 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800453 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800454 state->interface == PHY_INTERFACE_MODE_10GKR ||
455 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800456 sid = mac->id;
457
458 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
459 sid != MTK_GMAC1_ID) {
460 if (phylink_autoneg_inband(mode))
461 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800462 state);
developer089e8852022-09-28 14:43:46 +0800463 else
464 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
465 SPEED_10000);
466
467 if (err)
468 goto init_err;
469 }
developerfd40db22021-04-29 10:08:25 +0800470 } else if (phylink_autoneg_inband(mode)) {
471 dev_err(eth->dev,
472 "In-band mode not supported in non SGMII mode!\n");
473 return;
474 }
475
476 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800477 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800478 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
479 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800480
developer089e8852022-09-28 14:43:46 +0800481 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
482 switch (mac->id) {
483 case MTK_GMAC1_ID:
484 mtk_setup_bridge_switch(eth);
485 break;
486 case MTK_GMAC3_ID:
487 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
488 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
489 MTK_XGMAC_STS(mac->id));
490 break;
491 }
492 }
developerfd40db22021-04-29 10:08:25 +0800493 }
494
developerfd40db22021-04-29 10:08:25 +0800495 return;
496
497err_phy:
498 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
499 mac->id, phy_modes(state->interface));
500 return;
501
502init_err:
503 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
504 mac->id, phy_modes(state->interface), err);
505}
506
developer089e8852022-09-28 14:43:46 +0800507static int mtk_mac_pcs_get_state(struct phylink_config *config,
508 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800509{
510 struct mtk_mac *mac = container_of(config, struct mtk_mac,
511 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800512
developer089e8852022-09-28 14:43:46 +0800513 if (mac->type == MTK_XGDM_TYPE) {
514 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800515
developer089e8852022-09-28 14:43:46 +0800516 if (mac->id == MTK_GMAC2_ID)
517 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800518
developer089e8852022-09-28 14:43:46 +0800519 state->duplex = 1;
520
521 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
522 case 0:
523 state->speed = SPEED_10000;
524 break;
525 case 1:
526 state->speed = SPEED_5000;
527 break;
528 case 2:
529 state->speed = SPEED_2500;
530 break;
531 case 3:
532 state->speed = SPEED_1000;
533 break;
534 }
535
536 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
537 } else if (mac->type == MTK_GDM_TYPE) {
538 struct mtk_eth *eth = mac->hw;
539 struct mtk_xgmii *ss = eth->xgmii;
540 u32 id = mtk_mac2xgmii_id(eth, mac->id);
541 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800542 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800543
544 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
545
546 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
547
548 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
549 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
550
551 val = val >> 16;
552
553 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
554
555 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
556 case 0:
557 state->speed = SPEED_10;
558 break;
559 case 1:
560 state->speed = SPEED_100;
561 break;
562 case 2:
563 state->speed = SPEED_1000;
564 break;
565 }
566 } else {
567 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
568
569 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
570
571 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
572 case 0:
573 state->speed = SPEED_10;
574 break;
575 case 1:
576 state->speed = SPEED_100;
577 break;
578 case 2:
579 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
580 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
581 break;
582 }
583 }
584
585 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
586 if (pmsr & MAC_MSR_RX_FC)
587 state->pause |= MLO_PAUSE_RX;
588 if (pmsr & MAC_MSR_TX_FC)
589 state->pause |= MLO_PAUSE_TX;
590 }
developerfd40db22021-04-29 10:08:25 +0800591
592 return 1;
593}
594
595static void mtk_mac_an_restart(struct phylink_config *config)
596{
597 struct mtk_mac *mac = container_of(config, struct mtk_mac,
598 phylink_config);
599
developer089e8852022-09-28 14:43:46 +0800600 if (mac->type != MTK_XGDM_TYPE)
601 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800602}
603
604static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
605 phy_interface_t interface)
606{
607 struct mtk_mac *mac = container_of(config, struct mtk_mac,
608 phylink_config);
developer089e8852022-09-28 14:43:46 +0800609 u32 mcr;
610
611 if (mac->type == MTK_GDM_TYPE) {
612 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
613 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
614 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
615 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
616 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800617
developer089e8852022-09-28 14:43:46 +0800618 mcr &= 0xfffffff0;
619 mcr |= XMAC_MCR_TRX_DISABLE;
620 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
621 }
developerfd40db22021-04-29 10:08:25 +0800622}
623
624static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
625 phy_interface_t interface,
626 struct phy_device *phy)
627{
628 struct mtk_mac *mac = container_of(config, struct mtk_mac,
629 phylink_config);
developer089e8852022-09-28 14:43:46 +0800630 u32 mcr, mcr_cur;
631
632 if (mac->type == MTK_GDM_TYPE) {
633 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
634 mcr = mcr_cur;
635 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
636 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
637 MAC_MCR_FORCE_RX_FC);
638 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
639 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
640
641 /* Configure speed */
642 switch (speed) {
643 case SPEED_2500:
644 case SPEED_1000:
645 mcr |= MAC_MCR_SPEED_1000;
646 break;
647 case SPEED_100:
648 mcr |= MAC_MCR_SPEED_100;
649 break;
650 }
651
652 /* Configure duplex */
653 if (duplex == DUPLEX_FULL)
654 mcr |= MAC_MCR_FORCE_DPX;
655
656 /* Configure pause modes -
657 * phylink will avoid these for half duplex
658 */
659 if (tx_pause)
660 mcr |= MAC_MCR_FORCE_TX_FC;
661 if (rx_pause)
662 mcr |= MAC_MCR_FORCE_RX_FC;
663
664 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
665
666 /* Only update control register when needed! */
667 if (mcr != mcr_cur)
668 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
669 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
670 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
671
672 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
673 /* Configure pause modes -
674 * phylink will avoid these for half duplex
675 */
676 if (tx_pause)
677 mcr |= XMAC_MCR_FORCE_TX_FC;
678 if (rx_pause)
679 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800680
developer089e8852022-09-28 14:43:46 +0800681 mcr &= ~(XMAC_MCR_TRX_DISABLE);
682 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
683 }
developerfd40db22021-04-29 10:08:25 +0800684}
685
686static void mtk_validate(struct phylink_config *config,
687 unsigned long *supported,
688 struct phylink_link_state *state)
689{
690 struct mtk_mac *mac = container_of(config, struct mtk_mac,
691 phylink_config);
692 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
693
694 if (state->interface != PHY_INTERFACE_MODE_NA &&
695 state->interface != PHY_INTERFACE_MODE_MII &&
696 state->interface != PHY_INTERFACE_MODE_GMII &&
697 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
698 phy_interface_mode_is_rgmii(state->interface)) &&
699 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
700 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
701 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
702 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800703 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800704 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
705 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800706 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
707 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
708 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
709 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800710 linkmode_zero(supported);
711 return;
712 }
713
714 phylink_set_port_modes(mask);
715 phylink_set(mask, Autoneg);
716
717 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800718 case PHY_INTERFACE_MODE_USXGMII:
719 case PHY_INTERFACE_MODE_10GKR:
720 phylink_set(mask, 10000baseKR_Full);
721 phylink_set(mask, 10000baseT_Full);
722 phylink_set(mask, 10000baseCR_Full);
723 phylink_set(mask, 10000baseSR_Full);
724 phylink_set(mask, 10000baseLR_Full);
725 phylink_set(mask, 10000baseLRM_Full);
726 phylink_set(mask, 10000baseER_Full);
727 phylink_set(mask, 100baseT_Half);
728 phylink_set(mask, 100baseT_Full);
729 phylink_set(mask, 1000baseT_Half);
730 phylink_set(mask, 1000baseT_Full);
731 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800732 phylink_set(mask, 2500baseT_Full);
733 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800734 break;
developerfd40db22021-04-29 10:08:25 +0800735 case PHY_INTERFACE_MODE_TRGMII:
736 phylink_set(mask, 1000baseT_Full);
737 break;
developer30e13e72022-11-03 10:21:24 +0800738 case PHY_INTERFACE_MODE_XGMII:
739 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800740 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800741 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800742 /* fall through; */
743 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800744 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800745 phylink_set(mask, 2500baseT_Full);
746 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800747 case PHY_INTERFACE_MODE_GMII:
748 case PHY_INTERFACE_MODE_RGMII:
749 case PHY_INTERFACE_MODE_RGMII_ID:
750 case PHY_INTERFACE_MODE_RGMII_RXID:
751 case PHY_INTERFACE_MODE_RGMII_TXID:
752 phylink_set(mask, 1000baseT_Half);
753 /* fall through */
754 case PHY_INTERFACE_MODE_SGMII:
755 phylink_set(mask, 1000baseT_Full);
756 phylink_set(mask, 1000baseX_Full);
757 /* fall through */
758 case PHY_INTERFACE_MODE_MII:
759 case PHY_INTERFACE_MODE_RMII:
760 case PHY_INTERFACE_MODE_REVMII:
761 case PHY_INTERFACE_MODE_NA:
762 default:
763 phylink_set(mask, 10baseT_Half);
764 phylink_set(mask, 10baseT_Full);
765 phylink_set(mask, 100baseT_Half);
766 phylink_set(mask, 100baseT_Full);
767 break;
768 }
769
770 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800771
772 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
773 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +0800774 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800775 phylink_set(mask, 10000baseSR_Full);
776 phylink_set(mask, 10000baseLR_Full);
777 phylink_set(mask, 10000baseLRM_Full);
778 phylink_set(mask, 10000baseER_Full);
779 phylink_set(mask, 1000baseKX_Full);
780 phylink_set(mask, 1000baseT_Full);
781 phylink_set(mask, 1000baseX_Full);
782 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +0800783 phylink_set(mask, 2500baseT_Full);
784 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800785 }
developerfd40db22021-04-29 10:08:25 +0800786 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
787 phylink_set(mask, 1000baseT_Full);
788 phylink_set(mask, 1000baseX_Full);
789 phylink_set(mask, 2500baseX_Full);
790 }
791 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
792 phylink_set(mask, 1000baseT_Full);
793 phylink_set(mask, 1000baseT_Half);
794 phylink_set(mask, 1000baseX_Full);
795 }
796 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
797 phylink_set(mask, 1000baseT_Full);
798 phylink_set(mask, 1000baseT_Half);
799 }
800 }
801
developer30e13e72022-11-03 10:21:24 +0800802 if (mac->type == MTK_XGDM_TYPE) {
803 phylink_clear(mask, 10baseT_Half);
804 phylink_clear(mask, 100baseT_Half);
805 phylink_clear(mask, 1000baseT_Half);
806 }
807
developerfd40db22021-04-29 10:08:25 +0800808 phylink_set(mask, Pause);
809 phylink_set(mask, Asym_Pause);
810
811 linkmode_and(supported, supported, mask);
812 linkmode_and(state->advertising, state->advertising, mask);
813
814 /* We can only operate at 2500BaseX or 1000BaseX. If requested
815 * to advertise both, only report advertising at 2500BaseX.
816 */
817 phylink_helper_basex_speed(state);
818}
819
820static const struct phylink_mac_ops mtk_phylink_ops = {
821 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800822 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800823 .mac_an_restart = mtk_mac_an_restart,
824 .mac_config = mtk_mac_config,
825 .mac_link_down = mtk_mac_link_down,
826 .mac_link_up = mtk_mac_link_up,
827};
828
829static int mtk_mdio_init(struct mtk_eth *eth)
830{
831 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800832 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800833 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800834 u32 val;
developerfd40db22021-04-29 10:08:25 +0800835
836 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
837 if (!mii_np) {
838 dev_err(eth->dev, "no %s child node found", "mdio-bus");
839 return -ENODEV;
840 }
841
842 if (!of_device_is_available(mii_np)) {
843 ret = -ENODEV;
844 goto err_put_node;
845 }
846
847 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
848 if (!eth->mii_bus) {
849 ret = -ENOMEM;
850 goto err_put_node;
851 }
852
853 eth->mii_bus->name = "mdio";
854 eth->mii_bus->read = mtk_mdio_read;
855 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800856 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800857 eth->mii_bus->priv = eth;
858 eth->mii_bus->parent = eth->dev;
859
developer6fd46562021-10-14 15:04:34 +0800860 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800861 ret = -ENOMEM;
862 goto err_put_node;
863 }
developerc8acd8d2022-11-10 09:07:10 +0800864
865 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
866 max_clk = val;
867
868 while (clk / divider > max_clk) {
869 if (divider >= 63)
870 break;
871
872 divider++;
873 };
874
875 /* Configure MDC Turbo Mode */
876 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
877 val = mtk_r32(eth, MTK_MAC_MISC);
878 val |= MISC_MDC_TURBO;
879 mtk_w32(eth, val, MTK_MAC_MISC);
880 } else {
881 val = mtk_r32(eth, MTK_PPSC);
882 val |= PPSC_MDC_TURBO;
883 mtk_w32(eth, val, MTK_PPSC);
884 }
885
886 /* Configure MDC Divider */
887 val = mtk_r32(eth, MTK_PPSC);
888 val &= ~PPSC_MDC_CFG;
889 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
890 mtk_w32(eth, val, MTK_PPSC);
891
892 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
893
developerfd40db22021-04-29 10:08:25 +0800894 ret = of_mdiobus_register(eth->mii_bus, mii_np);
895
896err_put_node:
897 of_node_put(mii_np);
898 return ret;
899}
900
901static void mtk_mdio_cleanup(struct mtk_eth *eth)
902{
903 if (!eth->mii_bus)
904 return;
905
906 mdiobus_unregister(eth->mii_bus);
907}
908
909static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
910{
911 unsigned long flags;
912 u32 val;
913
914 spin_lock_irqsave(&eth->tx_irq_lock, flags);
915 val = mtk_r32(eth, eth->tx_int_mask_reg);
916 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
917 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
918}
919
920static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
921{
922 unsigned long flags;
923 u32 val;
924
925 spin_lock_irqsave(&eth->tx_irq_lock, flags);
926 val = mtk_r32(eth, eth->tx_int_mask_reg);
927 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
928 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
929}
930
931static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
932{
933 unsigned long flags;
934 u32 val;
935
936 spin_lock_irqsave(&eth->rx_irq_lock, flags);
937 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
938 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
939 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
940}
941
942static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
943{
944 unsigned long flags;
945 u32 val;
946
947 spin_lock_irqsave(&eth->rx_irq_lock, flags);
948 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
949 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
950 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
951}
952
953static int mtk_set_mac_address(struct net_device *dev, void *p)
954{
955 int ret = eth_mac_addr(dev, p);
956 struct mtk_mac *mac = netdev_priv(dev);
957 struct mtk_eth *eth = mac->hw;
958 const char *macaddr = dev->dev_addr;
959
960 if (ret)
961 return ret;
962
963 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
964 return -EBUSY;
965
966 spin_lock_bh(&mac->hw->page_lock);
967 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
968 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
969 MT7628_SDM_MAC_ADRH);
970 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
971 (macaddr[4] << 8) | macaddr[5],
972 MT7628_SDM_MAC_ADRL);
973 } else {
974 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
975 MTK_GDMA_MAC_ADRH(mac->id));
976 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
977 (macaddr[4] << 8) | macaddr[5],
978 MTK_GDMA_MAC_ADRL(mac->id));
979 }
980 spin_unlock_bh(&mac->hw->page_lock);
981
982 return 0;
983}
984
985void mtk_stats_update_mac(struct mtk_mac *mac)
986{
developer089e8852022-09-28 14:43:46 +0800987 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800988 struct mtk_hw_stats *hw_stats = mac->hw_stats;
989 unsigned int base = MTK_GDM1_TX_GBCNT;
990 u64 stats;
991
992 base += hw_stats->reg_offset;
993
994 u64_stats_update_begin(&hw_stats->syncp);
995
996 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
997 stats = mtk_r32(mac->hw, base + 0x04);
998 if (stats)
999 hw_stats->rx_bytes += (stats << 32);
1000 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
1001 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
1002 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
1003 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
1004 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
1005 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
1006 hw_stats->rx_flow_control_packets +=
1007 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +08001008
1009 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1010 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
1011 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
1012 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
1013 stats = mtk_r32(mac->hw, base + 0x44);
1014 if (stats)
1015 hw_stats->tx_bytes += (stats << 32);
1016 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1017 u64_stats_update_end(&hw_stats->syncp);
1018 } else {
1019 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1020 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1021 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1022 stats = mtk_r32(mac->hw, base + 0x34);
1023 if (stats)
1024 hw_stats->tx_bytes += (stats << 32);
1025 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1026 u64_stats_update_end(&hw_stats->syncp);
1027 }
developerfd40db22021-04-29 10:08:25 +08001028}
1029
1030static void mtk_stats_update(struct mtk_eth *eth)
1031{
1032 int i;
1033
1034 for (i = 0; i < MTK_MAC_COUNT; i++) {
1035 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1036 continue;
1037 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1038 mtk_stats_update_mac(eth->mac[i]);
1039 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1040 }
1041 }
1042}
1043
1044static void mtk_get_stats64(struct net_device *dev,
1045 struct rtnl_link_stats64 *storage)
1046{
1047 struct mtk_mac *mac = netdev_priv(dev);
1048 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1049 unsigned int start;
1050
1051 if (netif_running(dev) && netif_device_present(dev)) {
1052 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1053 mtk_stats_update_mac(mac);
1054 spin_unlock_bh(&hw_stats->stats_lock);
1055 }
1056 }
1057
1058 do {
1059 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1060 storage->rx_packets = hw_stats->rx_packets;
1061 storage->tx_packets = hw_stats->tx_packets;
1062 storage->rx_bytes = hw_stats->rx_bytes;
1063 storage->tx_bytes = hw_stats->tx_bytes;
1064 storage->collisions = hw_stats->tx_collisions;
1065 storage->rx_length_errors = hw_stats->rx_short_errors +
1066 hw_stats->rx_long_errors;
1067 storage->rx_over_errors = hw_stats->rx_overflow;
1068 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1069 storage->rx_errors = hw_stats->rx_checksum_errors;
1070 storage->tx_aborted_errors = hw_stats->tx_skip;
1071 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1072
1073 storage->tx_errors = dev->stats.tx_errors;
1074 storage->rx_dropped = dev->stats.rx_dropped;
1075 storage->tx_dropped = dev->stats.tx_dropped;
1076}
1077
1078static inline int mtk_max_frag_size(int mtu)
1079{
1080 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1081 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1082 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1083
1084 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1085 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1086}
1087
1088static inline int mtk_max_buf_size(int frag_size)
1089{
1090 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1091 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1092
1093 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1094
1095 return buf_size;
1096}
1097
developere9356982022-07-04 09:03:20 +08001098static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1099 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001100{
developerfd40db22021-04-29 10:08:25 +08001101 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001102 if (!(rxd->rxd2 & RX_DMA_DONE))
1103 return false;
1104
1105 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001106 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1107 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001108
developer089e8852022-09-28 14:43:46 +08001109 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1110 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001111 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1112 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001113 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001114 }
1115
developerc4671b22021-05-28 13:16:42 +08001116 return true;
developerfd40db22021-04-29 10:08:25 +08001117}
1118
1119/* the qdma core needs scratch memory to be setup */
1120static int mtk_init_fq_dma(struct mtk_eth *eth)
1121{
developere9356982022-07-04 09:03:20 +08001122 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001123 dma_addr_t phy_ring_tail;
1124 int cnt = MTK_DMA_SIZE;
1125 dma_addr_t dma_addr;
1126 int i;
1127
1128 if (!eth->soc->has_sram) {
1129 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001130 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001131 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001132 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001133 } else {
developer089e8852022-09-28 14:43:46 +08001134 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1135 eth->scratch_ring = eth->sram_base;
1136 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1137 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001138 }
1139
1140 if (unlikely(!eth->scratch_ring))
1141 return -ENOMEM;
1142
developere9356982022-07-04 09:03:20 +08001143 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001144 if (unlikely(!eth->scratch_head))
1145 return -ENOMEM;
1146
1147 dma_addr = dma_map_single(eth->dev,
1148 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1149 DMA_FROM_DEVICE);
1150 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1151 return -ENOMEM;
1152
developer8b6f2402022-11-28 13:42:34 +08001153 phy_ring_tail = eth->phy_scratch_ring +
1154 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001155
1156 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001157 struct mtk_tx_dma_v2 *txd;
1158
1159 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1160 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001161 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001162 txd->txd2 = eth->phy_scratch_ring +
1163 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001164
developere9356982022-07-04 09:03:20 +08001165 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1166 txd->txd4 = 0;
1167
developer089e8852022-09-28 14:43:46 +08001168 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1169 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001170 txd->txd5 = 0;
1171 txd->txd6 = 0;
1172 txd->txd7 = 0;
1173 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001174 }
developerfd40db22021-04-29 10:08:25 +08001175 }
1176
1177 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1178 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1179 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1180 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1181
1182 return 0;
1183}
1184
1185static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1186{
developere9356982022-07-04 09:03:20 +08001187 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001188}
1189
1190static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001191 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001192{
developere9356982022-07-04 09:03:20 +08001193 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001194
1195 return &ring->buf[idx];
1196}
1197
1198static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001199 void *dma)
developerfd40db22021-04-29 10:08:25 +08001200{
1201 return ring->dma_pdma - ring->dma + dma;
1202}
1203
developere9356982022-07-04 09:03:20 +08001204static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001205{
developere9356982022-07-04 09:03:20 +08001206 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001207}
1208
developerc4671b22021-05-28 13:16:42 +08001209static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1210 bool napi)
developerfd40db22021-04-29 10:08:25 +08001211{
1212 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1213 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1214 dma_unmap_single(eth->dev,
1215 dma_unmap_addr(tx_buf, dma_addr0),
1216 dma_unmap_len(tx_buf, dma_len0),
1217 DMA_TO_DEVICE);
1218 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1219 dma_unmap_page(eth->dev,
1220 dma_unmap_addr(tx_buf, dma_addr0),
1221 dma_unmap_len(tx_buf, dma_len0),
1222 DMA_TO_DEVICE);
1223 }
1224 } else {
1225 if (dma_unmap_len(tx_buf, dma_len0)) {
1226 dma_unmap_page(eth->dev,
1227 dma_unmap_addr(tx_buf, dma_addr0),
1228 dma_unmap_len(tx_buf, dma_len0),
1229 DMA_TO_DEVICE);
1230 }
1231
1232 if (dma_unmap_len(tx_buf, dma_len1)) {
1233 dma_unmap_page(eth->dev,
1234 dma_unmap_addr(tx_buf, dma_addr1),
1235 dma_unmap_len(tx_buf, dma_len1),
1236 DMA_TO_DEVICE);
1237 }
1238 }
1239
1240 tx_buf->flags = 0;
1241 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001242 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1243 if (napi)
1244 napi_consume_skb(tx_buf->skb, napi);
1245 else
1246 dev_kfree_skb_any(tx_buf->skb);
1247 }
developerfd40db22021-04-29 10:08:25 +08001248 tx_buf->skb = NULL;
1249}
1250
1251static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1252 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1253 size_t size, int idx)
1254{
1255 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1256 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1257 dma_unmap_len_set(tx_buf, dma_len0, size);
1258 } else {
1259 if (idx & 1) {
1260 txd->txd3 = mapped_addr;
1261 txd->txd2 |= TX_DMA_PLEN1(size);
1262 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1263 dma_unmap_len_set(tx_buf, dma_len1, size);
1264 } else {
1265 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1266 txd->txd1 = mapped_addr;
1267 txd->txd2 = TX_DMA_PLEN0(size);
1268 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1269 dma_unmap_len_set(tx_buf, dma_len0, size);
1270 }
1271 }
1272}
1273
developere9356982022-07-04 09:03:20 +08001274static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1275 struct mtk_tx_dma_desc_info *info)
1276{
1277 struct mtk_mac *mac = netdev_priv(dev);
1278 struct mtk_eth *eth = mac->hw;
1279 struct mtk_tx_dma *desc = txd;
1280 u32 data;
1281
1282 WRITE_ONCE(desc->txd1, info->addr);
1283
1284 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1285 if (info->last)
1286 data |= TX_DMA_LS0;
1287 WRITE_ONCE(desc->txd3, data);
1288
1289 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1290 data |= QID_HIGH_BITS(info->qid);
1291 if (info->first) {
1292 if (info->gso)
1293 data |= TX_DMA_TSO;
1294 /* tx checksum offload */
1295 if (info->csum)
1296 data |= TX_DMA_CHKSUM;
1297 /* vlan header offload */
1298 if (info->vlan)
1299 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1300 }
1301
1302#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1303 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1304 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1305 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1306 }
1307
1308 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1309 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1310#endif
1311 WRITE_ONCE(desc->txd4, data);
1312}
1313
1314static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1315 struct mtk_tx_dma_desc_info *info)
1316{
1317 struct mtk_mac *mac = netdev_priv(dev);
1318 struct mtk_eth *eth = mac->hw;
1319 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001320 u32 data = 0;
1321
1322 if (!info->qid && mac->id)
1323 info->qid = MTK_QDMA_GMAC2_QID;
1324
1325 WRITE_ONCE(desc->txd1, info->addr);
1326
1327 data = TX_DMA_PLEN0(info->size);
1328 if (info->last)
1329 data |= TX_DMA_LS0;
1330 WRITE_ONCE(desc->txd3, data);
1331
1332 data = ((mac->id == MTK_GMAC3_ID) ?
1333 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1334 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1335#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1336 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1337 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1338 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1339 }
1340
1341 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1342 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1343#endif
1344 WRITE_ONCE(desc->txd4, data);
1345
1346 data = 0;
1347 if (info->first) {
1348 if (info->gso)
1349 data |= TX_DMA_TSO_V2;
1350 /* tx checksum offload */
1351 if (info->csum)
1352 data |= TX_DMA_CHKSUM_V2;
1353 }
1354 WRITE_ONCE(desc->txd5, data);
1355
1356 data = 0;
1357 if (info->first && info->vlan)
1358 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1359 WRITE_ONCE(desc->txd6, data);
1360
1361 WRITE_ONCE(desc->txd7, 0);
1362 WRITE_ONCE(desc->txd8, 0);
1363}
1364
1365static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1366 struct mtk_tx_dma_desc_info *info)
1367{
1368 struct mtk_mac *mac = netdev_priv(dev);
1369 struct mtk_eth *eth = mac->hw;
1370 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001371 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001372 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001373
developerce08bca2022-10-06 16:21:13 +08001374 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001375 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001376
developer089e8852022-09-28 14:43:46 +08001377 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1378 TX_DMA_SDP1(info->addr) : 0;
1379
developere9356982022-07-04 09:03:20 +08001380 WRITE_ONCE(desc->txd1, info->addr);
1381
1382 data = TX_DMA_PLEN0(info->size);
1383 if (info->last)
1384 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001385 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001386
developer089e8852022-09-28 14:43:46 +08001387 data = ((mac->id == MTK_GMAC3_ID) ?
1388 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001389 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001390#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1391 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1392 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1393 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1394 }
1395
1396 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1397 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1398#endif
1399 WRITE_ONCE(desc->txd4, data);
1400
1401 data = 0;
1402 if (info->first) {
1403 if (info->gso)
1404 data |= TX_DMA_TSO_V2;
1405 /* tx checksum offload */
1406 if (info->csum)
1407 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001408
1409 if (netdev_uses_dsa(dev))
1410 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001411 }
1412 WRITE_ONCE(desc->txd5, data);
1413
1414 data = 0;
1415 if (info->first && info->vlan)
1416 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1417 WRITE_ONCE(desc->txd6, data);
1418
1419 WRITE_ONCE(desc->txd7, 0);
1420 WRITE_ONCE(desc->txd8, 0);
1421}
1422
1423static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1424 struct mtk_tx_dma_desc_info *info)
1425{
1426 struct mtk_mac *mac = netdev_priv(dev);
1427 struct mtk_eth *eth = mac->hw;
1428
developerce08bca2022-10-06 16:21:13 +08001429 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1430 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1431 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001432 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1433 else
1434 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1435}
1436
developerfd40db22021-04-29 10:08:25 +08001437static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1438 int tx_num, struct mtk_tx_ring *ring, bool gso)
1439{
developere9356982022-07-04 09:03:20 +08001440 struct mtk_tx_dma_desc_info txd_info = {
1441 .size = skb_headlen(skb),
1442 .qid = skb->mark & MTK_QDMA_TX_MASK,
1443 .gso = gso,
1444 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1445 .vlan = skb_vlan_tag_present(skb),
1446 .vlan_tci = skb_vlan_tag_get(skb),
1447 .first = true,
1448 .last = !skb_is_nonlinear(skb),
1449 };
developerfd40db22021-04-29 10:08:25 +08001450 struct mtk_mac *mac = netdev_priv(dev);
1451 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001452 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001453 struct mtk_tx_dma *itxd, *txd;
1454 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1455 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001456 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001457 int k = 0;
1458
developerb3a9e7b2023-02-08 15:18:10 +08001459 if (skb->len < 32) {
1460 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1461 return -ENOMEM;
1462
1463 txd_info.size = skb_headlen(skb);
1464 }
1465
developerfd40db22021-04-29 10:08:25 +08001466 itxd = ring->next_free;
1467 itxd_pdma = qdma_to_pdma(ring, itxd);
1468 if (itxd == ring->last_free)
1469 return -ENOMEM;
1470
developere9356982022-07-04 09:03:20 +08001471 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001472 memset(itx_buf, 0, sizeof(*itx_buf));
1473
developere9356982022-07-04 09:03:20 +08001474 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1475 DMA_TO_DEVICE);
1476 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001477 return -ENOMEM;
1478
developere9356982022-07-04 09:03:20 +08001479 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1480
developerfd40db22021-04-29 10:08:25 +08001481 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001482 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1483 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1484 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001485 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001486 k++);
1487
developerfd40db22021-04-29 10:08:25 +08001488 /* TX SG offload */
1489 txd = itxd;
1490 txd_pdma = qdma_to_pdma(ring, txd);
1491
developere9356982022-07-04 09:03:20 +08001492 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001493 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1494 unsigned int offset = 0;
1495 int frag_size = skb_frag_size(frag);
1496
1497 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001498 bool new_desc = true;
1499
developere9356982022-07-04 09:03:20 +08001500 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001501 (i & 0x1)) {
1502 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1503 txd_pdma = qdma_to_pdma(ring, txd);
1504 if (txd == ring->last_free)
1505 goto err_dma;
1506
1507 n_desc++;
1508 } else {
1509 new_desc = false;
1510 }
1511
developere9356982022-07-04 09:03:20 +08001512 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1513 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1514 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1515 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1516 !(frag_size - txd_info.size);
1517 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1518 offset, txd_info.size,
1519 DMA_TO_DEVICE);
1520 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1521 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001522
developere9356982022-07-04 09:03:20 +08001523 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001524
developere9356982022-07-04 09:03:20 +08001525 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001526 if (new_desc)
1527 memset(tx_buf, 0, sizeof(*tx_buf));
1528 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1529 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001530 tx_buf->flags |=
1531 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1532 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1533 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001534
developere9356982022-07-04 09:03:20 +08001535 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1536 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001537
developere9356982022-07-04 09:03:20 +08001538 frag_size -= txd_info.size;
1539 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001540 }
1541 }
1542
1543 /* store skb to cleanup */
1544 itx_buf->skb = skb;
1545
developere9356982022-07-04 09:03:20 +08001546 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001547 if (k & 0x1)
1548 txd_pdma->txd2 |= TX_DMA_LS0;
1549 else
1550 txd_pdma->txd2 |= TX_DMA_LS1;
1551 }
1552
1553 netdev_sent_queue(dev, skb->len);
1554 skb_tx_timestamp(skb);
1555
1556 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1557 atomic_sub(n_desc, &ring->free_count);
1558
1559 /* make sure that all changes to the dma ring are flushed before we
1560 * continue
1561 */
1562 wmb();
1563
developere9356982022-07-04 09:03:20 +08001564 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001565 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1566 !netdev_xmit_more())
1567 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1568 } else {
developere9356982022-07-04 09:03:20 +08001569 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001570 ring->dma_size);
1571 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1572 }
1573
1574 return 0;
1575
1576err_dma:
1577 do {
developere9356982022-07-04 09:03:20 +08001578 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001579
1580 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001581 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001582
1583 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001584 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001585 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1586
1587 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1588 itxd_pdma = qdma_to_pdma(ring, itxd);
1589 } while (itxd != txd);
1590
1591 return -ENOMEM;
1592}
1593
1594static inline int mtk_cal_txd_req(struct sk_buff *skb)
1595{
1596 int i, nfrags;
1597 skb_frag_t *frag;
1598
1599 nfrags = 1;
1600 if (skb_is_gso(skb)) {
1601 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1602 frag = &skb_shinfo(skb)->frags[i];
1603 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1604 MTK_TX_DMA_BUF_LEN);
1605 }
1606 } else {
1607 nfrags += skb_shinfo(skb)->nr_frags;
1608 }
1609
1610 return nfrags;
1611}
1612
1613static int mtk_queue_stopped(struct mtk_eth *eth)
1614{
1615 int i;
1616
1617 for (i = 0; i < MTK_MAC_COUNT; i++) {
1618 if (!eth->netdev[i])
1619 continue;
1620 if (netif_queue_stopped(eth->netdev[i]))
1621 return 1;
1622 }
1623
1624 return 0;
1625}
1626
1627static void mtk_wake_queue(struct mtk_eth *eth)
1628{
1629 int i;
1630
1631 for (i = 0; i < MTK_MAC_COUNT; i++) {
1632 if (!eth->netdev[i])
1633 continue;
1634 netif_wake_queue(eth->netdev[i]);
1635 }
1636}
1637
1638static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1639{
1640 struct mtk_mac *mac = netdev_priv(dev);
1641 struct mtk_eth *eth = mac->hw;
1642 struct mtk_tx_ring *ring = &eth->tx_ring;
1643 struct net_device_stats *stats = &dev->stats;
1644 bool gso = false;
1645 int tx_num;
1646
1647 /* normally we can rely on the stack not calling this more than once,
1648 * however we have 2 queues running on the same ring so we need to lock
1649 * the ring access
1650 */
1651 spin_lock(&eth->page_lock);
1652
1653 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1654 goto drop;
1655
1656 tx_num = mtk_cal_txd_req(skb);
1657 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1658 netif_stop_queue(dev);
1659 netif_err(eth, tx_queued, dev,
1660 "Tx Ring full when queue awake!\n");
1661 spin_unlock(&eth->page_lock);
1662 return NETDEV_TX_BUSY;
1663 }
1664
1665 /* TSO: fill MSS info in tcp checksum field */
1666 if (skb_is_gso(skb)) {
1667 if (skb_cow_head(skb, 0)) {
1668 netif_warn(eth, tx_err, dev,
1669 "GSO expand head fail.\n");
1670 goto drop;
1671 }
1672
1673 if (skb_shinfo(skb)->gso_type &
1674 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1675 gso = true;
1676 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1677 }
1678 }
1679
1680 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1681 goto drop;
1682
1683 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1684 netif_stop_queue(dev);
1685
1686 spin_unlock(&eth->page_lock);
1687
1688 return NETDEV_TX_OK;
1689
1690drop:
1691 spin_unlock(&eth->page_lock);
1692 stats->tx_dropped++;
1693 dev_kfree_skb_any(skb);
1694 return NETDEV_TX_OK;
1695}
1696
1697static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1698{
1699 int i;
1700 struct mtk_rx_ring *ring;
1701 int idx;
1702
developerfd40db22021-04-29 10:08:25 +08001703 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001704 struct mtk_rx_dma *rxd;
1705
developer77d03a72021-06-06 00:06:00 +08001706 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1707 continue;
1708
developerfd40db22021-04-29 10:08:25 +08001709 ring = &eth->rx_ring[i];
1710 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001711 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1712 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001713 ring->calc_idx_update = true;
1714 return ring;
1715 }
1716 }
1717
1718 return NULL;
1719}
1720
developer18f46a82021-07-20 21:08:21 +08001721static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001722{
developerfd40db22021-04-29 10:08:25 +08001723 int i;
1724
developerfb556ca2021-10-13 10:52:09 +08001725 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001726 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001727 else {
developerfd40db22021-04-29 10:08:25 +08001728 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1729 ring = &eth->rx_ring[i];
1730 if (ring->calc_idx_update) {
1731 ring->calc_idx_update = false;
1732 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1733 }
1734 }
1735 }
1736}
1737
1738static int mtk_poll_rx(struct napi_struct *napi, int budget,
1739 struct mtk_eth *eth)
1740{
developer18f46a82021-07-20 21:08:21 +08001741 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1742 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001743 int idx;
1744 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001745 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001746 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001747 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001748 int done = 0;
1749
developer18f46a82021-07-20 21:08:21 +08001750 if (unlikely(!ring))
1751 goto rx_done;
1752
developerfd40db22021-04-29 10:08:25 +08001753 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001754 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001755 unsigned int pktlen;
developer8b6f2402022-11-28 13:42:34 +08001756 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08001757 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001758
developer18f46a82021-07-20 21:08:21 +08001759 if (eth->hwlro)
1760 ring = mtk_get_rx_ring(eth);
1761
developerfd40db22021-04-29 10:08:25 +08001762 if (unlikely(!ring))
1763 goto rx_done;
1764
1765 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001766 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001767 data = ring->data[idx];
1768
developere9356982022-07-04 09:03:20 +08001769 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001770 break;
1771
1772 /* find out which mac the packet come from. values start at 1 */
1773 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1774 mac = 0;
1775 } else {
developer089e8852022-09-28 14:43:46 +08001776 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1777 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1778 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1779 case PSE_GDM1_PORT:
1780 case PSE_GDM2_PORT:
1781 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1782 break;
1783 case PSE_GDM3_PORT:
1784 mac = MTK_GMAC3_ID;
1785 break;
1786 }
1787 } else
developerfd40db22021-04-29 10:08:25 +08001788 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1789 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1790 }
1791
1792 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1793 !eth->netdev[mac]))
1794 goto release_desc;
1795
1796 netdev = eth->netdev[mac];
1797
1798 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1799 goto release_desc;
1800
1801 /* alloc new buffer */
1802 new_data = napi_alloc_frag(ring->frag_size);
1803 if (unlikely(!new_data)) {
1804 netdev->stats.rx_dropped++;
1805 goto release_desc;
1806 }
1807 dma_addr = dma_map_single(eth->dev,
1808 new_data + NET_SKB_PAD +
1809 eth->ip_align,
1810 ring->buf_size,
1811 DMA_FROM_DEVICE);
1812 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1813 skb_free_frag(new_data);
1814 netdev->stats.rx_dropped++;
1815 goto release_desc;
1816 }
1817
developer089e8852022-09-28 14:43:46 +08001818 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1819 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1820
1821 dma_unmap_single(eth->dev,
1822 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001823 ring->buf_size, DMA_FROM_DEVICE);
1824
developerfd40db22021-04-29 10:08:25 +08001825 /* receive data */
1826 skb = build_skb(data, ring->frag_size);
1827 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001828 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001829 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001830 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001831 }
1832 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1833
developerfd40db22021-04-29 10:08:25 +08001834 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1835 skb->dev = netdev;
1836 skb_put(skb, pktlen);
1837
developer089e8852022-09-28 14:43:46 +08001838 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001839 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001840 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001841 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1842 skb->ip_summed = CHECKSUM_UNNECESSARY;
1843 else
1844 skb_checksum_none_assert(skb);
1845 skb->protocol = eth_type_trans(skb, netdev);
1846
1847 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001848 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1849 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001850 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001851 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001852 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001853 RX_DMA_VID_V2(trxd.rxd4));
1854 } else {
1855 if (trxd.rxd2 & RX_DMA_VTAG)
1856 __vlan_hwaccel_put_tag(skb,
1857 htons(RX_DMA_VPID(trxd.rxd3)),
1858 RX_DMA_VID(trxd.rxd3));
1859 }
1860
1861 /* If netdev is attached to dsa switch, the special
1862 * tag inserted in VLAN field by switch hardware can
1863 * be offload by RX HW VLAN offload. Clears the VLAN
1864 * information from @skb to avoid unexpected 8021d
1865 * handler before packet enter dsa framework.
1866 */
1867 if (netdev_uses_dsa(netdev))
1868 __vlan_hwaccel_clear_tag(skb);
1869 }
1870
1871#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001872 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1873 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001874 *(u32 *)(skb->head) = trxd.rxd5;
1875 else
developerfd40db22021-04-29 10:08:25 +08001876 *(u32 *)(skb->head) = trxd.rxd4;
1877
1878 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001879 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001880 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1881
1882 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1883 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1884 __func__, skb_hnat_reason(skb));
1885 skb->pkt_type = PACKET_HOST;
1886 }
1887
1888 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1889 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1890 skb_hnat_reason(skb), skb_hnat_alg(skb));
1891#endif
developer77d03a72021-06-06 00:06:00 +08001892 if (mtk_hwlro_stats_ebl &&
1893 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1894 hw_lro_stats_update(ring->ring_no, &trxd);
1895 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1896 }
developerfd40db22021-04-29 10:08:25 +08001897
1898 skb_record_rx_queue(skb, 0);
1899 napi_gro_receive(napi, skb);
1900
developerc4671b22021-05-28 13:16:42 +08001901skip_rx:
developerfd40db22021-04-29 10:08:25 +08001902 ring->data[idx] = new_data;
1903 rxd->rxd1 = (unsigned int)dma_addr;
1904
1905release_desc:
developer089e8852022-09-28 14:43:46 +08001906 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1907 RX_DMA_SDP1(dma_addr) : 0;
1908
developerfd40db22021-04-29 10:08:25 +08001909 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1910 rxd->rxd2 = RX_DMA_LSO;
1911 else
developer089e8852022-09-28 14:43:46 +08001912 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001913
1914 ring->calc_idx = idx;
1915
1916 done++;
1917 }
1918
1919rx_done:
1920 if (done) {
1921 /* make sure that all changes to the dma ring are flushed before
1922 * we continue
1923 */
1924 wmb();
developer18f46a82021-07-20 21:08:21 +08001925 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001926 }
1927
1928 return done;
1929}
1930
developerfb556ca2021-10-13 10:52:09 +08001931static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001932 unsigned int *done, unsigned int *bytes)
1933{
developere9356982022-07-04 09:03:20 +08001934 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001935 struct mtk_tx_ring *ring = &eth->tx_ring;
1936 struct mtk_tx_dma *desc;
1937 struct sk_buff *skb;
1938 struct mtk_tx_buf *tx_buf;
1939 u32 cpu, dma;
1940
developerc4671b22021-05-28 13:16:42 +08001941 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001942 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1943
1944 desc = mtk_qdma_phys_to_virt(ring, cpu);
1945
1946 while ((cpu != dma) && budget) {
1947 u32 next_cpu = desc->txd2;
1948 int mac = 0;
1949
1950 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1951 break;
1952
1953 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1954
developere9356982022-07-04 09:03:20 +08001955 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001956 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001957 mac = MTK_GMAC2_ID;
1958 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1959 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001960
1961 skb = tx_buf->skb;
1962 if (!skb)
1963 break;
1964
1965 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1966 bytes[mac] += skb->len;
1967 done[mac]++;
1968 budget--;
1969 }
developerc4671b22021-05-28 13:16:42 +08001970 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001971
1972 ring->last_free = desc;
1973 atomic_inc(&ring->free_count);
1974
1975 cpu = next_cpu;
1976 }
1977
developerc4671b22021-05-28 13:16:42 +08001978 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001979 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001980}
1981
developerfb556ca2021-10-13 10:52:09 +08001982static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001983 unsigned int *done, unsigned int *bytes)
1984{
1985 struct mtk_tx_ring *ring = &eth->tx_ring;
1986 struct mtk_tx_dma *desc;
1987 struct sk_buff *skb;
1988 struct mtk_tx_buf *tx_buf;
1989 u32 cpu, dma;
1990
1991 cpu = ring->cpu_idx;
1992 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1993
1994 while ((cpu != dma) && budget) {
1995 tx_buf = &ring->buf[cpu];
1996 skb = tx_buf->skb;
1997 if (!skb)
1998 break;
1999
2000 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2001 bytes[0] += skb->len;
2002 done[0]++;
2003 budget--;
2004 }
2005
developerc4671b22021-05-28 13:16:42 +08002006 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002007
developere9356982022-07-04 09:03:20 +08002008 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002009 ring->last_free = desc;
2010 atomic_inc(&ring->free_count);
2011
2012 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2013 }
2014
2015 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002016}
2017
2018static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2019{
2020 struct mtk_tx_ring *ring = &eth->tx_ring;
2021 unsigned int done[MTK_MAX_DEVS];
2022 unsigned int bytes[MTK_MAX_DEVS];
2023 int total = 0, i;
2024
2025 memset(done, 0, sizeof(done));
2026 memset(bytes, 0, sizeof(bytes));
2027
2028 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002029 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002030 else
developerfb556ca2021-10-13 10:52:09 +08002031 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002032
2033 for (i = 0; i < MTK_MAC_COUNT; i++) {
2034 if (!eth->netdev[i] || !done[i])
2035 continue;
2036 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2037 total += done[i];
2038 }
2039
2040 if (mtk_queue_stopped(eth) &&
2041 (atomic_read(&ring->free_count) > ring->thresh))
2042 mtk_wake_queue(eth);
2043
2044 return total;
2045}
2046
2047static void mtk_handle_status_irq(struct mtk_eth *eth)
2048{
developer8051e042022-04-08 13:26:36 +08002049 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002050
2051 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2052 mtk_stats_update(eth);
2053 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002054 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002055 }
2056}
2057
2058static int mtk_napi_tx(struct napi_struct *napi, int budget)
2059{
2060 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2061 u32 status, mask;
2062 int tx_done = 0;
2063
2064 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2065 mtk_handle_status_irq(eth);
2066 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2067 tx_done = mtk_poll_tx(eth, budget);
2068
2069 if (unlikely(netif_msg_intr(eth))) {
2070 status = mtk_r32(eth, eth->tx_int_status_reg);
2071 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2072 dev_info(eth->dev,
2073 "done tx %d, intr 0x%08x/0x%x\n",
2074 tx_done, status, mask);
2075 }
2076
2077 if (tx_done == budget)
2078 return budget;
2079
2080 status = mtk_r32(eth, eth->tx_int_status_reg);
2081 if (status & MTK_TX_DONE_INT)
2082 return budget;
2083
developerc4671b22021-05-28 13:16:42 +08002084 if (napi_complete(napi))
2085 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002086
2087 return tx_done;
2088}
2089
2090static int mtk_napi_rx(struct napi_struct *napi, int budget)
2091{
developer18f46a82021-07-20 21:08:21 +08002092 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2093 struct mtk_eth *eth = rx_napi->eth;
2094 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002095 u32 status, mask;
2096 int rx_done = 0;
2097 int remain_budget = budget;
2098
2099 mtk_handle_status_irq(eth);
2100
2101poll_again:
developer18f46a82021-07-20 21:08:21 +08002102 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002103 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2104
2105 if (unlikely(netif_msg_intr(eth))) {
2106 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2107 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2108 dev_info(eth->dev,
2109 "done rx %d, intr 0x%08x/0x%x\n",
2110 rx_done, status, mask);
2111 }
2112 if (rx_done == remain_budget)
2113 return budget;
2114
2115 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002116 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002117 remain_budget -= rx_done;
2118 goto poll_again;
2119 }
developerc4671b22021-05-28 13:16:42 +08002120
2121 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002122 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002123
2124 return rx_done + budget - remain_budget;
2125}
2126
2127static int mtk_tx_alloc(struct mtk_eth *eth)
2128{
developere9356982022-07-04 09:03:20 +08002129 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002130 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002131 int i, sz = soc->txrx.txd_size;
2132 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002133
2134 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2135 GFP_KERNEL);
2136 if (!ring->buf)
2137 goto no_tx_mem;
2138
2139 if (!eth->soc->has_sram)
2140 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002141 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002142 else {
developere9356982022-07-04 09:03:20 +08002143 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002144 ring->phys = eth->phy_scratch_ring +
2145 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002146 }
2147
2148 if (!ring->dma)
2149 goto no_tx_mem;
2150
2151 for (i = 0; i < MTK_DMA_SIZE; i++) {
2152 int next = (i + 1) % MTK_DMA_SIZE;
2153 u32 next_ptr = ring->phys + next * sz;
2154
developere9356982022-07-04 09:03:20 +08002155 txd = ring->dma + i * sz;
2156 txd->txd2 = next_ptr;
2157 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2158 txd->txd4 = 0;
2159
developer089e8852022-09-28 14:43:46 +08002160 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2161 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002162 txd->txd5 = 0;
2163 txd->txd6 = 0;
2164 txd->txd7 = 0;
2165 txd->txd8 = 0;
2166 }
developerfd40db22021-04-29 10:08:25 +08002167 }
2168
2169 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2170 * only as the framework. The real HW descriptors are the PDMA
2171 * descriptors in ring->dma_pdma.
2172 */
2173 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2174 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002175 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002176 if (!ring->dma_pdma)
2177 goto no_tx_mem;
2178
2179 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002180 pdma_txd = ring->dma_pdma + i *sz;
2181
2182 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2183 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002184 }
2185 }
2186
2187 ring->dma_size = MTK_DMA_SIZE;
2188 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002189 ring->next_free = ring->dma;
2190 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002191 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002192 ring->thresh = MAX_SKB_FRAGS;
2193
2194 /* make sure that all changes to the dma ring are flushed before we
2195 * continue
2196 */
2197 wmb();
2198
2199 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2200 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2201 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2202 mtk_w32(eth,
2203 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2204 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002205 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002206 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2207 MTK_QTX_CFG(0));
2208 } else {
2209 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2210 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2211 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2212 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2213 }
2214
2215 return 0;
2216
2217no_tx_mem:
2218 return -ENOMEM;
2219}
2220
2221static void mtk_tx_clean(struct mtk_eth *eth)
2222{
developere9356982022-07-04 09:03:20 +08002223 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002224 struct mtk_tx_ring *ring = &eth->tx_ring;
2225 int i;
2226
2227 if (ring->buf) {
2228 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002229 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002230 kfree(ring->buf);
2231 ring->buf = NULL;
2232 }
2233
2234 if (!eth->soc->has_sram && ring->dma) {
2235 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002236 MTK_DMA_SIZE * soc->txrx.txd_size,
2237 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002238 ring->dma = NULL;
2239 }
2240
2241 if (ring->dma_pdma) {
2242 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002243 MTK_DMA_SIZE * soc->txrx.txd_size,
2244 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002245 ring->dma_pdma = NULL;
2246 }
2247}
2248
2249static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2250{
2251 struct mtk_rx_ring *ring;
2252 int rx_data_len, rx_dma_size;
2253 int i;
developer089e8852022-09-28 14:43:46 +08002254 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002255
2256 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2257 if (ring_no)
2258 return -EINVAL;
2259 ring = &eth->rx_ring_qdma;
2260 } else {
2261 ring = &eth->rx_ring[ring_no];
2262 }
2263
2264 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2265 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2266 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2267 } else {
2268 rx_data_len = ETH_DATA_LEN;
2269 rx_dma_size = MTK_DMA_SIZE;
2270 }
2271
2272 ring->frag_size = mtk_max_frag_size(rx_data_len);
2273 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2274 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2275 GFP_KERNEL);
2276 if (!ring->data)
2277 return -ENOMEM;
2278
2279 for (i = 0; i < rx_dma_size; i++) {
2280 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2281 if (!ring->data[i])
2282 return -ENOMEM;
2283 }
2284
2285 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2286 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2287 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002288 rx_dma_size * eth->soc->txrx.rxd_size,
2289 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002290 else {
2291 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002292 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2293 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002294 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002295 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002296 }
2297
2298 if (!ring->dma)
2299 return -ENOMEM;
2300
2301 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002302 struct mtk_rx_dma_v2 *rxd;
2303
developerfd40db22021-04-29 10:08:25 +08002304 dma_addr_t dma_addr = dma_map_single(eth->dev,
2305 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2306 ring->buf_size,
2307 DMA_FROM_DEVICE);
2308 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2309 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002310
2311 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2312 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002313
developer089e8852022-09-28 14:43:46 +08002314 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2315 RX_DMA_SDP1(dma_addr) : 0;
2316
developerfd40db22021-04-29 10:08:25 +08002317 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002318 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002319 else
developer089e8852022-09-28 14:43:46 +08002320 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002321
developere9356982022-07-04 09:03:20 +08002322 rxd->rxd3 = 0;
2323 rxd->rxd4 = 0;
2324
developer089e8852022-09-28 14:43:46 +08002325 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2326 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002327 rxd->rxd5 = 0;
2328 rxd->rxd6 = 0;
2329 rxd->rxd7 = 0;
2330 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002331 }
developerfd40db22021-04-29 10:08:25 +08002332 }
2333 ring->dma_size = rx_dma_size;
2334 ring->calc_idx_update = false;
2335 ring->calc_idx = rx_dma_size - 1;
2336 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2337 MTK_QRX_CRX_IDX_CFG(ring_no) :
2338 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002339 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002340 /* make sure that all changes to the dma ring are flushed before we
2341 * continue
2342 */
2343 wmb();
2344
2345 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2346 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2347 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2348 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2349 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2350 } else {
2351 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2352 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2353 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2354 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2355 }
2356
2357 return 0;
2358}
2359
2360static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2361{
2362 int i;
developer089e8852022-09-28 14:43:46 +08002363 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002364
2365 if (ring->data && ring->dma) {
2366 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002367 struct mtk_rx_dma *rxd;
2368
developerfd40db22021-04-29 10:08:25 +08002369 if (!ring->data[i])
2370 continue;
developere9356982022-07-04 09:03:20 +08002371
2372 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2373 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002374 continue;
developere9356982022-07-04 09:03:20 +08002375
developer089e8852022-09-28 14:43:46 +08002376 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2377 MTK_8GB_ADDRESSING)) ?
2378 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2379
developerfd40db22021-04-29 10:08:25 +08002380 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002381 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002382 ring->buf_size,
2383 DMA_FROM_DEVICE);
2384 skb_free_frag(ring->data[i]);
2385 }
2386 kfree(ring->data);
2387 ring->data = NULL;
2388 }
2389
2390 if(in_sram)
2391 return;
2392
2393 if (ring->dma) {
2394 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002395 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002396 ring->dma,
2397 ring->phys);
2398 ring->dma = NULL;
2399 }
2400}
2401
2402static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2403{
2404 int i;
developer77d03a72021-06-06 00:06:00 +08002405 u32 val;
developerfd40db22021-04-29 10:08:25 +08002406 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2407 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2408
2409 /* set LRO rings to auto-learn modes */
2410 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2411
2412 /* validate LRO ring */
2413 ring_ctrl_dw2 |= MTK_RING_VLD;
2414
2415 /* set AGE timer (unit: 20us) */
2416 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2417 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2418
2419 /* set max AGG timer (unit: 20us) */
2420 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2421
2422 /* set max LRO AGG count */
2423 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2424 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2425
developer77d03a72021-06-06 00:06:00 +08002426 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002427 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2428 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2429 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2430 }
2431
2432 /* IPv4 checksum update enable */
2433 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2434
2435 /* switch priority comparison to packet count mode */
2436 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2437
2438 /* bandwidth threshold setting */
2439 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2440
2441 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002442 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002443
2444 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2445 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2446 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2447
developerfd40db22021-04-29 10:08:25 +08002448 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2449 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2450
developer089e8852022-09-28 14:43:46 +08002451 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2452 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002453 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2454 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2455 MTK_PDMA_RX_CFG);
2456
2457 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2458 } else {
2459 /* set HW LRO mode & the max aggregation count for rx packets */
2460 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2461 }
2462
developerfd40db22021-04-29 10:08:25 +08002463 /* enable HW LRO */
2464 lro_ctrl_dw0 |= MTK_LRO_EN;
2465
developer77d03a72021-06-06 00:06:00 +08002466 /* enable cpu reason black list */
2467 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2468
developerfd40db22021-04-29 10:08:25 +08002469 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2470 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2471
developer77d03a72021-06-06 00:06:00 +08002472 /* no use PPE cpu reason */
2473 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2474
developerfd40db22021-04-29 10:08:25 +08002475 return 0;
2476}
2477
2478static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2479{
2480 int i;
2481 u32 val;
2482
2483 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002484 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002485
2486 /* wait for relinquishments done */
2487 for (i = 0; i < 10; i++) {
2488 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002489 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002490 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002491 continue;
2492 }
2493 break;
2494 }
2495
2496 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002497 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002498 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2499
2500 /* disable HW LRO */
2501 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2502}
2503
2504static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2505{
2506 u32 reg_val;
2507
developer089e8852022-09-28 14:43:46 +08002508 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2509 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002510 idx += 1;
2511
developerfd40db22021-04-29 10:08:25 +08002512 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2513
2514 /* invalidate the IP setting */
2515 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2516
2517 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2518
2519 /* validate the IP setting */
2520 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2521}
2522
2523static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2524{
2525 u32 reg_val;
2526
developer089e8852022-09-28 14:43:46 +08002527 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2528 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002529 idx += 1;
2530
developerfd40db22021-04-29 10:08:25 +08002531 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2532
2533 /* invalidate the IP setting */
2534 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2535
2536 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2537}
2538
2539static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2540{
2541 int cnt = 0;
2542 int i;
2543
2544 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2545 if (mac->hwlro_ip[i])
2546 cnt++;
2547 }
2548
2549 return cnt;
2550}
2551
2552static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2553 struct ethtool_rxnfc *cmd)
2554{
2555 struct ethtool_rx_flow_spec *fsp =
2556 (struct ethtool_rx_flow_spec *)&cmd->fs;
2557 struct mtk_mac *mac = netdev_priv(dev);
2558 struct mtk_eth *eth = mac->hw;
2559 int hwlro_idx;
2560
2561 if ((fsp->flow_type != TCP_V4_FLOW) ||
2562 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2563 (fsp->location > 1))
2564 return -EINVAL;
2565
2566 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2567 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2568
2569 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2570
2571 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2572
2573 return 0;
2574}
2575
2576static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2577 struct ethtool_rxnfc *cmd)
2578{
2579 struct ethtool_rx_flow_spec *fsp =
2580 (struct ethtool_rx_flow_spec *)&cmd->fs;
2581 struct mtk_mac *mac = netdev_priv(dev);
2582 struct mtk_eth *eth = mac->hw;
2583 int hwlro_idx;
2584
2585 if (fsp->location > 1)
2586 return -EINVAL;
2587
2588 mac->hwlro_ip[fsp->location] = 0;
2589 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2590
2591 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2592
2593 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2594
2595 return 0;
2596}
2597
2598static void mtk_hwlro_netdev_disable(struct net_device *dev)
2599{
2600 struct mtk_mac *mac = netdev_priv(dev);
2601 struct mtk_eth *eth = mac->hw;
2602 int i, hwlro_idx;
2603
2604 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2605 mac->hwlro_ip[i] = 0;
2606 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2607
2608 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2609 }
2610
2611 mac->hwlro_ip_cnt = 0;
2612}
2613
2614static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2615 struct ethtool_rxnfc *cmd)
2616{
2617 struct mtk_mac *mac = netdev_priv(dev);
2618 struct ethtool_rx_flow_spec *fsp =
2619 (struct ethtool_rx_flow_spec *)&cmd->fs;
2620
2621 /* only tcp dst ipv4 is meaningful, others are meaningless */
2622 fsp->flow_type = TCP_V4_FLOW;
2623 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2624 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2625
2626 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2627 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2628 fsp->h_u.tcp_ip4_spec.psrc = 0;
2629 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2630 fsp->h_u.tcp_ip4_spec.pdst = 0;
2631 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2632 fsp->h_u.tcp_ip4_spec.tos = 0;
2633 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2634
2635 return 0;
2636}
2637
2638static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2639 struct ethtool_rxnfc *cmd,
2640 u32 *rule_locs)
2641{
2642 struct mtk_mac *mac = netdev_priv(dev);
2643 int cnt = 0;
2644 int i;
2645
2646 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2647 if (mac->hwlro_ip[i]) {
2648 rule_locs[cnt] = i;
2649 cnt++;
2650 }
2651 }
2652
2653 cmd->rule_cnt = cnt;
2654
2655 return 0;
2656}
2657
developer18f46a82021-07-20 21:08:21 +08002658static int mtk_rss_init(struct mtk_eth *eth)
2659{
2660 u32 val;
2661
developer089e8852022-09-28 14:43:46 +08002662 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002663 /* Set RSS rings to PSE modes */
2664 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2665 val |= MTK_RING_PSE_MODE;
2666 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2667
2668 /* Enable non-lro multiple rx */
2669 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2670 val |= MTK_NON_LRO_MULTI_EN;
2671 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2672
2673 /* Enable RSS dly int supoort */
2674 val |= MTK_LRO_DLY_INT_EN;
2675 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2676
2677 /* Set RSS delay config int ring1 */
2678 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2679 }
2680
2681 /* Hash Type */
2682 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2683 val |= MTK_RSS_IPV4_STATIC_HASH;
2684 val |= MTK_RSS_IPV6_STATIC_HASH;
2685 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2686
2687 /* Select the size of indirection table */
2688 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2689 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2690 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2691 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2692 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2693 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2694 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2695 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2696
2697 /* Pause */
2698 val |= MTK_RSS_CFG_REQ;
2699 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2700
2701 /* Enable RSS*/
2702 val |= MTK_RSS_EN;
2703 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2704
2705 /* Release pause */
2706 val &= ~(MTK_RSS_CFG_REQ);
2707 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2708
2709 /* Set perRSS GRP INT */
2710 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2711
2712 /* Set GRP INT */
2713 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2714
developer089e8852022-09-28 14:43:46 +08002715 /* Enable RSS delay interrupt */
2716 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2717
developer18f46a82021-07-20 21:08:21 +08002718 return 0;
2719}
2720
2721static void mtk_rss_uninit(struct mtk_eth *eth)
2722{
2723 u32 val;
2724
2725 /* Pause */
2726 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2727 val |= MTK_RSS_CFG_REQ;
2728 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2729
2730 /* Disable RSS*/
2731 val &= ~(MTK_RSS_EN);
2732 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2733
2734 /* Release pause */
2735 val &= ~(MTK_RSS_CFG_REQ);
2736 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2737}
2738
developerfd40db22021-04-29 10:08:25 +08002739static netdev_features_t mtk_fix_features(struct net_device *dev,
2740 netdev_features_t features)
2741{
2742 if (!(features & NETIF_F_LRO)) {
2743 struct mtk_mac *mac = netdev_priv(dev);
2744 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2745
2746 if (ip_cnt) {
2747 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2748
2749 features |= NETIF_F_LRO;
2750 }
2751 }
2752
2753 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2754 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2755
2756 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2757 }
2758
2759 return features;
2760}
2761
2762static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2763{
2764 struct mtk_mac *mac = netdev_priv(dev);
2765 struct mtk_eth *eth = mac->hw;
2766 int err = 0;
2767
2768 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2769 return 0;
2770
2771 if (!(features & NETIF_F_LRO))
2772 mtk_hwlro_netdev_disable(dev);
2773
2774 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2775 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2776 else
2777 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2778
2779 return err;
2780}
2781
2782/* wait for DMA to finish whatever it is doing before we start using it again */
2783static int mtk_dma_busy_wait(struct mtk_eth *eth)
2784{
2785 unsigned long t_start = jiffies;
2786
2787 while (1) {
2788 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2789 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2790 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2791 return 0;
2792 } else {
2793 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2794 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2795 return 0;
2796 }
2797
2798 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2799 break;
2800 }
2801
2802 dev_err(eth->dev, "DMA init timeout\n");
2803 return -1;
2804}
2805
2806static int mtk_dma_init(struct mtk_eth *eth)
2807{
2808 int err;
2809 u32 i;
2810
2811 if (mtk_dma_busy_wait(eth))
2812 return -EBUSY;
2813
2814 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2815 /* QDMA needs scratch memory for internal reordering of the
2816 * descriptors
2817 */
2818 err = mtk_init_fq_dma(eth);
2819 if (err)
2820 return err;
2821 }
2822
2823 err = mtk_tx_alloc(eth);
2824 if (err)
2825 return err;
2826
2827 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2828 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2829 if (err)
2830 return err;
2831 }
2832
2833 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2834 if (err)
2835 return err;
2836
2837 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002838 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002839 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002840 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2841 if (err)
2842 return err;
2843 }
2844 err = mtk_hwlro_rx_init(eth);
2845 if (err)
2846 return err;
2847 }
2848
developer18f46a82021-07-20 21:08:21 +08002849 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2850 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2851 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2852 if (err)
2853 return err;
2854 }
2855 err = mtk_rss_init(eth);
2856 if (err)
2857 return err;
2858 }
2859
developerfd40db22021-04-29 10:08:25 +08002860 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2861 /* Enable random early drop and set drop threshold
2862 * automatically
2863 */
2864 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2865 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2866 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2867 }
2868
2869 return 0;
2870}
2871
2872static void mtk_dma_free(struct mtk_eth *eth)
2873{
developere9356982022-07-04 09:03:20 +08002874 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002875 int i;
2876
2877 for (i = 0; i < MTK_MAC_COUNT; i++)
2878 if (eth->netdev[i])
2879 netdev_reset_queue(eth->netdev[i]);
2880 if ( !eth->soc->has_sram && eth->scratch_ring) {
2881 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002882 MTK_DMA_SIZE * soc->txrx.txd_size,
2883 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002884 eth->scratch_ring = NULL;
2885 eth->phy_scratch_ring = 0;
2886 }
2887 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002888 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002889 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2890
2891 if (eth->hwlro) {
2892 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002893
developer089e8852022-09-28 14:43:46 +08002894 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002895 for (; i < MTK_MAX_RX_RING_NUM; i++)
2896 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002897 }
2898
developer18f46a82021-07-20 21:08:21 +08002899 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2900 mtk_rss_uninit(eth);
2901
2902 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2903 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2904 }
2905
developer94008d92021-09-23 09:47:41 +08002906 if (eth->scratch_head) {
2907 kfree(eth->scratch_head);
2908 eth->scratch_head = NULL;
2909 }
developerfd40db22021-04-29 10:08:25 +08002910}
2911
2912static void mtk_tx_timeout(struct net_device *dev)
2913{
2914 struct mtk_mac *mac = netdev_priv(dev);
2915 struct mtk_eth *eth = mac->hw;
2916
2917 eth->netdev[mac->id]->stats.tx_errors++;
2918 netif_err(eth, tx_err, dev,
2919 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002920
2921 if (atomic_read(&reset_lock) == 0)
2922 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002923}
2924
developer18f46a82021-07-20 21:08:21 +08002925static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002926{
developer18f46a82021-07-20 21:08:21 +08002927 struct mtk_napi *rx_napi = priv;
2928 struct mtk_eth *eth = rx_napi->eth;
2929 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002930
developer18f46a82021-07-20 21:08:21 +08002931 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002932 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002933 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002934 }
2935
2936 return IRQ_HANDLED;
2937}
2938
2939static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2940{
2941 struct mtk_eth *eth = _eth;
2942
2943 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002944 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002945 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002946 }
2947
2948 return IRQ_HANDLED;
2949}
2950
2951static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2952{
2953 struct mtk_eth *eth = _eth;
2954
developer18f46a82021-07-20 21:08:21 +08002955 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2956 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2957 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002958 }
2959 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2960 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2961 mtk_handle_irq_tx(irq, _eth);
2962 }
2963
2964 return IRQ_HANDLED;
2965}
2966
developera2613e62022-07-01 18:29:37 +08002967static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2968{
2969 struct mtk_mac *mac = _mac;
2970 struct mtk_eth *eth = mac->hw;
2971 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2972 struct net_device *dev = phylink_priv->dev;
2973 int link_old, link_new;
2974
2975 // clear interrupt status for gpy211
2976 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2977
2978 link_old = phylink_priv->link;
2979 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2980
2981 if (link_old != link_new) {
2982 phylink_priv->link = link_new;
2983 if (link_new) {
2984 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2985 if (dev)
2986 netif_carrier_on(dev);
2987 } else {
2988 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2989 if (dev)
2990 netif_carrier_off(dev);
2991 }
2992 }
2993
2994 return IRQ_HANDLED;
2995}
2996
developerfd40db22021-04-29 10:08:25 +08002997#ifdef CONFIG_NET_POLL_CONTROLLER
2998static void mtk_poll_controller(struct net_device *dev)
2999{
3000 struct mtk_mac *mac = netdev_priv(dev);
3001 struct mtk_eth *eth = mac->hw;
3002
3003 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003004 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3005 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003006 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003007 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003008}
3009#endif
3010
3011static int mtk_start_dma(struct mtk_eth *eth)
3012{
3013 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08003014 int val, err;
developerfd40db22021-04-29 10:08:25 +08003015
3016 err = mtk_dma_init(eth);
3017 if (err) {
3018 mtk_dma_free(eth);
3019 return err;
3020 }
3021
3022 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08003023 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003024 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3025 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003026 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003027 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003028 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003029 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3030 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3031 MTK_RESV_BUF | MTK_WCOMP_EN |
3032 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003033 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003034 }
developerfd40db22021-04-29 10:08:25 +08003035 else
3036 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003037 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003038 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3039 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3040 MTK_RX_BT_32DWORDS,
3041 MTK_QDMA_GLO_CFG);
3042
developer15d0d282021-07-14 16:40:44 +08003043 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003044 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003045 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003046 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3047 MTK_PDMA_GLO_CFG);
3048 } else {
3049 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3050 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3051 MTK_PDMA_GLO_CFG);
3052 }
3053
developer089e8852022-09-28 14:43:46 +08003054 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003055 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3056 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3057 }
3058
developerfd40db22021-04-29 10:08:25 +08003059 return 0;
3060}
3061
developerdca0fde2022-12-14 11:40:35 +08003062void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003063{
developerdca0fde2022-12-14 11:40:35 +08003064 u32 val;
developerfd40db22021-04-29 10:08:25 +08003065
3066 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3067 return;
3068
developerdca0fde2022-12-14 11:40:35 +08003069 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003070
developerdca0fde2022-12-14 11:40:35 +08003071 /* default setup the forward port to send frame to PDMA */
3072 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003073
developerdca0fde2022-12-14 11:40:35 +08003074 /* Enable RX checksum */
3075 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003076
developerdca0fde2022-12-14 11:40:35 +08003077 val |= config;
developerfd40db22021-04-29 10:08:25 +08003078
developerdca0fde2022-12-14 11:40:35 +08003079 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3080 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003081
developerdca0fde2022-12-14 11:40:35 +08003082 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003083}
3084
developer7cd7e5e2022-11-17 13:57:32 +08003085void mtk_set_pse_drop(u32 config)
3086{
3087 struct mtk_eth *eth = g_eth;
3088
3089 if (eth)
3090 mtk_w32(eth, config, PSE_PPE0_DROP);
3091}
3092EXPORT_SYMBOL(mtk_set_pse_drop);
3093
developerfd40db22021-04-29 10:08:25 +08003094static int mtk_open(struct net_device *dev)
3095{
3096 struct mtk_mac *mac = netdev_priv(dev);
3097 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003098 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003099 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003100 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003101
3102 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3103 if (err) {
3104 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3105 err);
3106 return err;
3107 }
3108
3109 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3110 if (!refcount_read(&eth->dma_refcnt)) {
3111 int err = mtk_start_dma(eth);
3112
3113 if (err)
3114 return err;
3115
developerfd40db22021-04-29 10:08:25 +08003116
3117 /* Indicates CDM to parse the MTK special tag from CPU */
3118 if (netdev_uses_dsa(dev)) {
3119 u32 val;
3120 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3121 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3122 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3123 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3124 }
3125
3126 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003127 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003128 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003129 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3130
3131 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3132 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3133 napi_enable(&eth->rx_napi[i].napi);
3134 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3135 }
3136 }
3137
developerfd40db22021-04-29 10:08:25 +08003138 refcount_set(&eth->dma_refcnt, 1);
3139 }
3140 else
3141 refcount_inc(&eth->dma_refcnt);
3142
developera2613e62022-07-01 18:29:37 +08003143 if (phylink_priv->desc) {
3144 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3145 If single PHY chip is not GPY211, the following step you should do:
3146 1. Contact your Single PHY chip vendor and get the details of
3147 - how to enables link status change interrupt
3148 - how to clears interrupt source
3149 */
3150
3151 // clear interrupt source for gpy211
3152 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3153
3154 // enable link status change interrupt for gpy211
3155 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3156
3157 phylink_priv->dev = dev;
3158
3159 // override dev pointer for single PHY chip 0
3160 if (phylink_priv->id == 0) {
3161 struct net_device *tmp;
3162
3163 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3164 if (tmp)
3165 phylink_priv->dev = tmp;
3166 else
3167 phylink_priv->dev = NULL;
3168 }
3169 }
3170
developerfd40db22021-04-29 10:08:25 +08003171 phylink_start(mac->phylink);
3172 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003173 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003174 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3175 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3176
developerdca0fde2022-12-14 11:40:35 +08003177 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3178
developerfd40db22021-04-29 10:08:25 +08003179 return 0;
3180}
3181
3182static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3183{
3184 u32 val;
3185 int i;
3186
3187 /* stop the dma engine */
3188 spin_lock_bh(&eth->page_lock);
3189 val = mtk_r32(eth, glo_cfg);
3190 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3191 glo_cfg);
3192 spin_unlock_bh(&eth->page_lock);
3193
3194 /* wait for dma stop */
3195 for (i = 0; i < 10; i++) {
3196 val = mtk_r32(eth, glo_cfg);
3197 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003198 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003199 continue;
3200 }
3201 break;
3202 }
3203}
3204
3205static int mtk_stop(struct net_device *dev)
3206{
3207 struct mtk_mac *mac = netdev_priv(dev);
3208 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003209 int i;
developer3a5969e2022-02-09 15:36:36 +08003210 u32 val = 0;
3211 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003212
developerdca0fde2022-12-14 11:40:35 +08003213 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003214 netif_tx_disable(dev);
3215
developer3a5969e2022-02-09 15:36:36 +08003216 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3217 if (phy_node) {
3218 val = _mtk_mdio_read(eth, 0, 0);
3219 val |= BMCR_PDOWN;
3220 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003221 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3222 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003223 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003224 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003225 }
3226
3227 //GMAC RX disable
3228 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3229 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3230
3231 phylink_stop(mac->phylink);
3232
developerfd40db22021-04-29 10:08:25 +08003233 phylink_disconnect_phy(mac->phylink);
3234
3235 /* only shutdown DMA if this is the last user */
3236 if (!refcount_dec_and_test(&eth->dma_refcnt))
3237 return 0;
3238
developerfd40db22021-04-29 10:08:25 +08003239
3240 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003241 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003242 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003243 napi_disable(&eth->rx_napi[0].napi);
3244
3245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3246 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3247 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3248 napi_disable(&eth->rx_napi[i].napi);
3249 }
3250 }
developerfd40db22021-04-29 10:08:25 +08003251
3252 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3253 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3254 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3255
3256 mtk_dma_free(eth);
3257
3258 return 0;
3259}
3260
developer8051e042022-04-08 13:26:36 +08003261void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003262{
developer8051e042022-04-08 13:26:36 +08003263 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003264
developerfd40db22021-04-29 10:08:25 +08003265 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003266 reset_bits, reset_bits);
3267
3268 while (i++ < 5000) {
3269 mdelay(1);
3270 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3271
3272 if ((val & reset_bits) == reset_bits) {
3273 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3274 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3275 reset_bits, ~reset_bits);
3276 break;
3277 }
3278 }
3279
developerfd40db22021-04-29 10:08:25 +08003280 mdelay(10);
3281}
3282
3283static void mtk_clk_disable(struct mtk_eth *eth)
3284{
3285 int clk;
3286
3287 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3288 clk_disable_unprepare(eth->clks[clk]);
3289}
3290
3291static int mtk_clk_enable(struct mtk_eth *eth)
3292{
3293 int clk, ret;
3294
3295 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3296 ret = clk_prepare_enable(eth->clks[clk]);
3297 if (ret)
3298 goto err_disable_clks;
3299 }
3300
3301 return 0;
3302
3303err_disable_clks:
3304 while (--clk >= 0)
3305 clk_disable_unprepare(eth->clks[clk]);
3306
3307 return ret;
3308}
3309
developer18f46a82021-07-20 21:08:21 +08003310static int mtk_napi_init(struct mtk_eth *eth)
3311{
3312 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3313 int i;
3314
3315 rx_napi->eth = eth;
3316 rx_napi->rx_ring = &eth->rx_ring[0];
3317 rx_napi->irq_grp_no = 2;
3318
3319 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3320 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3321 rx_napi = &eth->rx_napi[i];
3322 rx_napi->eth = eth;
3323 rx_napi->rx_ring = &eth->rx_ring[i];
3324 rx_napi->irq_grp_no = 2 + i;
3325 }
3326 }
3327
3328 return 0;
3329}
3330
developer8051e042022-04-08 13:26:36 +08003331static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003332{
developer8051e042022-04-08 13:26:36 +08003333 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003334 u32 val;
developerfd40db22021-04-29 10:08:25 +08003335
developer8051e042022-04-08 13:26:36 +08003336 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3337 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003338
developer8051e042022-04-08 13:26:36 +08003339 if (atomic_read(&reset_lock) == 0) {
3340 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3341 return 0;
developerfd40db22021-04-29 10:08:25 +08003342
developer8051e042022-04-08 13:26:36 +08003343 pm_runtime_enable(eth->dev);
3344 pm_runtime_get_sync(eth->dev);
3345
3346 ret = mtk_clk_enable(eth);
3347 if (ret)
3348 goto err_disable_pm;
3349 }
developerfd40db22021-04-29 10:08:25 +08003350
3351 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3352 ret = device_reset(eth->dev);
3353 if (ret) {
3354 dev_err(eth->dev, "MAC reset failed!\n");
3355 goto err_disable_pm;
3356 }
3357
3358 /* enable interrupt delay for RX */
3359 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3360
3361 /* disable delay and normal interrupt */
3362 mtk_tx_irq_disable(eth, ~0);
3363 mtk_rx_irq_disable(eth, ~0);
3364
3365 return 0;
3366 }
3367
developer8051e042022-04-08 13:26:36 +08003368 pr_info("[%s] execute fe %s reset\n", __func__,
3369 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003370
developer8051e042022-04-08 13:26:36 +08003371 if (type == MTK_TYPE_WARM_RESET)
3372 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003373 else
developer8051e042022-04-08 13:26:36 +08003374 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003375
developer089e8852022-09-28 14:43:46 +08003376 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3377 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003378 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003379 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003380 }
developerfd40db22021-04-29 10:08:25 +08003381
3382 if (eth->pctl) {
3383 /* Set GE2 driving and slew rate */
3384 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3385
3386 /* set GE2 TDSEL */
3387 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3388
3389 /* set GE2 TUNE */
3390 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3391 }
3392
3393 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3394 * up with the more appropriate value when mtk_mac_config call is being
3395 * invoked.
3396 */
3397 for (i = 0; i < MTK_MAC_COUNT; i++)
3398 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3399
3400 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003401 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3402 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3403 else
3404 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003405
3406 /* enable interrupt delay for RX/TX */
3407 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3408 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3409
3410 mtk_tx_irq_disable(eth, ~0);
3411 mtk_rx_irq_disable(eth, ~0);
3412
3413 /* FE int grouping */
3414 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003415 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003416 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003417 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003418 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003419 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003420 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3421 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003422
developer089e8852022-09-28 14:43:46 +08003423 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3424 /* PSE should not drop port1, port8 and port9 packets */
3425 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3426
developer15f760a2022-10-12 15:57:21 +08003427 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3428 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3429
developer84d1e832022-11-24 11:25:05 +08003430 /* PSE free buffer drop threshold */
3431 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3432
developer089e8852022-09-28 14:43:46 +08003433 /* GDM and CDM Threshold */
3434 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3435 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3436
developerdca0fde2022-12-14 11:40:35 +08003437 /* Disable GDM1 RX CRC stripping */
3438 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3439 val &= ~MTK_GDMA_STRP_CRC;
3440 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3441
developer089e8852022-09-28 14:43:46 +08003442 /* PSE GDM3 MIB counter has incorrect hw default values,
3443 * so the driver ought to read clear the values beforehand
3444 * in case ethtool retrieve wrong mib values.
3445 */
3446 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3447 mtk_r32(eth,
3448 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3449 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003450 /* PSE Free Queue Flow Control */
3451 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3452
developer459b78e2022-07-01 17:25:10 +08003453 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3454 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3455
3456 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3457 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003458
developerfef9efd2021-06-16 18:28:09 +08003459 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003460 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3461 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3462 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3463 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3464 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3465 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3466 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003467 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003468
developerfef9efd2021-06-16 18:28:09 +08003469 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003470 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3471 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3472 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3473 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3474 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3475 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3476 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3477 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003478
3479 /* GDM and CDM Threshold */
3480 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3481 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3482 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3483 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3484 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3485 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003486 }
3487
3488 return 0;
3489
3490err_disable_pm:
3491 pm_runtime_put_sync(eth->dev);
3492 pm_runtime_disable(eth->dev);
3493
3494 return ret;
3495}
3496
3497static int mtk_hw_deinit(struct mtk_eth *eth)
3498{
3499 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3500 return 0;
3501
3502 mtk_clk_disable(eth);
3503
3504 pm_runtime_put_sync(eth->dev);
3505 pm_runtime_disable(eth->dev);
3506
3507 return 0;
3508}
3509
3510static int __init mtk_init(struct net_device *dev)
3511{
3512 struct mtk_mac *mac = netdev_priv(dev);
3513 struct mtk_eth *eth = mac->hw;
3514 const char *mac_addr;
3515
3516 mac_addr = of_get_mac_address(mac->of_node);
3517 if (!IS_ERR(mac_addr))
3518 ether_addr_copy(dev->dev_addr, mac_addr);
3519
3520 /* If the mac address is invalid, use random mac address */
3521 if (!is_valid_ether_addr(dev->dev_addr)) {
3522 eth_hw_addr_random(dev);
3523 dev_err(eth->dev, "generated random MAC address %pM\n",
3524 dev->dev_addr);
3525 }
3526
3527 return 0;
3528}
3529
3530static void mtk_uninit(struct net_device *dev)
3531{
3532 struct mtk_mac *mac = netdev_priv(dev);
3533 struct mtk_eth *eth = mac->hw;
3534
3535 phylink_disconnect_phy(mac->phylink);
3536 mtk_tx_irq_disable(eth, ~0);
3537 mtk_rx_irq_disable(eth, ~0);
3538}
3539
3540static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3541{
3542 struct mtk_mac *mac = netdev_priv(dev);
3543
3544 switch (cmd) {
3545 case SIOCGMIIPHY:
3546 case SIOCGMIIREG:
3547 case SIOCSMIIREG:
3548 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3549 default:
3550 /* default invoke the mtk_eth_dbg handler */
3551 return mtk_do_priv_ioctl(dev, ifr, cmd);
3552 break;
3553 }
3554
3555 return -EOPNOTSUPP;
3556}
3557
developer37482a42022-12-26 13:31:13 +08003558int mtk_phy_config(struct mtk_eth *eth, int enable)
3559{
3560 struct device_node *mii_np = NULL;
3561 struct device_node *child = NULL;
3562 int addr = 0;
3563 u32 val = 0;
3564
3565 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3566 if (!mii_np) {
3567 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3568 return -ENODEV;
3569 }
3570
3571 if (!of_device_is_available(mii_np)) {
3572 dev_err(eth->dev, "device is not available\n");
3573 return -ENODEV;
3574 }
3575
3576 for_each_available_child_of_node(mii_np, child) {
3577 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3578 if (addr < 0)
3579 continue;
3580 pr_info("%s %d addr:%d name:%s\n",
3581 __func__, __LINE__, addr, child->name);
3582 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3583 if (enable)
3584 val &= ~BMCR_PDOWN;
3585 else
3586 val |= BMCR_PDOWN;
3587 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3588 }
3589
3590 return 0;
3591}
3592
developerfd40db22021-04-29 10:08:25 +08003593static void mtk_pending_work(struct work_struct *work)
3594{
3595 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003596 struct device_node *phy_node = NULL;
3597 struct mtk_mac *mac = NULL;
3598 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003599 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003600 u32 val = 0;
3601
3602 atomic_inc(&reset_lock);
3603 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3604 if (!mtk_check_reset_event(eth, val)) {
3605 atomic_dec(&reset_lock);
3606 pr_info("[%s] No need to do FE reset !\n", __func__);
3607 return;
3608 }
developerfd40db22021-04-29 10:08:25 +08003609
3610 rtnl_lock();
3611
developer37482a42022-12-26 13:31:13 +08003612 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3613 cpu_relax();
3614
3615 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003616
3617 /* Adjust PPE configurations to prepare for reset */
3618 mtk_prepare_reset_ppe(eth, 0);
3619 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3620 mtk_prepare_reset_ppe(eth, 1);
3621
3622 /* Adjust FE configurations to prepare for reset */
3623 mtk_prepare_reset_fe(eth);
3624
3625 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003626 for (i = 0; i < MTK_MAC_COUNT; i++) {
3627 if (!eth->netdev[i])
3628 continue;
developer37482a42022-12-26 13:31:13 +08003629 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3630 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3631 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3632 eth->netdev[i]);
3633 } else {
3634 pr_info("send MTK_FE_START_RESET event\n");
3635 call_netdevice_notifiers(MTK_FE_START_RESET,
3636 eth->netdev[i]);
3637 }
developer6bb3f3a2022-11-22 09:59:14 +08003638 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003639 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003640 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003641 rtnl_lock();
3642 break;
3643 }
developerfd40db22021-04-29 10:08:25 +08003644
developer8051e042022-04-08 13:26:36 +08003645 del_timer_sync(&eth->mtk_dma_monitor_timer);
3646 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003647 /* stop all devices to make sure that dma is properly shut down */
3648 for (i = 0; i < MTK_MAC_COUNT; i++) {
3649 if (!eth->netdev[i])
3650 continue;
3651 mtk_stop(eth->netdev[i]);
3652 __set_bit(i, &restart);
3653 }
developer8051e042022-04-08 13:26:36 +08003654 pr_info("[%s] mtk_stop ends !\n", __func__);
3655 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003656
3657 if (eth->dev->pins)
3658 pinctrl_select_state(eth->dev->pins->p,
3659 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003660
3661 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3662 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3663 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003664
3665 /* restart DMA and enable IRQs */
3666 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003667 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003668 continue;
3669 err = mtk_open(eth->netdev[i]);
3670 if (err) {
3671 netif_alert(eth, ifup, eth->netdev[i],
3672 "Driver up/down cycle failed, closing device.\n");
3673 dev_close(eth->netdev[i]);
3674 }
3675 }
3676
developer8051e042022-04-08 13:26:36 +08003677 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003678 if (!eth->netdev[i])
3679 continue;
developer37482a42022-12-26 13:31:13 +08003680 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3681 pr_info("send MTK_FE_START_TRAFFIC event\n");
3682 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3683 eth->netdev[i]);
3684 } else {
3685 pr_info("send MTK_FE_RESET_DONE event\n");
3686 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3687 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003688 }
developer37482a42022-12-26 13:31:13 +08003689 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3690 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003691 break;
3692 }
developer8051e042022-04-08 13:26:36 +08003693
3694 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08003695
3696 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3697 eth->mtk_dma_monitor_timer.expires = jiffies;
3698 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003699
3700 mtk_phy_config(eth, 1);
3701 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003702 clear_bit_unlock(MTK_RESETTING, &eth->state);
3703
3704 rtnl_unlock();
3705}
3706
3707static int mtk_free_dev(struct mtk_eth *eth)
3708{
3709 int i;
3710
3711 for (i = 0; i < MTK_MAC_COUNT; i++) {
3712 if (!eth->netdev[i])
3713 continue;
3714 free_netdev(eth->netdev[i]);
3715 }
3716
3717 return 0;
3718}
3719
3720static int mtk_unreg_dev(struct mtk_eth *eth)
3721{
3722 int i;
3723
3724 for (i = 0; i < MTK_MAC_COUNT; i++) {
3725 if (!eth->netdev[i])
3726 continue;
3727 unregister_netdev(eth->netdev[i]);
3728 }
3729
3730 return 0;
3731}
3732
3733static int mtk_cleanup(struct mtk_eth *eth)
3734{
3735 mtk_unreg_dev(eth);
3736 mtk_free_dev(eth);
3737 cancel_work_sync(&eth->pending_work);
3738
3739 return 0;
3740}
3741
3742static int mtk_get_link_ksettings(struct net_device *ndev,
3743 struct ethtool_link_ksettings *cmd)
3744{
3745 struct mtk_mac *mac = netdev_priv(ndev);
3746
3747 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3748 return -EBUSY;
3749
3750 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3751}
3752
3753static int mtk_set_link_ksettings(struct net_device *ndev,
3754 const struct ethtool_link_ksettings *cmd)
3755{
3756 struct mtk_mac *mac = netdev_priv(ndev);
3757
3758 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3759 return -EBUSY;
3760
3761 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3762}
3763
3764static void mtk_get_drvinfo(struct net_device *dev,
3765 struct ethtool_drvinfo *info)
3766{
3767 struct mtk_mac *mac = netdev_priv(dev);
3768
3769 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3770 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3771 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3772}
3773
3774static u32 mtk_get_msglevel(struct net_device *dev)
3775{
3776 struct mtk_mac *mac = netdev_priv(dev);
3777
3778 return mac->hw->msg_enable;
3779}
3780
3781static void mtk_set_msglevel(struct net_device *dev, u32 value)
3782{
3783 struct mtk_mac *mac = netdev_priv(dev);
3784
3785 mac->hw->msg_enable = value;
3786}
3787
3788static int mtk_nway_reset(struct net_device *dev)
3789{
3790 struct mtk_mac *mac = netdev_priv(dev);
3791
3792 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3793 return -EBUSY;
3794
3795 if (!mac->phylink)
3796 return -ENOTSUPP;
3797
3798 return phylink_ethtool_nway_reset(mac->phylink);
3799}
3800
3801static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3802{
3803 int i;
3804
3805 switch (stringset) {
3806 case ETH_SS_STATS:
3807 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3808 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3809 data += ETH_GSTRING_LEN;
3810 }
3811 break;
3812 }
3813}
3814
3815static int mtk_get_sset_count(struct net_device *dev, int sset)
3816{
3817 switch (sset) {
3818 case ETH_SS_STATS:
3819 return ARRAY_SIZE(mtk_ethtool_stats);
3820 default:
3821 return -EOPNOTSUPP;
3822 }
3823}
3824
3825static void mtk_get_ethtool_stats(struct net_device *dev,
3826 struct ethtool_stats *stats, u64 *data)
3827{
3828 struct mtk_mac *mac = netdev_priv(dev);
3829 struct mtk_hw_stats *hwstats = mac->hw_stats;
3830 u64 *data_src, *data_dst;
3831 unsigned int start;
3832 int i;
3833
3834 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3835 return;
3836
3837 if (netif_running(dev) && netif_device_present(dev)) {
3838 if (spin_trylock_bh(&hwstats->stats_lock)) {
3839 mtk_stats_update_mac(mac);
3840 spin_unlock_bh(&hwstats->stats_lock);
3841 }
3842 }
3843
3844 data_src = (u64 *)hwstats;
3845
3846 do {
3847 data_dst = data;
3848 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3849
3850 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3851 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3852 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3853}
3854
3855static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3856 u32 *rule_locs)
3857{
3858 int ret = -EOPNOTSUPP;
3859
3860 switch (cmd->cmd) {
3861 case ETHTOOL_GRXRINGS:
3862 if (dev->hw_features & NETIF_F_LRO) {
3863 cmd->data = MTK_MAX_RX_RING_NUM;
3864 ret = 0;
3865 }
3866 break;
3867 case ETHTOOL_GRXCLSRLCNT:
3868 if (dev->hw_features & NETIF_F_LRO) {
3869 struct mtk_mac *mac = netdev_priv(dev);
3870
3871 cmd->rule_cnt = mac->hwlro_ip_cnt;
3872 ret = 0;
3873 }
3874 break;
3875 case ETHTOOL_GRXCLSRULE:
3876 if (dev->hw_features & NETIF_F_LRO)
3877 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3878 break;
3879 case ETHTOOL_GRXCLSRLALL:
3880 if (dev->hw_features & NETIF_F_LRO)
3881 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3882 rule_locs);
3883 break;
3884 default:
3885 break;
3886 }
3887
3888 return ret;
3889}
3890
3891static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3892{
3893 int ret = -EOPNOTSUPP;
3894
3895 switch (cmd->cmd) {
3896 case ETHTOOL_SRXCLSRLINS:
3897 if (dev->hw_features & NETIF_F_LRO)
3898 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3899 break;
3900 case ETHTOOL_SRXCLSRLDEL:
3901 if (dev->hw_features & NETIF_F_LRO)
3902 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3903 break;
3904 default:
3905 break;
3906 }
3907
3908 return ret;
3909}
3910
developer6c5cbb52022-08-12 11:37:45 +08003911static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3912{
3913 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08003914 struct mtk_eth *eth = mac->hw;
3915 u32 val;
3916
3917 pause->autoneg = 0;
3918
3919 if (mac->type == MTK_GDM_TYPE) {
3920 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3921
3922 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
3923 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
3924 } else if (mac->type == MTK_XGDM_TYPE) {
3925 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08003926
developerf2823bb2022-12-29 18:20:14 +08003927 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
3928 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
3929 }
developer6c5cbb52022-08-12 11:37:45 +08003930}
3931
3932static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3933{
3934 struct mtk_mac *mac = netdev_priv(dev);
3935
3936 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3937}
3938
developerfd40db22021-04-29 10:08:25 +08003939static const struct ethtool_ops mtk_ethtool_ops = {
3940 .get_link_ksettings = mtk_get_link_ksettings,
3941 .set_link_ksettings = mtk_set_link_ksettings,
3942 .get_drvinfo = mtk_get_drvinfo,
3943 .get_msglevel = mtk_get_msglevel,
3944 .set_msglevel = mtk_set_msglevel,
3945 .nway_reset = mtk_nway_reset,
3946 .get_link = ethtool_op_get_link,
3947 .get_strings = mtk_get_strings,
3948 .get_sset_count = mtk_get_sset_count,
3949 .get_ethtool_stats = mtk_get_ethtool_stats,
3950 .get_rxnfc = mtk_get_rxnfc,
3951 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003952 .get_pauseparam = mtk_get_pauseparam,
3953 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003954};
3955
3956static const struct net_device_ops mtk_netdev_ops = {
3957 .ndo_init = mtk_init,
3958 .ndo_uninit = mtk_uninit,
3959 .ndo_open = mtk_open,
3960 .ndo_stop = mtk_stop,
3961 .ndo_start_xmit = mtk_start_xmit,
3962 .ndo_set_mac_address = mtk_set_mac_address,
3963 .ndo_validate_addr = eth_validate_addr,
3964 .ndo_do_ioctl = mtk_do_ioctl,
3965 .ndo_tx_timeout = mtk_tx_timeout,
3966 .ndo_get_stats64 = mtk_get_stats64,
3967 .ndo_fix_features = mtk_fix_features,
3968 .ndo_set_features = mtk_set_features,
3969#ifdef CONFIG_NET_POLL_CONTROLLER
3970 .ndo_poll_controller = mtk_poll_controller,
3971#endif
3972};
3973
3974static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3975{
3976 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003977 const char *label;
developerfd40db22021-04-29 10:08:25 +08003978 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003979 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003980 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003981 struct mtk_phylink_priv *phylink_priv;
3982 struct fwnode_handle *fixed_node;
3983 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003984
3985 if (!_id) {
3986 dev_err(eth->dev, "missing mac id\n");
3987 return -EINVAL;
3988 }
3989
3990 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003991 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003992 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3993 return -EINVAL;
3994 }
3995
3996 if (eth->netdev[id]) {
3997 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3998 return -EINVAL;
3999 }
4000
4001 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4002 if (!eth->netdev[id]) {
4003 dev_err(eth->dev, "alloc_etherdev failed\n");
4004 return -ENOMEM;
4005 }
4006 mac = netdev_priv(eth->netdev[id]);
4007 eth->mac[id] = mac;
4008 mac->id = id;
4009 mac->hw = eth;
4010 mac->of_node = np;
4011
4012 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4013 mac->hwlro_ip_cnt = 0;
4014
4015 mac->hw_stats = devm_kzalloc(eth->dev,
4016 sizeof(*mac->hw_stats),
4017 GFP_KERNEL);
4018 if (!mac->hw_stats) {
4019 dev_err(eth->dev, "failed to allocate counter memory\n");
4020 err = -ENOMEM;
4021 goto free_netdev;
4022 }
4023 spin_lock_init(&mac->hw_stats->stats_lock);
4024 u64_stats_init(&mac->hw_stats->syncp);
4025 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4026
4027 /* phylink create */
4028 phy_mode = of_get_phy_mode(np);
4029 if (phy_mode < 0) {
4030 dev_err(eth->dev, "incorrect phy-mode\n");
4031 err = -EINVAL;
4032 goto free_netdev;
4033 }
4034
4035 /* mac config is not set */
4036 mac->interface = PHY_INTERFACE_MODE_NA;
4037 mac->mode = MLO_AN_PHY;
4038 mac->speed = SPEED_UNKNOWN;
4039
4040 mac->phylink_config.dev = &eth->netdev[id]->dev;
4041 mac->phylink_config.type = PHYLINK_NETDEV;
4042
developer30e13e72022-11-03 10:21:24 +08004043 mac->type = 0;
4044 if (!of_property_read_string(np, "mac-type", &label)) {
4045 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4046 if (!strcasecmp(label, gdm_type(mac_type)))
4047 break;
4048 }
4049
4050 switch (mac_type) {
4051 case 0:
4052 mac->type = MTK_GDM_TYPE;
4053 break;
4054 case 1:
4055 mac->type = MTK_XGDM_TYPE;
4056 break;
4057 default:
4058 dev_warn(eth->dev, "incorrect mac-type\n");
4059 break;
4060 };
4061 }
developer089e8852022-09-28 14:43:46 +08004062
developerfd40db22021-04-29 10:08:25 +08004063 phylink = phylink_create(&mac->phylink_config,
4064 of_fwnode_handle(mac->of_node),
4065 phy_mode, &mtk_phylink_ops);
4066 if (IS_ERR(phylink)) {
4067 err = PTR_ERR(phylink);
4068 goto free_netdev;
4069 }
4070
4071 mac->phylink = phylink;
4072
developera2613e62022-07-01 18:29:37 +08004073 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4074 "fixed-link");
4075 if (fixed_node) {
4076 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4077 0, GPIOD_IN, "?");
4078 if (!IS_ERR(desc)) {
4079 struct device_node *phy_np;
4080 const char *label;
4081 int irq, phyaddr;
4082
4083 phylink_priv = &mac->phylink_priv;
4084
4085 phylink_priv->desc = desc;
4086 phylink_priv->id = id;
4087 phylink_priv->link = -1;
4088
4089 irq = gpiod_to_irq(desc);
4090 if (irq > 0) {
4091 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4092 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4093 "ethernet:fixed link", mac);
4094 }
4095
developer8b6f2402022-11-28 13:42:34 +08004096 if (!of_property_read_string(to_of_node(fixed_node),
4097 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004098 if (strlen(label) < 16) {
4099 strncpy(phylink_priv->label, label,
4100 strlen(label));
4101 } else
developer8b6f2402022-11-28 13:42:34 +08004102 dev_err(eth->dev, "insufficient space for label!\n");
4103 }
developera2613e62022-07-01 18:29:37 +08004104
4105 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4106 if (phy_np) {
4107 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4108 phylink_priv->phyaddr = phyaddr;
4109 }
4110 }
4111 fwnode_handle_put(fixed_node);
4112 }
4113
developerfd40db22021-04-29 10:08:25 +08004114 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4115 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4116 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4117 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4118
4119 eth->netdev[id]->hw_features = eth->soc->hw_features;
4120 if (eth->hwlro)
4121 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4122
4123 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4124 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4125 eth->netdev[id]->features |= eth->soc->hw_features;
4126 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4127
4128 eth->netdev[id]->irq = eth->irq[0];
4129 eth->netdev[id]->dev.of_node = np;
4130
4131 return 0;
4132
4133free_netdev:
4134 free_netdev(eth->netdev[id]);
4135 return err;
4136}
4137
4138static int mtk_probe(struct platform_device *pdev)
4139{
4140 struct device_node *mac_np;
4141 struct mtk_eth *eth;
4142 int err, i;
4143
4144 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4145 if (!eth)
4146 return -ENOMEM;
4147
4148 eth->soc = of_device_get_match_data(&pdev->dev);
4149
4150 eth->dev = &pdev->dev;
4151 eth->base = devm_platform_ioremap_resource(pdev, 0);
4152 if (IS_ERR(eth->base))
4153 return PTR_ERR(eth->base);
4154
developer089e8852022-09-28 14:43:46 +08004155 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4156 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4157 if (IS_ERR(eth->sram_base))
4158 return PTR_ERR(eth->sram_base);
4159 }
4160
developerfd40db22021-04-29 10:08:25 +08004161 if(eth->soc->has_sram) {
4162 struct resource *res;
4163 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004164 if (unlikely(!res))
4165 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004166 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4167 }
4168
4169 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4170 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4171 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4172 } else {
4173 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4174 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4175 }
4176
4177 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4178 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4179 eth->ip_align = NET_IP_ALIGN;
4180 } else {
developer089e8852022-09-28 14:43:46 +08004181 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4182 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004183 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4184 else
4185 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4186 }
4187
developer089e8852022-09-28 14:43:46 +08004188 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4189 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4190 if (!err) {
4191 err = dma_set_coherent_mask(&pdev->dev,
4192 DMA_BIT_MASK(36));
4193 if (err) {
4194 dev_err(&pdev->dev, "Wrong DMA config\n");
4195 return -EINVAL;
4196 }
4197 }
4198 }
4199
developerfd40db22021-04-29 10:08:25 +08004200 spin_lock_init(&eth->page_lock);
4201 spin_lock_init(&eth->tx_irq_lock);
4202 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004203 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004204
4205 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4206 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4207 "mediatek,ethsys");
4208 if (IS_ERR(eth->ethsys)) {
4209 dev_err(&pdev->dev, "no ethsys regmap found\n");
4210 return PTR_ERR(eth->ethsys);
4211 }
4212 }
4213
4214 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4215 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4216 "mediatek,infracfg");
4217 if (IS_ERR(eth->infra)) {
4218 dev_err(&pdev->dev, "no infracfg regmap found\n");
4219 return PTR_ERR(eth->infra);
4220 }
4221 }
4222
4223 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004224 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004225 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004226 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004227 return -ENOMEM;
4228
developer089e8852022-09-28 14:43:46 +08004229 eth->xgmii->eth = eth;
4230 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004231 eth->soc->ana_rgc3);
4232
developer089e8852022-09-28 14:43:46 +08004233 if (err)
4234 return err;
4235 }
4236
4237 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4238 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4239 if (err)
4240 return err;
4241
4242 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4243 if (err)
4244 return err;
4245
4246 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4247 if (err)
4248 return err;
4249
4250 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004251 if (err)
4252 return err;
4253 }
4254
4255 if (eth->soc->required_pctl) {
4256 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4257 "mediatek,pctl");
4258 if (IS_ERR(eth->pctl)) {
4259 dev_err(&pdev->dev, "no pctl regmap found\n");
4260 return PTR_ERR(eth->pctl);
4261 }
4262 }
4263
developer18f46a82021-07-20 21:08:21 +08004264 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004265 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4266 eth->irq[i] = eth->irq[0];
4267 else
4268 eth->irq[i] = platform_get_irq(pdev, i);
4269 if (eth->irq[i] < 0) {
4270 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4271 return -ENXIO;
4272 }
4273 }
4274
4275 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4276 eth->clks[i] = devm_clk_get(eth->dev,
4277 mtk_clks_source_name[i]);
4278 if (IS_ERR(eth->clks[i])) {
4279 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4280 return -EPROBE_DEFER;
4281 if (eth->soc->required_clks & BIT(i)) {
4282 dev_err(&pdev->dev, "clock %s not found\n",
4283 mtk_clks_source_name[i]);
4284 return -EINVAL;
4285 }
4286 eth->clks[i] = NULL;
4287 }
4288 }
4289
4290 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4291 INIT_WORK(&eth->pending_work, mtk_pending_work);
4292
developer8051e042022-04-08 13:26:36 +08004293 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004294 if (err)
4295 return err;
4296
4297 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4298
4299 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4300 if (!of_device_is_compatible(mac_np,
4301 "mediatek,eth-mac"))
4302 continue;
4303
4304 if (!of_device_is_available(mac_np))
4305 continue;
4306
4307 err = mtk_add_mac(eth, mac_np);
4308 if (err) {
4309 of_node_put(mac_np);
4310 goto err_deinit_hw;
4311 }
4312 }
4313
developer18f46a82021-07-20 21:08:21 +08004314 err = mtk_napi_init(eth);
4315 if (err)
4316 goto err_free_dev;
4317
developerfd40db22021-04-29 10:08:25 +08004318 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4319 err = devm_request_irq(eth->dev, eth->irq[0],
4320 mtk_handle_irq, 0,
4321 dev_name(eth->dev), eth);
4322 } else {
4323 err = devm_request_irq(eth->dev, eth->irq[1],
4324 mtk_handle_irq_tx, 0,
4325 dev_name(eth->dev), eth);
4326 if (err)
4327 goto err_free_dev;
4328
4329 err = devm_request_irq(eth->dev, eth->irq[2],
4330 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004331 dev_name(eth->dev), &eth->rx_napi[0]);
4332 if (err)
4333 goto err_free_dev;
4334
developer793f7b42022-05-20 13:54:51 +08004335 if (MTK_MAX_IRQ_NUM > 3) {
4336 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4337 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4338 err = devm_request_irq(eth->dev,
4339 eth->irq[2 + i],
4340 mtk_handle_irq_rx, 0,
4341 dev_name(eth->dev),
4342 &eth->rx_napi[i]);
4343 if (err)
4344 goto err_free_dev;
4345 }
4346 } else {
4347 err = devm_request_irq(eth->dev, eth->irq[3],
4348 mtk_handle_fe_irq, 0,
4349 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004350 if (err)
4351 goto err_free_dev;
4352 }
4353 }
developerfd40db22021-04-29 10:08:25 +08004354 }
developer8051e042022-04-08 13:26:36 +08004355
developerfd40db22021-04-29 10:08:25 +08004356 if (err)
4357 goto err_free_dev;
4358
4359 /* No MT7628/88 support yet */
4360 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4361 err = mtk_mdio_init(eth);
4362 if (err)
4363 goto err_free_dev;
4364 }
4365
4366 for (i = 0; i < MTK_MAX_DEVS; i++) {
4367 if (!eth->netdev[i])
4368 continue;
4369
4370 err = register_netdev(eth->netdev[i]);
4371 if (err) {
4372 dev_err(eth->dev, "error bringing up device\n");
4373 goto err_deinit_mdio;
4374 } else
4375 netif_info(eth, probe, eth->netdev[i],
4376 "mediatek frame engine at 0x%08lx, irq %d\n",
4377 eth->netdev[i]->base_addr, eth->irq[0]);
4378 }
4379
4380 /* we run 2 devices on the same DMA ring so we need a dummy device
4381 * for NAPI to work
4382 */
4383 init_dummy_netdev(&eth->dummy_dev);
4384 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4385 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004386 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004387 MTK_NAPI_WEIGHT);
4388
developer18f46a82021-07-20 21:08:21 +08004389 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4390 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4391 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4392 mtk_napi_rx, MTK_NAPI_WEIGHT);
4393 }
4394
developer75e4dad2022-11-16 15:17:14 +08004395#if defined(CONFIG_XFRM_OFFLOAD)
4396 mtk_ipsec_offload_init(eth);
4397#endif
developerfd40db22021-04-29 10:08:25 +08004398 mtketh_debugfs_init(eth);
4399 debug_proc_init(eth);
4400
4401 platform_set_drvdata(pdev, eth);
4402
developer8051e042022-04-08 13:26:36 +08004403 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004404#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004405 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4406 eth->mtk_dma_monitor_timer.expires = jiffies;
4407 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004408#endif
developer8051e042022-04-08 13:26:36 +08004409
developerfd40db22021-04-29 10:08:25 +08004410 return 0;
4411
4412err_deinit_mdio:
4413 mtk_mdio_cleanup(eth);
4414err_free_dev:
4415 mtk_free_dev(eth);
4416err_deinit_hw:
4417 mtk_hw_deinit(eth);
4418
4419 return err;
4420}
4421
4422static int mtk_remove(struct platform_device *pdev)
4423{
4424 struct mtk_eth *eth = platform_get_drvdata(pdev);
4425 struct mtk_mac *mac;
4426 int i;
4427
4428 /* stop all devices to make sure that dma is properly shut down */
4429 for (i = 0; i < MTK_MAC_COUNT; i++) {
4430 if (!eth->netdev[i])
4431 continue;
4432 mtk_stop(eth->netdev[i]);
4433 mac = netdev_priv(eth->netdev[i]);
4434 phylink_disconnect_phy(mac->phylink);
4435 }
4436
4437 mtk_hw_deinit(eth);
4438
4439 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004440 netif_napi_del(&eth->rx_napi[0].napi);
4441
4442 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4443 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4444 netif_napi_del(&eth->rx_napi[i].napi);
4445 }
4446
developerfd40db22021-04-29 10:08:25 +08004447 mtk_cleanup(eth);
4448 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004449 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4450 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004451
4452 return 0;
4453}
4454
4455static const struct mtk_soc_data mt2701_data = {
4456 .caps = MT7623_CAPS | MTK_HWLRO,
4457 .hw_features = MTK_HW_FEATURES,
4458 .required_clks = MT7623_CLKS_BITMAP,
4459 .required_pctl = true,
4460 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004461 .txrx = {
4462 .txd_size = sizeof(struct mtk_tx_dma),
4463 .rxd_size = sizeof(struct mtk_rx_dma),
4464 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4465 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4466 },
developerfd40db22021-04-29 10:08:25 +08004467};
4468
4469static const struct mtk_soc_data mt7621_data = {
4470 .caps = MT7621_CAPS,
4471 .hw_features = MTK_HW_FEATURES,
4472 .required_clks = MT7621_CLKS_BITMAP,
4473 .required_pctl = false,
4474 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004475 .txrx = {
4476 .txd_size = sizeof(struct mtk_tx_dma),
4477 .rxd_size = sizeof(struct mtk_rx_dma),
4478 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4479 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4480 },
developerfd40db22021-04-29 10:08:25 +08004481};
4482
4483static const struct mtk_soc_data mt7622_data = {
4484 .ana_rgc3 = 0x2028,
4485 .caps = MT7622_CAPS | MTK_HWLRO,
4486 .hw_features = MTK_HW_FEATURES,
4487 .required_clks = MT7622_CLKS_BITMAP,
4488 .required_pctl = false,
4489 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004490 .txrx = {
4491 .txd_size = sizeof(struct mtk_tx_dma),
4492 .rxd_size = sizeof(struct mtk_rx_dma),
4493 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4494 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4495 },
developerfd40db22021-04-29 10:08:25 +08004496};
4497
4498static const struct mtk_soc_data mt7623_data = {
4499 .caps = MT7623_CAPS | MTK_HWLRO,
4500 .hw_features = MTK_HW_FEATURES,
4501 .required_clks = MT7623_CLKS_BITMAP,
4502 .required_pctl = true,
4503 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004504 .txrx = {
4505 .txd_size = sizeof(struct mtk_tx_dma),
4506 .rxd_size = sizeof(struct mtk_rx_dma),
4507 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4508 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4509 },
developerfd40db22021-04-29 10:08:25 +08004510};
4511
4512static const struct mtk_soc_data mt7629_data = {
4513 .ana_rgc3 = 0x128,
4514 .caps = MT7629_CAPS | MTK_HWLRO,
4515 .hw_features = MTK_HW_FEATURES,
4516 .required_clks = MT7629_CLKS_BITMAP,
4517 .required_pctl = false,
4518 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004519 .txrx = {
4520 .txd_size = sizeof(struct mtk_tx_dma),
4521 .rxd_size = sizeof(struct mtk_rx_dma),
4522 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4523 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4524 },
developerfd40db22021-04-29 10:08:25 +08004525};
4526
4527static const struct mtk_soc_data mt7986_data = {
4528 .ana_rgc3 = 0x128,
4529 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004530 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004531 .required_clks = MT7986_CLKS_BITMAP,
4532 .required_pctl = false,
4533 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004534 .txrx = {
4535 .txd_size = sizeof(struct mtk_tx_dma_v2),
4536 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4537 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4538 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4539 },
developerfd40db22021-04-29 10:08:25 +08004540};
4541
developer255bba22021-07-27 15:16:33 +08004542static const struct mtk_soc_data mt7981_data = {
4543 .ana_rgc3 = 0x128,
4544 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004545 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004546 .required_clks = MT7981_CLKS_BITMAP,
4547 .required_pctl = false,
4548 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004549 .txrx = {
4550 .txd_size = sizeof(struct mtk_tx_dma_v2),
4551 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4552 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4553 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4554 },
developer255bba22021-07-27 15:16:33 +08004555};
4556
developer089e8852022-09-28 14:43:46 +08004557static const struct mtk_soc_data mt7988_data = {
4558 .ana_rgc3 = 0x128,
4559 .caps = MT7988_CAPS,
4560 .hw_features = MTK_HW_FEATURES,
4561 .required_clks = MT7988_CLKS_BITMAP,
4562 .required_pctl = false,
4563 .has_sram = true,
4564 .txrx = {
4565 .txd_size = sizeof(struct mtk_tx_dma_v2),
4566 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4567 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4568 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4569 },
4570};
4571
developerfd40db22021-04-29 10:08:25 +08004572static const struct mtk_soc_data rt5350_data = {
4573 .caps = MT7628_CAPS,
4574 .hw_features = MTK_HW_FEATURES_MT7628,
4575 .required_clks = MT7628_CLKS_BITMAP,
4576 .required_pctl = false,
4577 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004578 .txrx = {
4579 .txd_size = sizeof(struct mtk_tx_dma),
4580 .rxd_size = sizeof(struct mtk_rx_dma),
4581 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4582 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4583 },
developerfd40db22021-04-29 10:08:25 +08004584};
4585
4586const struct of_device_id of_mtk_match[] = {
4587 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4588 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4589 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4590 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4591 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4592 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004593 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004594 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004595 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4596 {},
4597};
4598MODULE_DEVICE_TABLE(of, of_mtk_match);
4599
4600static struct platform_driver mtk_driver = {
4601 .probe = mtk_probe,
4602 .remove = mtk_remove,
4603 .driver = {
4604 .name = "mtk_soc_eth",
4605 .of_match_table = of_mtk_match,
4606 },
4607};
4608
4609module_platform_driver(mtk_driver);
4610
4611MODULE_LICENSE("GPL");
4612MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4613MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");