blob: 6272602c59659c6bb16e22f41011cad22fae38d8 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
42
developerfd40db22021-04-29 10:08:25 +080043module_param_named(msg_level, mtk_msg_level, int, 0);
44MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080045DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080046
47#define MTK_ETHTOOL_STAT(x) { #x, \
48 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
49
50/* strings used by ethtool */
51static const struct mtk_ethtool_stats {
52 char str[ETH_GSTRING_LEN];
53 u32 offset;
54} mtk_ethtool_stats[] = {
55 MTK_ETHTOOL_STAT(tx_bytes),
56 MTK_ETHTOOL_STAT(tx_packets),
57 MTK_ETHTOOL_STAT(tx_skip),
58 MTK_ETHTOOL_STAT(tx_collisions),
59 MTK_ETHTOOL_STAT(rx_bytes),
60 MTK_ETHTOOL_STAT(rx_packets),
61 MTK_ETHTOOL_STAT(rx_overflow),
62 MTK_ETHTOOL_STAT(rx_fcs_errors),
63 MTK_ETHTOOL_STAT(rx_short_errors),
64 MTK_ETHTOOL_STAT(rx_long_errors),
65 MTK_ETHTOOL_STAT(rx_checksum_errors),
66 MTK_ETHTOOL_STAT(rx_flow_control_packets),
67};
68
69static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +080070 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
71 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +080072 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
73 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +080074 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
75 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
76 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
77 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
78 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
79 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
80 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
81 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
82 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +080083};
84
85void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
86{
87 __raw_writel(val, eth->base + reg);
88}
89
90u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
91{
92 return __raw_readl(eth->base + reg);
93}
94
95u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
96{
97 u32 val;
98
99 val = mtk_r32(eth, reg);
100 val &= ~mask;
101 val |= set;
102 mtk_w32(eth, val, reg);
103 return reg;
104}
105
106static int mtk_mdio_busy_wait(struct mtk_eth *eth)
107{
108 unsigned long t_start = jiffies;
109
110 while (1) {
111 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
112 return 0;
113 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
114 break;
developerc4671b22021-05-28 13:16:42 +0800115 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800116 }
117
118 dev_err(eth->dev, "mdio: MDIO timeout\n");
119 return -1;
120}
121
developer599cda42022-05-24 15:13:31 +0800122u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
123 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800124{
125 if (mtk_mdio_busy_wait(eth))
126 return -1;
127
128 write_data &= 0xffff;
129
developer599cda42022-05-24 15:13:31 +0800130 if (phy_reg & MII_ADDR_C45) {
131 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
132 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
133 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
134 MTK_PHY_IAC);
135
136 if (mtk_mdio_busy_wait(eth))
137 return -1;
138
139 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
140 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
141 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
142 MTK_PHY_IAC);
143 } else {
144 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
145 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
146 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
147 MTK_PHY_IAC);
148 }
developerfd40db22021-04-29 10:08:25 +0800149
150 if (mtk_mdio_busy_wait(eth))
151 return -1;
152
153 return 0;
154}
155
developer599cda42022-05-24 15:13:31 +0800156u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800157{
158 u32 d;
159
160 if (mtk_mdio_busy_wait(eth))
161 return 0xffff;
162
developer599cda42022-05-24 15:13:31 +0800163 if (phy_reg & MII_ADDR_C45) {
164 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
165 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
166 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
167 MTK_PHY_IAC);
168
169 if (mtk_mdio_busy_wait(eth))
170 return 0xffff;
171
172 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
173 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
174 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
175 MTK_PHY_IAC);
176 } else {
177 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
178 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
179 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
180 MTK_PHY_IAC);
181 }
developerfd40db22021-04-29 10:08:25 +0800182
183 if (mtk_mdio_busy_wait(eth))
184 return 0xffff;
185
186 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
187
188 return d;
189}
190
191static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
192 int phy_reg, u16 val)
193{
194 struct mtk_eth *eth = bus->priv;
195
196 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
197}
198
199static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
200{
201 struct mtk_eth *eth = bus->priv;
202
203 return _mtk_mdio_read(eth, phy_addr, phy_reg);
204}
205
developerabeadd52022-08-15 11:26:44 +0800206static int mtk_mdio_reset(struct mii_bus *bus)
207{
208 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
209 * we just need to wait until device ready.
210 */
211 mdelay(20);
212
213 return 0;
214}
215
developerfd40db22021-04-29 10:08:25 +0800216static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
217 phy_interface_t interface)
218{
developer543e7922022-12-01 11:24:47 +0800219 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800220
221 /* Check DDR memory type.
222 * Currently TRGMII mode with DDR2 memory is not supported.
223 */
224 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
225 if (interface == PHY_INTERFACE_MODE_TRGMII &&
226 val & SYSCFG_DRAM_TYPE_DDR2) {
227 dev_err(eth->dev,
228 "TRGMII mode with DDR2 memory is not supported!\n");
229 return -EOPNOTSUPP;
230 }
231
232 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
233 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
234
235 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
236 ETHSYS_TRGMII_MT7621_MASK, val);
237
238 return 0;
239}
240
241static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
242 phy_interface_t interface, int speed)
243{
244 u32 val;
245 int ret;
246
247 if (interface == PHY_INTERFACE_MODE_TRGMII) {
248 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
249 val = 500000000;
250 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
251 if (ret)
252 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
253 return;
254 }
255
256 val = (speed == SPEED_1000) ?
257 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
258 mtk_w32(eth, val, INTF_MODE);
259
260 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
261 ETHSYS_TRGMII_CLK_SEL362_5,
262 ETHSYS_TRGMII_CLK_SEL362_5);
263
264 val = (speed == SPEED_1000) ? 250000000 : 500000000;
265 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
266 if (ret)
267 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
268
269 val = (speed == SPEED_1000) ?
270 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
271 mtk_w32(eth, val, TRGMII_RCK_CTRL);
272
273 val = (speed == SPEED_1000) ?
274 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
275 mtk_w32(eth, val, TRGMII_TCK_CTRL);
276}
277
developer089e8852022-09-28 14:43:46 +0800278static void mtk_setup_bridge_switch(struct mtk_eth *eth)
279{
280 int val;
281
282 /* Force Port1 XGMAC Link Up */
283 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
284 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
285 MTK_XGMAC_STS(MTK_GMAC1_ID));
286
287 /* Adjust GSW bridge IPG to 11*/
288 val = mtk_r32(eth, MTK_GSW_CFG);
289 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
290 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
291 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
292 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800293}
294
developerfd40db22021-04-29 10:08:25 +0800295static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
296 const struct phylink_link_state *state)
297{
298 struct mtk_mac *mac = container_of(config, struct mtk_mac,
299 phylink_config);
300 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800301 u32 sid, i;
developer543e7922022-12-01 11:24:47 +0800302 int val = 0, ge_mode, err = 0;
developerfd40db22021-04-29 10:08:25 +0800303
304 /* MT76x8 has no hardware settings between for the MAC */
305 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
306 mac->interface != state->interface) {
307 /* Setup soc pin functions */
308 switch (state->interface) {
309 case PHY_INTERFACE_MODE_TRGMII:
310 if (mac->id)
311 goto err_phy;
312 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
313 MTK_GMAC1_TRGMII))
314 goto err_phy;
315 /* fall through */
316 case PHY_INTERFACE_MODE_RGMII_TXID:
317 case PHY_INTERFACE_MODE_RGMII_RXID:
318 case PHY_INTERFACE_MODE_RGMII_ID:
319 case PHY_INTERFACE_MODE_RGMII:
320 case PHY_INTERFACE_MODE_MII:
321 case PHY_INTERFACE_MODE_REVMII:
322 case PHY_INTERFACE_MODE_RMII:
323 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
324 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
325 if (err)
326 goto init_err;
327 }
328 break;
329 case PHY_INTERFACE_MODE_1000BASEX:
330 case PHY_INTERFACE_MODE_2500BASEX:
331 case PHY_INTERFACE_MODE_SGMII:
332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
333 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
334 if (err)
335 goto init_err;
336 }
337 break;
338 case PHY_INTERFACE_MODE_GMII:
339 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
340 err = mtk_gmac_gephy_path_setup(eth, mac->id);
341 if (err)
342 goto init_err;
343 }
344 break;
developer30e13e72022-11-03 10:21:24 +0800345 case PHY_INTERFACE_MODE_XGMII:
346 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
347 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
348 if (err)
349 goto init_err;
350 }
351 break;
developer089e8852022-09-28 14:43:46 +0800352 case PHY_INTERFACE_MODE_USXGMII:
353 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800354 case PHY_INTERFACE_MODE_5GBASER:
developer089e8852022-09-28 14:43:46 +0800355 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
356 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
357 if (err)
358 goto init_err;
359 }
360 break;
developerfd40db22021-04-29 10:08:25 +0800361 default:
362 goto err_phy;
363 }
364
365 /* Setup clock for 1st gmac */
366 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
367 !phy_interface_mode_is_8023z(state->interface) &&
368 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
369 if (MTK_HAS_CAPS(mac->hw->soc->caps,
370 MTK_TRGMII_MT7621_CLK)) {
371 if (mt7621_gmac0_rgmii_adjust(mac->hw,
372 state->interface))
373 goto err_phy;
374 } else {
375 mtk_gmac0_rgmii_adjust(mac->hw,
376 state->interface,
377 state->speed);
378
379 /* mt7623_pad_clk_setup */
380 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
381 mtk_w32(mac->hw,
382 TD_DM_DRVP(8) | TD_DM_DRVN(8),
383 TRGMII_TD_ODT(i));
384
385 /* Assert/release MT7623 RXC reset */
386 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
387 TRGMII_RCK_CTRL);
388 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
389 }
390 }
391
392 ge_mode = 0;
393 switch (state->interface) {
394 case PHY_INTERFACE_MODE_MII:
395 case PHY_INTERFACE_MODE_GMII:
396 ge_mode = 1;
397 break;
398 case PHY_INTERFACE_MODE_REVMII:
399 ge_mode = 2;
400 break;
401 case PHY_INTERFACE_MODE_RMII:
402 if (mac->id)
403 goto err_phy;
404 ge_mode = 3;
405 break;
406 default:
407 break;
408 }
409
410 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800411 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800412 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
413 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
414 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
415 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800416 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800417
418 mac->interface = state->interface;
419 }
420
421 /* SGMII */
422 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
423 phy_interface_mode_is_8023z(state->interface)) {
424 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
425 * being setup done.
426 */
developerd82e8372022-02-09 15:00:09 +0800427 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800428 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
431 SYSCFG0_SGMII_MASK,
432 ~(u32)SYSCFG0_SGMII_MASK);
433
434 /* Decide how GMAC and SGMIISYS be mapped */
435 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
436 0 : mac->id;
437
438 /* Setup SGMIISYS with the determined property */
439 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800440 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800441 state);
developer2fbee452022-08-12 13:58:20 +0800442 else
developer089e8852022-09-28 14:43:46 +0800443 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800444
developerd82e8372022-02-09 15:00:09 +0800445 if (err) {
446 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800447 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800448 }
developerfd40db22021-04-29 10:08:25 +0800449
450 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
451 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800452 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800453 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800454 state->interface == PHY_INTERFACE_MODE_10GKR ||
455 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800456 sid = mac->id;
457
458 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
459 sid != MTK_GMAC1_ID) {
460 if (phylink_autoneg_inband(mode))
461 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800462 state);
developer089e8852022-09-28 14:43:46 +0800463 else
464 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
465 SPEED_10000);
466
467 if (err)
468 goto init_err;
469 }
developerfd40db22021-04-29 10:08:25 +0800470 } else if (phylink_autoneg_inband(mode)) {
471 dev_err(eth->dev,
472 "In-band mode not supported in non SGMII mode!\n");
473 return;
474 }
475
476 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800477 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800478 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
479 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800480
developer089e8852022-09-28 14:43:46 +0800481 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
482 switch (mac->id) {
483 case MTK_GMAC1_ID:
484 mtk_setup_bridge_switch(eth);
485 break;
486 case MTK_GMAC3_ID:
487 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
488 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
489 MTK_XGMAC_STS(mac->id));
490 break;
491 }
492 }
developerfd40db22021-04-29 10:08:25 +0800493 }
494
developerfd40db22021-04-29 10:08:25 +0800495 return;
496
497err_phy:
498 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
499 mac->id, phy_modes(state->interface));
500 return;
501
502init_err:
503 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
504 mac->id, phy_modes(state->interface), err);
505}
506
developer089e8852022-09-28 14:43:46 +0800507static int mtk_mac_pcs_get_state(struct phylink_config *config,
508 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800509{
510 struct mtk_mac *mac = container_of(config, struct mtk_mac,
511 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800512
developer089e8852022-09-28 14:43:46 +0800513 if (mac->type == MTK_XGDM_TYPE) {
514 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800515
developer089e8852022-09-28 14:43:46 +0800516 if (mac->id == MTK_GMAC2_ID)
517 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800518
developer089e8852022-09-28 14:43:46 +0800519 state->duplex = 1;
520
521 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
522 case 0:
523 state->speed = SPEED_10000;
524 break;
525 case 1:
526 state->speed = SPEED_5000;
527 break;
528 case 2:
529 state->speed = SPEED_2500;
530 break;
531 case 3:
532 state->speed = SPEED_1000;
533 break;
534 }
535
536 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
537 } else if (mac->type == MTK_GDM_TYPE) {
538 struct mtk_eth *eth = mac->hw;
539 struct mtk_xgmii *ss = eth->xgmii;
540 u32 id = mtk_mac2xgmii_id(eth, mac->id);
541 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800542 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800543
544 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
545
546 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
547
548 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
549 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
550
551 val = val >> 16;
552
553 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
554
555 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
556 case 0:
557 state->speed = SPEED_10;
558 break;
559 case 1:
560 state->speed = SPEED_100;
561 break;
562 case 2:
563 state->speed = SPEED_1000;
564 break;
565 }
566 } else {
567 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
568
569 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
570
571 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
572 case 0:
573 state->speed = SPEED_10;
574 break;
575 case 1:
576 state->speed = SPEED_100;
577 break;
578 case 2:
579 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
580 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
581 break;
582 }
583 }
584
585 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
586 if (pmsr & MAC_MSR_RX_FC)
587 state->pause |= MLO_PAUSE_RX;
588 if (pmsr & MAC_MSR_TX_FC)
589 state->pause |= MLO_PAUSE_TX;
590 }
developerfd40db22021-04-29 10:08:25 +0800591
592 return 1;
593}
594
595static void mtk_mac_an_restart(struct phylink_config *config)
596{
597 struct mtk_mac *mac = container_of(config, struct mtk_mac,
598 phylink_config);
599
developer089e8852022-09-28 14:43:46 +0800600 if (mac->type != MTK_XGDM_TYPE)
601 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800602}
603
604static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
605 phy_interface_t interface)
606{
607 struct mtk_mac *mac = container_of(config, struct mtk_mac,
608 phylink_config);
developer089e8852022-09-28 14:43:46 +0800609 u32 mcr;
610
611 if (mac->type == MTK_GDM_TYPE) {
612 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
613 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
614 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
615 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
616 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800617
developer089e8852022-09-28 14:43:46 +0800618 mcr &= 0xfffffff0;
619 mcr |= XMAC_MCR_TRX_DISABLE;
620 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
621 }
developerfd40db22021-04-29 10:08:25 +0800622}
623
624static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
625 phy_interface_t interface,
626 struct phy_device *phy)
627{
628 struct mtk_mac *mac = container_of(config, struct mtk_mac,
629 phylink_config);
developer089e8852022-09-28 14:43:46 +0800630 u32 mcr, mcr_cur;
631
632 if (mac->type == MTK_GDM_TYPE) {
633 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
634 mcr = mcr_cur;
635 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
636 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
637 MAC_MCR_FORCE_RX_FC);
638 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
639 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
640
641 /* Configure speed */
642 switch (speed) {
643 case SPEED_2500:
644 case SPEED_1000:
645 mcr |= MAC_MCR_SPEED_1000;
646 break;
647 case SPEED_100:
648 mcr |= MAC_MCR_SPEED_100;
649 break;
650 }
651
652 /* Configure duplex */
653 if (duplex == DUPLEX_FULL)
654 mcr |= MAC_MCR_FORCE_DPX;
655
656 /* Configure pause modes -
657 * phylink will avoid these for half duplex
658 */
659 if (tx_pause)
660 mcr |= MAC_MCR_FORCE_TX_FC;
661 if (rx_pause)
662 mcr |= MAC_MCR_FORCE_RX_FC;
663
664 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
665
666 /* Only update control register when needed! */
667 if (mcr != mcr_cur)
668 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
669 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
670 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
671
672 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
673 /* Configure pause modes -
674 * phylink will avoid these for half duplex
675 */
676 if (tx_pause)
677 mcr |= XMAC_MCR_FORCE_TX_FC;
678 if (rx_pause)
679 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800680
developer089e8852022-09-28 14:43:46 +0800681 mcr &= ~(XMAC_MCR_TRX_DISABLE);
682 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
683 }
developerfd40db22021-04-29 10:08:25 +0800684}
685
686static void mtk_validate(struct phylink_config *config,
687 unsigned long *supported,
688 struct phylink_link_state *state)
689{
690 struct mtk_mac *mac = container_of(config, struct mtk_mac,
691 phylink_config);
692 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
693
694 if (state->interface != PHY_INTERFACE_MODE_NA &&
695 state->interface != PHY_INTERFACE_MODE_MII &&
696 state->interface != PHY_INTERFACE_MODE_GMII &&
697 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
698 phy_interface_mode_is_rgmii(state->interface)) &&
699 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
700 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
701 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
702 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800703 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800704 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
705 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800706 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
707 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
708 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
709 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800710 linkmode_zero(supported);
711 return;
712 }
713
714 phylink_set_port_modes(mask);
715 phylink_set(mask, Autoneg);
716
717 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800718 case PHY_INTERFACE_MODE_USXGMII:
719 case PHY_INTERFACE_MODE_10GKR:
720 phylink_set(mask, 10000baseKR_Full);
721 phylink_set(mask, 10000baseT_Full);
722 phylink_set(mask, 10000baseCR_Full);
723 phylink_set(mask, 10000baseSR_Full);
724 phylink_set(mask, 10000baseLR_Full);
725 phylink_set(mask, 10000baseLRM_Full);
726 phylink_set(mask, 10000baseER_Full);
727 phylink_set(mask, 100baseT_Half);
728 phylink_set(mask, 100baseT_Full);
729 phylink_set(mask, 1000baseT_Half);
730 phylink_set(mask, 1000baseT_Full);
731 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800732 phylink_set(mask, 2500baseT_Full);
733 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800734 break;
developerfd40db22021-04-29 10:08:25 +0800735 case PHY_INTERFACE_MODE_TRGMII:
736 phylink_set(mask, 1000baseT_Full);
737 break;
developer30e13e72022-11-03 10:21:24 +0800738 case PHY_INTERFACE_MODE_XGMII:
739 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800740 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800741 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800742 /* fall through; */
743 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800744 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800745 phylink_set(mask, 2500baseT_Full);
746 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800747 case PHY_INTERFACE_MODE_GMII:
748 case PHY_INTERFACE_MODE_RGMII:
749 case PHY_INTERFACE_MODE_RGMII_ID:
750 case PHY_INTERFACE_MODE_RGMII_RXID:
751 case PHY_INTERFACE_MODE_RGMII_TXID:
752 phylink_set(mask, 1000baseT_Half);
753 /* fall through */
754 case PHY_INTERFACE_MODE_SGMII:
755 phylink_set(mask, 1000baseT_Full);
756 phylink_set(mask, 1000baseX_Full);
757 /* fall through */
758 case PHY_INTERFACE_MODE_MII:
759 case PHY_INTERFACE_MODE_RMII:
760 case PHY_INTERFACE_MODE_REVMII:
761 case PHY_INTERFACE_MODE_NA:
762 default:
763 phylink_set(mask, 10baseT_Half);
764 phylink_set(mask, 10baseT_Full);
765 phylink_set(mask, 100baseT_Half);
766 phylink_set(mask, 100baseT_Full);
767 break;
768 }
769
770 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +0800771
772 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
773 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +0800774 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800775 phylink_set(mask, 10000baseSR_Full);
776 phylink_set(mask, 10000baseLR_Full);
777 phylink_set(mask, 10000baseLRM_Full);
778 phylink_set(mask, 10000baseER_Full);
779 phylink_set(mask, 1000baseKX_Full);
780 phylink_set(mask, 1000baseT_Full);
781 phylink_set(mask, 1000baseX_Full);
782 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +0800783 phylink_set(mask, 2500baseT_Full);
784 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800785 }
developerfd40db22021-04-29 10:08:25 +0800786 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
787 phylink_set(mask, 1000baseT_Full);
788 phylink_set(mask, 1000baseX_Full);
789 phylink_set(mask, 2500baseX_Full);
790 }
791 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
792 phylink_set(mask, 1000baseT_Full);
793 phylink_set(mask, 1000baseT_Half);
794 phylink_set(mask, 1000baseX_Full);
795 }
796 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
797 phylink_set(mask, 1000baseT_Full);
798 phylink_set(mask, 1000baseT_Half);
799 }
800 }
801
developer30e13e72022-11-03 10:21:24 +0800802 if (mac->type == MTK_XGDM_TYPE) {
803 phylink_clear(mask, 10baseT_Half);
804 phylink_clear(mask, 100baseT_Half);
805 phylink_clear(mask, 1000baseT_Half);
806 }
807
developerfd40db22021-04-29 10:08:25 +0800808 phylink_set(mask, Pause);
809 phylink_set(mask, Asym_Pause);
810
811 linkmode_and(supported, supported, mask);
812 linkmode_and(state->advertising, state->advertising, mask);
813
814 /* We can only operate at 2500BaseX or 1000BaseX. If requested
815 * to advertise both, only report advertising at 2500BaseX.
816 */
817 phylink_helper_basex_speed(state);
818}
819
820static const struct phylink_mac_ops mtk_phylink_ops = {
821 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +0800822 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +0800823 .mac_an_restart = mtk_mac_an_restart,
824 .mac_config = mtk_mac_config,
825 .mac_link_down = mtk_mac_link_down,
826 .mac_link_up = mtk_mac_link_up,
827};
828
829static int mtk_mdio_init(struct mtk_eth *eth)
830{
831 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +0800832 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +0800833 int ret;
developerc8acd8d2022-11-10 09:07:10 +0800834 u32 val;
developerfd40db22021-04-29 10:08:25 +0800835
836 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
837 if (!mii_np) {
838 dev_err(eth->dev, "no %s child node found", "mdio-bus");
839 return -ENODEV;
840 }
841
842 if (!of_device_is_available(mii_np)) {
843 ret = -ENODEV;
844 goto err_put_node;
845 }
846
847 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
848 if (!eth->mii_bus) {
849 ret = -ENOMEM;
850 goto err_put_node;
851 }
852
853 eth->mii_bus->name = "mdio";
854 eth->mii_bus->read = mtk_mdio_read;
855 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +0800856 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +0800857 eth->mii_bus->priv = eth;
858 eth->mii_bus->parent = eth->dev;
859
developer6fd46562021-10-14 15:04:34 +0800860 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +0800861 ret = -ENOMEM;
862 goto err_put_node;
863 }
developerc8acd8d2022-11-10 09:07:10 +0800864
865 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
866 max_clk = val;
867
868 while (clk / divider > max_clk) {
869 if (divider >= 63)
870 break;
871
872 divider++;
873 };
874
875 /* Configure MDC Turbo Mode */
876 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
877 val = mtk_r32(eth, MTK_MAC_MISC);
878 val |= MISC_MDC_TURBO;
879 mtk_w32(eth, val, MTK_MAC_MISC);
880 } else {
881 val = mtk_r32(eth, MTK_PPSC);
882 val |= PPSC_MDC_TURBO;
883 mtk_w32(eth, val, MTK_PPSC);
884 }
885
886 /* Configure MDC Divider */
887 val = mtk_r32(eth, MTK_PPSC);
888 val &= ~PPSC_MDC_CFG;
889 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
890 mtk_w32(eth, val, MTK_PPSC);
891
892 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
893
developerfd40db22021-04-29 10:08:25 +0800894 ret = of_mdiobus_register(eth->mii_bus, mii_np);
895
896err_put_node:
897 of_node_put(mii_np);
898 return ret;
899}
900
901static void mtk_mdio_cleanup(struct mtk_eth *eth)
902{
903 if (!eth->mii_bus)
904 return;
905
906 mdiobus_unregister(eth->mii_bus);
907}
908
909static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
910{
911 unsigned long flags;
912 u32 val;
913
914 spin_lock_irqsave(&eth->tx_irq_lock, flags);
915 val = mtk_r32(eth, eth->tx_int_mask_reg);
916 mtk_w32(eth, val & ~mask, eth->tx_int_mask_reg);
917 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
918}
919
920static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
921{
922 unsigned long flags;
923 u32 val;
924
925 spin_lock_irqsave(&eth->tx_irq_lock, flags);
926 val = mtk_r32(eth, eth->tx_int_mask_reg);
927 mtk_w32(eth, val | mask, eth->tx_int_mask_reg);
928 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
929}
930
931static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
932{
933 unsigned long flags;
934 u32 val;
935
936 spin_lock_irqsave(&eth->rx_irq_lock, flags);
937 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
938 mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
939 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
940}
941
942static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
943{
944 unsigned long flags;
945 u32 val;
946
947 spin_lock_irqsave(&eth->rx_irq_lock, flags);
948 val = mtk_r32(eth, MTK_PDMA_INT_MASK);
949 mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
950 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
951}
952
953static int mtk_set_mac_address(struct net_device *dev, void *p)
954{
955 int ret = eth_mac_addr(dev, p);
956 struct mtk_mac *mac = netdev_priv(dev);
957 struct mtk_eth *eth = mac->hw;
958 const char *macaddr = dev->dev_addr;
959
960 if (ret)
961 return ret;
962
963 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
964 return -EBUSY;
965
966 spin_lock_bh(&mac->hw->page_lock);
967 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
968 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
969 MT7628_SDM_MAC_ADRH);
970 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
971 (macaddr[4] << 8) | macaddr[5],
972 MT7628_SDM_MAC_ADRL);
973 } else {
974 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
975 MTK_GDMA_MAC_ADRH(mac->id));
976 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
977 (macaddr[4] << 8) | macaddr[5],
978 MTK_GDMA_MAC_ADRL(mac->id));
979 }
980 spin_unlock_bh(&mac->hw->page_lock);
981
982 return 0;
983}
984
985void mtk_stats_update_mac(struct mtk_mac *mac)
986{
developer089e8852022-09-28 14:43:46 +0800987 struct mtk_eth *eth = mac->hw;
developerfd40db22021-04-29 10:08:25 +0800988 struct mtk_hw_stats *hw_stats = mac->hw_stats;
989 unsigned int base = MTK_GDM1_TX_GBCNT;
990 u64 stats;
991
992 base += hw_stats->reg_offset;
993
994 u64_stats_update_begin(&hw_stats->syncp);
995
996 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
997 stats = mtk_r32(mac->hw, base + 0x04);
998 if (stats)
999 hw_stats->rx_bytes += (stats << 32);
1000 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
1001 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
1002 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
1003 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
1004 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
1005 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
1006 hw_stats->rx_flow_control_packets +=
1007 mtk_r32(mac->hw, base + 0x24);
developer089e8852022-09-28 14:43:46 +08001008
1009 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1010 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x50);
1011 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x54);
1012 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x40);
1013 stats = mtk_r32(mac->hw, base + 0x44);
1014 if (stats)
1015 hw_stats->tx_bytes += (stats << 32);
1016 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x48);
1017 u64_stats_update_end(&hw_stats->syncp);
1018 } else {
1019 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
1020 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
1021 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
1022 stats = mtk_r32(mac->hw, base + 0x34);
1023 if (stats)
1024 hw_stats->tx_bytes += (stats << 32);
1025 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
1026 u64_stats_update_end(&hw_stats->syncp);
1027 }
developerfd40db22021-04-29 10:08:25 +08001028}
1029
1030static void mtk_stats_update(struct mtk_eth *eth)
1031{
1032 int i;
1033
1034 for (i = 0; i < MTK_MAC_COUNT; i++) {
1035 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1036 continue;
1037 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1038 mtk_stats_update_mac(eth->mac[i]);
1039 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1040 }
1041 }
1042}
1043
1044static void mtk_get_stats64(struct net_device *dev,
1045 struct rtnl_link_stats64 *storage)
1046{
1047 struct mtk_mac *mac = netdev_priv(dev);
1048 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1049 unsigned int start;
1050
1051 if (netif_running(dev) && netif_device_present(dev)) {
1052 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1053 mtk_stats_update_mac(mac);
1054 spin_unlock_bh(&hw_stats->stats_lock);
1055 }
1056 }
1057
1058 do {
1059 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1060 storage->rx_packets = hw_stats->rx_packets;
1061 storage->tx_packets = hw_stats->tx_packets;
1062 storage->rx_bytes = hw_stats->rx_bytes;
1063 storage->tx_bytes = hw_stats->tx_bytes;
1064 storage->collisions = hw_stats->tx_collisions;
1065 storage->rx_length_errors = hw_stats->rx_short_errors +
1066 hw_stats->rx_long_errors;
1067 storage->rx_over_errors = hw_stats->rx_overflow;
1068 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1069 storage->rx_errors = hw_stats->rx_checksum_errors;
1070 storage->tx_aborted_errors = hw_stats->tx_skip;
1071 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1072
1073 storage->tx_errors = dev->stats.tx_errors;
1074 storage->rx_dropped = dev->stats.rx_dropped;
1075 storage->tx_dropped = dev->stats.tx_dropped;
1076}
1077
1078static inline int mtk_max_frag_size(int mtu)
1079{
1080 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1081 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1082 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1083
1084 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1085 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1086}
1087
1088static inline int mtk_max_buf_size(int frag_size)
1089{
1090 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1091 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1092
1093 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1094
1095 return buf_size;
1096}
1097
developere9356982022-07-04 09:03:20 +08001098static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1099 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001100{
developerfd40db22021-04-29 10:08:25 +08001101 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001102 if (!(rxd->rxd2 & RX_DMA_DONE))
1103 return false;
1104
1105 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001106 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1107 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001108
developer089e8852022-09-28 14:43:46 +08001109 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1110 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001111 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1112 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001113 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001114 }
1115
developerc4671b22021-05-28 13:16:42 +08001116 return true;
developerfd40db22021-04-29 10:08:25 +08001117}
1118
1119/* the qdma core needs scratch memory to be setup */
1120static int mtk_init_fq_dma(struct mtk_eth *eth)
1121{
developere9356982022-07-04 09:03:20 +08001122 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001123 dma_addr_t phy_ring_tail;
1124 int cnt = MTK_DMA_SIZE;
1125 dma_addr_t dma_addr;
1126 int i;
1127
1128 if (!eth->soc->has_sram) {
1129 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001130 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001131 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001132 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001133 } else {
developer089e8852022-09-28 14:43:46 +08001134 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1135 eth->scratch_ring = eth->sram_base;
1136 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1137 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001138 }
1139
1140 if (unlikely(!eth->scratch_ring))
1141 return -ENOMEM;
1142
developere9356982022-07-04 09:03:20 +08001143 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001144 if (unlikely(!eth->scratch_head))
1145 return -ENOMEM;
1146
1147 dma_addr = dma_map_single(eth->dev,
1148 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1149 DMA_FROM_DEVICE);
1150 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1151 return -ENOMEM;
1152
developer8b6f2402022-11-28 13:42:34 +08001153 phy_ring_tail = eth->phy_scratch_ring +
1154 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001155
1156 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001157 struct mtk_tx_dma_v2 *txd;
1158
1159 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1160 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001161 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001162 txd->txd2 = eth->phy_scratch_ring +
1163 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001164
developere9356982022-07-04 09:03:20 +08001165 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1166 txd->txd4 = 0;
1167
developer089e8852022-09-28 14:43:46 +08001168 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1169 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001170 txd->txd5 = 0;
1171 txd->txd6 = 0;
1172 txd->txd7 = 0;
1173 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001174 }
developerfd40db22021-04-29 10:08:25 +08001175 }
1176
1177 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
1178 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
1179 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
1180 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
1181
1182 return 0;
1183}
1184
1185static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1186{
developere9356982022-07-04 09:03:20 +08001187 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001188}
1189
1190static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001191 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001192{
developere9356982022-07-04 09:03:20 +08001193 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001194
1195 return &ring->buf[idx];
1196}
1197
1198static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001199 void *dma)
developerfd40db22021-04-29 10:08:25 +08001200{
1201 return ring->dma_pdma - ring->dma + dma;
1202}
1203
developere9356982022-07-04 09:03:20 +08001204static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001205{
developere9356982022-07-04 09:03:20 +08001206 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001207}
1208
developerc4671b22021-05-28 13:16:42 +08001209static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1210 bool napi)
developerfd40db22021-04-29 10:08:25 +08001211{
1212 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1213 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1214 dma_unmap_single(eth->dev,
1215 dma_unmap_addr(tx_buf, dma_addr0),
1216 dma_unmap_len(tx_buf, dma_len0),
1217 DMA_TO_DEVICE);
1218 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1219 dma_unmap_page(eth->dev,
1220 dma_unmap_addr(tx_buf, dma_addr0),
1221 dma_unmap_len(tx_buf, dma_len0),
1222 DMA_TO_DEVICE);
1223 }
1224 } else {
1225 if (dma_unmap_len(tx_buf, dma_len0)) {
1226 dma_unmap_page(eth->dev,
1227 dma_unmap_addr(tx_buf, dma_addr0),
1228 dma_unmap_len(tx_buf, dma_len0),
1229 DMA_TO_DEVICE);
1230 }
1231
1232 if (dma_unmap_len(tx_buf, dma_len1)) {
1233 dma_unmap_page(eth->dev,
1234 dma_unmap_addr(tx_buf, dma_addr1),
1235 dma_unmap_len(tx_buf, dma_len1),
1236 DMA_TO_DEVICE);
1237 }
1238 }
1239
1240 tx_buf->flags = 0;
1241 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001242 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1243 if (napi)
1244 napi_consume_skb(tx_buf->skb, napi);
1245 else
1246 dev_kfree_skb_any(tx_buf->skb);
1247 }
developerfd40db22021-04-29 10:08:25 +08001248 tx_buf->skb = NULL;
1249}
1250
1251static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1252 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1253 size_t size, int idx)
1254{
1255 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1256 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1257 dma_unmap_len_set(tx_buf, dma_len0, size);
1258 } else {
1259 if (idx & 1) {
1260 txd->txd3 = mapped_addr;
1261 txd->txd2 |= TX_DMA_PLEN1(size);
1262 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1263 dma_unmap_len_set(tx_buf, dma_len1, size);
1264 } else {
1265 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1266 txd->txd1 = mapped_addr;
1267 txd->txd2 = TX_DMA_PLEN0(size);
1268 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1269 dma_unmap_len_set(tx_buf, dma_len0, size);
1270 }
1271 }
1272}
1273
developere9356982022-07-04 09:03:20 +08001274static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1275 struct mtk_tx_dma_desc_info *info)
1276{
1277 struct mtk_mac *mac = netdev_priv(dev);
1278 struct mtk_eth *eth = mac->hw;
1279 struct mtk_tx_dma *desc = txd;
1280 u32 data;
1281
1282 WRITE_ONCE(desc->txd1, info->addr);
1283
1284 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1285 if (info->last)
1286 data |= TX_DMA_LS0;
1287 WRITE_ONCE(desc->txd3, data);
1288
1289 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1290 data |= QID_HIGH_BITS(info->qid);
1291 if (info->first) {
1292 if (info->gso)
1293 data |= TX_DMA_TSO;
1294 /* tx checksum offload */
1295 if (info->csum)
1296 data |= TX_DMA_CHKSUM;
1297 /* vlan header offload */
1298 if (info->vlan)
1299 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1300 }
1301
1302#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1303 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1304 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1305 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1306 }
1307
1308 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1309 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1310#endif
1311 WRITE_ONCE(desc->txd4, data);
1312}
1313
1314static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1315 struct mtk_tx_dma_desc_info *info)
1316{
1317 struct mtk_mac *mac = netdev_priv(dev);
1318 struct mtk_eth *eth = mac->hw;
1319 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001320 u32 data = 0;
1321
1322 if (!info->qid && mac->id)
1323 info->qid = MTK_QDMA_GMAC2_QID;
1324
1325 WRITE_ONCE(desc->txd1, info->addr);
1326
1327 data = TX_DMA_PLEN0(info->size);
1328 if (info->last)
1329 data |= TX_DMA_LS0;
1330 WRITE_ONCE(desc->txd3, data);
1331
1332 data = ((mac->id == MTK_GMAC3_ID) ?
1333 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1334 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1335#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1336 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1337 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1338 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1339 }
1340
1341 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1342 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1343#endif
1344 WRITE_ONCE(desc->txd4, data);
1345
1346 data = 0;
1347 if (info->first) {
1348 if (info->gso)
1349 data |= TX_DMA_TSO_V2;
1350 /* tx checksum offload */
1351 if (info->csum)
1352 data |= TX_DMA_CHKSUM_V2;
1353 }
1354 WRITE_ONCE(desc->txd5, data);
1355
1356 data = 0;
1357 if (info->first && info->vlan)
1358 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1359 WRITE_ONCE(desc->txd6, data);
1360
1361 WRITE_ONCE(desc->txd7, 0);
1362 WRITE_ONCE(desc->txd8, 0);
1363}
1364
1365static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1366 struct mtk_tx_dma_desc_info *info)
1367{
1368 struct mtk_mac *mac = netdev_priv(dev);
1369 struct mtk_eth *eth = mac->hw;
1370 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001371 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001372 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001373
developerce08bca2022-10-06 16:21:13 +08001374 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001375 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001376
developer089e8852022-09-28 14:43:46 +08001377 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1378 TX_DMA_SDP1(info->addr) : 0;
1379
developere9356982022-07-04 09:03:20 +08001380 WRITE_ONCE(desc->txd1, info->addr);
1381
1382 data = TX_DMA_PLEN0(info->size);
1383 if (info->last)
1384 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001385 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001386
developer089e8852022-09-28 14:43:46 +08001387 data = ((mac->id == MTK_GMAC3_ID) ?
1388 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001389 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001390#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1391 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1392 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1393 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1394 }
1395
1396 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1397 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1398#endif
1399 WRITE_ONCE(desc->txd4, data);
1400
1401 data = 0;
1402 if (info->first) {
1403 if (info->gso)
1404 data |= TX_DMA_TSO_V2;
1405 /* tx checksum offload */
1406 if (info->csum)
1407 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001408
1409 if (netdev_uses_dsa(dev))
1410 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001411 }
1412 WRITE_ONCE(desc->txd5, data);
1413
1414 data = 0;
1415 if (info->first && info->vlan)
1416 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1417 WRITE_ONCE(desc->txd6, data);
1418
1419 WRITE_ONCE(desc->txd7, 0);
1420 WRITE_ONCE(desc->txd8, 0);
1421}
1422
1423static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1424 struct mtk_tx_dma_desc_info *info)
1425{
1426 struct mtk_mac *mac = netdev_priv(dev);
1427 struct mtk_eth *eth = mac->hw;
1428
developerce08bca2022-10-06 16:21:13 +08001429 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1430 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1431 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001432 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1433 else
1434 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1435}
1436
developerfd40db22021-04-29 10:08:25 +08001437static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1438 int tx_num, struct mtk_tx_ring *ring, bool gso)
1439{
developere9356982022-07-04 09:03:20 +08001440 struct mtk_tx_dma_desc_info txd_info = {
1441 .size = skb_headlen(skb),
1442 .qid = skb->mark & MTK_QDMA_TX_MASK,
1443 .gso = gso,
1444 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1445 .vlan = skb_vlan_tag_present(skb),
1446 .vlan_tci = skb_vlan_tag_get(skb),
1447 .first = true,
1448 .last = !skb_is_nonlinear(skb),
1449 };
developerfd40db22021-04-29 10:08:25 +08001450 struct mtk_mac *mac = netdev_priv(dev);
1451 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001452 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001453 struct mtk_tx_dma *itxd, *txd;
1454 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1455 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001456 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001457 int k = 0;
1458
1459 itxd = ring->next_free;
1460 itxd_pdma = qdma_to_pdma(ring, itxd);
1461 if (itxd == ring->last_free)
1462 return -ENOMEM;
1463
developere9356982022-07-04 09:03:20 +08001464 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001465 memset(itx_buf, 0, sizeof(*itx_buf));
1466
developere9356982022-07-04 09:03:20 +08001467 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1468 DMA_TO_DEVICE);
1469 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001470 return -ENOMEM;
1471
developere9356982022-07-04 09:03:20 +08001472 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1473
developerfd40db22021-04-29 10:08:25 +08001474 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001475 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1476 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1477 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001478 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001479 k++);
1480
developerfd40db22021-04-29 10:08:25 +08001481 /* TX SG offload */
1482 txd = itxd;
1483 txd_pdma = qdma_to_pdma(ring, txd);
1484
developere9356982022-07-04 09:03:20 +08001485 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001486 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1487 unsigned int offset = 0;
1488 int frag_size = skb_frag_size(frag);
1489
1490 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001491 bool new_desc = true;
1492
developere9356982022-07-04 09:03:20 +08001493 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001494 (i & 0x1)) {
1495 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1496 txd_pdma = qdma_to_pdma(ring, txd);
1497 if (txd == ring->last_free)
1498 goto err_dma;
1499
1500 n_desc++;
1501 } else {
1502 new_desc = false;
1503 }
1504
developere9356982022-07-04 09:03:20 +08001505 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1506 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1507 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1508 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1509 !(frag_size - txd_info.size);
1510 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1511 offset, txd_info.size,
1512 DMA_TO_DEVICE);
1513 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1514 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001515
developere9356982022-07-04 09:03:20 +08001516 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001517
developere9356982022-07-04 09:03:20 +08001518 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001519 if (new_desc)
1520 memset(tx_buf, 0, sizeof(*tx_buf));
1521 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1522 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001523 tx_buf->flags |=
1524 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1525 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1526 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001527
developere9356982022-07-04 09:03:20 +08001528 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1529 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001530
developere9356982022-07-04 09:03:20 +08001531 frag_size -= txd_info.size;
1532 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001533 }
1534 }
1535
1536 /* store skb to cleanup */
1537 itx_buf->skb = skb;
1538
developere9356982022-07-04 09:03:20 +08001539 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001540 if (k & 0x1)
1541 txd_pdma->txd2 |= TX_DMA_LS0;
1542 else
1543 txd_pdma->txd2 |= TX_DMA_LS1;
1544 }
1545
1546 netdev_sent_queue(dev, skb->len);
1547 skb_tx_timestamp(skb);
1548
1549 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1550 atomic_sub(n_desc, &ring->free_count);
1551
1552 /* make sure that all changes to the dma ring are flushed before we
1553 * continue
1554 */
1555 wmb();
1556
developere9356982022-07-04 09:03:20 +08001557 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001558 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1559 !netdev_xmit_more())
1560 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
1561 } else {
developere9356982022-07-04 09:03:20 +08001562 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001563 ring->dma_size);
1564 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1565 }
1566
1567 return 0;
1568
1569err_dma:
1570 do {
developere9356982022-07-04 09:03:20 +08001571 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001572
1573 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001574 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001575
1576 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001577 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001578 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1579
1580 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1581 itxd_pdma = qdma_to_pdma(ring, itxd);
1582 } while (itxd != txd);
1583
1584 return -ENOMEM;
1585}
1586
1587static inline int mtk_cal_txd_req(struct sk_buff *skb)
1588{
1589 int i, nfrags;
1590 skb_frag_t *frag;
1591
1592 nfrags = 1;
1593 if (skb_is_gso(skb)) {
1594 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1595 frag = &skb_shinfo(skb)->frags[i];
1596 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1597 MTK_TX_DMA_BUF_LEN);
1598 }
1599 } else {
1600 nfrags += skb_shinfo(skb)->nr_frags;
1601 }
1602
1603 return nfrags;
1604}
1605
1606static int mtk_queue_stopped(struct mtk_eth *eth)
1607{
1608 int i;
1609
1610 for (i = 0; i < MTK_MAC_COUNT; i++) {
1611 if (!eth->netdev[i])
1612 continue;
1613 if (netif_queue_stopped(eth->netdev[i]))
1614 return 1;
1615 }
1616
1617 return 0;
1618}
1619
1620static void mtk_wake_queue(struct mtk_eth *eth)
1621{
1622 int i;
1623
1624 for (i = 0; i < MTK_MAC_COUNT; i++) {
1625 if (!eth->netdev[i])
1626 continue;
1627 netif_wake_queue(eth->netdev[i]);
1628 }
1629}
1630
1631static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1632{
1633 struct mtk_mac *mac = netdev_priv(dev);
1634 struct mtk_eth *eth = mac->hw;
1635 struct mtk_tx_ring *ring = &eth->tx_ring;
1636 struct net_device_stats *stats = &dev->stats;
1637 bool gso = false;
1638 int tx_num;
1639
1640 /* normally we can rely on the stack not calling this more than once,
1641 * however we have 2 queues running on the same ring so we need to lock
1642 * the ring access
1643 */
1644 spin_lock(&eth->page_lock);
1645
1646 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1647 goto drop;
1648
1649 tx_num = mtk_cal_txd_req(skb);
1650 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1651 netif_stop_queue(dev);
1652 netif_err(eth, tx_queued, dev,
1653 "Tx Ring full when queue awake!\n");
1654 spin_unlock(&eth->page_lock);
1655 return NETDEV_TX_BUSY;
1656 }
1657
1658 /* TSO: fill MSS info in tcp checksum field */
1659 if (skb_is_gso(skb)) {
1660 if (skb_cow_head(skb, 0)) {
1661 netif_warn(eth, tx_err, dev,
1662 "GSO expand head fail.\n");
1663 goto drop;
1664 }
1665
1666 if (skb_shinfo(skb)->gso_type &
1667 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1668 gso = true;
1669 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1670 }
1671 }
1672
1673 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1674 goto drop;
1675
1676 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1677 netif_stop_queue(dev);
1678
1679 spin_unlock(&eth->page_lock);
1680
1681 return NETDEV_TX_OK;
1682
1683drop:
1684 spin_unlock(&eth->page_lock);
1685 stats->tx_dropped++;
1686 dev_kfree_skb_any(skb);
1687 return NETDEV_TX_OK;
1688}
1689
1690static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1691{
1692 int i;
1693 struct mtk_rx_ring *ring;
1694 int idx;
1695
developerfd40db22021-04-29 10:08:25 +08001696 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001697 struct mtk_rx_dma *rxd;
1698
developer77d03a72021-06-06 00:06:00 +08001699 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1700 continue;
1701
developerfd40db22021-04-29 10:08:25 +08001702 ring = &eth->rx_ring[i];
1703 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001704 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1705 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001706 ring->calc_idx_update = true;
1707 return ring;
1708 }
1709 }
1710
1711 return NULL;
1712}
1713
developer18f46a82021-07-20 21:08:21 +08001714static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001715{
developerfd40db22021-04-29 10:08:25 +08001716 int i;
1717
developerfb556ca2021-10-13 10:52:09 +08001718 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001719 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001720 else {
developerfd40db22021-04-29 10:08:25 +08001721 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1722 ring = &eth->rx_ring[i];
1723 if (ring->calc_idx_update) {
1724 ring->calc_idx_update = false;
1725 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1726 }
1727 }
1728 }
1729}
1730
1731static int mtk_poll_rx(struct napi_struct *napi, int budget,
1732 struct mtk_eth *eth)
1733{
developer18f46a82021-07-20 21:08:21 +08001734 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1735 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001736 int idx;
1737 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08001738 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08001739 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08001740 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08001741 int done = 0;
1742
developer18f46a82021-07-20 21:08:21 +08001743 if (unlikely(!ring))
1744 goto rx_done;
1745
developerfd40db22021-04-29 10:08:25 +08001746 while (done < budget) {
developer006325c2022-10-06 16:39:50 +08001747 struct net_device *netdev = NULL;
developerfd40db22021-04-29 10:08:25 +08001748 unsigned int pktlen;
developer8b6f2402022-11-28 13:42:34 +08001749 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08001750 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08001751
developer18f46a82021-07-20 21:08:21 +08001752 if (eth->hwlro)
1753 ring = mtk_get_rx_ring(eth);
1754
developerfd40db22021-04-29 10:08:25 +08001755 if (unlikely(!ring))
1756 goto rx_done;
1757
1758 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001759 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08001760 data = ring->data[idx];
1761
developere9356982022-07-04 09:03:20 +08001762 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08001763 break;
1764
1765 /* find out which mac the packet come from. values start at 1 */
1766 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1767 mac = 0;
1768 } else {
developer089e8852022-09-28 14:43:46 +08001769 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1770 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1771 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
1772 case PSE_GDM1_PORT:
1773 case PSE_GDM2_PORT:
1774 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
1775 break;
1776 case PSE_GDM3_PORT:
1777 mac = MTK_GMAC3_ID;
1778 break;
1779 }
1780 } else
developerfd40db22021-04-29 10:08:25 +08001781 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
1782 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
1783 }
1784
1785 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
1786 !eth->netdev[mac]))
1787 goto release_desc;
1788
1789 netdev = eth->netdev[mac];
1790
1791 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1792 goto release_desc;
1793
1794 /* alloc new buffer */
1795 new_data = napi_alloc_frag(ring->frag_size);
1796 if (unlikely(!new_data)) {
1797 netdev->stats.rx_dropped++;
1798 goto release_desc;
1799 }
1800 dma_addr = dma_map_single(eth->dev,
1801 new_data + NET_SKB_PAD +
1802 eth->ip_align,
1803 ring->buf_size,
1804 DMA_FROM_DEVICE);
1805 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
1806 skb_free_frag(new_data);
1807 netdev->stats.rx_dropped++;
1808 goto release_desc;
1809 }
1810
developer089e8852022-09-28 14:43:46 +08001811 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1812 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
1813
1814 dma_unmap_single(eth->dev,
1815 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08001816 ring->buf_size, DMA_FROM_DEVICE);
1817
developerfd40db22021-04-29 10:08:25 +08001818 /* receive data */
1819 skb = build_skb(data, ring->frag_size);
1820 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08001821 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08001822 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08001823 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08001824 }
1825 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
1826
developerfd40db22021-04-29 10:08:25 +08001827 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
1828 skb->dev = netdev;
1829 skb_put(skb, pktlen);
1830
developer089e8852022-09-28 14:43:46 +08001831 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001832 (trxd.rxd4 & eth->rx_dma_l4_valid)) ||
developer089e8852022-09-28 14:43:46 +08001833 (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) &&
developerfd40db22021-04-29 10:08:25 +08001834 (trxd.rxd3 & eth->rx_dma_l4_valid)))
1835 skb->ip_summed = CHECKSUM_UNNECESSARY;
1836 else
1837 skb_checksum_none_assert(skb);
1838 skb->protocol = eth_type_trans(skb, netdev);
1839
1840 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08001841 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1842 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08001843 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08001844 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08001845 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08001846 RX_DMA_VID_V2(trxd.rxd4));
1847 } else {
1848 if (trxd.rxd2 & RX_DMA_VTAG)
1849 __vlan_hwaccel_put_tag(skb,
1850 htons(RX_DMA_VPID(trxd.rxd3)),
1851 RX_DMA_VID(trxd.rxd3));
1852 }
1853
1854 /* If netdev is attached to dsa switch, the special
1855 * tag inserted in VLAN field by switch hardware can
1856 * be offload by RX HW VLAN offload. Clears the VLAN
1857 * information from @skb to avoid unexpected 8021d
1858 * handler before packet enter dsa framework.
1859 */
1860 if (netdev_uses_dsa(netdev))
1861 __vlan_hwaccel_clear_tag(skb);
1862 }
1863
1864#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08001865 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1866 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08001867 *(u32 *)(skb->head) = trxd.rxd5;
1868 else
developerfd40db22021-04-29 10:08:25 +08001869 *(u32 *)(skb->head) = trxd.rxd4;
1870
1871 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08001872 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08001873 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
1874
1875 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
1876 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
1877 __func__, skb_hnat_reason(skb));
1878 skb->pkt_type = PACKET_HOST;
1879 }
1880
1881 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
1882 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
1883 skb_hnat_reason(skb), skb_hnat_alg(skb));
1884#endif
developer77d03a72021-06-06 00:06:00 +08001885 if (mtk_hwlro_stats_ebl &&
1886 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
1887 hw_lro_stats_update(ring->ring_no, &trxd);
1888 hw_lro_flush_stats_update(ring->ring_no, &trxd);
1889 }
developerfd40db22021-04-29 10:08:25 +08001890
1891 skb_record_rx_queue(skb, 0);
1892 napi_gro_receive(napi, skb);
1893
developerc4671b22021-05-28 13:16:42 +08001894skip_rx:
developerfd40db22021-04-29 10:08:25 +08001895 ring->data[idx] = new_data;
1896 rxd->rxd1 = (unsigned int)dma_addr;
1897
1898release_desc:
developer089e8852022-09-28 14:43:46 +08001899 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1900 RX_DMA_SDP1(dma_addr) : 0;
1901
developerfd40db22021-04-29 10:08:25 +08001902 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
1903 rxd->rxd2 = RX_DMA_LSO;
1904 else
developer089e8852022-09-28 14:43:46 +08001905 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08001906
1907 ring->calc_idx = idx;
1908
1909 done++;
1910 }
1911
1912rx_done:
1913 if (done) {
1914 /* make sure that all changes to the dma ring are flushed before
1915 * we continue
1916 */
1917 wmb();
developer18f46a82021-07-20 21:08:21 +08001918 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08001919 }
1920
1921 return done;
1922}
1923
developerfb556ca2021-10-13 10:52:09 +08001924static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001925 unsigned int *done, unsigned int *bytes)
1926{
developere9356982022-07-04 09:03:20 +08001927 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001928 struct mtk_tx_ring *ring = &eth->tx_ring;
1929 struct mtk_tx_dma *desc;
1930 struct sk_buff *skb;
1931 struct mtk_tx_buf *tx_buf;
1932 u32 cpu, dma;
1933
developerc4671b22021-05-28 13:16:42 +08001934 cpu = ring->last_free_ptr;
developerfd40db22021-04-29 10:08:25 +08001935 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1936
1937 desc = mtk_qdma_phys_to_virt(ring, cpu);
1938
1939 while ((cpu != dma) && budget) {
1940 u32 next_cpu = desc->txd2;
1941 int mac = 0;
1942
1943 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1944 break;
1945
1946 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1947
developere9356982022-07-04 09:03:20 +08001948 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001949 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08001950 mac = MTK_GMAC2_ID;
1951 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
1952 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08001953
1954 skb = tx_buf->skb;
1955 if (!skb)
1956 break;
1957
1958 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1959 bytes[mac] += skb->len;
1960 done[mac]++;
1961 budget--;
1962 }
developerc4671b22021-05-28 13:16:42 +08001963 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08001964
1965 ring->last_free = desc;
1966 atomic_inc(&ring->free_count);
1967
1968 cpu = next_cpu;
1969 }
1970
developerc4671b22021-05-28 13:16:42 +08001971 ring->last_free_ptr = cpu;
developerfd40db22021-04-29 10:08:25 +08001972 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
developerfd40db22021-04-29 10:08:25 +08001973}
1974
developerfb556ca2021-10-13 10:52:09 +08001975static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08001976 unsigned int *done, unsigned int *bytes)
1977{
1978 struct mtk_tx_ring *ring = &eth->tx_ring;
1979 struct mtk_tx_dma *desc;
1980 struct sk_buff *skb;
1981 struct mtk_tx_buf *tx_buf;
1982 u32 cpu, dma;
1983
1984 cpu = ring->cpu_idx;
1985 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
1986
1987 while ((cpu != dma) && budget) {
1988 tx_buf = &ring->buf[cpu];
1989 skb = tx_buf->skb;
1990 if (!skb)
1991 break;
1992
1993 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1994 bytes[0] += skb->len;
1995 done[0]++;
1996 budget--;
1997 }
1998
developerc4671b22021-05-28 13:16:42 +08001999 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002000
developere9356982022-07-04 09:03:20 +08002001 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002002 ring->last_free = desc;
2003 atomic_inc(&ring->free_count);
2004
2005 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2006 }
2007
2008 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002009}
2010
2011static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2012{
2013 struct mtk_tx_ring *ring = &eth->tx_ring;
2014 unsigned int done[MTK_MAX_DEVS];
2015 unsigned int bytes[MTK_MAX_DEVS];
2016 int total = 0, i;
2017
2018 memset(done, 0, sizeof(done));
2019 memset(bytes, 0, sizeof(bytes));
2020
2021 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002022 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002023 else
developerfb556ca2021-10-13 10:52:09 +08002024 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002025
2026 for (i = 0; i < MTK_MAC_COUNT; i++) {
2027 if (!eth->netdev[i] || !done[i])
2028 continue;
2029 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2030 total += done[i];
2031 }
2032
2033 if (mtk_queue_stopped(eth) &&
2034 (atomic_read(&ring->free_count) > ring->thresh))
2035 mtk_wake_queue(eth);
2036
2037 return total;
2038}
2039
2040static void mtk_handle_status_irq(struct mtk_eth *eth)
2041{
developer8051e042022-04-08 13:26:36 +08002042 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002043
2044 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2045 mtk_stats_update(eth);
2046 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002047 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002048 }
2049}
2050
2051static int mtk_napi_tx(struct napi_struct *napi, int budget)
2052{
2053 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2054 u32 status, mask;
2055 int tx_done = 0;
2056
2057 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2058 mtk_handle_status_irq(eth);
2059 mtk_w32(eth, MTK_TX_DONE_INT, eth->tx_int_status_reg);
2060 tx_done = mtk_poll_tx(eth, budget);
2061
2062 if (unlikely(netif_msg_intr(eth))) {
2063 status = mtk_r32(eth, eth->tx_int_status_reg);
2064 mask = mtk_r32(eth, eth->tx_int_mask_reg);
2065 dev_info(eth->dev,
2066 "done tx %d, intr 0x%08x/0x%x\n",
2067 tx_done, status, mask);
2068 }
2069
2070 if (tx_done == budget)
2071 return budget;
2072
2073 status = mtk_r32(eth, eth->tx_int_status_reg);
2074 if (status & MTK_TX_DONE_INT)
2075 return budget;
2076
developerc4671b22021-05-28 13:16:42 +08002077 if (napi_complete(napi))
2078 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002079
2080 return tx_done;
2081}
2082
2083static int mtk_napi_rx(struct napi_struct *napi, int budget)
2084{
developer18f46a82021-07-20 21:08:21 +08002085 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2086 struct mtk_eth *eth = rx_napi->eth;
2087 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002088 u32 status, mask;
2089 int rx_done = 0;
2090 int remain_budget = budget;
2091
2092 mtk_handle_status_irq(eth);
2093
2094poll_again:
developer18f46a82021-07-20 21:08:21 +08002095 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), MTK_PDMA_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002096 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2097
2098 if (unlikely(netif_msg_intr(eth))) {
2099 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
2100 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
2101 dev_info(eth->dev,
2102 "done rx %d, intr 0x%08x/0x%x\n",
2103 rx_done, status, mask);
2104 }
2105 if (rx_done == remain_budget)
2106 return budget;
2107
2108 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
developer18f46a82021-07-20 21:08:21 +08002109 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002110 remain_budget -= rx_done;
2111 goto poll_again;
2112 }
developerc4671b22021-05-28 13:16:42 +08002113
2114 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002115 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002116
2117 return rx_done + budget - remain_budget;
2118}
2119
2120static int mtk_tx_alloc(struct mtk_eth *eth)
2121{
developere9356982022-07-04 09:03:20 +08002122 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002123 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002124 int i, sz = soc->txrx.txd_size;
2125 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002126
2127 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2128 GFP_KERNEL);
2129 if (!ring->buf)
2130 goto no_tx_mem;
2131
2132 if (!eth->soc->has_sram)
2133 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002134 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002135 else {
developere9356982022-07-04 09:03:20 +08002136 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002137 ring->phys = eth->phy_scratch_ring +
2138 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002139 }
2140
2141 if (!ring->dma)
2142 goto no_tx_mem;
2143
2144 for (i = 0; i < MTK_DMA_SIZE; i++) {
2145 int next = (i + 1) % MTK_DMA_SIZE;
2146 u32 next_ptr = ring->phys + next * sz;
2147
developere9356982022-07-04 09:03:20 +08002148 txd = ring->dma + i * sz;
2149 txd->txd2 = next_ptr;
2150 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2151 txd->txd4 = 0;
2152
developer089e8852022-09-28 14:43:46 +08002153 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2154 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002155 txd->txd5 = 0;
2156 txd->txd6 = 0;
2157 txd->txd7 = 0;
2158 txd->txd8 = 0;
2159 }
developerfd40db22021-04-29 10:08:25 +08002160 }
2161
2162 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2163 * only as the framework. The real HW descriptors are the PDMA
2164 * descriptors in ring->dma_pdma.
2165 */
2166 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2167 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002168 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002169 if (!ring->dma_pdma)
2170 goto no_tx_mem;
2171
2172 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002173 pdma_txd = ring->dma_pdma + i *sz;
2174
2175 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2176 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002177 }
2178 }
2179
2180 ring->dma_size = MTK_DMA_SIZE;
2181 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002182 ring->next_free = ring->dma;
2183 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002184 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002185 ring->thresh = MAX_SKB_FRAGS;
2186
2187 /* make sure that all changes to the dma ring are flushed before we
2188 * continue
2189 */
2190 wmb();
2191
2192 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2193 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
2194 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
2195 mtk_w32(eth,
2196 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
2197 MTK_QTX_CRX_PTR);
developerc4671b22021-05-28 13:16:42 +08002198 mtk_w32(eth, ring->last_free_ptr, MTK_QTX_DRX_PTR);
developerfd40db22021-04-29 10:08:25 +08002199 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
2200 MTK_QTX_CFG(0));
2201 } else {
2202 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2203 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2204 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2205 mtk_w32(eth, MT7628_PST_DTX_IDX0, MTK_PDMA_RST_IDX);
2206 }
2207
2208 return 0;
2209
2210no_tx_mem:
2211 return -ENOMEM;
2212}
2213
2214static void mtk_tx_clean(struct mtk_eth *eth)
2215{
developere9356982022-07-04 09:03:20 +08002216 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002217 struct mtk_tx_ring *ring = &eth->tx_ring;
2218 int i;
2219
2220 if (ring->buf) {
2221 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002222 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002223 kfree(ring->buf);
2224 ring->buf = NULL;
2225 }
2226
2227 if (!eth->soc->has_sram && ring->dma) {
2228 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002229 MTK_DMA_SIZE * soc->txrx.txd_size,
2230 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002231 ring->dma = NULL;
2232 }
2233
2234 if (ring->dma_pdma) {
2235 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002236 MTK_DMA_SIZE * soc->txrx.txd_size,
2237 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002238 ring->dma_pdma = NULL;
2239 }
2240}
2241
2242static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2243{
2244 struct mtk_rx_ring *ring;
2245 int rx_data_len, rx_dma_size;
2246 int i;
developer089e8852022-09-28 14:43:46 +08002247 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002248
2249 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2250 if (ring_no)
2251 return -EINVAL;
2252 ring = &eth->rx_ring_qdma;
2253 } else {
2254 ring = &eth->rx_ring[ring_no];
2255 }
2256
2257 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2258 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2259 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2260 } else {
2261 rx_data_len = ETH_DATA_LEN;
2262 rx_dma_size = MTK_DMA_SIZE;
2263 }
2264
2265 ring->frag_size = mtk_max_frag_size(rx_data_len);
2266 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2267 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2268 GFP_KERNEL);
2269 if (!ring->data)
2270 return -ENOMEM;
2271
2272 for (i = 0; i < rx_dma_size; i++) {
2273 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2274 if (!ring->data[i])
2275 return -ENOMEM;
2276 }
2277
2278 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2279 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2280 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002281 rx_dma_size * eth->soc->txrx.rxd_size,
2282 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002283 else {
2284 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002285 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2286 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002287 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002288 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002289 }
2290
2291 if (!ring->dma)
2292 return -ENOMEM;
2293
2294 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002295 struct mtk_rx_dma_v2 *rxd;
2296
developerfd40db22021-04-29 10:08:25 +08002297 dma_addr_t dma_addr = dma_map_single(eth->dev,
2298 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2299 ring->buf_size,
2300 DMA_FROM_DEVICE);
2301 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2302 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002303
2304 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2305 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002306
developer089e8852022-09-28 14:43:46 +08002307 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2308 RX_DMA_SDP1(dma_addr) : 0;
2309
developerfd40db22021-04-29 10:08:25 +08002310 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002311 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002312 else
developer089e8852022-09-28 14:43:46 +08002313 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002314
developere9356982022-07-04 09:03:20 +08002315 rxd->rxd3 = 0;
2316 rxd->rxd4 = 0;
2317
developer089e8852022-09-28 14:43:46 +08002318 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2319 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002320 rxd->rxd5 = 0;
2321 rxd->rxd6 = 0;
2322 rxd->rxd7 = 0;
2323 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002324 }
developerfd40db22021-04-29 10:08:25 +08002325 }
2326 ring->dma_size = rx_dma_size;
2327 ring->calc_idx_update = false;
2328 ring->calc_idx = rx_dma_size - 1;
2329 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2330 MTK_QRX_CRX_IDX_CFG(ring_no) :
2331 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002332 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002333 /* make sure that all changes to the dma ring are flushed before we
2334 * continue
2335 */
2336 wmb();
2337
2338 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2339 mtk_w32(eth, ring->phys, MTK_QRX_BASE_PTR_CFG(ring_no));
2340 mtk_w32(eth, rx_dma_size, MTK_QRX_MAX_CNT_CFG(ring_no));
2341 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2342 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_QDMA_RST_IDX);
2343 } else {
2344 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
2345 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
2346 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2347 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
2348 }
2349
2350 return 0;
2351}
2352
2353static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2354{
2355 int i;
developer089e8852022-09-28 14:43:46 +08002356 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002357
2358 if (ring->data && ring->dma) {
2359 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002360 struct mtk_rx_dma *rxd;
2361
developerfd40db22021-04-29 10:08:25 +08002362 if (!ring->data[i])
2363 continue;
developere9356982022-07-04 09:03:20 +08002364
2365 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2366 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002367 continue;
developere9356982022-07-04 09:03:20 +08002368
developer089e8852022-09-28 14:43:46 +08002369 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2370 MTK_8GB_ADDRESSING)) ?
2371 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2372
developerfd40db22021-04-29 10:08:25 +08002373 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002374 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002375 ring->buf_size,
2376 DMA_FROM_DEVICE);
2377 skb_free_frag(ring->data[i]);
2378 }
2379 kfree(ring->data);
2380 ring->data = NULL;
2381 }
2382
2383 if(in_sram)
2384 return;
2385
2386 if (ring->dma) {
2387 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002388 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002389 ring->dma,
2390 ring->phys);
2391 ring->dma = NULL;
2392 }
2393}
2394
2395static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2396{
2397 int i;
developer77d03a72021-06-06 00:06:00 +08002398 u32 val;
developerfd40db22021-04-29 10:08:25 +08002399 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2400 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2401
2402 /* set LRO rings to auto-learn modes */
2403 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2404
2405 /* validate LRO ring */
2406 ring_ctrl_dw2 |= MTK_RING_VLD;
2407
2408 /* set AGE timer (unit: 20us) */
2409 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2410 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2411
2412 /* set max AGG timer (unit: 20us) */
2413 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2414
2415 /* set max LRO AGG count */
2416 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2417 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2418
developer77d03a72021-06-06 00:06:00 +08002419 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002420 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2421 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2422 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2423 }
2424
2425 /* IPv4 checksum update enable */
2426 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2427
2428 /* switch priority comparison to packet count mode */
2429 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2430
2431 /* bandwidth threshold setting */
2432 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2433
2434 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002435 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002436
2437 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2438 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2439 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2440
developerfd40db22021-04-29 10:08:25 +08002441 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2442 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2443
developer089e8852022-09-28 14:43:46 +08002444 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2445 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002446 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2447 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2448 MTK_PDMA_RX_CFG);
2449
2450 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2451 } else {
2452 /* set HW LRO mode & the max aggregation count for rx packets */
2453 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2454 }
2455
developerfd40db22021-04-29 10:08:25 +08002456 /* enable HW LRO */
2457 lro_ctrl_dw0 |= MTK_LRO_EN;
2458
developer77d03a72021-06-06 00:06:00 +08002459 /* enable cpu reason black list */
2460 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2461
developerfd40db22021-04-29 10:08:25 +08002462 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2463 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2464
developer77d03a72021-06-06 00:06:00 +08002465 /* no use PPE cpu reason */
2466 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2467
developerfd40db22021-04-29 10:08:25 +08002468 return 0;
2469}
2470
2471static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2472{
2473 int i;
2474 u32 val;
2475
2476 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002477 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002478
2479 /* wait for relinquishments done */
2480 for (i = 0; i < 10; i++) {
2481 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002482 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002483 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002484 continue;
2485 }
2486 break;
2487 }
2488
2489 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002490 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002491 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2492
2493 /* disable HW LRO */
2494 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2495}
2496
2497static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2498{
2499 u32 reg_val;
2500
developer089e8852022-09-28 14:43:46 +08002501 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2502 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002503 idx += 1;
2504
developerfd40db22021-04-29 10:08:25 +08002505 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2506
2507 /* invalidate the IP setting */
2508 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2509
2510 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2511
2512 /* validate the IP setting */
2513 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2514}
2515
2516static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2517{
2518 u32 reg_val;
2519
developer089e8852022-09-28 14:43:46 +08002520 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2521 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002522 idx += 1;
2523
developerfd40db22021-04-29 10:08:25 +08002524 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2525
2526 /* invalidate the IP setting */
2527 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2528
2529 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2530}
2531
2532static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2533{
2534 int cnt = 0;
2535 int i;
2536
2537 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2538 if (mac->hwlro_ip[i])
2539 cnt++;
2540 }
2541
2542 return cnt;
2543}
2544
2545static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2546 struct ethtool_rxnfc *cmd)
2547{
2548 struct ethtool_rx_flow_spec *fsp =
2549 (struct ethtool_rx_flow_spec *)&cmd->fs;
2550 struct mtk_mac *mac = netdev_priv(dev);
2551 struct mtk_eth *eth = mac->hw;
2552 int hwlro_idx;
2553
2554 if ((fsp->flow_type != TCP_V4_FLOW) ||
2555 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2556 (fsp->location > 1))
2557 return -EINVAL;
2558
2559 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2560 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2561
2562 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2563
2564 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2565
2566 return 0;
2567}
2568
2569static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2570 struct ethtool_rxnfc *cmd)
2571{
2572 struct ethtool_rx_flow_spec *fsp =
2573 (struct ethtool_rx_flow_spec *)&cmd->fs;
2574 struct mtk_mac *mac = netdev_priv(dev);
2575 struct mtk_eth *eth = mac->hw;
2576 int hwlro_idx;
2577
2578 if (fsp->location > 1)
2579 return -EINVAL;
2580
2581 mac->hwlro_ip[fsp->location] = 0;
2582 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2583
2584 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2585
2586 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2587
2588 return 0;
2589}
2590
2591static void mtk_hwlro_netdev_disable(struct net_device *dev)
2592{
2593 struct mtk_mac *mac = netdev_priv(dev);
2594 struct mtk_eth *eth = mac->hw;
2595 int i, hwlro_idx;
2596
2597 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2598 mac->hwlro_ip[i] = 0;
2599 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2600
2601 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2602 }
2603
2604 mac->hwlro_ip_cnt = 0;
2605}
2606
2607static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2608 struct ethtool_rxnfc *cmd)
2609{
2610 struct mtk_mac *mac = netdev_priv(dev);
2611 struct ethtool_rx_flow_spec *fsp =
2612 (struct ethtool_rx_flow_spec *)&cmd->fs;
2613
2614 /* only tcp dst ipv4 is meaningful, others are meaningless */
2615 fsp->flow_type = TCP_V4_FLOW;
2616 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2617 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2618
2619 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2620 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2621 fsp->h_u.tcp_ip4_spec.psrc = 0;
2622 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2623 fsp->h_u.tcp_ip4_spec.pdst = 0;
2624 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2625 fsp->h_u.tcp_ip4_spec.tos = 0;
2626 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2627
2628 return 0;
2629}
2630
2631static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2632 struct ethtool_rxnfc *cmd,
2633 u32 *rule_locs)
2634{
2635 struct mtk_mac *mac = netdev_priv(dev);
2636 int cnt = 0;
2637 int i;
2638
2639 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2640 if (mac->hwlro_ip[i]) {
2641 rule_locs[cnt] = i;
2642 cnt++;
2643 }
2644 }
2645
2646 cmd->rule_cnt = cnt;
2647
2648 return 0;
2649}
2650
developer18f46a82021-07-20 21:08:21 +08002651static int mtk_rss_init(struct mtk_eth *eth)
2652{
2653 u32 val;
2654
developer089e8852022-09-28 14:43:46 +08002655 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002656 /* Set RSS rings to PSE modes */
2657 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2658 val |= MTK_RING_PSE_MODE;
2659 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2660
2661 /* Enable non-lro multiple rx */
2662 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2663 val |= MTK_NON_LRO_MULTI_EN;
2664 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2665
2666 /* Enable RSS dly int supoort */
2667 val |= MTK_LRO_DLY_INT_EN;
2668 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2669
2670 /* Set RSS delay config int ring1 */
2671 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2672 }
2673
2674 /* Hash Type */
2675 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2676 val |= MTK_RSS_IPV4_STATIC_HASH;
2677 val |= MTK_RSS_IPV6_STATIC_HASH;
2678 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2679
2680 /* Select the size of indirection table */
2681 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2682 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2683 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2684 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2685 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2686 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2687 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2688 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2689
2690 /* Pause */
2691 val |= MTK_RSS_CFG_REQ;
2692 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2693
2694 /* Enable RSS*/
2695 val |= MTK_RSS_EN;
2696 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2697
2698 /* Release pause */
2699 val &= ~(MTK_RSS_CFG_REQ);
2700 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2701
2702 /* Set perRSS GRP INT */
2703 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2704
2705 /* Set GRP INT */
2706 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2707
developer089e8852022-09-28 14:43:46 +08002708 /* Enable RSS delay interrupt */
2709 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2710
developer18f46a82021-07-20 21:08:21 +08002711 return 0;
2712}
2713
2714static void mtk_rss_uninit(struct mtk_eth *eth)
2715{
2716 u32 val;
2717
2718 /* Pause */
2719 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2720 val |= MTK_RSS_CFG_REQ;
2721 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2722
2723 /* Disable RSS*/
2724 val &= ~(MTK_RSS_EN);
2725 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2726
2727 /* Release pause */
2728 val &= ~(MTK_RSS_CFG_REQ);
2729 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2730}
2731
developerfd40db22021-04-29 10:08:25 +08002732static netdev_features_t mtk_fix_features(struct net_device *dev,
2733 netdev_features_t features)
2734{
2735 if (!(features & NETIF_F_LRO)) {
2736 struct mtk_mac *mac = netdev_priv(dev);
2737 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2738
2739 if (ip_cnt) {
2740 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
2741
2742 features |= NETIF_F_LRO;
2743 }
2744 }
2745
2746 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
2747 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
2748
2749 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2750 }
2751
2752 return features;
2753}
2754
2755static int mtk_set_features(struct net_device *dev, netdev_features_t features)
2756{
2757 struct mtk_mac *mac = netdev_priv(dev);
2758 struct mtk_eth *eth = mac->hw;
2759 int err = 0;
2760
2761 if (!((dev->features ^ features) & MTK_SET_FEATURES))
2762 return 0;
2763
2764 if (!(features & NETIF_F_LRO))
2765 mtk_hwlro_netdev_disable(dev);
2766
2767 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
2768 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
2769 else
2770 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
2771
2772 return err;
2773}
2774
2775/* wait for DMA to finish whatever it is doing before we start using it again */
2776static int mtk_dma_busy_wait(struct mtk_eth *eth)
2777{
2778 unsigned long t_start = jiffies;
2779
2780 while (1) {
2781 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2782 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
2783 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2784 return 0;
2785 } else {
2786 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
2787 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
2788 return 0;
2789 }
2790
2791 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
2792 break;
2793 }
2794
2795 dev_err(eth->dev, "DMA init timeout\n");
2796 return -1;
2797}
2798
2799static int mtk_dma_init(struct mtk_eth *eth)
2800{
2801 int err;
2802 u32 i;
2803
2804 if (mtk_dma_busy_wait(eth))
2805 return -EBUSY;
2806
2807 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2808 /* QDMA needs scratch memory for internal reordering of the
2809 * descriptors
2810 */
2811 err = mtk_init_fq_dma(eth);
2812 if (err)
2813 return err;
2814 }
2815
2816 err = mtk_tx_alloc(eth);
2817 if (err)
2818 return err;
2819
2820 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2821 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
2822 if (err)
2823 return err;
2824 }
2825
2826 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
2827 if (err)
2828 return err;
2829
2830 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08002831 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002832 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002833 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
2834 if (err)
2835 return err;
2836 }
2837 err = mtk_hwlro_rx_init(eth);
2838 if (err)
2839 return err;
2840 }
2841
developer18f46a82021-07-20 21:08:21 +08002842 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2843 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
2844 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
2845 if (err)
2846 return err;
2847 }
2848 err = mtk_rss_init(eth);
2849 if (err)
2850 return err;
2851 }
2852
developerfd40db22021-04-29 10:08:25 +08002853 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2854 /* Enable random early drop and set drop threshold
2855 * automatically
2856 */
2857 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
2858 FC_THRES_MIN, MTK_QDMA_FC_THRES);
2859 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
2860 }
2861
2862 return 0;
2863}
2864
2865static void mtk_dma_free(struct mtk_eth *eth)
2866{
developere9356982022-07-04 09:03:20 +08002867 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002868 int i;
2869
2870 for (i = 0; i < MTK_MAC_COUNT; i++)
2871 if (eth->netdev[i])
2872 netdev_reset_queue(eth->netdev[i]);
2873 if ( !eth->soc->has_sram && eth->scratch_ring) {
2874 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002875 MTK_DMA_SIZE * soc->txrx.txd_size,
2876 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08002877 eth->scratch_ring = NULL;
2878 eth->phy_scratch_ring = 0;
2879 }
2880 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08002881 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08002882 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
2883
2884 if (eth->hwlro) {
2885 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08002886
developer089e8852022-09-28 14:43:46 +08002887 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08002888 for (; i < MTK_MAX_RX_RING_NUM; i++)
2889 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08002890 }
2891
developer18f46a82021-07-20 21:08:21 +08002892 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
2893 mtk_rss_uninit(eth);
2894
2895 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
2896 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
2897 }
2898
developer94008d92021-09-23 09:47:41 +08002899 if (eth->scratch_head) {
2900 kfree(eth->scratch_head);
2901 eth->scratch_head = NULL;
2902 }
developerfd40db22021-04-29 10:08:25 +08002903}
2904
2905static void mtk_tx_timeout(struct net_device *dev)
2906{
2907 struct mtk_mac *mac = netdev_priv(dev);
2908 struct mtk_eth *eth = mac->hw;
2909
2910 eth->netdev[mac->id]->stats.tx_errors++;
2911 netif_err(eth, tx_err, dev,
2912 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08002913
2914 if (atomic_read(&reset_lock) == 0)
2915 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08002916}
2917
developer18f46a82021-07-20 21:08:21 +08002918static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08002919{
developer18f46a82021-07-20 21:08:21 +08002920 struct mtk_napi *rx_napi = priv;
2921 struct mtk_eth *eth = rx_napi->eth;
2922 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002923
developer18f46a82021-07-20 21:08:21 +08002924 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08002925 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08002926 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08002927 }
2928
2929 return IRQ_HANDLED;
2930}
2931
2932static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
2933{
2934 struct mtk_eth *eth = _eth;
2935
2936 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08002937 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08002938 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08002939 }
2940
2941 return IRQ_HANDLED;
2942}
2943
2944static irqreturn_t mtk_handle_irq(int irq, void *_eth)
2945{
2946 struct mtk_eth *eth = _eth;
2947
developer18f46a82021-07-20 21:08:21 +08002948 if (mtk_r32(eth, MTK_PDMA_INT_MASK) & MTK_RX_DONE_INT(0)) {
2949 if (mtk_r32(eth, MTK_PDMA_INT_STATUS) & MTK_RX_DONE_INT(0))
2950 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002951 }
2952 if (mtk_r32(eth, eth->tx_int_mask_reg) & MTK_TX_DONE_INT) {
2953 if (mtk_r32(eth, eth->tx_int_status_reg) & MTK_TX_DONE_INT)
2954 mtk_handle_irq_tx(irq, _eth);
2955 }
2956
2957 return IRQ_HANDLED;
2958}
2959
developera2613e62022-07-01 18:29:37 +08002960static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
2961{
2962 struct mtk_mac *mac = _mac;
2963 struct mtk_eth *eth = mac->hw;
2964 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
2965 struct net_device *dev = phylink_priv->dev;
2966 int link_old, link_new;
2967
2968 // clear interrupt status for gpy211
2969 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
2970
2971 link_old = phylink_priv->link;
2972 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
2973
2974 if (link_old != link_new) {
2975 phylink_priv->link = link_new;
2976 if (link_new) {
2977 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
2978 if (dev)
2979 netif_carrier_on(dev);
2980 } else {
2981 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
2982 if (dev)
2983 netif_carrier_off(dev);
2984 }
2985 }
2986
2987 return IRQ_HANDLED;
2988}
2989
developerfd40db22021-04-29 10:08:25 +08002990#ifdef CONFIG_NET_POLL_CONTROLLER
2991static void mtk_poll_controller(struct net_device *dev)
2992{
2993 struct mtk_mac *mac = netdev_priv(dev);
2994 struct mtk_eth *eth = mac->hw;
2995
2996 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08002997 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
2998 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08002999 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003000 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003001}
3002#endif
3003
3004static int mtk_start_dma(struct mtk_eth *eth)
3005{
3006 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer77d03a72021-06-06 00:06:00 +08003007 int val, err;
developerfd40db22021-04-29 10:08:25 +08003008
3009 err = mtk_dma_init(eth);
3010 if (err) {
3011 mtk_dma_free(eth);
3012 return err;
3013 }
3014
3015 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer15d0d282021-07-14 16:40:44 +08003016 val = mtk_r32(eth, MTK_QDMA_GLO_CFG);
developer089e8852022-09-28 14:43:46 +08003017 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3018 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003019 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003020 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003021 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003022 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3023 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3024 MTK_RESV_BUF | MTK_WCOMP_EN |
3025 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer1ac65932022-07-19 17:23:32 +08003026 MTK_RX_2B_OFFSET, MTK_QDMA_GLO_CFG);
developer19d84562022-04-21 17:01:06 +08003027 }
developerfd40db22021-04-29 10:08:25 +08003028 else
3029 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003030 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003031 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3032 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3033 MTK_RX_BT_32DWORDS,
3034 MTK_QDMA_GLO_CFG);
3035
developer15d0d282021-07-14 16:40:44 +08003036 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
developerfd40db22021-04-29 10:08:25 +08003037 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003038 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003039 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3040 MTK_PDMA_GLO_CFG);
3041 } else {
3042 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3043 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3044 MTK_PDMA_GLO_CFG);
3045 }
3046
developer089e8852022-09-28 14:43:46 +08003047 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003048 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3049 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3050 }
3051
developerfd40db22021-04-29 10:08:25 +08003052 return 0;
3053}
3054
developerdca0fde2022-12-14 11:40:35 +08003055void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003056{
developerdca0fde2022-12-14 11:40:35 +08003057 u32 val;
developerfd40db22021-04-29 10:08:25 +08003058
3059 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3060 return;
3061
developerdca0fde2022-12-14 11:40:35 +08003062 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003063
developerdca0fde2022-12-14 11:40:35 +08003064 /* default setup the forward port to send frame to PDMA */
3065 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003066
developerdca0fde2022-12-14 11:40:35 +08003067 /* Enable RX checksum */
3068 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003069
developerdca0fde2022-12-14 11:40:35 +08003070 val |= config;
developerfd40db22021-04-29 10:08:25 +08003071
developerdca0fde2022-12-14 11:40:35 +08003072 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3073 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003074
developerdca0fde2022-12-14 11:40:35 +08003075 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003076}
3077
developer7cd7e5e2022-11-17 13:57:32 +08003078void mtk_set_pse_drop(u32 config)
3079{
3080 struct mtk_eth *eth = g_eth;
3081
3082 if (eth)
3083 mtk_w32(eth, config, PSE_PPE0_DROP);
3084}
3085EXPORT_SYMBOL(mtk_set_pse_drop);
3086
developerfd40db22021-04-29 10:08:25 +08003087static int mtk_open(struct net_device *dev)
3088{
3089 struct mtk_mac *mac = netdev_priv(dev);
3090 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003091 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003092 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003093 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003094
3095 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3096 if (err) {
3097 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3098 err);
3099 return err;
3100 }
3101
3102 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3103 if (!refcount_read(&eth->dma_refcnt)) {
3104 int err = mtk_start_dma(eth);
3105
3106 if (err)
3107 return err;
3108
developerfd40db22021-04-29 10:08:25 +08003109
3110 /* Indicates CDM to parse the MTK special tag from CPU */
3111 if (netdev_uses_dsa(dev)) {
3112 u32 val;
3113 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3114 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3115 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3116 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3117 }
3118
3119 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003120 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003121 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003122 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3123
3124 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3125 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3126 napi_enable(&eth->rx_napi[i].napi);
3127 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3128 }
3129 }
3130
developerfd40db22021-04-29 10:08:25 +08003131 refcount_set(&eth->dma_refcnt, 1);
3132 }
3133 else
3134 refcount_inc(&eth->dma_refcnt);
3135
developera2613e62022-07-01 18:29:37 +08003136 if (phylink_priv->desc) {
3137 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3138 If single PHY chip is not GPY211, the following step you should do:
3139 1. Contact your Single PHY chip vendor and get the details of
3140 - how to enables link status change interrupt
3141 - how to clears interrupt source
3142 */
3143
3144 // clear interrupt source for gpy211
3145 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3146
3147 // enable link status change interrupt for gpy211
3148 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3149
3150 phylink_priv->dev = dev;
3151
3152 // override dev pointer for single PHY chip 0
3153 if (phylink_priv->id == 0) {
3154 struct net_device *tmp;
3155
3156 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3157 if (tmp)
3158 phylink_priv->dev = tmp;
3159 else
3160 phylink_priv->dev = NULL;
3161 }
3162 }
3163
developerfd40db22021-04-29 10:08:25 +08003164 phylink_start(mac->phylink);
3165 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003166 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003167 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3168 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3169
developerdca0fde2022-12-14 11:40:35 +08003170 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3171
developerfd40db22021-04-29 10:08:25 +08003172 return 0;
3173}
3174
3175static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3176{
3177 u32 val;
3178 int i;
3179
3180 /* stop the dma engine */
3181 spin_lock_bh(&eth->page_lock);
3182 val = mtk_r32(eth, glo_cfg);
3183 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3184 glo_cfg);
3185 spin_unlock_bh(&eth->page_lock);
3186
3187 /* wait for dma stop */
3188 for (i = 0; i < 10; i++) {
3189 val = mtk_r32(eth, glo_cfg);
3190 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003191 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003192 continue;
3193 }
3194 break;
3195 }
3196}
3197
3198static int mtk_stop(struct net_device *dev)
3199{
3200 struct mtk_mac *mac = netdev_priv(dev);
3201 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003202 int i;
developer3a5969e2022-02-09 15:36:36 +08003203 u32 val = 0;
3204 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003205
developerdca0fde2022-12-14 11:40:35 +08003206 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003207 netif_tx_disable(dev);
3208
developer3a5969e2022-02-09 15:36:36 +08003209 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3210 if (phy_node) {
3211 val = _mtk_mdio_read(eth, 0, 0);
3212 val |= BMCR_PDOWN;
3213 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003214 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3215 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003216 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003217 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003218 }
3219
3220 //GMAC RX disable
3221 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3222 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3223
3224 phylink_stop(mac->phylink);
3225
developerfd40db22021-04-29 10:08:25 +08003226 phylink_disconnect_phy(mac->phylink);
3227
3228 /* only shutdown DMA if this is the last user */
3229 if (!refcount_dec_and_test(&eth->dma_refcnt))
3230 return 0;
3231
developerfd40db22021-04-29 10:08:25 +08003232
3233 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003234 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003235 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003236 napi_disable(&eth->rx_napi[0].napi);
3237
3238 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3239 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3240 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3241 napi_disable(&eth->rx_napi[i].napi);
3242 }
3243 }
developerfd40db22021-04-29 10:08:25 +08003244
3245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3246 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
3247 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
3248
3249 mtk_dma_free(eth);
3250
3251 return 0;
3252}
3253
developer8051e042022-04-08 13:26:36 +08003254void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003255{
developer8051e042022-04-08 13:26:36 +08003256 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003257
developerfd40db22021-04-29 10:08:25 +08003258 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003259 reset_bits, reset_bits);
3260
3261 while (i++ < 5000) {
3262 mdelay(1);
3263 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3264
3265 if ((val & reset_bits) == reset_bits) {
3266 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3267 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3268 reset_bits, ~reset_bits);
3269 break;
3270 }
3271 }
3272
developerfd40db22021-04-29 10:08:25 +08003273 mdelay(10);
3274}
3275
3276static void mtk_clk_disable(struct mtk_eth *eth)
3277{
3278 int clk;
3279
3280 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3281 clk_disable_unprepare(eth->clks[clk]);
3282}
3283
3284static int mtk_clk_enable(struct mtk_eth *eth)
3285{
3286 int clk, ret;
3287
3288 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3289 ret = clk_prepare_enable(eth->clks[clk]);
3290 if (ret)
3291 goto err_disable_clks;
3292 }
3293
3294 return 0;
3295
3296err_disable_clks:
3297 while (--clk >= 0)
3298 clk_disable_unprepare(eth->clks[clk]);
3299
3300 return ret;
3301}
3302
developer18f46a82021-07-20 21:08:21 +08003303static int mtk_napi_init(struct mtk_eth *eth)
3304{
3305 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3306 int i;
3307
3308 rx_napi->eth = eth;
3309 rx_napi->rx_ring = &eth->rx_ring[0];
3310 rx_napi->irq_grp_no = 2;
3311
3312 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3313 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3314 rx_napi = &eth->rx_napi[i];
3315 rx_napi->eth = eth;
3316 rx_napi->rx_ring = &eth->rx_ring[i];
3317 rx_napi->irq_grp_no = 2 + i;
3318 }
3319 }
3320
3321 return 0;
3322}
3323
developer8051e042022-04-08 13:26:36 +08003324static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003325{
developer8051e042022-04-08 13:26:36 +08003326 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003327 u32 val;
developerfd40db22021-04-29 10:08:25 +08003328
developer8051e042022-04-08 13:26:36 +08003329 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3330 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003331
developer8051e042022-04-08 13:26:36 +08003332 if (atomic_read(&reset_lock) == 0) {
3333 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3334 return 0;
developerfd40db22021-04-29 10:08:25 +08003335
developer8051e042022-04-08 13:26:36 +08003336 pm_runtime_enable(eth->dev);
3337 pm_runtime_get_sync(eth->dev);
3338
3339 ret = mtk_clk_enable(eth);
3340 if (ret)
3341 goto err_disable_pm;
3342 }
developerfd40db22021-04-29 10:08:25 +08003343
3344 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3345 ret = device_reset(eth->dev);
3346 if (ret) {
3347 dev_err(eth->dev, "MAC reset failed!\n");
3348 goto err_disable_pm;
3349 }
3350
3351 /* enable interrupt delay for RX */
3352 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3353
3354 /* disable delay and normal interrupt */
3355 mtk_tx_irq_disable(eth, ~0);
3356 mtk_rx_irq_disable(eth, ~0);
3357
3358 return 0;
3359 }
3360
developer8051e042022-04-08 13:26:36 +08003361 pr_info("[%s] execute fe %s reset\n", __func__,
3362 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003363
developer8051e042022-04-08 13:26:36 +08003364 if (type == MTK_TYPE_WARM_RESET)
3365 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003366 else
developer8051e042022-04-08 13:26:36 +08003367 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003368
developer089e8852022-09-28 14:43:46 +08003369 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3370 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003371 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003372 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003373 }
developerfd40db22021-04-29 10:08:25 +08003374
3375 if (eth->pctl) {
3376 /* Set GE2 driving and slew rate */
3377 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3378
3379 /* set GE2 TDSEL */
3380 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3381
3382 /* set GE2 TUNE */
3383 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3384 }
3385
3386 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3387 * up with the more appropriate value when mtk_mac_config call is being
3388 * invoked.
3389 */
3390 for (i = 0; i < MTK_MAC_COUNT; i++)
3391 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3392
3393 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003394 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3395 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3396 else
3397 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003398
3399 /* enable interrupt delay for RX/TX */
3400 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3401 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3402
3403 mtk_tx_irq_disable(eth, ~0);
3404 mtk_rx_irq_disable(eth, ~0);
3405
3406 /* FE int grouping */
3407 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003408 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_PDMA_INT_GRP2);
developerfd40db22021-04-29 10:08:25 +08003409 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
developer18f46a82021-07-20 21:08:21 +08003410 mtk_w32(eth, MTK_RX_DONE_INT(0), MTK_QDMA_INT_GRP2);
developer8051e042022-04-08 13:26:36 +08003411 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003412 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003413 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3414 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003415
developer089e8852022-09-28 14:43:46 +08003416 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3417 /* PSE should not drop port1, port8 and port9 packets */
3418 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3419
developer15f760a2022-10-12 15:57:21 +08003420 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3421 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3422
developer84d1e832022-11-24 11:25:05 +08003423 /* PSE free buffer drop threshold */
3424 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3425
developer089e8852022-09-28 14:43:46 +08003426 /* GDM and CDM Threshold */
3427 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3428 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3429
developerdca0fde2022-12-14 11:40:35 +08003430 /* Disable GDM1 RX CRC stripping */
3431 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3432 val &= ~MTK_GDMA_STRP_CRC;
3433 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3434
developer089e8852022-09-28 14:43:46 +08003435 /* PSE GDM3 MIB counter has incorrect hw default values,
3436 * so the driver ought to read clear the values beforehand
3437 * in case ethtool retrieve wrong mib values.
3438 */
3439 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3440 mtk_r32(eth,
3441 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3442 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003443 /* PSE Free Queue Flow Control */
3444 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3445
developer459b78e2022-07-01 17:25:10 +08003446 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3447 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3448
3449 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3450 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003451
developerfef9efd2021-06-16 18:28:09 +08003452 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003453 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3454 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3455 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3456 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3457 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3458 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3459 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003460 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003461
developerfef9efd2021-06-16 18:28:09 +08003462 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003463 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3464 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3465 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3466 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3467 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3468 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3469 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3470 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003471
3472 /* GDM and CDM Threshold */
3473 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3474 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3475 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3476 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3477 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3478 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003479 }
3480
3481 return 0;
3482
3483err_disable_pm:
3484 pm_runtime_put_sync(eth->dev);
3485 pm_runtime_disable(eth->dev);
3486
3487 return ret;
3488}
3489
3490static int mtk_hw_deinit(struct mtk_eth *eth)
3491{
3492 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3493 return 0;
3494
3495 mtk_clk_disable(eth);
3496
3497 pm_runtime_put_sync(eth->dev);
3498 pm_runtime_disable(eth->dev);
3499
3500 return 0;
3501}
3502
3503static int __init mtk_init(struct net_device *dev)
3504{
3505 struct mtk_mac *mac = netdev_priv(dev);
3506 struct mtk_eth *eth = mac->hw;
3507 const char *mac_addr;
3508
3509 mac_addr = of_get_mac_address(mac->of_node);
3510 if (!IS_ERR(mac_addr))
3511 ether_addr_copy(dev->dev_addr, mac_addr);
3512
3513 /* If the mac address is invalid, use random mac address */
3514 if (!is_valid_ether_addr(dev->dev_addr)) {
3515 eth_hw_addr_random(dev);
3516 dev_err(eth->dev, "generated random MAC address %pM\n",
3517 dev->dev_addr);
3518 }
3519
3520 return 0;
3521}
3522
3523static void mtk_uninit(struct net_device *dev)
3524{
3525 struct mtk_mac *mac = netdev_priv(dev);
3526 struct mtk_eth *eth = mac->hw;
3527
3528 phylink_disconnect_phy(mac->phylink);
3529 mtk_tx_irq_disable(eth, ~0);
3530 mtk_rx_irq_disable(eth, ~0);
3531}
3532
3533static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3534{
3535 struct mtk_mac *mac = netdev_priv(dev);
3536
3537 switch (cmd) {
3538 case SIOCGMIIPHY:
3539 case SIOCGMIIREG:
3540 case SIOCSMIIREG:
3541 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3542 default:
3543 /* default invoke the mtk_eth_dbg handler */
3544 return mtk_do_priv_ioctl(dev, ifr, cmd);
3545 break;
3546 }
3547
3548 return -EOPNOTSUPP;
3549}
3550
developer37482a42022-12-26 13:31:13 +08003551int mtk_phy_config(struct mtk_eth *eth, int enable)
3552{
3553 struct device_node *mii_np = NULL;
3554 struct device_node *child = NULL;
3555 int addr = 0;
3556 u32 val = 0;
3557
3558 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3559 if (!mii_np) {
3560 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3561 return -ENODEV;
3562 }
3563
3564 if (!of_device_is_available(mii_np)) {
3565 dev_err(eth->dev, "device is not available\n");
3566 return -ENODEV;
3567 }
3568
3569 for_each_available_child_of_node(mii_np, child) {
3570 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3571 if (addr < 0)
3572 continue;
3573 pr_info("%s %d addr:%d name:%s\n",
3574 __func__, __LINE__, addr, child->name);
3575 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3576 if (enable)
3577 val &= ~BMCR_PDOWN;
3578 else
3579 val |= BMCR_PDOWN;
3580 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3581 }
3582
3583 return 0;
3584}
3585
developerfd40db22021-04-29 10:08:25 +08003586static void mtk_pending_work(struct work_struct *work)
3587{
3588 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003589 struct device_node *phy_node = NULL;
3590 struct mtk_mac *mac = NULL;
3591 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003592 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003593 u32 val = 0;
3594
3595 atomic_inc(&reset_lock);
3596 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3597 if (!mtk_check_reset_event(eth, val)) {
3598 atomic_dec(&reset_lock);
3599 pr_info("[%s] No need to do FE reset !\n", __func__);
3600 return;
3601 }
developerfd40db22021-04-29 10:08:25 +08003602
3603 rtnl_lock();
3604
developer37482a42022-12-26 13:31:13 +08003605 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3606 cpu_relax();
3607
3608 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003609
3610 /* Adjust PPE configurations to prepare for reset */
3611 mtk_prepare_reset_ppe(eth, 0);
3612 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3613 mtk_prepare_reset_ppe(eth, 1);
3614
3615 /* Adjust FE configurations to prepare for reset */
3616 mtk_prepare_reset_fe(eth);
3617
3618 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003619 for (i = 0; i < MTK_MAC_COUNT; i++) {
3620 if (!eth->netdev[i])
3621 continue;
developer37482a42022-12-26 13:31:13 +08003622 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3623 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3624 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3625 eth->netdev[i]);
3626 } else {
3627 pr_info("send MTK_FE_START_RESET event\n");
3628 call_netdevice_notifiers(MTK_FE_START_RESET,
3629 eth->netdev[i]);
3630 }
developer6bb3f3a2022-11-22 09:59:14 +08003631 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003632 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
3633 pr_warn("wait for MTK_FE_START_RESET failed\n");
developer6bb3f3a2022-11-22 09:59:14 +08003634 rtnl_lock();
3635 break;
3636 }
developerfd40db22021-04-29 10:08:25 +08003637
developer8051e042022-04-08 13:26:36 +08003638 del_timer_sync(&eth->mtk_dma_monitor_timer);
3639 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003640 /* stop all devices to make sure that dma is properly shut down */
3641 for (i = 0; i < MTK_MAC_COUNT; i++) {
3642 if (!eth->netdev[i])
3643 continue;
3644 mtk_stop(eth->netdev[i]);
3645 __set_bit(i, &restart);
3646 }
developer8051e042022-04-08 13:26:36 +08003647 pr_info("[%s] mtk_stop ends !\n", __func__);
3648 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003649
3650 if (eth->dev->pins)
3651 pinctrl_select_state(eth->dev->pins->p,
3652 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003653
3654 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3655 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3656 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003657
3658 /* restart DMA and enable IRQs */
3659 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003660 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003661 continue;
3662 err = mtk_open(eth->netdev[i]);
3663 if (err) {
3664 netif_alert(eth, ifup, eth->netdev[i],
3665 "Driver up/down cycle failed, closing device.\n");
3666 dev_close(eth->netdev[i]);
3667 }
3668 }
3669
developer8051e042022-04-08 13:26:36 +08003670 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003671 if (!eth->netdev[i])
3672 continue;
developer37482a42022-12-26 13:31:13 +08003673 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3674 pr_info("send MTK_FE_START_TRAFFIC event\n");
3675 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3676 eth->netdev[i]);
3677 } else {
3678 pr_info("send MTK_FE_RESET_DONE event\n");
3679 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3680 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003681 }
developer37482a42022-12-26 13:31:13 +08003682 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3683 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003684 break;
3685 }
developer8051e042022-04-08 13:26:36 +08003686
3687 atomic_dec(&reset_lock);
3688 if (atomic_read(&force) > 0)
3689 atomic_dec(&force);
3690
3691 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3692 eth->mtk_dma_monitor_timer.expires = jiffies;
3693 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003694
3695 mtk_phy_config(eth, 1);
3696 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003697 clear_bit_unlock(MTK_RESETTING, &eth->state);
3698
3699 rtnl_unlock();
3700}
3701
3702static int mtk_free_dev(struct mtk_eth *eth)
3703{
3704 int i;
3705
3706 for (i = 0; i < MTK_MAC_COUNT; i++) {
3707 if (!eth->netdev[i])
3708 continue;
3709 free_netdev(eth->netdev[i]);
3710 }
3711
3712 return 0;
3713}
3714
3715static int mtk_unreg_dev(struct mtk_eth *eth)
3716{
3717 int i;
3718
3719 for (i = 0; i < MTK_MAC_COUNT; i++) {
3720 if (!eth->netdev[i])
3721 continue;
3722 unregister_netdev(eth->netdev[i]);
3723 }
3724
3725 return 0;
3726}
3727
3728static int mtk_cleanup(struct mtk_eth *eth)
3729{
3730 mtk_unreg_dev(eth);
3731 mtk_free_dev(eth);
3732 cancel_work_sync(&eth->pending_work);
3733
3734 return 0;
3735}
3736
3737static int mtk_get_link_ksettings(struct net_device *ndev,
3738 struct ethtool_link_ksettings *cmd)
3739{
3740 struct mtk_mac *mac = netdev_priv(ndev);
3741
3742 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3743 return -EBUSY;
3744
3745 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
3746}
3747
3748static int mtk_set_link_ksettings(struct net_device *ndev,
3749 const struct ethtool_link_ksettings *cmd)
3750{
3751 struct mtk_mac *mac = netdev_priv(ndev);
3752
3753 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3754 return -EBUSY;
3755
3756 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
3757}
3758
3759static void mtk_get_drvinfo(struct net_device *dev,
3760 struct ethtool_drvinfo *info)
3761{
3762 struct mtk_mac *mac = netdev_priv(dev);
3763
3764 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
3765 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
3766 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
3767}
3768
3769static u32 mtk_get_msglevel(struct net_device *dev)
3770{
3771 struct mtk_mac *mac = netdev_priv(dev);
3772
3773 return mac->hw->msg_enable;
3774}
3775
3776static void mtk_set_msglevel(struct net_device *dev, u32 value)
3777{
3778 struct mtk_mac *mac = netdev_priv(dev);
3779
3780 mac->hw->msg_enable = value;
3781}
3782
3783static int mtk_nway_reset(struct net_device *dev)
3784{
3785 struct mtk_mac *mac = netdev_priv(dev);
3786
3787 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3788 return -EBUSY;
3789
3790 if (!mac->phylink)
3791 return -ENOTSUPP;
3792
3793 return phylink_ethtool_nway_reset(mac->phylink);
3794}
3795
3796static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3797{
3798 int i;
3799
3800 switch (stringset) {
3801 case ETH_SS_STATS:
3802 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
3803 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
3804 data += ETH_GSTRING_LEN;
3805 }
3806 break;
3807 }
3808}
3809
3810static int mtk_get_sset_count(struct net_device *dev, int sset)
3811{
3812 switch (sset) {
3813 case ETH_SS_STATS:
3814 return ARRAY_SIZE(mtk_ethtool_stats);
3815 default:
3816 return -EOPNOTSUPP;
3817 }
3818}
3819
3820static void mtk_get_ethtool_stats(struct net_device *dev,
3821 struct ethtool_stats *stats, u64 *data)
3822{
3823 struct mtk_mac *mac = netdev_priv(dev);
3824 struct mtk_hw_stats *hwstats = mac->hw_stats;
3825 u64 *data_src, *data_dst;
3826 unsigned int start;
3827 int i;
3828
3829 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
3830 return;
3831
3832 if (netif_running(dev) && netif_device_present(dev)) {
3833 if (spin_trylock_bh(&hwstats->stats_lock)) {
3834 mtk_stats_update_mac(mac);
3835 spin_unlock_bh(&hwstats->stats_lock);
3836 }
3837 }
3838
3839 data_src = (u64 *)hwstats;
3840
3841 do {
3842 data_dst = data;
3843 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
3844
3845 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
3846 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
3847 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
3848}
3849
3850static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
3851 u32 *rule_locs)
3852{
3853 int ret = -EOPNOTSUPP;
3854
3855 switch (cmd->cmd) {
3856 case ETHTOOL_GRXRINGS:
3857 if (dev->hw_features & NETIF_F_LRO) {
3858 cmd->data = MTK_MAX_RX_RING_NUM;
3859 ret = 0;
3860 }
3861 break;
3862 case ETHTOOL_GRXCLSRLCNT:
3863 if (dev->hw_features & NETIF_F_LRO) {
3864 struct mtk_mac *mac = netdev_priv(dev);
3865
3866 cmd->rule_cnt = mac->hwlro_ip_cnt;
3867 ret = 0;
3868 }
3869 break;
3870 case ETHTOOL_GRXCLSRULE:
3871 if (dev->hw_features & NETIF_F_LRO)
3872 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
3873 break;
3874 case ETHTOOL_GRXCLSRLALL:
3875 if (dev->hw_features & NETIF_F_LRO)
3876 ret = mtk_hwlro_get_fdir_all(dev, cmd,
3877 rule_locs);
3878 break;
3879 default:
3880 break;
3881 }
3882
3883 return ret;
3884}
3885
3886static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
3887{
3888 int ret = -EOPNOTSUPP;
3889
3890 switch (cmd->cmd) {
3891 case ETHTOOL_SRXCLSRLINS:
3892 if (dev->hw_features & NETIF_F_LRO)
3893 ret = mtk_hwlro_add_ipaddr(dev, cmd);
3894 break;
3895 case ETHTOOL_SRXCLSRLDEL:
3896 if (dev->hw_features & NETIF_F_LRO)
3897 ret = mtk_hwlro_del_ipaddr(dev, cmd);
3898 break;
3899 default:
3900 break;
3901 }
3902
3903 return ret;
3904}
3905
developer6c5cbb52022-08-12 11:37:45 +08003906static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3907{
3908 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08003909 struct mtk_eth *eth = mac->hw;
3910 u32 val;
3911
3912 pause->autoneg = 0;
3913
3914 if (mac->type == MTK_GDM_TYPE) {
3915 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3916
3917 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
3918 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
3919 } else if (mac->type == MTK_XGDM_TYPE) {
3920 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08003921
developerf2823bb2022-12-29 18:20:14 +08003922 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
3923 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
3924 }
developer6c5cbb52022-08-12 11:37:45 +08003925}
3926
3927static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
3928{
3929 struct mtk_mac *mac = netdev_priv(dev);
3930
3931 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
3932}
3933
developerfd40db22021-04-29 10:08:25 +08003934static const struct ethtool_ops mtk_ethtool_ops = {
3935 .get_link_ksettings = mtk_get_link_ksettings,
3936 .set_link_ksettings = mtk_set_link_ksettings,
3937 .get_drvinfo = mtk_get_drvinfo,
3938 .get_msglevel = mtk_get_msglevel,
3939 .set_msglevel = mtk_set_msglevel,
3940 .nway_reset = mtk_nway_reset,
3941 .get_link = ethtool_op_get_link,
3942 .get_strings = mtk_get_strings,
3943 .get_sset_count = mtk_get_sset_count,
3944 .get_ethtool_stats = mtk_get_ethtool_stats,
3945 .get_rxnfc = mtk_get_rxnfc,
3946 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08003947 .get_pauseparam = mtk_get_pauseparam,
3948 .set_pauseparam = mtk_set_pauseparam,
developerfd40db22021-04-29 10:08:25 +08003949};
3950
3951static const struct net_device_ops mtk_netdev_ops = {
3952 .ndo_init = mtk_init,
3953 .ndo_uninit = mtk_uninit,
3954 .ndo_open = mtk_open,
3955 .ndo_stop = mtk_stop,
3956 .ndo_start_xmit = mtk_start_xmit,
3957 .ndo_set_mac_address = mtk_set_mac_address,
3958 .ndo_validate_addr = eth_validate_addr,
3959 .ndo_do_ioctl = mtk_do_ioctl,
3960 .ndo_tx_timeout = mtk_tx_timeout,
3961 .ndo_get_stats64 = mtk_get_stats64,
3962 .ndo_fix_features = mtk_fix_features,
3963 .ndo_set_features = mtk_set_features,
3964#ifdef CONFIG_NET_POLL_CONTROLLER
3965 .ndo_poll_controller = mtk_poll_controller,
3966#endif
3967};
3968
3969static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
3970{
3971 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08003972 const char *label;
developerfd40db22021-04-29 10:08:25 +08003973 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08003974 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08003975 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08003976 struct mtk_phylink_priv *phylink_priv;
3977 struct fwnode_handle *fixed_node;
3978 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08003979
3980 if (!_id) {
3981 dev_err(eth->dev, "missing mac id\n");
3982 return -EINVAL;
3983 }
3984
3985 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08003986 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08003987 dev_err(eth->dev, "%d is not a valid mac id\n", id);
3988 return -EINVAL;
3989 }
3990
3991 if (eth->netdev[id]) {
3992 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
3993 return -EINVAL;
3994 }
3995
3996 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
3997 if (!eth->netdev[id]) {
3998 dev_err(eth->dev, "alloc_etherdev failed\n");
3999 return -ENOMEM;
4000 }
4001 mac = netdev_priv(eth->netdev[id]);
4002 eth->mac[id] = mac;
4003 mac->id = id;
4004 mac->hw = eth;
4005 mac->of_node = np;
4006
4007 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4008 mac->hwlro_ip_cnt = 0;
4009
4010 mac->hw_stats = devm_kzalloc(eth->dev,
4011 sizeof(*mac->hw_stats),
4012 GFP_KERNEL);
4013 if (!mac->hw_stats) {
4014 dev_err(eth->dev, "failed to allocate counter memory\n");
4015 err = -ENOMEM;
4016 goto free_netdev;
4017 }
4018 spin_lock_init(&mac->hw_stats->stats_lock);
4019 u64_stats_init(&mac->hw_stats->syncp);
4020 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4021
4022 /* phylink create */
4023 phy_mode = of_get_phy_mode(np);
4024 if (phy_mode < 0) {
4025 dev_err(eth->dev, "incorrect phy-mode\n");
4026 err = -EINVAL;
4027 goto free_netdev;
4028 }
4029
4030 /* mac config is not set */
4031 mac->interface = PHY_INTERFACE_MODE_NA;
4032 mac->mode = MLO_AN_PHY;
4033 mac->speed = SPEED_UNKNOWN;
4034
4035 mac->phylink_config.dev = &eth->netdev[id]->dev;
4036 mac->phylink_config.type = PHYLINK_NETDEV;
4037
developer30e13e72022-11-03 10:21:24 +08004038 mac->type = 0;
4039 if (!of_property_read_string(np, "mac-type", &label)) {
4040 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4041 if (!strcasecmp(label, gdm_type(mac_type)))
4042 break;
4043 }
4044
4045 switch (mac_type) {
4046 case 0:
4047 mac->type = MTK_GDM_TYPE;
4048 break;
4049 case 1:
4050 mac->type = MTK_XGDM_TYPE;
4051 break;
4052 default:
4053 dev_warn(eth->dev, "incorrect mac-type\n");
4054 break;
4055 };
4056 }
developer089e8852022-09-28 14:43:46 +08004057
developerfd40db22021-04-29 10:08:25 +08004058 phylink = phylink_create(&mac->phylink_config,
4059 of_fwnode_handle(mac->of_node),
4060 phy_mode, &mtk_phylink_ops);
4061 if (IS_ERR(phylink)) {
4062 err = PTR_ERR(phylink);
4063 goto free_netdev;
4064 }
4065
4066 mac->phylink = phylink;
4067
developera2613e62022-07-01 18:29:37 +08004068 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4069 "fixed-link");
4070 if (fixed_node) {
4071 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4072 0, GPIOD_IN, "?");
4073 if (!IS_ERR(desc)) {
4074 struct device_node *phy_np;
4075 const char *label;
4076 int irq, phyaddr;
4077
4078 phylink_priv = &mac->phylink_priv;
4079
4080 phylink_priv->desc = desc;
4081 phylink_priv->id = id;
4082 phylink_priv->link = -1;
4083
4084 irq = gpiod_to_irq(desc);
4085 if (irq > 0) {
4086 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4087 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4088 "ethernet:fixed link", mac);
4089 }
4090
developer8b6f2402022-11-28 13:42:34 +08004091 if (!of_property_read_string(to_of_node(fixed_node),
4092 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004093 if (strlen(label) < 16) {
4094 strncpy(phylink_priv->label, label,
4095 strlen(label));
4096 } else
developer8b6f2402022-11-28 13:42:34 +08004097 dev_err(eth->dev, "insufficient space for label!\n");
4098 }
developera2613e62022-07-01 18:29:37 +08004099
4100 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4101 if (phy_np) {
4102 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4103 phylink_priv->phyaddr = phyaddr;
4104 }
4105 }
4106 fwnode_handle_put(fixed_node);
4107 }
4108
developerfd40db22021-04-29 10:08:25 +08004109 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4110 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4111 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4112 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4113
4114 eth->netdev[id]->hw_features = eth->soc->hw_features;
4115 if (eth->hwlro)
4116 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4117
4118 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4119 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4120 eth->netdev[id]->features |= eth->soc->hw_features;
4121 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4122
4123 eth->netdev[id]->irq = eth->irq[0];
4124 eth->netdev[id]->dev.of_node = np;
4125
4126 return 0;
4127
4128free_netdev:
4129 free_netdev(eth->netdev[id]);
4130 return err;
4131}
4132
4133static int mtk_probe(struct platform_device *pdev)
4134{
4135 struct device_node *mac_np;
4136 struct mtk_eth *eth;
4137 int err, i;
4138
4139 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4140 if (!eth)
4141 return -ENOMEM;
4142
4143 eth->soc = of_device_get_match_data(&pdev->dev);
4144
4145 eth->dev = &pdev->dev;
4146 eth->base = devm_platform_ioremap_resource(pdev, 0);
4147 if (IS_ERR(eth->base))
4148 return PTR_ERR(eth->base);
4149
developer089e8852022-09-28 14:43:46 +08004150 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4151 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4152 if (IS_ERR(eth->sram_base))
4153 return PTR_ERR(eth->sram_base);
4154 }
4155
developerfd40db22021-04-29 10:08:25 +08004156 if(eth->soc->has_sram) {
4157 struct resource *res;
4158 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004159 if (unlikely(!res))
4160 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004161 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4162 }
4163
4164 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4165 eth->tx_int_mask_reg = MTK_QDMA_INT_MASK;
4166 eth->tx_int_status_reg = MTK_QDMA_INT_STATUS;
4167 } else {
4168 eth->tx_int_mask_reg = MTK_PDMA_INT_MASK;
4169 eth->tx_int_status_reg = MTK_PDMA_INT_STATUS;
4170 }
4171
4172 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4173 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA;
4174 eth->ip_align = NET_IP_ALIGN;
4175 } else {
developer089e8852022-09-28 14:43:46 +08004176 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
4177 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08004178 eth->rx_dma_l4_valid = RX_DMA_L4_VALID_V2;
4179 else
4180 eth->rx_dma_l4_valid = RX_DMA_L4_VALID;
4181 }
4182
developer089e8852022-09-28 14:43:46 +08004183 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4184 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4185 if (!err) {
4186 err = dma_set_coherent_mask(&pdev->dev,
4187 DMA_BIT_MASK(36));
4188 if (err) {
4189 dev_err(&pdev->dev, "Wrong DMA config\n");
4190 return -EINVAL;
4191 }
4192 }
4193 }
4194
developerfd40db22021-04-29 10:08:25 +08004195 spin_lock_init(&eth->page_lock);
4196 spin_lock_init(&eth->tx_irq_lock);
4197 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004198 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004199
4200 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4201 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4202 "mediatek,ethsys");
4203 if (IS_ERR(eth->ethsys)) {
4204 dev_err(&pdev->dev, "no ethsys regmap found\n");
4205 return PTR_ERR(eth->ethsys);
4206 }
4207 }
4208
4209 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4210 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4211 "mediatek,infracfg");
4212 if (IS_ERR(eth->infra)) {
4213 dev_err(&pdev->dev, "no infracfg regmap found\n");
4214 return PTR_ERR(eth->infra);
4215 }
4216 }
4217
4218 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004219 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004220 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004221 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004222 return -ENOMEM;
4223
developer089e8852022-09-28 14:43:46 +08004224 eth->xgmii->eth = eth;
4225 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004226 eth->soc->ana_rgc3);
4227
developer089e8852022-09-28 14:43:46 +08004228 if (err)
4229 return err;
4230 }
4231
4232 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4233 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4234 if (err)
4235 return err;
4236
4237 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4238 if (err)
4239 return err;
4240
4241 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4242 if (err)
4243 return err;
4244
4245 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004246 if (err)
4247 return err;
4248 }
4249
4250 if (eth->soc->required_pctl) {
4251 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4252 "mediatek,pctl");
4253 if (IS_ERR(eth->pctl)) {
4254 dev_err(&pdev->dev, "no pctl regmap found\n");
4255 return PTR_ERR(eth->pctl);
4256 }
4257 }
4258
developer18f46a82021-07-20 21:08:21 +08004259 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004260 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4261 eth->irq[i] = eth->irq[0];
4262 else
4263 eth->irq[i] = platform_get_irq(pdev, i);
4264 if (eth->irq[i] < 0) {
4265 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4266 return -ENXIO;
4267 }
4268 }
4269
4270 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4271 eth->clks[i] = devm_clk_get(eth->dev,
4272 mtk_clks_source_name[i]);
4273 if (IS_ERR(eth->clks[i])) {
4274 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4275 return -EPROBE_DEFER;
4276 if (eth->soc->required_clks & BIT(i)) {
4277 dev_err(&pdev->dev, "clock %s not found\n",
4278 mtk_clks_source_name[i]);
4279 return -EINVAL;
4280 }
4281 eth->clks[i] = NULL;
4282 }
4283 }
4284
4285 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4286 INIT_WORK(&eth->pending_work, mtk_pending_work);
4287
developer8051e042022-04-08 13:26:36 +08004288 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004289 if (err)
4290 return err;
4291
4292 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4293
4294 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4295 if (!of_device_is_compatible(mac_np,
4296 "mediatek,eth-mac"))
4297 continue;
4298
4299 if (!of_device_is_available(mac_np))
4300 continue;
4301
4302 err = mtk_add_mac(eth, mac_np);
4303 if (err) {
4304 of_node_put(mac_np);
4305 goto err_deinit_hw;
4306 }
4307 }
4308
developer18f46a82021-07-20 21:08:21 +08004309 err = mtk_napi_init(eth);
4310 if (err)
4311 goto err_free_dev;
4312
developerfd40db22021-04-29 10:08:25 +08004313 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4314 err = devm_request_irq(eth->dev, eth->irq[0],
4315 mtk_handle_irq, 0,
4316 dev_name(eth->dev), eth);
4317 } else {
4318 err = devm_request_irq(eth->dev, eth->irq[1],
4319 mtk_handle_irq_tx, 0,
4320 dev_name(eth->dev), eth);
4321 if (err)
4322 goto err_free_dev;
4323
4324 err = devm_request_irq(eth->dev, eth->irq[2],
4325 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004326 dev_name(eth->dev), &eth->rx_napi[0]);
4327 if (err)
4328 goto err_free_dev;
4329
developer793f7b42022-05-20 13:54:51 +08004330 if (MTK_MAX_IRQ_NUM > 3) {
4331 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4332 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4333 err = devm_request_irq(eth->dev,
4334 eth->irq[2 + i],
4335 mtk_handle_irq_rx, 0,
4336 dev_name(eth->dev),
4337 &eth->rx_napi[i]);
4338 if (err)
4339 goto err_free_dev;
4340 }
4341 } else {
4342 err = devm_request_irq(eth->dev, eth->irq[3],
4343 mtk_handle_fe_irq, 0,
4344 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004345 if (err)
4346 goto err_free_dev;
4347 }
4348 }
developerfd40db22021-04-29 10:08:25 +08004349 }
developer8051e042022-04-08 13:26:36 +08004350
developerfd40db22021-04-29 10:08:25 +08004351 if (err)
4352 goto err_free_dev;
4353
4354 /* No MT7628/88 support yet */
4355 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4356 err = mtk_mdio_init(eth);
4357 if (err)
4358 goto err_free_dev;
4359 }
4360
4361 for (i = 0; i < MTK_MAX_DEVS; i++) {
4362 if (!eth->netdev[i])
4363 continue;
4364
4365 err = register_netdev(eth->netdev[i]);
4366 if (err) {
4367 dev_err(eth->dev, "error bringing up device\n");
4368 goto err_deinit_mdio;
4369 } else
4370 netif_info(eth, probe, eth->netdev[i],
4371 "mediatek frame engine at 0x%08lx, irq %d\n",
4372 eth->netdev[i]->base_addr, eth->irq[0]);
4373 }
4374
4375 /* we run 2 devices on the same DMA ring so we need a dummy device
4376 * for NAPI to work
4377 */
4378 init_dummy_netdev(&eth->dummy_dev);
4379 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4380 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004381 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004382 MTK_NAPI_WEIGHT);
4383
developer18f46a82021-07-20 21:08:21 +08004384 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4385 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4386 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4387 mtk_napi_rx, MTK_NAPI_WEIGHT);
4388 }
4389
developer75e4dad2022-11-16 15:17:14 +08004390#if defined(CONFIG_XFRM_OFFLOAD)
4391 mtk_ipsec_offload_init(eth);
4392#endif
developerfd40db22021-04-29 10:08:25 +08004393 mtketh_debugfs_init(eth);
4394 debug_proc_init(eth);
4395
4396 platform_set_drvdata(pdev, eth);
4397
developer8051e042022-04-08 13:26:36 +08004398 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004399#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004400 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4401 eth->mtk_dma_monitor_timer.expires = jiffies;
4402 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004403#endif
developer8051e042022-04-08 13:26:36 +08004404
developerfd40db22021-04-29 10:08:25 +08004405 return 0;
4406
4407err_deinit_mdio:
4408 mtk_mdio_cleanup(eth);
4409err_free_dev:
4410 mtk_free_dev(eth);
4411err_deinit_hw:
4412 mtk_hw_deinit(eth);
4413
4414 return err;
4415}
4416
4417static int mtk_remove(struct platform_device *pdev)
4418{
4419 struct mtk_eth *eth = platform_get_drvdata(pdev);
4420 struct mtk_mac *mac;
4421 int i;
4422
4423 /* stop all devices to make sure that dma is properly shut down */
4424 for (i = 0; i < MTK_MAC_COUNT; i++) {
4425 if (!eth->netdev[i])
4426 continue;
4427 mtk_stop(eth->netdev[i]);
4428 mac = netdev_priv(eth->netdev[i]);
4429 phylink_disconnect_phy(mac->phylink);
4430 }
4431
4432 mtk_hw_deinit(eth);
4433
4434 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004435 netif_napi_del(&eth->rx_napi[0].napi);
4436
4437 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4438 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4439 netif_napi_del(&eth->rx_napi[i].napi);
4440 }
4441
developerfd40db22021-04-29 10:08:25 +08004442 mtk_cleanup(eth);
4443 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004444 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4445 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004446
4447 return 0;
4448}
4449
4450static const struct mtk_soc_data mt2701_data = {
4451 .caps = MT7623_CAPS | MTK_HWLRO,
4452 .hw_features = MTK_HW_FEATURES,
4453 .required_clks = MT7623_CLKS_BITMAP,
4454 .required_pctl = true,
4455 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004456 .txrx = {
4457 .txd_size = sizeof(struct mtk_tx_dma),
4458 .rxd_size = sizeof(struct mtk_rx_dma),
4459 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4460 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4461 },
developerfd40db22021-04-29 10:08:25 +08004462};
4463
4464static const struct mtk_soc_data mt7621_data = {
4465 .caps = MT7621_CAPS,
4466 .hw_features = MTK_HW_FEATURES,
4467 .required_clks = MT7621_CLKS_BITMAP,
4468 .required_pctl = false,
4469 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004470 .txrx = {
4471 .txd_size = sizeof(struct mtk_tx_dma),
4472 .rxd_size = sizeof(struct mtk_rx_dma),
4473 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4474 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4475 },
developerfd40db22021-04-29 10:08:25 +08004476};
4477
4478static const struct mtk_soc_data mt7622_data = {
4479 .ana_rgc3 = 0x2028,
4480 .caps = MT7622_CAPS | MTK_HWLRO,
4481 .hw_features = MTK_HW_FEATURES,
4482 .required_clks = MT7622_CLKS_BITMAP,
4483 .required_pctl = false,
4484 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004485 .txrx = {
4486 .txd_size = sizeof(struct mtk_tx_dma),
4487 .rxd_size = sizeof(struct mtk_rx_dma),
4488 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4489 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4490 },
developerfd40db22021-04-29 10:08:25 +08004491};
4492
4493static const struct mtk_soc_data mt7623_data = {
4494 .caps = MT7623_CAPS | MTK_HWLRO,
4495 .hw_features = MTK_HW_FEATURES,
4496 .required_clks = MT7623_CLKS_BITMAP,
4497 .required_pctl = true,
4498 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004499 .txrx = {
4500 .txd_size = sizeof(struct mtk_tx_dma),
4501 .rxd_size = sizeof(struct mtk_rx_dma),
4502 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4503 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4504 },
developerfd40db22021-04-29 10:08:25 +08004505};
4506
4507static const struct mtk_soc_data mt7629_data = {
4508 .ana_rgc3 = 0x128,
4509 .caps = MT7629_CAPS | MTK_HWLRO,
4510 .hw_features = MTK_HW_FEATURES,
4511 .required_clks = MT7629_CLKS_BITMAP,
4512 .required_pctl = false,
4513 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004514 .txrx = {
4515 .txd_size = sizeof(struct mtk_tx_dma),
4516 .rxd_size = sizeof(struct mtk_rx_dma),
4517 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4518 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4519 },
developerfd40db22021-04-29 10:08:25 +08004520};
4521
4522static const struct mtk_soc_data mt7986_data = {
4523 .ana_rgc3 = 0x128,
4524 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004525 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004526 .required_clks = MT7986_CLKS_BITMAP,
4527 .required_pctl = false,
4528 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004529 .txrx = {
4530 .txd_size = sizeof(struct mtk_tx_dma_v2),
4531 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4532 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4533 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4534 },
developerfd40db22021-04-29 10:08:25 +08004535};
4536
developer255bba22021-07-27 15:16:33 +08004537static const struct mtk_soc_data mt7981_data = {
4538 .ana_rgc3 = 0x128,
4539 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004540 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004541 .required_clks = MT7981_CLKS_BITMAP,
4542 .required_pctl = false,
4543 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004544 .txrx = {
4545 .txd_size = sizeof(struct mtk_tx_dma_v2),
4546 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4547 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4548 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4549 },
developer255bba22021-07-27 15:16:33 +08004550};
4551
developer089e8852022-09-28 14:43:46 +08004552static const struct mtk_soc_data mt7988_data = {
4553 .ana_rgc3 = 0x128,
4554 .caps = MT7988_CAPS,
4555 .hw_features = MTK_HW_FEATURES,
4556 .required_clks = MT7988_CLKS_BITMAP,
4557 .required_pctl = false,
4558 .has_sram = true,
4559 .txrx = {
4560 .txd_size = sizeof(struct mtk_tx_dma_v2),
4561 .rxd_size = sizeof(struct mtk_rx_dma_v2),
4562 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4563 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4564 },
4565};
4566
developerfd40db22021-04-29 10:08:25 +08004567static const struct mtk_soc_data rt5350_data = {
4568 .caps = MT7628_CAPS,
4569 .hw_features = MTK_HW_FEATURES_MT7628,
4570 .required_clks = MT7628_CLKS_BITMAP,
4571 .required_pctl = false,
4572 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004573 .txrx = {
4574 .txd_size = sizeof(struct mtk_tx_dma),
4575 .rxd_size = sizeof(struct mtk_rx_dma),
4576 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4577 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4578 },
developerfd40db22021-04-29 10:08:25 +08004579};
4580
4581const struct of_device_id of_mtk_match[] = {
4582 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4583 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4584 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4585 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4586 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4587 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004588 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004589 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004590 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4591 {},
4592};
4593MODULE_DEVICE_TABLE(of, of_mtk_match);
4594
4595static struct platform_driver mtk_driver = {
4596 .probe = mtk_probe,
4597 .remove = mtk_remove,
4598 .driver = {
4599 .name = "mtk_soc_eth",
4600 .of_match_table = of_mtk_match,
4601 },
4602};
4603
4604module_platform_driver(mtk_driver);
4605
4606MODULE_LICENSE("GPL");
4607MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4608MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");