blob: 1368a7bcbfce81f68accaebf0c73e9b34bb5b90b [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080043atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080044
developerfd40db22021-04-29 10:08:25 +080045module_param_named(msg_level, mtk_msg_level, int, 0);
46MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080047DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080048
49#define MTK_ETHTOOL_STAT(x) { #x, \
50 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
51
developer68ce74f2023-01-03 16:11:57 +080052static const struct mtk_reg_map mtk_reg_map = {
53 .tx_irq_mask = 0x1a1c,
54 .tx_irq_status = 0x1a18,
55 .pdma = {
56 .rx_ptr = 0x0900,
57 .rx_cnt_cfg = 0x0904,
58 .pcrx_ptr = 0x0908,
59 .glo_cfg = 0x0a04,
60 .rst_idx = 0x0a08,
61 .delay_irq = 0x0a0c,
62 .irq_status = 0x0a20,
63 .irq_mask = 0x0a28,
64 .int_grp = 0x0a50,
65 .int_grp2 = 0x0a54,
66 },
67 .qdma = {
68 .qtx_cfg = 0x1800,
69 .qtx_sch = 0x1804,
70 .rx_ptr = 0x1900,
71 .rx_cnt_cfg = 0x1904,
72 .qcrx_ptr = 0x1908,
73 .glo_cfg = 0x1a04,
74 .rst_idx = 0x1a08,
75 .delay_irq = 0x1a0c,
76 .fc_th = 0x1a10,
77 .tx_sch_rate = 0x1a14,
78 .int_grp = 0x1a20,
79 .int_grp2 = 0x1a24,
80 .hred2 = 0x1a44,
81 .ctx_ptr = 0x1b00,
82 .dtx_ptr = 0x1b04,
83 .crx_ptr = 0x1b10,
84 .drx_ptr = 0x1b14,
85 .fq_head = 0x1b20,
86 .fq_tail = 0x1b24,
87 .fq_count = 0x1b28,
88 .fq_blen = 0x1b2c,
89 },
90 .gdm1_cnt = 0x2400,
91 .gdma_to_ppe0 = 0x4444,
92 .ppe_base = {
93 [0] = 0x0c00,
94 },
95 .wdma_base = {
96 [0] = 0x2800,
97 [1] = 0x2c00,
98 },
99};
100
101static const struct mtk_reg_map mt7628_reg_map = {
102 .tx_irq_mask = 0x0a28,
103 .tx_irq_status = 0x0a20,
104 .pdma = {
105 .rx_ptr = 0x0900,
106 .rx_cnt_cfg = 0x0904,
107 .pcrx_ptr = 0x0908,
108 .glo_cfg = 0x0a04,
109 .rst_idx = 0x0a08,
110 .delay_irq = 0x0a0c,
111 .irq_status = 0x0a20,
112 .irq_mask = 0x0a28,
113 .int_grp = 0x0a50,
114 .int_grp2 = 0x0a54,
115 },
116};
117
118static const struct mtk_reg_map mt7986_reg_map = {
119 .tx_irq_mask = 0x461c,
120 .tx_irq_status = 0x4618,
121 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800122 .rx_ptr = 0x4100,
123 .rx_cnt_cfg = 0x4104,
124 .pcrx_ptr = 0x4108,
125 .glo_cfg = 0x4204,
126 .rst_idx = 0x4208,
127 .delay_irq = 0x420c,
128 .irq_status = 0x4220,
129 .irq_mask = 0x4228,
130 .int_grp = 0x4250,
131 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800132 },
133 .qdma = {
134 .qtx_cfg = 0x4400,
135 .qtx_sch = 0x4404,
136 .rx_ptr = 0x4500,
137 .rx_cnt_cfg = 0x4504,
138 .qcrx_ptr = 0x4508,
139 .glo_cfg = 0x4604,
140 .rst_idx = 0x4608,
141 .delay_irq = 0x460c,
142 .fc_th = 0x4610,
143 .int_grp = 0x4620,
144 .int_grp2 = 0x4624,
145 .hred2 = 0x4644,
146 .ctx_ptr = 0x4700,
147 .dtx_ptr = 0x4704,
148 .crx_ptr = 0x4710,
149 .drx_ptr = 0x4714,
150 .fq_head = 0x4720,
151 .fq_tail = 0x4724,
152 .fq_count = 0x4728,
153 .fq_blen = 0x472c,
154 .tx_sch_rate = 0x4798,
155 },
156 .gdm1_cnt = 0x1c00,
157 .gdma_to_ppe0 = 0x3333,
158 .ppe_base = {
159 [0] = 0x2000,
160 [1] = 0x2400,
161 },
162 .wdma_base = {
163 [0] = 0x4800,
164 [1] = 0x4c00,
165 },
166};
167
168static const struct mtk_reg_map mt7988_reg_map = {
169 .tx_irq_mask = 0x461c,
170 .tx_irq_status = 0x4618,
171 .pdma = {
172 .rx_ptr = 0x6900,
173 .rx_cnt_cfg = 0x6904,
174 .pcrx_ptr = 0x6908,
175 .glo_cfg = 0x6a04,
176 .rst_idx = 0x6a08,
177 .delay_irq = 0x6a0c,
178 .irq_status = 0x6a20,
179 .irq_mask = 0x6a28,
180 .int_grp = 0x6a50,
181 .int_grp2 = 0x6a54,
182 },
183 .qdma = {
184 .qtx_cfg = 0x4400,
185 .qtx_sch = 0x4404,
186 .rx_ptr = 0x4500,
187 .rx_cnt_cfg = 0x4504,
188 .qcrx_ptr = 0x4508,
189 .glo_cfg = 0x4604,
190 .rst_idx = 0x4608,
191 .delay_irq = 0x460c,
192 .fc_th = 0x4610,
193 .int_grp = 0x4620,
194 .int_grp2 = 0x4624,
195 .hred2 = 0x4644,
196 .ctx_ptr = 0x4700,
197 .dtx_ptr = 0x4704,
198 .crx_ptr = 0x4710,
199 .drx_ptr = 0x4714,
200 .fq_head = 0x4720,
201 .fq_tail = 0x4724,
202 .fq_count = 0x4728,
203 .fq_blen = 0x472c,
204 .tx_sch_rate = 0x4798,
205 },
206 .gdm1_cnt = 0x1c00,
207 .gdma_to_ppe0 = 0x3333,
208 .ppe_base = {
209 [0] = 0x2000,
210 [1] = 0x2400,
211 [2] = 0x2c00,
212 },
213 .wdma_base = {
214 [0] = 0x4800,
215 [1] = 0x4c00,
216 [2] = 0x5000,
217 },
218};
219
developerfd40db22021-04-29 10:08:25 +0800220/* strings used by ethtool */
221static const struct mtk_ethtool_stats {
222 char str[ETH_GSTRING_LEN];
223 u32 offset;
224} mtk_ethtool_stats[] = {
225 MTK_ETHTOOL_STAT(tx_bytes),
226 MTK_ETHTOOL_STAT(tx_packets),
227 MTK_ETHTOOL_STAT(tx_skip),
228 MTK_ETHTOOL_STAT(tx_collisions),
229 MTK_ETHTOOL_STAT(rx_bytes),
230 MTK_ETHTOOL_STAT(rx_packets),
231 MTK_ETHTOOL_STAT(rx_overflow),
232 MTK_ETHTOOL_STAT(rx_fcs_errors),
233 MTK_ETHTOOL_STAT(rx_short_errors),
234 MTK_ETHTOOL_STAT(rx_long_errors),
235 MTK_ETHTOOL_STAT(rx_checksum_errors),
236 MTK_ETHTOOL_STAT(rx_flow_control_packets),
237};
238
239static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800240 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
241 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800242 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
243 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800244 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
245 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
246 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
247 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
248 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
249 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
250 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
251 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
252 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800253};
254
255void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
256{
257 __raw_writel(val, eth->base + reg);
258}
259
260u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
261{
262 return __raw_readl(eth->base + reg);
263}
264
265u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
266{
267 u32 val;
268
269 val = mtk_r32(eth, reg);
270 val &= ~mask;
271 val |= set;
272 mtk_w32(eth, val, reg);
273 return reg;
274}
275
276static int mtk_mdio_busy_wait(struct mtk_eth *eth)
277{
278 unsigned long t_start = jiffies;
279
280 while (1) {
281 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
282 return 0;
283 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
284 break;
developerc4671b22021-05-28 13:16:42 +0800285 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800286 }
287
288 dev_err(eth->dev, "mdio: MDIO timeout\n");
289 return -1;
290}
291
developer599cda42022-05-24 15:13:31 +0800292u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
293 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800294{
295 if (mtk_mdio_busy_wait(eth))
296 return -1;
297
298 write_data &= 0xffff;
299
developer599cda42022-05-24 15:13:31 +0800300 if (phy_reg & MII_ADDR_C45) {
301 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
302 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
303 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
304 MTK_PHY_IAC);
305
306 if (mtk_mdio_busy_wait(eth))
307 return -1;
308
309 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
310 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
311 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
312 MTK_PHY_IAC);
313 } else {
314 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
315 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
316 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
317 MTK_PHY_IAC);
318 }
developerfd40db22021-04-29 10:08:25 +0800319
320 if (mtk_mdio_busy_wait(eth))
321 return -1;
322
323 return 0;
324}
325
developer599cda42022-05-24 15:13:31 +0800326u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800327{
328 u32 d;
329
330 if (mtk_mdio_busy_wait(eth))
331 return 0xffff;
332
developer599cda42022-05-24 15:13:31 +0800333 if (phy_reg & MII_ADDR_C45) {
334 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
335 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
336 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
337 MTK_PHY_IAC);
338
339 if (mtk_mdio_busy_wait(eth))
340 return 0xffff;
341
342 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
343 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
344 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
345 MTK_PHY_IAC);
346 } else {
347 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
348 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
349 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
350 MTK_PHY_IAC);
351 }
developerfd40db22021-04-29 10:08:25 +0800352
353 if (mtk_mdio_busy_wait(eth))
354 return 0xffff;
355
356 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
357
358 return d;
359}
360
361static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
362 int phy_reg, u16 val)
363{
364 struct mtk_eth *eth = bus->priv;
365
366 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
367}
368
369static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
370{
371 struct mtk_eth *eth = bus->priv;
372
373 return _mtk_mdio_read(eth, phy_addr, phy_reg);
374}
375
developerabeadd52022-08-15 11:26:44 +0800376static int mtk_mdio_reset(struct mii_bus *bus)
377{
378 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
379 * we just need to wait until device ready.
380 */
381 mdelay(20);
382
383 return 0;
384}
385
developerfd40db22021-04-29 10:08:25 +0800386static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
387 phy_interface_t interface)
388{
developer543e7922022-12-01 11:24:47 +0800389 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800390
391 /* Check DDR memory type.
392 * Currently TRGMII mode with DDR2 memory is not supported.
393 */
394 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
395 if (interface == PHY_INTERFACE_MODE_TRGMII &&
396 val & SYSCFG_DRAM_TYPE_DDR2) {
397 dev_err(eth->dev,
398 "TRGMII mode with DDR2 memory is not supported!\n");
399 return -EOPNOTSUPP;
400 }
401
402 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
403 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
404
405 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
406 ETHSYS_TRGMII_MT7621_MASK, val);
407
408 return 0;
409}
410
411static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
412 phy_interface_t interface, int speed)
413{
414 u32 val;
415 int ret;
416
417 if (interface == PHY_INTERFACE_MODE_TRGMII) {
418 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
419 val = 500000000;
420 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
421 if (ret)
422 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
423 return;
424 }
425
426 val = (speed == SPEED_1000) ?
427 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
428 mtk_w32(eth, val, INTF_MODE);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
431 ETHSYS_TRGMII_CLK_SEL362_5,
432 ETHSYS_TRGMII_CLK_SEL362_5);
433
434 val = (speed == SPEED_1000) ? 250000000 : 500000000;
435 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
436 if (ret)
437 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
438
439 val = (speed == SPEED_1000) ?
440 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
441 mtk_w32(eth, val, TRGMII_RCK_CTRL);
442
443 val = (speed == SPEED_1000) ?
444 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
445 mtk_w32(eth, val, TRGMII_TCK_CTRL);
446}
447
developer089e8852022-09-28 14:43:46 +0800448static void mtk_setup_bridge_switch(struct mtk_eth *eth)
449{
450 int val;
451
452 /* Force Port1 XGMAC Link Up */
453 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800454 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800455 MTK_XGMAC_STS(MTK_GMAC1_ID));
456
457 /* Adjust GSW bridge IPG to 11*/
458 val = mtk_r32(eth, MTK_GSW_CFG);
459 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
460 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
461 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
462 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800463}
464
developer9b725932022-11-24 16:25:56 +0800465static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
466{
467 struct mtk_eth *eth = mac->hw;
468 u32 mcr, mcr_cur;
469 u32 val;
470
471 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
472 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
473
474 if (enable) {
475 mac->tx_lpi_enabled = 1;
476
477 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
478 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
479 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
480 mac->tx_lpi_timer) |
481 FIELD_PREP(MAC_EEE_RESV0, 14);
482 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
483
484 switch (mac->speed) {
485 case SPEED_1000:
486 mcr |= MAC_MCR_FORCE_EEE1000;
487 break;
488 case SPEED_100:
489 mcr |= MAC_MCR_FORCE_EEE100;
490 break;
491 };
492 } else {
493 mac->tx_lpi_enabled = 0;
494
495 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
496 }
497
498 /* Only update control register when needed! */
499 if (mcr != mcr_cur)
500 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
501}
502
developer4e8a3fd2023-04-10 18:05:44 +0800503static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
504 phy_interface_t interface)
505{
506 struct mtk_mac *mac = container_of(config, struct mtk_mac,
507 phylink_config);
508 struct mtk_eth *eth = mac->hw;
509 unsigned int sid;
510
511 if (interface == PHY_INTERFACE_MODE_SGMII ||
512 phy_interface_mode_is_8023z(interface)) {
513 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
514 0 : mtk_mac2xgmii_id(eth, mac->id);
515
516 return mtk_sgmii_select_pcs(eth->sgmii, sid);
517 } else if (interface == PHY_INTERFACE_MODE_USXGMII ||
518 interface == PHY_INTERFACE_MODE_10GKR ||
519 interface == PHY_INTERFACE_MODE_5GBASER) {
520 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
521 mac->id != MTK_GMAC1_ID) {
522 sid = mtk_mac2xgmii_id(eth, mac->id);
523
524 return mtk_usxgmii_select_pcs(eth->usxgmii, sid);
525 }
526 }
527
528 return NULL;
529}
530
developerfd40db22021-04-29 10:08:25 +0800531static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
532 const struct phylink_link_state *state)
533{
534 struct mtk_mac *mac = container_of(config, struct mtk_mac,
535 phylink_config);
536 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800537 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800538 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800539 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800540
541 /* MT76x8 has no hardware settings between for the MAC */
542 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
543 mac->interface != state->interface) {
544 /* Setup soc pin functions */
545 switch (state->interface) {
546 case PHY_INTERFACE_MODE_TRGMII:
547 if (mac->id)
548 goto err_phy;
549 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
550 MTK_GMAC1_TRGMII))
551 goto err_phy;
552 /* fall through */
553 case PHY_INTERFACE_MODE_RGMII_TXID:
554 case PHY_INTERFACE_MODE_RGMII_RXID:
555 case PHY_INTERFACE_MODE_RGMII_ID:
556 case PHY_INTERFACE_MODE_RGMII:
557 case PHY_INTERFACE_MODE_MII:
558 case PHY_INTERFACE_MODE_REVMII:
559 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800560 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800561 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
562 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
563 if (err)
564 goto init_err;
565 }
566 break;
567 case PHY_INTERFACE_MODE_1000BASEX:
568 case PHY_INTERFACE_MODE_2500BASEX:
569 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800570 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800571 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
572 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
573 if (err)
574 goto init_err;
575 }
576 break;
577 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800578 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800579 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
580 err = mtk_gmac_gephy_path_setup(eth, mac->id);
581 if (err)
582 goto init_err;
583 }
584 break;
developer30e13e72022-11-03 10:21:24 +0800585 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800586 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800587 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
588 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
589 if (err)
590 goto init_err;
591 }
592 break;
developer089e8852022-09-28 14:43:46 +0800593 case PHY_INTERFACE_MODE_USXGMII:
594 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800595 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800596 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800597 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
598 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
599 if (err)
600 goto init_err;
601 }
602 break;
developerfd40db22021-04-29 10:08:25 +0800603 default:
604 goto err_phy;
605 }
606
607 /* Setup clock for 1st gmac */
608 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
609 !phy_interface_mode_is_8023z(state->interface) &&
610 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
611 if (MTK_HAS_CAPS(mac->hw->soc->caps,
612 MTK_TRGMII_MT7621_CLK)) {
613 if (mt7621_gmac0_rgmii_adjust(mac->hw,
614 state->interface))
615 goto err_phy;
616 } else {
617 mtk_gmac0_rgmii_adjust(mac->hw,
618 state->interface,
619 state->speed);
620
621 /* mt7623_pad_clk_setup */
622 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
623 mtk_w32(mac->hw,
624 TD_DM_DRVP(8) | TD_DM_DRVN(8),
625 TRGMII_TD_ODT(i));
626
627 /* Assert/release MT7623 RXC reset */
628 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
629 TRGMII_RCK_CTRL);
630 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
631 }
632 }
633
634 ge_mode = 0;
635 switch (state->interface) {
636 case PHY_INTERFACE_MODE_MII:
637 case PHY_INTERFACE_MODE_GMII:
638 ge_mode = 1;
639 break;
640 case PHY_INTERFACE_MODE_REVMII:
641 ge_mode = 2;
642 break;
643 case PHY_INTERFACE_MODE_RMII:
644 if (mac->id)
645 goto err_phy;
646 ge_mode = 3;
647 break;
648 default:
649 break;
650 }
651
652 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800653 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800654 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
655 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
656 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
657 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800658 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800659
660 mac->interface = state->interface;
661 }
662
663 /* SGMII */
664 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
665 phy_interface_mode_is_8023z(state->interface)) {
666 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
667 * being setup done.
668 */
developerd82e8372022-02-09 15:00:09 +0800669 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800670 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
671
672 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
673 SYSCFG0_SGMII_MASK,
674 ~(u32)SYSCFG0_SGMII_MASK);
675
676 /* Decide how GMAC and SGMIISYS be mapped */
677 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
678 0 : mac->id;
679
developer4e8a3fd2023-04-10 18:05:44 +0800680 /* Save the syscfg0 value for mac_finish */
681 mac->syscfg0 = val;
developerd82e8372022-02-09 15:00:09 +0800682 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800683 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800684 state->interface == PHY_INTERFACE_MODE_10GKR ||
685 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer4e8a3fd2023-04-10 18:05:44 +0800686 /* Nothing to do */
developerfd40db22021-04-29 10:08:25 +0800687 } else if (phylink_autoneg_inband(mode)) {
688 dev_err(eth->dev,
689 "In-band mode not supported in non SGMII mode!\n");
690 return;
691 }
692
693 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800694 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800695 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
696 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800697
developer089e8852022-09-28 14:43:46 +0800698 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
699 switch (mac->id) {
700 case MTK_GMAC1_ID:
701 mtk_setup_bridge_switch(eth);
702 break;
developer2b9bc722023-03-09 11:48:44 +0800703 case MTK_GMAC2_ID:
704 force_link = (mac->interface ==
705 PHY_INTERFACE_MODE_XGMII) ?
706 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
707 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
708 mtk_w32(eth, val | force_link,
709 MTK_XGMAC_STS(mac->id));
710 break;
developer089e8852022-09-28 14:43:46 +0800711 case MTK_GMAC3_ID:
712 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800713 mtk_w32(eth,
714 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800715 MTK_XGMAC_STS(mac->id));
716 break;
717 }
718 }
developer82eae452023-02-13 10:04:09 +0800719 } else if (mac->type == MTK_GDM_TYPE) {
720 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
721 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
722 MTK_GDMA_EG_CTRL(mac->id));
723
724 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
725 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800726 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800727 case MTK_GMAC3_ID:
728 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800729 mtk_w32(eth,
730 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800731 MTK_XGMAC_STS(mac->id));
732 break;
733 }
734 }
735
developer4e8a3fd2023-04-10 18:05:44 +0800736 /* FIXME: In current hardware design, we have to reset FE
737 * when swtiching XGDM to GDM. Therefore, here trigger an SER
738 * to let GDM go back to the initial state.
739 */
developer82eae452023-02-13 10:04:09 +0800740 if (mac->type != mac_type) {
741 if (atomic_read(&reset_pending) == 0) {
742 atomic_inc(&force);
743 schedule_work(&eth->pending_work);
744 atomic_inc(&reset_pending);
745 } else
746 atomic_dec(&reset_pending);
747 }
developerfd40db22021-04-29 10:08:25 +0800748 }
749
developerfd40db22021-04-29 10:08:25 +0800750 return;
751
752err_phy:
753 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
754 mac->id, phy_modes(state->interface));
755 return;
756
757init_err:
758 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
759 mac->id, phy_modes(state->interface), err);
760}
761
developer4e8a3fd2023-04-10 18:05:44 +0800762static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
763 phy_interface_t interface)
764{
765 struct mtk_mac *mac = container_of(config, struct mtk_mac,
766 phylink_config);
767 struct mtk_eth *eth = mac->hw;
768
769 /* Enable SGMII */
770 if (interface == PHY_INTERFACE_MODE_SGMII ||
771 phy_interface_mode_is_8023z(interface))
772 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
773 SYSCFG0_SGMII_MASK, mac->syscfg0);
774
775 return 0;
776}
777
developer089e8852022-09-28 14:43:46 +0800778static int mtk_mac_pcs_get_state(struct phylink_config *config,
779 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800780{
781 struct mtk_mac *mac = container_of(config, struct mtk_mac,
782 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800783
developer089e8852022-09-28 14:43:46 +0800784 if (mac->type == MTK_XGDM_TYPE) {
785 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800786
developer089e8852022-09-28 14:43:46 +0800787 if (mac->id == MTK_GMAC2_ID)
788 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800789
developer4e8a3fd2023-04-10 18:05:44 +0800790 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800791
792 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
793 case 0:
794 state->speed = SPEED_10000;
795 break;
796 case 1:
797 state->speed = SPEED_5000;
798 break;
799 case 2:
800 state->speed = SPEED_2500;
801 break;
802 case 3:
803 state->speed = SPEED_1000;
804 break;
805 }
806
developer82eae452023-02-13 10:04:09 +0800807 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800808 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
809 } else if (mac->type == MTK_GDM_TYPE) {
810 struct mtk_eth *eth = mac->hw;
developer4e8a3fd2023-04-10 18:05:44 +0800811 struct mtk_sgmii *ss = eth->sgmii;
developer089e8852022-09-28 14:43:46 +0800812 u32 id = mtk_mac2xgmii_id(eth, mac->id);
813 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer4e8a3fd2023-04-10 18:05:44 +0800814 u32 rgc3, val = 0;
developer089e8852022-09-28 14:43:46 +0800815
developer4e8a3fd2023-04-10 18:05:44 +0800816 regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &val);
developer089e8852022-09-28 14:43:46 +0800817
developer82eae452023-02-13 10:04:09 +0800818 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800819 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
820
821 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
developer4e8a3fd2023-04-10 18:05:44 +0800822 regmap_read(ss->pcs[id].regmap,
823 SGMII_PCS_SPEED_ABILITY, &val);
developer089e8852022-09-28 14:43:46 +0800824
825 val = val >> 16;
826
827 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
828
829 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
830 case 0:
831 state->speed = SPEED_10;
832 break;
833 case 1:
834 state->speed = SPEED_100;
835 break;
836 case 2:
837 state->speed = SPEED_1000;
838 break;
839 }
840 } else {
developer4e8a3fd2023-04-10 18:05:44 +0800841 regmap_read(ss->pcs[id].regmap,
842 SGMSYS_SGMII_MODE, &val);
developer089e8852022-09-28 14:43:46 +0800843
developer4e8a3fd2023-04-10 18:05:44 +0800844 state->duplex = !FIELD_GET(SGMII_DUPLEX_HALF, val);
developer089e8852022-09-28 14:43:46 +0800845
846 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
847 case 0:
848 state->speed = SPEED_10;
849 break;
850 case 1:
851 state->speed = SPEED_100;
852 break;
853 case 2:
developer4e8a3fd2023-04-10 18:05:44 +0800854 regmap_read(ss->pcs[id].regmap,
855 ss->pcs[id].ana_rgc3, &val);
856 rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, val);
857 state->speed = rgc3 ? SPEED_2500 : SPEED_1000;
developer089e8852022-09-28 14:43:46 +0800858 break;
859 }
860 }
861
862 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
863 if (pmsr & MAC_MSR_RX_FC)
864 state->pause |= MLO_PAUSE_RX;
865 if (pmsr & MAC_MSR_TX_FC)
866 state->pause |= MLO_PAUSE_TX;
867 }
developerfd40db22021-04-29 10:08:25 +0800868
869 return 1;
870}
871
developerfd40db22021-04-29 10:08:25 +0800872static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
873 phy_interface_t interface)
874{
875 struct mtk_mac *mac = container_of(config, struct mtk_mac,
876 phylink_config);
developer089e8852022-09-28 14:43:46 +0800877 u32 mcr;
878
879 if (mac->type == MTK_GDM_TYPE) {
880 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
881 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
882 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
883 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
884 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800885
developer089e8852022-09-28 14:43:46 +0800886 mcr &= 0xfffffff0;
887 mcr |= XMAC_MCR_TRX_DISABLE;
888 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
889 }
developerfd40db22021-04-29 10:08:25 +0800890}
891
892static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
893 phy_interface_t interface,
894 struct phy_device *phy)
895{
896 struct mtk_mac *mac = container_of(config, struct mtk_mac,
897 phylink_config);
developer089e8852022-09-28 14:43:46 +0800898 u32 mcr, mcr_cur;
899
developer9b725932022-11-24 16:25:56 +0800900 mac->speed = speed;
901
developer089e8852022-09-28 14:43:46 +0800902 if (mac->type == MTK_GDM_TYPE) {
903 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
904 mcr = mcr_cur;
905 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
906 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
907 MAC_MCR_FORCE_RX_FC);
908 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
909 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
910
911 /* Configure speed */
912 switch (speed) {
913 case SPEED_2500:
914 case SPEED_1000:
915 mcr |= MAC_MCR_SPEED_1000;
916 break;
917 case SPEED_100:
918 mcr |= MAC_MCR_SPEED_100;
919 break;
920 }
921
922 /* Configure duplex */
923 if (duplex == DUPLEX_FULL)
924 mcr |= MAC_MCR_FORCE_DPX;
925
926 /* Configure pause modes -
927 * phylink will avoid these for half duplex
928 */
929 if (tx_pause)
930 mcr |= MAC_MCR_FORCE_TX_FC;
931 if (rx_pause)
932 mcr |= MAC_MCR_FORCE_RX_FC;
933
934 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
935
936 /* Only update control register when needed! */
937 if (mcr != mcr_cur)
938 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800939
940 if (mode == MLO_AN_PHY && phy)
941 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800942 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
943 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
944
945 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
946 /* Configure pause modes -
947 * phylink will avoid these for half duplex
948 */
949 if (tx_pause)
950 mcr |= XMAC_MCR_FORCE_TX_FC;
951 if (rx_pause)
952 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800953
developer089e8852022-09-28 14:43:46 +0800954 mcr &= ~(XMAC_MCR_TRX_DISABLE);
955 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
956 }
developerfd40db22021-04-29 10:08:25 +0800957}
958
959static void mtk_validate(struct phylink_config *config,
960 unsigned long *supported,
961 struct phylink_link_state *state)
962{
963 struct mtk_mac *mac = container_of(config, struct mtk_mac,
964 phylink_config);
965 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
966
967 if (state->interface != PHY_INTERFACE_MODE_NA &&
968 state->interface != PHY_INTERFACE_MODE_MII &&
969 state->interface != PHY_INTERFACE_MODE_GMII &&
970 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
971 phy_interface_mode_is_rgmii(state->interface)) &&
972 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
973 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
974 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
975 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800976 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800977 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
978 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800979 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
980 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
981 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
982 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800983 linkmode_zero(supported);
984 return;
985 }
986
987 phylink_set_port_modes(mask);
988 phylink_set(mask, Autoneg);
989
990 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800991 case PHY_INTERFACE_MODE_USXGMII:
992 case PHY_INTERFACE_MODE_10GKR:
993 phylink_set(mask, 10000baseKR_Full);
994 phylink_set(mask, 10000baseT_Full);
995 phylink_set(mask, 10000baseCR_Full);
996 phylink_set(mask, 10000baseSR_Full);
997 phylink_set(mask, 10000baseLR_Full);
998 phylink_set(mask, 10000baseLRM_Full);
999 phylink_set(mask, 10000baseER_Full);
1000 phylink_set(mask, 100baseT_Half);
1001 phylink_set(mask, 100baseT_Full);
1002 phylink_set(mask, 1000baseT_Half);
1003 phylink_set(mask, 1000baseT_Full);
1004 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +08001005 phylink_set(mask, 2500baseT_Full);
1006 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001007 break;
developerfd40db22021-04-29 10:08:25 +08001008 case PHY_INTERFACE_MODE_TRGMII:
1009 phylink_set(mask, 1000baseT_Full);
1010 break;
developer30e13e72022-11-03 10:21:24 +08001011 case PHY_INTERFACE_MODE_XGMII:
1012 /* fall through */
developerfd40db22021-04-29 10:08:25 +08001013 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +08001014 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +08001015 /* fall through; */
1016 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +08001017 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001018 phylink_set(mask, 2500baseT_Full);
1019 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001020 case PHY_INTERFACE_MODE_GMII:
1021 case PHY_INTERFACE_MODE_RGMII:
1022 case PHY_INTERFACE_MODE_RGMII_ID:
1023 case PHY_INTERFACE_MODE_RGMII_RXID:
1024 case PHY_INTERFACE_MODE_RGMII_TXID:
1025 phylink_set(mask, 1000baseT_Half);
1026 /* fall through */
1027 case PHY_INTERFACE_MODE_SGMII:
1028 phylink_set(mask, 1000baseT_Full);
1029 phylink_set(mask, 1000baseX_Full);
1030 /* fall through */
1031 case PHY_INTERFACE_MODE_MII:
1032 case PHY_INTERFACE_MODE_RMII:
1033 case PHY_INTERFACE_MODE_REVMII:
1034 case PHY_INTERFACE_MODE_NA:
1035 default:
1036 phylink_set(mask, 10baseT_Half);
1037 phylink_set(mask, 10baseT_Full);
1038 phylink_set(mask, 100baseT_Half);
1039 phylink_set(mask, 100baseT_Full);
1040 break;
1041 }
1042
1043 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001044
1045 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1046 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001047 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001048 phylink_set(mask, 10000baseSR_Full);
1049 phylink_set(mask, 10000baseLR_Full);
1050 phylink_set(mask, 10000baseLRM_Full);
1051 phylink_set(mask, 10000baseER_Full);
1052 phylink_set(mask, 1000baseKX_Full);
1053 phylink_set(mask, 1000baseT_Full);
1054 phylink_set(mask, 1000baseX_Full);
1055 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001056 phylink_set(mask, 2500baseT_Full);
1057 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001058 }
developerfd40db22021-04-29 10:08:25 +08001059 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1060 phylink_set(mask, 1000baseT_Full);
1061 phylink_set(mask, 1000baseX_Full);
1062 phylink_set(mask, 2500baseX_Full);
1063 }
1064 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1065 phylink_set(mask, 1000baseT_Full);
1066 phylink_set(mask, 1000baseT_Half);
1067 phylink_set(mask, 1000baseX_Full);
1068 }
1069 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1070 phylink_set(mask, 1000baseT_Full);
1071 phylink_set(mask, 1000baseT_Half);
1072 }
1073 }
1074
developer30e13e72022-11-03 10:21:24 +08001075 if (mac->type == MTK_XGDM_TYPE) {
1076 phylink_clear(mask, 10baseT_Half);
1077 phylink_clear(mask, 100baseT_Half);
1078 phylink_clear(mask, 1000baseT_Half);
1079 }
1080
developerfd40db22021-04-29 10:08:25 +08001081 phylink_set(mask, Pause);
1082 phylink_set(mask, Asym_Pause);
1083
1084 linkmode_and(supported, supported, mask);
1085 linkmode_and(state->advertising, state->advertising, mask);
1086
1087 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1088 * to advertise both, only report advertising at 2500BaseX.
1089 */
1090 phylink_helper_basex_speed(state);
1091}
1092
1093static const struct phylink_mac_ops mtk_phylink_ops = {
1094 .validate = mtk_validate,
developer4e8a3fd2023-04-10 18:05:44 +08001095 .mac_select_pcs = mtk_mac_select_pcs,
developer089e8852022-09-28 14:43:46 +08001096 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001097 .mac_config = mtk_mac_config,
developer4e8a3fd2023-04-10 18:05:44 +08001098 .mac_finish = mtk_mac_finish,
developerfd40db22021-04-29 10:08:25 +08001099 .mac_link_down = mtk_mac_link_down,
1100 .mac_link_up = mtk_mac_link_up,
1101};
1102
developerc4d8da72023-03-16 14:37:28 +08001103static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001104{
1105 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001106 int max_clk = 2500000, divider;
developerfd40db22021-04-29 10:08:25 +08001107 int ret;
developerc8acd8d2022-11-10 09:07:10 +08001108 u32 val;
developerfd40db22021-04-29 10:08:25 +08001109
1110 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1111 if (!mii_np) {
1112 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1113 return -ENODEV;
1114 }
1115
1116 if (!of_device_is_available(mii_np)) {
1117 ret = -ENODEV;
1118 goto err_put_node;
1119 }
1120
developerc4d8da72023-03-16 14:37:28 +08001121 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1122 if (val > MDC_MAX_FREQ ||
1123 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1124 dev_err(eth->dev, "MDIO clock frequency out of range");
1125 ret = -EINVAL;
1126 goto err_put_node;
1127 }
developerc8acd8d2022-11-10 09:07:10 +08001128 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001129 }
developerc8acd8d2022-11-10 09:07:10 +08001130
developerc4d8da72023-03-16 14:37:28 +08001131 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001132
1133 /* Configure MDC Turbo Mode */
1134 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1135 val = mtk_r32(eth, MTK_MAC_MISC);
1136 val |= MISC_MDC_TURBO;
1137 mtk_w32(eth, val, MTK_MAC_MISC);
1138 } else {
1139 val = mtk_r32(eth, MTK_PPSC);
1140 val |= PPSC_MDC_TURBO;
1141 mtk_w32(eth, val, MTK_PPSC);
1142 }
1143
1144 /* Configure MDC Divider */
1145 val = mtk_r32(eth, MTK_PPSC);
1146 val &= ~PPSC_MDC_CFG;
1147 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1148 mtk_w32(eth, val, MTK_PPSC);
1149
developerc4d8da72023-03-16 14:37:28 +08001150 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1151
1152err_put_node:
1153 of_node_put(mii_np);
1154 return ret;
1155}
1156
1157static int mtk_mdio_init(struct mtk_eth *eth)
1158{
1159 struct device_node *mii_np;
1160 int ret;
1161
1162 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1163 if (!mii_np) {
1164 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1165 return -ENODEV;
1166 }
1167
1168 if (!of_device_is_available(mii_np)) {
1169 ret = -ENODEV;
1170 goto err_put_node;
1171 }
1172
1173 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1174 if (!eth->mii_bus) {
1175 ret = -ENOMEM;
1176 goto err_put_node;
1177 }
1178
1179 eth->mii_bus->name = "mdio";
1180 eth->mii_bus->read = mtk_mdio_read;
1181 eth->mii_bus->write = mtk_mdio_write;
1182 eth->mii_bus->reset = mtk_mdio_reset;
1183 eth->mii_bus->priv = eth;
1184 eth->mii_bus->parent = eth->dev;
1185
1186 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1187 ret = -ENOMEM;
1188 goto err_put_node;
1189 }
developerc8acd8d2022-11-10 09:07:10 +08001190
developerfd40db22021-04-29 10:08:25 +08001191 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1192
1193err_put_node:
1194 of_node_put(mii_np);
1195 return ret;
1196}
1197
1198static void mtk_mdio_cleanup(struct mtk_eth *eth)
1199{
1200 if (!eth->mii_bus)
1201 return;
1202
1203 mdiobus_unregister(eth->mii_bus);
1204}
1205
1206static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1207{
1208 unsigned long flags;
1209 u32 val;
1210
1211 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001212 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1213 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001214 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1215}
1216
1217static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1218{
1219 unsigned long flags;
1220 u32 val;
1221
1222 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001223 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1224 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001225 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1226}
1227
1228static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1229{
1230 unsigned long flags;
1231 u32 val;
1232
1233 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001234 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1235 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001236 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1237}
1238
1239static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1240{
1241 unsigned long flags;
1242 u32 val;
1243
1244 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001245 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1246 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001247 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1248}
1249
1250static int mtk_set_mac_address(struct net_device *dev, void *p)
1251{
1252 int ret = eth_mac_addr(dev, p);
1253 struct mtk_mac *mac = netdev_priv(dev);
1254 struct mtk_eth *eth = mac->hw;
1255 const char *macaddr = dev->dev_addr;
1256
1257 if (ret)
1258 return ret;
1259
1260 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1261 return -EBUSY;
1262
1263 spin_lock_bh(&mac->hw->page_lock);
1264 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1265 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1266 MT7628_SDM_MAC_ADRH);
1267 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1268 (macaddr[4] << 8) | macaddr[5],
1269 MT7628_SDM_MAC_ADRL);
1270 } else {
1271 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1272 MTK_GDMA_MAC_ADRH(mac->id));
1273 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1274 (macaddr[4] << 8) | macaddr[5],
1275 MTK_GDMA_MAC_ADRL(mac->id));
1276 }
1277 spin_unlock_bh(&mac->hw->page_lock);
1278
1279 return 0;
1280}
1281
1282void mtk_stats_update_mac(struct mtk_mac *mac)
1283{
developer089e8852022-09-28 14:43:46 +08001284 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001285 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001286 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001287 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001288 u64 stats;
1289
developerfd40db22021-04-29 10:08:25 +08001290 u64_stats_update_begin(&hw_stats->syncp);
1291
developer68ce74f2023-01-03 16:11:57 +08001292 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1293 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001294 if (stats)
1295 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001296 hw_stats->rx_packets +=
1297 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1298 hw_stats->rx_overflow +=
1299 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1300 hw_stats->rx_fcs_errors +=
1301 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1302 hw_stats->rx_short_errors +=
1303 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1304 hw_stats->rx_long_errors +=
1305 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1306 hw_stats->rx_checksum_errors +=
1307 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001308 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001309 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001310
1311 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001312 hw_stats->tx_skip +=
1313 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1314 hw_stats->tx_collisions +=
1315 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1316 hw_stats->tx_bytes +=
1317 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1318 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001319 if (stats)
1320 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001321 hw_stats->tx_packets +=
1322 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001323 } else {
developer68ce74f2023-01-03 16:11:57 +08001324 hw_stats->tx_skip +=
1325 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1326 hw_stats->tx_collisions +=
1327 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1328 hw_stats->tx_bytes +=
1329 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1330 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001331 if (stats)
1332 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001333 hw_stats->tx_packets +=
1334 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001335 }
developer68ce74f2023-01-03 16:11:57 +08001336
1337 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001338}
1339
1340static void mtk_stats_update(struct mtk_eth *eth)
1341{
1342 int i;
1343
1344 for (i = 0; i < MTK_MAC_COUNT; i++) {
1345 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1346 continue;
1347 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1348 mtk_stats_update_mac(eth->mac[i]);
1349 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1350 }
1351 }
1352}
1353
1354static void mtk_get_stats64(struct net_device *dev,
1355 struct rtnl_link_stats64 *storage)
1356{
1357 struct mtk_mac *mac = netdev_priv(dev);
1358 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1359 unsigned int start;
1360
1361 if (netif_running(dev) && netif_device_present(dev)) {
1362 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1363 mtk_stats_update_mac(mac);
1364 spin_unlock_bh(&hw_stats->stats_lock);
1365 }
1366 }
1367
1368 do {
1369 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1370 storage->rx_packets = hw_stats->rx_packets;
1371 storage->tx_packets = hw_stats->tx_packets;
1372 storage->rx_bytes = hw_stats->rx_bytes;
1373 storage->tx_bytes = hw_stats->tx_bytes;
1374 storage->collisions = hw_stats->tx_collisions;
1375 storage->rx_length_errors = hw_stats->rx_short_errors +
1376 hw_stats->rx_long_errors;
1377 storage->rx_over_errors = hw_stats->rx_overflow;
1378 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1379 storage->rx_errors = hw_stats->rx_checksum_errors;
1380 storage->tx_aborted_errors = hw_stats->tx_skip;
1381 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1382
1383 storage->tx_errors = dev->stats.tx_errors;
1384 storage->rx_dropped = dev->stats.rx_dropped;
1385 storage->tx_dropped = dev->stats.tx_dropped;
1386}
1387
1388static inline int mtk_max_frag_size(int mtu)
1389{
1390 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1391 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1392 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1393
1394 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1395 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1396}
1397
1398static inline int mtk_max_buf_size(int frag_size)
1399{
1400 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1401 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1402
1403 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1404
1405 return buf_size;
1406}
1407
developere9356982022-07-04 09:03:20 +08001408static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1409 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001410{
developerfd40db22021-04-29 10:08:25 +08001411 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001412 if (!(rxd->rxd2 & RX_DMA_DONE))
1413 return false;
1414
1415 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001416 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1417 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001418
developer8ecd51b2023-03-13 11:28:28 +08001419 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001420 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1421 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001422 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001423 }
1424
developerc4671b22021-05-28 13:16:42 +08001425 return true;
developerfd40db22021-04-29 10:08:25 +08001426}
1427
1428/* the qdma core needs scratch memory to be setup */
1429static int mtk_init_fq_dma(struct mtk_eth *eth)
1430{
developere9356982022-07-04 09:03:20 +08001431 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001432 dma_addr_t phy_ring_tail;
1433 int cnt = MTK_DMA_SIZE;
1434 dma_addr_t dma_addr;
1435 int i;
1436
1437 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001438 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001439 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001440 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001441 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001442 } else {
developer089e8852022-09-28 14:43:46 +08001443 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1444 eth->scratch_ring = eth->sram_base;
1445 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1446 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001447 }
1448
1449 if (unlikely(!eth->scratch_ring))
1450 return -ENOMEM;
1451
developere9356982022-07-04 09:03:20 +08001452 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001453 if (unlikely(!eth->scratch_head))
1454 return -ENOMEM;
1455
developer3f28d382023-03-07 16:06:30 +08001456 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001457 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1458 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001459 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001460 return -ENOMEM;
1461
developer8b6f2402022-11-28 13:42:34 +08001462 phy_ring_tail = eth->phy_scratch_ring +
1463 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001464
1465 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001466 struct mtk_tx_dma_v2 *txd;
1467
1468 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1469 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001470 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001471 txd->txd2 = eth->phy_scratch_ring +
1472 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001473
developere9356982022-07-04 09:03:20 +08001474 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1475 txd->txd4 = 0;
1476
developer089e8852022-09-28 14:43:46 +08001477 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1478 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001479 txd->txd5 = 0;
1480 txd->txd6 = 0;
1481 txd->txd7 = 0;
1482 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001483 }
developerfd40db22021-04-29 10:08:25 +08001484 }
1485
developer68ce74f2023-01-03 16:11:57 +08001486 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1487 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1488 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1489 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001490
1491 return 0;
1492}
1493
1494static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1495{
developere9356982022-07-04 09:03:20 +08001496 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001497}
1498
1499static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001500 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001501{
developere9356982022-07-04 09:03:20 +08001502 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001503
1504 return &ring->buf[idx];
1505}
1506
1507static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001508 void *dma)
developerfd40db22021-04-29 10:08:25 +08001509{
1510 return ring->dma_pdma - ring->dma + dma;
1511}
1512
developere9356982022-07-04 09:03:20 +08001513static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001514{
developere9356982022-07-04 09:03:20 +08001515 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001516}
1517
developerc4671b22021-05-28 13:16:42 +08001518static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1519 bool napi)
developerfd40db22021-04-29 10:08:25 +08001520{
1521 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1522 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001523 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001524 dma_unmap_addr(tx_buf, dma_addr0),
1525 dma_unmap_len(tx_buf, dma_len0),
1526 DMA_TO_DEVICE);
1527 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001528 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001529 dma_unmap_addr(tx_buf, dma_addr0),
1530 dma_unmap_len(tx_buf, dma_len0),
1531 DMA_TO_DEVICE);
1532 }
1533 } else {
1534 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001535 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001536 dma_unmap_addr(tx_buf, dma_addr0),
1537 dma_unmap_len(tx_buf, dma_len0),
1538 DMA_TO_DEVICE);
1539 }
1540
1541 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001542 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001543 dma_unmap_addr(tx_buf, dma_addr1),
1544 dma_unmap_len(tx_buf, dma_len1),
1545 DMA_TO_DEVICE);
1546 }
1547 }
1548
1549 tx_buf->flags = 0;
1550 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001551 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1552 if (napi)
1553 napi_consume_skb(tx_buf->skb, napi);
1554 else
1555 dev_kfree_skb_any(tx_buf->skb);
1556 }
developerfd40db22021-04-29 10:08:25 +08001557 tx_buf->skb = NULL;
1558}
1559
1560static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1561 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1562 size_t size, int idx)
1563{
1564 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1565 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1566 dma_unmap_len_set(tx_buf, dma_len0, size);
1567 } else {
1568 if (idx & 1) {
1569 txd->txd3 = mapped_addr;
1570 txd->txd2 |= TX_DMA_PLEN1(size);
1571 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1572 dma_unmap_len_set(tx_buf, dma_len1, size);
1573 } else {
1574 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1575 txd->txd1 = mapped_addr;
1576 txd->txd2 = TX_DMA_PLEN0(size);
1577 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1578 dma_unmap_len_set(tx_buf, dma_len0, size);
1579 }
1580 }
1581}
1582
developere9356982022-07-04 09:03:20 +08001583static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1584 struct mtk_tx_dma_desc_info *info)
1585{
1586 struct mtk_mac *mac = netdev_priv(dev);
1587 struct mtk_eth *eth = mac->hw;
1588 struct mtk_tx_dma *desc = txd;
1589 u32 data;
1590
1591 WRITE_ONCE(desc->txd1, info->addr);
1592
1593 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1594 if (info->last)
1595 data |= TX_DMA_LS0;
1596 WRITE_ONCE(desc->txd3, data);
1597
1598 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1599 data |= QID_HIGH_BITS(info->qid);
1600 if (info->first) {
1601 if (info->gso)
1602 data |= TX_DMA_TSO;
1603 /* tx checksum offload */
1604 if (info->csum)
1605 data |= TX_DMA_CHKSUM;
1606 /* vlan header offload */
1607 if (info->vlan)
1608 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1609 }
1610
1611#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1612 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1613 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1614 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1615 }
1616
1617 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1618 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1619#endif
1620 WRITE_ONCE(desc->txd4, data);
1621}
1622
1623static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1624 struct mtk_tx_dma_desc_info *info)
1625{
1626 struct mtk_mac *mac = netdev_priv(dev);
1627 struct mtk_eth *eth = mac->hw;
1628 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001629 u32 data = 0;
1630
1631 if (!info->qid && mac->id)
1632 info->qid = MTK_QDMA_GMAC2_QID;
1633
1634 WRITE_ONCE(desc->txd1, info->addr);
1635
1636 data = TX_DMA_PLEN0(info->size);
1637 if (info->last)
1638 data |= TX_DMA_LS0;
1639 WRITE_ONCE(desc->txd3, data);
1640
1641 data = ((mac->id == MTK_GMAC3_ID) ?
1642 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1643 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1644#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1645 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1646 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1647 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1648 }
1649
1650 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1651 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1652#endif
1653 WRITE_ONCE(desc->txd4, data);
1654
1655 data = 0;
1656 if (info->first) {
1657 if (info->gso)
1658 data |= TX_DMA_TSO_V2;
1659 /* tx checksum offload */
1660 if (info->csum)
1661 data |= TX_DMA_CHKSUM_V2;
1662 }
1663 WRITE_ONCE(desc->txd5, data);
1664
1665 data = 0;
1666 if (info->first && info->vlan)
1667 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1668 WRITE_ONCE(desc->txd6, data);
1669
1670 WRITE_ONCE(desc->txd7, 0);
1671 WRITE_ONCE(desc->txd8, 0);
1672}
1673
1674static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1675 struct mtk_tx_dma_desc_info *info)
1676{
1677 struct mtk_mac *mac = netdev_priv(dev);
1678 struct mtk_eth *eth = mac->hw;
1679 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001680 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001681 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001682
developerce08bca2022-10-06 16:21:13 +08001683 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001684 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001685
developer089e8852022-09-28 14:43:46 +08001686 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1687 TX_DMA_SDP1(info->addr) : 0;
1688
developere9356982022-07-04 09:03:20 +08001689 WRITE_ONCE(desc->txd1, info->addr);
1690
1691 data = TX_DMA_PLEN0(info->size);
1692 if (info->last)
1693 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001694 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001695
developer089e8852022-09-28 14:43:46 +08001696 data = ((mac->id == MTK_GMAC3_ID) ?
1697 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001698 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001699#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1700 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1701 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1702 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1703 }
1704
1705 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1706 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1707#endif
1708 WRITE_ONCE(desc->txd4, data);
1709
1710 data = 0;
1711 if (info->first) {
1712 if (info->gso)
1713 data |= TX_DMA_TSO_V2;
1714 /* tx checksum offload */
1715 if (info->csum)
1716 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001717
1718 if (netdev_uses_dsa(dev))
1719 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001720 }
1721 WRITE_ONCE(desc->txd5, data);
1722
1723 data = 0;
1724 if (info->first && info->vlan)
1725 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1726 WRITE_ONCE(desc->txd6, data);
1727
1728 WRITE_ONCE(desc->txd7, 0);
1729 WRITE_ONCE(desc->txd8, 0);
1730}
1731
1732static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1733 struct mtk_tx_dma_desc_info *info)
1734{
1735 struct mtk_mac *mac = netdev_priv(dev);
1736 struct mtk_eth *eth = mac->hw;
1737
developerce08bca2022-10-06 16:21:13 +08001738 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1739 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1740 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001741 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1742 else
1743 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1744}
1745
developerfd40db22021-04-29 10:08:25 +08001746static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1747 int tx_num, struct mtk_tx_ring *ring, bool gso)
1748{
developere9356982022-07-04 09:03:20 +08001749 struct mtk_tx_dma_desc_info txd_info = {
1750 .size = skb_headlen(skb),
1751 .qid = skb->mark & MTK_QDMA_TX_MASK,
1752 .gso = gso,
1753 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1754 .vlan = skb_vlan_tag_present(skb),
1755 .vlan_tci = skb_vlan_tag_get(skb),
1756 .first = true,
1757 .last = !skb_is_nonlinear(skb),
1758 };
developerfd40db22021-04-29 10:08:25 +08001759 struct mtk_mac *mac = netdev_priv(dev);
1760 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001761 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001762 struct mtk_tx_dma *itxd, *txd;
1763 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1764 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001765 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001766 int k = 0;
1767
developerb3a9e7b2023-02-08 15:18:10 +08001768 if (skb->len < 32) {
1769 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1770 return -ENOMEM;
1771
1772 txd_info.size = skb_headlen(skb);
1773 }
1774
developerfd40db22021-04-29 10:08:25 +08001775 itxd = ring->next_free;
1776 itxd_pdma = qdma_to_pdma(ring, itxd);
1777 if (itxd == ring->last_free)
1778 return -ENOMEM;
1779
developere9356982022-07-04 09:03:20 +08001780 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001781 memset(itx_buf, 0, sizeof(*itx_buf));
1782
developer3f28d382023-03-07 16:06:30 +08001783 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001784 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001785 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001786 return -ENOMEM;
1787
developere9356982022-07-04 09:03:20 +08001788 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1789
developerfd40db22021-04-29 10:08:25 +08001790 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001791 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1792 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1793 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001794 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001795 k++);
1796
developerfd40db22021-04-29 10:08:25 +08001797 /* TX SG offload */
1798 txd = itxd;
1799 txd_pdma = qdma_to_pdma(ring, txd);
1800
developere9356982022-07-04 09:03:20 +08001801 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001802 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1803 unsigned int offset = 0;
1804 int frag_size = skb_frag_size(frag);
1805
1806 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001807 bool new_desc = true;
1808
developere9356982022-07-04 09:03:20 +08001809 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001810 (i & 0x1)) {
1811 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1812 txd_pdma = qdma_to_pdma(ring, txd);
1813 if (txd == ring->last_free)
1814 goto err_dma;
1815
1816 n_desc++;
1817 } else {
1818 new_desc = false;
1819 }
1820
developere9356982022-07-04 09:03:20 +08001821 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1822 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1823 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1824 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1825 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001826 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001827 offset, txd_info.size,
1828 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001829 if (unlikely(dma_mapping_error(eth->dma_dev,
1830 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001831 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001832
developere9356982022-07-04 09:03:20 +08001833 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001834
developere9356982022-07-04 09:03:20 +08001835 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001836 if (new_desc)
1837 memset(tx_buf, 0, sizeof(*tx_buf));
1838 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1839 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001840 tx_buf->flags |=
1841 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1842 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1843 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001844
developere9356982022-07-04 09:03:20 +08001845 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1846 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001847
developere9356982022-07-04 09:03:20 +08001848 frag_size -= txd_info.size;
1849 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001850 }
1851 }
1852
1853 /* store skb to cleanup */
1854 itx_buf->skb = skb;
1855
developere9356982022-07-04 09:03:20 +08001856 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001857 if (k & 0x1)
1858 txd_pdma->txd2 |= TX_DMA_LS0;
1859 else
1860 txd_pdma->txd2 |= TX_DMA_LS1;
1861 }
1862
1863 netdev_sent_queue(dev, skb->len);
1864 skb_tx_timestamp(skb);
1865
1866 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1867 atomic_sub(n_desc, &ring->free_count);
1868
1869 /* make sure that all changes to the dma ring are flushed before we
1870 * continue
1871 */
1872 wmb();
1873
developere9356982022-07-04 09:03:20 +08001874 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001875 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1876 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001877 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001878 } else {
developere9356982022-07-04 09:03:20 +08001879 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001880 ring->dma_size);
1881 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1882 }
1883
1884 return 0;
1885
1886err_dma:
1887 do {
developere9356982022-07-04 09:03:20 +08001888 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001889
1890 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001891 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001892
1893 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001894 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001895 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1896
1897 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1898 itxd_pdma = qdma_to_pdma(ring, itxd);
1899 } while (itxd != txd);
1900
1901 return -ENOMEM;
1902}
1903
1904static inline int mtk_cal_txd_req(struct sk_buff *skb)
1905{
1906 int i, nfrags;
1907 skb_frag_t *frag;
1908
1909 nfrags = 1;
1910 if (skb_is_gso(skb)) {
1911 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1912 frag = &skb_shinfo(skb)->frags[i];
1913 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1914 MTK_TX_DMA_BUF_LEN);
1915 }
1916 } else {
1917 nfrags += skb_shinfo(skb)->nr_frags;
1918 }
1919
1920 return nfrags;
1921}
1922
1923static int mtk_queue_stopped(struct mtk_eth *eth)
1924{
1925 int i;
1926
1927 for (i = 0; i < MTK_MAC_COUNT; i++) {
1928 if (!eth->netdev[i])
1929 continue;
1930 if (netif_queue_stopped(eth->netdev[i]))
1931 return 1;
1932 }
1933
1934 return 0;
1935}
1936
1937static void mtk_wake_queue(struct mtk_eth *eth)
1938{
1939 int i;
1940
1941 for (i = 0; i < MTK_MAC_COUNT; i++) {
1942 if (!eth->netdev[i])
1943 continue;
1944 netif_wake_queue(eth->netdev[i]);
1945 }
1946}
1947
1948static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1949{
1950 struct mtk_mac *mac = netdev_priv(dev);
1951 struct mtk_eth *eth = mac->hw;
1952 struct mtk_tx_ring *ring = &eth->tx_ring;
1953 struct net_device_stats *stats = &dev->stats;
1954 bool gso = false;
1955 int tx_num;
1956
1957 /* normally we can rely on the stack not calling this more than once,
1958 * however we have 2 queues running on the same ring so we need to lock
1959 * the ring access
1960 */
1961 spin_lock(&eth->page_lock);
1962
1963 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1964 goto drop;
1965
1966 tx_num = mtk_cal_txd_req(skb);
1967 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1968 netif_stop_queue(dev);
1969 netif_err(eth, tx_queued, dev,
1970 "Tx Ring full when queue awake!\n");
1971 spin_unlock(&eth->page_lock);
1972 return NETDEV_TX_BUSY;
1973 }
1974
1975 /* TSO: fill MSS info in tcp checksum field */
1976 if (skb_is_gso(skb)) {
1977 if (skb_cow_head(skb, 0)) {
1978 netif_warn(eth, tx_err, dev,
1979 "GSO expand head fail.\n");
1980 goto drop;
1981 }
1982
1983 if (skb_shinfo(skb)->gso_type &
1984 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1985 gso = true;
1986 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1987 }
1988 }
1989
1990 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1991 goto drop;
1992
1993 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1994 netif_stop_queue(dev);
1995
1996 spin_unlock(&eth->page_lock);
1997
1998 return NETDEV_TX_OK;
1999
2000drop:
2001 spin_unlock(&eth->page_lock);
2002 stats->tx_dropped++;
2003 dev_kfree_skb_any(skb);
2004 return NETDEV_TX_OK;
2005}
2006
2007static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
2008{
2009 int i;
2010 struct mtk_rx_ring *ring;
2011 int idx;
2012
developerfd40db22021-04-29 10:08:25 +08002013 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08002014 struct mtk_rx_dma *rxd;
2015
developer77d03a72021-06-06 00:06:00 +08002016 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
2017 continue;
2018
developerfd40db22021-04-29 10:08:25 +08002019 ring = &eth->rx_ring[i];
2020 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002021 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2022 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002023 ring->calc_idx_update = true;
2024 return ring;
2025 }
2026 }
2027
2028 return NULL;
2029}
2030
developer18f46a82021-07-20 21:08:21 +08002031static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002032{
developerfd40db22021-04-29 10:08:25 +08002033 int i;
2034
developerfb556ca2021-10-13 10:52:09 +08002035 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002036 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002037 else {
developerfd40db22021-04-29 10:08:25 +08002038 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2039 ring = &eth->rx_ring[i];
2040 if (ring->calc_idx_update) {
2041 ring->calc_idx_update = false;
2042 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2043 }
2044 }
2045 }
2046}
2047
2048static int mtk_poll_rx(struct napi_struct *napi, int budget,
2049 struct mtk_eth *eth)
2050{
developer18f46a82021-07-20 21:08:21 +08002051 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2052 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002053 int idx;
2054 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002055 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002056 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002057 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002058 int done = 0;
2059
developer18f46a82021-07-20 21:08:21 +08002060 if (unlikely(!ring))
2061 goto rx_done;
2062
developerfd40db22021-04-29 10:08:25 +08002063 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002064 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002065 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002066 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002067 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002068
developer18f46a82021-07-20 21:08:21 +08002069 if (eth->hwlro)
2070 ring = mtk_get_rx_ring(eth);
2071
developerfd40db22021-04-29 10:08:25 +08002072 if (unlikely(!ring))
2073 goto rx_done;
2074
2075 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002076 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002077 data = ring->data[idx];
2078
developere9356982022-07-04 09:03:20 +08002079 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002080 break;
2081
2082 /* find out which mac the packet come from. values start at 1 */
2083 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2084 mac = 0;
2085 } else {
developer8ecd51b2023-03-13 11:28:28 +08002086 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002087 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2088 case PSE_GDM1_PORT:
2089 case PSE_GDM2_PORT:
2090 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2091 break;
2092 case PSE_GDM3_PORT:
2093 mac = MTK_GMAC3_ID;
2094 break;
2095 }
2096 } else
developerfd40db22021-04-29 10:08:25 +08002097 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2098 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2099 }
2100
2101 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2102 !eth->netdev[mac]))
2103 goto release_desc;
2104
2105 netdev = eth->netdev[mac];
2106
2107 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2108 goto release_desc;
2109
2110 /* alloc new buffer */
2111 new_data = napi_alloc_frag(ring->frag_size);
2112 if (unlikely(!new_data)) {
2113 netdev->stats.rx_dropped++;
2114 goto release_desc;
2115 }
developer3f28d382023-03-07 16:06:30 +08002116 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002117 new_data + NET_SKB_PAD +
2118 eth->ip_align,
2119 ring->buf_size,
2120 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002121 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002122 skb_free_frag(new_data);
2123 netdev->stats.rx_dropped++;
2124 goto release_desc;
2125 }
2126
developer089e8852022-09-28 14:43:46 +08002127 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2128 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2129
developer3f28d382023-03-07 16:06:30 +08002130 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002131 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002132 ring->buf_size, DMA_FROM_DEVICE);
2133
developerfd40db22021-04-29 10:08:25 +08002134 /* receive data */
2135 skb = build_skb(data, ring->frag_size);
2136 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002137 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002138 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002139 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002140 }
2141 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2142
developerfd40db22021-04-29 10:08:25 +08002143 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2144 skb->dev = netdev;
2145 skb_put(skb, pktlen);
2146
developer8ecd51b2023-03-13 11:28:28 +08002147 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002148 rxdcsum = &trxd.rxd3;
2149 else
2150 rxdcsum = &trxd.rxd4;
2151
2152 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002153 skb->ip_summed = CHECKSUM_UNNECESSARY;
2154 else
2155 skb_checksum_none_assert(skb);
2156 skb->protocol = eth_type_trans(skb, netdev);
2157
2158 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002159 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002160 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002161 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002162 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002163 RX_DMA_VID_V2(trxd.rxd4));
2164 } else {
2165 if (trxd.rxd2 & RX_DMA_VTAG)
2166 __vlan_hwaccel_put_tag(skb,
2167 htons(RX_DMA_VPID(trxd.rxd3)),
2168 RX_DMA_VID(trxd.rxd3));
2169 }
2170
2171 /* If netdev is attached to dsa switch, the special
2172 * tag inserted in VLAN field by switch hardware can
2173 * be offload by RX HW VLAN offload. Clears the VLAN
2174 * information from @skb to avoid unexpected 8021d
2175 * handler before packet enter dsa framework.
2176 */
2177 if (netdev_uses_dsa(netdev))
2178 __vlan_hwaccel_clear_tag(skb);
2179 }
2180
2181#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002182 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002183 *(u32 *)(skb->head) = trxd.rxd5;
2184 else
developerfd40db22021-04-29 10:08:25 +08002185 *(u32 *)(skb->head) = trxd.rxd4;
2186
2187 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002188 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002189 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2190
2191 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2192 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2193 __func__, skb_hnat_reason(skb));
2194 skb->pkt_type = PACKET_HOST;
2195 }
2196
2197 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2198 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2199 skb_hnat_reason(skb), skb_hnat_alg(skb));
2200#endif
developer77d03a72021-06-06 00:06:00 +08002201 if (mtk_hwlro_stats_ebl &&
2202 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2203 hw_lro_stats_update(ring->ring_no, &trxd);
2204 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2205 }
developerfd40db22021-04-29 10:08:25 +08002206
2207 skb_record_rx_queue(skb, 0);
2208 napi_gro_receive(napi, skb);
2209
developerc4671b22021-05-28 13:16:42 +08002210skip_rx:
developerfd40db22021-04-29 10:08:25 +08002211 ring->data[idx] = new_data;
2212 rxd->rxd1 = (unsigned int)dma_addr;
2213
2214release_desc:
developer089e8852022-09-28 14:43:46 +08002215 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2216 RX_DMA_SDP1(dma_addr) : 0;
2217
developerfd40db22021-04-29 10:08:25 +08002218 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2219 rxd->rxd2 = RX_DMA_LSO;
2220 else
developer089e8852022-09-28 14:43:46 +08002221 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002222
2223 ring->calc_idx = idx;
2224
2225 done++;
2226 }
2227
2228rx_done:
2229 if (done) {
2230 /* make sure that all changes to the dma ring are flushed before
2231 * we continue
2232 */
2233 wmb();
developer18f46a82021-07-20 21:08:21 +08002234 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002235 }
2236
2237 return done;
2238}
2239
developerfb556ca2021-10-13 10:52:09 +08002240static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002241 unsigned int *done, unsigned int *bytes)
2242{
developer68ce74f2023-01-03 16:11:57 +08002243 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002244 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002245 struct mtk_tx_ring *ring = &eth->tx_ring;
2246 struct mtk_tx_dma *desc;
2247 struct sk_buff *skb;
2248 struct mtk_tx_buf *tx_buf;
2249 u32 cpu, dma;
2250
developerc4671b22021-05-28 13:16:42 +08002251 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002252 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002253
2254 desc = mtk_qdma_phys_to_virt(ring, cpu);
2255
2256 while ((cpu != dma) && budget) {
2257 u32 next_cpu = desc->txd2;
2258 int mac = 0;
2259
2260 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2261 break;
2262
2263 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2264
developere9356982022-07-04 09:03:20 +08002265 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002266 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002267 mac = MTK_GMAC2_ID;
2268 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2269 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002270
2271 skb = tx_buf->skb;
2272 if (!skb)
2273 break;
2274
2275 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2276 bytes[mac] += skb->len;
2277 done[mac]++;
2278 budget--;
2279 }
developerc4671b22021-05-28 13:16:42 +08002280 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002281
2282 ring->last_free = desc;
2283 atomic_inc(&ring->free_count);
2284
2285 cpu = next_cpu;
2286 }
2287
developerc4671b22021-05-28 13:16:42 +08002288 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002289 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002290}
2291
developerfb556ca2021-10-13 10:52:09 +08002292static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002293 unsigned int *done, unsigned int *bytes)
2294{
2295 struct mtk_tx_ring *ring = &eth->tx_ring;
2296 struct mtk_tx_dma *desc;
2297 struct sk_buff *skb;
2298 struct mtk_tx_buf *tx_buf;
2299 u32 cpu, dma;
2300
2301 cpu = ring->cpu_idx;
2302 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2303
2304 while ((cpu != dma) && budget) {
2305 tx_buf = &ring->buf[cpu];
2306 skb = tx_buf->skb;
2307 if (!skb)
2308 break;
2309
2310 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2311 bytes[0] += skb->len;
2312 done[0]++;
2313 budget--;
2314 }
2315
developerc4671b22021-05-28 13:16:42 +08002316 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002317
developere9356982022-07-04 09:03:20 +08002318 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002319 ring->last_free = desc;
2320 atomic_inc(&ring->free_count);
2321
2322 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2323 }
2324
2325 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002326}
2327
2328static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2329{
2330 struct mtk_tx_ring *ring = &eth->tx_ring;
2331 unsigned int done[MTK_MAX_DEVS];
2332 unsigned int bytes[MTK_MAX_DEVS];
2333 int total = 0, i;
2334
2335 memset(done, 0, sizeof(done));
2336 memset(bytes, 0, sizeof(bytes));
2337
2338 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002339 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002340 else
developerfb556ca2021-10-13 10:52:09 +08002341 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002342
2343 for (i = 0; i < MTK_MAC_COUNT; i++) {
2344 if (!eth->netdev[i] || !done[i])
2345 continue;
2346 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2347 total += done[i];
2348 }
2349
2350 if (mtk_queue_stopped(eth) &&
2351 (atomic_read(&ring->free_count) > ring->thresh))
2352 mtk_wake_queue(eth);
2353
2354 return total;
2355}
2356
2357static void mtk_handle_status_irq(struct mtk_eth *eth)
2358{
developer8051e042022-04-08 13:26:36 +08002359 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002360
2361 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2362 mtk_stats_update(eth);
2363 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002364 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002365 }
2366}
2367
2368static int mtk_napi_tx(struct napi_struct *napi, int budget)
2369{
2370 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002371 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002372 u32 status, mask;
2373 int tx_done = 0;
2374
2375 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2376 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002377 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002378 tx_done = mtk_poll_tx(eth, budget);
2379
2380 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002381 status = mtk_r32(eth, reg_map->tx_irq_status);
2382 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002383 dev_info(eth->dev,
2384 "done tx %d, intr 0x%08x/0x%x\n",
2385 tx_done, status, mask);
2386 }
2387
2388 if (tx_done == budget)
2389 return budget;
2390
developer68ce74f2023-01-03 16:11:57 +08002391 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002392 if (status & MTK_TX_DONE_INT)
2393 return budget;
2394
developerc4671b22021-05-28 13:16:42 +08002395 if (napi_complete(napi))
2396 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002397
2398 return tx_done;
2399}
2400
2401static int mtk_napi_rx(struct napi_struct *napi, int budget)
2402{
developer18f46a82021-07-20 21:08:21 +08002403 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2404 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002405 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002406 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002407 u32 status, mask;
2408 int rx_done = 0;
2409 int remain_budget = budget;
2410
2411 mtk_handle_status_irq(eth);
2412
2413poll_again:
developer68ce74f2023-01-03 16:11:57 +08002414 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002415 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2416
2417 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002418 status = mtk_r32(eth, reg_map->pdma.irq_status);
2419 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002420 dev_info(eth->dev,
2421 "done rx %d, intr 0x%08x/0x%x\n",
2422 rx_done, status, mask);
2423 }
2424 if (rx_done == remain_budget)
2425 return budget;
2426
developer68ce74f2023-01-03 16:11:57 +08002427 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002428 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002429 remain_budget -= rx_done;
2430 goto poll_again;
2431 }
developerc4671b22021-05-28 13:16:42 +08002432
2433 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002434 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002435
2436 return rx_done + budget - remain_budget;
2437}
2438
2439static int mtk_tx_alloc(struct mtk_eth *eth)
2440{
developere9356982022-07-04 09:03:20 +08002441 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002442 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002443 int i, sz = soc->txrx.txd_size;
2444 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002445
2446 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2447 GFP_KERNEL);
2448 if (!ring->buf)
2449 goto no_tx_mem;
2450
2451 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002452 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002453 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002454 else {
developere9356982022-07-04 09:03:20 +08002455 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002456 ring->phys = eth->phy_scratch_ring +
2457 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002458 }
2459
2460 if (!ring->dma)
2461 goto no_tx_mem;
2462
2463 for (i = 0; i < MTK_DMA_SIZE; i++) {
2464 int next = (i + 1) % MTK_DMA_SIZE;
2465 u32 next_ptr = ring->phys + next * sz;
2466
developere9356982022-07-04 09:03:20 +08002467 txd = ring->dma + i * sz;
2468 txd->txd2 = next_ptr;
2469 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2470 txd->txd4 = 0;
2471
developer089e8852022-09-28 14:43:46 +08002472 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2473 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002474 txd->txd5 = 0;
2475 txd->txd6 = 0;
2476 txd->txd7 = 0;
2477 txd->txd8 = 0;
2478 }
developerfd40db22021-04-29 10:08:25 +08002479 }
2480
2481 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2482 * only as the framework. The real HW descriptors are the PDMA
2483 * descriptors in ring->dma_pdma.
2484 */
2485 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002486 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2487 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002488 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002489 if (!ring->dma_pdma)
2490 goto no_tx_mem;
2491
2492 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002493 pdma_txd = ring->dma_pdma + i *sz;
2494
2495 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2496 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002497 }
2498 }
2499
2500 ring->dma_size = MTK_DMA_SIZE;
2501 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002502 ring->next_free = ring->dma;
2503 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002504 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002505 ring->thresh = MAX_SKB_FRAGS;
2506
2507 /* make sure that all changes to the dma ring are flushed before we
2508 * continue
2509 */
2510 wmb();
2511
2512 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002513 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2514 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002515 mtk_w32(eth,
2516 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002517 soc->reg_map->qdma.crx_ptr);
2518 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002519 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002520 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002521 } else {
2522 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2523 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2524 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002525 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002526 }
2527
2528 return 0;
2529
2530no_tx_mem:
2531 return -ENOMEM;
2532}
2533
2534static void mtk_tx_clean(struct mtk_eth *eth)
2535{
developere9356982022-07-04 09:03:20 +08002536 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002537 struct mtk_tx_ring *ring = &eth->tx_ring;
2538 int i;
2539
2540 if (ring->buf) {
2541 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002542 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002543 kfree(ring->buf);
2544 ring->buf = NULL;
2545 }
2546
2547 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002548 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002549 MTK_DMA_SIZE * soc->txrx.txd_size,
2550 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002551 ring->dma = NULL;
2552 }
2553
2554 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002555 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002556 MTK_DMA_SIZE * soc->txrx.txd_size,
2557 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002558 ring->dma_pdma = NULL;
2559 }
2560}
2561
2562static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2563{
developer68ce74f2023-01-03 16:11:57 +08002564 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002565 struct mtk_rx_ring *ring;
2566 int rx_data_len, rx_dma_size;
2567 int i;
developer089e8852022-09-28 14:43:46 +08002568 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002569
2570 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2571 if (ring_no)
2572 return -EINVAL;
2573 ring = &eth->rx_ring_qdma;
2574 } else {
2575 ring = &eth->rx_ring[ring_no];
2576 }
2577
2578 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2579 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2580 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2581 } else {
2582 rx_data_len = ETH_DATA_LEN;
2583 rx_dma_size = MTK_DMA_SIZE;
2584 }
2585
2586 ring->frag_size = mtk_max_frag_size(rx_data_len);
2587 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2588 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2589 GFP_KERNEL);
2590 if (!ring->data)
2591 return -ENOMEM;
2592
2593 for (i = 0; i < rx_dma_size; i++) {
2594 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2595 if (!ring->data[i])
2596 return -ENOMEM;
2597 }
2598
2599 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2600 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002601 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002602 rx_dma_size * eth->soc->txrx.rxd_size,
2603 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002604 else {
2605 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002606 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002607 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002608 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002609 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002610 }
2611
2612 if (!ring->dma)
2613 return -ENOMEM;
2614
2615 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002616 struct mtk_rx_dma_v2 *rxd;
2617
developer3f28d382023-03-07 16:06:30 +08002618 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002619 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2620 ring->buf_size,
2621 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002622 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002623 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002624
2625 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2626 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002627
developer089e8852022-09-28 14:43:46 +08002628 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2629 RX_DMA_SDP1(dma_addr) : 0;
2630
developerfd40db22021-04-29 10:08:25 +08002631 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002632 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002633 else
developer089e8852022-09-28 14:43:46 +08002634 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002635
developere9356982022-07-04 09:03:20 +08002636 rxd->rxd3 = 0;
2637 rxd->rxd4 = 0;
2638
developer8ecd51b2023-03-13 11:28:28 +08002639 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002640 rxd->rxd5 = 0;
2641 rxd->rxd6 = 0;
2642 rxd->rxd7 = 0;
2643 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002644 }
developerfd40db22021-04-29 10:08:25 +08002645 }
2646 ring->dma_size = rx_dma_size;
2647 ring->calc_idx_update = false;
2648 ring->calc_idx = rx_dma_size - 1;
2649 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2650 MTK_QRX_CRX_IDX_CFG(ring_no) :
2651 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002652 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002653 /* make sure that all changes to the dma ring are flushed before we
2654 * continue
2655 */
2656 wmb();
2657
2658 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002659 mtk_w32(eth, ring->phys,
2660 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2661 mtk_w32(eth, rx_dma_size,
2662 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2663 mtk_w32(eth, ring->calc_idx,
2664 ring->crx_idx_reg);
2665 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2666 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002667 } else {
developer68ce74f2023-01-03 16:11:57 +08002668 mtk_w32(eth, ring->phys,
2669 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2670 mtk_w32(eth, rx_dma_size,
2671 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2672 mtk_w32(eth, ring->calc_idx,
2673 ring->crx_idx_reg);
2674 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2675 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002676 }
2677
2678 return 0;
2679}
2680
2681static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2682{
2683 int i;
developer089e8852022-09-28 14:43:46 +08002684 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002685
2686 if (ring->data && ring->dma) {
2687 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002688 struct mtk_rx_dma *rxd;
2689
developerfd40db22021-04-29 10:08:25 +08002690 if (!ring->data[i])
2691 continue;
developere9356982022-07-04 09:03:20 +08002692
2693 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2694 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002695 continue;
developere9356982022-07-04 09:03:20 +08002696
developer089e8852022-09-28 14:43:46 +08002697 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2698 MTK_8GB_ADDRESSING)) ?
2699 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2700
developer3f28d382023-03-07 16:06:30 +08002701 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002702 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002703 ring->buf_size,
2704 DMA_FROM_DEVICE);
2705 skb_free_frag(ring->data[i]);
2706 }
2707 kfree(ring->data);
2708 ring->data = NULL;
2709 }
2710
2711 if(in_sram)
2712 return;
2713
2714 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002715 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002716 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002717 ring->dma,
2718 ring->phys);
2719 ring->dma = NULL;
2720 }
2721}
2722
2723static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2724{
2725 int i;
developer77d03a72021-06-06 00:06:00 +08002726 u32 val;
developerfd40db22021-04-29 10:08:25 +08002727 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2728 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2729
2730 /* set LRO rings to auto-learn modes */
2731 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2732
2733 /* validate LRO ring */
2734 ring_ctrl_dw2 |= MTK_RING_VLD;
2735
2736 /* set AGE timer (unit: 20us) */
2737 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2738 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2739
2740 /* set max AGG timer (unit: 20us) */
2741 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2742
2743 /* set max LRO AGG count */
2744 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2745 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2746
developer77d03a72021-06-06 00:06:00 +08002747 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002748 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2749 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2750 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2751 }
2752
2753 /* IPv4 checksum update enable */
2754 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2755
2756 /* switch priority comparison to packet count mode */
2757 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2758
2759 /* bandwidth threshold setting */
2760 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2761
2762 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002763 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002764
2765 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2766 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2767 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2768
developerfd40db22021-04-29 10:08:25 +08002769 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2770 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2771
developer8ecd51b2023-03-13 11:28:28 +08002772 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002773 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2774 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2775 MTK_PDMA_RX_CFG);
2776
2777 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2778 } else {
2779 /* set HW LRO mode & the max aggregation count for rx packets */
2780 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2781 }
2782
developerfd40db22021-04-29 10:08:25 +08002783 /* enable HW LRO */
2784 lro_ctrl_dw0 |= MTK_LRO_EN;
2785
developer77d03a72021-06-06 00:06:00 +08002786 /* enable cpu reason black list */
2787 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2788
developerfd40db22021-04-29 10:08:25 +08002789 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2790 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2791
developer77d03a72021-06-06 00:06:00 +08002792 /* no use PPE cpu reason */
2793 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2794
developerfd40db22021-04-29 10:08:25 +08002795 return 0;
2796}
2797
2798static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2799{
2800 int i;
2801 u32 val;
2802
2803 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002804 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002805
2806 /* wait for relinquishments done */
2807 for (i = 0; i < 10; i++) {
2808 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002809 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002810 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002811 continue;
2812 }
2813 break;
2814 }
2815
2816 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002817 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002818 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2819
2820 /* disable HW LRO */
2821 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2822}
2823
2824static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2825{
2826 u32 reg_val;
2827
developer8ecd51b2023-03-13 11:28:28 +08002828 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002829 idx += 1;
2830
developerfd40db22021-04-29 10:08:25 +08002831 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2832
2833 /* invalidate the IP setting */
2834 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2835
2836 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2837
2838 /* validate the IP setting */
2839 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2840}
2841
2842static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2843{
2844 u32 reg_val;
2845
developer8ecd51b2023-03-13 11:28:28 +08002846 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002847 idx += 1;
2848
developerfd40db22021-04-29 10:08:25 +08002849 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2850
2851 /* invalidate the IP setting */
2852 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2853
2854 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2855}
2856
2857static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2858{
2859 int cnt = 0;
2860 int i;
2861
2862 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2863 if (mac->hwlro_ip[i])
2864 cnt++;
2865 }
2866
2867 return cnt;
2868}
2869
2870static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2871 struct ethtool_rxnfc *cmd)
2872{
2873 struct ethtool_rx_flow_spec *fsp =
2874 (struct ethtool_rx_flow_spec *)&cmd->fs;
2875 struct mtk_mac *mac = netdev_priv(dev);
2876 struct mtk_eth *eth = mac->hw;
2877 int hwlro_idx;
2878
2879 if ((fsp->flow_type != TCP_V4_FLOW) ||
2880 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2881 (fsp->location > 1))
2882 return -EINVAL;
2883
2884 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2885 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2886
2887 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2888
2889 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2890
2891 return 0;
2892}
2893
2894static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2895 struct ethtool_rxnfc *cmd)
2896{
2897 struct ethtool_rx_flow_spec *fsp =
2898 (struct ethtool_rx_flow_spec *)&cmd->fs;
2899 struct mtk_mac *mac = netdev_priv(dev);
2900 struct mtk_eth *eth = mac->hw;
2901 int hwlro_idx;
2902
2903 if (fsp->location > 1)
2904 return -EINVAL;
2905
2906 mac->hwlro_ip[fsp->location] = 0;
2907 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2908
2909 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2910
2911 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2912
2913 return 0;
2914}
2915
2916static void mtk_hwlro_netdev_disable(struct net_device *dev)
2917{
2918 struct mtk_mac *mac = netdev_priv(dev);
2919 struct mtk_eth *eth = mac->hw;
2920 int i, hwlro_idx;
2921
2922 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2923 mac->hwlro_ip[i] = 0;
2924 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2925
2926 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2927 }
2928
2929 mac->hwlro_ip_cnt = 0;
2930}
2931
2932static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2933 struct ethtool_rxnfc *cmd)
2934{
2935 struct mtk_mac *mac = netdev_priv(dev);
2936 struct ethtool_rx_flow_spec *fsp =
2937 (struct ethtool_rx_flow_spec *)&cmd->fs;
2938
2939 /* only tcp dst ipv4 is meaningful, others are meaningless */
2940 fsp->flow_type = TCP_V4_FLOW;
2941 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2942 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2943
2944 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2945 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2946 fsp->h_u.tcp_ip4_spec.psrc = 0;
2947 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2948 fsp->h_u.tcp_ip4_spec.pdst = 0;
2949 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2950 fsp->h_u.tcp_ip4_spec.tos = 0;
2951 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2952
2953 return 0;
2954}
2955
2956static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2957 struct ethtool_rxnfc *cmd,
2958 u32 *rule_locs)
2959{
2960 struct mtk_mac *mac = netdev_priv(dev);
2961 int cnt = 0;
2962 int i;
2963
2964 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2965 if (mac->hwlro_ip[i]) {
2966 rule_locs[cnt] = i;
2967 cnt++;
2968 }
2969 }
2970
2971 cmd->rule_cnt = cnt;
2972
2973 return 0;
2974}
2975
developer18f46a82021-07-20 21:08:21 +08002976static int mtk_rss_init(struct mtk_eth *eth)
2977{
2978 u32 val;
2979
developer8ecd51b2023-03-13 11:28:28 +08002980 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08002981 /* Set RSS rings to PSE modes */
2982 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2983 val |= MTK_RING_PSE_MODE;
2984 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2985
2986 /* Enable non-lro multiple rx */
2987 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2988 val |= MTK_NON_LRO_MULTI_EN;
2989 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2990
2991 /* Enable RSS dly int supoort */
2992 val |= MTK_LRO_DLY_INT_EN;
2993 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2994
2995 /* Set RSS delay config int ring1 */
2996 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2997 }
2998
2999 /* Hash Type */
3000 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3001 val |= MTK_RSS_IPV4_STATIC_HASH;
3002 val |= MTK_RSS_IPV6_STATIC_HASH;
3003 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3004
3005 /* Select the size of indirection table */
3006 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
3007 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
3008 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
3009 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
3010 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
3011 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
3012 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
3013 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
3014
3015 /* Pause */
3016 val |= MTK_RSS_CFG_REQ;
3017 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3018
3019 /* Enable RSS*/
3020 val |= MTK_RSS_EN;
3021 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3022
3023 /* Release pause */
3024 val &= ~(MTK_RSS_CFG_REQ);
3025 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3026
3027 /* Set perRSS GRP INT */
3028 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3029
3030 /* Set GRP INT */
3031 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3032
developer089e8852022-09-28 14:43:46 +08003033 /* Enable RSS delay interrupt */
3034 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3035
developer18f46a82021-07-20 21:08:21 +08003036 return 0;
3037}
3038
3039static void mtk_rss_uninit(struct mtk_eth *eth)
3040{
3041 u32 val;
3042
3043 /* Pause */
3044 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3045 val |= MTK_RSS_CFG_REQ;
3046 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3047
3048 /* Disable RSS*/
3049 val &= ~(MTK_RSS_EN);
3050 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3051
3052 /* Release pause */
3053 val &= ~(MTK_RSS_CFG_REQ);
3054 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3055}
3056
developerfd40db22021-04-29 10:08:25 +08003057static netdev_features_t mtk_fix_features(struct net_device *dev,
3058 netdev_features_t features)
3059{
3060 if (!(features & NETIF_F_LRO)) {
3061 struct mtk_mac *mac = netdev_priv(dev);
3062 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3063
3064 if (ip_cnt) {
3065 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3066
3067 features |= NETIF_F_LRO;
3068 }
3069 }
3070
3071 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3072 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3073
3074 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3075 }
3076
3077 return features;
3078}
3079
3080static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3081{
3082 struct mtk_mac *mac = netdev_priv(dev);
3083 struct mtk_eth *eth = mac->hw;
3084 int err = 0;
3085
3086 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3087 return 0;
3088
3089 if (!(features & NETIF_F_LRO))
3090 mtk_hwlro_netdev_disable(dev);
3091
3092 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3093 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3094 else
3095 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3096
3097 return err;
3098}
3099
3100/* wait for DMA to finish whatever it is doing before we start using it again */
3101static int mtk_dma_busy_wait(struct mtk_eth *eth)
3102{
3103 unsigned long t_start = jiffies;
3104
3105 while (1) {
3106 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3107 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3108 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3109 return 0;
3110 } else {
3111 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3112 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3113 return 0;
3114 }
3115
3116 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3117 break;
3118 }
3119
3120 dev_err(eth->dev, "DMA init timeout\n");
3121 return -1;
3122}
3123
3124static int mtk_dma_init(struct mtk_eth *eth)
3125{
3126 int err;
3127 u32 i;
3128
3129 if (mtk_dma_busy_wait(eth))
3130 return -EBUSY;
3131
3132 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3133 /* QDMA needs scratch memory for internal reordering of the
3134 * descriptors
3135 */
3136 err = mtk_init_fq_dma(eth);
3137 if (err)
3138 return err;
3139 }
3140
3141 err = mtk_tx_alloc(eth);
3142 if (err)
3143 return err;
3144
3145 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3146 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3147 if (err)
3148 return err;
3149 }
3150
3151 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3152 if (err)
3153 return err;
3154
3155 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003156 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003157 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003158 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3159 if (err)
3160 return err;
3161 }
3162 err = mtk_hwlro_rx_init(eth);
3163 if (err)
3164 return err;
3165 }
3166
developer18f46a82021-07-20 21:08:21 +08003167 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3168 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3169 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3170 if (err)
3171 return err;
3172 }
3173 err = mtk_rss_init(eth);
3174 if (err)
3175 return err;
3176 }
3177
developerfd40db22021-04-29 10:08:25 +08003178 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3179 /* Enable random early drop and set drop threshold
3180 * automatically
3181 */
3182 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003183 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3184 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003185 }
3186
3187 return 0;
3188}
3189
3190static void mtk_dma_free(struct mtk_eth *eth)
3191{
developere9356982022-07-04 09:03:20 +08003192 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003193 int i;
3194
3195 for (i = 0; i < MTK_MAC_COUNT; i++)
3196 if (eth->netdev[i])
3197 netdev_reset_queue(eth->netdev[i]);
3198 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003199 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003200 MTK_DMA_SIZE * soc->txrx.txd_size,
3201 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003202 eth->scratch_ring = NULL;
3203 eth->phy_scratch_ring = 0;
3204 }
3205 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003206 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003207 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3208
3209 if (eth->hwlro) {
3210 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003211
developer089e8852022-09-28 14:43:46 +08003212 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003213 for (; i < MTK_MAX_RX_RING_NUM; i++)
3214 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003215 }
3216
developer18f46a82021-07-20 21:08:21 +08003217 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3218 mtk_rss_uninit(eth);
3219
3220 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3221 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3222 }
3223
developer94008d92021-09-23 09:47:41 +08003224 if (eth->scratch_head) {
3225 kfree(eth->scratch_head);
3226 eth->scratch_head = NULL;
3227 }
developerfd40db22021-04-29 10:08:25 +08003228}
3229
3230static void mtk_tx_timeout(struct net_device *dev)
3231{
3232 struct mtk_mac *mac = netdev_priv(dev);
3233 struct mtk_eth *eth = mac->hw;
3234
3235 eth->netdev[mac->id]->stats.tx_errors++;
3236 netif_err(eth, tx_err, dev,
3237 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003238
3239 if (atomic_read(&reset_lock) == 0)
3240 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003241}
3242
developer18f46a82021-07-20 21:08:21 +08003243static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003244{
developer18f46a82021-07-20 21:08:21 +08003245 struct mtk_napi *rx_napi = priv;
3246 struct mtk_eth *eth = rx_napi->eth;
3247 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003248
developer18f46a82021-07-20 21:08:21 +08003249 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003250 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003251 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003252 }
3253
3254 return IRQ_HANDLED;
3255}
3256
3257static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3258{
3259 struct mtk_eth *eth = _eth;
3260
3261 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003262 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003263 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003264 }
3265
3266 return IRQ_HANDLED;
3267}
3268
3269static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3270{
3271 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003272 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003273
developer68ce74f2023-01-03 16:11:57 +08003274 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3275 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003276 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003277 }
developer68ce74f2023-01-03 16:11:57 +08003278 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3279 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003280 mtk_handle_irq_tx(irq, _eth);
3281 }
3282
3283 return IRQ_HANDLED;
3284}
3285
developera2613e62022-07-01 18:29:37 +08003286static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3287{
3288 struct mtk_mac *mac = _mac;
3289 struct mtk_eth *eth = mac->hw;
3290 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3291 struct net_device *dev = phylink_priv->dev;
3292 int link_old, link_new;
3293
3294 // clear interrupt status for gpy211
3295 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3296
3297 link_old = phylink_priv->link;
3298 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3299
3300 if (link_old != link_new) {
3301 phylink_priv->link = link_new;
3302 if (link_new) {
3303 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3304 if (dev)
3305 netif_carrier_on(dev);
3306 } else {
3307 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3308 if (dev)
3309 netif_carrier_off(dev);
3310 }
3311 }
3312
3313 return IRQ_HANDLED;
3314}
3315
developerfd40db22021-04-29 10:08:25 +08003316#ifdef CONFIG_NET_POLL_CONTROLLER
3317static void mtk_poll_controller(struct net_device *dev)
3318{
3319 struct mtk_mac *mac = netdev_priv(dev);
3320 struct mtk_eth *eth = mac->hw;
3321
3322 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003323 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3324 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003325 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003326 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003327}
3328#endif
3329
3330static int mtk_start_dma(struct mtk_eth *eth)
3331{
3332 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003333 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003334 int val, err;
developerfd40db22021-04-29 10:08:25 +08003335
3336 err = mtk_dma_init(eth);
3337 if (err) {
3338 mtk_dma_free(eth);
3339 return err;
3340 }
3341
3342 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003343 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003344 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3345 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003346 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003347 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003348 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003349 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3350 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3351 MTK_RESV_BUF | MTK_WCOMP_EN |
3352 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003353 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003354 }
developerfd40db22021-04-29 10:08:25 +08003355 else
3356 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003357 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003358 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3359 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3360 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003361 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003362
developer68ce74f2023-01-03 16:11:57 +08003363 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003364 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003365 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003366 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003367 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003368 } else {
3369 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3370 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003371 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003372 }
3373
developer8ecd51b2023-03-13 11:28:28 +08003374 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003375 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3376 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3377 }
3378
developerfd40db22021-04-29 10:08:25 +08003379 return 0;
3380}
3381
developerdca0fde2022-12-14 11:40:35 +08003382void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003383{
developerdca0fde2022-12-14 11:40:35 +08003384 u32 val;
developerfd40db22021-04-29 10:08:25 +08003385
3386 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3387 return;
3388
developerdca0fde2022-12-14 11:40:35 +08003389 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003390
developerdca0fde2022-12-14 11:40:35 +08003391 /* default setup the forward port to send frame to PDMA */
3392 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003393
developerdca0fde2022-12-14 11:40:35 +08003394 /* Enable RX checksum */
3395 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003396
developerdca0fde2022-12-14 11:40:35 +08003397 val |= config;
developerfd40db22021-04-29 10:08:25 +08003398
developerdca0fde2022-12-14 11:40:35 +08003399 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3400 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003401
developerdca0fde2022-12-14 11:40:35 +08003402 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003403}
3404
developer7cd7e5e2022-11-17 13:57:32 +08003405void mtk_set_pse_drop(u32 config)
3406{
3407 struct mtk_eth *eth = g_eth;
3408
3409 if (eth)
3410 mtk_w32(eth, config, PSE_PPE0_DROP);
3411}
3412EXPORT_SYMBOL(mtk_set_pse_drop);
3413
developerfd40db22021-04-29 10:08:25 +08003414static int mtk_open(struct net_device *dev)
3415{
3416 struct mtk_mac *mac = netdev_priv(dev);
3417 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003418 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer4e8a3fd2023-04-10 18:05:44 +08003419 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer18f46a82021-07-20 21:08:21 +08003420 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003421 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003422
3423 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3424 if (err) {
3425 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3426 err);
3427 return err;
3428 }
3429
3430 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3431 if (!refcount_read(&eth->dma_refcnt)) {
3432 int err = mtk_start_dma(eth);
3433
3434 if (err)
3435 return err;
3436
developerfd40db22021-04-29 10:08:25 +08003437
3438 /* Indicates CDM to parse the MTK special tag from CPU */
3439 if (netdev_uses_dsa(dev)) {
3440 u32 val;
3441 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3442 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3443 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3444 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3445 }
3446
3447 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003448 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003449 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003450 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3451
3452 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3453 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3454 napi_enable(&eth->rx_napi[i].napi);
3455 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3456 }
3457 }
3458
developerfd40db22021-04-29 10:08:25 +08003459 refcount_set(&eth->dma_refcnt, 1);
3460 }
3461 else
3462 refcount_inc(&eth->dma_refcnt);
3463
developera2613e62022-07-01 18:29:37 +08003464 if (phylink_priv->desc) {
3465 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3466 If single PHY chip is not GPY211, the following step you should do:
3467 1. Contact your Single PHY chip vendor and get the details of
3468 - how to enables link status change interrupt
3469 - how to clears interrupt source
3470 */
3471
3472 // clear interrupt source for gpy211
3473 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3474
3475 // enable link status change interrupt for gpy211
3476 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3477
3478 phylink_priv->dev = dev;
3479
3480 // override dev pointer for single PHY chip 0
3481 if (phylink_priv->id == 0) {
3482 struct net_device *tmp;
3483
3484 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3485 if (tmp)
3486 phylink_priv->dev = tmp;
3487 else
3488 phylink_priv->dev = NULL;
3489 }
3490 }
3491
developerfd40db22021-04-29 10:08:25 +08003492 phylink_start(mac->phylink);
3493 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003494 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003495 if (!phy_node && eth->sgmii->pcs[id].regmap)
3496 regmap_write(eth->sgmii->pcs[id].regmap,
3497 SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer089e8852022-09-28 14:43:46 +08003498
developerdca0fde2022-12-14 11:40:35 +08003499 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3500
developerfd40db22021-04-29 10:08:25 +08003501 return 0;
3502}
3503
3504static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3505{
3506 u32 val;
3507 int i;
3508
3509 /* stop the dma engine */
3510 spin_lock_bh(&eth->page_lock);
3511 val = mtk_r32(eth, glo_cfg);
3512 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3513 glo_cfg);
3514 spin_unlock_bh(&eth->page_lock);
3515
3516 /* wait for dma stop */
3517 for (i = 0; i < 10; i++) {
3518 val = mtk_r32(eth, glo_cfg);
3519 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003520 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003521 continue;
3522 }
3523 break;
3524 }
3525}
3526
3527static int mtk_stop(struct net_device *dev)
3528{
3529 struct mtk_mac *mac = netdev_priv(dev);
3530 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003531 int i;
developer4e8a3fd2023-04-10 18:05:44 +08003532 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer3a5969e2022-02-09 15:36:36 +08003533 u32 val = 0;
3534 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003535
developerdca0fde2022-12-14 11:40:35 +08003536 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003537 netif_tx_disable(dev);
3538
developer3a5969e2022-02-09 15:36:36 +08003539 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003540 if (!phy_node && eth->sgmii->pcs[id].regmap) {
3541 regmap_read(eth->sgmii->pcs[id].regmap,
3542 SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003543 val |= SGMII_PHYA_PWD;
developer4e8a3fd2023-04-10 18:05:44 +08003544 regmap_write(eth->sgmii->pcs[id].regmap,
3545 SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003546 }
3547
3548 //GMAC RX disable
3549 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3550 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3551
3552 phylink_stop(mac->phylink);
3553
developerfd40db22021-04-29 10:08:25 +08003554 phylink_disconnect_phy(mac->phylink);
3555
3556 /* only shutdown DMA if this is the last user */
3557 if (!refcount_dec_and_test(&eth->dma_refcnt))
3558 return 0;
3559
developerfd40db22021-04-29 10:08:25 +08003560
3561 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003562 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003563 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003564 napi_disable(&eth->rx_napi[0].napi);
3565
3566 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3567 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3568 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3569 napi_disable(&eth->rx_napi[i].napi);
3570 }
3571 }
developerfd40db22021-04-29 10:08:25 +08003572
3573 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003574 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3575 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003576
3577 mtk_dma_free(eth);
3578
3579 return 0;
3580}
3581
developer8051e042022-04-08 13:26:36 +08003582void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003583{
developer8051e042022-04-08 13:26:36 +08003584 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003585
developerfd40db22021-04-29 10:08:25 +08003586 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003587 reset_bits, reset_bits);
3588
3589 while (i++ < 5000) {
3590 mdelay(1);
3591 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3592
3593 if ((val & reset_bits) == reset_bits) {
3594 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3595 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3596 reset_bits, ~reset_bits);
3597 break;
3598 }
3599 }
3600
developerfd40db22021-04-29 10:08:25 +08003601 mdelay(10);
3602}
3603
3604static void mtk_clk_disable(struct mtk_eth *eth)
3605{
3606 int clk;
3607
3608 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3609 clk_disable_unprepare(eth->clks[clk]);
3610}
3611
3612static int mtk_clk_enable(struct mtk_eth *eth)
3613{
3614 int clk, ret;
3615
3616 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3617 ret = clk_prepare_enable(eth->clks[clk]);
3618 if (ret)
3619 goto err_disable_clks;
3620 }
3621
3622 return 0;
3623
3624err_disable_clks:
3625 while (--clk >= 0)
3626 clk_disable_unprepare(eth->clks[clk]);
3627
3628 return ret;
3629}
3630
developer18f46a82021-07-20 21:08:21 +08003631static int mtk_napi_init(struct mtk_eth *eth)
3632{
3633 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3634 int i;
3635
3636 rx_napi->eth = eth;
3637 rx_napi->rx_ring = &eth->rx_ring[0];
3638 rx_napi->irq_grp_no = 2;
3639
3640 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3641 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3642 rx_napi = &eth->rx_napi[i];
3643 rx_napi->eth = eth;
3644 rx_napi->rx_ring = &eth->rx_ring[i];
3645 rx_napi->irq_grp_no = 2 + i;
3646 }
3647 }
3648
3649 return 0;
3650}
3651
developer8051e042022-04-08 13:26:36 +08003652static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003653{
developer3f28d382023-03-07 16:06:30 +08003654 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3655 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003656 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003657 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003658 u32 val;
developerfd40db22021-04-29 10:08:25 +08003659
developer8051e042022-04-08 13:26:36 +08003660 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3661 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003662
developer8051e042022-04-08 13:26:36 +08003663 if (atomic_read(&reset_lock) == 0) {
3664 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3665 return 0;
developerfd40db22021-04-29 10:08:25 +08003666
developer8051e042022-04-08 13:26:36 +08003667 pm_runtime_enable(eth->dev);
3668 pm_runtime_get_sync(eth->dev);
3669
3670 ret = mtk_clk_enable(eth);
3671 if (ret)
3672 goto err_disable_pm;
3673 }
developerfd40db22021-04-29 10:08:25 +08003674
developer3f28d382023-03-07 16:06:30 +08003675 if (eth->ethsys)
3676 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3677 of_dma_is_coherent(eth->dma_dev->of_node) *
3678 dma_mask);
3679
developerfd40db22021-04-29 10:08:25 +08003680 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3681 ret = device_reset(eth->dev);
3682 if (ret) {
3683 dev_err(eth->dev, "MAC reset failed!\n");
3684 goto err_disable_pm;
3685 }
3686
3687 /* enable interrupt delay for RX */
3688 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3689
3690 /* disable delay and normal interrupt */
3691 mtk_tx_irq_disable(eth, ~0);
3692 mtk_rx_irq_disable(eth, ~0);
3693
3694 return 0;
3695 }
3696
developer8051e042022-04-08 13:26:36 +08003697 pr_info("[%s] execute fe %s reset\n", __func__,
3698 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003699
developer8051e042022-04-08 13:26:36 +08003700 if (type == MTK_TYPE_WARM_RESET)
3701 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003702 else
developer8051e042022-04-08 13:26:36 +08003703 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003704
developerc4d8da72023-03-16 14:37:28 +08003705 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3706 mtk_mdc_init(eth);
3707
developer8ecd51b2023-03-13 11:28:28 +08003708 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003709 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003710 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003711 }
developerfd40db22021-04-29 10:08:25 +08003712
3713 if (eth->pctl) {
3714 /* Set GE2 driving and slew rate */
3715 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3716
3717 /* set GE2 TDSEL */
3718 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3719
3720 /* set GE2 TUNE */
3721 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3722 }
3723
3724 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3725 * up with the more appropriate value when mtk_mac_config call is being
3726 * invoked.
3727 */
3728 for (i = 0; i < MTK_MAC_COUNT; i++)
3729 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3730
3731 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003732 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3733 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3734 else
3735 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003736
3737 /* enable interrupt delay for RX/TX */
3738 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3739 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3740
3741 mtk_tx_irq_disable(eth, ~0);
3742 mtk_rx_irq_disable(eth, ~0);
3743
3744 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003745 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3746 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3747 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3748 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003749 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003750 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003751 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3752 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003753
developer089e8852022-09-28 14:43:46 +08003754 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3755 /* PSE should not drop port1, port8 and port9 packets */
3756 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3757
developer15f760a2022-10-12 15:57:21 +08003758 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3759 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3760
developer84d1e832022-11-24 11:25:05 +08003761 /* PSE free buffer drop threshold */
3762 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3763
developer089e8852022-09-28 14:43:46 +08003764 /* GDM and CDM Threshold */
3765 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3766 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3767
developerdca0fde2022-12-14 11:40:35 +08003768 /* Disable GDM1 RX CRC stripping */
3769 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3770 val &= ~MTK_GDMA_STRP_CRC;
3771 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3772
developer089e8852022-09-28 14:43:46 +08003773 /* PSE GDM3 MIB counter has incorrect hw default values,
3774 * so the driver ought to read clear the values beforehand
3775 * in case ethtool retrieve wrong mib values.
3776 */
3777 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3778 mtk_r32(eth,
3779 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3780 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003781 /* PSE Free Queue Flow Control */
3782 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3783
developer459b78e2022-07-01 17:25:10 +08003784 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3785 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3786
3787 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3788 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003789
developerfef9efd2021-06-16 18:28:09 +08003790 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003791 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3792 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3793 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3794 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3795 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3796 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3797 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003798 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003799
developerfef9efd2021-06-16 18:28:09 +08003800 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003801 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3802 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3803 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3804 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3805 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3806 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3807 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3808 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003809
3810 /* GDM and CDM Threshold */
3811 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3812 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3813 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3814 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3815 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3816 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003817 }
3818
3819 return 0;
3820
3821err_disable_pm:
3822 pm_runtime_put_sync(eth->dev);
3823 pm_runtime_disable(eth->dev);
3824
3825 return ret;
3826}
3827
3828static int mtk_hw_deinit(struct mtk_eth *eth)
3829{
3830 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3831 return 0;
3832
3833 mtk_clk_disable(eth);
3834
3835 pm_runtime_put_sync(eth->dev);
3836 pm_runtime_disable(eth->dev);
3837
3838 return 0;
3839}
3840
3841static int __init mtk_init(struct net_device *dev)
3842{
3843 struct mtk_mac *mac = netdev_priv(dev);
3844 struct mtk_eth *eth = mac->hw;
3845 const char *mac_addr;
3846
3847 mac_addr = of_get_mac_address(mac->of_node);
3848 if (!IS_ERR(mac_addr))
3849 ether_addr_copy(dev->dev_addr, mac_addr);
3850
3851 /* If the mac address is invalid, use random mac address */
3852 if (!is_valid_ether_addr(dev->dev_addr)) {
3853 eth_hw_addr_random(dev);
3854 dev_err(eth->dev, "generated random MAC address %pM\n",
3855 dev->dev_addr);
3856 }
3857
3858 return 0;
3859}
3860
3861static void mtk_uninit(struct net_device *dev)
3862{
3863 struct mtk_mac *mac = netdev_priv(dev);
3864 struct mtk_eth *eth = mac->hw;
3865
3866 phylink_disconnect_phy(mac->phylink);
3867 mtk_tx_irq_disable(eth, ~0);
3868 mtk_rx_irq_disable(eth, ~0);
3869}
3870
3871static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3872{
3873 struct mtk_mac *mac = netdev_priv(dev);
3874
3875 switch (cmd) {
3876 case SIOCGMIIPHY:
3877 case SIOCGMIIREG:
3878 case SIOCSMIIREG:
3879 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3880 default:
3881 /* default invoke the mtk_eth_dbg handler */
3882 return mtk_do_priv_ioctl(dev, ifr, cmd);
3883 break;
3884 }
3885
3886 return -EOPNOTSUPP;
3887}
3888
developer37482a42022-12-26 13:31:13 +08003889int mtk_phy_config(struct mtk_eth *eth, int enable)
3890{
3891 struct device_node *mii_np = NULL;
3892 struct device_node *child = NULL;
3893 int addr = 0;
3894 u32 val = 0;
3895
3896 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3897 if (!mii_np) {
3898 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3899 return -ENODEV;
3900 }
3901
3902 if (!of_device_is_available(mii_np)) {
3903 dev_err(eth->dev, "device is not available\n");
3904 return -ENODEV;
3905 }
3906
3907 for_each_available_child_of_node(mii_np, child) {
3908 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3909 if (addr < 0)
3910 continue;
3911 pr_info("%s %d addr:%d name:%s\n",
3912 __func__, __LINE__, addr, child->name);
3913 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3914 if (enable)
3915 val &= ~BMCR_PDOWN;
3916 else
3917 val |= BMCR_PDOWN;
3918 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3919 }
3920
3921 return 0;
3922}
3923
developerfd40db22021-04-29 10:08:25 +08003924static void mtk_pending_work(struct work_struct *work)
3925{
3926 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003927 struct device_node *phy_node = NULL;
3928 struct mtk_mac *mac = NULL;
3929 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003930 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003931 u32 val = 0;
3932
3933 atomic_inc(&reset_lock);
3934 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3935 if (!mtk_check_reset_event(eth, val)) {
3936 atomic_dec(&reset_lock);
3937 pr_info("[%s] No need to do FE reset !\n", __func__);
3938 return;
3939 }
developerfd40db22021-04-29 10:08:25 +08003940
3941 rtnl_lock();
3942
developer37482a42022-12-26 13:31:13 +08003943 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3944 cpu_relax();
3945
3946 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003947
3948 /* Adjust PPE configurations to prepare for reset */
3949 mtk_prepare_reset_ppe(eth, 0);
3950 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3951 mtk_prepare_reset_ppe(eth, 1);
3952
3953 /* Adjust FE configurations to prepare for reset */
3954 mtk_prepare_reset_fe(eth);
3955
3956 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003957 for (i = 0; i < MTK_MAC_COUNT; i++) {
3958 if (!eth->netdev[i])
3959 continue;
developer37482a42022-12-26 13:31:13 +08003960 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3961 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3962 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3963 eth->netdev[i]);
3964 } else {
3965 pr_info("send MTK_FE_START_RESET event\n");
3966 call_netdevice_notifiers(MTK_FE_START_RESET,
3967 eth->netdev[i]);
3968 }
developer6bb3f3a2022-11-22 09:59:14 +08003969 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003970 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003971 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003972 rtnl_lock();
3973 break;
3974 }
developerfd40db22021-04-29 10:08:25 +08003975
developer8051e042022-04-08 13:26:36 +08003976 del_timer_sync(&eth->mtk_dma_monitor_timer);
3977 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003978 /* stop all devices to make sure that dma is properly shut down */
3979 for (i = 0; i < MTK_MAC_COUNT; i++) {
3980 if (!eth->netdev[i])
3981 continue;
3982 mtk_stop(eth->netdev[i]);
3983 __set_bit(i, &restart);
3984 }
developer8051e042022-04-08 13:26:36 +08003985 pr_info("[%s] mtk_stop ends !\n", __func__);
3986 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003987
3988 if (eth->dev->pins)
3989 pinctrl_select_state(eth->dev->pins->p,
3990 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003991
3992 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3993 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3994 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003995
3996 /* restart DMA and enable IRQs */
3997 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003998 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003999 continue;
4000 err = mtk_open(eth->netdev[i]);
4001 if (err) {
4002 netif_alert(eth, ifup, eth->netdev[i],
4003 "Driver up/down cycle failed, closing device.\n");
4004 dev_close(eth->netdev[i]);
4005 }
4006 }
4007
developer8051e042022-04-08 13:26:36 +08004008 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004009 if (!eth->netdev[i])
4010 continue;
developer37482a42022-12-26 13:31:13 +08004011 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4012 pr_info("send MTK_FE_START_TRAFFIC event\n");
4013 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
4014 eth->netdev[i]);
4015 } else {
4016 pr_info("send MTK_FE_RESET_DONE event\n");
4017 call_netdevice_notifiers(MTK_FE_RESET_DONE,
4018 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08004019 }
developer37482a42022-12-26 13:31:13 +08004020 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
4021 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08004022 break;
4023 }
developer8051e042022-04-08 13:26:36 +08004024
4025 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004026
4027 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4028 eth->mtk_dma_monitor_timer.expires = jiffies;
4029 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004030
4031 mtk_phy_config(eth, 1);
4032 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004033 clear_bit_unlock(MTK_RESETTING, &eth->state);
4034
4035 rtnl_unlock();
4036}
4037
4038static int mtk_free_dev(struct mtk_eth *eth)
4039{
4040 int i;
4041
4042 for (i = 0; i < MTK_MAC_COUNT; i++) {
4043 if (!eth->netdev[i])
4044 continue;
4045 free_netdev(eth->netdev[i]);
4046 }
4047
4048 return 0;
4049}
4050
4051static int mtk_unreg_dev(struct mtk_eth *eth)
4052{
4053 int i;
4054
4055 for (i = 0; i < MTK_MAC_COUNT; i++) {
4056 if (!eth->netdev[i])
4057 continue;
4058 unregister_netdev(eth->netdev[i]);
4059 }
4060
4061 return 0;
4062}
4063
4064static int mtk_cleanup(struct mtk_eth *eth)
4065{
4066 mtk_unreg_dev(eth);
4067 mtk_free_dev(eth);
4068 cancel_work_sync(&eth->pending_work);
4069
4070 return 0;
4071}
4072
4073static int mtk_get_link_ksettings(struct net_device *ndev,
4074 struct ethtool_link_ksettings *cmd)
4075{
4076 struct mtk_mac *mac = netdev_priv(ndev);
4077
4078 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4079 return -EBUSY;
4080
4081 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4082}
4083
4084static int mtk_set_link_ksettings(struct net_device *ndev,
4085 const struct ethtool_link_ksettings *cmd)
4086{
4087 struct mtk_mac *mac = netdev_priv(ndev);
4088
4089 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4090 return -EBUSY;
4091
4092 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4093}
4094
4095static void mtk_get_drvinfo(struct net_device *dev,
4096 struct ethtool_drvinfo *info)
4097{
4098 struct mtk_mac *mac = netdev_priv(dev);
4099
4100 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4101 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4102 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4103}
4104
4105static u32 mtk_get_msglevel(struct net_device *dev)
4106{
4107 struct mtk_mac *mac = netdev_priv(dev);
4108
4109 return mac->hw->msg_enable;
4110}
4111
4112static void mtk_set_msglevel(struct net_device *dev, u32 value)
4113{
4114 struct mtk_mac *mac = netdev_priv(dev);
4115
4116 mac->hw->msg_enable = value;
4117}
4118
4119static int mtk_nway_reset(struct net_device *dev)
4120{
4121 struct mtk_mac *mac = netdev_priv(dev);
4122
4123 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4124 return -EBUSY;
4125
4126 if (!mac->phylink)
4127 return -ENOTSUPP;
4128
4129 return phylink_ethtool_nway_reset(mac->phylink);
4130}
4131
4132static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4133{
4134 int i;
4135
4136 switch (stringset) {
4137 case ETH_SS_STATS:
4138 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4139 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4140 data += ETH_GSTRING_LEN;
4141 }
4142 break;
4143 }
4144}
4145
4146static int mtk_get_sset_count(struct net_device *dev, int sset)
4147{
4148 switch (sset) {
4149 case ETH_SS_STATS:
4150 return ARRAY_SIZE(mtk_ethtool_stats);
4151 default:
4152 return -EOPNOTSUPP;
4153 }
4154}
4155
4156static void mtk_get_ethtool_stats(struct net_device *dev,
4157 struct ethtool_stats *stats, u64 *data)
4158{
4159 struct mtk_mac *mac = netdev_priv(dev);
4160 struct mtk_hw_stats *hwstats = mac->hw_stats;
4161 u64 *data_src, *data_dst;
4162 unsigned int start;
4163 int i;
4164
4165 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4166 return;
4167
4168 if (netif_running(dev) && netif_device_present(dev)) {
4169 if (spin_trylock_bh(&hwstats->stats_lock)) {
4170 mtk_stats_update_mac(mac);
4171 spin_unlock_bh(&hwstats->stats_lock);
4172 }
4173 }
4174
4175 data_src = (u64 *)hwstats;
4176
4177 do {
4178 data_dst = data;
4179 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4180
4181 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4182 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4183 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4184}
4185
4186static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4187 u32 *rule_locs)
4188{
4189 int ret = -EOPNOTSUPP;
4190
4191 switch (cmd->cmd) {
4192 case ETHTOOL_GRXRINGS:
4193 if (dev->hw_features & NETIF_F_LRO) {
4194 cmd->data = MTK_MAX_RX_RING_NUM;
4195 ret = 0;
4196 }
4197 break;
4198 case ETHTOOL_GRXCLSRLCNT:
4199 if (dev->hw_features & NETIF_F_LRO) {
4200 struct mtk_mac *mac = netdev_priv(dev);
4201
4202 cmd->rule_cnt = mac->hwlro_ip_cnt;
4203 ret = 0;
4204 }
4205 break;
4206 case ETHTOOL_GRXCLSRULE:
4207 if (dev->hw_features & NETIF_F_LRO)
4208 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4209 break;
4210 case ETHTOOL_GRXCLSRLALL:
4211 if (dev->hw_features & NETIF_F_LRO)
4212 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4213 rule_locs);
4214 break;
4215 default:
4216 break;
4217 }
4218
4219 return ret;
4220}
4221
4222static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4223{
4224 int ret = -EOPNOTSUPP;
4225
4226 switch (cmd->cmd) {
4227 case ETHTOOL_SRXCLSRLINS:
4228 if (dev->hw_features & NETIF_F_LRO)
4229 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4230 break;
4231 case ETHTOOL_SRXCLSRLDEL:
4232 if (dev->hw_features & NETIF_F_LRO)
4233 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4234 break;
4235 default:
4236 break;
4237 }
4238
4239 return ret;
4240}
4241
developer6c5cbb52022-08-12 11:37:45 +08004242static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4243{
4244 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004245 struct mtk_eth *eth = mac->hw;
4246 u32 val;
4247
4248 pause->autoneg = 0;
4249
4250 if (mac->type == MTK_GDM_TYPE) {
4251 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4252
4253 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4254 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4255 } else if (mac->type == MTK_XGDM_TYPE) {
4256 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004257
developerf2823bb2022-12-29 18:20:14 +08004258 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4259 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4260 }
developer6c5cbb52022-08-12 11:37:45 +08004261}
4262
4263static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4264{
4265 struct mtk_mac *mac = netdev_priv(dev);
4266
4267 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4268}
4269
developer9b725932022-11-24 16:25:56 +08004270static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4271{
4272 struct mtk_mac *mac = netdev_priv(dev);
4273 struct mtk_eth *eth = mac->hw;
4274 u32 val;
4275
4276 if (mac->type == MTK_GDM_TYPE) {
4277 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4278
4279 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4280 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4281 }
4282
4283 return phylink_ethtool_get_eee(mac->phylink, eee);
4284}
4285
4286static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4287{
4288 struct mtk_mac *mac = netdev_priv(dev);
4289 struct mtk_eth *eth = mac->hw;
4290
4291 if (mac->type == MTK_GDM_TYPE) {
4292 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4293 return -EINVAL;
4294
4295 mac->tx_lpi_timer = eee->tx_lpi_timer;
4296
4297 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4298 }
4299
4300 return phylink_ethtool_set_eee(mac->phylink, eee);
4301}
4302
developerfd40db22021-04-29 10:08:25 +08004303static const struct ethtool_ops mtk_ethtool_ops = {
4304 .get_link_ksettings = mtk_get_link_ksettings,
4305 .set_link_ksettings = mtk_set_link_ksettings,
4306 .get_drvinfo = mtk_get_drvinfo,
4307 .get_msglevel = mtk_get_msglevel,
4308 .set_msglevel = mtk_set_msglevel,
4309 .nway_reset = mtk_nway_reset,
4310 .get_link = ethtool_op_get_link,
4311 .get_strings = mtk_get_strings,
4312 .get_sset_count = mtk_get_sset_count,
4313 .get_ethtool_stats = mtk_get_ethtool_stats,
4314 .get_rxnfc = mtk_get_rxnfc,
4315 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004316 .get_pauseparam = mtk_get_pauseparam,
4317 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004318 .get_eee = mtk_get_eee,
4319 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004320};
4321
4322static const struct net_device_ops mtk_netdev_ops = {
4323 .ndo_init = mtk_init,
4324 .ndo_uninit = mtk_uninit,
4325 .ndo_open = mtk_open,
4326 .ndo_stop = mtk_stop,
4327 .ndo_start_xmit = mtk_start_xmit,
4328 .ndo_set_mac_address = mtk_set_mac_address,
4329 .ndo_validate_addr = eth_validate_addr,
4330 .ndo_do_ioctl = mtk_do_ioctl,
4331 .ndo_tx_timeout = mtk_tx_timeout,
4332 .ndo_get_stats64 = mtk_get_stats64,
4333 .ndo_fix_features = mtk_fix_features,
4334 .ndo_set_features = mtk_set_features,
4335#ifdef CONFIG_NET_POLL_CONTROLLER
4336 .ndo_poll_controller = mtk_poll_controller,
4337#endif
4338};
4339
4340static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4341{
4342 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004343 const char *label;
developerfd40db22021-04-29 10:08:25 +08004344 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004345 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004346 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004347 struct mtk_phylink_priv *phylink_priv;
4348 struct fwnode_handle *fixed_node;
4349 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004350
4351 if (!_id) {
4352 dev_err(eth->dev, "missing mac id\n");
4353 return -EINVAL;
4354 }
4355
4356 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004357 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004358 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4359 return -EINVAL;
4360 }
4361
4362 if (eth->netdev[id]) {
4363 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4364 return -EINVAL;
4365 }
4366
4367 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4368 if (!eth->netdev[id]) {
4369 dev_err(eth->dev, "alloc_etherdev failed\n");
4370 return -ENOMEM;
4371 }
4372 mac = netdev_priv(eth->netdev[id]);
4373 eth->mac[id] = mac;
4374 mac->id = id;
4375 mac->hw = eth;
4376 mac->of_node = np;
4377
4378 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4379 mac->hwlro_ip_cnt = 0;
4380
4381 mac->hw_stats = devm_kzalloc(eth->dev,
4382 sizeof(*mac->hw_stats),
4383 GFP_KERNEL);
4384 if (!mac->hw_stats) {
4385 dev_err(eth->dev, "failed to allocate counter memory\n");
4386 err = -ENOMEM;
4387 goto free_netdev;
4388 }
4389 spin_lock_init(&mac->hw_stats->stats_lock);
4390 u64_stats_init(&mac->hw_stats->syncp);
4391 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4392
4393 /* phylink create */
4394 phy_mode = of_get_phy_mode(np);
4395 if (phy_mode < 0) {
4396 dev_err(eth->dev, "incorrect phy-mode\n");
4397 err = -EINVAL;
4398 goto free_netdev;
4399 }
4400
4401 /* mac config is not set */
4402 mac->interface = PHY_INTERFACE_MODE_NA;
4403 mac->mode = MLO_AN_PHY;
4404 mac->speed = SPEED_UNKNOWN;
4405
developer9b725932022-11-24 16:25:56 +08004406 mac->tx_lpi_timer = 1;
4407
developerfd40db22021-04-29 10:08:25 +08004408 mac->phylink_config.dev = &eth->netdev[id]->dev;
4409 mac->phylink_config.type = PHYLINK_NETDEV;
4410
developer30e13e72022-11-03 10:21:24 +08004411 mac->type = 0;
4412 if (!of_property_read_string(np, "mac-type", &label)) {
4413 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4414 if (!strcasecmp(label, gdm_type(mac_type)))
4415 break;
4416 }
4417
4418 switch (mac_type) {
4419 case 0:
4420 mac->type = MTK_GDM_TYPE;
4421 break;
4422 case 1:
4423 mac->type = MTK_XGDM_TYPE;
4424 break;
4425 default:
4426 dev_warn(eth->dev, "incorrect mac-type\n");
4427 break;
4428 };
4429 }
developer089e8852022-09-28 14:43:46 +08004430
developerfd40db22021-04-29 10:08:25 +08004431 phylink = phylink_create(&mac->phylink_config,
4432 of_fwnode_handle(mac->of_node),
4433 phy_mode, &mtk_phylink_ops);
4434 if (IS_ERR(phylink)) {
4435 err = PTR_ERR(phylink);
4436 goto free_netdev;
4437 }
4438
4439 mac->phylink = phylink;
4440
developera2613e62022-07-01 18:29:37 +08004441 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4442 "fixed-link");
4443 if (fixed_node) {
4444 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4445 0, GPIOD_IN, "?");
4446 if (!IS_ERR(desc)) {
4447 struct device_node *phy_np;
4448 const char *label;
4449 int irq, phyaddr;
4450
4451 phylink_priv = &mac->phylink_priv;
4452
4453 phylink_priv->desc = desc;
4454 phylink_priv->id = id;
4455 phylink_priv->link = -1;
4456
4457 irq = gpiod_to_irq(desc);
4458 if (irq > 0) {
4459 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4460 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4461 "ethernet:fixed link", mac);
4462 }
4463
developer8b6f2402022-11-28 13:42:34 +08004464 if (!of_property_read_string(to_of_node(fixed_node),
4465 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004466 if (strlen(label) < 16) {
4467 strncpy(phylink_priv->label, label,
4468 strlen(label));
4469 } else
developer8b6f2402022-11-28 13:42:34 +08004470 dev_err(eth->dev, "insufficient space for label!\n");
4471 }
developera2613e62022-07-01 18:29:37 +08004472
4473 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4474 if (phy_np) {
4475 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4476 phylink_priv->phyaddr = phyaddr;
4477 }
4478 }
4479 fwnode_handle_put(fixed_node);
4480 }
4481
developerfd40db22021-04-29 10:08:25 +08004482 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4483 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4484 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4485 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4486
4487 eth->netdev[id]->hw_features = eth->soc->hw_features;
4488 if (eth->hwlro)
4489 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4490
4491 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4492 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4493 eth->netdev[id]->features |= eth->soc->hw_features;
4494 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4495
4496 eth->netdev[id]->irq = eth->irq[0];
4497 eth->netdev[id]->dev.of_node = np;
4498
4499 return 0;
4500
4501free_netdev:
4502 free_netdev(eth->netdev[id]);
4503 return err;
4504}
4505
developer3f28d382023-03-07 16:06:30 +08004506void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4507{
4508 struct net_device *dev, *tmp;
4509 LIST_HEAD(dev_list);
4510 int i;
4511
4512 rtnl_lock();
4513
4514 for (i = 0; i < MTK_MAC_COUNT; i++) {
4515 dev = eth->netdev[i];
4516
4517 if (!dev || !(dev->flags & IFF_UP))
4518 continue;
4519
4520 list_add_tail(&dev->close_list, &dev_list);
4521 }
4522
4523 dev_close_many(&dev_list, false);
4524
4525 eth->dma_dev = dma_dev;
4526
4527 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4528 list_del_init(&dev->close_list);
4529 dev_open(dev, NULL);
4530 }
4531
4532 rtnl_unlock();
4533}
4534
developerfd40db22021-04-29 10:08:25 +08004535static int mtk_probe(struct platform_device *pdev)
4536{
4537 struct device_node *mac_np;
4538 struct mtk_eth *eth;
4539 int err, i;
4540
4541 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4542 if (!eth)
4543 return -ENOMEM;
4544
4545 eth->soc = of_device_get_match_data(&pdev->dev);
4546
4547 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004548 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004549 eth->base = devm_platform_ioremap_resource(pdev, 0);
4550 if (IS_ERR(eth->base))
4551 return PTR_ERR(eth->base);
4552
developer089e8852022-09-28 14:43:46 +08004553 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4554 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4555 if (IS_ERR(eth->sram_base))
4556 return PTR_ERR(eth->sram_base);
4557 }
4558
developerfd40db22021-04-29 10:08:25 +08004559 if(eth->soc->has_sram) {
4560 struct resource *res;
4561 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004562 if (unlikely(!res))
4563 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004564 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4565 }
4566
developer68ce74f2023-01-03 16:11:57 +08004567 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004568 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004569
developer089e8852022-09-28 14:43:46 +08004570 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4571 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4572 if (!err) {
4573 err = dma_set_coherent_mask(&pdev->dev,
4574 DMA_BIT_MASK(36));
4575 if (err) {
4576 dev_err(&pdev->dev, "Wrong DMA config\n");
4577 return -EINVAL;
4578 }
4579 }
4580 }
4581
developerfd40db22021-04-29 10:08:25 +08004582 spin_lock_init(&eth->page_lock);
4583 spin_lock_init(&eth->tx_irq_lock);
4584 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004585 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004586
4587 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4588 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4589 "mediatek,ethsys");
4590 if (IS_ERR(eth->ethsys)) {
4591 dev_err(&pdev->dev, "no ethsys regmap found\n");
4592 return PTR_ERR(eth->ethsys);
4593 }
4594 }
4595
4596 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4597 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4598 "mediatek,infracfg");
4599 if (IS_ERR(eth->infra)) {
4600 dev_err(&pdev->dev, "no infracfg regmap found\n");
4601 return PTR_ERR(eth->infra);
4602 }
4603 }
4604
developer3f28d382023-03-07 16:06:30 +08004605 if (of_dma_is_coherent(pdev->dev.of_node)) {
4606 struct regmap *cci;
4607
4608 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4609 "cci-control-port");
4610 /* enable CPU/bus coherency */
4611 if (!IS_ERR(cci))
4612 regmap_write(cci, 0, 3);
4613 }
4614
developerfd40db22021-04-29 10:08:25 +08004615 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004616 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
developerfd40db22021-04-29 10:08:25 +08004617 GFP_KERNEL);
developer4e8a3fd2023-04-10 18:05:44 +08004618 if (!eth->sgmii)
developerfd40db22021-04-29 10:08:25 +08004619 return -ENOMEM;
4620
developer4e8a3fd2023-04-10 18:05:44 +08004621 err = mtk_sgmii_init(eth, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004622 eth->soc->ana_rgc3);
developer089e8852022-09-28 14:43:46 +08004623 if (err)
4624 return err;
4625 }
4626
4627 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004628 eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii),
4629 GFP_KERNEL);
4630 if (!eth->usxgmii)
4631 return -ENOMEM;
developer089e8852022-09-28 14:43:46 +08004632
developer4e8a3fd2023-04-10 18:05:44 +08004633 err = mtk_usxgmii_init(eth, pdev->dev.of_node);
developer089e8852022-09-28 14:43:46 +08004634 if (err)
4635 return err;
4636
4637 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004638 if (err)
4639 return err;
4640 }
4641
4642 if (eth->soc->required_pctl) {
4643 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4644 "mediatek,pctl");
4645 if (IS_ERR(eth->pctl)) {
4646 dev_err(&pdev->dev, "no pctl regmap found\n");
4647 return PTR_ERR(eth->pctl);
4648 }
4649 }
4650
developer18f46a82021-07-20 21:08:21 +08004651 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004652 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4653 eth->irq[i] = eth->irq[0];
4654 else
4655 eth->irq[i] = platform_get_irq(pdev, i);
4656 if (eth->irq[i] < 0) {
4657 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4658 return -ENXIO;
4659 }
4660 }
4661
4662 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4663 eth->clks[i] = devm_clk_get(eth->dev,
4664 mtk_clks_source_name[i]);
4665 if (IS_ERR(eth->clks[i])) {
4666 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4667 return -EPROBE_DEFER;
4668 if (eth->soc->required_clks & BIT(i)) {
4669 dev_err(&pdev->dev, "clock %s not found\n",
4670 mtk_clks_source_name[i]);
4671 return -EINVAL;
4672 }
4673 eth->clks[i] = NULL;
4674 }
4675 }
4676
4677 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4678 INIT_WORK(&eth->pending_work, mtk_pending_work);
4679
developer8051e042022-04-08 13:26:36 +08004680 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004681 if (err)
4682 return err;
4683
4684 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4685
4686 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4687 if (!of_device_is_compatible(mac_np,
4688 "mediatek,eth-mac"))
4689 continue;
4690
4691 if (!of_device_is_available(mac_np))
4692 continue;
4693
4694 err = mtk_add_mac(eth, mac_np);
4695 if (err) {
4696 of_node_put(mac_np);
4697 goto err_deinit_hw;
4698 }
4699 }
4700
developer18f46a82021-07-20 21:08:21 +08004701 err = mtk_napi_init(eth);
4702 if (err)
4703 goto err_free_dev;
4704
developerfd40db22021-04-29 10:08:25 +08004705 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4706 err = devm_request_irq(eth->dev, eth->irq[0],
4707 mtk_handle_irq, 0,
4708 dev_name(eth->dev), eth);
4709 } else {
4710 err = devm_request_irq(eth->dev, eth->irq[1],
4711 mtk_handle_irq_tx, 0,
4712 dev_name(eth->dev), eth);
4713 if (err)
4714 goto err_free_dev;
4715
4716 err = devm_request_irq(eth->dev, eth->irq[2],
4717 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004718 dev_name(eth->dev), &eth->rx_napi[0]);
4719 if (err)
4720 goto err_free_dev;
4721
developer793f7b42022-05-20 13:54:51 +08004722 if (MTK_MAX_IRQ_NUM > 3) {
4723 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4724 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4725 err = devm_request_irq(eth->dev,
4726 eth->irq[2 + i],
4727 mtk_handle_irq_rx, 0,
4728 dev_name(eth->dev),
4729 &eth->rx_napi[i]);
4730 if (err)
4731 goto err_free_dev;
4732 }
4733 } else {
4734 err = devm_request_irq(eth->dev, eth->irq[3],
4735 mtk_handle_fe_irq, 0,
4736 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004737 if (err)
4738 goto err_free_dev;
4739 }
4740 }
developerfd40db22021-04-29 10:08:25 +08004741 }
developer8051e042022-04-08 13:26:36 +08004742
developerfd40db22021-04-29 10:08:25 +08004743 if (err)
4744 goto err_free_dev;
4745
4746 /* No MT7628/88 support yet */
4747 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4748 err = mtk_mdio_init(eth);
4749 if (err)
4750 goto err_free_dev;
4751 }
4752
4753 for (i = 0; i < MTK_MAX_DEVS; i++) {
4754 if (!eth->netdev[i])
4755 continue;
4756
4757 err = register_netdev(eth->netdev[i]);
4758 if (err) {
4759 dev_err(eth->dev, "error bringing up device\n");
4760 goto err_deinit_mdio;
4761 } else
4762 netif_info(eth, probe, eth->netdev[i],
4763 "mediatek frame engine at 0x%08lx, irq %d\n",
4764 eth->netdev[i]->base_addr, eth->irq[0]);
4765 }
4766
4767 /* we run 2 devices on the same DMA ring so we need a dummy device
4768 * for NAPI to work
4769 */
4770 init_dummy_netdev(&eth->dummy_dev);
4771 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4772 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004773 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004774 MTK_NAPI_WEIGHT);
4775
developer18f46a82021-07-20 21:08:21 +08004776 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4777 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4778 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4779 mtk_napi_rx, MTK_NAPI_WEIGHT);
4780 }
4781
developer75e4dad2022-11-16 15:17:14 +08004782#if defined(CONFIG_XFRM_OFFLOAD)
4783 mtk_ipsec_offload_init(eth);
4784#endif
developerfd40db22021-04-29 10:08:25 +08004785 mtketh_debugfs_init(eth);
4786 debug_proc_init(eth);
4787
4788 platform_set_drvdata(pdev, eth);
4789
developer8051e042022-04-08 13:26:36 +08004790 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004791#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004792 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4793 eth->mtk_dma_monitor_timer.expires = jiffies;
4794 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004795#endif
developer8051e042022-04-08 13:26:36 +08004796
developerfd40db22021-04-29 10:08:25 +08004797 return 0;
4798
4799err_deinit_mdio:
4800 mtk_mdio_cleanup(eth);
4801err_free_dev:
4802 mtk_free_dev(eth);
4803err_deinit_hw:
4804 mtk_hw_deinit(eth);
4805
4806 return err;
4807}
4808
4809static int mtk_remove(struct platform_device *pdev)
4810{
4811 struct mtk_eth *eth = platform_get_drvdata(pdev);
4812 struct mtk_mac *mac;
4813 int i;
4814
4815 /* stop all devices to make sure that dma is properly shut down */
4816 for (i = 0; i < MTK_MAC_COUNT; i++) {
4817 if (!eth->netdev[i])
4818 continue;
4819 mtk_stop(eth->netdev[i]);
4820 mac = netdev_priv(eth->netdev[i]);
4821 phylink_disconnect_phy(mac->phylink);
4822 }
4823
4824 mtk_hw_deinit(eth);
4825
4826 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004827 netif_napi_del(&eth->rx_napi[0].napi);
4828
4829 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4830 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4831 netif_napi_del(&eth->rx_napi[i].napi);
4832 }
4833
developerfd40db22021-04-29 10:08:25 +08004834 mtk_cleanup(eth);
4835 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004836 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4837 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004838
4839 return 0;
4840}
4841
4842static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004843 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004844 .caps = MT7623_CAPS | MTK_HWLRO,
4845 .hw_features = MTK_HW_FEATURES,
4846 .required_clks = MT7623_CLKS_BITMAP,
4847 .required_pctl = true,
4848 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004849 .txrx = {
4850 .txd_size = sizeof(struct mtk_tx_dma),
4851 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004852 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004853 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4854 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4855 },
developerfd40db22021-04-29 10:08:25 +08004856};
4857
4858static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004859 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004860 .caps = MT7621_CAPS,
4861 .hw_features = MTK_HW_FEATURES,
4862 .required_clks = MT7621_CLKS_BITMAP,
4863 .required_pctl = false,
4864 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004865 .txrx = {
4866 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004867 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004868 .rxd_size = sizeof(struct mtk_rx_dma),
4869 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4870 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4871 },
developerfd40db22021-04-29 10:08:25 +08004872};
4873
4874static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004875 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004876 .ana_rgc3 = 0x2028,
4877 .caps = MT7622_CAPS | MTK_HWLRO,
4878 .hw_features = MTK_HW_FEATURES,
4879 .required_clks = MT7622_CLKS_BITMAP,
4880 .required_pctl = false,
4881 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004882 .txrx = {
4883 .txd_size = sizeof(struct mtk_tx_dma),
4884 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004885 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004886 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4887 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4888 },
developerfd40db22021-04-29 10:08:25 +08004889};
4890
4891static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004892 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004893 .caps = MT7623_CAPS | MTK_HWLRO,
4894 .hw_features = MTK_HW_FEATURES,
4895 .required_clks = MT7623_CLKS_BITMAP,
4896 .required_pctl = true,
4897 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004898 .txrx = {
4899 .txd_size = sizeof(struct mtk_tx_dma),
4900 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004901 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004902 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4903 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4904 },
developerfd40db22021-04-29 10:08:25 +08004905};
4906
4907static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004908 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004909 .ana_rgc3 = 0x128,
4910 .caps = MT7629_CAPS | MTK_HWLRO,
4911 .hw_features = MTK_HW_FEATURES,
4912 .required_clks = MT7629_CLKS_BITMAP,
4913 .required_pctl = false,
4914 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004915 .txrx = {
4916 .txd_size = sizeof(struct mtk_tx_dma),
4917 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004918 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004919 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4920 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4921 },
developerfd40db22021-04-29 10:08:25 +08004922};
4923
4924static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004925 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004926 .ana_rgc3 = 0x128,
4927 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004928 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004929 .required_clks = MT7986_CLKS_BITMAP,
4930 .required_pctl = false,
4931 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004932 .txrx = {
4933 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004934 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004935 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004936 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4937 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4938 },
developerfd40db22021-04-29 10:08:25 +08004939};
4940
developer255bba22021-07-27 15:16:33 +08004941static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004942 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004943 .ana_rgc3 = 0x128,
4944 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004945 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004946 .required_clks = MT7981_CLKS_BITMAP,
4947 .required_pctl = false,
4948 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004949 .txrx = {
4950 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004951 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004952 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004953 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4954 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4955 },
developer255bba22021-07-27 15:16:33 +08004956};
4957
developer089e8852022-09-28 14:43:46 +08004958static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004959 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08004960 .ana_rgc3 = 0x128,
4961 .caps = MT7988_CAPS,
4962 .hw_features = MTK_HW_FEATURES,
4963 .required_clks = MT7988_CLKS_BITMAP,
4964 .required_pctl = false,
4965 .has_sram = true,
4966 .txrx = {
4967 .txd_size = sizeof(struct mtk_tx_dma_v2),
4968 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004969 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08004970 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4971 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4972 },
4973};
4974
developerfd40db22021-04-29 10:08:25 +08004975static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08004976 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08004977 .caps = MT7628_CAPS,
4978 .hw_features = MTK_HW_FEATURES_MT7628,
4979 .required_clks = MT7628_CLKS_BITMAP,
4980 .required_pctl = false,
4981 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004982 .txrx = {
4983 .txd_size = sizeof(struct mtk_tx_dma),
4984 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004985 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08004986 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4987 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4988 },
developerfd40db22021-04-29 10:08:25 +08004989};
4990
4991const struct of_device_id of_mtk_match[] = {
4992 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4993 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4994 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4995 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4996 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4997 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004998 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004999 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08005000 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
5001 {},
5002};
5003MODULE_DEVICE_TABLE(of, of_mtk_match);
5004
5005static struct platform_driver mtk_driver = {
5006 .probe = mtk_probe,
5007 .remove = mtk_remove,
5008 .driver = {
5009 .name = "mtk_soc_eth",
5010 .of_match_table = of_mtk_match,
5011 },
5012};
5013
5014module_platform_driver(mtk_driver);
5015
5016MODULE_LICENSE("GPL");
5017MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5018MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");