blob: 9836e99b0880a60264c59869739bdb1a52ecad85 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/mfd/syscon.h>
13#include <linux/regmap.h>
14#include <linux/clk.h>
15#include <linux/pm_runtime.h>
16#include <linux/if_vlan.h>
17#include <linux/reset.h>
18#include <linux/tcp.h>
19#include <linux/interrupt.h>
20#include <linux/pinctrl/devinfo.h>
21#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080022#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080023#include <net/dsa.h>
24
25#include "mtk_eth_soc.h"
26#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080027#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080028
29#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
30#include "mtk_hnat/nf_hnat_mtk.h"
31#endif
32
developer75e4dad2022-11-16 15:17:14 +080033#if defined(CONFIG_XFRM_OFFLOAD)
34#include <crypto/sha.h>
35#include <net/xfrm.h>
36#include "mtk_ipsec.h"
37#endif
38
developerfd40db22021-04-29 10:08:25 +080039static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080040atomic_t reset_lock = ATOMIC_INIT(0);
41atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080042atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080043
developerfd40db22021-04-29 10:08:25 +080044module_param_named(msg_level, mtk_msg_level, int, 0);
45MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080046DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080047
48#define MTK_ETHTOOL_STAT(x) { #x, \
49 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
50
developer68ce74f2023-01-03 16:11:57 +080051static const struct mtk_reg_map mtk_reg_map = {
52 .tx_irq_mask = 0x1a1c,
53 .tx_irq_status = 0x1a18,
54 .pdma = {
55 .rx_ptr = 0x0900,
56 .rx_cnt_cfg = 0x0904,
57 .pcrx_ptr = 0x0908,
58 .glo_cfg = 0x0a04,
59 .rst_idx = 0x0a08,
60 .delay_irq = 0x0a0c,
61 .irq_status = 0x0a20,
62 .irq_mask = 0x0a28,
63 .int_grp = 0x0a50,
64 .int_grp2 = 0x0a54,
65 },
66 .qdma = {
67 .qtx_cfg = 0x1800,
68 .qtx_sch = 0x1804,
69 .rx_ptr = 0x1900,
70 .rx_cnt_cfg = 0x1904,
71 .qcrx_ptr = 0x1908,
72 .glo_cfg = 0x1a04,
73 .rst_idx = 0x1a08,
74 .delay_irq = 0x1a0c,
75 .fc_th = 0x1a10,
76 .tx_sch_rate = 0x1a14,
77 .int_grp = 0x1a20,
78 .int_grp2 = 0x1a24,
79 .hred2 = 0x1a44,
80 .ctx_ptr = 0x1b00,
81 .dtx_ptr = 0x1b04,
82 .crx_ptr = 0x1b10,
83 .drx_ptr = 0x1b14,
84 .fq_head = 0x1b20,
85 .fq_tail = 0x1b24,
86 .fq_count = 0x1b28,
87 .fq_blen = 0x1b2c,
88 },
89 .gdm1_cnt = 0x2400,
90 .gdma_to_ppe0 = 0x4444,
91 .ppe_base = {
92 [0] = 0x0c00,
93 },
94 .wdma_base = {
95 [0] = 0x2800,
96 [1] = 0x2c00,
97 },
98};
99
100static const struct mtk_reg_map mt7628_reg_map = {
101 .tx_irq_mask = 0x0a28,
102 .tx_irq_status = 0x0a20,
103 .pdma = {
104 .rx_ptr = 0x0900,
105 .rx_cnt_cfg = 0x0904,
106 .pcrx_ptr = 0x0908,
107 .glo_cfg = 0x0a04,
108 .rst_idx = 0x0a08,
109 .delay_irq = 0x0a0c,
110 .irq_status = 0x0a20,
111 .irq_mask = 0x0a28,
112 .int_grp = 0x0a50,
113 .int_grp2 = 0x0a54,
114 },
115};
116
117static const struct mtk_reg_map mt7986_reg_map = {
118 .tx_irq_mask = 0x461c,
119 .tx_irq_status = 0x4618,
120 .pdma = {
121 .rx_ptr = 0x6100,
122 .rx_cnt_cfg = 0x6104,
123 .pcrx_ptr = 0x6108,
124 .glo_cfg = 0x6204,
125 .rst_idx = 0x6208,
126 .delay_irq = 0x620c,
127 .irq_status = 0x6220,
128 .irq_mask = 0x6228,
129 .int_grp = 0x6250,
130 .int_grp2 = 0x6254,
131 },
132 .qdma = {
133 .qtx_cfg = 0x4400,
134 .qtx_sch = 0x4404,
135 .rx_ptr = 0x4500,
136 .rx_cnt_cfg = 0x4504,
137 .qcrx_ptr = 0x4508,
138 .glo_cfg = 0x4604,
139 .rst_idx = 0x4608,
140 .delay_irq = 0x460c,
141 .fc_th = 0x4610,
142 .int_grp = 0x4620,
143 .int_grp2 = 0x4624,
144 .hred2 = 0x4644,
145 .ctx_ptr = 0x4700,
146 .dtx_ptr = 0x4704,
147 .crx_ptr = 0x4710,
148 .drx_ptr = 0x4714,
149 .fq_head = 0x4720,
150 .fq_tail = 0x4724,
151 .fq_count = 0x4728,
152 .fq_blen = 0x472c,
153 .tx_sch_rate = 0x4798,
154 },
155 .gdm1_cnt = 0x1c00,
156 .gdma_to_ppe0 = 0x3333,
157 .ppe_base = {
158 [0] = 0x2000,
159 [1] = 0x2400,
160 },
161 .wdma_base = {
162 [0] = 0x4800,
163 [1] = 0x4c00,
164 },
165};
166
167static const struct mtk_reg_map mt7988_reg_map = {
168 .tx_irq_mask = 0x461c,
169 .tx_irq_status = 0x4618,
170 .pdma = {
171 .rx_ptr = 0x6900,
172 .rx_cnt_cfg = 0x6904,
173 .pcrx_ptr = 0x6908,
174 .glo_cfg = 0x6a04,
175 .rst_idx = 0x6a08,
176 .delay_irq = 0x6a0c,
177 .irq_status = 0x6a20,
178 .irq_mask = 0x6a28,
179 .int_grp = 0x6a50,
180 .int_grp2 = 0x6a54,
181 },
182 .qdma = {
183 .qtx_cfg = 0x4400,
184 .qtx_sch = 0x4404,
185 .rx_ptr = 0x4500,
186 .rx_cnt_cfg = 0x4504,
187 .qcrx_ptr = 0x4508,
188 .glo_cfg = 0x4604,
189 .rst_idx = 0x4608,
190 .delay_irq = 0x460c,
191 .fc_th = 0x4610,
192 .int_grp = 0x4620,
193 .int_grp2 = 0x4624,
194 .hred2 = 0x4644,
195 .ctx_ptr = 0x4700,
196 .dtx_ptr = 0x4704,
197 .crx_ptr = 0x4710,
198 .drx_ptr = 0x4714,
199 .fq_head = 0x4720,
200 .fq_tail = 0x4724,
201 .fq_count = 0x4728,
202 .fq_blen = 0x472c,
203 .tx_sch_rate = 0x4798,
204 },
205 .gdm1_cnt = 0x1c00,
206 .gdma_to_ppe0 = 0x3333,
207 .ppe_base = {
208 [0] = 0x2000,
209 [1] = 0x2400,
210 [2] = 0x2c00,
211 },
212 .wdma_base = {
213 [0] = 0x4800,
214 [1] = 0x4c00,
215 [2] = 0x5000,
216 },
217};
218
developerfd40db22021-04-29 10:08:25 +0800219/* strings used by ethtool */
220static const struct mtk_ethtool_stats {
221 char str[ETH_GSTRING_LEN];
222 u32 offset;
223} mtk_ethtool_stats[] = {
224 MTK_ETHTOOL_STAT(tx_bytes),
225 MTK_ETHTOOL_STAT(tx_packets),
226 MTK_ETHTOOL_STAT(tx_skip),
227 MTK_ETHTOOL_STAT(tx_collisions),
228 MTK_ETHTOOL_STAT(rx_bytes),
229 MTK_ETHTOOL_STAT(rx_packets),
230 MTK_ETHTOOL_STAT(rx_overflow),
231 MTK_ETHTOOL_STAT(rx_fcs_errors),
232 MTK_ETHTOOL_STAT(rx_short_errors),
233 MTK_ETHTOOL_STAT(rx_long_errors),
234 MTK_ETHTOOL_STAT(rx_checksum_errors),
235 MTK_ETHTOOL_STAT(rx_flow_control_packets),
236};
237
238static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800239 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
240 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800241 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
242 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800243 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
244 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
245 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
246 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
247 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
248 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
249 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
250 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
251 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800252};
253
254void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
255{
256 __raw_writel(val, eth->base + reg);
257}
258
259u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
260{
261 return __raw_readl(eth->base + reg);
262}
263
264u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
265{
266 u32 val;
267
268 val = mtk_r32(eth, reg);
269 val &= ~mask;
270 val |= set;
271 mtk_w32(eth, val, reg);
272 return reg;
273}
274
275static int mtk_mdio_busy_wait(struct mtk_eth *eth)
276{
277 unsigned long t_start = jiffies;
278
279 while (1) {
280 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
281 return 0;
282 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
283 break;
developerc4671b22021-05-28 13:16:42 +0800284 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800285 }
286
287 dev_err(eth->dev, "mdio: MDIO timeout\n");
288 return -1;
289}
290
developer599cda42022-05-24 15:13:31 +0800291u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
292 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800293{
294 if (mtk_mdio_busy_wait(eth))
295 return -1;
296
297 write_data &= 0xffff;
298
developer599cda42022-05-24 15:13:31 +0800299 if (phy_reg & MII_ADDR_C45) {
300 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
301 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
302 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
303 MTK_PHY_IAC);
304
305 if (mtk_mdio_busy_wait(eth))
306 return -1;
307
308 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
309 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
310 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
311 MTK_PHY_IAC);
312 } else {
313 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
314 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
315 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
316 MTK_PHY_IAC);
317 }
developerfd40db22021-04-29 10:08:25 +0800318
319 if (mtk_mdio_busy_wait(eth))
320 return -1;
321
322 return 0;
323}
324
developer599cda42022-05-24 15:13:31 +0800325u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800326{
327 u32 d;
328
329 if (mtk_mdio_busy_wait(eth))
330 return 0xffff;
331
developer599cda42022-05-24 15:13:31 +0800332 if (phy_reg & MII_ADDR_C45) {
333 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
334 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
335 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
336 MTK_PHY_IAC);
337
338 if (mtk_mdio_busy_wait(eth))
339 return 0xffff;
340
341 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
342 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
343 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
344 MTK_PHY_IAC);
345 } else {
346 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
347 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
348 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
349 MTK_PHY_IAC);
350 }
developerfd40db22021-04-29 10:08:25 +0800351
352 if (mtk_mdio_busy_wait(eth))
353 return 0xffff;
354
355 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
356
357 return d;
358}
359
360static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
361 int phy_reg, u16 val)
362{
363 struct mtk_eth *eth = bus->priv;
364
365 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
366}
367
368static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
369{
370 struct mtk_eth *eth = bus->priv;
371
372 return _mtk_mdio_read(eth, phy_addr, phy_reg);
373}
374
developerabeadd52022-08-15 11:26:44 +0800375static int mtk_mdio_reset(struct mii_bus *bus)
376{
377 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
378 * we just need to wait until device ready.
379 */
380 mdelay(20);
381
382 return 0;
383}
384
developerfd40db22021-04-29 10:08:25 +0800385static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
386 phy_interface_t interface)
387{
developer543e7922022-12-01 11:24:47 +0800388 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800389
390 /* Check DDR memory type.
391 * Currently TRGMII mode with DDR2 memory is not supported.
392 */
393 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
394 if (interface == PHY_INTERFACE_MODE_TRGMII &&
395 val & SYSCFG_DRAM_TYPE_DDR2) {
396 dev_err(eth->dev,
397 "TRGMII mode with DDR2 memory is not supported!\n");
398 return -EOPNOTSUPP;
399 }
400
401 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
402 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
403
404 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
405 ETHSYS_TRGMII_MT7621_MASK, val);
406
407 return 0;
408}
409
410static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
411 phy_interface_t interface, int speed)
412{
413 u32 val;
414 int ret;
415
416 if (interface == PHY_INTERFACE_MODE_TRGMII) {
417 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
418 val = 500000000;
419 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
420 if (ret)
421 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
422 return;
423 }
424
425 val = (speed == SPEED_1000) ?
426 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
427 mtk_w32(eth, val, INTF_MODE);
428
429 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
430 ETHSYS_TRGMII_CLK_SEL362_5,
431 ETHSYS_TRGMII_CLK_SEL362_5);
432
433 val = (speed == SPEED_1000) ? 250000000 : 500000000;
434 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
435 if (ret)
436 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
437
438 val = (speed == SPEED_1000) ?
439 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
440 mtk_w32(eth, val, TRGMII_RCK_CTRL);
441
442 val = (speed == SPEED_1000) ?
443 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
444 mtk_w32(eth, val, TRGMII_TCK_CTRL);
445}
446
developer089e8852022-09-28 14:43:46 +0800447static void mtk_setup_bridge_switch(struct mtk_eth *eth)
448{
449 int val;
450
451 /* Force Port1 XGMAC Link Up */
452 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
453 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
454 MTK_XGMAC_STS(MTK_GMAC1_ID));
455
456 /* Adjust GSW bridge IPG to 11*/
457 val = mtk_r32(eth, MTK_GSW_CFG);
458 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
459 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
460 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
461 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800462}
463
developer9b725932022-11-24 16:25:56 +0800464static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
465{
466 struct mtk_eth *eth = mac->hw;
467 u32 mcr, mcr_cur;
468 u32 val;
469
470 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
471 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
472
473 if (enable) {
474 mac->tx_lpi_enabled = 1;
475
476 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
477 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
478 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
479 mac->tx_lpi_timer) |
480 FIELD_PREP(MAC_EEE_RESV0, 14);
481 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
482
483 switch (mac->speed) {
484 case SPEED_1000:
485 mcr |= MAC_MCR_FORCE_EEE1000;
486 break;
487 case SPEED_100:
488 mcr |= MAC_MCR_FORCE_EEE100;
489 break;
490 };
491 } else {
492 mac->tx_lpi_enabled = 0;
493
494 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
495 }
496
497 /* Only update control register when needed! */
498 if (mcr != mcr_cur)
499 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
500}
501
developerfd40db22021-04-29 10:08:25 +0800502static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
503 const struct phylink_link_state *state)
504{
505 struct mtk_mac *mac = container_of(config, struct mtk_mac,
506 phylink_config);
507 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800508 u32 sid, i;
developer543e7922022-12-01 11:24:47 +0800509 int val = 0, ge_mode, err = 0;
developer82eae452023-02-13 10:04:09 +0800510 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800511
512 /* MT76x8 has no hardware settings between for the MAC */
513 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
514 mac->interface != state->interface) {
515 /* Setup soc pin functions */
516 switch (state->interface) {
517 case PHY_INTERFACE_MODE_TRGMII:
518 if (mac->id)
519 goto err_phy;
520 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
521 MTK_GMAC1_TRGMII))
522 goto err_phy;
523 /* fall through */
524 case PHY_INTERFACE_MODE_RGMII_TXID:
525 case PHY_INTERFACE_MODE_RGMII_RXID:
526 case PHY_INTERFACE_MODE_RGMII_ID:
527 case PHY_INTERFACE_MODE_RGMII:
528 case PHY_INTERFACE_MODE_MII:
529 case PHY_INTERFACE_MODE_REVMII:
530 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800531 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800532 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
533 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
534 if (err)
535 goto init_err;
536 }
537 break;
538 case PHY_INTERFACE_MODE_1000BASEX:
539 case PHY_INTERFACE_MODE_2500BASEX:
540 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800541 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800542 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
543 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
544 if (err)
545 goto init_err;
546 }
547 break;
548 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800549 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800550 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
551 err = mtk_gmac_gephy_path_setup(eth, mac->id);
552 if (err)
553 goto init_err;
554 }
555 break;
developer30e13e72022-11-03 10:21:24 +0800556 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800557 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800558 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
559 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
560 if (err)
561 goto init_err;
562 }
563 break;
developer089e8852022-09-28 14:43:46 +0800564 case PHY_INTERFACE_MODE_USXGMII:
565 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800566 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800567 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800568 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
569 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
570 if (err)
571 goto init_err;
572 }
573 break;
developerfd40db22021-04-29 10:08:25 +0800574 default:
575 goto err_phy;
576 }
577
578 /* Setup clock for 1st gmac */
579 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
580 !phy_interface_mode_is_8023z(state->interface) &&
581 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
582 if (MTK_HAS_CAPS(mac->hw->soc->caps,
583 MTK_TRGMII_MT7621_CLK)) {
584 if (mt7621_gmac0_rgmii_adjust(mac->hw,
585 state->interface))
586 goto err_phy;
587 } else {
588 mtk_gmac0_rgmii_adjust(mac->hw,
589 state->interface,
590 state->speed);
591
592 /* mt7623_pad_clk_setup */
593 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
594 mtk_w32(mac->hw,
595 TD_DM_DRVP(8) | TD_DM_DRVN(8),
596 TRGMII_TD_ODT(i));
597
598 /* Assert/release MT7623 RXC reset */
599 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
600 TRGMII_RCK_CTRL);
601 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
602 }
603 }
604
605 ge_mode = 0;
606 switch (state->interface) {
607 case PHY_INTERFACE_MODE_MII:
608 case PHY_INTERFACE_MODE_GMII:
609 ge_mode = 1;
610 break;
611 case PHY_INTERFACE_MODE_REVMII:
612 ge_mode = 2;
613 break;
614 case PHY_INTERFACE_MODE_RMII:
615 if (mac->id)
616 goto err_phy;
617 ge_mode = 3;
618 break;
619 default:
620 break;
621 }
622
623 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800624 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800625 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
626 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
627 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
628 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800629 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800630
631 mac->interface = state->interface;
632 }
633
634 /* SGMII */
635 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
636 phy_interface_mode_is_8023z(state->interface)) {
637 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
638 * being setup done.
639 */
developerd82e8372022-02-09 15:00:09 +0800640 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800641 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
642
643 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
644 SYSCFG0_SGMII_MASK,
645 ~(u32)SYSCFG0_SGMII_MASK);
646
647 /* Decide how GMAC and SGMIISYS be mapped */
648 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
649 0 : mac->id;
650
651 /* Setup SGMIISYS with the determined property */
652 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800653 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800654 state);
developer2fbee452022-08-12 13:58:20 +0800655 else
developer089e8852022-09-28 14:43:46 +0800656 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800657
developerd82e8372022-02-09 15:00:09 +0800658 if (err) {
659 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800660 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800661 }
developerfd40db22021-04-29 10:08:25 +0800662
663 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
664 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800665 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800666 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800667 state->interface == PHY_INTERFACE_MODE_10GKR ||
668 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800669 sid = mac->id;
670
671 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
672 sid != MTK_GMAC1_ID) {
673 if (phylink_autoneg_inband(mode))
674 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800675 state);
developer089e8852022-09-28 14:43:46 +0800676 else
677 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
678 SPEED_10000);
679
680 if (err)
681 goto init_err;
682 }
developerfd40db22021-04-29 10:08:25 +0800683 } else if (phylink_autoneg_inband(mode)) {
684 dev_err(eth->dev,
685 "In-band mode not supported in non SGMII mode!\n");
686 return;
687 }
688
689 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800690 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800691 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
692 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800693
developer089e8852022-09-28 14:43:46 +0800694 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
695 switch (mac->id) {
696 case MTK_GMAC1_ID:
697 mtk_setup_bridge_switch(eth);
698 break;
699 case MTK_GMAC3_ID:
700 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
701 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK,
702 MTK_XGMAC_STS(mac->id));
703 break;
704 }
705 }
developer82eae452023-02-13 10:04:09 +0800706 } else if (mac->type == MTK_GDM_TYPE) {
707 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
708 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
709 MTK_GDMA_EG_CTRL(mac->id));
710
711 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
712 switch (mac->id) {
713 case MTK_GMAC3_ID:
714 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
715 mtk_w32(eth, val & ~MTK_XGMAC_FORCE_LINK,
716 MTK_XGMAC_STS(mac->id));
717 break;
718 }
719 }
720
721 if (mac->type != mac_type) {
722 if (atomic_read(&reset_pending) == 0) {
723 atomic_inc(&force);
724 schedule_work(&eth->pending_work);
725 atomic_inc(&reset_pending);
726 } else
727 atomic_dec(&reset_pending);
728 }
developerfd40db22021-04-29 10:08:25 +0800729 }
730
developerfd40db22021-04-29 10:08:25 +0800731 return;
732
733err_phy:
734 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
735 mac->id, phy_modes(state->interface));
736 return;
737
738init_err:
739 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
740 mac->id, phy_modes(state->interface), err);
741}
742
developer089e8852022-09-28 14:43:46 +0800743static int mtk_mac_pcs_get_state(struct phylink_config *config,
744 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800745{
746 struct mtk_mac *mac = container_of(config, struct mtk_mac,
747 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800748
developer089e8852022-09-28 14:43:46 +0800749 if (mac->type == MTK_XGDM_TYPE) {
750 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800751
developer089e8852022-09-28 14:43:46 +0800752 if (mac->id == MTK_GMAC2_ID)
753 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800754
developer089e8852022-09-28 14:43:46 +0800755 state->duplex = 1;
756
757 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
758 case 0:
759 state->speed = SPEED_10000;
760 break;
761 case 1:
762 state->speed = SPEED_5000;
763 break;
764 case 2:
765 state->speed = SPEED_2500;
766 break;
767 case 3:
768 state->speed = SPEED_1000;
769 break;
770 }
771
developer82eae452023-02-13 10:04:09 +0800772 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800773 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
774 } else if (mac->type == MTK_GDM_TYPE) {
775 struct mtk_eth *eth = mac->hw;
776 struct mtk_xgmii *ss = eth->xgmii;
777 u32 id = mtk_mac2xgmii_id(eth, mac->id);
778 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800779 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800780
781 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
782
developer82eae452023-02-13 10:04:09 +0800783 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800784 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
785
786 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
787 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
788
789 val = val >> 16;
790
791 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
792
793 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
794 case 0:
795 state->speed = SPEED_10;
796 break;
797 case 1:
798 state->speed = SPEED_100;
799 break;
800 case 2:
801 state->speed = SPEED_1000;
802 break;
803 }
804 } else {
805 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
806
807 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
808
809 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
810 case 0:
811 state->speed = SPEED_10;
812 break;
813 case 1:
814 state->speed = SPEED_100;
815 break;
816 case 2:
817 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
818 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
819 break;
820 }
821 }
822
823 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
824 if (pmsr & MAC_MSR_RX_FC)
825 state->pause |= MLO_PAUSE_RX;
826 if (pmsr & MAC_MSR_TX_FC)
827 state->pause |= MLO_PAUSE_TX;
828 }
developerfd40db22021-04-29 10:08:25 +0800829
830 return 1;
831}
832
833static void mtk_mac_an_restart(struct phylink_config *config)
834{
835 struct mtk_mac *mac = container_of(config, struct mtk_mac,
836 phylink_config);
837
developer089e8852022-09-28 14:43:46 +0800838 if (mac->type != MTK_XGDM_TYPE)
839 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800840}
841
842static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
843 phy_interface_t interface)
844{
845 struct mtk_mac *mac = container_of(config, struct mtk_mac,
846 phylink_config);
developer089e8852022-09-28 14:43:46 +0800847 u32 mcr;
848
849 if (mac->type == MTK_GDM_TYPE) {
850 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
851 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
852 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
853 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
854 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800855
developer089e8852022-09-28 14:43:46 +0800856 mcr &= 0xfffffff0;
857 mcr |= XMAC_MCR_TRX_DISABLE;
858 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
859 }
developerfd40db22021-04-29 10:08:25 +0800860}
861
862static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
863 phy_interface_t interface,
864 struct phy_device *phy)
865{
866 struct mtk_mac *mac = container_of(config, struct mtk_mac,
867 phylink_config);
developer089e8852022-09-28 14:43:46 +0800868 u32 mcr, mcr_cur;
869
developer9b725932022-11-24 16:25:56 +0800870 mac->speed = speed;
871
developer089e8852022-09-28 14:43:46 +0800872 if (mac->type == MTK_GDM_TYPE) {
873 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
874 mcr = mcr_cur;
875 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
876 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
877 MAC_MCR_FORCE_RX_FC);
878 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
879 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
880
881 /* Configure speed */
882 switch (speed) {
883 case SPEED_2500:
884 case SPEED_1000:
885 mcr |= MAC_MCR_SPEED_1000;
886 break;
887 case SPEED_100:
888 mcr |= MAC_MCR_SPEED_100;
889 break;
890 }
891
892 /* Configure duplex */
893 if (duplex == DUPLEX_FULL)
894 mcr |= MAC_MCR_FORCE_DPX;
895
896 /* Configure pause modes -
897 * phylink will avoid these for half duplex
898 */
899 if (tx_pause)
900 mcr |= MAC_MCR_FORCE_TX_FC;
901 if (rx_pause)
902 mcr |= MAC_MCR_FORCE_RX_FC;
903
904 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
905
906 /* Only update control register when needed! */
907 if (mcr != mcr_cur)
908 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800909
910 if (mode == MLO_AN_PHY && phy)
911 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800912 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
913 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
914
915 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
916 /* Configure pause modes -
917 * phylink will avoid these for half duplex
918 */
919 if (tx_pause)
920 mcr |= XMAC_MCR_FORCE_TX_FC;
921 if (rx_pause)
922 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800923
developer089e8852022-09-28 14:43:46 +0800924 mcr &= ~(XMAC_MCR_TRX_DISABLE);
925 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
926 }
developerfd40db22021-04-29 10:08:25 +0800927}
928
929static void mtk_validate(struct phylink_config *config,
930 unsigned long *supported,
931 struct phylink_link_state *state)
932{
933 struct mtk_mac *mac = container_of(config, struct mtk_mac,
934 phylink_config);
935 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
936
937 if (state->interface != PHY_INTERFACE_MODE_NA &&
938 state->interface != PHY_INTERFACE_MODE_MII &&
939 state->interface != PHY_INTERFACE_MODE_GMII &&
940 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
941 phy_interface_mode_is_rgmii(state->interface)) &&
942 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
943 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
944 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
945 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800946 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800947 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
948 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800949 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
950 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
951 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
952 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800953 linkmode_zero(supported);
954 return;
955 }
956
957 phylink_set_port_modes(mask);
958 phylink_set(mask, Autoneg);
959
960 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800961 case PHY_INTERFACE_MODE_USXGMII:
962 case PHY_INTERFACE_MODE_10GKR:
963 phylink_set(mask, 10000baseKR_Full);
964 phylink_set(mask, 10000baseT_Full);
965 phylink_set(mask, 10000baseCR_Full);
966 phylink_set(mask, 10000baseSR_Full);
967 phylink_set(mask, 10000baseLR_Full);
968 phylink_set(mask, 10000baseLRM_Full);
969 phylink_set(mask, 10000baseER_Full);
970 phylink_set(mask, 100baseT_Half);
971 phylink_set(mask, 100baseT_Full);
972 phylink_set(mask, 1000baseT_Half);
973 phylink_set(mask, 1000baseT_Full);
974 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800975 phylink_set(mask, 2500baseT_Full);
976 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800977 break;
developerfd40db22021-04-29 10:08:25 +0800978 case PHY_INTERFACE_MODE_TRGMII:
979 phylink_set(mask, 1000baseT_Full);
980 break;
developer30e13e72022-11-03 10:21:24 +0800981 case PHY_INTERFACE_MODE_XGMII:
982 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800983 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800984 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800985 /* fall through; */
986 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800987 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +0800988 phylink_set(mask, 2500baseT_Full);
989 /* fall through; */
developerfd40db22021-04-29 10:08:25 +0800990 case PHY_INTERFACE_MODE_GMII:
991 case PHY_INTERFACE_MODE_RGMII:
992 case PHY_INTERFACE_MODE_RGMII_ID:
993 case PHY_INTERFACE_MODE_RGMII_RXID:
994 case PHY_INTERFACE_MODE_RGMII_TXID:
995 phylink_set(mask, 1000baseT_Half);
996 /* fall through */
997 case PHY_INTERFACE_MODE_SGMII:
998 phylink_set(mask, 1000baseT_Full);
999 phylink_set(mask, 1000baseX_Full);
1000 /* fall through */
1001 case PHY_INTERFACE_MODE_MII:
1002 case PHY_INTERFACE_MODE_RMII:
1003 case PHY_INTERFACE_MODE_REVMII:
1004 case PHY_INTERFACE_MODE_NA:
1005 default:
1006 phylink_set(mask, 10baseT_Half);
1007 phylink_set(mask, 10baseT_Full);
1008 phylink_set(mask, 100baseT_Half);
1009 phylink_set(mask, 100baseT_Full);
1010 break;
1011 }
1012
1013 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001014
1015 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1016 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001017 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001018 phylink_set(mask, 10000baseSR_Full);
1019 phylink_set(mask, 10000baseLR_Full);
1020 phylink_set(mask, 10000baseLRM_Full);
1021 phylink_set(mask, 10000baseER_Full);
1022 phylink_set(mask, 1000baseKX_Full);
1023 phylink_set(mask, 1000baseT_Full);
1024 phylink_set(mask, 1000baseX_Full);
1025 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001026 phylink_set(mask, 2500baseT_Full);
1027 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001028 }
developerfd40db22021-04-29 10:08:25 +08001029 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1030 phylink_set(mask, 1000baseT_Full);
1031 phylink_set(mask, 1000baseX_Full);
1032 phylink_set(mask, 2500baseX_Full);
1033 }
1034 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1035 phylink_set(mask, 1000baseT_Full);
1036 phylink_set(mask, 1000baseT_Half);
1037 phylink_set(mask, 1000baseX_Full);
1038 }
1039 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1040 phylink_set(mask, 1000baseT_Full);
1041 phylink_set(mask, 1000baseT_Half);
1042 }
1043 }
1044
developer30e13e72022-11-03 10:21:24 +08001045 if (mac->type == MTK_XGDM_TYPE) {
1046 phylink_clear(mask, 10baseT_Half);
1047 phylink_clear(mask, 100baseT_Half);
1048 phylink_clear(mask, 1000baseT_Half);
1049 }
1050
developerfd40db22021-04-29 10:08:25 +08001051 phylink_set(mask, Pause);
1052 phylink_set(mask, Asym_Pause);
1053
1054 linkmode_and(supported, supported, mask);
1055 linkmode_and(state->advertising, state->advertising, mask);
1056
1057 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1058 * to advertise both, only report advertising at 2500BaseX.
1059 */
1060 phylink_helper_basex_speed(state);
1061}
1062
1063static const struct phylink_mac_ops mtk_phylink_ops = {
1064 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +08001065 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001066 .mac_an_restart = mtk_mac_an_restart,
1067 .mac_config = mtk_mac_config,
1068 .mac_link_down = mtk_mac_link_down,
1069 .mac_link_up = mtk_mac_link_up,
1070};
1071
1072static int mtk_mdio_init(struct mtk_eth *eth)
1073{
1074 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +08001075 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +08001076 int ret;
developerc8acd8d2022-11-10 09:07:10 +08001077 u32 val;
developerfd40db22021-04-29 10:08:25 +08001078
1079 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1080 if (!mii_np) {
1081 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1082 return -ENODEV;
1083 }
1084
1085 if (!of_device_is_available(mii_np)) {
1086 ret = -ENODEV;
1087 goto err_put_node;
1088 }
1089
1090 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1091 if (!eth->mii_bus) {
1092 ret = -ENOMEM;
1093 goto err_put_node;
1094 }
1095
1096 eth->mii_bus->name = "mdio";
1097 eth->mii_bus->read = mtk_mdio_read;
1098 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +08001099 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +08001100 eth->mii_bus->priv = eth;
1101 eth->mii_bus->parent = eth->dev;
1102
developer6fd46562021-10-14 15:04:34 +08001103 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +08001104 ret = -ENOMEM;
1105 goto err_put_node;
1106 }
developerc8acd8d2022-11-10 09:07:10 +08001107
1108 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
1109 max_clk = val;
1110
1111 while (clk / divider > max_clk) {
1112 if (divider >= 63)
1113 break;
1114
1115 divider++;
1116 };
1117
1118 /* Configure MDC Turbo Mode */
1119 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1120 val = mtk_r32(eth, MTK_MAC_MISC);
1121 val |= MISC_MDC_TURBO;
1122 mtk_w32(eth, val, MTK_MAC_MISC);
1123 } else {
1124 val = mtk_r32(eth, MTK_PPSC);
1125 val |= PPSC_MDC_TURBO;
1126 mtk_w32(eth, val, MTK_PPSC);
1127 }
1128
1129 /* Configure MDC Divider */
1130 val = mtk_r32(eth, MTK_PPSC);
1131 val &= ~PPSC_MDC_CFG;
1132 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1133 mtk_w32(eth, val, MTK_PPSC);
1134
1135 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
1136
developerfd40db22021-04-29 10:08:25 +08001137 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1138
1139err_put_node:
1140 of_node_put(mii_np);
1141 return ret;
1142}
1143
1144static void mtk_mdio_cleanup(struct mtk_eth *eth)
1145{
1146 if (!eth->mii_bus)
1147 return;
1148
1149 mdiobus_unregister(eth->mii_bus);
1150}
1151
1152static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1153{
1154 unsigned long flags;
1155 u32 val;
1156
1157 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001158 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1159 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001160 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1161}
1162
1163static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1164{
1165 unsigned long flags;
1166 u32 val;
1167
1168 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001169 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1170 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001171 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1172}
1173
1174static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1175{
1176 unsigned long flags;
1177 u32 val;
1178
1179 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001180 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1181 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001182 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1183}
1184
1185static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1186{
1187 unsigned long flags;
1188 u32 val;
1189
1190 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001191 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1192 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001193 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1194}
1195
1196static int mtk_set_mac_address(struct net_device *dev, void *p)
1197{
1198 int ret = eth_mac_addr(dev, p);
1199 struct mtk_mac *mac = netdev_priv(dev);
1200 struct mtk_eth *eth = mac->hw;
1201 const char *macaddr = dev->dev_addr;
1202
1203 if (ret)
1204 return ret;
1205
1206 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1207 return -EBUSY;
1208
1209 spin_lock_bh(&mac->hw->page_lock);
1210 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1211 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1212 MT7628_SDM_MAC_ADRH);
1213 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1214 (macaddr[4] << 8) | macaddr[5],
1215 MT7628_SDM_MAC_ADRL);
1216 } else {
1217 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1218 MTK_GDMA_MAC_ADRH(mac->id));
1219 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1220 (macaddr[4] << 8) | macaddr[5],
1221 MTK_GDMA_MAC_ADRL(mac->id));
1222 }
1223 spin_unlock_bh(&mac->hw->page_lock);
1224
1225 return 0;
1226}
1227
1228void mtk_stats_update_mac(struct mtk_mac *mac)
1229{
developer089e8852022-09-28 14:43:46 +08001230 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001231 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001232 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001233 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001234 u64 stats;
1235
developerfd40db22021-04-29 10:08:25 +08001236 u64_stats_update_begin(&hw_stats->syncp);
1237
developer68ce74f2023-01-03 16:11:57 +08001238 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1239 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001240 if (stats)
1241 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001242 hw_stats->rx_packets +=
1243 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1244 hw_stats->rx_overflow +=
1245 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1246 hw_stats->rx_fcs_errors +=
1247 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1248 hw_stats->rx_short_errors +=
1249 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1250 hw_stats->rx_long_errors +=
1251 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1252 hw_stats->rx_checksum_errors +=
1253 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001254 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001255 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001256
1257 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001258 hw_stats->tx_skip +=
1259 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1260 hw_stats->tx_collisions +=
1261 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1262 hw_stats->tx_bytes +=
1263 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1264 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001265 if (stats)
1266 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001267 hw_stats->tx_packets +=
1268 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001269 } else {
developer68ce74f2023-01-03 16:11:57 +08001270 hw_stats->tx_skip +=
1271 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1272 hw_stats->tx_collisions +=
1273 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1274 hw_stats->tx_bytes +=
1275 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1276 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001277 if (stats)
1278 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001279 hw_stats->tx_packets +=
1280 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001281 }
developer68ce74f2023-01-03 16:11:57 +08001282
1283 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001284}
1285
1286static void mtk_stats_update(struct mtk_eth *eth)
1287{
1288 int i;
1289
1290 for (i = 0; i < MTK_MAC_COUNT; i++) {
1291 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1292 continue;
1293 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1294 mtk_stats_update_mac(eth->mac[i]);
1295 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1296 }
1297 }
1298}
1299
1300static void mtk_get_stats64(struct net_device *dev,
1301 struct rtnl_link_stats64 *storage)
1302{
1303 struct mtk_mac *mac = netdev_priv(dev);
1304 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1305 unsigned int start;
1306
1307 if (netif_running(dev) && netif_device_present(dev)) {
1308 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1309 mtk_stats_update_mac(mac);
1310 spin_unlock_bh(&hw_stats->stats_lock);
1311 }
1312 }
1313
1314 do {
1315 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1316 storage->rx_packets = hw_stats->rx_packets;
1317 storage->tx_packets = hw_stats->tx_packets;
1318 storage->rx_bytes = hw_stats->rx_bytes;
1319 storage->tx_bytes = hw_stats->tx_bytes;
1320 storage->collisions = hw_stats->tx_collisions;
1321 storage->rx_length_errors = hw_stats->rx_short_errors +
1322 hw_stats->rx_long_errors;
1323 storage->rx_over_errors = hw_stats->rx_overflow;
1324 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1325 storage->rx_errors = hw_stats->rx_checksum_errors;
1326 storage->tx_aborted_errors = hw_stats->tx_skip;
1327 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1328
1329 storage->tx_errors = dev->stats.tx_errors;
1330 storage->rx_dropped = dev->stats.rx_dropped;
1331 storage->tx_dropped = dev->stats.tx_dropped;
1332}
1333
1334static inline int mtk_max_frag_size(int mtu)
1335{
1336 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1337 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1338 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1339
1340 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1341 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1342}
1343
1344static inline int mtk_max_buf_size(int frag_size)
1345{
1346 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1347 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1348
1349 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1350
1351 return buf_size;
1352}
1353
developere9356982022-07-04 09:03:20 +08001354static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1355 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001356{
developerfd40db22021-04-29 10:08:25 +08001357 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001358 if (!(rxd->rxd2 & RX_DMA_DONE))
1359 return false;
1360
1361 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001362 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1363 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001364
developer089e8852022-09-28 14:43:46 +08001365 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1366 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001367 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1368 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001369 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001370 }
1371
developerc4671b22021-05-28 13:16:42 +08001372 return true;
developerfd40db22021-04-29 10:08:25 +08001373}
1374
1375/* the qdma core needs scratch memory to be setup */
1376static int mtk_init_fq_dma(struct mtk_eth *eth)
1377{
developere9356982022-07-04 09:03:20 +08001378 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001379 dma_addr_t phy_ring_tail;
1380 int cnt = MTK_DMA_SIZE;
1381 dma_addr_t dma_addr;
1382 int i;
1383
1384 if (!eth->soc->has_sram) {
1385 eth->scratch_ring = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08001386 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001387 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001388 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001389 } else {
developer089e8852022-09-28 14:43:46 +08001390 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1391 eth->scratch_ring = eth->sram_base;
1392 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1393 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001394 }
1395
1396 if (unlikely(!eth->scratch_ring))
1397 return -ENOMEM;
1398
developere9356982022-07-04 09:03:20 +08001399 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001400 if (unlikely(!eth->scratch_head))
1401 return -ENOMEM;
1402
1403 dma_addr = dma_map_single(eth->dev,
1404 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1405 DMA_FROM_DEVICE);
1406 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1407 return -ENOMEM;
1408
developer8b6f2402022-11-28 13:42:34 +08001409 phy_ring_tail = eth->phy_scratch_ring +
1410 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001411
1412 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001413 struct mtk_tx_dma_v2 *txd;
1414
1415 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1416 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001417 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001418 txd->txd2 = eth->phy_scratch_ring +
1419 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001420
developere9356982022-07-04 09:03:20 +08001421 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1422 txd->txd4 = 0;
1423
developer089e8852022-09-28 14:43:46 +08001424 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1425 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001426 txd->txd5 = 0;
1427 txd->txd6 = 0;
1428 txd->txd7 = 0;
1429 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001430 }
developerfd40db22021-04-29 10:08:25 +08001431 }
1432
developer68ce74f2023-01-03 16:11:57 +08001433 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1434 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1435 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1436 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001437
1438 return 0;
1439}
1440
1441static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1442{
developere9356982022-07-04 09:03:20 +08001443 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001444}
1445
1446static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001447 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001448{
developere9356982022-07-04 09:03:20 +08001449 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001450
1451 return &ring->buf[idx];
1452}
1453
1454static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001455 void *dma)
developerfd40db22021-04-29 10:08:25 +08001456{
1457 return ring->dma_pdma - ring->dma + dma;
1458}
1459
developere9356982022-07-04 09:03:20 +08001460static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001461{
developere9356982022-07-04 09:03:20 +08001462 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001463}
1464
developerc4671b22021-05-28 13:16:42 +08001465static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1466 bool napi)
developerfd40db22021-04-29 10:08:25 +08001467{
1468 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1469 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1470 dma_unmap_single(eth->dev,
1471 dma_unmap_addr(tx_buf, dma_addr0),
1472 dma_unmap_len(tx_buf, dma_len0),
1473 DMA_TO_DEVICE);
1474 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1475 dma_unmap_page(eth->dev,
1476 dma_unmap_addr(tx_buf, dma_addr0),
1477 dma_unmap_len(tx_buf, dma_len0),
1478 DMA_TO_DEVICE);
1479 }
1480 } else {
1481 if (dma_unmap_len(tx_buf, dma_len0)) {
1482 dma_unmap_page(eth->dev,
1483 dma_unmap_addr(tx_buf, dma_addr0),
1484 dma_unmap_len(tx_buf, dma_len0),
1485 DMA_TO_DEVICE);
1486 }
1487
1488 if (dma_unmap_len(tx_buf, dma_len1)) {
1489 dma_unmap_page(eth->dev,
1490 dma_unmap_addr(tx_buf, dma_addr1),
1491 dma_unmap_len(tx_buf, dma_len1),
1492 DMA_TO_DEVICE);
1493 }
1494 }
1495
1496 tx_buf->flags = 0;
1497 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001498 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1499 if (napi)
1500 napi_consume_skb(tx_buf->skb, napi);
1501 else
1502 dev_kfree_skb_any(tx_buf->skb);
1503 }
developerfd40db22021-04-29 10:08:25 +08001504 tx_buf->skb = NULL;
1505}
1506
1507static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1508 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1509 size_t size, int idx)
1510{
1511 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1512 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1513 dma_unmap_len_set(tx_buf, dma_len0, size);
1514 } else {
1515 if (idx & 1) {
1516 txd->txd3 = mapped_addr;
1517 txd->txd2 |= TX_DMA_PLEN1(size);
1518 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1519 dma_unmap_len_set(tx_buf, dma_len1, size);
1520 } else {
1521 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1522 txd->txd1 = mapped_addr;
1523 txd->txd2 = TX_DMA_PLEN0(size);
1524 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1525 dma_unmap_len_set(tx_buf, dma_len0, size);
1526 }
1527 }
1528}
1529
developere9356982022-07-04 09:03:20 +08001530static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1531 struct mtk_tx_dma_desc_info *info)
1532{
1533 struct mtk_mac *mac = netdev_priv(dev);
1534 struct mtk_eth *eth = mac->hw;
1535 struct mtk_tx_dma *desc = txd;
1536 u32 data;
1537
1538 WRITE_ONCE(desc->txd1, info->addr);
1539
1540 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1541 if (info->last)
1542 data |= TX_DMA_LS0;
1543 WRITE_ONCE(desc->txd3, data);
1544
1545 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1546 data |= QID_HIGH_BITS(info->qid);
1547 if (info->first) {
1548 if (info->gso)
1549 data |= TX_DMA_TSO;
1550 /* tx checksum offload */
1551 if (info->csum)
1552 data |= TX_DMA_CHKSUM;
1553 /* vlan header offload */
1554 if (info->vlan)
1555 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1556 }
1557
1558#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1559 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1560 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1561 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1562 }
1563
1564 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1565 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1566#endif
1567 WRITE_ONCE(desc->txd4, data);
1568}
1569
1570static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1571 struct mtk_tx_dma_desc_info *info)
1572{
1573 struct mtk_mac *mac = netdev_priv(dev);
1574 struct mtk_eth *eth = mac->hw;
1575 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001576 u32 data = 0;
1577
1578 if (!info->qid && mac->id)
1579 info->qid = MTK_QDMA_GMAC2_QID;
1580
1581 WRITE_ONCE(desc->txd1, info->addr);
1582
1583 data = TX_DMA_PLEN0(info->size);
1584 if (info->last)
1585 data |= TX_DMA_LS0;
1586 WRITE_ONCE(desc->txd3, data);
1587
1588 data = ((mac->id == MTK_GMAC3_ID) ?
1589 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1590 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1591#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1592 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1593 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1594 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1595 }
1596
1597 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1598 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1599#endif
1600 WRITE_ONCE(desc->txd4, data);
1601
1602 data = 0;
1603 if (info->first) {
1604 if (info->gso)
1605 data |= TX_DMA_TSO_V2;
1606 /* tx checksum offload */
1607 if (info->csum)
1608 data |= TX_DMA_CHKSUM_V2;
1609 }
1610 WRITE_ONCE(desc->txd5, data);
1611
1612 data = 0;
1613 if (info->first && info->vlan)
1614 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1615 WRITE_ONCE(desc->txd6, data);
1616
1617 WRITE_ONCE(desc->txd7, 0);
1618 WRITE_ONCE(desc->txd8, 0);
1619}
1620
1621static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1622 struct mtk_tx_dma_desc_info *info)
1623{
1624 struct mtk_mac *mac = netdev_priv(dev);
1625 struct mtk_eth *eth = mac->hw;
1626 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001627 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001628 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001629
developerce08bca2022-10-06 16:21:13 +08001630 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001631 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001632
developer089e8852022-09-28 14:43:46 +08001633 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1634 TX_DMA_SDP1(info->addr) : 0;
1635
developere9356982022-07-04 09:03:20 +08001636 WRITE_ONCE(desc->txd1, info->addr);
1637
1638 data = TX_DMA_PLEN0(info->size);
1639 if (info->last)
1640 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001641 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001642
developer089e8852022-09-28 14:43:46 +08001643 data = ((mac->id == MTK_GMAC3_ID) ?
1644 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001645 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001646#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1647 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1648 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1649 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1650 }
1651
1652 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1653 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1654#endif
1655 WRITE_ONCE(desc->txd4, data);
1656
1657 data = 0;
1658 if (info->first) {
1659 if (info->gso)
1660 data |= TX_DMA_TSO_V2;
1661 /* tx checksum offload */
1662 if (info->csum)
1663 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001664
1665 if (netdev_uses_dsa(dev))
1666 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001667 }
1668 WRITE_ONCE(desc->txd5, data);
1669
1670 data = 0;
1671 if (info->first && info->vlan)
1672 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1673 WRITE_ONCE(desc->txd6, data);
1674
1675 WRITE_ONCE(desc->txd7, 0);
1676 WRITE_ONCE(desc->txd8, 0);
1677}
1678
1679static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1680 struct mtk_tx_dma_desc_info *info)
1681{
1682 struct mtk_mac *mac = netdev_priv(dev);
1683 struct mtk_eth *eth = mac->hw;
1684
developerce08bca2022-10-06 16:21:13 +08001685 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1686 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1687 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001688 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1689 else
1690 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1691}
1692
developerfd40db22021-04-29 10:08:25 +08001693static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1694 int tx_num, struct mtk_tx_ring *ring, bool gso)
1695{
developere9356982022-07-04 09:03:20 +08001696 struct mtk_tx_dma_desc_info txd_info = {
1697 .size = skb_headlen(skb),
1698 .qid = skb->mark & MTK_QDMA_TX_MASK,
1699 .gso = gso,
1700 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1701 .vlan = skb_vlan_tag_present(skb),
1702 .vlan_tci = skb_vlan_tag_get(skb),
1703 .first = true,
1704 .last = !skb_is_nonlinear(skb),
1705 };
developerfd40db22021-04-29 10:08:25 +08001706 struct mtk_mac *mac = netdev_priv(dev);
1707 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001708 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001709 struct mtk_tx_dma *itxd, *txd;
1710 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1711 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001712 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001713 int k = 0;
1714
developerb3a9e7b2023-02-08 15:18:10 +08001715 if (skb->len < 32) {
1716 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1717 return -ENOMEM;
1718
1719 txd_info.size = skb_headlen(skb);
1720 }
1721
developerfd40db22021-04-29 10:08:25 +08001722 itxd = ring->next_free;
1723 itxd_pdma = qdma_to_pdma(ring, itxd);
1724 if (itxd == ring->last_free)
1725 return -ENOMEM;
1726
developere9356982022-07-04 09:03:20 +08001727 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001728 memset(itx_buf, 0, sizeof(*itx_buf));
1729
developere9356982022-07-04 09:03:20 +08001730 txd_info.addr = dma_map_single(eth->dev, skb->data, txd_info.size,
1731 DMA_TO_DEVICE);
1732 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001733 return -ENOMEM;
1734
developere9356982022-07-04 09:03:20 +08001735 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1736
developerfd40db22021-04-29 10:08:25 +08001737 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001738 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1739 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1740 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001741 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001742 k++);
1743
developerfd40db22021-04-29 10:08:25 +08001744 /* TX SG offload */
1745 txd = itxd;
1746 txd_pdma = qdma_to_pdma(ring, txd);
1747
developere9356982022-07-04 09:03:20 +08001748 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001749 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1750 unsigned int offset = 0;
1751 int frag_size = skb_frag_size(frag);
1752
1753 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001754 bool new_desc = true;
1755
developere9356982022-07-04 09:03:20 +08001756 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001757 (i & 0x1)) {
1758 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1759 txd_pdma = qdma_to_pdma(ring, txd);
1760 if (txd == ring->last_free)
1761 goto err_dma;
1762
1763 n_desc++;
1764 } else {
1765 new_desc = false;
1766 }
1767
developere9356982022-07-04 09:03:20 +08001768 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1769 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1770 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1771 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1772 !(frag_size - txd_info.size);
1773 txd_info.addr = skb_frag_dma_map(eth->dev, frag,
1774 offset, txd_info.size,
1775 DMA_TO_DEVICE);
1776 if (unlikely(dma_mapping_error(eth->dev, txd_info.addr)))
1777 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001778
developere9356982022-07-04 09:03:20 +08001779 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001780
developere9356982022-07-04 09:03:20 +08001781 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001782 if (new_desc)
1783 memset(tx_buf, 0, sizeof(*tx_buf));
1784 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1785 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001786 tx_buf->flags |=
1787 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1788 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1789 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001790
developere9356982022-07-04 09:03:20 +08001791 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1792 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001793
developere9356982022-07-04 09:03:20 +08001794 frag_size -= txd_info.size;
1795 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001796 }
1797 }
1798
1799 /* store skb to cleanup */
1800 itx_buf->skb = skb;
1801
developere9356982022-07-04 09:03:20 +08001802 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001803 if (k & 0x1)
1804 txd_pdma->txd2 |= TX_DMA_LS0;
1805 else
1806 txd_pdma->txd2 |= TX_DMA_LS1;
1807 }
1808
1809 netdev_sent_queue(dev, skb->len);
1810 skb_tx_timestamp(skb);
1811
1812 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1813 atomic_sub(n_desc, &ring->free_count);
1814
1815 /* make sure that all changes to the dma ring are flushed before we
1816 * continue
1817 */
1818 wmb();
1819
developere9356982022-07-04 09:03:20 +08001820 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001821 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1822 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001823 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001824 } else {
developere9356982022-07-04 09:03:20 +08001825 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001826 ring->dma_size);
1827 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1828 }
1829
1830 return 0;
1831
1832err_dma:
1833 do {
developere9356982022-07-04 09:03:20 +08001834 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001835
1836 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001837 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001838
1839 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001840 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001841 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1842
1843 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1844 itxd_pdma = qdma_to_pdma(ring, itxd);
1845 } while (itxd != txd);
1846
1847 return -ENOMEM;
1848}
1849
1850static inline int mtk_cal_txd_req(struct sk_buff *skb)
1851{
1852 int i, nfrags;
1853 skb_frag_t *frag;
1854
1855 nfrags = 1;
1856 if (skb_is_gso(skb)) {
1857 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1858 frag = &skb_shinfo(skb)->frags[i];
1859 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1860 MTK_TX_DMA_BUF_LEN);
1861 }
1862 } else {
1863 nfrags += skb_shinfo(skb)->nr_frags;
1864 }
1865
1866 return nfrags;
1867}
1868
1869static int mtk_queue_stopped(struct mtk_eth *eth)
1870{
1871 int i;
1872
1873 for (i = 0; i < MTK_MAC_COUNT; i++) {
1874 if (!eth->netdev[i])
1875 continue;
1876 if (netif_queue_stopped(eth->netdev[i]))
1877 return 1;
1878 }
1879
1880 return 0;
1881}
1882
1883static void mtk_wake_queue(struct mtk_eth *eth)
1884{
1885 int i;
1886
1887 for (i = 0; i < MTK_MAC_COUNT; i++) {
1888 if (!eth->netdev[i])
1889 continue;
1890 netif_wake_queue(eth->netdev[i]);
1891 }
1892}
1893
1894static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1895{
1896 struct mtk_mac *mac = netdev_priv(dev);
1897 struct mtk_eth *eth = mac->hw;
1898 struct mtk_tx_ring *ring = &eth->tx_ring;
1899 struct net_device_stats *stats = &dev->stats;
1900 bool gso = false;
1901 int tx_num;
1902
1903 /* normally we can rely on the stack not calling this more than once,
1904 * however we have 2 queues running on the same ring so we need to lock
1905 * the ring access
1906 */
1907 spin_lock(&eth->page_lock);
1908
1909 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1910 goto drop;
1911
1912 tx_num = mtk_cal_txd_req(skb);
1913 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1914 netif_stop_queue(dev);
1915 netif_err(eth, tx_queued, dev,
1916 "Tx Ring full when queue awake!\n");
1917 spin_unlock(&eth->page_lock);
1918 return NETDEV_TX_BUSY;
1919 }
1920
1921 /* TSO: fill MSS info in tcp checksum field */
1922 if (skb_is_gso(skb)) {
1923 if (skb_cow_head(skb, 0)) {
1924 netif_warn(eth, tx_err, dev,
1925 "GSO expand head fail.\n");
1926 goto drop;
1927 }
1928
1929 if (skb_shinfo(skb)->gso_type &
1930 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1931 gso = true;
1932 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1933 }
1934 }
1935
1936 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1937 goto drop;
1938
1939 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1940 netif_stop_queue(dev);
1941
1942 spin_unlock(&eth->page_lock);
1943
1944 return NETDEV_TX_OK;
1945
1946drop:
1947 spin_unlock(&eth->page_lock);
1948 stats->tx_dropped++;
1949 dev_kfree_skb_any(skb);
1950 return NETDEV_TX_OK;
1951}
1952
1953static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1954{
1955 int i;
1956 struct mtk_rx_ring *ring;
1957 int idx;
1958
developerfd40db22021-04-29 10:08:25 +08001959 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001960 struct mtk_rx_dma *rxd;
1961
developer77d03a72021-06-06 00:06:00 +08001962 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1963 continue;
1964
developerfd40db22021-04-29 10:08:25 +08001965 ring = &eth->rx_ring[i];
1966 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001967 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1968 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001969 ring->calc_idx_update = true;
1970 return ring;
1971 }
1972 }
1973
1974 return NULL;
1975}
1976
developer18f46a82021-07-20 21:08:21 +08001977static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001978{
developerfd40db22021-04-29 10:08:25 +08001979 int i;
1980
developerfb556ca2021-10-13 10:52:09 +08001981 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001982 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001983 else {
developerfd40db22021-04-29 10:08:25 +08001984 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1985 ring = &eth->rx_ring[i];
1986 if (ring->calc_idx_update) {
1987 ring->calc_idx_update = false;
1988 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1989 }
1990 }
1991 }
1992}
1993
1994static int mtk_poll_rx(struct napi_struct *napi, int budget,
1995 struct mtk_eth *eth)
1996{
developer18f46a82021-07-20 21:08:21 +08001997 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
1998 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08001999 int idx;
2000 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002001 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002002 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002003 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002004 int done = 0;
2005
developer18f46a82021-07-20 21:08:21 +08002006 if (unlikely(!ring))
2007 goto rx_done;
2008
developerfd40db22021-04-29 10:08:25 +08002009 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002010 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002011 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002012 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002013 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002014
developer18f46a82021-07-20 21:08:21 +08002015 if (eth->hwlro)
2016 ring = mtk_get_rx_ring(eth);
2017
developerfd40db22021-04-29 10:08:25 +08002018 if (unlikely(!ring))
2019 goto rx_done;
2020
2021 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002022 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002023 data = ring->data[idx];
2024
developere9356982022-07-04 09:03:20 +08002025 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002026 break;
2027
2028 /* find out which mac the packet come from. values start at 1 */
2029 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2030 mac = 0;
2031 } else {
developer089e8852022-09-28 14:43:46 +08002032 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2033 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
2034 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2035 case PSE_GDM1_PORT:
2036 case PSE_GDM2_PORT:
2037 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2038 break;
2039 case PSE_GDM3_PORT:
2040 mac = MTK_GMAC3_ID;
2041 break;
2042 }
2043 } else
developerfd40db22021-04-29 10:08:25 +08002044 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2045 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2046 }
2047
2048 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2049 !eth->netdev[mac]))
2050 goto release_desc;
2051
2052 netdev = eth->netdev[mac];
2053
2054 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2055 goto release_desc;
2056
2057 /* alloc new buffer */
2058 new_data = napi_alloc_frag(ring->frag_size);
2059 if (unlikely(!new_data)) {
2060 netdev->stats.rx_dropped++;
2061 goto release_desc;
2062 }
2063 dma_addr = dma_map_single(eth->dev,
2064 new_data + NET_SKB_PAD +
2065 eth->ip_align,
2066 ring->buf_size,
2067 DMA_FROM_DEVICE);
2068 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
2069 skb_free_frag(new_data);
2070 netdev->stats.rx_dropped++;
2071 goto release_desc;
2072 }
2073
developer089e8852022-09-28 14:43:46 +08002074 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2075 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2076
2077 dma_unmap_single(eth->dev,
2078 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002079 ring->buf_size, DMA_FROM_DEVICE);
2080
developerfd40db22021-04-29 10:08:25 +08002081 /* receive data */
2082 skb = build_skb(data, ring->frag_size);
2083 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002084 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002085 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002086 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002087 }
2088 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2089
developerfd40db22021-04-29 10:08:25 +08002090 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2091 skb->dev = netdev;
2092 skb_put(skb, pktlen);
2093
developer68ce74f2023-01-03 16:11:57 +08002094 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ||
2095 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)))
2096 rxdcsum = &trxd.rxd3;
2097 else
2098 rxdcsum = &trxd.rxd4;
2099
2100 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002101 skb->ip_summed = CHECKSUM_UNNECESSARY;
2102 else
2103 skb_checksum_none_assert(skb);
2104 skb->protocol = eth_type_trans(skb, netdev);
2105
2106 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08002107 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2108 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08002109 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002110 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002111 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002112 RX_DMA_VID_V2(trxd.rxd4));
2113 } else {
2114 if (trxd.rxd2 & RX_DMA_VTAG)
2115 __vlan_hwaccel_put_tag(skb,
2116 htons(RX_DMA_VPID(trxd.rxd3)),
2117 RX_DMA_VID(trxd.rxd3));
2118 }
2119
2120 /* If netdev is attached to dsa switch, the special
2121 * tag inserted in VLAN field by switch hardware can
2122 * be offload by RX HW VLAN offload. Clears the VLAN
2123 * information from @skb to avoid unexpected 8021d
2124 * handler before packet enter dsa framework.
2125 */
2126 if (netdev_uses_dsa(netdev))
2127 __vlan_hwaccel_clear_tag(skb);
2128 }
2129
2130#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08002131 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2132 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08002133 *(u32 *)(skb->head) = trxd.rxd5;
2134 else
developerfd40db22021-04-29 10:08:25 +08002135 *(u32 *)(skb->head) = trxd.rxd4;
2136
2137 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002138 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002139 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2140
2141 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2142 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2143 __func__, skb_hnat_reason(skb));
2144 skb->pkt_type = PACKET_HOST;
2145 }
2146
2147 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2148 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2149 skb_hnat_reason(skb), skb_hnat_alg(skb));
2150#endif
developer77d03a72021-06-06 00:06:00 +08002151 if (mtk_hwlro_stats_ebl &&
2152 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2153 hw_lro_stats_update(ring->ring_no, &trxd);
2154 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2155 }
developerfd40db22021-04-29 10:08:25 +08002156
2157 skb_record_rx_queue(skb, 0);
2158 napi_gro_receive(napi, skb);
2159
developerc4671b22021-05-28 13:16:42 +08002160skip_rx:
developerfd40db22021-04-29 10:08:25 +08002161 ring->data[idx] = new_data;
2162 rxd->rxd1 = (unsigned int)dma_addr;
2163
2164release_desc:
developer089e8852022-09-28 14:43:46 +08002165 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2166 RX_DMA_SDP1(dma_addr) : 0;
2167
developerfd40db22021-04-29 10:08:25 +08002168 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2169 rxd->rxd2 = RX_DMA_LSO;
2170 else
developer089e8852022-09-28 14:43:46 +08002171 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002172
2173 ring->calc_idx = idx;
2174
2175 done++;
2176 }
2177
2178rx_done:
2179 if (done) {
2180 /* make sure that all changes to the dma ring are flushed before
2181 * we continue
2182 */
2183 wmb();
developer18f46a82021-07-20 21:08:21 +08002184 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002185 }
2186
2187 return done;
2188}
2189
developerfb556ca2021-10-13 10:52:09 +08002190static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002191 unsigned int *done, unsigned int *bytes)
2192{
developer68ce74f2023-01-03 16:11:57 +08002193 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002194 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002195 struct mtk_tx_ring *ring = &eth->tx_ring;
2196 struct mtk_tx_dma *desc;
2197 struct sk_buff *skb;
2198 struct mtk_tx_buf *tx_buf;
2199 u32 cpu, dma;
2200
developerc4671b22021-05-28 13:16:42 +08002201 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002202 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002203
2204 desc = mtk_qdma_phys_to_virt(ring, cpu);
2205
2206 while ((cpu != dma) && budget) {
2207 u32 next_cpu = desc->txd2;
2208 int mac = 0;
2209
2210 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2211 break;
2212
2213 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2214
developere9356982022-07-04 09:03:20 +08002215 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002216 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002217 mac = MTK_GMAC2_ID;
2218 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2219 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002220
2221 skb = tx_buf->skb;
2222 if (!skb)
2223 break;
2224
2225 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2226 bytes[mac] += skb->len;
2227 done[mac]++;
2228 budget--;
2229 }
developerc4671b22021-05-28 13:16:42 +08002230 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002231
2232 ring->last_free = desc;
2233 atomic_inc(&ring->free_count);
2234
2235 cpu = next_cpu;
2236 }
2237
developerc4671b22021-05-28 13:16:42 +08002238 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002239 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002240}
2241
developerfb556ca2021-10-13 10:52:09 +08002242static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002243 unsigned int *done, unsigned int *bytes)
2244{
2245 struct mtk_tx_ring *ring = &eth->tx_ring;
2246 struct mtk_tx_dma *desc;
2247 struct sk_buff *skb;
2248 struct mtk_tx_buf *tx_buf;
2249 u32 cpu, dma;
2250
2251 cpu = ring->cpu_idx;
2252 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2253
2254 while ((cpu != dma) && budget) {
2255 tx_buf = &ring->buf[cpu];
2256 skb = tx_buf->skb;
2257 if (!skb)
2258 break;
2259
2260 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2261 bytes[0] += skb->len;
2262 done[0]++;
2263 budget--;
2264 }
2265
developerc4671b22021-05-28 13:16:42 +08002266 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002267
developere9356982022-07-04 09:03:20 +08002268 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002269 ring->last_free = desc;
2270 atomic_inc(&ring->free_count);
2271
2272 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2273 }
2274
2275 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002276}
2277
2278static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2279{
2280 struct mtk_tx_ring *ring = &eth->tx_ring;
2281 unsigned int done[MTK_MAX_DEVS];
2282 unsigned int bytes[MTK_MAX_DEVS];
2283 int total = 0, i;
2284
2285 memset(done, 0, sizeof(done));
2286 memset(bytes, 0, sizeof(bytes));
2287
2288 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002289 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002290 else
developerfb556ca2021-10-13 10:52:09 +08002291 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002292
2293 for (i = 0; i < MTK_MAC_COUNT; i++) {
2294 if (!eth->netdev[i] || !done[i])
2295 continue;
2296 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2297 total += done[i];
2298 }
2299
2300 if (mtk_queue_stopped(eth) &&
2301 (atomic_read(&ring->free_count) > ring->thresh))
2302 mtk_wake_queue(eth);
2303
2304 return total;
2305}
2306
2307static void mtk_handle_status_irq(struct mtk_eth *eth)
2308{
developer8051e042022-04-08 13:26:36 +08002309 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002310
2311 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2312 mtk_stats_update(eth);
2313 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002314 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002315 }
2316}
2317
2318static int mtk_napi_tx(struct napi_struct *napi, int budget)
2319{
2320 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002321 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002322 u32 status, mask;
2323 int tx_done = 0;
2324
2325 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2326 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002327 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002328 tx_done = mtk_poll_tx(eth, budget);
2329
2330 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002331 status = mtk_r32(eth, reg_map->tx_irq_status);
2332 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002333 dev_info(eth->dev,
2334 "done tx %d, intr 0x%08x/0x%x\n",
2335 tx_done, status, mask);
2336 }
2337
2338 if (tx_done == budget)
2339 return budget;
2340
developer68ce74f2023-01-03 16:11:57 +08002341 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002342 if (status & MTK_TX_DONE_INT)
2343 return budget;
2344
developerc4671b22021-05-28 13:16:42 +08002345 if (napi_complete(napi))
2346 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002347
2348 return tx_done;
2349}
2350
2351static int mtk_napi_rx(struct napi_struct *napi, int budget)
2352{
developer18f46a82021-07-20 21:08:21 +08002353 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2354 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002355 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002356 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002357 u32 status, mask;
2358 int rx_done = 0;
2359 int remain_budget = budget;
2360
2361 mtk_handle_status_irq(eth);
2362
2363poll_again:
developer68ce74f2023-01-03 16:11:57 +08002364 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002365 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2366
2367 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002368 status = mtk_r32(eth, reg_map->pdma.irq_status);
2369 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002370 dev_info(eth->dev,
2371 "done rx %d, intr 0x%08x/0x%x\n",
2372 rx_done, status, mask);
2373 }
2374 if (rx_done == remain_budget)
2375 return budget;
2376
developer68ce74f2023-01-03 16:11:57 +08002377 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002378 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002379 remain_budget -= rx_done;
2380 goto poll_again;
2381 }
developerc4671b22021-05-28 13:16:42 +08002382
2383 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002384 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002385
2386 return rx_done + budget - remain_budget;
2387}
2388
2389static int mtk_tx_alloc(struct mtk_eth *eth)
2390{
developere9356982022-07-04 09:03:20 +08002391 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002392 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002393 int i, sz = soc->txrx.txd_size;
2394 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002395
2396 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2397 GFP_KERNEL);
2398 if (!ring->buf)
2399 goto no_tx_mem;
2400
2401 if (!eth->soc->has_sram)
2402 ring->dma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002403 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002404 else {
developere9356982022-07-04 09:03:20 +08002405 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002406 ring->phys = eth->phy_scratch_ring +
2407 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002408 }
2409
2410 if (!ring->dma)
2411 goto no_tx_mem;
2412
2413 for (i = 0; i < MTK_DMA_SIZE; i++) {
2414 int next = (i + 1) % MTK_DMA_SIZE;
2415 u32 next_ptr = ring->phys + next * sz;
2416
developere9356982022-07-04 09:03:20 +08002417 txd = ring->dma + i * sz;
2418 txd->txd2 = next_ptr;
2419 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2420 txd->txd4 = 0;
2421
developer089e8852022-09-28 14:43:46 +08002422 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2423 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002424 txd->txd5 = 0;
2425 txd->txd6 = 0;
2426 txd->txd7 = 0;
2427 txd->txd8 = 0;
2428 }
developerfd40db22021-04-29 10:08:25 +08002429 }
2430
2431 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2432 * only as the framework. The real HW descriptors are the PDMA
2433 * descriptors in ring->dma_pdma.
2434 */
2435 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
2436 ring->dma_pdma = dma_alloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002437 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002438 if (!ring->dma_pdma)
2439 goto no_tx_mem;
2440
2441 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002442 pdma_txd = ring->dma_pdma + i *sz;
2443
2444 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2445 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002446 }
2447 }
2448
2449 ring->dma_size = MTK_DMA_SIZE;
2450 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002451 ring->next_free = ring->dma;
2452 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002453 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002454 ring->thresh = MAX_SKB_FRAGS;
2455
2456 /* make sure that all changes to the dma ring are flushed before we
2457 * continue
2458 */
2459 wmb();
2460
2461 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002462 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2463 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002464 mtk_w32(eth,
2465 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002466 soc->reg_map->qdma.crx_ptr);
2467 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002468 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002469 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002470 } else {
2471 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2472 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2473 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002474 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002475 }
2476
2477 return 0;
2478
2479no_tx_mem:
2480 return -ENOMEM;
2481}
2482
2483static void mtk_tx_clean(struct mtk_eth *eth)
2484{
developere9356982022-07-04 09:03:20 +08002485 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002486 struct mtk_tx_ring *ring = &eth->tx_ring;
2487 int i;
2488
2489 if (ring->buf) {
2490 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002491 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002492 kfree(ring->buf);
2493 ring->buf = NULL;
2494 }
2495
2496 if (!eth->soc->has_sram && ring->dma) {
2497 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002498 MTK_DMA_SIZE * soc->txrx.txd_size,
2499 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002500 ring->dma = NULL;
2501 }
2502
2503 if (ring->dma_pdma) {
2504 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002505 MTK_DMA_SIZE * soc->txrx.txd_size,
2506 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002507 ring->dma_pdma = NULL;
2508 }
2509}
2510
2511static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2512{
developer68ce74f2023-01-03 16:11:57 +08002513 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002514 struct mtk_rx_ring *ring;
2515 int rx_data_len, rx_dma_size;
2516 int i;
developer089e8852022-09-28 14:43:46 +08002517 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002518
2519 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2520 if (ring_no)
2521 return -EINVAL;
2522 ring = &eth->rx_ring_qdma;
2523 } else {
2524 ring = &eth->rx_ring[ring_no];
2525 }
2526
2527 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2528 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2529 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2530 } else {
2531 rx_data_len = ETH_DATA_LEN;
2532 rx_dma_size = MTK_DMA_SIZE;
2533 }
2534
2535 ring->frag_size = mtk_max_frag_size(rx_data_len);
2536 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2537 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2538 GFP_KERNEL);
2539 if (!ring->data)
2540 return -ENOMEM;
2541
2542 for (i = 0; i < rx_dma_size; i++) {
2543 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2544 if (!ring->data[i])
2545 return -ENOMEM;
2546 }
2547
2548 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2549 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
2550 ring->dma = dma_alloc_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002551 rx_dma_size * eth->soc->txrx.rxd_size,
2552 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002553 else {
2554 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002555 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2556 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002557 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002558 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002559 }
2560
2561 if (!ring->dma)
2562 return -ENOMEM;
2563
2564 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002565 struct mtk_rx_dma_v2 *rxd;
2566
developerfd40db22021-04-29 10:08:25 +08002567 dma_addr_t dma_addr = dma_map_single(eth->dev,
2568 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2569 ring->buf_size,
2570 DMA_FROM_DEVICE);
2571 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
2572 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002573
2574 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2575 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002576
developer089e8852022-09-28 14:43:46 +08002577 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2578 RX_DMA_SDP1(dma_addr) : 0;
2579
developerfd40db22021-04-29 10:08:25 +08002580 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002581 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002582 else
developer089e8852022-09-28 14:43:46 +08002583 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002584
developere9356982022-07-04 09:03:20 +08002585 rxd->rxd3 = 0;
2586 rxd->rxd4 = 0;
2587
developer089e8852022-09-28 14:43:46 +08002588 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2589 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002590 rxd->rxd5 = 0;
2591 rxd->rxd6 = 0;
2592 rxd->rxd7 = 0;
2593 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002594 }
developerfd40db22021-04-29 10:08:25 +08002595 }
2596 ring->dma_size = rx_dma_size;
2597 ring->calc_idx_update = false;
2598 ring->calc_idx = rx_dma_size - 1;
2599 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2600 MTK_QRX_CRX_IDX_CFG(ring_no) :
2601 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002602 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002603 /* make sure that all changes to the dma ring are flushed before we
2604 * continue
2605 */
2606 wmb();
2607
2608 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002609 mtk_w32(eth, ring->phys,
2610 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2611 mtk_w32(eth, rx_dma_size,
2612 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2613 mtk_w32(eth, ring->calc_idx,
2614 ring->crx_idx_reg);
2615 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2616 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002617 } else {
developer68ce74f2023-01-03 16:11:57 +08002618 mtk_w32(eth, ring->phys,
2619 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2620 mtk_w32(eth, rx_dma_size,
2621 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2622 mtk_w32(eth, ring->calc_idx,
2623 ring->crx_idx_reg);
2624 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2625 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002626 }
2627
2628 return 0;
2629}
2630
2631static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2632{
2633 int i;
developer089e8852022-09-28 14:43:46 +08002634 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002635
2636 if (ring->data && ring->dma) {
2637 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002638 struct mtk_rx_dma *rxd;
2639
developerfd40db22021-04-29 10:08:25 +08002640 if (!ring->data[i])
2641 continue;
developere9356982022-07-04 09:03:20 +08002642
2643 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2644 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002645 continue;
developere9356982022-07-04 09:03:20 +08002646
developer089e8852022-09-28 14:43:46 +08002647 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2648 MTK_8GB_ADDRESSING)) ?
2649 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2650
developerfd40db22021-04-29 10:08:25 +08002651 dma_unmap_single(eth->dev,
developer089e8852022-09-28 14:43:46 +08002652 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002653 ring->buf_size,
2654 DMA_FROM_DEVICE);
2655 skb_free_frag(ring->data[i]);
2656 }
2657 kfree(ring->data);
2658 ring->data = NULL;
2659 }
2660
2661 if(in_sram)
2662 return;
2663
2664 if (ring->dma) {
2665 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08002666 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002667 ring->dma,
2668 ring->phys);
2669 ring->dma = NULL;
2670 }
2671}
2672
2673static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2674{
2675 int i;
developer77d03a72021-06-06 00:06:00 +08002676 u32 val;
developerfd40db22021-04-29 10:08:25 +08002677 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2678 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2679
2680 /* set LRO rings to auto-learn modes */
2681 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2682
2683 /* validate LRO ring */
2684 ring_ctrl_dw2 |= MTK_RING_VLD;
2685
2686 /* set AGE timer (unit: 20us) */
2687 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2688 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2689
2690 /* set max AGG timer (unit: 20us) */
2691 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2692
2693 /* set max LRO AGG count */
2694 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2695 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2696
developer77d03a72021-06-06 00:06:00 +08002697 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002698 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2699 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2700 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2701 }
2702
2703 /* IPv4 checksum update enable */
2704 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2705
2706 /* switch priority comparison to packet count mode */
2707 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2708
2709 /* bandwidth threshold setting */
2710 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2711
2712 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002713 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002714
2715 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2716 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2717 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2718
developerfd40db22021-04-29 10:08:25 +08002719 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2720 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2721
developer089e8852022-09-28 14:43:46 +08002722 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2723 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002724 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2725 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2726 MTK_PDMA_RX_CFG);
2727
2728 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2729 } else {
2730 /* set HW LRO mode & the max aggregation count for rx packets */
2731 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2732 }
2733
developerfd40db22021-04-29 10:08:25 +08002734 /* enable HW LRO */
2735 lro_ctrl_dw0 |= MTK_LRO_EN;
2736
developer77d03a72021-06-06 00:06:00 +08002737 /* enable cpu reason black list */
2738 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2739
developerfd40db22021-04-29 10:08:25 +08002740 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2741 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2742
developer77d03a72021-06-06 00:06:00 +08002743 /* no use PPE cpu reason */
2744 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2745
developerfd40db22021-04-29 10:08:25 +08002746 return 0;
2747}
2748
2749static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2750{
2751 int i;
2752 u32 val;
2753
2754 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002755 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002756
2757 /* wait for relinquishments done */
2758 for (i = 0; i < 10; i++) {
2759 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002760 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002761 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002762 continue;
2763 }
2764 break;
2765 }
2766
2767 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002768 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002769 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2770
2771 /* disable HW LRO */
2772 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2773}
2774
2775static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2776{
2777 u32 reg_val;
2778
developer089e8852022-09-28 14:43:46 +08002779 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2780 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002781 idx += 1;
2782
developerfd40db22021-04-29 10:08:25 +08002783 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2784
2785 /* invalidate the IP setting */
2786 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2787
2788 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2789
2790 /* validate the IP setting */
2791 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2792}
2793
2794static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2795{
2796 u32 reg_val;
2797
developer089e8852022-09-28 14:43:46 +08002798 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2799 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002800 idx += 1;
2801
developerfd40db22021-04-29 10:08:25 +08002802 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2803
2804 /* invalidate the IP setting */
2805 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2806
2807 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2808}
2809
2810static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2811{
2812 int cnt = 0;
2813 int i;
2814
2815 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2816 if (mac->hwlro_ip[i])
2817 cnt++;
2818 }
2819
2820 return cnt;
2821}
2822
2823static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2824 struct ethtool_rxnfc *cmd)
2825{
2826 struct ethtool_rx_flow_spec *fsp =
2827 (struct ethtool_rx_flow_spec *)&cmd->fs;
2828 struct mtk_mac *mac = netdev_priv(dev);
2829 struct mtk_eth *eth = mac->hw;
2830 int hwlro_idx;
2831
2832 if ((fsp->flow_type != TCP_V4_FLOW) ||
2833 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2834 (fsp->location > 1))
2835 return -EINVAL;
2836
2837 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2838 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2839
2840 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2841
2842 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2843
2844 return 0;
2845}
2846
2847static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2848 struct ethtool_rxnfc *cmd)
2849{
2850 struct ethtool_rx_flow_spec *fsp =
2851 (struct ethtool_rx_flow_spec *)&cmd->fs;
2852 struct mtk_mac *mac = netdev_priv(dev);
2853 struct mtk_eth *eth = mac->hw;
2854 int hwlro_idx;
2855
2856 if (fsp->location > 1)
2857 return -EINVAL;
2858
2859 mac->hwlro_ip[fsp->location] = 0;
2860 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2861
2862 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2863
2864 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2865
2866 return 0;
2867}
2868
2869static void mtk_hwlro_netdev_disable(struct net_device *dev)
2870{
2871 struct mtk_mac *mac = netdev_priv(dev);
2872 struct mtk_eth *eth = mac->hw;
2873 int i, hwlro_idx;
2874
2875 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2876 mac->hwlro_ip[i] = 0;
2877 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2878
2879 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2880 }
2881
2882 mac->hwlro_ip_cnt = 0;
2883}
2884
2885static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2886 struct ethtool_rxnfc *cmd)
2887{
2888 struct mtk_mac *mac = netdev_priv(dev);
2889 struct ethtool_rx_flow_spec *fsp =
2890 (struct ethtool_rx_flow_spec *)&cmd->fs;
2891
2892 /* only tcp dst ipv4 is meaningful, others are meaningless */
2893 fsp->flow_type = TCP_V4_FLOW;
2894 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2895 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2896
2897 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2898 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2899 fsp->h_u.tcp_ip4_spec.psrc = 0;
2900 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2901 fsp->h_u.tcp_ip4_spec.pdst = 0;
2902 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2903 fsp->h_u.tcp_ip4_spec.tos = 0;
2904 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2905
2906 return 0;
2907}
2908
2909static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2910 struct ethtool_rxnfc *cmd,
2911 u32 *rule_locs)
2912{
2913 struct mtk_mac *mac = netdev_priv(dev);
2914 int cnt = 0;
2915 int i;
2916
2917 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2918 if (mac->hwlro_ip[i]) {
2919 rule_locs[cnt] = i;
2920 cnt++;
2921 }
2922 }
2923
2924 cmd->rule_cnt = cnt;
2925
2926 return 0;
2927}
2928
developer18f46a82021-07-20 21:08:21 +08002929static int mtk_rss_init(struct mtk_eth *eth)
2930{
2931 u32 val;
2932
developer089e8852022-09-28 14:43:46 +08002933 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002934 /* Set RSS rings to PSE modes */
2935 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2936 val |= MTK_RING_PSE_MODE;
2937 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2938
2939 /* Enable non-lro multiple rx */
2940 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2941 val |= MTK_NON_LRO_MULTI_EN;
2942 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2943
2944 /* Enable RSS dly int supoort */
2945 val |= MTK_LRO_DLY_INT_EN;
2946 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2947
2948 /* Set RSS delay config int ring1 */
2949 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2950 }
2951
2952 /* Hash Type */
2953 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2954 val |= MTK_RSS_IPV4_STATIC_HASH;
2955 val |= MTK_RSS_IPV6_STATIC_HASH;
2956 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2957
2958 /* Select the size of indirection table */
2959 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2960 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2961 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2962 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2963 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2964 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2965 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2966 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2967
2968 /* Pause */
2969 val |= MTK_RSS_CFG_REQ;
2970 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2971
2972 /* Enable RSS*/
2973 val |= MTK_RSS_EN;
2974 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2975
2976 /* Release pause */
2977 val &= ~(MTK_RSS_CFG_REQ);
2978 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2979
2980 /* Set perRSS GRP INT */
2981 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2982
2983 /* Set GRP INT */
2984 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2985
developer089e8852022-09-28 14:43:46 +08002986 /* Enable RSS delay interrupt */
2987 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2988
developer18f46a82021-07-20 21:08:21 +08002989 return 0;
2990}
2991
2992static void mtk_rss_uninit(struct mtk_eth *eth)
2993{
2994 u32 val;
2995
2996 /* Pause */
2997 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2998 val |= MTK_RSS_CFG_REQ;
2999 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3000
3001 /* Disable RSS*/
3002 val &= ~(MTK_RSS_EN);
3003 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3004
3005 /* Release pause */
3006 val &= ~(MTK_RSS_CFG_REQ);
3007 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3008}
3009
developerfd40db22021-04-29 10:08:25 +08003010static netdev_features_t mtk_fix_features(struct net_device *dev,
3011 netdev_features_t features)
3012{
3013 if (!(features & NETIF_F_LRO)) {
3014 struct mtk_mac *mac = netdev_priv(dev);
3015 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3016
3017 if (ip_cnt) {
3018 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3019
3020 features |= NETIF_F_LRO;
3021 }
3022 }
3023
3024 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3025 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3026
3027 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3028 }
3029
3030 return features;
3031}
3032
3033static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3034{
3035 struct mtk_mac *mac = netdev_priv(dev);
3036 struct mtk_eth *eth = mac->hw;
3037 int err = 0;
3038
3039 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3040 return 0;
3041
3042 if (!(features & NETIF_F_LRO))
3043 mtk_hwlro_netdev_disable(dev);
3044
3045 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3046 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3047 else
3048 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3049
3050 return err;
3051}
3052
3053/* wait for DMA to finish whatever it is doing before we start using it again */
3054static int mtk_dma_busy_wait(struct mtk_eth *eth)
3055{
3056 unsigned long t_start = jiffies;
3057
3058 while (1) {
3059 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3060 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3061 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3062 return 0;
3063 } else {
3064 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3065 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3066 return 0;
3067 }
3068
3069 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3070 break;
3071 }
3072
3073 dev_err(eth->dev, "DMA init timeout\n");
3074 return -1;
3075}
3076
3077static int mtk_dma_init(struct mtk_eth *eth)
3078{
3079 int err;
3080 u32 i;
3081
3082 if (mtk_dma_busy_wait(eth))
3083 return -EBUSY;
3084
3085 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3086 /* QDMA needs scratch memory for internal reordering of the
3087 * descriptors
3088 */
3089 err = mtk_init_fq_dma(eth);
3090 if (err)
3091 return err;
3092 }
3093
3094 err = mtk_tx_alloc(eth);
3095 if (err)
3096 return err;
3097
3098 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3099 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3100 if (err)
3101 return err;
3102 }
3103
3104 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3105 if (err)
3106 return err;
3107
3108 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08003109 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003110 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003111 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3112 if (err)
3113 return err;
3114 }
3115 err = mtk_hwlro_rx_init(eth);
3116 if (err)
3117 return err;
3118 }
3119
developer18f46a82021-07-20 21:08:21 +08003120 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3121 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3122 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3123 if (err)
3124 return err;
3125 }
3126 err = mtk_rss_init(eth);
3127 if (err)
3128 return err;
3129 }
3130
developerfd40db22021-04-29 10:08:25 +08003131 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3132 /* Enable random early drop and set drop threshold
3133 * automatically
3134 */
3135 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003136 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3137 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003138 }
3139
3140 return 0;
3141}
3142
3143static void mtk_dma_free(struct mtk_eth *eth)
3144{
developere9356982022-07-04 09:03:20 +08003145 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003146 int i;
3147
3148 for (i = 0; i < MTK_MAC_COUNT; i++)
3149 if (eth->netdev[i])
3150 netdev_reset_queue(eth->netdev[i]);
3151 if ( !eth->soc->has_sram && eth->scratch_ring) {
3152 dma_free_coherent(eth->dev,
developere9356982022-07-04 09:03:20 +08003153 MTK_DMA_SIZE * soc->txrx.txd_size,
3154 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003155 eth->scratch_ring = NULL;
3156 eth->phy_scratch_ring = 0;
3157 }
3158 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003159 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003160 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3161
3162 if (eth->hwlro) {
3163 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003164
developer089e8852022-09-28 14:43:46 +08003165 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003166 for (; i < MTK_MAX_RX_RING_NUM; i++)
3167 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003168 }
3169
developer18f46a82021-07-20 21:08:21 +08003170 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3171 mtk_rss_uninit(eth);
3172
3173 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3174 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3175 }
3176
developer94008d92021-09-23 09:47:41 +08003177 if (eth->scratch_head) {
3178 kfree(eth->scratch_head);
3179 eth->scratch_head = NULL;
3180 }
developerfd40db22021-04-29 10:08:25 +08003181}
3182
3183static void mtk_tx_timeout(struct net_device *dev)
3184{
3185 struct mtk_mac *mac = netdev_priv(dev);
3186 struct mtk_eth *eth = mac->hw;
3187
3188 eth->netdev[mac->id]->stats.tx_errors++;
3189 netif_err(eth, tx_err, dev,
3190 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003191
3192 if (atomic_read(&reset_lock) == 0)
3193 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003194}
3195
developer18f46a82021-07-20 21:08:21 +08003196static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003197{
developer18f46a82021-07-20 21:08:21 +08003198 struct mtk_napi *rx_napi = priv;
3199 struct mtk_eth *eth = rx_napi->eth;
3200 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003201
developer18f46a82021-07-20 21:08:21 +08003202 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003203 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003204 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003205 }
3206
3207 return IRQ_HANDLED;
3208}
3209
3210static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3211{
3212 struct mtk_eth *eth = _eth;
3213
3214 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003215 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003216 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003217 }
3218
3219 return IRQ_HANDLED;
3220}
3221
3222static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3223{
3224 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003225 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003226
developer68ce74f2023-01-03 16:11:57 +08003227 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3228 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003229 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003230 }
developer68ce74f2023-01-03 16:11:57 +08003231 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3232 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003233 mtk_handle_irq_tx(irq, _eth);
3234 }
3235
3236 return IRQ_HANDLED;
3237}
3238
developera2613e62022-07-01 18:29:37 +08003239static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3240{
3241 struct mtk_mac *mac = _mac;
3242 struct mtk_eth *eth = mac->hw;
3243 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3244 struct net_device *dev = phylink_priv->dev;
3245 int link_old, link_new;
3246
3247 // clear interrupt status for gpy211
3248 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3249
3250 link_old = phylink_priv->link;
3251 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3252
3253 if (link_old != link_new) {
3254 phylink_priv->link = link_new;
3255 if (link_new) {
3256 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3257 if (dev)
3258 netif_carrier_on(dev);
3259 } else {
3260 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3261 if (dev)
3262 netif_carrier_off(dev);
3263 }
3264 }
3265
3266 return IRQ_HANDLED;
3267}
3268
developerfd40db22021-04-29 10:08:25 +08003269#ifdef CONFIG_NET_POLL_CONTROLLER
3270static void mtk_poll_controller(struct net_device *dev)
3271{
3272 struct mtk_mac *mac = netdev_priv(dev);
3273 struct mtk_eth *eth = mac->hw;
3274
3275 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003276 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3277 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003278 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003279 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003280}
3281#endif
3282
3283static int mtk_start_dma(struct mtk_eth *eth)
3284{
3285 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003286 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003287 int val, err;
developerfd40db22021-04-29 10:08:25 +08003288
3289 err = mtk_dma_init(eth);
3290 if (err) {
3291 mtk_dma_free(eth);
3292 return err;
3293 }
3294
3295 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003296 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003297 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3298 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003299 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003300 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003301 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003302 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3303 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3304 MTK_RESV_BUF | MTK_WCOMP_EN |
3305 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003306 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003307 }
developerfd40db22021-04-29 10:08:25 +08003308 else
3309 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003310 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003311 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3312 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3313 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003314 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003315
developer68ce74f2023-01-03 16:11:57 +08003316 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003317 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003318 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003319 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003320 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003321 } else {
3322 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3323 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003324 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003325 }
3326
developer089e8852022-09-28 14:43:46 +08003327 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003328 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3329 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3330 }
3331
developerfd40db22021-04-29 10:08:25 +08003332 return 0;
3333}
3334
developerdca0fde2022-12-14 11:40:35 +08003335void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003336{
developerdca0fde2022-12-14 11:40:35 +08003337 u32 val;
developerfd40db22021-04-29 10:08:25 +08003338
3339 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3340 return;
3341
developerdca0fde2022-12-14 11:40:35 +08003342 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003343
developerdca0fde2022-12-14 11:40:35 +08003344 /* default setup the forward port to send frame to PDMA */
3345 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003346
developerdca0fde2022-12-14 11:40:35 +08003347 /* Enable RX checksum */
3348 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003349
developerdca0fde2022-12-14 11:40:35 +08003350 val |= config;
developerfd40db22021-04-29 10:08:25 +08003351
developerdca0fde2022-12-14 11:40:35 +08003352 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3353 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003354
developerdca0fde2022-12-14 11:40:35 +08003355 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003356}
3357
developer7cd7e5e2022-11-17 13:57:32 +08003358void mtk_set_pse_drop(u32 config)
3359{
3360 struct mtk_eth *eth = g_eth;
3361
3362 if (eth)
3363 mtk_w32(eth, config, PSE_PPE0_DROP);
3364}
3365EXPORT_SYMBOL(mtk_set_pse_drop);
3366
developerfd40db22021-04-29 10:08:25 +08003367static int mtk_open(struct net_device *dev)
3368{
3369 struct mtk_mac *mac = netdev_priv(dev);
3370 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003371 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003372 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003373 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003374
3375 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3376 if (err) {
3377 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3378 err);
3379 return err;
3380 }
3381
3382 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3383 if (!refcount_read(&eth->dma_refcnt)) {
3384 int err = mtk_start_dma(eth);
3385
3386 if (err)
3387 return err;
3388
developerfd40db22021-04-29 10:08:25 +08003389
3390 /* Indicates CDM to parse the MTK special tag from CPU */
3391 if (netdev_uses_dsa(dev)) {
3392 u32 val;
3393 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3394 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3395 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3396 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3397 }
3398
3399 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003400 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003401 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003402 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3403
3404 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3405 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3406 napi_enable(&eth->rx_napi[i].napi);
3407 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3408 }
3409 }
3410
developerfd40db22021-04-29 10:08:25 +08003411 refcount_set(&eth->dma_refcnt, 1);
3412 }
3413 else
3414 refcount_inc(&eth->dma_refcnt);
3415
developera2613e62022-07-01 18:29:37 +08003416 if (phylink_priv->desc) {
3417 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3418 If single PHY chip is not GPY211, the following step you should do:
3419 1. Contact your Single PHY chip vendor and get the details of
3420 - how to enables link status change interrupt
3421 - how to clears interrupt source
3422 */
3423
3424 // clear interrupt source for gpy211
3425 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3426
3427 // enable link status change interrupt for gpy211
3428 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3429
3430 phylink_priv->dev = dev;
3431
3432 // override dev pointer for single PHY chip 0
3433 if (phylink_priv->id == 0) {
3434 struct net_device *tmp;
3435
3436 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3437 if (tmp)
3438 phylink_priv->dev = tmp;
3439 else
3440 phylink_priv->dev = NULL;
3441 }
3442 }
3443
developerfd40db22021-04-29 10:08:25 +08003444 phylink_start(mac->phylink);
3445 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003446 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003447 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3448 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3449
developerdca0fde2022-12-14 11:40:35 +08003450 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3451
developerfd40db22021-04-29 10:08:25 +08003452 return 0;
3453}
3454
3455static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3456{
3457 u32 val;
3458 int i;
3459
3460 /* stop the dma engine */
3461 spin_lock_bh(&eth->page_lock);
3462 val = mtk_r32(eth, glo_cfg);
3463 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3464 glo_cfg);
3465 spin_unlock_bh(&eth->page_lock);
3466
3467 /* wait for dma stop */
3468 for (i = 0; i < 10; i++) {
3469 val = mtk_r32(eth, glo_cfg);
3470 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003471 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003472 continue;
3473 }
3474 break;
3475 }
3476}
3477
3478static int mtk_stop(struct net_device *dev)
3479{
3480 struct mtk_mac *mac = netdev_priv(dev);
3481 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003482 int i;
developer3a5969e2022-02-09 15:36:36 +08003483 u32 val = 0;
3484 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003485
developerdca0fde2022-12-14 11:40:35 +08003486 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003487 netif_tx_disable(dev);
3488
developer3a5969e2022-02-09 15:36:36 +08003489 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3490 if (phy_node) {
3491 val = _mtk_mdio_read(eth, 0, 0);
3492 val |= BMCR_PDOWN;
3493 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003494 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3495 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003496 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003497 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003498 }
3499
3500 //GMAC RX disable
3501 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3502 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3503
3504 phylink_stop(mac->phylink);
3505
developerfd40db22021-04-29 10:08:25 +08003506 phylink_disconnect_phy(mac->phylink);
3507
3508 /* only shutdown DMA if this is the last user */
3509 if (!refcount_dec_and_test(&eth->dma_refcnt))
3510 return 0;
3511
developerfd40db22021-04-29 10:08:25 +08003512
3513 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003514 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003515 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003516 napi_disable(&eth->rx_napi[0].napi);
3517
3518 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3519 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3520 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3521 napi_disable(&eth->rx_napi[i].napi);
3522 }
3523 }
developerfd40db22021-04-29 10:08:25 +08003524
3525 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003526 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3527 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003528
3529 mtk_dma_free(eth);
3530
3531 return 0;
3532}
3533
developer8051e042022-04-08 13:26:36 +08003534void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003535{
developer8051e042022-04-08 13:26:36 +08003536 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003537
developerfd40db22021-04-29 10:08:25 +08003538 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003539 reset_bits, reset_bits);
3540
3541 while (i++ < 5000) {
3542 mdelay(1);
3543 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3544
3545 if ((val & reset_bits) == reset_bits) {
3546 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3547 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3548 reset_bits, ~reset_bits);
3549 break;
3550 }
3551 }
3552
developerfd40db22021-04-29 10:08:25 +08003553 mdelay(10);
3554}
3555
3556static void mtk_clk_disable(struct mtk_eth *eth)
3557{
3558 int clk;
3559
3560 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3561 clk_disable_unprepare(eth->clks[clk]);
3562}
3563
3564static int mtk_clk_enable(struct mtk_eth *eth)
3565{
3566 int clk, ret;
3567
3568 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3569 ret = clk_prepare_enable(eth->clks[clk]);
3570 if (ret)
3571 goto err_disable_clks;
3572 }
3573
3574 return 0;
3575
3576err_disable_clks:
3577 while (--clk >= 0)
3578 clk_disable_unprepare(eth->clks[clk]);
3579
3580 return ret;
3581}
3582
developer18f46a82021-07-20 21:08:21 +08003583static int mtk_napi_init(struct mtk_eth *eth)
3584{
3585 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3586 int i;
3587
3588 rx_napi->eth = eth;
3589 rx_napi->rx_ring = &eth->rx_ring[0];
3590 rx_napi->irq_grp_no = 2;
3591
3592 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3593 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3594 rx_napi = &eth->rx_napi[i];
3595 rx_napi->eth = eth;
3596 rx_napi->rx_ring = &eth->rx_ring[i];
3597 rx_napi->irq_grp_no = 2 + i;
3598 }
3599 }
3600
3601 return 0;
3602}
3603
developer8051e042022-04-08 13:26:36 +08003604static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003605{
developer68ce74f2023-01-03 16:11:57 +08003606 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003607 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003608 u32 val;
developerfd40db22021-04-29 10:08:25 +08003609
developer8051e042022-04-08 13:26:36 +08003610 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3611 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003612
developer8051e042022-04-08 13:26:36 +08003613 if (atomic_read(&reset_lock) == 0) {
3614 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3615 return 0;
developerfd40db22021-04-29 10:08:25 +08003616
developer8051e042022-04-08 13:26:36 +08003617 pm_runtime_enable(eth->dev);
3618 pm_runtime_get_sync(eth->dev);
3619
3620 ret = mtk_clk_enable(eth);
3621 if (ret)
3622 goto err_disable_pm;
3623 }
developerfd40db22021-04-29 10:08:25 +08003624
3625 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3626 ret = device_reset(eth->dev);
3627 if (ret) {
3628 dev_err(eth->dev, "MAC reset failed!\n");
3629 goto err_disable_pm;
3630 }
3631
3632 /* enable interrupt delay for RX */
3633 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3634
3635 /* disable delay and normal interrupt */
3636 mtk_tx_irq_disable(eth, ~0);
3637 mtk_rx_irq_disable(eth, ~0);
3638
3639 return 0;
3640 }
3641
developer8051e042022-04-08 13:26:36 +08003642 pr_info("[%s] execute fe %s reset\n", __func__,
3643 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003644
developer8051e042022-04-08 13:26:36 +08003645 if (type == MTK_TYPE_WARM_RESET)
3646 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003647 else
developer8051e042022-04-08 13:26:36 +08003648 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003649
developer089e8852022-09-28 14:43:46 +08003650 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3651 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003652 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003653 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003654 }
developerfd40db22021-04-29 10:08:25 +08003655
3656 if (eth->pctl) {
3657 /* Set GE2 driving and slew rate */
3658 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3659
3660 /* set GE2 TDSEL */
3661 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3662
3663 /* set GE2 TUNE */
3664 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3665 }
3666
3667 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3668 * up with the more appropriate value when mtk_mac_config call is being
3669 * invoked.
3670 */
3671 for (i = 0; i < MTK_MAC_COUNT; i++)
3672 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3673
3674 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003675 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3676 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3677 else
3678 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003679
3680 /* enable interrupt delay for RX/TX */
3681 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3682 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3683
3684 mtk_tx_irq_disable(eth, ~0);
3685 mtk_rx_irq_disable(eth, ~0);
3686
3687 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003688 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3689 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3690 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3691 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003692 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003693 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003694 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3695 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003696
developer089e8852022-09-28 14:43:46 +08003697 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3698 /* PSE should not drop port1, port8 and port9 packets */
3699 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3700
developer15f760a2022-10-12 15:57:21 +08003701 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3702 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3703
developer84d1e832022-11-24 11:25:05 +08003704 /* PSE free buffer drop threshold */
3705 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3706
developer089e8852022-09-28 14:43:46 +08003707 /* GDM and CDM Threshold */
3708 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3709 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3710
developerdca0fde2022-12-14 11:40:35 +08003711 /* Disable GDM1 RX CRC stripping */
3712 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3713 val &= ~MTK_GDMA_STRP_CRC;
3714 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3715
developer089e8852022-09-28 14:43:46 +08003716 /* PSE GDM3 MIB counter has incorrect hw default values,
3717 * so the driver ought to read clear the values beforehand
3718 * in case ethtool retrieve wrong mib values.
3719 */
3720 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3721 mtk_r32(eth,
3722 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3723 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003724 /* PSE Free Queue Flow Control */
3725 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3726
developer459b78e2022-07-01 17:25:10 +08003727 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3728 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3729
3730 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3731 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003732
developerfef9efd2021-06-16 18:28:09 +08003733 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003734 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3735 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3736 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3737 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3738 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3739 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3740 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003741 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003742
developerfef9efd2021-06-16 18:28:09 +08003743 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003744 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3745 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3746 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3747 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3748 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3749 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3750 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3751 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003752
3753 /* GDM and CDM Threshold */
3754 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3755 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3756 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3757 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3758 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3759 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003760 }
3761
3762 return 0;
3763
3764err_disable_pm:
3765 pm_runtime_put_sync(eth->dev);
3766 pm_runtime_disable(eth->dev);
3767
3768 return ret;
3769}
3770
3771static int mtk_hw_deinit(struct mtk_eth *eth)
3772{
3773 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3774 return 0;
3775
3776 mtk_clk_disable(eth);
3777
3778 pm_runtime_put_sync(eth->dev);
3779 pm_runtime_disable(eth->dev);
3780
3781 return 0;
3782}
3783
3784static int __init mtk_init(struct net_device *dev)
3785{
3786 struct mtk_mac *mac = netdev_priv(dev);
3787 struct mtk_eth *eth = mac->hw;
3788 const char *mac_addr;
3789
3790 mac_addr = of_get_mac_address(mac->of_node);
3791 if (!IS_ERR(mac_addr))
3792 ether_addr_copy(dev->dev_addr, mac_addr);
3793
3794 /* If the mac address is invalid, use random mac address */
3795 if (!is_valid_ether_addr(dev->dev_addr)) {
3796 eth_hw_addr_random(dev);
3797 dev_err(eth->dev, "generated random MAC address %pM\n",
3798 dev->dev_addr);
3799 }
3800
3801 return 0;
3802}
3803
3804static void mtk_uninit(struct net_device *dev)
3805{
3806 struct mtk_mac *mac = netdev_priv(dev);
3807 struct mtk_eth *eth = mac->hw;
3808
3809 phylink_disconnect_phy(mac->phylink);
3810 mtk_tx_irq_disable(eth, ~0);
3811 mtk_rx_irq_disable(eth, ~0);
3812}
3813
3814static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3815{
3816 struct mtk_mac *mac = netdev_priv(dev);
3817
3818 switch (cmd) {
3819 case SIOCGMIIPHY:
3820 case SIOCGMIIREG:
3821 case SIOCSMIIREG:
3822 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3823 default:
3824 /* default invoke the mtk_eth_dbg handler */
3825 return mtk_do_priv_ioctl(dev, ifr, cmd);
3826 break;
3827 }
3828
3829 return -EOPNOTSUPP;
3830}
3831
developer37482a42022-12-26 13:31:13 +08003832int mtk_phy_config(struct mtk_eth *eth, int enable)
3833{
3834 struct device_node *mii_np = NULL;
3835 struct device_node *child = NULL;
3836 int addr = 0;
3837 u32 val = 0;
3838
3839 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3840 if (!mii_np) {
3841 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3842 return -ENODEV;
3843 }
3844
3845 if (!of_device_is_available(mii_np)) {
3846 dev_err(eth->dev, "device is not available\n");
3847 return -ENODEV;
3848 }
3849
3850 for_each_available_child_of_node(mii_np, child) {
3851 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3852 if (addr < 0)
3853 continue;
3854 pr_info("%s %d addr:%d name:%s\n",
3855 __func__, __LINE__, addr, child->name);
3856 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3857 if (enable)
3858 val &= ~BMCR_PDOWN;
3859 else
3860 val |= BMCR_PDOWN;
3861 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3862 }
3863
3864 return 0;
3865}
3866
developerfd40db22021-04-29 10:08:25 +08003867static void mtk_pending_work(struct work_struct *work)
3868{
3869 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003870 struct device_node *phy_node = NULL;
3871 struct mtk_mac *mac = NULL;
3872 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003873 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003874 u32 val = 0;
3875
3876 atomic_inc(&reset_lock);
3877 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3878 if (!mtk_check_reset_event(eth, val)) {
3879 atomic_dec(&reset_lock);
3880 pr_info("[%s] No need to do FE reset !\n", __func__);
3881 return;
3882 }
developerfd40db22021-04-29 10:08:25 +08003883
3884 rtnl_lock();
3885
developer37482a42022-12-26 13:31:13 +08003886 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3887 cpu_relax();
3888
3889 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003890
3891 /* Adjust PPE configurations to prepare for reset */
3892 mtk_prepare_reset_ppe(eth, 0);
3893 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3894 mtk_prepare_reset_ppe(eth, 1);
3895
3896 /* Adjust FE configurations to prepare for reset */
3897 mtk_prepare_reset_fe(eth);
3898
3899 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003900 for (i = 0; i < MTK_MAC_COUNT; i++) {
3901 if (!eth->netdev[i])
3902 continue;
developer37482a42022-12-26 13:31:13 +08003903 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3904 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3905 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3906 eth->netdev[i]);
3907 } else {
3908 pr_info("send MTK_FE_START_RESET event\n");
3909 call_netdevice_notifiers(MTK_FE_START_RESET,
3910 eth->netdev[i]);
3911 }
developer6bb3f3a2022-11-22 09:59:14 +08003912 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003913 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003914 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003915 rtnl_lock();
3916 break;
3917 }
developerfd40db22021-04-29 10:08:25 +08003918
developer8051e042022-04-08 13:26:36 +08003919 del_timer_sync(&eth->mtk_dma_monitor_timer);
3920 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003921 /* stop all devices to make sure that dma is properly shut down */
3922 for (i = 0; i < MTK_MAC_COUNT; i++) {
3923 if (!eth->netdev[i])
3924 continue;
3925 mtk_stop(eth->netdev[i]);
3926 __set_bit(i, &restart);
3927 }
developer8051e042022-04-08 13:26:36 +08003928 pr_info("[%s] mtk_stop ends !\n", __func__);
3929 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003930
3931 if (eth->dev->pins)
3932 pinctrl_select_state(eth->dev->pins->p,
3933 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003934
3935 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3936 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3937 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003938
3939 /* restart DMA and enable IRQs */
3940 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003941 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003942 continue;
3943 err = mtk_open(eth->netdev[i]);
3944 if (err) {
3945 netif_alert(eth, ifup, eth->netdev[i],
3946 "Driver up/down cycle failed, closing device.\n");
3947 dev_close(eth->netdev[i]);
3948 }
3949 }
3950
developer8051e042022-04-08 13:26:36 +08003951 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003952 if (!eth->netdev[i])
3953 continue;
developer37482a42022-12-26 13:31:13 +08003954 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3955 pr_info("send MTK_FE_START_TRAFFIC event\n");
3956 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3957 eth->netdev[i]);
3958 } else {
3959 pr_info("send MTK_FE_RESET_DONE event\n");
3960 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3961 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003962 }
developer37482a42022-12-26 13:31:13 +08003963 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3964 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003965 break;
3966 }
developer8051e042022-04-08 13:26:36 +08003967
3968 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08003969
3970 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3971 eth->mtk_dma_monitor_timer.expires = jiffies;
3972 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003973
3974 mtk_phy_config(eth, 1);
3975 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003976 clear_bit_unlock(MTK_RESETTING, &eth->state);
3977
3978 rtnl_unlock();
3979}
3980
3981static int mtk_free_dev(struct mtk_eth *eth)
3982{
3983 int i;
3984
3985 for (i = 0; i < MTK_MAC_COUNT; i++) {
3986 if (!eth->netdev[i])
3987 continue;
3988 free_netdev(eth->netdev[i]);
3989 }
3990
3991 return 0;
3992}
3993
3994static int mtk_unreg_dev(struct mtk_eth *eth)
3995{
3996 int i;
3997
3998 for (i = 0; i < MTK_MAC_COUNT; i++) {
3999 if (!eth->netdev[i])
4000 continue;
4001 unregister_netdev(eth->netdev[i]);
4002 }
4003
4004 return 0;
4005}
4006
4007static int mtk_cleanup(struct mtk_eth *eth)
4008{
4009 mtk_unreg_dev(eth);
4010 mtk_free_dev(eth);
4011 cancel_work_sync(&eth->pending_work);
4012
4013 return 0;
4014}
4015
4016static int mtk_get_link_ksettings(struct net_device *ndev,
4017 struct ethtool_link_ksettings *cmd)
4018{
4019 struct mtk_mac *mac = netdev_priv(ndev);
4020
4021 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4022 return -EBUSY;
4023
4024 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4025}
4026
4027static int mtk_set_link_ksettings(struct net_device *ndev,
4028 const struct ethtool_link_ksettings *cmd)
4029{
4030 struct mtk_mac *mac = netdev_priv(ndev);
4031
4032 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4033 return -EBUSY;
4034
4035 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4036}
4037
4038static void mtk_get_drvinfo(struct net_device *dev,
4039 struct ethtool_drvinfo *info)
4040{
4041 struct mtk_mac *mac = netdev_priv(dev);
4042
4043 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4044 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4045 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4046}
4047
4048static u32 mtk_get_msglevel(struct net_device *dev)
4049{
4050 struct mtk_mac *mac = netdev_priv(dev);
4051
4052 return mac->hw->msg_enable;
4053}
4054
4055static void mtk_set_msglevel(struct net_device *dev, u32 value)
4056{
4057 struct mtk_mac *mac = netdev_priv(dev);
4058
4059 mac->hw->msg_enable = value;
4060}
4061
4062static int mtk_nway_reset(struct net_device *dev)
4063{
4064 struct mtk_mac *mac = netdev_priv(dev);
4065
4066 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4067 return -EBUSY;
4068
4069 if (!mac->phylink)
4070 return -ENOTSUPP;
4071
4072 return phylink_ethtool_nway_reset(mac->phylink);
4073}
4074
4075static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4076{
4077 int i;
4078
4079 switch (stringset) {
4080 case ETH_SS_STATS:
4081 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4082 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4083 data += ETH_GSTRING_LEN;
4084 }
4085 break;
4086 }
4087}
4088
4089static int mtk_get_sset_count(struct net_device *dev, int sset)
4090{
4091 switch (sset) {
4092 case ETH_SS_STATS:
4093 return ARRAY_SIZE(mtk_ethtool_stats);
4094 default:
4095 return -EOPNOTSUPP;
4096 }
4097}
4098
4099static void mtk_get_ethtool_stats(struct net_device *dev,
4100 struct ethtool_stats *stats, u64 *data)
4101{
4102 struct mtk_mac *mac = netdev_priv(dev);
4103 struct mtk_hw_stats *hwstats = mac->hw_stats;
4104 u64 *data_src, *data_dst;
4105 unsigned int start;
4106 int i;
4107
4108 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4109 return;
4110
4111 if (netif_running(dev) && netif_device_present(dev)) {
4112 if (spin_trylock_bh(&hwstats->stats_lock)) {
4113 mtk_stats_update_mac(mac);
4114 spin_unlock_bh(&hwstats->stats_lock);
4115 }
4116 }
4117
4118 data_src = (u64 *)hwstats;
4119
4120 do {
4121 data_dst = data;
4122 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4123
4124 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4125 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4126 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4127}
4128
4129static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4130 u32 *rule_locs)
4131{
4132 int ret = -EOPNOTSUPP;
4133
4134 switch (cmd->cmd) {
4135 case ETHTOOL_GRXRINGS:
4136 if (dev->hw_features & NETIF_F_LRO) {
4137 cmd->data = MTK_MAX_RX_RING_NUM;
4138 ret = 0;
4139 }
4140 break;
4141 case ETHTOOL_GRXCLSRLCNT:
4142 if (dev->hw_features & NETIF_F_LRO) {
4143 struct mtk_mac *mac = netdev_priv(dev);
4144
4145 cmd->rule_cnt = mac->hwlro_ip_cnt;
4146 ret = 0;
4147 }
4148 break;
4149 case ETHTOOL_GRXCLSRULE:
4150 if (dev->hw_features & NETIF_F_LRO)
4151 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4152 break;
4153 case ETHTOOL_GRXCLSRLALL:
4154 if (dev->hw_features & NETIF_F_LRO)
4155 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4156 rule_locs);
4157 break;
4158 default:
4159 break;
4160 }
4161
4162 return ret;
4163}
4164
4165static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4166{
4167 int ret = -EOPNOTSUPP;
4168
4169 switch (cmd->cmd) {
4170 case ETHTOOL_SRXCLSRLINS:
4171 if (dev->hw_features & NETIF_F_LRO)
4172 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4173 break;
4174 case ETHTOOL_SRXCLSRLDEL:
4175 if (dev->hw_features & NETIF_F_LRO)
4176 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4177 break;
4178 default:
4179 break;
4180 }
4181
4182 return ret;
4183}
4184
developer6c5cbb52022-08-12 11:37:45 +08004185static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4186{
4187 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004188 struct mtk_eth *eth = mac->hw;
4189 u32 val;
4190
4191 pause->autoneg = 0;
4192
4193 if (mac->type == MTK_GDM_TYPE) {
4194 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4195
4196 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4197 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4198 } else if (mac->type == MTK_XGDM_TYPE) {
4199 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004200
developerf2823bb2022-12-29 18:20:14 +08004201 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4202 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4203 }
developer6c5cbb52022-08-12 11:37:45 +08004204}
4205
4206static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4207{
4208 struct mtk_mac *mac = netdev_priv(dev);
4209
4210 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4211}
4212
developer9b725932022-11-24 16:25:56 +08004213static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4214{
4215 struct mtk_mac *mac = netdev_priv(dev);
4216 struct mtk_eth *eth = mac->hw;
4217 u32 val;
4218
4219 if (mac->type == MTK_GDM_TYPE) {
4220 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4221
4222 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4223 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4224 }
4225
4226 return phylink_ethtool_get_eee(mac->phylink, eee);
4227}
4228
4229static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4230{
4231 struct mtk_mac *mac = netdev_priv(dev);
4232 struct mtk_eth *eth = mac->hw;
4233
4234 if (mac->type == MTK_GDM_TYPE) {
4235 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4236 return -EINVAL;
4237
4238 mac->tx_lpi_timer = eee->tx_lpi_timer;
4239
4240 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4241 }
4242
4243 return phylink_ethtool_set_eee(mac->phylink, eee);
4244}
4245
developerfd40db22021-04-29 10:08:25 +08004246static const struct ethtool_ops mtk_ethtool_ops = {
4247 .get_link_ksettings = mtk_get_link_ksettings,
4248 .set_link_ksettings = mtk_set_link_ksettings,
4249 .get_drvinfo = mtk_get_drvinfo,
4250 .get_msglevel = mtk_get_msglevel,
4251 .set_msglevel = mtk_set_msglevel,
4252 .nway_reset = mtk_nway_reset,
4253 .get_link = ethtool_op_get_link,
4254 .get_strings = mtk_get_strings,
4255 .get_sset_count = mtk_get_sset_count,
4256 .get_ethtool_stats = mtk_get_ethtool_stats,
4257 .get_rxnfc = mtk_get_rxnfc,
4258 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004259 .get_pauseparam = mtk_get_pauseparam,
4260 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004261 .get_eee = mtk_get_eee,
4262 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004263};
4264
4265static const struct net_device_ops mtk_netdev_ops = {
4266 .ndo_init = mtk_init,
4267 .ndo_uninit = mtk_uninit,
4268 .ndo_open = mtk_open,
4269 .ndo_stop = mtk_stop,
4270 .ndo_start_xmit = mtk_start_xmit,
4271 .ndo_set_mac_address = mtk_set_mac_address,
4272 .ndo_validate_addr = eth_validate_addr,
4273 .ndo_do_ioctl = mtk_do_ioctl,
4274 .ndo_tx_timeout = mtk_tx_timeout,
4275 .ndo_get_stats64 = mtk_get_stats64,
4276 .ndo_fix_features = mtk_fix_features,
4277 .ndo_set_features = mtk_set_features,
4278#ifdef CONFIG_NET_POLL_CONTROLLER
4279 .ndo_poll_controller = mtk_poll_controller,
4280#endif
4281};
4282
4283static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4284{
4285 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004286 const char *label;
developerfd40db22021-04-29 10:08:25 +08004287 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004288 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004289 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004290 struct mtk_phylink_priv *phylink_priv;
4291 struct fwnode_handle *fixed_node;
4292 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004293
4294 if (!_id) {
4295 dev_err(eth->dev, "missing mac id\n");
4296 return -EINVAL;
4297 }
4298
4299 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004300 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004301 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4302 return -EINVAL;
4303 }
4304
4305 if (eth->netdev[id]) {
4306 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4307 return -EINVAL;
4308 }
4309
4310 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4311 if (!eth->netdev[id]) {
4312 dev_err(eth->dev, "alloc_etherdev failed\n");
4313 return -ENOMEM;
4314 }
4315 mac = netdev_priv(eth->netdev[id]);
4316 eth->mac[id] = mac;
4317 mac->id = id;
4318 mac->hw = eth;
4319 mac->of_node = np;
4320
4321 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4322 mac->hwlro_ip_cnt = 0;
4323
4324 mac->hw_stats = devm_kzalloc(eth->dev,
4325 sizeof(*mac->hw_stats),
4326 GFP_KERNEL);
4327 if (!mac->hw_stats) {
4328 dev_err(eth->dev, "failed to allocate counter memory\n");
4329 err = -ENOMEM;
4330 goto free_netdev;
4331 }
4332 spin_lock_init(&mac->hw_stats->stats_lock);
4333 u64_stats_init(&mac->hw_stats->syncp);
4334 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4335
4336 /* phylink create */
4337 phy_mode = of_get_phy_mode(np);
4338 if (phy_mode < 0) {
4339 dev_err(eth->dev, "incorrect phy-mode\n");
4340 err = -EINVAL;
4341 goto free_netdev;
4342 }
4343
4344 /* mac config is not set */
4345 mac->interface = PHY_INTERFACE_MODE_NA;
4346 mac->mode = MLO_AN_PHY;
4347 mac->speed = SPEED_UNKNOWN;
4348
developer9b725932022-11-24 16:25:56 +08004349 mac->tx_lpi_timer = 1;
4350
developerfd40db22021-04-29 10:08:25 +08004351 mac->phylink_config.dev = &eth->netdev[id]->dev;
4352 mac->phylink_config.type = PHYLINK_NETDEV;
4353
developer30e13e72022-11-03 10:21:24 +08004354 mac->type = 0;
4355 if (!of_property_read_string(np, "mac-type", &label)) {
4356 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4357 if (!strcasecmp(label, gdm_type(mac_type)))
4358 break;
4359 }
4360
4361 switch (mac_type) {
4362 case 0:
4363 mac->type = MTK_GDM_TYPE;
4364 break;
4365 case 1:
4366 mac->type = MTK_XGDM_TYPE;
4367 break;
4368 default:
4369 dev_warn(eth->dev, "incorrect mac-type\n");
4370 break;
4371 };
4372 }
developer089e8852022-09-28 14:43:46 +08004373
developerfd40db22021-04-29 10:08:25 +08004374 phylink = phylink_create(&mac->phylink_config,
4375 of_fwnode_handle(mac->of_node),
4376 phy_mode, &mtk_phylink_ops);
4377 if (IS_ERR(phylink)) {
4378 err = PTR_ERR(phylink);
4379 goto free_netdev;
4380 }
4381
4382 mac->phylink = phylink;
4383
developera2613e62022-07-01 18:29:37 +08004384 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4385 "fixed-link");
4386 if (fixed_node) {
4387 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4388 0, GPIOD_IN, "?");
4389 if (!IS_ERR(desc)) {
4390 struct device_node *phy_np;
4391 const char *label;
4392 int irq, phyaddr;
4393
4394 phylink_priv = &mac->phylink_priv;
4395
4396 phylink_priv->desc = desc;
4397 phylink_priv->id = id;
4398 phylink_priv->link = -1;
4399
4400 irq = gpiod_to_irq(desc);
4401 if (irq > 0) {
4402 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4403 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4404 "ethernet:fixed link", mac);
4405 }
4406
developer8b6f2402022-11-28 13:42:34 +08004407 if (!of_property_read_string(to_of_node(fixed_node),
4408 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004409 if (strlen(label) < 16) {
4410 strncpy(phylink_priv->label, label,
4411 strlen(label));
4412 } else
developer8b6f2402022-11-28 13:42:34 +08004413 dev_err(eth->dev, "insufficient space for label!\n");
4414 }
developera2613e62022-07-01 18:29:37 +08004415
4416 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4417 if (phy_np) {
4418 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4419 phylink_priv->phyaddr = phyaddr;
4420 }
4421 }
4422 fwnode_handle_put(fixed_node);
4423 }
4424
developerfd40db22021-04-29 10:08:25 +08004425 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4426 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4427 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4428 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4429
4430 eth->netdev[id]->hw_features = eth->soc->hw_features;
4431 if (eth->hwlro)
4432 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4433
4434 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4435 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4436 eth->netdev[id]->features |= eth->soc->hw_features;
4437 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4438
4439 eth->netdev[id]->irq = eth->irq[0];
4440 eth->netdev[id]->dev.of_node = np;
4441
4442 return 0;
4443
4444free_netdev:
4445 free_netdev(eth->netdev[id]);
4446 return err;
4447}
4448
4449static int mtk_probe(struct platform_device *pdev)
4450{
4451 struct device_node *mac_np;
4452 struct mtk_eth *eth;
4453 int err, i;
4454
4455 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4456 if (!eth)
4457 return -ENOMEM;
4458
4459 eth->soc = of_device_get_match_data(&pdev->dev);
4460
4461 eth->dev = &pdev->dev;
4462 eth->base = devm_platform_ioremap_resource(pdev, 0);
4463 if (IS_ERR(eth->base))
4464 return PTR_ERR(eth->base);
4465
developer089e8852022-09-28 14:43:46 +08004466 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4467 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4468 if (IS_ERR(eth->sram_base))
4469 return PTR_ERR(eth->sram_base);
4470 }
4471
developerfd40db22021-04-29 10:08:25 +08004472 if(eth->soc->has_sram) {
4473 struct resource *res;
4474 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004475 if (unlikely(!res))
4476 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004477 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4478 }
4479
developer68ce74f2023-01-03 16:11:57 +08004480 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004481 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004482
developer089e8852022-09-28 14:43:46 +08004483 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4484 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4485 if (!err) {
4486 err = dma_set_coherent_mask(&pdev->dev,
4487 DMA_BIT_MASK(36));
4488 if (err) {
4489 dev_err(&pdev->dev, "Wrong DMA config\n");
4490 return -EINVAL;
4491 }
4492 }
4493 }
4494
developerfd40db22021-04-29 10:08:25 +08004495 spin_lock_init(&eth->page_lock);
4496 spin_lock_init(&eth->tx_irq_lock);
4497 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004498 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004499
4500 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4501 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4502 "mediatek,ethsys");
4503 if (IS_ERR(eth->ethsys)) {
4504 dev_err(&pdev->dev, "no ethsys regmap found\n");
4505 return PTR_ERR(eth->ethsys);
4506 }
4507 }
4508
4509 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4510 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4511 "mediatek,infracfg");
4512 if (IS_ERR(eth->infra)) {
4513 dev_err(&pdev->dev, "no infracfg regmap found\n");
4514 return PTR_ERR(eth->infra);
4515 }
4516 }
4517
4518 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004519 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004520 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004521 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004522 return -ENOMEM;
4523
developer089e8852022-09-28 14:43:46 +08004524 eth->xgmii->eth = eth;
4525 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004526 eth->soc->ana_rgc3);
4527
developer089e8852022-09-28 14:43:46 +08004528 if (err)
4529 return err;
4530 }
4531
4532 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4533 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4534 if (err)
4535 return err;
4536
4537 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4538 if (err)
4539 return err;
4540
4541 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4542 if (err)
4543 return err;
4544
4545 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004546 if (err)
4547 return err;
4548 }
4549
4550 if (eth->soc->required_pctl) {
4551 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4552 "mediatek,pctl");
4553 if (IS_ERR(eth->pctl)) {
4554 dev_err(&pdev->dev, "no pctl regmap found\n");
4555 return PTR_ERR(eth->pctl);
4556 }
4557 }
4558
developer18f46a82021-07-20 21:08:21 +08004559 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004560 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4561 eth->irq[i] = eth->irq[0];
4562 else
4563 eth->irq[i] = platform_get_irq(pdev, i);
4564 if (eth->irq[i] < 0) {
4565 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4566 return -ENXIO;
4567 }
4568 }
4569
4570 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4571 eth->clks[i] = devm_clk_get(eth->dev,
4572 mtk_clks_source_name[i]);
4573 if (IS_ERR(eth->clks[i])) {
4574 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4575 return -EPROBE_DEFER;
4576 if (eth->soc->required_clks & BIT(i)) {
4577 dev_err(&pdev->dev, "clock %s not found\n",
4578 mtk_clks_source_name[i]);
4579 return -EINVAL;
4580 }
4581 eth->clks[i] = NULL;
4582 }
4583 }
4584
4585 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4586 INIT_WORK(&eth->pending_work, mtk_pending_work);
4587
developer8051e042022-04-08 13:26:36 +08004588 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004589 if (err)
4590 return err;
4591
4592 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4593
4594 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4595 if (!of_device_is_compatible(mac_np,
4596 "mediatek,eth-mac"))
4597 continue;
4598
4599 if (!of_device_is_available(mac_np))
4600 continue;
4601
4602 err = mtk_add_mac(eth, mac_np);
4603 if (err) {
4604 of_node_put(mac_np);
4605 goto err_deinit_hw;
4606 }
4607 }
4608
developer18f46a82021-07-20 21:08:21 +08004609 err = mtk_napi_init(eth);
4610 if (err)
4611 goto err_free_dev;
4612
developerfd40db22021-04-29 10:08:25 +08004613 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4614 err = devm_request_irq(eth->dev, eth->irq[0],
4615 mtk_handle_irq, 0,
4616 dev_name(eth->dev), eth);
4617 } else {
4618 err = devm_request_irq(eth->dev, eth->irq[1],
4619 mtk_handle_irq_tx, 0,
4620 dev_name(eth->dev), eth);
4621 if (err)
4622 goto err_free_dev;
4623
4624 err = devm_request_irq(eth->dev, eth->irq[2],
4625 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004626 dev_name(eth->dev), &eth->rx_napi[0]);
4627 if (err)
4628 goto err_free_dev;
4629
developer793f7b42022-05-20 13:54:51 +08004630 if (MTK_MAX_IRQ_NUM > 3) {
4631 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4632 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4633 err = devm_request_irq(eth->dev,
4634 eth->irq[2 + i],
4635 mtk_handle_irq_rx, 0,
4636 dev_name(eth->dev),
4637 &eth->rx_napi[i]);
4638 if (err)
4639 goto err_free_dev;
4640 }
4641 } else {
4642 err = devm_request_irq(eth->dev, eth->irq[3],
4643 mtk_handle_fe_irq, 0,
4644 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004645 if (err)
4646 goto err_free_dev;
4647 }
4648 }
developerfd40db22021-04-29 10:08:25 +08004649 }
developer8051e042022-04-08 13:26:36 +08004650
developerfd40db22021-04-29 10:08:25 +08004651 if (err)
4652 goto err_free_dev;
4653
4654 /* No MT7628/88 support yet */
4655 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4656 err = mtk_mdio_init(eth);
4657 if (err)
4658 goto err_free_dev;
4659 }
4660
4661 for (i = 0; i < MTK_MAX_DEVS; i++) {
4662 if (!eth->netdev[i])
4663 continue;
4664
4665 err = register_netdev(eth->netdev[i]);
4666 if (err) {
4667 dev_err(eth->dev, "error bringing up device\n");
4668 goto err_deinit_mdio;
4669 } else
4670 netif_info(eth, probe, eth->netdev[i],
4671 "mediatek frame engine at 0x%08lx, irq %d\n",
4672 eth->netdev[i]->base_addr, eth->irq[0]);
4673 }
4674
4675 /* we run 2 devices on the same DMA ring so we need a dummy device
4676 * for NAPI to work
4677 */
4678 init_dummy_netdev(&eth->dummy_dev);
4679 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4680 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004681 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004682 MTK_NAPI_WEIGHT);
4683
developer18f46a82021-07-20 21:08:21 +08004684 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4685 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4686 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4687 mtk_napi_rx, MTK_NAPI_WEIGHT);
4688 }
4689
developer75e4dad2022-11-16 15:17:14 +08004690#if defined(CONFIG_XFRM_OFFLOAD)
4691 mtk_ipsec_offload_init(eth);
4692#endif
developerfd40db22021-04-29 10:08:25 +08004693 mtketh_debugfs_init(eth);
4694 debug_proc_init(eth);
4695
4696 platform_set_drvdata(pdev, eth);
4697
developer8051e042022-04-08 13:26:36 +08004698 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004699#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004700 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4701 eth->mtk_dma_monitor_timer.expires = jiffies;
4702 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004703#endif
developer8051e042022-04-08 13:26:36 +08004704
developerfd40db22021-04-29 10:08:25 +08004705 return 0;
4706
4707err_deinit_mdio:
4708 mtk_mdio_cleanup(eth);
4709err_free_dev:
4710 mtk_free_dev(eth);
4711err_deinit_hw:
4712 mtk_hw_deinit(eth);
4713
4714 return err;
4715}
4716
4717static int mtk_remove(struct platform_device *pdev)
4718{
4719 struct mtk_eth *eth = platform_get_drvdata(pdev);
4720 struct mtk_mac *mac;
4721 int i;
4722
4723 /* stop all devices to make sure that dma is properly shut down */
4724 for (i = 0; i < MTK_MAC_COUNT; i++) {
4725 if (!eth->netdev[i])
4726 continue;
4727 mtk_stop(eth->netdev[i]);
4728 mac = netdev_priv(eth->netdev[i]);
4729 phylink_disconnect_phy(mac->phylink);
4730 }
4731
4732 mtk_hw_deinit(eth);
4733
4734 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004735 netif_napi_del(&eth->rx_napi[0].napi);
4736
4737 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4738 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4739 netif_napi_del(&eth->rx_napi[i].napi);
4740 }
4741
developerfd40db22021-04-29 10:08:25 +08004742 mtk_cleanup(eth);
4743 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004744 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4745 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004746
4747 return 0;
4748}
4749
4750static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004751 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004752 .caps = MT7623_CAPS | MTK_HWLRO,
4753 .hw_features = MTK_HW_FEATURES,
4754 .required_clks = MT7623_CLKS_BITMAP,
4755 .required_pctl = true,
4756 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004757 .txrx = {
4758 .txd_size = sizeof(struct mtk_tx_dma),
4759 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004760 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004761 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4762 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4763 },
developerfd40db22021-04-29 10:08:25 +08004764};
4765
4766static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004767 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004768 .caps = MT7621_CAPS,
4769 .hw_features = MTK_HW_FEATURES,
4770 .required_clks = MT7621_CLKS_BITMAP,
4771 .required_pctl = false,
4772 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004773 .txrx = {
4774 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004775 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004776 .rxd_size = sizeof(struct mtk_rx_dma),
4777 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4778 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4779 },
developerfd40db22021-04-29 10:08:25 +08004780};
4781
4782static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004783 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004784 .ana_rgc3 = 0x2028,
4785 .caps = MT7622_CAPS | MTK_HWLRO,
4786 .hw_features = MTK_HW_FEATURES,
4787 .required_clks = MT7622_CLKS_BITMAP,
4788 .required_pctl = false,
4789 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004790 .txrx = {
4791 .txd_size = sizeof(struct mtk_tx_dma),
4792 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004793 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004794 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4795 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4796 },
developerfd40db22021-04-29 10:08:25 +08004797};
4798
4799static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004800 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004801 .caps = MT7623_CAPS | MTK_HWLRO,
4802 .hw_features = MTK_HW_FEATURES,
4803 .required_clks = MT7623_CLKS_BITMAP,
4804 .required_pctl = true,
4805 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004806 .txrx = {
4807 .txd_size = sizeof(struct mtk_tx_dma),
4808 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004809 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004810 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4811 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4812 },
developerfd40db22021-04-29 10:08:25 +08004813};
4814
4815static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004816 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004817 .ana_rgc3 = 0x128,
4818 .caps = MT7629_CAPS | MTK_HWLRO,
4819 .hw_features = MTK_HW_FEATURES,
4820 .required_clks = MT7629_CLKS_BITMAP,
4821 .required_pctl = false,
4822 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004823 .txrx = {
4824 .txd_size = sizeof(struct mtk_tx_dma),
4825 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004826 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004827 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4828 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4829 },
developerfd40db22021-04-29 10:08:25 +08004830};
4831
4832static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004833 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004834 .ana_rgc3 = 0x128,
4835 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004836 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004837 .required_clks = MT7986_CLKS_BITMAP,
4838 .required_pctl = false,
4839 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004840 .txrx = {
4841 .txd_size = sizeof(struct mtk_tx_dma_v2),
4842 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004843 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004844 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4845 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4846 },
developerfd40db22021-04-29 10:08:25 +08004847};
4848
developer255bba22021-07-27 15:16:33 +08004849static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004850 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004851 .ana_rgc3 = 0x128,
4852 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004853 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004854 .required_clks = MT7981_CLKS_BITMAP,
4855 .required_pctl = false,
4856 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004857 .txrx = {
4858 .txd_size = sizeof(struct mtk_tx_dma_v2),
4859 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004860 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004861 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4862 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4863 },
developer255bba22021-07-27 15:16:33 +08004864};
4865
developer089e8852022-09-28 14:43:46 +08004866static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004867 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08004868 .ana_rgc3 = 0x128,
4869 .caps = MT7988_CAPS,
4870 .hw_features = MTK_HW_FEATURES,
4871 .required_clks = MT7988_CLKS_BITMAP,
4872 .required_pctl = false,
4873 .has_sram = true,
4874 .txrx = {
4875 .txd_size = sizeof(struct mtk_tx_dma_v2),
4876 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004877 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08004878 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4879 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4880 },
4881};
4882
developerfd40db22021-04-29 10:08:25 +08004883static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08004884 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08004885 .caps = MT7628_CAPS,
4886 .hw_features = MTK_HW_FEATURES_MT7628,
4887 .required_clks = MT7628_CLKS_BITMAP,
4888 .required_pctl = false,
4889 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004890 .txrx = {
4891 .txd_size = sizeof(struct mtk_tx_dma),
4892 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004893 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08004894 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4895 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4896 },
developerfd40db22021-04-29 10:08:25 +08004897};
4898
4899const struct of_device_id of_mtk_match[] = {
4900 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4901 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4902 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4903 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4904 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4905 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004906 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004907 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004908 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4909 {},
4910};
4911MODULE_DEVICE_TABLE(of, of_mtk_match);
4912
4913static struct platform_driver mtk_driver = {
4914 .probe = mtk_probe,
4915 .remove = mtk_remove,
4916 .driver = {
4917 .name = "mtk_soc_eth",
4918 .of_match_table = of_mtk_match,
4919 },
4920};
4921
4922module_platform_driver(mtk_driver);
4923
4924MODULE_LICENSE("GPL");
4925MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4926MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");