blob: b33c22926864668eff189d1e4fcd1c546d86b98a [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080043atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080044
developerfd40db22021-04-29 10:08:25 +080045module_param_named(msg_level, mtk_msg_level, int, 0);
46MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080047DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080048
49#define MTK_ETHTOOL_STAT(x) { #x, \
50 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
51
developer68ce74f2023-01-03 16:11:57 +080052static const struct mtk_reg_map mtk_reg_map = {
53 .tx_irq_mask = 0x1a1c,
54 .tx_irq_status = 0x1a18,
55 .pdma = {
56 .rx_ptr = 0x0900,
57 .rx_cnt_cfg = 0x0904,
58 .pcrx_ptr = 0x0908,
59 .glo_cfg = 0x0a04,
60 .rst_idx = 0x0a08,
61 .delay_irq = 0x0a0c,
62 .irq_status = 0x0a20,
63 .irq_mask = 0x0a28,
64 .int_grp = 0x0a50,
65 .int_grp2 = 0x0a54,
66 },
67 .qdma = {
68 .qtx_cfg = 0x1800,
69 .qtx_sch = 0x1804,
70 .rx_ptr = 0x1900,
71 .rx_cnt_cfg = 0x1904,
72 .qcrx_ptr = 0x1908,
73 .glo_cfg = 0x1a04,
74 .rst_idx = 0x1a08,
75 .delay_irq = 0x1a0c,
76 .fc_th = 0x1a10,
77 .tx_sch_rate = 0x1a14,
78 .int_grp = 0x1a20,
79 .int_grp2 = 0x1a24,
80 .hred2 = 0x1a44,
81 .ctx_ptr = 0x1b00,
82 .dtx_ptr = 0x1b04,
83 .crx_ptr = 0x1b10,
84 .drx_ptr = 0x1b14,
85 .fq_head = 0x1b20,
86 .fq_tail = 0x1b24,
87 .fq_count = 0x1b28,
88 .fq_blen = 0x1b2c,
89 },
90 .gdm1_cnt = 0x2400,
91 .gdma_to_ppe0 = 0x4444,
92 .ppe_base = {
93 [0] = 0x0c00,
94 },
95 .wdma_base = {
96 [0] = 0x2800,
97 [1] = 0x2c00,
98 },
99};
100
101static const struct mtk_reg_map mt7628_reg_map = {
102 .tx_irq_mask = 0x0a28,
103 .tx_irq_status = 0x0a20,
104 .pdma = {
105 .rx_ptr = 0x0900,
106 .rx_cnt_cfg = 0x0904,
107 .pcrx_ptr = 0x0908,
108 .glo_cfg = 0x0a04,
109 .rst_idx = 0x0a08,
110 .delay_irq = 0x0a0c,
111 .irq_status = 0x0a20,
112 .irq_mask = 0x0a28,
113 .int_grp = 0x0a50,
114 .int_grp2 = 0x0a54,
115 },
116};
117
118static const struct mtk_reg_map mt7986_reg_map = {
119 .tx_irq_mask = 0x461c,
120 .tx_irq_status = 0x4618,
121 .pdma = {
122 .rx_ptr = 0x6100,
123 .rx_cnt_cfg = 0x6104,
124 .pcrx_ptr = 0x6108,
125 .glo_cfg = 0x6204,
126 .rst_idx = 0x6208,
127 .delay_irq = 0x620c,
128 .irq_status = 0x6220,
129 .irq_mask = 0x6228,
130 .int_grp = 0x6250,
131 .int_grp2 = 0x6254,
132 },
133 .qdma = {
134 .qtx_cfg = 0x4400,
135 .qtx_sch = 0x4404,
136 .rx_ptr = 0x4500,
137 .rx_cnt_cfg = 0x4504,
138 .qcrx_ptr = 0x4508,
139 .glo_cfg = 0x4604,
140 .rst_idx = 0x4608,
141 .delay_irq = 0x460c,
142 .fc_th = 0x4610,
143 .int_grp = 0x4620,
144 .int_grp2 = 0x4624,
145 .hred2 = 0x4644,
146 .ctx_ptr = 0x4700,
147 .dtx_ptr = 0x4704,
148 .crx_ptr = 0x4710,
149 .drx_ptr = 0x4714,
150 .fq_head = 0x4720,
151 .fq_tail = 0x4724,
152 .fq_count = 0x4728,
153 .fq_blen = 0x472c,
154 .tx_sch_rate = 0x4798,
155 },
156 .gdm1_cnt = 0x1c00,
157 .gdma_to_ppe0 = 0x3333,
158 .ppe_base = {
159 [0] = 0x2000,
160 [1] = 0x2400,
161 },
162 .wdma_base = {
163 [0] = 0x4800,
164 [1] = 0x4c00,
165 },
166};
167
168static const struct mtk_reg_map mt7988_reg_map = {
169 .tx_irq_mask = 0x461c,
170 .tx_irq_status = 0x4618,
171 .pdma = {
172 .rx_ptr = 0x6900,
173 .rx_cnt_cfg = 0x6904,
174 .pcrx_ptr = 0x6908,
175 .glo_cfg = 0x6a04,
176 .rst_idx = 0x6a08,
177 .delay_irq = 0x6a0c,
178 .irq_status = 0x6a20,
179 .irq_mask = 0x6a28,
180 .int_grp = 0x6a50,
181 .int_grp2 = 0x6a54,
182 },
183 .qdma = {
184 .qtx_cfg = 0x4400,
185 .qtx_sch = 0x4404,
186 .rx_ptr = 0x4500,
187 .rx_cnt_cfg = 0x4504,
188 .qcrx_ptr = 0x4508,
189 .glo_cfg = 0x4604,
190 .rst_idx = 0x4608,
191 .delay_irq = 0x460c,
192 .fc_th = 0x4610,
193 .int_grp = 0x4620,
194 .int_grp2 = 0x4624,
195 .hred2 = 0x4644,
196 .ctx_ptr = 0x4700,
197 .dtx_ptr = 0x4704,
198 .crx_ptr = 0x4710,
199 .drx_ptr = 0x4714,
200 .fq_head = 0x4720,
201 .fq_tail = 0x4724,
202 .fq_count = 0x4728,
203 .fq_blen = 0x472c,
204 .tx_sch_rate = 0x4798,
205 },
206 .gdm1_cnt = 0x1c00,
207 .gdma_to_ppe0 = 0x3333,
208 .ppe_base = {
209 [0] = 0x2000,
210 [1] = 0x2400,
211 [2] = 0x2c00,
212 },
213 .wdma_base = {
214 [0] = 0x4800,
215 [1] = 0x4c00,
216 [2] = 0x5000,
217 },
218};
219
developerfd40db22021-04-29 10:08:25 +0800220/* strings used by ethtool */
221static const struct mtk_ethtool_stats {
222 char str[ETH_GSTRING_LEN];
223 u32 offset;
224} mtk_ethtool_stats[] = {
225 MTK_ETHTOOL_STAT(tx_bytes),
226 MTK_ETHTOOL_STAT(tx_packets),
227 MTK_ETHTOOL_STAT(tx_skip),
228 MTK_ETHTOOL_STAT(tx_collisions),
229 MTK_ETHTOOL_STAT(rx_bytes),
230 MTK_ETHTOOL_STAT(rx_packets),
231 MTK_ETHTOOL_STAT(rx_overflow),
232 MTK_ETHTOOL_STAT(rx_fcs_errors),
233 MTK_ETHTOOL_STAT(rx_short_errors),
234 MTK_ETHTOOL_STAT(rx_long_errors),
235 MTK_ETHTOOL_STAT(rx_checksum_errors),
236 MTK_ETHTOOL_STAT(rx_flow_control_packets),
237};
238
239static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800240 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
241 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800242 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
243 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800244 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
245 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
246 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
247 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
248 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
249 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
250 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
251 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
252 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800253};
254
255void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
256{
257 __raw_writel(val, eth->base + reg);
258}
259
260u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
261{
262 return __raw_readl(eth->base + reg);
263}
264
265u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
266{
267 u32 val;
268
269 val = mtk_r32(eth, reg);
270 val &= ~mask;
271 val |= set;
272 mtk_w32(eth, val, reg);
273 return reg;
274}
275
276static int mtk_mdio_busy_wait(struct mtk_eth *eth)
277{
278 unsigned long t_start = jiffies;
279
280 while (1) {
281 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
282 return 0;
283 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
284 break;
developerc4671b22021-05-28 13:16:42 +0800285 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800286 }
287
288 dev_err(eth->dev, "mdio: MDIO timeout\n");
289 return -1;
290}
291
developer599cda42022-05-24 15:13:31 +0800292u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
293 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800294{
295 if (mtk_mdio_busy_wait(eth))
296 return -1;
297
298 write_data &= 0xffff;
299
developer599cda42022-05-24 15:13:31 +0800300 if (phy_reg & MII_ADDR_C45) {
301 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
302 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
303 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
304 MTK_PHY_IAC);
305
306 if (mtk_mdio_busy_wait(eth))
307 return -1;
308
309 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
310 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
311 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
312 MTK_PHY_IAC);
313 } else {
314 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
315 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
316 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
317 MTK_PHY_IAC);
318 }
developerfd40db22021-04-29 10:08:25 +0800319
320 if (mtk_mdio_busy_wait(eth))
321 return -1;
322
323 return 0;
324}
325
developer599cda42022-05-24 15:13:31 +0800326u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800327{
328 u32 d;
329
330 if (mtk_mdio_busy_wait(eth))
331 return 0xffff;
332
developer599cda42022-05-24 15:13:31 +0800333 if (phy_reg & MII_ADDR_C45) {
334 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
335 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
336 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
337 MTK_PHY_IAC);
338
339 if (mtk_mdio_busy_wait(eth))
340 return 0xffff;
341
342 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
343 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
344 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
345 MTK_PHY_IAC);
346 } else {
347 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
348 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
349 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
350 MTK_PHY_IAC);
351 }
developerfd40db22021-04-29 10:08:25 +0800352
353 if (mtk_mdio_busy_wait(eth))
354 return 0xffff;
355
356 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
357
358 return d;
359}
360
361static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
362 int phy_reg, u16 val)
363{
364 struct mtk_eth *eth = bus->priv;
365
366 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
367}
368
369static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
370{
371 struct mtk_eth *eth = bus->priv;
372
373 return _mtk_mdio_read(eth, phy_addr, phy_reg);
374}
375
developerabeadd52022-08-15 11:26:44 +0800376static int mtk_mdio_reset(struct mii_bus *bus)
377{
378 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
379 * we just need to wait until device ready.
380 */
381 mdelay(20);
382
383 return 0;
384}
385
developerfd40db22021-04-29 10:08:25 +0800386static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
387 phy_interface_t interface)
388{
developer543e7922022-12-01 11:24:47 +0800389 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800390
391 /* Check DDR memory type.
392 * Currently TRGMII mode with DDR2 memory is not supported.
393 */
394 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
395 if (interface == PHY_INTERFACE_MODE_TRGMII &&
396 val & SYSCFG_DRAM_TYPE_DDR2) {
397 dev_err(eth->dev,
398 "TRGMII mode with DDR2 memory is not supported!\n");
399 return -EOPNOTSUPP;
400 }
401
402 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
403 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
404
405 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
406 ETHSYS_TRGMII_MT7621_MASK, val);
407
408 return 0;
409}
410
411static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
412 phy_interface_t interface, int speed)
413{
414 u32 val;
415 int ret;
416
417 if (interface == PHY_INTERFACE_MODE_TRGMII) {
418 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
419 val = 500000000;
420 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
421 if (ret)
422 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
423 return;
424 }
425
426 val = (speed == SPEED_1000) ?
427 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
428 mtk_w32(eth, val, INTF_MODE);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
431 ETHSYS_TRGMII_CLK_SEL362_5,
432 ETHSYS_TRGMII_CLK_SEL362_5);
433
434 val = (speed == SPEED_1000) ? 250000000 : 500000000;
435 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
436 if (ret)
437 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
438
439 val = (speed == SPEED_1000) ?
440 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
441 mtk_w32(eth, val, TRGMII_RCK_CTRL);
442
443 val = (speed == SPEED_1000) ?
444 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
445 mtk_w32(eth, val, TRGMII_TCK_CTRL);
446}
447
developer089e8852022-09-28 14:43:46 +0800448static void mtk_setup_bridge_switch(struct mtk_eth *eth)
449{
450 int val;
451
452 /* Force Port1 XGMAC Link Up */
453 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800454 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800455 MTK_XGMAC_STS(MTK_GMAC1_ID));
456
457 /* Adjust GSW bridge IPG to 11*/
458 val = mtk_r32(eth, MTK_GSW_CFG);
459 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
460 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
461 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
462 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800463}
464
developer9b725932022-11-24 16:25:56 +0800465static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
466{
467 struct mtk_eth *eth = mac->hw;
468 u32 mcr, mcr_cur;
469 u32 val;
470
471 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
472 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
473
474 if (enable) {
475 mac->tx_lpi_enabled = 1;
476
477 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
478 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
479 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
480 mac->tx_lpi_timer) |
481 FIELD_PREP(MAC_EEE_RESV0, 14);
482 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
483
484 switch (mac->speed) {
485 case SPEED_1000:
486 mcr |= MAC_MCR_FORCE_EEE1000;
487 break;
488 case SPEED_100:
489 mcr |= MAC_MCR_FORCE_EEE100;
490 break;
491 };
492 } else {
493 mac->tx_lpi_enabled = 0;
494
495 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
496 }
497
498 /* Only update control register when needed! */
499 if (mcr != mcr_cur)
500 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
501}
502
developerfd40db22021-04-29 10:08:25 +0800503static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
504 const struct phylink_link_state *state)
505{
506 struct mtk_mac *mac = container_of(config, struct mtk_mac,
507 phylink_config);
508 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800509 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800510 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800511 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800512
513 /* MT76x8 has no hardware settings between for the MAC */
514 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
515 mac->interface != state->interface) {
516 /* Setup soc pin functions */
517 switch (state->interface) {
518 case PHY_INTERFACE_MODE_TRGMII:
519 if (mac->id)
520 goto err_phy;
521 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
522 MTK_GMAC1_TRGMII))
523 goto err_phy;
524 /* fall through */
525 case PHY_INTERFACE_MODE_RGMII_TXID:
526 case PHY_INTERFACE_MODE_RGMII_RXID:
527 case PHY_INTERFACE_MODE_RGMII_ID:
528 case PHY_INTERFACE_MODE_RGMII:
529 case PHY_INTERFACE_MODE_MII:
530 case PHY_INTERFACE_MODE_REVMII:
531 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800532 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800533 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
534 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
535 if (err)
536 goto init_err;
537 }
538 break;
539 case PHY_INTERFACE_MODE_1000BASEX:
540 case PHY_INTERFACE_MODE_2500BASEX:
541 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800542 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
544 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
545 if (err)
546 goto init_err;
547 }
548 break;
549 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800550 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800551 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
552 err = mtk_gmac_gephy_path_setup(eth, mac->id);
553 if (err)
554 goto init_err;
555 }
556 break;
developer30e13e72022-11-03 10:21:24 +0800557 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800558 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800559 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
560 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
561 if (err)
562 goto init_err;
563 }
564 break;
developer089e8852022-09-28 14:43:46 +0800565 case PHY_INTERFACE_MODE_USXGMII:
566 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800567 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800568 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
570 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
571 if (err)
572 goto init_err;
573 }
574 break;
developerfd40db22021-04-29 10:08:25 +0800575 default:
576 goto err_phy;
577 }
578
579 /* Setup clock for 1st gmac */
580 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
581 !phy_interface_mode_is_8023z(state->interface) &&
582 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
583 if (MTK_HAS_CAPS(mac->hw->soc->caps,
584 MTK_TRGMII_MT7621_CLK)) {
585 if (mt7621_gmac0_rgmii_adjust(mac->hw,
586 state->interface))
587 goto err_phy;
588 } else {
589 mtk_gmac0_rgmii_adjust(mac->hw,
590 state->interface,
591 state->speed);
592
593 /* mt7623_pad_clk_setup */
594 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
595 mtk_w32(mac->hw,
596 TD_DM_DRVP(8) | TD_DM_DRVN(8),
597 TRGMII_TD_ODT(i));
598
599 /* Assert/release MT7623 RXC reset */
600 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
601 TRGMII_RCK_CTRL);
602 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
603 }
604 }
605
606 ge_mode = 0;
607 switch (state->interface) {
608 case PHY_INTERFACE_MODE_MII:
609 case PHY_INTERFACE_MODE_GMII:
610 ge_mode = 1;
611 break;
612 case PHY_INTERFACE_MODE_REVMII:
613 ge_mode = 2;
614 break;
615 case PHY_INTERFACE_MODE_RMII:
616 if (mac->id)
617 goto err_phy;
618 ge_mode = 3;
619 break;
620 default:
621 break;
622 }
623
624 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800625 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800626 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
627 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
628 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
629 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800630 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800631
632 mac->interface = state->interface;
633 }
634
635 /* SGMII */
636 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
637 phy_interface_mode_is_8023z(state->interface)) {
638 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
639 * being setup done.
640 */
developerd82e8372022-02-09 15:00:09 +0800641 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800642 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
643
644 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
645 SYSCFG0_SGMII_MASK,
646 ~(u32)SYSCFG0_SGMII_MASK);
647
648 /* Decide how GMAC and SGMIISYS be mapped */
649 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
650 0 : mac->id;
651
652 /* Setup SGMIISYS with the determined property */
653 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800654 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800655 state);
developer2fbee452022-08-12 13:58:20 +0800656 else
developer089e8852022-09-28 14:43:46 +0800657 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800658
developerd82e8372022-02-09 15:00:09 +0800659 if (err) {
660 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800661 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800662 }
developerfd40db22021-04-29 10:08:25 +0800663
664 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
665 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800666 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800667 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800668 state->interface == PHY_INTERFACE_MODE_10GKR ||
669 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800670 sid = mac->id;
671
672 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
673 sid != MTK_GMAC1_ID) {
674 if (phylink_autoneg_inband(mode))
675 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800676 state);
developer089e8852022-09-28 14:43:46 +0800677 else
678 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
679 SPEED_10000);
680
681 if (err)
682 goto init_err;
683 }
developerfd40db22021-04-29 10:08:25 +0800684 } else if (phylink_autoneg_inband(mode)) {
685 dev_err(eth->dev,
686 "In-band mode not supported in non SGMII mode!\n");
687 return;
688 }
689
690 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800691 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800692 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
693 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800694
developer089e8852022-09-28 14:43:46 +0800695 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
696 switch (mac->id) {
697 case MTK_GMAC1_ID:
698 mtk_setup_bridge_switch(eth);
699 break;
developer2b9bc722023-03-09 11:48:44 +0800700 case MTK_GMAC2_ID:
701 force_link = (mac->interface ==
702 PHY_INTERFACE_MODE_XGMII) ?
703 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
704 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
705 mtk_w32(eth, val | force_link,
706 MTK_XGMAC_STS(mac->id));
707 break;
developer089e8852022-09-28 14:43:46 +0800708 case MTK_GMAC3_ID:
709 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800710 mtk_w32(eth,
711 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800712 MTK_XGMAC_STS(mac->id));
713 break;
714 }
715 }
developer82eae452023-02-13 10:04:09 +0800716 } else if (mac->type == MTK_GDM_TYPE) {
717 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
718 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
719 MTK_GDMA_EG_CTRL(mac->id));
720
721 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
722 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800723 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800724 case MTK_GMAC3_ID:
725 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800726 mtk_w32(eth,
727 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800728 MTK_XGMAC_STS(mac->id));
729 break;
730 }
731 }
732
733 if (mac->type != mac_type) {
734 if (atomic_read(&reset_pending) == 0) {
735 atomic_inc(&force);
736 schedule_work(&eth->pending_work);
737 atomic_inc(&reset_pending);
738 } else
739 atomic_dec(&reset_pending);
740 }
developerfd40db22021-04-29 10:08:25 +0800741 }
742
developerfd40db22021-04-29 10:08:25 +0800743 return;
744
745err_phy:
746 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
747 mac->id, phy_modes(state->interface));
748 return;
749
750init_err:
751 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
752 mac->id, phy_modes(state->interface), err);
753}
754
developer089e8852022-09-28 14:43:46 +0800755static int mtk_mac_pcs_get_state(struct phylink_config *config,
756 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800757{
758 struct mtk_mac *mac = container_of(config, struct mtk_mac,
759 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800760
developer089e8852022-09-28 14:43:46 +0800761 if (mac->type == MTK_XGDM_TYPE) {
762 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800763
developer089e8852022-09-28 14:43:46 +0800764 if (mac->id == MTK_GMAC2_ID)
765 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800766
developer089e8852022-09-28 14:43:46 +0800767 state->duplex = 1;
768
769 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
770 case 0:
771 state->speed = SPEED_10000;
772 break;
773 case 1:
774 state->speed = SPEED_5000;
775 break;
776 case 2:
777 state->speed = SPEED_2500;
778 break;
779 case 3:
780 state->speed = SPEED_1000;
781 break;
782 }
783
developer82eae452023-02-13 10:04:09 +0800784 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800785 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
786 } else if (mac->type == MTK_GDM_TYPE) {
787 struct mtk_eth *eth = mac->hw;
788 struct mtk_xgmii *ss = eth->xgmii;
789 u32 id = mtk_mac2xgmii_id(eth, mac->id);
790 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800791 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800792
793 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
794
developer82eae452023-02-13 10:04:09 +0800795 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800796 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
797
798 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
799 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
800
801 val = val >> 16;
802
803 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
804
805 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
806 case 0:
807 state->speed = SPEED_10;
808 break;
809 case 1:
810 state->speed = SPEED_100;
811 break;
812 case 2:
813 state->speed = SPEED_1000;
814 break;
815 }
816 } else {
817 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
818
819 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
820
821 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
822 case 0:
823 state->speed = SPEED_10;
824 break;
825 case 1:
826 state->speed = SPEED_100;
827 break;
828 case 2:
829 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
830 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
831 break;
832 }
833 }
834
835 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
836 if (pmsr & MAC_MSR_RX_FC)
837 state->pause |= MLO_PAUSE_RX;
838 if (pmsr & MAC_MSR_TX_FC)
839 state->pause |= MLO_PAUSE_TX;
840 }
developerfd40db22021-04-29 10:08:25 +0800841
842 return 1;
843}
844
845static void mtk_mac_an_restart(struct phylink_config *config)
846{
847 struct mtk_mac *mac = container_of(config, struct mtk_mac,
848 phylink_config);
849
developer089e8852022-09-28 14:43:46 +0800850 if (mac->type != MTK_XGDM_TYPE)
851 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800852}
853
854static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
855 phy_interface_t interface)
856{
857 struct mtk_mac *mac = container_of(config, struct mtk_mac,
858 phylink_config);
developer089e8852022-09-28 14:43:46 +0800859 u32 mcr;
860
861 if (mac->type == MTK_GDM_TYPE) {
862 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
863 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
864 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
865 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
866 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800867
developer089e8852022-09-28 14:43:46 +0800868 mcr &= 0xfffffff0;
869 mcr |= XMAC_MCR_TRX_DISABLE;
870 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
871 }
developerfd40db22021-04-29 10:08:25 +0800872}
873
874static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
875 phy_interface_t interface,
876 struct phy_device *phy)
877{
878 struct mtk_mac *mac = container_of(config, struct mtk_mac,
879 phylink_config);
developer089e8852022-09-28 14:43:46 +0800880 u32 mcr, mcr_cur;
881
developer9b725932022-11-24 16:25:56 +0800882 mac->speed = speed;
883
developer089e8852022-09-28 14:43:46 +0800884 if (mac->type == MTK_GDM_TYPE) {
885 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
886 mcr = mcr_cur;
887 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
888 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
889 MAC_MCR_FORCE_RX_FC);
890 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
891 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
892
893 /* Configure speed */
894 switch (speed) {
895 case SPEED_2500:
896 case SPEED_1000:
897 mcr |= MAC_MCR_SPEED_1000;
898 break;
899 case SPEED_100:
900 mcr |= MAC_MCR_SPEED_100;
901 break;
902 }
903
904 /* Configure duplex */
905 if (duplex == DUPLEX_FULL)
906 mcr |= MAC_MCR_FORCE_DPX;
907
908 /* Configure pause modes -
909 * phylink will avoid these for half duplex
910 */
911 if (tx_pause)
912 mcr |= MAC_MCR_FORCE_TX_FC;
913 if (rx_pause)
914 mcr |= MAC_MCR_FORCE_RX_FC;
915
916 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
917
918 /* Only update control register when needed! */
919 if (mcr != mcr_cur)
920 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800921
922 if (mode == MLO_AN_PHY && phy)
923 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800924 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
925 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
926
927 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
928 /* Configure pause modes -
929 * phylink will avoid these for half duplex
930 */
931 if (tx_pause)
932 mcr |= XMAC_MCR_FORCE_TX_FC;
933 if (rx_pause)
934 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800935
developer089e8852022-09-28 14:43:46 +0800936 mcr &= ~(XMAC_MCR_TRX_DISABLE);
937 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
938 }
developerfd40db22021-04-29 10:08:25 +0800939}
940
941static void mtk_validate(struct phylink_config *config,
942 unsigned long *supported,
943 struct phylink_link_state *state)
944{
945 struct mtk_mac *mac = container_of(config, struct mtk_mac,
946 phylink_config);
947 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
948
949 if (state->interface != PHY_INTERFACE_MODE_NA &&
950 state->interface != PHY_INTERFACE_MODE_MII &&
951 state->interface != PHY_INTERFACE_MODE_GMII &&
952 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
953 phy_interface_mode_is_rgmii(state->interface)) &&
954 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
955 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
956 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
957 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800958 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800959 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
960 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800961 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
962 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
963 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
964 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800965 linkmode_zero(supported);
966 return;
967 }
968
969 phylink_set_port_modes(mask);
970 phylink_set(mask, Autoneg);
971
972 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800973 case PHY_INTERFACE_MODE_USXGMII:
974 case PHY_INTERFACE_MODE_10GKR:
975 phylink_set(mask, 10000baseKR_Full);
976 phylink_set(mask, 10000baseT_Full);
977 phylink_set(mask, 10000baseCR_Full);
978 phylink_set(mask, 10000baseSR_Full);
979 phylink_set(mask, 10000baseLR_Full);
980 phylink_set(mask, 10000baseLRM_Full);
981 phylink_set(mask, 10000baseER_Full);
982 phylink_set(mask, 100baseT_Half);
983 phylink_set(mask, 100baseT_Full);
984 phylink_set(mask, 1000baseT_Half);
985 phylink_set(mask, 1000baseT_Full);
986 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800987 phylink_set(mask, 2500baseT_Full);
988 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800989 break;
developerfd40db22021-04-29 10:08:25 +0800990 case PHY_INTERFACE_MODE_TRGMII:
991 phylink_set(mask, 1000baseT_Full);
992 break;
developer30e13e72022-11-03 10:21:24 +0800993 case PHY_INTERFACE_MODE_XGMII:
994 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800995 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800996 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800997 /* fall through; */
998 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800999 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001000 phylink_set(mask, 2500baseT_Full);
1001 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001002 case PHY_INTERFACE_MODE_GMII:
1003 case PHY_INTERFACE_MODE_RGMII:
1004 case PHY_INTERFACE_MODE_RGMII_ID:
1005 case PHY_INTERFACE_MODE_RGMII_RXID:
1006 case PHY_INTERFACE_MODE_RGMII_TXID:
1007 phylink_set(mask, 1000baseT_Half);
1008 /* fall through */
1009 case PHY_INTERFACE_MODE_SGMII:
1010 phylink_set(mask, 1000baseT_Full);
1011 phylink_set(mask, 1000baseX_Full);
1012 /* fall through */
1013 case PHY_INTERFACE_MODE_MII:
1014 case PHY_INTERFACE_MODE_RMII:
1015 case PHY_INTERFACE_MODE_REVMII:
1016 case PHY_INTERFACE_MODE_NA:
1017 default:
1018 phylink_set(mask, 10baseT_Half);
1019 phylink_set(mask, 10baseT_Full);
1020 phylink_set(mask, 100baseT_Half);
1021 phylink_set(mask, 100baseT_Full);
1022 break;
1023 }
1024
1025 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001026
1027 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1028 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001029 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001030 phylink_set(mask, 10000baseSR_Full);
1031 phylink_set(mask, 10000baseLR_Full);
1032 phylink_set(mask, 10000baseLRM_Full);
1033 phylink_set(mask, 10000baseER_Full);
1034 phylink_set(mask, 1000baseKX_Full);
1035 phylink_set(mask, 1000baseT_Full);
1036 phylink_set(mask, 1000baseX_Full);
1037 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001038 phylink_set(mask, 2500baseT_Full);
1039 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001040 }
developerfd40db22021-04-29 10:08:25 +08001041 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1042 phylink_set(mask, 1000baseT_Full);
1043 phylink_set(mask, 1000baseX_Full);
1044 phylink_set(mask, 2500baseX_Full);
1045 }
1046 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1047 phylink_set(mask, 1000baseT_Full);
1048 phylink_set(mask, 1000baseT_Half);
1049 phylink_set(mask, 1000baseX_Full);
1050 }
1051 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1052 phylink_set(mask, 1000baseT_Full);
1053 phylink_set(mask, 1000baseT_Half);
1054 }
1055 }
1056
developer30e13e72022-11-03 10:21:24 +08001057 if (mac->type == MTK_XGDM_TYPE) {
1058 phylink_clear(mask, 10baseT_Half);
1059 phylink_clear(mask, 100baseT_Half);
1060 phylink_clear(mask, 1000baseT_Half);
1061 }
1062
developerfd40db22021-04-29 10:08:25 +08001063 phylink_set(mask, Pause);
1064 phylink_set(mask, Asym_Pause);
1065
1066 linkmode_and(supported, supported, mask);
1067 linkmode_and(state->advertising, state->advertising, mask);
1068
1069 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1070 * to advertise both, only report advertising at 2500BaseX.
1071 */
1072 phylink_helper_basex_speed(state);
1073}
1074
1075static const struct phylink_mac_ops mtk_phylink_ops = {
1076 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +08001077 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001078 .mac_an_restart = mtk_mac_an_restart,
1079 .mac_config = mtk_mac_config,
1080 .mac_link_down = mtk_mac_link_down,
1081 .mac_link_up = mtk_mac_link_up,
1082};
1083
1084static int mtk_mdio_init(struct mtk_eth *eth)
1085{
1086 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +08001087 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +08001088 int ret;
developerc8acd8d2022-11-10 09:07:10 +08001089 u32 val;
developerfd40db22021-04-29 10:08:25 +08001090
1091 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1092 if (!mii_np) {
1093 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1094 return -ENODEV;
1095 }
1096
1097 if (!of_device_is_available(mii_np)) {
1098 ret = -ENODEV;
1099 goto err_put_node;
1100 }
1101
1102 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1103 if (!eth->mii_bus) {
1104 ret = -ENOMEM;
1105 goto err_put_node;
1106 }
1107
1108 eth->mii_bus->name = "mdio";
1109 eth->mii_bus->read = mtk_mdio_read;
1110 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +08001111 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +08001112 eth->mii_bus->priv = eth;
1113 eth->mii_bus->parent = eth->dev;
1114
developer6fd46562021-10-14 15:04:34 +08001115 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +08001116 ret = -ENOMEM;
1117 goto err_put_node;
1118 }
developerc8acd8d2022-11-10 09:07:10 +08001119
1120 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
1121 max_clk = val;
1122
1123 while (clk / divider > max_clk) {
1124 if (divider >= 63)
1125 break;
1126
1127 divider++;
1128 };
1129
1130 /* Configure MDC Turbo Mode */
1131 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1132 val = mtk_r32(eth, MTK_MAC_MISC);
1133 val |= MISC_MDC_TURBO;
1134 mtk_w32(eth, val, MTK_MAC_MISC);
1135 } else {
1136 val = mtk_r32(eth, MTK_PPSC);
1137 val |= PPSC_MDC_TURBO;
1138 mtk_w32(eth, val, MTK_PPSC);
1139 }
1140
1141 /* Configure MDC Divider */
1142 val = mtk_r32(eth, MTK_PPSC);
1143 val &= ~PPSC_MDC_CFG;
1144 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1145 mtk_w32(eth, val, MTK_PPSC);
1146
1147 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
1148
developerfd40db22021-04-29 10:08:25 +08001149 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1150
1151err_put_node:
1152 of_node_put(mii_np);
1153 return ret;
1154}
1155
1156static void mtk_mdio_cleanup(struct mtk_eth *eth)
1157{
1158 if (!eth->mii_bus)
1159 return;
1160
1161 mdiobus_unregister(eth->mii_bus);
1162}
1163
1164static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1165{
1166 unsigned long flags;
1167 u32 val;
1168
1169 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001170 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1171 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001172 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1173}
1174
1175static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1176{
1177 unsigned long flags;
1178 u32 val;
1179
1180 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001181 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1182 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001183 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1184}
1185
1186static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1187{
1188 unsigned long flags;
1189 u32 val;
1190
1191 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001192 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1193 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001194 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1195}
1196
1197static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1198{
1199 unsigned long flags;
1200 u32 val;
1201
1202 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001203 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1204 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001205 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1206}
1207
1208static int mtk_set_mac_address(struct net_device *dev, void *p)
1209{
1210 int ret = eth_mac_addr(dev, p);
1211 struct mtk_mac *mac = netdev_priv(dev);
1212 struct mtk_eth *eth = mac->hw;
1213 const char *macaddr = dev->dev_addr;
1214
1215 if (ret)
1216 return ret;
1217
1218 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1219 return -EBUSY;
1220
1221 spin_lock_bh(&mac->hw->page_lock);
1222 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1223 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1224 MT7628_SDM_MAC_ADRH);
1225 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1226 (macaddr[4] << 8) | macaddr[5],
1227 MT7628_SDM_MAC_ADRL);
1228 } else {
1229 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1230 MTK_GDMA_MAC_ADRH(mac->id));
1231 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1232 (macaddr[4] << 8) | macaddr[5],
1233 MTK_GDMA_MAC_ADRL(mac->id));
1234 }
1235 spin_unlock_bh(&mac->hw->page_lock);
1236
1237 return 0;
1238}
1239
1240void mtk_stats_update_mac(struct mtk_mac *mac)
1241{
developer089e8852022-09-28 14:43:46 +08001242 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001243 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001244 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001245 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001246 u64 stats;
1247
developerfd40db22021-04-29 10:08:25 +08001248 u64_stats_update_begin(&hw_stats->syncp);
1249
developer68ce74f2023-01-03 16:11:57 +08001250 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1251 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001252 if (stats)
1253 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001254 hw_stats->rx_packets +=
1255 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1256 hw_stats->rx_overflow +=
1257 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1258 hw_stats->rx_fcs_errors +=
1259 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1260 hw_stats->rx_short_errors +=
1261 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1262 hw_stats->rx_long_errors +=
1263 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1264 hw_stats->rx_checksum_errors +=
1265 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001266 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001267 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001268
1269 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001270 hw_stats->tx_skip +=
1271 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1272 hw_stats->tx_collisions +=
1273 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1274 hw_stats->tx_bytes +=
1275 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1276 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001277 if (stats)
1278 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001279 hw_stats->tx_packets +=
1280 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001281 } else {
developer68ce74f2023-01-03 16:11:57 +08001282 hw_stats->tx_skip +=
1283 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1284 hw_stats->tx_collisions +=
1285 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1286 hw_stats->tx_bytes +=
1287 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1288 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001289 if (stats)
1290 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001291 hw_stats->tx_packets +=
1292 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001293 }
developer68ce74f2023-01-03 16:11:57 +08001294
1295 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001296}
1297
1298static void mtk_stats_update(struct mtk_eth *eth)
1299{
1300 int i;
1301
1302 for (i = 0; i < MTK_MAC_COUNT; i++) {
1303 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1304 continue;
1305 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1306 mtk_stats_update_mac(eth->mac[i]);
1307 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1308 }
1309 }
1310}
1311
1312static void mtk_get_stats64(struct net_device *dev,
1313 struct rtnl_link_stats64 *storage)
1314{
1315 struct mtk_mac *mac = netdev_priv(dev);
1316 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1317 unsigned int start;
1318
1319 if (netif_running(dev) && netif_device_present(dev)) {
1320 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1321 mtk_stats_update_mac(mac);
1322 spin_unlock_bh(&hw_stats->stats_lock);
1323 }
1324 }
1325
1326 do {
1327 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1328 storage->rx_packets = hw_stats->rx_packets;
1329 storage->tx_packets = hw_stats->tx_packets;
1330 storage->rx_bytes = hw_stats->rx_bytes;
1331 storage->tx_bytes = hw_stats->tx_bytes;
1332 storage->collisions = hw_stats->tx_collisions;
1333 storage->rx_length_errors = hw_stats->rx_short_errors +
1334 hw_stats->rx_long_errors;
1335 storage->rx_over_errors = hw_stats->rx_overflow;
1336 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1337 storage->rx_errors = hw_stats->rx_checksum_errors;
1338 storage->tx_aborted_errors = hw_stats->tx_skip;
1339 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1340
1341 storage->tx_errors = dev->stats.tx_errors;
1342 storage->rx_dropped = dev->stats.rx_dropped;
1343 storage->tx_dropped = dev->stats.tx_dropped;
1344}
1345
1346static inline int mtk_max_frag_size(int mtu)
1347{
1348 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1349 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1350 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1351
1352 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1353 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1354}
1355
1356static inline int mtk_max_buf_size(int frag_size)
1357{
1358 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1359 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1360
1361 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1362
1363 return buf_size;
1364}
1365
developere9356982022-07-04 09:03:20 +08001366static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1367 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001368{
developerfd40db22021-04-29 10:08:25 +08001369 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001370 if (!(rxd->rxd2 & RX_DMA_DONE))
1371 return false;
1372
1373 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001374 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1375 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001376
developer089e8852022-09-28 14:43:46 +08001377 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1378 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001379 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1380 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001381 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001382 }
1383
developerc4671b22021-05-28 13:16:42 +08001384 return true;
developerfd40db22021-04-29 10:08:25 +08001385}
1386
1387/* the qdma core needs scratch memory to be setup */
1388static int mtk_init_fq_dma(struct mtk_eth *eth)
1389{
developere9356982022-07-04 09:03:20 +08001390 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001391 dma_addr_t phy_ring_tail;
1392 int cnt = MTK_DMA_SIZE;
1393 dma_addr_t dma_addr;
1394 int i;
1395
1396 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001397 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001398 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001399 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001400 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001401 } else {
developer089e8852022-09-28 14:43:46 +08001402 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1403 eth->scratch_ring = eth->sram_base;
1404 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1405 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001406 }
1407
1408 if (unlikely(!eth->scratch_ring))
1409 return -ENOMEM;
1410
developere9356982022-07-04 09:03:20 +08001411 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001412 if (unlikely(!eth->scratch_head))
1413 return -ENOMEM;
1414
developer3f28d382023-03-07 16:06:30 +08001415 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001416 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1417 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001418 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001419 return -ENOMEM;
1420
developer8b6f2402022-11-28 13:42:34 +08001421 phy_ring_tail = eth->phy_scratch_ring +
1422 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001423
1424 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001425 struct mtk_tx_dma_v2 *txd;
1426
1427 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1428 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001429 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001430 txd->txd2 = eth->phy_scratch_ring +
1431 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001432
developere9356982022-07-04 09:03:20 +08001433 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1434 txd->txd4 = 0;
1435
developer089e8852022-09-28 14:43:46 +08001436 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1437 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001438 txd->txd5 = 0;
1439 txd->txd6 = 0;
1440 txd->txd7 = 0;
1441 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001442 }
developerfd40db22021-04-29 10:08:25 +08001443 }
1444
developer68ce74f2023-01-03 16:11:57 +08001445 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1446 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1447 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1448 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001449
1450 return 0;
1451}
1452
1453static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1454{
developere9356982022-07-04 09:03:20 +08001455 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001456}
1457
1458static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001459 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001460{
developere9356982022-07-04 09:03:20 +08001461 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001462
1463 return &ring->buf[idx];
1464}
1465
1466static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001467 void *dma)
developerfd40db22021-04-29 10:08:25 +08001468{
1469 return ring->dma_pdma - ring->dma + dma;
1470}
1471
developere9356982022-07-04 09:03:20 +08001472static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001473{
developere9356982022-07-04 09:03:20 +08001474 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001475}
1476
developerc4671b22021-05-28 13:16:42 +08001477static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1478 bool napi)
developerfd40db22021-04-29 10:08:25 +08001479{
1480 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1481 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001482 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001483 dma_unmap_addr(tx_buf, dma_addr0),
1484 dma_unmap_len(tx_buf, dma_len0),
1485 DMA_TO_DEVICE);
1486 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001487 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001488 dma_unmap_addr(tx_buf, dma_addr0),
1489 dma_unmap_len(tx_buf, dma_len0),
1490 DMA_TO_DEVICE);
1491 }
1492 } else {
1493 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001494 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001495 dma_unmap_addr(tx_buf, dma_addr0),
1496 dma_unmap_len(tx_buf, dma_len0),
1497 DMA_TO_DEVICE);
1498 }
1499
1500 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001501 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001502 dma_unmap_addr(tx_buf, dma_addr1),
1503 dma_unmap_len(tx_buf, dma_len1),
1504 DMA_TO_DEVICE);
1505 }
1506 }
1507
1508 tx_buf->flags = 0;
1509 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001510 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1511 if (napi)
1512 napi_consume_skb(tx_buf->skb, napi);
1513 else
1514 dev_kfree_skb_any(tx_buf->skb);
1515 }
developerfd40db22021-04-29 10:08:25 +08001516 tx_buf->skb = NULL;
1517}
1518
1519static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1520 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1521 size_t size, int idx)
1522{
1523 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1524 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1525 dma_unmap_len_set(tx_buf, dma_len0, size);
1526 } else {
1527 if (idx & 1) {
1528 txd->txd3 = mapped_addr;
1529 txd->txd2 |= TX_DMA_PLEN1(size);
1530 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1531 dma_unmap_len_set(tx_buf, dma_len1, size);
1532 } else {
1533 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1534 txd->txd1 = mapped_addr;
1535 txd->txd2 = TX_DMA_PLEN0(size);
1536 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1537 dma_unmap_len_set(tx_buf, dma_len0, size);
1538 }
1539 }
1540}
1541
developere9356982022-07-04 09:03:20 +08001542static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1543 struct mtk_tx_dma_desc_info *info)
1544{
1545 struct mtk_mac *mac = netdev_priv(dev);
1546 struct mtk_eth *eth = mac->hw;
1547 struct mtk_tx_dma *desc = txd;
1548 u32 data;
1549
1550 WRITE_ONCE(desc->txd1, info->addr);
1551
1552 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1553 if (info->last)
1554 data |= TX_DMA_LS0;
1555 WRITE_ONCE(desc->txd3, data);
1556
1557 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1558 data |= QID_HIGH_BITS(info->qid);
1559 if (info->first) {
1560 if (info->gso)
1561 data |= TX_DMA_TSO;
1562 /* tx checksum offload */
1563 if (info->csum)
1564 data |= TX_DMA_CHKSUM;
1565 /* vlan header offload */
1566 if (info->vlan)
1567 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1568 }
1569
1570#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1571 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1572 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1573 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1574 }
1575
1576 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1577 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1578#endif
1579 WRITE_ONCE(desc->txd4, data);
1580}
1581
1582static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1583 struct mtk_tx_dma_desc_info *info)
1584{
1585 struct mtk_mac *mac = netdev_priv(dev);
1586 struct mtk_eth *eth = mac->hw;
1587 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001588 u32 data = 0;
1589
1590 if (!info->qid && mac->id)
1591 info->qid = MTK_QDMA_GMAC2_QID;
1592
1593 WRITE_ONCE(desc->txd1, info->addr);
1594
1595 data = TX_DMA_PLEN0(info->size);
1596 if (info->last)
1597 data |= TX_DMA_LS0;
1598 WRITE_ONCE(desc->txd3, data);
1599
1600 data = ((mac->id == MTK_GMAC3_ID) ?
1601 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1602 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1603#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1604 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1605 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1606 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1607 }
1608
1609 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1610 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1611#endif
1612 WRITE_ONCE(desc->txd4, data);
1613
1614 data = 0;
1615 if (info->first) {
1616 if (info->gso)
1617 data |= TX_DMA_TSO_V2;
1618 /* tx checksum offload */
1619 if (info->csum)
1620 data |= TX_DMA_CHKSUM_V2;
1621 }
1622 WRITE_ONCE(desc->txd5, data);
1623
1624 data = 0;
1625 if (info->first && info->vlan)
1626 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1627 WRITE_ONCE(desc->txd6, data);
1628
1629 WRITE_ONCE(desc->txd7, 0);
1630 WRITE_ONCE(desc->txd8, 0);
1631}
1632
1633static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1634 struct mtk_tx_dma_desc_info *info)
1635{
1636 struct mtk_mac *mac = netdev_priv(dev);
1637 struct mtk_eth *eth = mac->hw;
1638 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001639 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001640 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001641
developerce08bca2022-10-06 16:21:13 +08001642 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001643 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001644
developer089e8852022-09-28 14:43:46 +08001645 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1646 TX_DMA_SDP1(info->addr) : 0;
1647
developere9356982022-07-04 09:03:20 +08001648 WRITE_ONCE(desc->txd1, info->addr);
1649
1650 data = TX_DMA_PLEN0(info->size);
1651 if (info->last)
1652 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001653 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001654
developer089e8852022-09-28 14:43:46 +08001655 data = ((mac->id == MTK_GMAC3_ID) ?
1656 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001657 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001658#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1659 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1660 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1661 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1662 }
1663
1664 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1665 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1666#endif
1667 WRITE_ONCE(desc->txd4, data);
1668
1669 data = 0;
1670 if (info->first) {
1671 if (info->gso)
1672 data |= TX_DMA_TSO_V2;
1673 /* tx checksum offload */
1674 if (info->csum)
1675 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001676
1677 if (netdev_uses_dsa(dev))
1678 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001679 }
1680 WRITE_ONCE(desc->txd5, data);
1681
1682 data = 0;
1683 if (info->first && info->vlan)
1684 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1685 WRITE_ONCE(desc->txd6, data);
1686
1687 WRITE_ONCE(desc->txd7, 0);
1688 WRITE_ONCE(desc->txd8, 0);
1689}
1690
1691static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1692 struct mtk_tx_dma_desc_info *info)
1693{
1694 struct mtk_mac *mac = netdev_priv(dev);
1695 struct mtk_eth *eth = mac->hw;
1696
developerce08bca2022-10-06 16:21:13 +08001697 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1698 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1699 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001700 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1701 else
1702 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1703}
1704
developerfd40db22021-04-29 10:08:25 +08001705static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1706 int tx_num, struct mtk_tx_ring *ring, bool gso)
1707{
developere9356982022-07-04 09:03:20 +08001708 struct mtk_tx_dma_desc_info txd_info = {
1709 .size = skb_headlen(skb),
1710 .qid = skb->mark & MTK_QDMA_TX_MASK,
1711 .gso = gso,
1712 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1713 .vlan = skb_vlan_tag_present(skb),
1714 .vlan_tci = skb_vlan_tag_get(skb),
1715 .first = true,
1716 .last = !skb_is_nonlinear(skb),
1717 };
developerfd40db22021-04-29 10:08:25 +08001718 struct mtk_mac *mac = netdev_priv(dev);
1719 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001720 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001721 struct mtk_tx_dma *itxd, *txd;
1722 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1723 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001724 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001725 int k = 0;
1726
developerb3a9e7b2023-02-08 15:18:10 +08001727 if (skb->len < 32) {
1728 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1729 return -ENOMEM;
1730
1731 txd_info.size = skb_headlen(skb);
1732 }
1733
developerfd40db22021-04-29 10:08:25 +08001734 itxd = ring->next_free;
1735 itxd_pdma = qdma_to_pdma(ring, itxd);
1736 if (itxd == ring->last_free)
1737 return -ENOMEM;
1738
developere9356982022-07-04 09:03:20 +08001739 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001740 memset(itx_buf, 0, sizeof(*itx_buf));
1741
developer3f28d382023-03-07 16:06:30 +08001742 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001743 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001744 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001745 return -ENOMEM;
1746
developere9356982022-07-04 09:03:20 +08001747 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1748
developerfd40db22021-04-29 10:08:25 +08001749 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001750 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1751 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1752 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001753 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001754 k++);
1755
developerfd40db22021-04-29 10:08:25 +08001756 /* TX SG offload */
1757 txd = itxd;
1758 txd_pdma = qdma_to_pdma(ring, txd);
1759
developere9356982022-07-04 09:03:20 +08001760 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001761 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1762 unsigned int offset = 0;
1763 int frag_size = skb_frag_size(frag);
1764
1765 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001766 bool new_desc = true;
1767
developere9356982022-07-04 09:03:20 +08001768 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001769 (i & 0x1)) {
1770 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1771 txd_pdma = qdma_to_pdma(ring, txd);
1772 if (txd == ring->last_free)
1773 goto err_dma;
1774
1775 n_desc++;
1776 } else {
1777 new_desc = false;
1778 }
1779
developere9356982022-07-04 09:03:20 +08001780 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1781 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1782 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1783 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1784 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001785 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001786 offset, txd_info.size,
1787 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001788 if (unlikely(dma_mapping_error(eth->dma_dev,
1789 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001790 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001791
developere9356982022-07-04 09:03:20 +08001792 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001793
developere9356982022-07-04 09:03:20 +08001794 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001795 if (new_desc)
1796 memset(tx_buf, 0, sizeof(*tx_buf));
1797 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1798 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001799 tx_buf->flags |=
1800 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1801 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1802 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001803
developere9356982022-07-04 09:03:20 +08001804 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1805 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001806
developere9356982022-07-04 09:03:20 +08001807 frag_size -= txd_info.size;
1808 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001809 }
1810 }
1811
1812 /* store skb to cleanup */
1813 itx_buf->skb = skb;
1814
developere9356982022-07-04 09:03:20 +08001815 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001816 if (k & 0x1)
1817 txd_pdma->txd2 |= TX_DMA_LS0;
1818 else
1819 txd_pdma->txd2 |= TX_DMA_LS1;
1820 }
1821
1822 netdev_sent_queue(dev, skb->len);
1823 skb_tx_timestamp(skb);
1824
1825 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1826 atomic_sub(n_desc, &ring->free_count);
1827
1828 /* make sure that all changes to the dma ring are flushed before we
1829 * continue
1830 */
1831 wmb();
1832
developere9356982022-07-04 09:03:20 +08001833 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001834 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1835 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001836 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001837 } else {
developere9356982022-07-04 09:03:20 +08001838 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001839 ring->dma_size);
1840 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1841 }
1842
1843 return 0;
1844
1845err_dma:
1846 do {
developere9356982022-07-04 09:03:20 +08001847 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001848
1849 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001850 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001851
1852 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001853 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001854 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1855
1856 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1857 itxd_pdma = qdma_to_pdma(ring, itxd);
1858 } while (itxd != txd);
1859
1860 return -ENOMEM;
1861}
1862
1863static inline int mtk_cal_txd_req(struct sk_buff *skb)
1864{
1865 int i, nfrags;
1866 skb_frag_t *frag;
1867
1868 nfrags = 1;
1869 if (skb_is_gso(skb)) {
1870 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1871 frag = &skb_shinfo(skb)->frags[i];
1872 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1873 MTK_TX_DMA_BUF_LEN);
1874 }
1875 } else {
1876 nfrags += skb_shinfo(skb)->nr_frags;
1877 }
1878
1879 return nfrags;
1880}
1881
1882static int mtk_queue_stopped(struct mtk_eth *eth)
1883{
1884 int i;
1885
1886 for (i = 0; i < MTK_MAC_COUNT; i++) {
1887 if (!eth->netdev[i])
1888 continue;
1889 if (netif_queue_stopped(eth->netdev[i]))
1890 return 1;
1891 }
1892
1893 return 0;
1894}
1895
1896static void mtk_wake_queue(struct mtk_eth *eth)
1897{
1898 int i;
1899
1900 for (i = 0; i < MTK_MAC_COUNT; i++) {
1901 if (!eth->netdev[i])
1902 continue;
1903 netif_wake_queue(eth->netdev[i]);
1904 }
1905}
1906
1907static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1908{
1909 struct mtk_mac *mac = netdev_priv(dev);
1910 struct mtk_eth *eth = mac->hw;
1911 struct mtk_tx_ring *ring = &eth->tx_ring;
1912 struct net_device_stats *stats = &dev->stats;
1913 bool gso = false;
1914 int tx_num;
1915
1916 /* normally we can rely on the stack not calling this more than once,
1917 * however we have 2 queues running on the same ring so we need to lock
1918 * the ring access
1919 */
1920 spin_lock(&eth->page_lock);
1921
1922 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1923 goto drop;
1924
1925 tx_num = mtk_cal_txd_req(skb);
1926 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1927 netif_stop_queue(dev);
1928 netif_err(eth, tx_queued, dev,
1929 "Tx Ring full when queue awake!\n");
1930 spin_unlock(&eth->page_lock);
1931 return NETDEV_TX_BUSY;
1932 }
1933
1934 /* TSO: fill MSS info in tcp checksum field */
1935 if (skb_is_gso(skb)) {
1936 if (skb_cow_head(skb, 0)) {
1937 netif_warn(eth, tx_err, dev,
1938 "GSO expand head fail.\n");
1939 goto drop;
1940 }
1941
1942 if (skb_shinfo(skb)->gso_type &
1943 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1944 gso = true;
1945 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1946 }
1947 }
1948
1949 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1950 goto drop;
1951
1952 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1953 netif_stop_queue(dev);
1954
1955 spin_unlock(&eth->page_lock);
1956
1957 return NETDEV_TX_OK;
1958
1959drop:
1960 spin_unlock(&eth->page_lock);
1961 stats->tx_dropped++;
1962 dev_kfree_skb_any(skb);
1963 return NETDEV_TX_OK;
1964}
1965
1966static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1967{
1968 int i;
1969 struct mtk_rx_ring *ring;
1970 int idx;
1971
developerfd40db22021-04-29 10:08:25 +08001972 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001973 struct mtk_rx_dma *rxd;
1974
developer77d03a72021-06-06 00:06:00 +08001975 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1976 continue;
1977
developerfd40db22021-04-29 10:08:25 +08001978 ring = &eth->rx_ring[i];
1979 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001980 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1981 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001982 ring->calc_idx_update = true;
1983 return ring;
1984 }
1985 }
1986
1987 return NULL;
1988}
1989
developer18f46a82021-07-20 21:08:21 +08001990static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001991{
developerfd40db22021-04-29 10:08:25 +08001992 int i;
1993
developerfb556ca2021-10-13 10:52:09 +08001994 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001995 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001996 else {
developerfd40db22021-04-29 10:08:25 +08001997 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1998 ring = &eth->rx_ring[i];
1999 if (ring->calc_idx_update) {
2000 ring->calc_idx_update = false;
2001 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2002 }
2003 }
2004 }
2005}
2006
2007static int mtk_poll_rx(struct napi_struct *napi, int budget,
2008 struct mtk_eth *eth)
2009{
developer18f46a82021-07-20 21:08:21 +08002010 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2011 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002012 int idx;
2013 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002014 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002015 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002016 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002017 int done = 0;
2018
developer18f46a82021-07-20 21:08:21 +08002019 if (unlikely(!ring))
2020 goto rx_done;
2021
developerfd40db22021-04-29 10:08:25 +08002022 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002023 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002024 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002025 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002026 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002027
developer18f46a82021-07-20 21:08:21 +08002028 if (eth->hwlro)
2029 ring = mtk_get_rx_ring(eth);
2030
developerfd40db22021-04-29 10:08:25 +08002031 if (unlikely(!ring))
2032 goto rx_done;
2033
2034 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002035 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002036 data = ring->data[idx];
2037
developere9356982022-07-04 09:03:20 +08002038 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002039 break;
2040
2041 /* find out which mac the packet come from. values start at 1 */
2042 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2043 mac = 0;
2044 } else {
developer089e8852022-09-28 14:43:46 +08002045 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2046 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
2047 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2048 case PSE_GDM1_PORT:
2049 case PSE_GDM2_PORT:
2050 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2051 break;
2052 case PSE_GDM3_PORT:
2053 mac = MTK_GMAC3_ID;
2054 break;
2055 }
2056 } else
developerfd40db22021-04-29 10:08:25 +08002057 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2058 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2059 }
2060
2061 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2062 !eth->netdev[mac]))
2063 goto release_desc;
2064
2065 netdev = eth->netdev[mac];
2066
2067 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2068 goto release_desc;
2069
2070 /* alloc new buffer */
2071 new_data = napi_alloc_frag(ring->frag_size);
2072 if (unlikely(!new_data)) {
2073 netdev->stats.rx_dropped++;
2074 goto release_desc;
2075 }
developer3f28d382023-03-07 16:06:30 +08002076 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002077 new_data + NET_SKB_PAD +
2078 eth->ip_align,
2079 ring->buf_size,
2080 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002081 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002082 skb_free_frag(new_data);
2083 netdev->stats.rx_dropped++;
2084 goto release_desc;
2085 }
2086
developer089e8852022-09-28 14:43:46 +08002087 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2088 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2089
developer3f28d382023-03-07 16:06:30 +08002090 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002091 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002092 ring->buf_size, DMA_FROM_DEVICE);
2093
developerfd40db22021-04-29 10:08:25 +08002094 /* receive data */
2095 skb = build_skb(data, ring->frag_size);
2096 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002097 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002098 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002099 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002100 }
2101 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2102
developerfd40db22021-04-29 10:08:25 +08002103 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2104 skb->dev = netdev;
2105 skb_put(skb, pktlen);
2106
developer68ce74f2023-01-03 16:11:57 +08002107 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) ||
2108 (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)))
2109 rxdcsum = &trxd.rxd3;
2110 else
2111 rxdcsum = &trxd.rxd4;
2112
2113 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002114 skb->ip_summed = CHECKSUM_UNNECESSARY;
2115 else
2116 skb_checksum_none_assert(skb);
2117 skb->protocol = eth_type_trans(skb, netdev);
2118
2119 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer089e8852022-09-28 14:43:46 +08002120 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2121 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer255bba22021-07-27 15:16:33 +08002122 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002123 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002124 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002125 RX_DMA_VID_V2(trxd.rxd4));
2126 } else {
2127 if (trxd.rxd2 & RX_DMA_VTAG)
2128 __vlan_hwaccel_put_tag(skb,
2129 htons(RX_DMA_VPID(trxd.rxd3)),
2130 RX_DMA_VID(trxd.rxd3));
2131 }
2132
2133 /* If netdev is attached to dsa switch, the special
2134 * tag inserted in VLAN field by switch hardware can
2135 * be offload by RX HW VLAN offload. Clears the VLAN
2136 * information from @skb to avoid unexpected 8021d
2137 * handler before packet enter dsa framework.
2138 */
2139 if (netdev_uses_dsa(netdev))
2140 __vlan_hwaccel_clear_tag(skb);
2141 }
2142
2143#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer089e8852022-09-28 14:43:46 +08002144 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2145 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developerfd40db22021-04-29 10:08:25 +08002146 *(u32 *)(skb->head) = trxd.rxd5;
2147 else
developerfd40db22021-04-29 10:08:25 +08002148 *(u32 *)(skb->head) = trxd.rxd4;
2149
2150 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002151 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002152 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2153
2154 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2155 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2156 __func__, skb_hnat_reason(skb));
2157 skb->pkt_type = PACKET_HOST;
2158 }
2159
2160 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2161 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2162 skb_hnat_reason(skb), skb_hnat_alg(skb));
2163#endif
developer77d03a72021-06-06 00:06:00 +08002164 if (mtk_hwlro_stats_ebl &&
2165 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2166 hw_lro_stats_update(ring->ring_no, &trxd);
2167 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2168 }
developerfd40db22021-04-29 10:08:25 +08002169
2170 skb_record_rx_queue(skb, 0);
2171 napi_gro_receive(napi, skb);
2172
developerc4671b22021-05-28 13:16:42 +08002173skip_rx:
developerfd40db22021-04-29 10:08:25 +08002174 ring->data[idx] = new_data;
2175 rxd->rxd1 = (unsigned int)dma_addr;
2176
2177release_desc:
developer089e8852022-09-28 14:43:46 +08002178 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2179 RX_DMA_SDP1(dma_addr) : 0;
2180
developerfd40db22021-04-29 10:08:25 +08002181 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2182 rxd->rxd2 = RX_DMA_LSO;
2183 else
developer089e8852022-09-28 14:43:46 +08002184 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002185
2186 ring->calc_idx = idx;
2187
2188 done++;
2189 }
2190
2191rx_done:
2192 if (done) {
2193 /* make sure that all changes to the dma ring are flushed before
2194 * we continue
2195 */
2196 wmb();
developer18f46a82021-07-20 21:08:21 +08002197 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002198 }
2199
2200 return done;
2201}
2202
developerfb556ca2021-10-13 10:52:09 +08002203static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002204 unsigned int *done, unsigned int *bytes)
2205{
developer68ce74f2023-01-03 16:11:57 +08002206 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002207 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002208 struct mtk_tx_ring *ring = &eth->tx_ring;
2209 struct mtk_tx_dma *desc;
2210 struct sk_buff *skb;
2211 struct mtk_tx_buf *tx_buf;
2212 u32 cpu, dma;
2213
developerc4671b22021-05-28 13:16:42 +08002214 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002215 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002216
2217 desc = mtk_qdma_phys_to_virt(ring, cpu);
2218
2219 while ((cpu != dma) && budget) {
2220 u32 next_cpu = desc->txd2;
2221 int mac = 0;
2222
2223 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2224 break;
2225
2226 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2227
developere9356982022-07-04 09:03:20 +08002228 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002229 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002230 mac = MTK_GMAC2_ID;
2231 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2232 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002233
2234 skb = tx_buf->skb;
2235 if (!skb)
2236 break;
2237
2238 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2239 bytes[mac] += skb->len;
2240 done[mac]++;
2241 budget--;
2242 }
developerc4671b22021-05-28 13:16:42 +08002243 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002244
2245 ring->last_free = desc;
2246 atomic_inc(&ring->free_count);
2247
2248 cpu = next_cpu;
2249 }
2250
developerc4671b22021-05-28 13:16:42 +08002251 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002252 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002253}
2254
developerfb556ca2021-10-13 10:52:09 +08002255static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002256 unsigned int *done, unsigned int *bytes)
2257{
2258 struct mtk_tx_ring *ring = &eth->tx_ring;
2259 struct mtk_tx_dma *desc;
2260 struct sk_buff *skb;
2261 struct mtk_tx_buf *tx_buf;
2262 u32 cpu, dma;
2263
2264 cpu = ring->cpu_idx;
2265 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2266
2267 while ((cpu != dma) && budget) {
2268 tx_buf = &ring->buf[cpu];
2269 skb = tx_buf->skb;
2270 if (!skb)
2271 break;
2272
2273 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2274 bytes[0] += skb->len;
2275 done[0]++;
2276 budget--;
2277 }
2278
developerc4671b22021-05-28 13:16:42 +08002279 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002280
developere9356982022-07-04 09:03:20 +08002281 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002282 ring->last_free = desc;
2283 atomic_inc(&ring->free_count);
2284
2285 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2286 }
2287
2288 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002289}
2290
2291static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2292{
2293 struct mtk_tx_ring *ring = &eth->tx_ring;
2294 unsigned int done[MTK_MAX_DEVS];
2295 unsigned int bytes[MTK_MAX_DEVS];
2296 int total = 0, i;
2297
2298 memset(done, 0, sizeof(done));
2299 memset(bytes, 0, sizeof(bytes));
2300
2301 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002302 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002303 else
developerfb556ca2021-10-13 10:52:09 +08002304 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002305
2306 for (i = 0; i < MTK_MAC_COUNT; i++) {
2307 if (!eth->netdev[i] || !done[i])
2308 continue;
2309 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2310 total += done[i];
2311 }
2312
2313 if (mtk_queue_stopped(eth) &&
2314 (atomic_read(&ring->free_count) > ring->thresh))
2315 mtk_wake_queue(eth);
2316
2317 return total;
2318}
2319
2320static void mtk_handle_status_irq(struct mtk_eth *eth)
2321{
developer8051e042022-04-08 13:26:36 +08002322 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002323
2324 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2325 mtk_stats_update(eth);
2326 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002327 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002328 }
2329}
2330
2331static int mtk_napi_tx(struct napi_struct *napi, int budget)
2332{
2333 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002334 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002335 u32 status, mask;
2336 int tx_done = 0;
2337
2338 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2339 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002340 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002341 tx_done = mtk_poll_tx(eth, budget);
2342
2343 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002344 status = mtk_r32(eth, reg_map->tx_irq_status);
2345 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002346 dev_info(eth->dev,
2347 "done tx %d, intr 0x%08x/0x%x\n",
2348 tx_done, status, mask);
2349 }
2350
2351 if (tx_done == budget)
2352 return budget;
2353
developer68ce74f2023-01-03 16:11:57 +08002354 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002355 if (status & MTK_TX_DONE_INT)
2356 return budget;
2357
developerc4671b22021-05-28 13:16:42 +08002358 if (napi_complete(napi))
2359 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002360
2361 return tx_done;
2362}
2363
2364static int mtk_napi_rx(struct napi_struct *napi, int budget)
2365{
developer18f46a82021-07-20 21:08:21 +08002366 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2367 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002368 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002369 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002370 u32 status, mask;
2371 int rx_done = 0;
2372 int remain_budget = budget;
2373
2374 mtk_handle_status_irq(eth);
2375
2376poll_again:
developer68ce74f2023-01-03 16:11:57 +08002377 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002378 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2379
2380 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002381 status = mtk_r32(eth, reg_map->pdma.irq_status);
2382 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002383 dev_info(eth->dev,
2384 "done rx %d, intr 0x%08x/0x%x\n",
2385 rx_done, status, mask);
2386 }
2387 if (rx_done == remain_budget)
2388 return budget;
2389
developer68ce74f2023-01-03 16:11:57 +08002390 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002391 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002392 remain_budget -= rx_done;
2393 goto poll_again;
2394 }
developerc4671b22021-05-28 13:16:42 +08002395
2396 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002397 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002398
2399 return rx_done + budget - remain_budget;
2400}
2401
2402static int mtk_tx_alloc(struct mtk_eth *eth)
2403{
developere9356982022-07-04 09:03:20 +08002404 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002405 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002406 int i, sz = soc->txrx.txd_size;
2407 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002408
2409 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2410 GFP_KERNEL);
2411 if (!ring->buf)
2412 goto no_tx_mem;
2413
2414 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002415 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002416 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002417 else {
developere9356982022-07-04 09:03:20 +08002418 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002419 ring->phys = eth->phy_scratch_ring +
2420 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002421 }
2422
2423 if (!ring->dma)
2424 goto no_tx_mem;
2425
2426 for (i = 0; i < MTK_DMA_SIZE; i++) {
2427 int next = (i + 1) % MTK_DMA_SIZE;
2428 u32 next_ptr = ring->phys + next * sz;
2429
developere9356982022-07-04 09:03:20 +08002430 txd = ring->dma + i * sz;
2431 txd->txd2 = next_ptr;
2432 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2433 txd->txd4 = 0;
2434
developer089e8852022-09-28 14:43:46 +08002435 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2436 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002437 txd->txd5 = 0;
2438 txd->txd6 = 0;
2439 txd->txd7 = 0;
2440 txd->txd8 = 0;
2441 }
developerfd40db22021-04-29 10:08:25 +08002442 }
2443
2444 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2445 * only as the framework. The real HW descriptors are the PDMA
2446 * descriptors in ring->dma_pdma.
2447 */
2448 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002449 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2450 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002451 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002452 if (!ring->dma_pdma)
2453 goto no_tx_mem;
2454
2455 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002456 pdma_txd = ring->dma_pdma + i *sz;
2457
2458 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2459 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002460 }
2461 }
2462
2463 ring->dma_size = MTK_DMA_SIZE;
2464 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002465 ring->next_free = ring->dma;
2466 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002467 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002468 ring->thresh = MAX_SKB_FRAGS;
2469
2470 /* make sure that all changes to the dma ring are flushed before we
2471 * continue
2472 */
2473 wmb();
2474
2475 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002476 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2477 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002478 mtk_w32(eth,
2479 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002480 soc->reg_map->qdma.crx_ptr);
2481 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002482 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002483 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002484 } else {
2485 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2486 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2487 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002488 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002489 }
2490
2491 return 0;
2492
2493no_tx_mem:
2494 return -ENOMEM;
2495}
2496
2497static void mtk_tx_clean(struct mtk_eth *eth)
2498{
developere9356982022-07-04 09:03:20 +08002499 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002500 struct mtk_tx_ring *ring = &eth->tx_ring;
2501 int i;
2502
2503 if (ring->buf) {
2504 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002505 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002506 kfree(ring->buf);
2507 ring->buf = NULL;
2508 }
2509
2510 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002511 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002512 MTK_DMA_SIZE * soc->txrx.txd_size,
2513 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002514 ring->dma = NULL;
2515 }
2516
2517 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002518 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002519 MTK_DMA_SIZE * soc->txrx.txd_size,
2520 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002521 ring->dma_pdma = NULL;
2522 }
2523}
2524
2525static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2526{
developer68ce74f2023-01-03 16:11:57 +08002527 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002528 struct mtk_rx_ring *ring;
2529 int rx_data_len, rx_dma_size;
2530 int i;
developer089e8852022-09-28 14:43:46 +08002531 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002532
2533 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2534 if (ring_no)
2535 return -EINVAL;
2536 ring = &eth->rx_ring_qdma;
2537 } else {
2538 ring = &eth->rx_ring[ring_no];
2539 }
2540
2541 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2542 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2543 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2544 } else {
2545 rx_data_len = ETH_DATA_LEN;
2546 rx_dma_size = MTK_DMA_SIZE;
2547 }
2548
2549 ring->frag_size = mtk_max_frag_size(rx_data_len);
2550 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2551 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2552 GFP_KERNEL);
2553 if (!ring->data)
2554 return -ENOMEM;
2555
2556 for (i = 0; i < rx_dma_size; i++) {
2557 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2558 if (!ring->data[i])
2559 return -ENOMEM;
2560 }
2561
2562 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2563 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002564 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002565 rx_dma_size * eth->soc->txrx.rxd_size,
2566 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002567 else {
2568 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002569 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
2570 eth->soc->txrx.rxd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002571 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developere9356982022-07-04 09:03:20 +08002572 eth->soc->txrx.rxd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002573 }
2574
2575 if (!ring->dma)
2576 return -ENOMEM;
2577
2578 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002579 struct mtk_rx_dma_v2 *rxd;
2580
developer3f28d382023-03-07 16:06:30 +08002581 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002582 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2583 ring->buf_size,
2584 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002585 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002586 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002587
2588 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2589 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002590
developer089e8852022-09-28 14:43:46 +08002591 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2592 RX_DMA_SDP1(dma_addr) : 0;
2593
developerfd40db22021-04-29 10:08:25 +08002594 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002595 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002596 else
developer089e8852022-09-28 14:43:46 +08002597 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002598
developere9356982022-07-04 09:03:20 +08002599 rxd->rxd3 = 0;
2600 rxd->rxd4 = 0;
2601
developer089e8852022-09-28 14:43:46 +08002602 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2603 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002604 rxd->rxd5 = 0;
2605 rxd->rxd6 = 0;
2606 rxd->rxd7 = 0;
2607 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002608 }
developerfd40db22021-04-29 10:08:25 +08002609 }
2610 ring->dma_size = rx_dma_size;
2611 ring->calc_idx_update = false;
2612 ring->calc_idx = rx_dma_size - 1;
2613 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2614 MTK_QRX_CRX_IDX_CFG(ring_no) :
2615 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002616 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002617 /* make sure that all changes to the dma ring are flushed before we
2618 * continue
2619 */
2620 wmb();
2621
2622 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002623 mtk_w32(eth, ring->phys,
2624 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2625 mtk_w32(eth, rx_dma_size,
2626 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2627 mtk_w32(eth, ring->calc_idx,
2628 ring->crx_idx_reg);
2629 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2630 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002631 } else {
developer68ce74f2023-01-03 16:11:57 +08002632 mtk_w32(eth, ring->phys,
2633 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2634 mtk_w32(eth, rx_dma_size,
2635 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2636 mtk_w32(eth, ring->calc_idx,
2637 ring->crx_idx_reg);
2638 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2639 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002640 }
2641
2642 return 0;
2643}
2644
2645static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2646{
2647 int i;
developer089e8852022-09-28 14:43:46 +08002648 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002649
2650 if (ring->data && ring->dma) {
2651 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002652 struct mtk_rx_dma *rxd;
2653
developerfd40db22021-04-29 10:08:25 +08002654 if (!ring->data[i])
2655 continue;
developere9356982022-07-04 09:03:20 +08002656
2657 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2658 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002659 continue;
developere9356982022-07-04 09:03:20 +08002660
developer089e8852022-09-28 14:43:46 +08002661 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2662 MTK_8GB_ADDRESSING)) ?
2663 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2664
developer3f28d382023-03-07 16:06:30 +08002665 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002666 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002667 ring->buf_size,
2668 DMA_FROM_DEVICE);
2669 skb_free_frag(ring->data[i]);
2670 }
2671 kfree(ring->data);
2672 ring->data = NULL;
2673 }
2674
2675 if(in_sram)
2676 return;
2677
2678 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002679 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002680 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002681 ring->dma,
2682 ring->phys);
2683 ring->dma = NULL;
2684 }
2685}
2686
2687static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2688{
2689 int i;
developer77d03a72021-06-06 00:06:00 +08002690 u32 val;
developerfd40db22021-04-29 10:08:25 +08002691 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2692 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2693
2694 /* set LRO rings to auto-learn modes */
2695 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2696
2697 /* validate LRO ring */
2698 ring_ctrl_dw2 |= MTK_RING_VLD;
2699
2700 /* set AGE timer (unit: 20us) */
2701 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2702 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2703
2704 /* set max AGG timer (unit: 20us) */
2705 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2706
2707 /* set max LRO AGG count */
2708 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2709 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2710
developer77d03a72021-06-06 00:06:00 +08002711 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002712 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2713 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2714 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2715 }
2716
2717 /* IPv4 checksum update enable */
2718 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2719
2720 /* switch priority comparison to packet count mode */
2721 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2722
2723 /* bandwidth threshold setting */
2724 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2725
2726 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002727 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002728
2729 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2730 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2731 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2732
developerfd40db22021-04-29 10:08:25 +08002733 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2734 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2735
developer089e8852022-09-28 14:43:46 +08002736 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2737 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer77d03a72021-06-06 00:06:00 +08002738 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2739 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2740 MTK_PDMA_RX_CFG);
2741
2742 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2743 } else {
2744 /* set HW LRO mode & the max aggregation count for rx packets */
2745 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2746 }
2747
developerfd40db22021-04-29 10:08:25 +08002748 /* enable HW LRO */
2749 lro_ctrl_dw0 |= MTK_LRO_EN;
2750
developer77d03a72021-06-06 00:06:00 +08002751 /* enable cpu reason black list */
2752 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2753
developerfd40db22021-04-29 10:08:25 +08002754 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2755 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2756
developer77d03a72021-06-06 00:06:00 +08002757 /* no use PPE cpu reason */
2758 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2759
developerfd40db22021-04-29 10:08:25 +08002760 return 0;
2761}
2762
2763static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2764{
2765 int i;
2766 u32 val;
2767
2768 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002769 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002770
2771 /* wait for relinquishments done */
2772 for (i = 0; i < 10; i++) {
2773 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002774 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002775 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002776 continue;
2777 }
2778 break;
2779 }
2780
2781 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002782 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002783 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2784
2785 /* disable HW LRO */
2786 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2787}
2788
2789static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2790{
2791 u32 reg_val;
2792
developer089e8852022-09-28 14:43:46 +08002793 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2794 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002795 idx += 1;
2796
developerfd40db22021-04-29 10:08:25 +08002797 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2798
2799 /* invalidate the IP setting */
2800 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2801
2802 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2803
2804 /* validate the IP setting */
2805 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2806}
2807
2808static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2809{
2810 u32 reg_val;
2811
developer089e8852022-09-28 14:43:46 +08002812 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2813 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
developer77d03a72021-06-06 00:06:00 +08002814 idx += 1;
2815
developerfd40db22021-04-29 10:08:25 +08002816 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2817
2818 /* invalidate the IP setting */
2819 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2820
2821 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2822}
2823
2824static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2825{
2826 int cnt = 0;
2827 int i;
2828
2829 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2830 if (mac->hwlro_ip[i])
2831 cnt++;
2832 }
2833
2834 return cnt;
2835}
2836
2837static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2838 struct ethtool_rxnfc *cmd)
2839{
2840 struct ethtool_rx_flow_spec *fsp =
2841 (struct ethtool_rx_flow_spec *)&cmd->fs;
2842 struct mtk_mac *mac = netdev_priv(dev);
2843 struct mtk_eth *eth = mac->hw;
2844 int hwlro_idx;
2845
2846 if ((fsp->flow_type != TCP_V4_FLOW) ||
2847 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2848 (fsp->location > 1))
2849 return -EINVAL;
2850
2851 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2852 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2853
2854 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2855
2856 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2857
2858 return 0;
2859}
2860
2861static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2862 struct ethtool_rxnfc *cmd)
2863{
2864 struct ethtool_rx_flow_spec *fsp =
2865 (struct ethtool_rx_flow_spec *)&cmd->fs;
2866 struct mtk_mac *mac = netdev_priv(dev);
2867 struct mtk_eth *eth = mac->hw;
2868 int hwlro_idx;
2869
2870 if (fsp->location > 1)
2871 return -EINVAL;
2872
2873 mac->hwlro_ip[fsp->location] = 0;
2874 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2875
2876 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2877
2878 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2879
2880 return 0;
2881}
2882
2883static void mtk_hwlro_netdev_disable(struct net_device *dev)
2884{
2885 struct mtk_mac *mac = netdev_priv(dev);
2886 struct mtk_eth *eth = mac->hw;
2887 int i, hwlro_idx;
2888
2889 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2890 mac->hwlro_ip[i] = 0;
2891 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2892
2893 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2894 }
2895
2896 mac->hwlro_ip_cnt = 0;
2897}
2898
2899static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2900 struct ethtool_rxnfc *cmd)
2901{
2902 struct mtk_mac *mac = netdev_priv(dev);
2903 struct ethtool_rx_flow_spec *fsp =
2904 (struct ethtool_rx_flow_spec *)&cmd->fs;
2905
2906 /* only tcp dst ipv4 is meaningful, others are meaningless */
2907 fsp->flow_type = TCP_V4_FLOW;
2908 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2909 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2910
2911 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2912 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2913 fsp->h_u.tcp_ip4_spec.psrc = 0;
2914 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2915 fsp->h_u.tcp_ip4_spec.pdst = 0;
2916 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2917 fsp->h_u.tcp_ip4_spec.tos = 0;
2918 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2919
2920 return 0;
2921}
2922
2923static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2924 struct ethtool_rxnfc *cmd,
2925 u32 *rule_locs)
2926{
2927 struct mtk_mac *mac = netdev_priv(dev);
2928 int cnt = 0;
2929 int i;
2930
2931 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2932 if (mac->hwlro_ip[i]) {
2933 rule_locs[cnt] = i;
2934 cnt++;
2935 }
2936 }
2937
2938 cmd->rule_cnt = cnt;
2939
2940 return 0;
2941}
2942
developer18f46a82021-07-20 21:08:21 +08002943static int mtk_rss_init(struct mtk_eth *eth)
2944{
2945 u32 val;
2946
developer089e8852022-09-28 14:43:46 +08002947 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) {
developer18f46a82021-07-20 21:08:21 +08002948 /* Set RSS rings to PSE modes */
2949 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2950 val |= MTK_RING_PSE_MODE;
2951 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2952
2953 /* Enable non-lro multiple rx */
2954 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2955 val |= MTK_NON_LRO_MULTI_EN;
2956 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2957
2958 /* Enable RSS dly int supoort */
2959 val |= MTK_LRO_DLY_INT_EN;
2960 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2961
2962 /* Set RSS delay config int ring1 */
2963 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2964 }
2965
2966 /* Hash Type */
2967 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2968 val |= MTK_RSS_IPV4_STATIC_HASH;
2969 val |= MTK_RSS_IPV6_STATIC_HASH;
2970 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2971
2972 /* Select the size of indirection table */
2973 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2974 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2975 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2976 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2977 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2978 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2979 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2980 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2981
2982 /* Pause */
2983 val |= MTK_RSS_CFG_REQ;
2984 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2985
2986 /* Enable RSS*/
2987 val |= MTK_RSS_EN;
2988 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2989
2990 /* Release pause */
2991 val &= ~(MTK_RSS_CFG_REQ);
2992 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2993
2994 /* Set perRSS GRP INT */
2995 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2996
2997 /* Set GRP INT */
2998 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2999
developer089e8852022-09-28 14:43:46 +08003000 /* Enable RSS delay interrupt */
3001 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3002
developer18f46a82021-07-20 21:08:21 +08003003 return 0;
3004}
3005
3006static void mtk_rss_uninit(struct mtk_eth *eth)
3007{
3008 u32 val;
3009
3010 /* Pause */
3011 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3012 val |= MTK_RSS_CFG_REQ;
3013 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3014
3015 /* Disable RSS*/
3016 val &= ~(MTK_RSS_EN);
3017 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3018
3019 /* Release pause */
3020 val &= ~(MTK_RSS_CFG_REQ);
3021 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3022}
3023
developerfd40db22021-04-29 10:08:25 +08003024static netdev_features_t mtk_fix_features(struct net_device *dev,
3025 netdev_features_t features)
3026{
3027 if (!(features & NETIF_F_LRO)) {
3028 struct mtk_mac *mac = netdev_priv(dev);
3029 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3030
3031 if (ip_cnt) {
3032 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3033
3034 features |= NETIF_F_LRO;
3035 }
3036 }
3037
3038 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3039 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3040
3041 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3042 }
3043
3044 return features;
3045}
3046
3047static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3048{
3049 struct mtk_mac *mac = netdev_priv(dev);
3050 struct mtk_eth *eth = mac->hw;
3051 int err = 0;
3052
3053 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3054 return 0;
3055
3056 if (!(features & NETIF_F_LRO))
3057 mtk_hwlro_netdev_disable(dev);
3058
3059 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3060 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3061 else
3062 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3063
3064 return err;
3065}
3066
3067/* wait for DMA to finish whatever it is doing before we start using it again */
3068static int mtk_dma_busy_wait(struct mtk_eth *eth)
3069{
3070 unsigned long t_start = jiffies;
3071
3072 while (1) {
3073 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3074 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3075 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3076 return 0;
3077 } else {
3078 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3079 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3080 return 0;
3081 }
3082
3083 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3084 break;
3085 }
3086
3087 dev_err(eth->dev, "DMA init timeout\n");
3088 return -1;
3089}
3090
3091static int mtk_dma_init(struct mtk_eth *eth)
3092{
3093 int err;
3094 u32 i;
3095
3096 if (mtk_dma_busy_wait(eth))
3097 return -EBUSY;
3098
3099 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3100 /* QDMA needs scratch memory for internal reordering of the
3101 * descriptors
3102 */
3103 err = mtk_init_fq_dma(eth);
3104 if (err)
3105 return err;
3106 }
3107
3108 err = mtk_tx_alloc(eth);
3109 if (err)
3110 return err;
3111
3112 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3113 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3114 if (err)
3115 return err;
3116 }
3117
3118 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3119 if (err)
3120 return err;
3121
3122 if (eth->hwlro) {
developer089e8852022-09-28 14:43:46 +08003123 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003124 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003125 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3126 if (err)
3127 return err;
3128 }
3129 err = mtk_hwlro_rx_init(eth);
3130 if (err)
3131 return err;
3132 }
3133
developer18f46a82021-07-20 21:08:21 +08003134 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3135 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3136 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3137 if (err)
3138 return err;
3139 }
3140 err = mtk_rss_init(eth);
3141 if (err)
3142 return err;
3143 }
3144
developerfd40db22021-04-29 10:08:25 +08003145 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3146 /* Enable random early drop and set drop threshold
3147 * automatically
3148 */
3149 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003150 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3151 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003152 }
3153
3154 return 0;
3155}
3156
3157static void mtk_dma_free(struct mtk_eth *eth)
3158{
developere9356982022-07-04 09:03:20 +08003159 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003160 int i;
3161
3162 for (i = 0; i < MTK_MAC_COUNT; i++)
3163 if (eth->netdev[i])
3164 netdev_reset_queue(eth->netdev[i]);
3165 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003166 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003167 MTK_DMA_SIZE * soc->txrx.txd_size,
3168 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003169 eth->scratch_ring = NULL;
3170 eth->phy_scratch_ring = 0;
3171 }
3172 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003173 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003174 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3175
3176 if (eth->hwlro) {
3177 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003178
developer089e8852022-09-28 14:43:46 +08003179 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003180 for (; i < MTK_MAX_RX_RING_NUM; i++)
3181 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003182 }
3183
developer18f46a82021-07-20 21:08:21 +08003184 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3185 mtk_rss_uninit(eth);
3186
3187 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3188 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3189 }
3190
developer94008d92021-09-23 09:47:41 +08003191 if (eth->scratch_head) {
3192 kfree(eth->scratch_head);
3193 eth->scratch_head = NULL;
3194 }
developerfd40db22021-04-29 10:08:25 +08003195}
3196
3197static void mtk_tx_timeout(struct net_device *dev)
3198{
3199 struct mtk_mac *mac = netdev_priv(dev);
3200 struct mtk_eth *eth = mac->hw;
3201
3202 eth->netdev[mac->id]->stats.tx_errors++;
3203 netif_err(eth, tx_err, dev,
3204 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003205
3206 if (atomic_read(&reset_lock) == 0)
3207 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003208}
3209
developer18f46a82021-07-20 21:08:21 +08003210static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003211{
developer18f46a82021-07-20 21:08:21 +08003212 struct mtk_napi *rx_napi = priv;
3213 struct mtk_eth *eth = rx_napi->eth;
3214 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003215
developer18f46a82021-07-20 21:08:21 +08003216 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003217 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003218 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003219 }
3220
3221 return IRQ_HANDLED;
3222}
3223
3224static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3225{
3226 struct mtk_eth *eth = _eth;
3227
3228 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003229 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003230 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003231 }
3232
3233 return IRQ_HANDLED;
3234}
3235
3236static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3237{
3238 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003239 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003240
developer68ce74f2023-01-03 16:11:57 +08003241 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3242 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003243 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003244 }
developer68ce74f2023-01-03 16:11:57 +08003245 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3246 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003247 mtk_handle_irq_tx(irq, _eth);
3248 }
3249
3250 return IRQ_HANDLED;
3251}
3252
developera2613e62022-07-01 18:29:37 +08003253static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3254{
3255 struct mtk_mac *mac = _mac;
3256 struct mtk_eth *eth = mac->hw;
3257 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3258 struct net_device *dev = phylink_priv->dev;
3259 int link_old, link_new;
3260
3261 // clear interrupt status for gpy211
3262 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3263
3264 link_old = phylink_priv->link;
3265 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3266
3267 if (link_old != link_new) {
3268 phylink_priv->link = link_new;
3269 if (link_new) {
3270 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3271 if (dev)
3272 netif_carrier_on(dev);
3273 } else {
3274 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3275 if (dev)
3276 netif_carrier_off(dev);
3277 }
3278 }
3279
3280 return IRQ_HANDLED;
3281}
3282
developerfd40db22021-04-29 10:08:25 +08003283#ifdef CONFIG_NET_POLL_CONTROLLER
3284static void mtk_poll_controller(struct net_device *dev)
3285{
3286 struct mtk_mac *mac = netdev_priv(dev);
3287 struct mtk_eth *eth = mac->hw;
3288
3289 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003290 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3291 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003292 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003293 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003294}
3295#endif
3296
3297static int mtk_start_dma(struct mtk_eth *eth)
3298{
3299 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003300 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003301 int val, err;
developerfd40db22021-04-29 10:08:25 +08003302
3303 err = mtk_dma_init(eth);
3304 if (err) {
3305 mtk_dma_free(eth);
3306 return err;
3307 }
3308
3309 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003310 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003311 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3312 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003313 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003314 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003315 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003316 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3317 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3318 MTK_RESV_BUF | MTK_WCOMP_EN |
3319 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003320 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003321 }
developerfd40db22021-04-29 10:08:25 +08003322 else
3323 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003324 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003325 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3326 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3327 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003328 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003329
developer68ce74f2023-01-03 16:11:57 +08003330 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003331 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003332 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003333 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003334 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003335 } else {
3336 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3337 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003338 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003339 }
3340
developer089e8852022-09-28 14:43:46 +08003341 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003342 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3343 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3344 }
3345
developerfd40db22021-04-29 10:08:25 +08003346 return 0;
3347}
3348
developerdca0fde2022-12-14 11:40:35 +08003349void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003350{
developerdca0fde2022-12-14 11:40:35 +08003351 u32 val;
developerfd40db22021-04-29 10:08:25 +08003352
3353 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3354 return;
3355
developerdca0fde2022-12-14 11:40:35 +08003356 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003357
developerdca0fde2022-12-14 11:40:35 +08003358 /* default setup the forward port to send frame to PDMA */
3359 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003360
developerdca0fde2022-12-14 11:40:35 +08003361 /* Enable RX checksum */
3362 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003363
developerdca0fde2022-12-14 11:40:35 +08003364 val |= config;
developerfd40db22021-04-29 10:08:25 +08003365
developerdca0fde2022-12-14 11:40:35 +08003366 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3367 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003368
developerdca0fde2022-12-14 11:40:35 +08003369 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003370}
3371
developer7cd7e5e2022-11-17 13:57:32 +08003372void mtk_set_pse_drop(u32 config)
3373{
3374 struct mtk_eth *eth = g_eth;
3375
3376 if (eth)
3377 mtk_w32(eth, config, PSE_PPE0_DROP);
3378}
3379EXPORT_SYMBOL(mtk_set_pse_drop);
3380
developerfd40db22021-04-29 10:08:25 +08003381static int mtk_open(struct net_device *dev)
3382{
3383 struct mtk_mac *mac = netdev_priv(dev);
3384 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003385 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003386 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003387 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003388
3389 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3390 if (err) {
3391 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3392 err);
3393 return err;
3394 }
3395
3396 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3397 if (!refcount_read(&eth->dma_refcnt)) {
3398 int err = mtk_start_dma(eth);
3399
3400 if (err)
3401 return err;
3402
developerfd40db22021-04-29 10:08:25 +08003403
3404 /* Indicates CDM to parse the MTK special tag from CPU */
3405 if (netdev_uses_dsa(dev)) {
3406 u32 val;
3407 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3408 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3409 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3410 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3411 }
3412
3413 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003414 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003415 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003416 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3417
3418 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3419 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3420 napi_enable(&eth->rx_napi[i].napi);
3421 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3422 }
3423 }
3424
developerfd40db22021-04-29 10:08:25 +08003425 refcount_set(&eth->dma_refcnt, 1);
3426 }
3427 else
3428 refcount_inc(&eth->dma_refcnt);
3429
developera2613e62022-07-01 18:29:37 +08003430 if (phylink_priv->desc) {
3431 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3432 If single PHY chip is not GPY211, the following step you should do:
3433 1. Contact your Single PHY chip vendor and get the details of
3434 - how to enables link status change interrupt
3435 - how to clears interrupt source
3436 */
3437
3438 // clear interrupt source for gpy211
3439 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3440
3441 // enable link status change interrupt for gpy211
3442 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3443
3444 phylink_priv->dev = dev;
3445
3446 // override dev pointer for single PHY chip 0
3447 if (phylink_priv->id == 0) {
3448 struct net_device *tmp;
3449
3450 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3451 if (tmp)
3452 phylink_priv->dev = tmp;
3453 else
3454 phylink_priv->dev = NULL;
3455 }
3456 }
3457
developerfd40db22021-04-29 10:08:25 +08003458 phylink_start(mac->phylink);
3459 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003460 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003461 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3462 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3463
developerdca0fde2022-12-14 11:40:35 +08003464 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3465
developerfd40db22021-04-29 10:08:25 +08003466 return 0;
3467}
3468
3469static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3470{
3471 u32 val;
3472 int i;
3473
3474 /* stop the dma engine */
3475 spin_lock_bh(&eth->page_lock);
3476 val = mtk_r32(eth, glo_cfg);
3477 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3478 glo_cfg);
3479 spin_unlock_bh(&eth->page_lock);
3480
3481 /* wait for dma stop */
3482 for (i = 0; i < 10; i++) {
3483 val = mtk_r32(eth, glo_cfg);
3484 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003485 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003486 continue;
3487 }
3488 break;
3489 }
3490}
3491
3492static int mtk_stop(struct net_device *dev)
3493{
3494 struct mtk_mac *mac = netdev_priv(dev);
3495 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003496 int i;
developer3a5969e2022-02-09 15:36:36 +08003497 u32 val = 0;
3498 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003499
developerdca0fde2022-12-14 11:40:35 +08003500 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003501 netif_tx_disable(dev);
3502
developer3a5969e2022-02-09 15:36:36 +08003503 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3504 if (phy_node) {
3505 val = _mtk_mdio_read(eth, 0, 0);
3506 val |= BMCR_PDOWN;
3507 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003508 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3509 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003510 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003511 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003512 }
3513
3514 //GMAC RX disable
3515 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3516 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3517
3518 phylink_stop(mac->phylink);
3519
developerfd40db22021-04-29 10:08:25 +08003520 phylink_disconnect_phy(mac->phylink);
3521
3522 /* only shutdown DMA if this is the last user */
3523 if (!refcount_dec_and_test(&eth->dma_refcnt))
3524 return 0;
3525
developerfd40db22021-04-29 10:08:25 +08003526
3527 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003528 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003529 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003530 napi_disable(&eth->rx_napi[0].napi);
3531
3532 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3533 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3534 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3535 napi_disable(&eth->rx_napi[i].napi);
3536 }
3537 }
developerfd40db22021-04-29 10:08:25 +08003538
3539 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003540 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3541 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003542
3543 mtk_dma_free(eth);
3544
3545 return 0;
3546}
3547
developer8051e042022-04-08 13:26:36 +08003548void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003549{
developer8051e042022-04-08 13:26:36 +08003550 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003551
developerfd40db22021-04-29 10:08:25 +08003552 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003553 reset_bits, reset_bits);
3554
3555 while (i++ < 5000) {
3556 mdelay(1);
3557 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3558
3559 if ((val & reset_bits) == reset_bits) {
3560 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3561 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3562 reset_bits, ~reset_bits);
3563 break;
3564 }
3565 }
3566
developerfd40db22021-04-29 10:08:25 +08003567 mdelay(10);
3568}
3569
3570static void mtk_clk_disable(struct mtk_eth *eth)
3571{
3572 int clk;
3573
3574 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3575 clk_disable_unprepare(eth->clks[clk]);
3576}
3577
3578static int mtk_clk_enable(struct mtk_eth *eth)
3579{
3580 int clk, ret;
3581
3582 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3583 ret = clk_prepare_enable(eth->clks[clk]);
3584 if (ret)
3585 goto err_disable_clks;
3586 }
3587
3588 return 0;
3589
3590err_disable_clks:
3591 while (--clk >= 0)
3592 clk_disable_unprepare(eth->clks[clk]);
3593
3594 return ret;
3595}
3596
developer18f46a82021-07-20 21:08:21 +08003597static int mtk_napi_init(struct mtk_eth *eth)
3598{
3599 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3600 int i;
3601
3602 rx_napi->eth = eth;
3603 rx_napi->rx_ring = &eth->rx_ring[0];
3604 rx_napi->irq_grp_no = 2;
3605
3606 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3607 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3608 rx_napi = &eth->rx_napi[i];
3609 rx_napi->eth = eth;
3610 rx_napi->rx_ring = &eth->rx_ring[i];
3611 rx_napi->irq_grp_no = 2 + i;
3612 }
3613 }
3614
3615 return 0;
3616}
3617
developer8051e042022-04-08 13:26:36 +08003618static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003619{
developer3f28d382023-03-07 16:06:30 +08003620 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3621 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003622 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003623 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003624 u32 val;
developerfd40db22021-04-29 10:08:25 +08003625
developer8051e042022-04-08 13:26:36 +08003626 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3627 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003628
developer8051e042022-04-08 13:26:36 +08003629 if (atomic_read(&reset_lock) == 0) {
3630 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3631 return 0;
developerfd40db22021-04-29 10:08:25 +08003632
developer8051e042022-04-08 13:26:36 +08003633 pm_runtime_enable(eth->dev);
3634 pm_runtime_get_sync(eth->dev);
3635
3636 ret = mtk_clk_enable(eth);
3637 if (ret)
3638 goto err_disable_pm;
3639 }
developerfd40db22021-04-29 10:08:25 +08003640
developer3f28d382023-03-07 16:06:30 +08003641 if (eth->ethsys)
3642 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3643 of_dma_is_coherent(eth->dma_dev->of_node) *
3644 dma_mask);
3645
developerfd40db22021-04-29 10:08:25 +08003646 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3647 ret = device_reset(eth->dev);
3648 if (ret) {
3649 dev_err(eth->dev, "MAC reset failed!\n");
3650 goto err_disable_pm;
3651 }
3652
3653 /* enable interrupt delay for RX */
3654 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3655
3656 /* disable delay and normal interrupt */
3657 mtk_tx_irq_disable(eth, ~0);
3658 mtk_rx_irq_disable(eth, ~0);
3659
3660 return 0;
3661 }
3662
developer8051e042022-04-08 13:26:36 +08003663 pr_info("[%s] execute fe %s reset\n", __func__,
3664 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003665
developer8051e042022-04-08 13:26:36 +08003666 if (type == MTK_TYPE_WARM_RESET)
3667 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003668 else
developer8051e042022-04-08 13:26:36 +08003669 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003670
developer089e8852022-09-28 14:43:46 +08003671 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3672 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer545abf02021-07-15 17:47:01 +08003673 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003674 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003675 }
developerfd40db22021-04-29 10:08:25 +08003676
3677 if (eth->pctl) {
3678 /* Set GE2 driving and slew rate */
3679 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3680
3681 /* set GE2 TDSEL */
3682 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3683
3684 /* set GE2 TUNE */
3685 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3686 }
3687
3688 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3689 * up with the more appropriate value when mtk_mac_config call is being
3690 * invoked.
3691 */
3692 for (i = 0; i < MTK_MAC_COUNT; i++)
3693 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3694
3695 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003696 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3697 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3698 else
3699 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003700
3701 /* enable interrupt delay for RX/TX */
3702 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3703 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3704
3705 mtk_tx_irq_disable(eth, ~0);
3706 mtk_rx_irq_disable(eth, ~0);
3707
3708 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003709 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3710 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3711 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3712 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003713 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003714 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003715 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3716 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003717
developer089e8852022-09-28 14:43:46 +08003718 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3719 /* PSE should not drop port1, port8 and port9 packets */
3720 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3721
developer15f760a2022-10-12 15:57:21 +08003722 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3723 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3724
developer84d1e832022-11-24 11:25:05 +08003725 /* PSE free buffer drop threshold */
3726 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3727
developer089e8852022-09-28 14:43:46 +08003728 /* GDM and CDM Threshold */
3729 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3730 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3731
developerdca0fde2022-12-14 11:40:35 +08003732 /* Disable GDM1 RX CRC stripping */
3733 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3734 val &= ~MTK_GDMA_STRP_CRC;
3735 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3736
developer089e8852022-09-28 14:43:46 +08003737 /* PSE GDM3 MIB counter has incorrect hw default values,
3738 * so the driver ought to read clear the values beforehand
3739 * in case ethtool retrieve wrong mib values.
3740 */
3741 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3742 mtk_r32(eth,
3743 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3744 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003745 /* PSE Free Queue Flow Control */
3746 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3747
developer459b78e2022-07-01 17:25:10 +08003748 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3749 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3750
3751 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3752 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003753
developerfef9efd2021-06-16 18:28:09 +08003754 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003755 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3756 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3757 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3758 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3759 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3760 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3761 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003762 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003763
developerfef9efd2021-06-16 18:28:09 +08003764 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003765 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3766 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3767 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3768 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3769 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3770 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3771 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3772 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003773
3774 /* GDM and CDM Threshold */
3775 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3776 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3777 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3778 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3779 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3780 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003781 }
3782
3783 return 0;
3784
3785err_disable_pm:
3786 pm_runtime_put_sync(eth->dev);
3787 pm_runtime_disable(eth->dev);
3788
3789 return ret;
3790}
3791
3792static int mtk_hw_deinit(struct mtk_eth *eth)
3793{
3794 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3795 return 0;
3796
3797 mtk_clk_disable(eth);
3798
3799 pm_runtime_put_sync(eth->dev);
3800 pm_runtime_disable(eth->dev);
3801
3802 return 0;
3803}
3804
3805static int __init mtk_init(struct net_device *dev)
3806{
3807 struct mtk_mac *mac = netdev_priv(dev);
3808 struct mtk_eth *eth = mac->hw;
3809 const char *mac_addr;
3810
3811 mac_addr = of_get_mac_address(mac->of_node);
3812 if (!IS_ERR(mac_addr))
3813 ether_addr_copy(dev->dev_addr, mac_addr);
3814
3815 /* If the mac address is invalid, use random mac address */
3816 if (!is_valid_ether_addr(dev->dev_addr)) {
3817 eth_hw_addr_random(dev);
3818 dev_err(eth->dev, "generated random MAC address %pM\n",
3819 dev->dev_addr);
3820 }
3821
3822 return 0;
3823}
3824
3825static void mtk_uninit(struct net_device *dev)
3826{
3827 struct mtk_mac *mac = netdev_priv(dev);
3828 struct mtk_eth *eth = mac->hw;
3829
3830 phylink_disconnect_phy(mac->phylink);
3831 mtk_tx_irq_disable(eth, ~0);
3832 mtk_rx_irq_disable(eth, ~0);
3833}
3834
3835static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3836{
3837 struct mtk_mac *mac = netdev_priv(dev);
3838
3839 switch (cmd) {
3840 case SIOCGMIIPHY:
3841 case SIOCGMIIREG:
3842 case SIOCSMIIREG:
3843 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3844 default:
3845 /* default invoke the mtk_eth_dbg handler */
3846 return mtk_do_priv_ioctl(dev, ifr, cmd);
3847 break;
3848 }
3849
3850 return -EOPNOTSUPP;
3851}
3852
developer37482a42022-12-26 13:31:13 +08003853int mtk_phy_config(struct mtk_eth *eth, int enable)
3854{
3855 struct device_node *mii_np = NULL;
3856 struct device_node *child = NULL;
3857 int addr = 0;
3858 u32 val = 0;
3859
3860 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3861 if (!mii_np) {
3862 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3863 return -ENODEV;
3864 }
3865
3866 if (!of_device_is_available(mii_np)) {
3867 dev_err(eth->dev, "device is not available\n");
3868 return -ENODEV;
3869 }
3870
3871 for_each_available_child_of_node(mii_np, child) {
3872 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3873 if (addr < 0)
3874 continue;
3875 pr_info("%s %d addr:%d name:%s\n",
3876 __func__, __LINE__, addr, child->name);
3877 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3878 if (enable)
3879 val &= ~BMCR_PDOWN;
3880 else
3881 val |= BMCR_PDOWN;
3882 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3883 }
3884
3885 return 0;
3886}
3887
developerfd40db22021-04-29 10:08:25 +08003888static void mtk_pending_work(struct work_struct *work)
3889{
3890 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003891 struct device_node *phy_node = NULL;
3892 struct mtk_mac *mac = NULL;
3893 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003894 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003895 u32 val = 0;
3896
3897 atomic_inc(&reset_lock);
3898 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3899 if (!mtk_check_reset_event(eth, val)) {
3900 atomic_dec(&reset_lock);
3901 pr_info("[%s] No need to do FE reset !\n", __func__);
3902 return;
3903 }
developerfd40db22021-04-29 10:08:25 +08003904
3905 rtnl_lock();
3906
developer37482a42022-12-26 13:31:13 +08003907 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3908 cpu_relax();
3909
3910 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003911
3912 /* Adjust PPE configurations to prepare for reset */
3913 mtk_prepare_reset_ppe(eth, 0);
3914 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3915 mtk_prepare_reset_ppe(eth, 1);
3916
3917 /* Adjust FE configurations to prepare for reset */
3918 mtk_prepare_reset_fe(eth);
3919
3920 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003921 for (i = 0; i < MTK_MAC_COUNT; i++) {
3922 if (!eth->netdev[i])
3923 continue;
developer37482a42022-12-26 13:31:13 +08003924 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3925 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3926 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3927 eth->netdev[i]);
3928 } else {
3929 pr_info("send MTK_FE_START_RESET event\n");
3930 call_netdevice_notifiers(MTK_FE_START_RESET,
3931 eth->netdev[i]);
3932 }
developer6bb3f3a2022-11-22 09:59:14 +08003933 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003934 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003935 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003936 rtnl_lock();
3937 break;
3938 }
developerfd40db22021-04-29 10:08:25 +08003939
developer8051e042022-04-08 13:26:36 +08003940 del_timer_sync(&eth->mtk_dma_monitor_timer);
3941 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003942 /* stop all devices to make sure that dma is properly shut down */
3943 for (i = 0; i < MTK_MAC_COUNT; i++) {
3944 if (!eth->netdev[i])
3945 continue;
3946 mtk_stop(eth->netdev[i]);
3947 __set_bit(i, &restart);
3948 }
developer8051e042022-04-08 13:26:36 +08003949 pr_info("[%s] mtk_stop ends !\n", __func__);
3950 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003951
3952 if (eth->dev->pins)
3953 pinctrl_select_state(eth->dev->pins->p,
3954 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003955
3956 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3957 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3958 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003959
3960 /* restart DMA and enable IRQs */
3961 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003962 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003963 continue;
3964 err = mtk_open(eth->netdev[i]);
3965 if (err) {
3966 netif_alert(eth, ifup, eth->netdev[i],
3967 "Driver up/down cycle failed, closing device.\n");
3968 dev_close(eth->netdev[i]);
3969 }
3970 }
3971
developer8051e042022-04-08 13:26:36 +08003972 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003973 if (!eth->netdev[i])
3974 continue;
developer37482a42022-12-26 13:31:13 +08003975 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3976 pr_info("send MTK_FE_START_TRAFFIC event\n");
3977 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3978 eth->netdev[i]);
3979 } else {
3980 pr_info("send MTK_FE_RESET_DONE event\n");
3981 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3982 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003983 }
developer37482a42022-12-26 13:31:13 +08003984 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3985 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003986 break;
3987 }
developer8051e042022-04-08 13:26:36 +08003988
3989 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08003990
3991 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3992 eth->mtk_dma_monitor_timer.expires = jiffies;
3993 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003994
3995 mtk_phy_config(eth, 1);
3996 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003997 clear_bit_unlock(MTK_RESETTING, &eth->state);
3998
3999 rtnl_unlock();
4000}
4001
4002static int mtk_free_dev(struct mtk_eth *eth)
4003{
4004 int i;
4005
4006 for (i = 0; i < MTK_MAC_COUNT; i++) {
4007 if (!eth->netdev[i])
4008 continue;
4009 free_netdev(eth->netdev[i]);
4010 }
4011
4012 return 0;
4013}
4014
4015static int mtk_unreg_dev(struct mtk_eth *eth)
4016{
4017 int i;
4018
4019 for (i = 0; i < MTK_MAC_COUNT; i++) {
4020 if (!eth->netdev[i])
4021 continue;
4022 unregister_netdev(eth->netdev[i]);
4023 }
4024
4025 return 0;
4026}
4027
4028static int mtk_cleanup(struct mtk_eth *eth)
4029{
4030 mtk_unreg_dev(eth);
4031 mtk_free_dev(eth);
4032 cancel_work_sync(&eth->pending_work);
4033
4034 return 0;
4035}
4036
4037static int mtk_get_link_ksettings(struct net_device *ndev,
4038 struct ethtool_link_ksettings *cmd)
4039{
4040 struct mtk_mac *mac = netdev_priv(ndev);
4041
4042 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4043 return -EBUSY;
4044
4045 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4046}
4047
4048static int mtk_set_link_ksettings(struct net_device *ndev,
4049 const struct ethtool_link_ksettings *cmd)
4050{
4051 struct mtk_mac *mac = netdev_priv(ndev);
4052
4053 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4054 return -EBUSY;
4055
4056 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4057}
4058
4059static void mtk_get_drvinfo(struct net_device *dev,
4060 struct ethtool_drvinfo *info)
4061{
4062 struct mtk_mac *mac = netdev_priv(dev);
4063
4064 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4065 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4066 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4067}
4068
4069static u32 mtk_get_msglevel(struct net_device *dev)
4070{
4071 struct mtk_mac *mac = netdev_priv(dev);
4072
4073 return mac->hw->msg_enable;
4074}
4075
4076static void mtk_set_msglevel(struct net_device *dev, u32 value)
4077{
4078 struct mtk_mac *mac = netdev_priv(dev);
4079
4080 mac->hw->msg_enable = value;
4081}
4082
4083static int mtk_nway_reset(struct net_device *dev)
4084{
4085 struct mtk_mac *mac = netdev_priv(dev);
4086
4087 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4088 return -EBUSY;
4089
4090 if (!mac->phylink)
4091 return -ENOTSUPP;
4092
4093 return phylink_ethtool_nway_reset(mac->phylink);
4094}
4095
4096static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4097{
4098 int i;
4099
4100 switch (stringset) {
4101 case ETH_SS_STATS:
4102 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4103 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4104 data += ETH_GSTRING_LEN;
4105 }
4106 break;
4107 }
4108}
4109
4110static int mtk_get_sset_count(struct net_device *dev, int sset)
4111{
4112 switch (sset) {
4113 case ETH_SS_STATS:
4114 return ARRAY_SIZE(mtk_ethtool_stats);
4115 default:
4116 return -EOPNOTSUPP;
4117 }
4118}
4119
4120static void mtk_get_ethtool_stats(struct net_device *dev,
4121 struct ethtool_stats *stats, u64 *data)
4122{
4123 struct mtk_mac *mac = netdev_priv(dev);
4124 struct mtk_hw_stats *hwstats = mac->hw_stats;
4125 u64 *data_src, *data_dst;
4126 unsigned int start;
4127 int i;
4128
4129 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4130 return;
4131
4132 if (netif_running(dev) && netif_device_present(dev)) {
4133 if (spin_trylock_bh(&hwstats->stats_lock)) {
4134 mtk_stats_update_mac(mac);
4135 spin_unlock_bh(&hwstats->stats_lock);
4136 }
4137 }
4138
4139 data_src = (u64 *)hwstats;
4140
4141 do {
4142 data_dst = data;
4143 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4144
4145 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4146 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4147 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4148}
4149
4150static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4151 u32 *rule_locs)
4152{
4153 int ret = -EOPNOTSUPP;
4154
4155 switch (cmd->cmd) {
4156 case ETHTOOL_GRXRINGS:
4157 if (dev->hw_features & NETIF_F_LRO) {
4158 cmd->data = MTK_MAX_RX_RING_NUM;
4159 ret = 0;
4160 }
4161 break;
4162 case ETHTOOL_GRXCLSRLCNT:
4163 if (dev->hw_features & NETIF_F_LRO) {
4164 struct mtk_mac *mac = netdev_priv(dev);
4165
4166 cmd->rule_cnt = mac->hwlro_ip_cnt;
4167 ret = 0;
4168 }
4169 break;
4170 case ETHTOOL_GRXCLSRULE:
4171 if (dev->hw_features & NETIF_F_LRO)
4172 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4173 break;
4174 case ETHTOOL_GRXCLSRLALL:
4175 if (dev->hw_features & NETIF_F_LRO)
4176 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4177 rule_locs);
4178 break;
4179 default:
4180 break;
4181 }
4182
4183 return ret;
4184}
4185
4186static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4187{
4188 int ret = -EOPNOTSUPP;
4189
4190 switch (cmd->cmd) {
4191 case ETHTOOL_SRXCLSRLINS:
4192 if (dev->hw_features & NETIF_F_LRO)
4193 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4194 break;
4195 case ETHTOOL_SRXCLSRLDEL:
4196 if (dev->hw_features & NETIF_F_LRO)
4197 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4198 break;
4199 default:
4200 break;
4201 }
4202
4203 return ret;
4204}
4205
developer6c5cbb52022-08-12 11:37:45 +08004206static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4207{
4208 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004209 struct mtk_eth *eth = mac->hw;
4210 u32 val;
4211
4212 pause->autoneg = 0;
4213
4214 if (mac->type == MTK_GDM_TYPE) {
4215 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4216
4217 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4218 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4219 } else if (mac->type == MTK_XGDM_TYPE) {
4220 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004221
developerf2823bb2022-12-29 18:20:14 +08004222 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4223 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4224 }
developer6c5cbb52022-08-12 11:37:45 +08004225}
4226
4227static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4228{
4229 struct mtk_mac *mac = netdev_priv(dev);
4230
4231 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4232}
4233
developer9b725932022-11-24 16:25:56 +08004234static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4235{
4236 struct mtk_mac *mac = netdev_priv(dev);
4237 struct mtk_eth *eth = mac->hw;
4238 u32 val;
4239
4240 if (mac->type == MTK_GDM_TYPE) {
4241 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4242
4243 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4244 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4245 }
4246
4247 return phylink_ethtool_get_eee(mac->phylink, eee);
4248}
4249
4250static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4251{
4252 struct mtk_mac *mac = netdev_priv(dev);
4253 struct mtk_eth *eth = mac->hw;
4254
4255 if (mac->type == MTK_GDM_TYPE) {
4256 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4257 return -EINVAL;
4258
4259 mac->tx_lpi_timer = eee->tx_lpi_timer;
4260
4261 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4262 }
4263
4264 return phylink_ethtool_set_eee(mac->phylink, eee);
4265}
4266
developerfd40db22021-04-29 10:08:25 +08004267static const struct ethtool_ops mtk_ethtool_ops = {
4268 .get_link_ksettings = mtk_get_link_ksettings,
4269 .set_link_ksettings = mtk_set_link_ksettings,
4270 .get_drvinfo = mtk_get_drvinfo,
4271 .get_msglevel = mtk_get_msglevel,
4272 .set_msglevel = mtk_set_msglevel,
4273 .nway_reset = mtk_nway_reset,
4274 .get_link = ethtool_op_get_link,
4275 .get_strings = mtk_get_strings,
4276 .get_sset_count = mtk_get_sset_count,
4277 .get_ethtool_stats = mtk_get_ethtool_stats,
4278 .get_rxnfc = mtk_get_rxnfc,
4279 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004280 .get_pauseparam = mtk_get_pauseparam,
4281 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004282 .get_eee = mtk_get_eee,
4283 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004284};
4285
4286static const struct net_device_ops mtk_netdev_ops = {
4287 .ndo_init = mtk_init,
4288 .ndo_uninit = mtk_uninit,
4289 .ndo_open = mtk_open,
4290 .ndo_stop = mtk_stop,
4291 .ndo_start_xmit = mtk_start_xmit,
4292 .ndo_set_mac_address = mtk_set_mac_address,
4293 .ndo_validate_addr = eth_validate_addr,
4294 .ndo_do_ioctl = mtk_do_ioctl,
4295 .ndo_tx_timeout = mtk_tx_timeout,
4296 .ndo_get_stats64 = mtk_get_stats64,
4297 .ndo_fix_features = mtk_fix_features,
4298 .ndo_set_features = mtk_set_features,
4299#ifdef CONFIG_NET_POLL_CONTROLLER
4300 .ndo_poll_controller = mtk_poll_controller,
4301#endif
4302};
4303
4304static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4305{
4306 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004307 const char *label;
developerfd40db22021-04-29 10:08:25 +08004308 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004309 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004310 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004311 struct mtk_phylink_priv *phylink_priv;
4312 struct fwnode_handle *fixed_node;
4313 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004314
4315 if (!_id) {
4316 dev_err(eth->dev, "missing mac id\n");
4317 return -EINVAL;
4318 }
4319
4320 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004321 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004322 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4323 return -EINVAL;
4324 }
4325
4326 if (eth->netdev[id]) {
4327 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4328 return -EINVAL;
4329 }
4330
4331 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4332 if (!eth->netdev[id]) {
4333 dev_err(eth->dev, "alloc_etherdev failed\n");
4334 return -ENOMEM;
4335 }
4336 mac = netdev_priv(eth->netdev[id]);
4337 eth->mac[id] = mac;
4338 mac->id = id;
4339 mac->hw = eth;
4340 mac->of_node = np;
4341
4342 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4343 mac->hwlro_ip_cnt = 0;
4344
4345 mac->hw_stats = devm_kzalloc(eth->dev,
4346 sizeof(*mac->hw_stats),
4347 GFP_KERNEL);
4348 if (!mac->hw_stats) {
4349 dev_err(eth->dev, "failed to allocate counter memory\n");
4350 err = -ENOMEM;
4351 goto free_netdev;
4352 }
4353 spin_lock_init(&mac->hw_stats->stats_lock);
4354 u64_stats_init(&mac->hw_stats->syncp);
4355 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4356
4357 /* phylink create */
4358 phy_mode = of_get_phy_mode(np);
4359 if (phy_mode < 0) {
4360 dev_err(eth->dev, "incorrect phy-mode\n");
4361 err = -EINVAL;
4362 goto free_netdev;
4363 }
4364
4365 /* mac config is not set */
4366 mac->interface = PHY_INTERFACE_MODE_NA;
4367 mac->mode = MLO_AN_PHY;
4368 mac->speed = SPEED_UNKNOWN;
4369
developer9b725932022-11-24 16:25:56 +08004370 mac->tx_lpi_timer = 1;
4371
developerfd40db22021-04-29 10:08:25 +08004372 mac->phylink_config.dev = &eth->netdev[id]->dev;
4373 mac->phylink_config.type = PHYLINK_NETDEV;
4374
developer30e13e72022-11-03 10:21:24 +08004375 mac->type = 0;
4376 if (!of_property_read_string(np, "mac-type", &label)) {
4377 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4378 if (!strcasecmp(label, gdm_type(mac_type)))
4379 break;
4380 }
4381
4382 switch (mac_type) {
4383 case 0:
4384 mac->type = MTK_GDM_TYPE;
4385 break;
4386 case 1:
4387 mac->type = MTK_XGDM_TYPE;
4388 break;
4389 default:
4390 dev_warn(eth->dev, "incorrect mac-type\n");
4391 break;
4392 };
4393 }
developer089e8852022-09-28 14:43:46 +08004394
developerfd40db22021-04-29 10:08:25 +08004395 phylink = phylink_create(&mac->phylink_config,
4396 of_fwnode_handle(mac->of_node),
4397 phy_mode, &mtk_phylink_ops);
4398 if (IS_ERR(phylink)) {
4399 err = PTR_ERR(phylink);
4400 goto free_netdev;
4401 }
4402
4403 mac->phylink = phylink;
4404
developera2613e62022-07-01 18:29:37 +08004405 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4406 "fixed-link");
4407 if (fixed_node) {
4408 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4409 0, GPIOD_IN, "?");
4410 if (!IS_ERR(desc)) {
4411 struct device_node *phy_np;
4412 const char *label;
4413 int irq, phyaddr;
4414
4415 phylink_priv = &mac->phylink_priv;
4416
4417 phylink_priv->desc = desc;
4418 phylink_priv->id = id;
4419 phylink_priv->link = -1;
4420
4421 irq = gpiod_to_irq(desc);
4422 if (irq > 0) {
4423 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4424 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4425 "ethernet:fixed link", mac);
4426 }
4427
developer8b6f2402022-11-28 13:42:34 +08004428 if (!of_property_read_string(to_of_node(fixed_node),
4429 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004430 if (strlen(label) < 16) {
4431 strncpy(phylink_priv->label, label,
4432 strlen(label));
4433 } else
developer8b6f2402022-11-28 13:42:34 +08004434 dev_err(eth->dev, "insufficient space for label!\n");
4435 }
developera2613e62022-07-01 18:29:37 +08004436
4437 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4438 if (phy_np) {
4439 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4440 phylink_priv->phyaddr = phyaddr;
4441 }
4442 }
4443 fwnode_handle_put(fixed_node);
4444 }
4445
developerfd40db22021-04-29 10:08:25 +08004446 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4447 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4448 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4449 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4450
4451 eth->netdev[id]->hw_features = eth->soc->hw_features;
4452 if (eth->hwlro)
4453 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4454
4455 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4456 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4457 eth->netdev[id]->features |= eth->soc->hw_features;
4458 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4459
4460 eth->netdev[id]->irq = eth->irq[0];
4461 eth->netdev[id]->dev.of_node = np;
4462
4463 return 0;
4464
4465free_netdev:
4466 free_netdev(eth->netdev[id]);
4467 return err;
4468}
4469
developer3f28d382023-03-07 16:06:30 +08004470void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4471{
4472 struct net_device *dev, *tmp;
4473 LIST_HEAD(dev_list);
4474 int i;
4475
4476 rtnl_lock();
4477
4478 for (i = 0; i < MTK_MAC_COUNT; i++) {
4479 dev = eth->netdev[i];
4480
4481 if (!dev || !(dev->flags & IFF_UP))
4482 continue;
4483
4484 list_add_tail(&dev->close_list, &dev_list);
4485 }
4486
4487 dev_close_many(&dev_list, false);
4488
4489 eth->dma_dev = dma_dev;
4490
4491 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4492 list_del_init(&dev->close_list);
4493 dev_open(dev, NULL);
4494 }
4495
4496 rtnl_unlock();
4497}
4498
developerfd40db22021-04-29 10:08:25 +08004499static int mtk_probe(struct platform_device *pdev)
4500{
4501 struct device_node *mac_np;
4502 struct mtk_eth *eth;
4503 int err, i;
4504
4505 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4506 if (!eth)
4507 return -ENOMEM;
4508
4509 eth->soc = of_device_get_match_data(&pdev->dev);
4510
4511 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004512 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004513 eth->base = devm_platform_ioremap_resource(pdev, 0);
4514 if (IS_ERR(eth->base))
4515 return PTR_ERR(eth->base);
4516
developer089e8852022-09-28 14:43:46 +08004517 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4518 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4519 if (IS_ERR(eth->sram_base))
4520 return PTR_ERR(eth->sram_base);
4521 }
4522
developerfd40db22021-04-29 10:08:25 +08004523 if(eth->soc->has_sram) {
4524 struct resource *res;
4525 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004526 if (unlikely(!res))
4527 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004528 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4529 }
4530
developer68ce74f2023-01-03 16:11:57 +08004531 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004532 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004533
developer089e8852022-09-28 14:43:46 +08004534 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4535 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4536 if (!err) {
4537 err = dma_set_coherent_mask(&pdev->dev,
4538 DMA_BIT_MASK(36));
4539 if (err) {
4540 dev_err(&pdev->dev, "Wrong DMA config\n");
4541 return -EINVAL;
4542 }
4543 }
4544 }
4545
developerfd40db22021-04-29 10:08:25 +08004546 spin_lock_init(&eth->page_lock);
4547 spin_lock_init(&eth->tx_irq_lock);
4548 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004549 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004550
4551 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4552 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4553 "mediatek,ethsys");
4554 if (IS_ERR(eth->ethsys)) {
4555 dev_err(&pdev->dev, "no ethsys regmap found\n");
4556 return PTR_ERR(eth->ethsys);
4557 }
4558 }
4559
4560 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4561 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4562 "mediatek,infracfg");
4563 if (IS_ERR(eth->infra)) {
4564 dev_err(&pdev->dev, "no infracfg regmap found\n");
4565 return PTR_ERR(eth->infra);
4566 }
4567 }
4568
developer3f28d382023-03-07 16:06:30 +08004569 if (of_dma_is_coherent(pdev->dev.of_node)) {
4570 struct regmap *cci;
4571
4572 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4573 "cci-control-port");
4574 /* enable CPU/bus coherency */
4575 if (!IS_ERR(cci))
4576 regmap_write(cci, 0, 3);
4577 }
4578
developerfd40db22021-04-29 10:08:25 +08004579 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004580 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004581 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004582 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004583 return -ENOMEM;
4584
developer089e8852022-09-28 14:43:46 +08004585 eth->xgmii->eth = eth;
4586 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004587 eth->soc->ana_rgc3);
4588
developer089e8852022-09-28 14:43:46 +08004589 if (err)
4590 return err;
4591 }
4592
4593 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4594 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4595 if (err)
4596 return err;
4597
4598 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4599 if (err)
4600 return err;
4601
4602 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4603 if (err)
4604 return err;
4605
4606 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004607 if (err)
4608 return err;
4609 }
4610
4611 if (eth->soc->required_pctl) {
4612 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4613 "mediatek,pctl");
4614 if (IS_ERR(eth->pctl)) {
4615 dev_err(&pdev->dev, "no pctl regmap found\n");
4616 return PTR_ERR(eth->pctl);
4617 }
4618 }
4619
developer18f46a82021-07-20 21:08:21 +08004620 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004621 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4622 eth->irq[i] = eth->irq[0];
4623 else
4624 eth->irq[i] = platform_get_irq(pdev, i);
4625 if (eth->irq[i] < 0) {
4626 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4627 return -ENXIO;
4628 }
4629 }
4630
4631 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4632 eth->clks[i] = devm_clk_get(eth->dev,
4633 mtk_clks_source_name[i]);
4634 if (IS_ERR(eth->clks[i])) {
4635 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4636 return -EPROBE_DEFER;
4637 if (eth->soc->required_clks & BIT(i)) {
4638 dev_err(&pdev->dev, "clock %s not found\n",
4639 mtk_clks_source_name[i]);
4640 return -EINVAL;
4641 }
4642 eth->clks[i] = NULL;
4643 }
4644 }
4645
4646 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4647 INIT_WORK(&eth->pending_work, mtk_pending_work);
4648
developer8051e042022-04-08 13:26:36 +08004649 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004650 if (err)
4651 return err;
4652
4653 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4654
4655 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4656 if (!of_device_is_compatible(mac_np,
4657 "mediatek,eth-mac"))
4658 continue;
4659
4660 if (!of_device_is_available(mac_np))
4661 continue;
4662
4663 err = mtk_add_mac(eth, mac_np);
4664 if (err) {
4665 of_node_put(mac_np);
4666 goto err_deinit_hw;
4667 }
4668 }
4669
developer18f46a82021-07-20 21:08:21 +08004670 err = mtk_napi_init(eth);
4671 if (err)
4672 goto err_free_dev;
4673
developerfd40db22021-04-29 10:08:25 +08004674 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4675 err = devm_request_irq(eth->dev, eth->irq[0],
4676 mtk_handle_irq, 0,
4677 dev_name(eth->dev), eth);
4678 } else {
4679 err = devm_request_irq(eth->dev, eth->irq[1],
4680 mtk_handle_irq_tx, 0,
4681 dev_name(eth->dev), eth);
4682 if (err)
4683 goto err_free_dev;
4684
4685 err = devm_request_irq(eth->dev, eth->irq[2],
4686 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004687 dev_name(eth->dev), &eth->rx_napi[0]);
4688 if (err)
4689 goto err_free_dev;
4690
developer793f7b42022-05-20 13:54:51 +08004691 if (MTK_MAX_IRQ_NUM > 3) {
4692 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4693 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4694 err = devm_request_irq(eth->dev,
4695 eth->irq[2 + i],
4696 mtk_handle_irq_rx, 0,
4697 dev_name(eth->dev),
4698 &eth->rx_napi[i]);
4699 if (err)
4700 goto err_free_dev;
4701 }
4702 } else {
4703 err = devm_request_irq(eth->dev, eth->irq[3],
4704 mtk_handle_fe_irq, 0,
4705 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004706 if (err)
4707 goto err_free_dev;
4708 }
4709 }
developerfd40db22021-04-29 10:08:25 +08004710 }
developer8051e042022-04-08 13:26:36 +08004711
developerfd40db22021-04-29 10:08:25 +08004712 if (err)
4713 goto err_free_dev;
4714
4715 /* No MT7628/88 support yet */
4716 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4717 err = mtk_mdio_init(eth);
4718 if (err)
4719 goto err_free_dev;
4720 }
4721
4722 for (i = 0; i < MTK_MAX_DEVS; i++) {
4723 if (!eth->netdev[i])
4724 continue;
4725
4726 err = register_netdev(eth->netdev[i]);
4727 if (err) {
4728 dev_err(eth->dev, "error bringing up device\n");
4729 goto err_deinit_mdio;
4730 } else
4731 netif_info(eth, probe, eth->netdev[i],
4732 "mediatek frame engine at 0x%08lx, irq %d\n",
4733 eth->netdev[i]->base_addr, eth->irq[0]);
4734 }
4735
4736 /* we run 2 devices on the same DMA ring so we need a dummy device
4737 * for NAPI to work
4738 */
4739 init_dummy_netdev(&eth->dummy_dev);
4740 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4741 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004742 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004743 MTK_NAPI_WEIGHT);
4744
developer18f46a82021-07-20 21:08:21 +08004745 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4746 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4747 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4748 mtk_napi_rx, MTK_NAPI_WEIGHT);
4749 }
4750
developer75e4dad2022-11-16 15:17:14 +08004751#if defined(CONFIG_XFRM_OFFLOAD)
4752 mtk_ipsec_offload_init(eth);
4753#endif
developerfd40db22021-04-29 10:08:25 +08004754 mtketh_debugfs_init(eth);
4755 debug_proc_init(eth);
4756
4757 platform_set_drvdata(pdev, eth);
4758
developer8051e042022-04-08 13:26:36 +08004759 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004760#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004761 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4762 eth->mtk_dma_monitor_timer.expires = jiffies;
4763 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004764#endif
developer8051e042022-04-08 13:26:36 +08004765
developerfd40db22021-04-29 10:08:25 +08004766 return 0;
4767
4768err_deinit_mdio:
4769 mtk_mdio_cleanup(eth);
4770err_free_dev:
4771 mtk_free_dev(eth);
4772err_deinit_hw:
4773 mtk_hw_deinit(eth);
4774
4775 return err;
4776}
4777
4778static int mtk_remove(struct platform_device *pdev)
4779{
4780 struct mtk_eth *eth = platform_get_drvdata(pdev);
4781 struct mtk_mac *mac;
4782 int i;
4783
4784 /* stop all devices to make sure that dma is properly shut down */
4785 for (i = 0; i < MTK_MAC_COUNT; i++) {
4786 if (!eth->netdev[i])
4787 continue;
4788 mtk_stop(eth->netdev[i]);
4789 mac = netdev_priv(eth->netdev[i]);
4790 phylink_disconnect_phy(mac->phylink);
4791 }
4792
4793 mtk_hw_deinit(eth);
4794
4795 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004796 netif_napi_del(&eth->rx_napi[0].napi);
4797
4798 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4799 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4800 netif_napi_del(&eth->rx_napi[i].napi);
4801 }
4802
developerfd40db22021-04-29 10:08:25 +08004803 mtk_cleanup(eth);
4804 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004805 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4806 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004807
4808 return 0;
4809}
4810
4811static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004812 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004813 .caps = MT7623_CAPS | MTK_HWLRO,
4814 .hw_features = MTK_HW_FEATURES,
4815 .required_clks = MT7623_CLKS_BITMAP,
4816 .required_pctl = true,
4817 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004818 .txrx = {
4819 .txd_size = sizeof(struct mtk_tx_dma),
4820 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004821 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004822 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4823 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4824 },
developerfd40db22021-04-29 10:08:25 +08004825};
4826
4827static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004828 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004829 .caps = MT7621_CAPS,
4830 .hw_features = MTK_HW_FEATURES,
4831 .required_clks = MT7621_CLKS_BITMAP,
4832 .required_pctl = false,
4833 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004834 .txrx = {
4835 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004836 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004837 .rxd_size = sizeof(struct mtk_rx_dma),
4838 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4839 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4840 },
developerfd40db22021-04-29 10:08:25 +08004841};
4842
4843static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004844 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004845 .ana_rgc3 = 0x2028,
4846 .caps = MT7622_CAPS | MTK_HWLRO,
4847 .hw_features = MTK_HW_FEATURES,
4848 .required_clks = MT7622_CLKS_BITMAP,
4849 .required_pctl = false,
4850 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004851 .txrx = {
4852 .txd_size = sizeof(struct mtk_tx_dma),
4853 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004854 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004855 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4856 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4857 },
developerfd40db22021-04-29 10:08:25 +08004858};
4859
4860static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004861 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004862 .caps = MT7623_CAPS | MTK_HWLRO,
4863 .hw_features = MTK_HW_FEATURES,
4864 .required_clks = MT7623_CLKS_BITMAP,
4865 .required_pctl = true,
4866 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004867 .txrx = {
4868 .txd_size = sizeof(struct mtk_tx_dma),
4869 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004870 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004871 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4872 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4873 },
developerfd40db22021-04-29 10:08:25 +08004874};
4875
4876static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004877 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004878 .ana_rgc3 = 0x128,
4879 .caps = MT7629_CAPS | MTK_HWLRO,
4880 .hw_features = MTK_HW_FEATURES,
4881 .required_clks = MT7629_CLKS_BITMAP,
4882 .required_pctl = false,
4883 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004884 .txrx = {
4885 .txd_size = sizeof(struct mtk_tx_dma),
4886 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004887 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004888 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4889 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4890 },
developerfd40db22021-04-29 10:08:25 +08004891};
4892
4893static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004894 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004895 .ana_rgc3 = 0x128,
4896 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004897 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004898 .required_clks = MT7986_CLKS_BITMAP,
4899 .required_pctl = false,
4900 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004901 .txrx = {
4902 .txd_size = sizeof(struct mtk_tx_dma_v2),
4903 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004904 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004905 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4906 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4907 },
developerfd40db22021-04-29 10:08:25 +08004908};
4909
developer255bba22021-07-27 15:16:33 +08004910static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004911 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004912 .ana_rgc3 = 0x128,
4913 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004914 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004915 .required_clks = MT7981_CLKS_BITMAP,
4916 .required_pctl = false,
4917 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004918 .txrx = {
4919 .txd_size = sizeof(struct mtk_tx_dma_v2),
4920 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004921 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004922 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4923 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4924 },
developer255bba22021-07-27 15:16:33 +08004925};
4926
developer089e8852022-09-28 14:43:46 +08004927static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004928 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08004929 .ana_rgc3 = 0x128,
4930 .caps = MT7988_CAPS,
4931 .hw_features = MTK_HW_FEATURES,
4932 .required_clks = MT7988_CLKS_BITMAP,
4933 .required_pctl = false,
4934 .has_sram = true,
4935 .txrx = {
4936 .txd_size = sizeof(struct mtk_tx_dma_v2),
4937 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004938 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08004939 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4940 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4941 },
4942};
4943
developerfd40db22021-04-29 10:08:25 +08004944static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08004945 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08004946 .caps = MT7628_CAPS,
4947 .hw_features = MTK_HW_FEATURES_MT7628,
4948 .required_clks = MT7628_CLKS_BITMAP,
4949 .required_pctl = false,
4950 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004951 .txrx = {
4952 .txd_size = sizeof(struct mtk_tx_dma),
4953 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004954 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08004955 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4956 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4957 },
developerfd40db22021-04-29 10:08:25 +08004958};
4959
4960const struct of_device_id of_mtk_match[] = {
4961 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4962 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4963 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4964 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4965 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4966 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004967 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004968 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004969 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4970 {},
4971};
4972MODULE_DEVICE_TABLE(of, of_mtk_match);
4973
4974static struct platform_driver mtk_driver = {
4975 .probe = mtk_probe,
4976 .remove = mtk_remove,
4977 .driver = {
4978 .name = "mtk_soc_eth",
4979 .of_match_table = of_mtk_match,
4980 },
4981};
4982
4983module_platform_driver(mtk_driver);
4984
4985MODULE_LICENSE("GPL");
4986MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4987MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");