blob: 782ff768cdfc8864a8c20d1d3e0e4da380333fd4 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080043atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080044
developerfd40db22021-04-29 10:08:25 +080045module_param_named(msg_level, mtk_msg_level, int, 0);
46MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080047DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080048
49#define MTK_ETHTOOL_STAT(x) { #x, \
50 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
51
developer68ce74f2023-01-03 16:11:57 +080052static const struct mtk_reg_map mtk_reg_map = {
53 .tx_irq_mask = 0x1a1c,
54 .tx_irq_status = 0x1a18,
55 .pdma = {
56 .rx_ptr = 0x0900,
57 .rx_cnt_cfg = 0x0904,
58 .pcrx_ptr = 0x0908,
59 .glo_cfg = 0x0a04,
60 .rst_idx = 0x0a08,
61 .delay_irq = 0x0a0c,
62 .irq_status = 0x0a20,
63 .irq_mask = 0x0a28,
64 .int_grp = 0x0a50,
65 .int_grp2 = 0x0a54,
66 },
67 .qdma = {
68 .qtx_cfg = 0x1800,
69 .qtx_sch = 0x1804,
70 .rx_ptr = 0x1900,
71 .rx_cnt_cfg = 0x1904,
72 .qcrx_ptr = 0x1908,
73 .glo_cfg = 0x1a04,
74 .rst_idx = 0x1a08,
75 .delay_irq = 0x1a0c,
76 .fc_th = 0x1a10,
77 .tx_sch_rate = 0x1a14,
78 .int_grp = 0x1a20,
79 .int_grp2 = 0x1a24,
80 .hred2 = 0x1a44,
81 .ctx_ptr = 0x1b00,
82 .dtx_ptr = 0x1b04,
83 .crx_ptr = 0x1b10,
84 .drx_ptr = 0x1b14,
85 .fq_head = 0x1b20,
86 .fq_tail = 0x1b24,
87 .fq_count = 0x1b28,
88 .fq_blen = 0x1b2c,
89 },
90 .gdm1_cnt = 0x2400,
91 .gdma_to_ppe0 = 0x4444,
92 .ppe_base = {
93 [0] = 0x0c00,
94 },
95 .wdma_base = {
96 [0] = 0x2800,
97 [1] = 0x2c00,
98 },
99};
100
101static const struct mtk_reg_map mt7628_reg_map = {
102 .tx_irq_mask = 0x0a28,
103 .tx_irq_status = 0x0a20,
104 .pdma = {
105 .rx_ptr = 0x0900,
106 .rx_cnt_cfg = 0x0904,
107 .pcrx_ptr = 0x0908,
108 .glo_cfg = 0x0a04,
109 .rst_idx = 0x0a08,
110 .delay_irq = 0x0a0c,
111 .irq_status = 0x0a20,
112 .irq_mask = 0x0a28,
113 .int_grp = 0x0a50,
114 .int_grp2 = 0x0a54,
115 },
116};
117
118static const struct mtk_reg_map mt7986_reg_map = {
119 .tx_irq_mask = 0x461c,
120 .tx_irq_status = 0x4618,
121 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800122 .rx_ptr = 0x4100,
123 .rx_cnt_cfg = 0x4104,
124 .pcrx_ptr = 0x4108,
125 .glo_cfg = 0x4204,
126 .rst_idx = 0x4208,
127 .delay_irq = 0x420c,
128 .irq_status = 0x4220,
129 .irq_mask = 0x4228,
130 .int_grp = 0x4250,
131 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800132 },
133 .qdma = {
134 .qtx_cfg = 0x4400,
135 .qtx_sch = 0x4404,
136 .rx_ptr = 0x4500,
137 .rx_cnt_cfg = 0x4504,
138 .qcrx_ptr = 0x4508,
139 .glo_cfg = 0x4604,
140 .rst_idx = 0x4608,
141 .delay_irq = 0x460c,
142 .fc_th = 0x4610,
143 .int_grp = 0x4620,
144 .int_grp2 = 0x4624,
145 .hred2 = 0x4644,
146 .ctx_ptr = 0x4700,
147 .dtx_ptr = 0x4704,
148 .crx_ptr = 0x4710,
149 .drx_ptr = 0x4714,
150 .fq_head = 0x4720,
151 .fq_tail = 0x4724,
152 .fq_count = 0x4728,
153 .fq_blen = 0x472c,
154 .tx_sch_rate = 0x4798,
155 },
156 .gdm1_cnt = 0x1c00,
157 .gdma_to_ppe0 = 0x3333,
158 .ppe_base = {
159 [0] = 0x2000,
160 [1] = 0x2400,
161 },
162 .wdma_base = {
163 [0] = 0x4800,
164 [1] = 0x4c00,
165 },
166};
167
168static const struct mtk_reg_map mt7988_reg_map = {
169 .tx_irq_mask = 0x461c,
170 .tx_irq_status = 0x4618,
171 .pdma = {
172 .rx_ptr = 0x6900,
173 .rx_cnt_cfg = 0x6904,
174 .pcrx_ptr = 0x6908,
175 .glo_cfg = 0x6a04,
176 .rst_idx = 0x6a08,
177 .delay_irq = 0x6a0c,
178 .irq_status = 0x6a20,
179 .irq_mask = 0x6a28,
180 .int_grp = 0x6a50,
181 .int_grp2 = 0x6a54,
182 },
183 .qdma = {
184 .qtx_cfg = 0x4400,
185 .qtx_sch = 0x4404,
186 .rx_ptr = 0x4500,
187 .rx_cnt_cfg = 0x4504,
188 .qcrx_ptr = 0x4508,
189 .glo_cfg = 0x4604,
190 .rst_idx = 0x4608,
191 .delay_irq = 0x460c,
192 .fc_th = 0x4610,
193 .int_grp = 0x4620,
194 .int_grp2 = 0x4624,
195 .hred2 = 0x4644,
196 .ctx_ptr = 0x4700,
197 .dtx_ptr = 0x4704,
198 .crx_ptr = 0x4710,
199 .drx_ptr = 0x4714,
200 .fq_head = 0x4720,
201 .fq_tail = 0x4724,
202 .fq_count = 0x4728,
203 .fq_blen = 0x472c,
204 .tx_sch_rate = 0x4798,
205 },
206 .gdm1_cnt = 0x1c00,
207 .gdma_to_ppe0 = 0x3333,
208 .ppe_base = {
209 [0] = 0x2000,
210 [1] = 0x2400,
211 [2] = 0x2c00,
212 },
213 .wdma_base = {
214 [0] = 0x4800,
215 [1] = 0x4c00,
216 [2] = 0x5000,
217 },
218};
219
developerfd40db22021-04-29 10:08:25 +0800220/* strings used by ethtool */
221static const struct mtk_ethtool_stats {
222 char str[ETH_GSTRING_LEN];
223 u32 offset;
224} mtk_ethtool_stats[] = {
225 MTK_ETHTOOL_STAT(tx_bytes),
226 MTK_ETHTOOL_STAT(tx_packets),
227 MTK_ETHTOOL_STAT(tx_skip),
228 MTK_ETHTOOL_STAT(tx_collisions),
229 MTK_ETHTOOL_STAT(rx_bytes),
230 MTK_ETHTOOL_STAT(rx_packets),
231 MTK_ETHTOOL_STAT(rx_overflow),
232 MTK_ETHTOOL_STAT(rx_fcs_errors),
233 MTK_ETHTOOL_STAT(rx_short_errors),
234 MTK_ETHTOOL_STAT(rx_long_errors),
235 MTK_ETHTOOL_STAT(rx_checksum_errors),
236 MTK_ETHTOOL_STAT(rx_flow_control_packets),
237};
238
239static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800240 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
241 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800242 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
243 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800244 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
245 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
246 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
247 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
248 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
249 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
250 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
251 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
252 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800253};
254
255void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
256{
257 __raw_writel(val, eth->base + reg);
258}
259
260u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
261{
262 return __raw_readl(eth->base + reg);
263}
264
265u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
266{
267 u32 val;
268
269 val = mtk_r32(eth, reg);
270 val &= ~mask;
271 val |= set;
272 mtk_w32(eth, val, reg);
273 return reg;
274}
275
276static int mtk_mdio_busy_wait(struct mtk_eth *eth)
277{
278 unsigned long t_start = jiffies;
279
280 while (1) {
281 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
282 return 0;
283 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
284 break;
developerc4671b22021-05-28 13:16:42 +0800285 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800286 }
287
288 dev_err(eth->dev, "mdio: MDIO timeout\n");
289 return -1;
290}
291
developer599cda42022-05-24 15:13:31 +0800292u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
293 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800294{
295 if (mtk_mdio_busy_wait(eth))
296 return -1;
297
298 write_data &= 0xffff;
299
developer599cda42022-05-24 15:13:31 +0800300 if (phy_reg & MII_ADDR_C45) {
301 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
302 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
303 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
304 MTK_PHY_IAC);
305
306 if (mtk_mdio_busy_wait(eth))
307 return -1;
308
309 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
310 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
311 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
312 MTK_PHY_IAC);
313 } else {
314 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
315 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
316 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
317 MTK_PHY_IAC);
318 }
developerfd40db22021-04-29 10:08:25 +0800319
320 if (mtk_mdio_busy_wait(eth))
321 return -1;
322
323 return 0;
324}
325
developer599cda42022-05-24 15:13:31 +0800326u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800327{
328 u32 d;
329
330 if (mtk_mdio_busy_wait(eth))
331 return 0xffff;
332
developer599cda42022-05-24 15:13:31 +0800333 if (phy_reg & MII_ADDR_C45) {
334 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
335 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
336 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
337 MTK_PHY_IAC);
338
339 if (mtk_mdio_busy_wait(eth))
340 return 0xffff;
341
342 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
343 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
344 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
345 MTK_PHY_IAC);
346 } else {
347 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
348 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
349 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
350 MTK_PHY_IAC);
351 }
developerfd40db22021-04-29 10:08:25 +0800352
353 if (mtk_mdio_busy_wait(eth))
354 return 0xffff;
355
356 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
357
358 return d;
359}
360
361static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
362 int phy_reg, u16 val)
363{
364 struct mtk_eth *eth = bus->priv;
365
366 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
367}
368
369static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
370{
371 struct mtk_eth *eth = bus->priv;
372
373 return _mtk_mdio_read(eth, phy_addr, phy_reg);
374}
375
developerabeadd52022-08-15 11:26:44 +0800376static int mtk_mdio_reset(struct mii_bus *bus)
377{
378 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
379 * we just need to wait until device ready.
380 */
381 mdelay(20);
382
383 return 0;
384}
385
developerfd40db22021-04-29 10:08:25 +0800386static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
387 phy_interface_t interface)
388{
developer543e7922022-12-01 11:24:47 +0800389 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800390
391 /* Check DDR memory type.
392 * Currently TRGMII mode with DDR2 memory is not supported.
393 */
394 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
395 if (interface == PHY_INTERFACE_MODE_TRGMII &&
396 val & SYSCFG_DRAM_TYPE_DDR2) {
397 dev_err(eth->dev,
398 "TRGMII mode with DDR2 memory is not supported!\n");
399 return -EOPNOTSUPP;
400 }
401
402 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
403 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
404
405 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
406 ETHSYS_TRGMII_MT7621_MASK, val);
407
408 return 0;
409}
410
411static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
412 phy_interface_t interface, int speed)
413{
414 u32 val;
415 int ret;
416
417 if (interface == PHY_INTERFACE_MODE_TRGMII) {
418 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
419 val = 500000000;
420 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
421 if (ret)
422 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
423 return;
424 }
425
426 val = (speed == SPEED_1000) ?
427 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
428 mtk_w32(eth, val, INTF_MODE);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
431 ETHSYS_TRGMII_CLK_SEL362_5,
432 ETHSYS_TRGMII_CLK_SEL362_5);
433
434 val = (speed == SPEED_1000) ? 250000000 : 500000000;
435 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
436 if (ret)
437 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
438
439 val = (speed == SPEED_1000) ?
440 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
441 mtk_w32(eth, val, TRGMII_RCK_CTRL);
442
443 val = (speed == SPEED_1000) ?
444 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
445 mtk_w32(eth, val, TRGMII_TCK_CTRL);
446}
447
developer089e8852022-09-28 14:43:46 +0800448static void mtk_setup_bridge_switch(struct mtk_eth *eth)
449{
450 int val;
451
452 /* Force Port1 XGMAC Link Up */
453 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800454 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800455 MTK_XGMAC_STS(MTK_GMAC1_ID));
456
457 /* Adjust GSW bridge IPG to 11*/
458 val = mtk_r32(eth, MTK_GSW_CFG);
459 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
460 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
461 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
462 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800463}
464
developer9b725932022-11-24 16:25:56 +0800465static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
466{
467 struct mtk_eth *eth = mac->hw;
468 u32 mcr, mcr_cur;
469 u32 val;
470
471 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
472 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
473
474 if (enable) {
475 mac->tx_lpi_enabled = 1;
476
477 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
478 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
479 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
480 mac->tx_lpi_timer) |
481 FIELD_PREP(MAC_EEE_RESV0, 14);
482 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
483
484 switch (mac->speed) {
485 case SPEED_1000:
486 mcr |= MAC_MCR_FORCE_EEE1000;
487 break;
488 case SPEED_100:
489 mcr |= MAC_MCR_FORCE_EEE100;
490 break;
491 };
492 } else {
493 mac->tx_lpi_enabled = 0;
494
495 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
496 }
497
498 /* Only update control register when needed! */
499 if (mcr != mcr_cur)
500 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
501}
502
developerfd40db22021-04-29 10:08:25 +0800503static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
504 const struct phylink_link_state *state)
505{
506 struct mtk_mac *mac = container_of(config, struct mtk_mac,
507 phylink_config);
508 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800509 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800510 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800511 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800512
513 /* MT76x8 has no hardware settings between for the MAC */
514 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
515 mac->interface != state->interface) {
516 /* Setup soc pin functions */
517 switch (state->interface) {
518 case PHY_INTERFACE_MODE_TRGMII:
519 if (mac->id)
520 goto err_phy;
521 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
522 MTK_GMAC1_TRGMII))
523 goto err_phy;
524 /* fall through */
525 case PHY_INTERFACE_MODE_RGMII_TXID:
526 case PHY_INTERFACE_MODE_RGMII_RXID:
527 case PHY_INTERFACE_MODE_RGMII_ID:
528 case PHY_INTERFACE_MODE_RGMII:
529 case PHY_INTERFACE_MODE_MII:
530 case PHY_INTERFACE_MODE_REVMII:
531 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800532 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800533 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
534 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
535 if (err)
536 goto init_err;
537 }
538 break;
539 case PHY_INTERFACE_MODE_1000BASEX:
540 case PHY_INTERFACE_MODE_2500BASEX:
541 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800542 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
544 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
545 if (err)
546 goto init_err;
547 }
548 break;
549 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800550 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800551 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
552 err = mtk_gmac_gephy_path_setup(eth, mac->id);
553 if (err)
554 goto init_err;
555 }
556 break;
developer30e13e72022-11-03 10:21:24 +0800557 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800558 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800559 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
560 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
561 if (err)
562 goto init_err;
563 }
564 break;
developer089e8852022-09-28 14:43:46 +0800565 case PHY_INTERFACE_MODE_USXGMII:
566 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800567 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800568 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
570 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
571 if (err)
572 goto init_err;
573 }
574 break;
developerfd40db22021-04-29 10:08:25 +0800575 default:
576 goto err_phy;
577 }
578
579 /* Setup clock for 1st gmac */
580 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
581 !phy_interface_mode_is_8023z(state->interface) &&
582 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
583 if (MTK_HAS_CAPS(mac->hw->soc->caps,
584 MTK_TRGMII_MT7621_CLK)) {
585 if (mt7621_gmac0_rgmii_adjust(mac->hw,
586 state->interface))
587 goto err_phy;
588 } else {
589 mtk_gmac0_rgmii_adjust(mac->hw,
590 state->interface,
591 state->speed);
592
593 /* mt7623_pad_clk_setup */
594 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
595 mtk_w32(mac->hw,
596 TD_DM_DRVP(8) | TD_DM_DRVN(8),
597 TRGMII_TD_ODT(i));
598
599 /* Assert/release MT7623 RXC reset */
600 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
601 TRGMII_RCK_CTRL);
602 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
603 }
604 }
605
606 ge_mode = 0;
607 switch (state->interface) {
608 case PHY_INTERFACE_MODE_MII:
609 case PHY_INTERFACE_MODE_GMII:
610 ge_mode = 1;
611 break;
612 case PHY_INTERFACE_MODE_REVMII:
613 ge_mode = 2;
614 break;
615 case PHY_INTERFACE_MODE_RMII:
616 if (mac->id)
617 goto err_phy;
618 ge_mode = 3;
619 break;
620 default:
621 break;
622 }
623
624 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800625 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800626 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
627 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
628 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
629 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800630 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800631
632 mac->interface = state->interface;
633 }
634
635 /* SGMII */
636 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
637 phy_interface_mode_is_8023z(state->interface)) {
638 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
639 * being setup done.
640 */
developerd82e8372022-02-09 15:00:09 +0800641 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800642 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
643
644 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
645 SYSCFG0_SGMII_MASK,
646 ~(u32)SYSCFG0_SGMII_MASK);
647
648 /* Decide how GMAC and SGMIISYS be mapped */
649 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
650 0 : mac->id;
651
652 /* Setup SGMIISYS with the determined property */
653 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800654 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800655 state);
developer2fbee452022-08-12 13:58:20 +0800656 else
developer089e8852022-09-28 14:43:46 +0800657 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800658
developerd82e8372022-02-09 15:00:09 +0800659 if (err) {
660 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800661 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800662 }
developerfd40db22021-04-29 10:08:25 +0800663
664 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
665 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800666 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800667 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800668 state->interface == PHY_INTERFACE_MODE_10GKR ||
669 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800670 sid = mac->id;
671
672 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
673 sid != MTK_GMAC1_ID) {
674 if (phylink_autoneg_inband(mode))
675 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800676 state);
developer089e8852022-09-28 14:43:46 +0800677 else
678 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
679 SPEED_10000);
680
681 if (err)
682 goto init_err;
683 }
developerfd40db22021-04-29 10:08:25 +0800684 } else if (phylink_autoneg_inband(mode)) {
685 dev_err(eth->dev,
686 "In-band mode not supported in non SGMII mode!\n");
687 return;
688 }
689
690 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800691 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800692 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
693 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800694
developer089e8852022-09-28 14:43:46 +0800695 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
696 switch (mac->id) {
697 case MTK_GMAC1_ID:
698 mtk_setup_bridge_switch(eth);
699 break;
developer2b9bc722023-03-09 11:48:44 +0800700 case MTK_GMAC2_ID:
701 force_link = (mac->interface ==
702 PHY_INTERFACE_MODE_XGMII) ?
703 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
704 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
705 mtk_w32(eth, val | force_link,
706 MTK_XGMAC_STS(mac->id));
707 break;
developer089e8852022-09-28 14:43:46 +0800708 case MTK_GMAC3_ID:
709 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800710 mtk_w32(eth,
711 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800712 MTK_XGMAC_STS(mac->id));
713 break;
714 }
715 }
developer82eae452023-02-13 10:04:09 +0800716 } else if (mac->type == MTK_GDM_TYPE) {
717 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
718 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
719 MTK_GDMA_EG_CTRL(mac->id));
720
721 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
722 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800723 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800724 case MTK_GMAC3_ID:
725 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800726 mtk_w32(eth,
727 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800728 MTK_XGMAC_STS(mac->id));
729 break;
730 }
731 }
732
733 if (mac->type != mac_type) {
734 if (atomic_read(&reset_pending) == 0) {
735 atomic_inc(&force);
736 schedule_work(&eth->pending_work);
737 atomic_inc(&reset_pending);
738 } else
739 atomic_dec(&reset_pending);
740 }
developerfd40db22021-04-29 10:08:25 +0800741 }
742
developerfd40db22021-04-29 10:08:25 +0800743 return;
744
745err_phy:
746 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
747 mac->id, phy_modes(state->interface));
748 return;
749
750init_err:
751 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
752 mac->id, phy_modes(state->interface), err);
753}
754
developer089e8852022-09-28 14:43:46 +0800755static int mtk_mac_pcs_get_state(struct phylink_config *config,
756 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800757{
758 struct mtk_mac *mac = container_of(config, struct mtk_mac,
759 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800760
developer089e8852022-09-28 14:43:46 +0800761 if (mac->type == MTK_XGDM_TYPE) {
762 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800763
developer089e8852022-09-28 14:43:46 +0800764 if (mac->id == MTK_GMAC2_ID)
765 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800766
developer089e8852022-09-28 14:43:46 +0800767 state->duplex = 1;
768
769 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
770 case 0:
771 state->speed = SPEED_10000;
772 break;
773 case 1:
774 state->speed = SPEED_5000;
775 break;
776 case 2:
777 state->speed = SPEED_2500;
778 break;
779 case 3:
780 state->speed = SPEED_1000;
781 break;
782 }
783
developer82eae452023-02-13 10:04:09 +0800784 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800785 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
786 } else if (mac->type == MTK_GDM_TYPE) {
787 struct mtk_eth *eth = mac->hw;
788 struct mtk_xgmii *ss = eth->xgmii;
789 u32 id = mtk_mac2xgmii_id(eth, mac->id);
790 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800791 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800792
793 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
794
developer82eae452023-02-13 10:04:09 +0800795 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800796 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
797
798 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
799 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
800
801 val = val >> 16;
802
803 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
804
805 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
806 case 0:
807 state->speed = SPEED_10;
808 break;
809 case 1:
810 state->speed = SPEED_100;
811 break;
812 case 2:
813 state->speed = SPEED_1000;
814 break;
815 }
816 } else {
817 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
818
819 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
820
821 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
822 case 0:
823 state->speed = SPEED_10;
824 break;
825 case 1:
826 state->speed = SPEED_100;
827 break;
828 case 2:
829 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
830 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
831 break;
832 }
833 }
834
835 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
836 if (pmsr & MAC_MSR_RX_FC)
837 state->pause |= MLO_PAUSE_RX;
838 if (pmsr & MAC_MSR_TX_FC)
839 state->pause |= MLO_PAUSE_TX;
840 }
developerfd40db22021-04-29 10:08:25 +0800841
842 return 1;
843}
844
845static void mtk_mac_an_restart(struct phylink_config *config)
846{
847 struct mtk_mac *mac = container_of(config, struct mtk_mac,
848 phylink_config);
849
developer089e8852022-09-28 14:43:46 +0800850 if (mac->type != MTK_XGDM_TYPE)
851 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800852}
853
854static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
855 phy_interface_t interface)
856{
857 struct mtk_mac *mac = container_of(config, struct mtk_mac,
858 phylink_config);
developer089e8852022-09-28 14:43:46 +0800859 u32 mcr;
860
861 if (mac->type == MTK_GDM_TYPE) {
862 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
863 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
864 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
865 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
866 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800867
developer089e8852022-09-28 14:43:46 +0800868 mcr &= 0xfffffff0;
869 mcr |= XMAC_MCR_TRX_DISABLE;
870 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
871 }
developerfd40db22021-04-29 10:08:25 +0800872}
873
874static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
875 phy_interface_t interface,
876 struct phy_device *phy)
877{
878 struct mtk_mac *mac = container_of(config, struct mtk_mac,
879 phylink_config);
developer089e8852022-09-28 14:43:46 +0800880 u32 mcr, mcr_cur;
881
developer9b725932022-11-24 16:25:56 +0800882 mac->speed = speed;
883
developer089e8852022-09-28 14:43:46 +0800884 if (mac->type == MTK_GDM_TYPE) {
885 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
886 mcr = mcr_cur;
887 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
888 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
889 MAC_MCR_FORCE_RX_FC);
890 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
891 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
892
893 /* Configure speed */
894 switch (speed) {
895 case SPEED_2500:
896 case SPEED_1000:
897 mcr |= MAC_MCR_SPEED_1000;
898 break;
899 case SPEED_100:
900 mcr |= MAC_MCR_SPEED_100;
901 break;
902 }
903
904 /* Configure duplex */
905 if (duplex == DUPLEX_FULL)
906 mcr |= MAC_MCR_FORCE_DPX;
907
908 /* Configure pause modes -
909 * phylink will avoid these for half duplex
910 */
911 if (tx_pause)
912 mcr |= MAC_MCR_FORCE_TX_FC;
913 if (rx_pause)
914 mcr |= MAC_MCR_FORCE_RX_FC;
915
916 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
917
918 /* Only update control register when needed! */
919 if (mcr != mcr_cur)
920 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800921
922 if (mode == MLO_AN_PHY && phy)
923 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800924 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
925 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
926
927 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
928 /* Configure pause modes -
929 * phylink will avoid these for half duplex
930 */
931 if (tx_pause)
932 mcr |= XMAC_MCR_FORCE_TX_FC;
933 if (rx_pause)
934 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800935
developer089e8852022-09-28 14:43:46 +0800936 mcr &= ~(XMAC_MCR_TRX_DISABLE);
937 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
938 }
developerfd40db22021-04-29 10:08:25 +0800939}
940
941static void mtk_validate(struct phylink_config *config,
942 unsigned long *supported,
943 struct phylink_link_state *state)
944{
945 struct mtk_mac *mac = container_of(config, struct mtk_mac,
946 phylink_config);
947 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
948
949 if (state->interface != PHY_INTERFACE_MODE_NA &&
950 state->interface != PHY_INTERFACE_MODE_MII &&
951 state->interface != PHY_INTERFACE_MODE_GMII &&
952 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
953 phy_interface_mode_is_rgmii(state->interface)) &&
954 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
955 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
956 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
957 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800958 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800959 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
960 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800961 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
962 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
963 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
964 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800965 linkmode_zero(supported);
966 return;
967 }
968
969 phylink_set_port_modes(mask);
970 phylink_set(mask, Autoneg);
971
972 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800973 case PHY_INTERFACE_MODE_USXGMII:
974 case PHY_INTERFACE_MODE_10GKR:
975 phylink_set(mask, 10000baseKR_Full);
976 phylink_set(mask, 10000baseT_Full);
977 phylink_set(mask, 10000baseCR_Full);
978 phylink_set(mask, 10000baseSR_Full);
979 phylink_set(mask, 10000baseLR_Full);
980 phylink_set(mask, 10000baseLRM_Full);
981 phylink_set(mask, 10000baseER_Full);
982 phylink_set(mask, 100baseT_Half);
983 phylink_set(mask, 100baseT_Full);
984 phylink_set(mask, 1000baseT_Half);
985 phylink_set(mask, 1000baseT_Full);
986 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800987 phylink_set(mask, 2500baseT_Full);
988 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800989 break;
developerfd40db22021-04-29 10:08:25 +0800990 case PHY_INTERFACE_MODE_TRGMII:
991 phylink_set(mask, 1000baseT_Full);
992 break;
developer30e13e72022-11-03 10:21:24 +0800993 case PHY_INTERFACE_MODE_XGMII:
994 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800995 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800996 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800997 /* fall through; */
998 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800999 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001000 phylink_set(mask, 2500baseT_Full);
1001 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001002 case PHY_INTERFACE_MODE_GMII:
1003 case PHY_INTERFACE_MODE_RGMII:
1004 case PHY_INTERFACE_MODE_RGMII_ID:
1005 case PHY_INTERFACE_MODE_RGMII_RXID:
1006 case PHY_INTERFACE_MODE_RGMII_TXID:
1007 phylink_set(mask, 1000baseT_Half);
1008 /* fall through */
1009 case PHY_INTERFACE_MODE_SGMII:
1010 phylink_set(mask, 1000baseT_Full);
1011 phylink_set(mask, 1000baseX_Full);
1012 /* fall through */
1013 case PHY_INTERFACE_MODE_MII:
1014 case PHY_INTERFACE_MODE_RMII:
1015 case PHY_INTERFACE_MODE_REVMII:
1016 case PHY_INTERFACE_MODE_NA:
1017 default:
1018 phylink_set(mask, 10baseT_Half);
1019 phylink_set(mask, 10baseT_Full);
1020 phylink_set(mask, 100baseT_Half);
1021 phylink_set(mask, 100baseT_Full);
1022 break;
1023 }
1024
1025 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001026
1027 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1028 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001029 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001030 phylink_set(mask, 10000baseSR_Full);
1031 phylink_set(mask, 10000baseLR_Full);
1032 phylink_set(mask, 10000baseLRM_Full);
1033 phylink_set(mask, 10000baseER_Full);
1034 phylink_set(mask, 1000baseKX_Full);
1035 phylink_set(mask, 1000baseT_Full);
1036 phylink_set(mask, 1000baseX_Full);
1037 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001038 phylink_set(mask, 2500baseT_Full);
1039 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001040 }
developerfd40db22021-04-29 10:08:25 +08001041 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1042 phylink_set(mask, 1000baseT_Full);
1043 phylink_set(mask, 1000baseX_Full);
1044 phylink_set(mask, 2500baseX_Full);
1045 }
1046 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1047 phylink_set(mask, 1000baseT_Full);
1048 phylink_set(mask, 1000baseT_Half);
1049 phylink_set(mask, 1000baseX_Full);
1050 }
1051 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1052 phylink_set(mask, 1000baseT_Full);
1053 phylink_set(mask, 1000baseT_Half);
1054 }
1055 }
1056
developer30e13e72022-11-03 10:21:24 +08001057 if (mac->type == MTK_XGDM_TYPE) {
1058 phylink_clear(mask, 10baseT_Half);
1059 phylink_clear(mask, 100baseT_Half);
1060 phylink_clear(mask, 1000baseT_Half);
1061 }
1062
developerfd40db22021-04-29 10:08:25 +08001063 phylink_set(mask, Pause);
1064 phylink_set(mask, Asym_Pause);
1065
1066 linkmode_and(supported, supported, mask);
1067 linkmode_and(state->advertising, state->advertising, mask);
1068
1069 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1070 * to advertise both, only report advertising at 2500BaseX.
1071 */
1072 phylink_helper_basex_speed(state);
1073}
1074
1075static const struct phylink_mac_ops mtk_phylink_ops = {
1076 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +08001077 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001078 .mac_an_restart = mtk_mac_an_restart,
1079 .mac_config = mtk_mac_config,
1080 .mac_link_down = mtk_mac_link_down,
1081 .mac_link_up = mtk_mac_link_up,
1082};
1083
1084static int mtk_mdio_init(struct mtk_eth *eth)
1085{
1086 struct device_node *mii_np;
developerc8acd8d2022-11-10 09:07:10 +08001087 int clk = 25000000, max_clk = 2500000, divider = 1;
developerfd40db22021-04-29 10:08:25 +08001088 int ret;
developerc8acd8d2022-11-10 09:07:10 +08001089 u32 val;
developerfd40db22021-04-29 10:08:25 +08001090
1091 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1092 if (!mii_np) {
1093 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1094 return -ENODEV;
1095 }
1096
1097 if (!of_device_is_available(mii_np)) {
1098 ret = -ENODEV;
1099 goto err_put_node;
1100 }
1101
1102 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1103 if (!eth->mii_bus) {
1104 ret = -ENOMEM;
1105 goto err_put_node;
1106 }
1107
1108 eth->mii_bus->name = "mdio";
1109 eth->mii_bus->read = mtk_mdio_read;
1110 eth->mii_bus->write = mtk_mdio_write;
developerabeadd52022-08-15 11:26:44 +08001111 eth->mii_bus->reset = mtk_mdio_reset;
developerfd40db22021-04-29 10:08:25 +08001112 eth->mii_bus->priv = eth;
1113 eth->mii_bus->parent = eth->dev;
1114
developer6fd46562021-10-14 15:04:34 +08001115 if(snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
developerfb556ca2021-10-13 10:52:09 +08001116 ret = -ENOMEM;
1117 goto err_put_node;
1118 }
developerc8acd8d2022-11-10 09:07:10 +08001119
1120 if (!of_property_read_u32(mii_np, "mdc-max-frequency", &val))
1121 max_clk = val;
1122
1123 while (clk / divider > max_clk) {
1124 if (divider >= 63)
1125 break;
1126
1127 divider++;
1128 };
1129
1130 /* Configure MDC Turbo Mode */
1131 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1132 val = mtk_r32(eth, MTK_MAC_MISC);
1133 val |= MISC_MDC_TURBO;
1134 mtk_w32(eth, val, MTK_MAC_MISC);
1135 } else {
1136 val = mtk_r32(eth, MTK_PPSC);
1137 val |= PPSC_MDC_TURBO;
1138 mtk_w32(eth, val, MTK_PPSC);
1139 }
1140
1141 /* Configure MDC Divider */
1142 val = mtk_r32(eth, MTK_PPSC);
1143 val &= ~PPSC_MDC_CFG;
1144 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1145 mtk_w32(eth, val, MTK_PPSC);
1146
1147 dev_info(eth->dev, "MDC is running on %d Hz\n", clk / divider);
1148
developerfd40db22021-04-29 10:08:25 +08001149 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1150
1151err_put_node:
1152 of_node_put(mii_np);
1153 return ret;
1154}
1155
1156static void mtk_mdio_cleanup(struct mtk_eth *eth)
1157{
1158 if (!eth->mii_bus)
1159 return;
1160
1161 mdiobus_unregister(eth->mii_bus);
1162}
1163
1164static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1165{
1166 unsigned long flags;
1167 u32 val;
1168
1169 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001170 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1171 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001172 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1173}
1174
1175static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1176{
1177 unsigned long flags;
1178 u32 val;
1179
1180 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001181 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1182 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001183 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1184}
1185
1186static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1187{
1188 unsigned long flags;
1189 u32 val;
1190
1191 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001192 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1193 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001194 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1195}
1196
1197static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1198{
1199 unsigned long flags;
1200 u32 val;
1201
1202 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001203 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1204 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001205 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1206}
1207
1208static int mtk_set_mac_address(struct net_device *dev, void *p)
1209{
1210 int ret = eth_mac_addr(dev, p);
1211 struct mtk_mac *mac = netdev_priv(dev);
1212 struct mtk_eth *eth = mac->hw;
1213 const char *macaddr = dev->dev_addr;
1214
1215 if (ret)
1216 return ret;
1217
1218 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1219 return -EBUSY;
1220
1221 spin_lock_bh(&mac->hw->page_lock);
1222 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1223 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1224 MT7628_SDM_MAC_ADRH);
1225 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1226 (macaddr[4] << 8) | macaddr[5],
1227 MT7628_SDM_MAC_ADRL);
1228 } else {
1229 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1230 MTK_GDMA_MAC_ADRH(mac->id));
1231 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1232 (macaddr[4] << 8) | macaddr[5],
1233 MTK_GDMA_MAC_ADRL(mac->id));
1234 }
1235 spin_unlock_bh(&mac->hw->page_lock);
1236
1237 return 0;
1238}
1239
1240void mtk_stats_update_mac(struct mtk_mac *mac)
1241{
developer089e8852022-09-28 14:43:46 +08001242 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001243 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001244 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001245 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001246 u64 stats;
1247
developerfd40db22021-04-29 10:08:25 +08001248 u64_stats_update_begin(&hw_stats->syncp);
1249
developer68ce74f2023-01-03 16:11:57 +08001250 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1251 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001252 if (stats)
1253 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001254 hw_stats->rx_packets +=
1255 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1256 hw_stats->rx_overflow +=
1257 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1258 hw_stats->rx_fcs_errors +=
1259 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1260 hw_stats->rx_short_errors +=
1261 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1262 hw_stats->rx_long_errors +=
1263 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1264 hw_stats->rx_checksum_errors +=
1265 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001266 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001267 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001268
1269 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001270 hw_stats->tx_skip +=
1271 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1272 hw_stats->tx_collisions +=
1273 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1274 hw_stats->tx_bytes +=
1275 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1276 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001277 if (stats)
1278 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001279 hw_stats->tx_packets +=
1280 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001281 } else {
developer68ce74f2023-01-03 16:11:57 +08001282 hw_stats->tx_skip +=
1283 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1284 hw_stats->tx_collisions +=
1285 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1286 hw_stats->tx_bytes +=
1287 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1288 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001289 if (stats)
1290 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001291 hw_stats->tx_packets +=
1292 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001293 }
developer68ce74f2023-01-03 16:11:57 +08001294
1295 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001296}
1297
1298static void mtk_stats_update(struct mtk_eth *eth)
1299{
1300 int i;
1301
1302 for (i = 0; i < MTK_MAC_COUNT; i++) {
1303 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1304 continue;
1305 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1306 mtk_stats_update_mac(eth->mac[i]);
1307 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1308 }
1309 }
1310}
1311
1312static void mtk_get_stats64(struct net_device *dev,
1313 struct rtnl_link_stats64 *storage)
1314{
1315 struct mtk_mac *mac = netdev_priv(dev);
1316 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1317 unsigned int start;
1318
1319 if (netif_running(dev) && netif_device_present(dev)) {
1320 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1321 mtk_stats_update_mac(mac);
1322 spin_unlock_bh(&hw_stats->stats_lock);
1323 }
1324 }
1325
1326 do {
1327 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1328 storage->rx_packets = hw_stats->rx_packets;
1329 storage->tx_packets = hw_stats->tx_packets;
1330 storage->rx_bytes = hw_stats->rx_bytes;
1331 storage->tx_bytes = hw_stats->tx_bytes;
1332 storage->collisions = hw_stats->tx_collisions;
1333 storage->rx_length_errors = hw_stats->rx_short_errors +
1334 hw_stats->rx_long_errors;
1335 storage->rx_over_errors = hw_stats->rx_overflow;
1336 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1337 storage->rx_errors = hw_stats->rx_checksum_errors;
1338 storage->tx_aborted_errors = hw_stats->tx_skip;
1339 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1340
1341 storage->tx_errors = dev->stats.tx_errors;
1342 storage->rx_dropped = dev->stats.rx_dropped;
1343 storage->tx_dropped = dev->stats.tx_dropped;
1344}
1345
1346static inline int mtk_max_frag_size(int mtu)
1347{
1348 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1349 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1350 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1351
1352 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1353 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1354}
1355
1356static inline int mtk_max_buf_size(int frag_size)
1357{
1358 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1359 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1360
1361 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1362
1363 return buf_size;
1364}
1365
developere9356982022-07-04 09:03:20 +08001366static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1367 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001368{
developerfd40db22021-04-29 10:08:25 +08001369 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001370 if (!(rxd->rxd2 & RX_DMA_DONE))
1371 return false;
1372
1373 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001374 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1375 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001376
developer8ecd51b2023-03-13 11:28:28 +08001377 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001378 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1379 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001380 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001381 }
1382
developerc4671b22021-05-28 13:16:42 +08001383 return true;
developerfd40db22021-04-29 10:08:25 +08001384}
1385
1386/* the qdma core needs scratch memory to be setup */
1387static int mtk_init_fq_dma(struct mtk_eth *eth)
1388{
developere9356982022-07-04 09:03:20 +08001389 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001390 dma_addr_t phy_ring_tail;
1391 int cnt = MTK_DMA_SIZE;
1392 dma_addr_t dma_addr;
1393 int i;
1394
1395 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001396 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001397 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001398 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001399 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001400 } else {
developer089e8852022-09-28 14:43:46 +08001401 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1402 eth->scratch_ring = eth->sram_base;
1403 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1404 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001405 }
1406
1407 if (unlikely(!eth->scratch_ring))
1408 return -ENOMEM;
1409
developere9356982022-07-04 09:03:20 +08001410 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001411 if (unlikely(!eth->scratch_head))
1412 return -ENOMEM;
1413
developer3f28d382023-03-07 16:06:30 +08001414 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001415 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1416 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001417 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001418 return -ENOMEM;
1419
developer8b6f2402022-11-28 13:42:34 +08001420 phy_ring_tail = eth->phy_scratch_ring +
1421 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001422
1423 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001424 struct mtk_tx_dma_v2 *txd;
1425
1426 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1427 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001428 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001429 txd->txd2 = eth->phy_scratch_ring +
1430 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001431
developere9356982022-07-04 09:03:20 +08001432 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1433 txd->txd4 = 0;
1434
developer089e8852022-09-28 14:43:46 +08001435 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1436 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001437 txd->txd5 = 0;
1438 txd->txd6 = 0;
1439 txd->txd7 = 0;
1440 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001441 }
developerfd40db22021-04-29 10:08:25 +08001442 }
1443
developer68ce74f2023-01-03 16:11:57 +08001444 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1445 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1446 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1447 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001448
1449 return 0;
1450}
1451
1452static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1453{
developere9356982022-07-04 09:03:20 +08001454 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001455}
1456
1457static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001458 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001459{
developere9356982022-07-04 09:03:20 +08001460 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001461
1462 return &ring->buf[idx];
1463}
1464
1465static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001466 void *dma)
developerfd40db22021-04-29 10:08:25 +08001467{
1468 return ring->dma_pdma - ring->dma + dma;
1469}
1470
developere9356982022-07-04 09:03:20 +08001471static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001472{
developere9356982022-07-04 09:03:20 +08001473 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001474}
1475
developerc4671b22021-05-28 13:16:42 +08001476static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1477 bool napi)
developerfd40db22021-04-29 10:08:25 +08001478{
1479 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1480 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001481 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001482 dma_unmap_addr(tx_buf, dma_addr0),
1483 dma_unmap_len(tx_buf, dma_len0),
1484 DMA_TO_DEVICE);
1485 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001486 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001487 dma_unmap_addr(tx_buf, dma_addr0),
1488 dma_unmap_len(tx_buf, dma_len0),
1489 DMA_TO_DEVICE);
1490 }
1491 } else {
1492 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001493 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001494 dma_unmap_addr(tx_buf, dma_addr0),
1495 dma_unmap_len(tx_buf, dma_len0),
1496 DMA_TO_DEVICE);
1497 }
1498
1499 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001500 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001501 dma_unmap_addr(tx_buf, dma_addr1),
1502 dma_unmap_len(tx_buf, dma_len1),
1503 DMA_TO_DEVICE);
1504 }
1505 }
1506
1507 tx_buf->flags = 0;
1508 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001509 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1510 if (napi)
1511 napi_consume_skb(tx_buf->skb, napi);
1512 else
1513 dev_kfree_skb_any(tx_buf->skb);
1514 }
developerfd40db22021-04-29 10:08:25 +08001515 tx_buf->skb = NULL;
1516}
1517
1518static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1519 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1520 size_t size, int idx)
1521{
1522 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1523 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1524 dma_unmap_len_set(tx_buf, dma_len0, size);
1525 } else {
1526 if (idx & 1) {
1527 txd->txd3 = mapped_addr;
1528 txd->txd2 |= TX_DMA_PLEN1(size);
1529 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1530 dma_unmap_len_set(tx_buf, dma_len1, size);
1531 } else {
1532 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1533 txd->txd1 = mapped_addr;
1534 txd->txd2 = TX_DMA_PLEN0(size);
1535 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1536 dma_unmap_len_set(tx_buf, dma_len0, size);
1537 }
1538 }
1539}
1540
developere9356982022-07-04 09:03:20 +08001541static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1542 struct mtk_tx_dma_desc_info *info)
1543{
1544 struct mtk_mac *mac = netdev_priv(dev);
1545 struct mtk_eth *eth = mac->hw;
1546 struct mtk_tx_dma *desc = txd;
1547 u32 data;
1548
1549 WRITE_ONCE(desc->txd1, info->addr);
1550
1551 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1552 if (info->last)
1553 data |= TX_DMA_LS0;
1554 WRITE_ONCE(desc->txd3, data);
1555
1556 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1557 data |= QID_HIGH_BITS(info->qid);
1558 if (info->first) {
1559 if (info->gso)
1560 data |= TX_DMA_TSO;
1561 /* tx checksum offload */
1562 if (info->csum)
1563 data |= TX_DMA_CHKSUM;
1564 /* vlan header offload */
1565 if (info->vlan)
1566 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1567 }
1568
1569#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1570 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1571 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1572 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1573 }
1574
1575 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1576 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1577#endif
1578 WRITE_ONCE(desc->txd4, data);
1579}
1580
1581static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1582 struct mtk_tx_dma_desc_info *info)
1583{
1584 struct mtk_mac *mac = netdev_priv(dev);
1585 struct mtk_eth *eth = mac->hw;
1586 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001587 u32 data = 0;
1588
1589 if (!info->qid && mac->id)
1590 info->qid = MTK_QDMA_GMAC2_QID;
1591
1592 WRITE_ONCE(desc->txd1, info->addr);
1593
1594 data = TX_DMA_PLEN0(info->size);
1595 if (info->last)
1596 data |= TX_DMA_LS0;
1597 WRITE_ONCE(desc->txd3, data);
1598
1599 data = ((mac->id == MTK_GMAC3_ID) ?
1600 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1601 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1602#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1603 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1604 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1605 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1606 }
1607
1608 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1609 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1610#endif
1611 WRITE_ONCE(desc->txd4, data);
1612
1613 data = 0;
1614 if (info->first) {
1615 if (info->gso)
1616 data |= TX_DMA_TSO_V2;
1617 /* tx checksum offload */
1618 if (info->csum)
1619 data |= TX_DMA_CHKSUM_V2;
1620 }
1621 WRITE_ONCE(desc->txd5, data);
1622
1623 data = 0;
1624 if (info->first && info->vlan)
1625 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1626 WRITE_ONCE(desc->txd6, data);
1627
1628 WRITE_ONCE(desc->txd7, 0);
1629 WRITE_ONCE(desc->txd8, 0);
1630}
1631
1632static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1633 struct mtk_tx_dma_desc_info *info)
1634{
1635 struct mtk_mac *mac = netdev_priv(dev);
1636 struct mtk_eth *eth = mac->hw;
1637 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001638 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001639 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001640
developerce08bca2022-10-06 16:21:13 +08001641 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001642 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001643
developer089e8852022-09-28 14:43:46 +08001644 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1645 TX_DMA_SDP1(info->addr) : 0;
1646
developere9356982022-07-04 09:03:20 +08001647 WRITE_ONCE(desc->txd1, info->addr);
1648
1649 data = TX_DMA_PLEN0(info->size);
1650 if (info->last)
1651 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001652 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001653
developer089e8852022-09-28 14:43:46 +08001654 data = ((mac->id == MTK_GMAC3_ID) ?
1655 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001656 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001657#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1658 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1659 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1660 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1661 }
1662
1663 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1664 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1665#endif
1666 WRITE_ONCE(desc->txd4, data);
1667
1668 data = 0;
1669 if (info->first) {
1670 if (info->gso)
1671 data |= TX_DMA_TSO_V2;
1672 /* tx checksum offload */
1673 if (info->csum)
1674 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001675
1676 if (netdev_uses_dsa(dev))
1677 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001678 }
1679 WRITE_ONCE(desc->txd5, data);
1680
1681 data = 0;
1682 if (info->first && info->vlan)
1683 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1684 WRITE_ONCE(desc->txd6, data);
1685
1686 WRITE_ONCE(desc->txd7, 0);
1687 WRITE_ONCE(desc->txd8, 0);
1688}
1689
1690static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1691 struct mtk_tx_dma_desc_info *info)
1692{
1693 struct mtk_mac *mac = netdev_priv(dev);
1694 struct mtk_eth *eth = mac->hw;
1695
developerce08bca2022-10-06 16:21:13 +08001696 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1697 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1698 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001699 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1700 else
1701 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1702}
1703
developerfd40db22021-04-29 10:08:25 +08001704static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1705 int tx_num, struct mtk_tx_ring *ring, bool gso)
1706{
developere9356982022-07-04 09:03:20 +08001707 struct mtk_tx_dma_desc_info txd_info = {
1708 .size = skb_headlen(skb),
1709 .qid = skb->mark & MTK_QDMA_TX_MASK,
1710 .gso = gso,
1711 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1712 .vlan = skb_vlan_tag_present(skb),
1713 .vlan_tci = skb_vlan_tag_get(skb),
1714 .first = true,
1715 .last = !skb_is_nonlinear(skb),
1716 };
developerfd40db22021-04-29 10:08:25 +08001717 struct mtk_mac *mac = netdev_priv(dev);
1718 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001719 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001720 struct mtk_tx_dma *itxd, *txd;
1721 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1722 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001723 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001724 int k = 0;
1725
developerb3a9e7b2023-02-08 15:18:10 +08001726 if (skb->len < 32) {
1727 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1728 return -ENOMEM;
1729
1730 txd_info.size = skb_headlen(skb);
1731 }
1732
developerfd40db22021-04-29 10:08:25 +08001733 itxd = ring->next_free;
1734 itxd_pdma = qdma_to_pdma(ring, itxd);
1735 if (itxd == ring->last_free)
1736 return -ENOMEM;
1737
developere9356982022-07-04 09:03:20 +08001738 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001739 memset(itx_buf, 0, sizeof(*itx_buf));
1740
developer3f28d382023-03-07 16:06:30 +08001741 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001742 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001743 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001744 return -ENOMEM;
1745
developere9356982022-07-04 09:03:20 +08001746 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1747
developerfd40db22021-04-29 10:08:25 +08001748 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001749 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1750 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1751 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001752 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001753 k++);
1754
developerfd40db22021-04-29 10:08:25 +08001755 /* TX SG offload */
1756 txd = itxd;
1757 txd_pdma = qdma_to_pdma(ring, txd);
1758
developere9356982022-07-04 09:03:20 +08001759 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001760 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1761 unsigned int offset = 0;
1762 int frag_size = skb_frag_size(frag);
1763
1764 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001765 bool new_desc = true;
1766
developere9356982022-07-04 09:03:20 +08001767 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001768 (i & 0x1)) {
1769 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1770 txd_pdma = qdma_to_pdma(ring, txd);
1771 if (txd == ring->last_free)
1772 goto err_dma;
1773
1774 n_desc++;
1775 } else {
1776 new_desc = false;
1777 }
1778
developere9356982022-07-04 09:03:20 +08001779 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1780 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1781 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1782 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1783 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001784 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001785 offset, txd_info.size,
1786 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001787 if (unlikely(dma_mapping_error(eth->dma_dev,
1788 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001789 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001790
developere9356982022-07-04 09:03:20 +08001791 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001792
developere9356982022-07-04 09:03:20 +08001793 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001794 if (new_desc)
1795 memset(tx_buf, 0, sizeof(*tx_buf));
1796 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1797 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001798 tx_buf->flags |=
1799 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1800 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1801 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001802
developere9356982022-07-04 09:03:20 +08001803 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1804 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001805
developere9356982022-07-04 09:03:20 +08001806 frag_size -= txd_info.size;
1807 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001808 }
1809 }
1810
1811 /* store skb to cleanup */
1812 itx_buf->skb = skb;
1813
developere9356982022-07-04 09:03:20 +08001814 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001815 if (k & 0x1)
1816 txd_pdma->txd2 |= TX_DMA_LS0;
1817 else
1818 txd_pdma->txd2 |= TX_DMA_LS1;
1819 }
1820
1821 netdev_sent_queue(dev, skb->len);
1822 skb_tx_timestamp(skb);
1823
1824 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1825 atomic_sub(n_desc, &ring->free_count);
1826
1827 /* make sure that all changes to the dma ring are flushed before we
1828 * continue
1829 */
1830 wmb();
1831
developere9356982022-07-04 09:03:20 +08001832 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001833 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1834 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001835 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001836 } else {
developere9356982022-07-04 09:03:20 +08001837 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001838 ring->dma_size);
1839 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1840 }
1841
1842 return 0;
1843
1844err_dma:
1845 do {
developere9356982022-07-04 09:03:20 +08001846 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001847
1848 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001849 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001850
1851 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001852 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001853 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1854
1855 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1856 itxd_pdma = qdma_to_pdma(ring, itxd);
1857 } while (itxd != txd);
1858
1859 return -ENOMEM;
1860}
1861
1862static inline int mtk_cal_txd_req(struct sk_buff *skb)
1863{
1864 int i, nfrags;
1865 skb_frag_t *frag;
1866
1867 nfrags = 1;
1868 if (skb_is_gso(skb)) {
1869 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1870 frag = &skb_shinfo(skb)->frags[i];
1871 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1872 MTK_TX_DMA_BUF_LEN);
1873 }
1874 } else {
1875 nfrags += skb_shinfo(skb)->nr_frags;
1876 }
1877
1878 return nfrags;
1879}
1880
1881static int mtk_queue_stopped(struct mtk_eth *eth)
1882{
1883 int i;
1884
1885 for (i = 0; i < MTK_MAC_COUNT; i++) {
1886 if (!eth->netdev[i])
1887 continue;
1888 if (netif_queue_stopped(eth->netdev[i]))
1889 return 1;
1890 }
1891
1892 return 0;
1893}
1894
1895static void mtk_wake_queue(struct mtk_eth *eth)
1896{
1897 int i;
1898
1899 for (i = 0; i < MTK_MAC_COUNT; i++) {
1900 if (!eth->netdev[i])
1901 continue;
1902 netif_wake_queue(eth->netdev[i]);
1903 }
1904}
1905
1906static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1907{
1908 struct mtk_mac *mac = netdev_priv(dev);
1909 struct mtk_eth *eth = mac->hw;
1910 struct mtk_tx_ring *ring = &eth->tx_ring;
1911 struct net_device_stats *stats = &dev->stats;
1912 bool gso = false;
1913 int tx_num;
1914
1915 /* normally we can rely on the stack not calling this more than once,
1916 * however we have 2 queues running on the same ring so we need to lock
1917 * the ring access
1918 */
1919 spin_lock(&eth->page_lock);
1920
1921 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1922 goto drop;
1923
1924 tx_num = mtk_cal_txd_req(skb);
1925 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1926 netif_stop_queue(dev);
1927 netif_err(eth, tx_queued, dev,
1928 "Tx Ring full when queue awake!\n");
1929 spin_unlock(&eth->page_lock);
1930 return NETDEV_TX_BUSY;
1931 }
1932
1933 /* TSO: fill MSS info in tcp checksum field */
1934 if (skb_is_gso(skb)) {
1935 if (skb_cow_head(skb, 0)) {
1936 netif_warn(eth, tx_err, dev,
1937 "GSO expand head fail.\n");
1938 goto drop;
1939 }
1940
1941 if (skb_shinfo(skb)->gso_type &
1942 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1943 gso = true;
1944 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1945 }
1946 }
1947
1948 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1949 goto drop;
1950
1951 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1952 netif_stop_queue(dev);
1953
1954 spin_unlock(&eth->page_lock);
1955
1956 return NETDEV_TX_OK;
1957
1958drop:
1959 spin_unlock(&eth->page_lock);
1960 stats->tx_dropped++;
1961 dev_kfree_skb_any(skb);
1962 return NETDEV_TX_OK;
1963}
1964
1965static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1966{
1967 int i;
1968 struct mtk_rx_ring *ring;
1969 int idx;
1970
developerfd40db22021-04-29 10:08:25 +08001971 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001972 struct mtk_rx_dma *rxd;
1973
developer77d03a72021-06-06 00:06:00 +08001974 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1975 continue;
1976
developerfd40db22021-04-29 10:08:25 +08001977 ring = &eth->rx_ring[i];
1978 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08001979 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1980 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08001981 ring->calc_idx_update = true;
1982 return ring;
1983 }
1984 }
1985
1986 return NULL;
1987}
1988
developer18f46a82021-07-20 21:08:21 +08001989static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08001990{
developerfd40db22021-04-29 10:08:25 +08001991 int i;
1992
developerfb556ca2021-10-13 10:52:09 +08001993 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08001994 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08001995 else {
developerfd40db22021-04-29 10:08:25 +08001996 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1997 ring = &eth->rx_ring[i];
1998 if (ring->calc_idx_update) {
1999 ring->calc_idx_update = false;
2000 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2001 }
2002 }
2003 }
2004}
2005
2006static int mtk_poll_rx(struct napi_struct *napi, int budget,
2007 struct mtk_eth *eth)
2008{
developer18f46a82021-07-20 21:08:21 +08002009 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2010 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002011 int idx;
2012 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002013 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002014 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002015 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002016 int done = 0;
2017
developer18f46a82021-07-20 21:08:21 +08002018 if (unlikely(!ring))
2019 goto rx_done;
2020
developerfd40db22021-04-29 10:08:25 +08002021 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002022 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002023 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002024 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002025 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002026
developer18f46a82021-07-20 21:08:21 +08002027 if (eth->hwlro)
2028 ring = mtk_get_rx_ring(eth);
2029
developerfd40db22021-04-29 10:08:25 +08002030 if (unlikely(!ring))
2031 goto rx_done;
2032
2033 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002034 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002035 data = ring->data[idx];
2036
developere9356982022-07-04 09:03:20 +08002037 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002038 break;
2039
2040 /* find out which mac the packet come from. values start at 1 */
2041 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2042 mac = 0;
2043 } else {
developer8ecd51b2023-03-13 11:28:28 +08002044 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002045 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2046 case PSE_GDM1_PORT:
2047 case PSE_GDM2_PORT:
2048 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2049 break;
2050 case PSE_GDM3_PORT:
2051 mac = MTK_GMAC3_ID;
2052 break;
2053 }
2054 } else
developerfd40db22021-04-29 10:08:25 +08002055 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2056 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2057 }
2058
2059 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2060 !eth->netdev[mac]))
2061 goto release_desc;
2062
2063 netdev = eth->netdev[mac];
2064
2065 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2066 goto release_desc;
2067
2068 /* alloc new buffer */
2069 new_data = napi_alloc_frag(ring->frag_size);
2070 if (unlikely(!new_data)) {
2071 netdev->stats.rx_dropped++;
2072 goto release_desc;
2073 }
developer3f28d382023-03-07 16:06:30 +08002074 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002075 new_data + NET_SKB_PAD +
2076 eth->ip_align,
2077 ring->buf_size,
2078 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002079 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002080 skb_free_frag(new_data);
2081 netdev->stats.rx_dropped++;
2082 goto release_desc;
2083 }
2084
developer089e8852022-09-28 14:43:46 +08002085 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2086 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2087
developer3f28d382023-03-07 16:06:30 +08002088 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002089 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002090 ring->buf_size, DMA_FROM_DEVICE);
2091
developerfd40db22021-04-29 10:08:25 +08002092 /* receive data */
2093 skb = build_skb(data, ring->frag_size);
2094 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002095 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002096 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002097 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002098 }
2099 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2100
developerfd40db22021-04-29 10:08:25 +08002101 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2102 skb->dev = netdev;
2103 skb_put(skb, pktlen);
2104
developer8ecd51b2023-03-13 11:28:28 +08002105 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002106 rxdcsum = &trxd.rxd3;
2107 else
2108 rxdcsum = &trxd.rxd4;
2109
2110 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002111 skb->ip_summed = CHECKSUM_UNNECESSARY;
2112 else
2113 skb_checksum_none_assert(skb);
2114 skb->protocol = eth_type_trans(skb, netdev);
2115
2116 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002117 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002118 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002119 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002120 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002121 RX_DMA_VID_V2(trxd.rxd4));
2122 } else {
2123 if (trxd.rxd2 & RX_DMA_VTAG)
2124 __vlan_hwaccel_put_tag(skb,
2125 htons(RX_DMA_VPID(trxd.rxd3)),
2126 RX_DMA_VID(trxd.rxd3));
2127 }
2128
2129 /* If netdev is attached to dsa switch, the special
2130 * tag inserted in VLAN field by switch hardware can
2131 * be offload by RX HW VLAN offload. Clears the VLAN
2132 * information from @skb to avoid unexpected 8021d
2133 * handler before packet enter dsa framework.
2134 */
2135 if (netdev_uses_dsa(netdev))
2136 __vlan_hwaccel_clear_tag(skb);
2137 }
2138
2139#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002140 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002141 *(u32 *)(skb->head) = trxd.rxd5;
2142 else
developerfd40db22021-04-29 10:08:25 +08002143 *(u32 *)(skb->head) = trxd.rxd4;
2144
2145 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002146 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002147 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2148
2149 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2150 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2151 __func__, skb_hnat_reason(skb));
2152 skb->pkt_type = PACKET_HOST;
2153 }
2154
2155 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2156 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2157 skb_hnat_reason(skb), skb_hnat_alg(skb));
2158#endif
developer77d03a72021-06-06 00:06:00 +08002159 if (mtk_hwlro_stats_ebl &&
2160 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2161 hw_lro_stats_update(ring->ring_no, &trxd);
2162 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2163 }
developerfd40db22021-04-29 10:08:25 +08002164
2165 skb_record_rx_queue(skb, 0);
2166 napi_gro_receive(napi, skb);
2167
developerc4671b22021-05-28 13:16:42 +08002168skip_rx:
developerfd40db22021-04-29 10:08:25 +08002169 ring->data[idx] = new_data;
2170 rxd->rxd1 = (unsigned int)dma_addr;
2171
2172release_desc:
developer089e8852022-09-28 14:43:46 +08002173 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2174 RX_DMA_SDP1(dma_addr) : 0;
2175
developerfd40db22021-04-29 10:08:25 +08002176 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2177 rxd->rxd2 = RX_DMA_LSO;
2178 else
developer089e8852022-09-28 14:43:46 +08002179 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002180
2181 ring->calc_idx = idx;
2182
2183 done++;
2184 }
2185
2186rx_done:
2187 if (done) {
2188 /* make sure that all changes to the dma ring are flushed before
2189 * we continue
2190 */
2191 wmb();
developer18f46a82021-07-20 21:08:21 +08002192 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002193 }
2194
2195 return done;
2196}
2197
developerfb556ca2021-10-13 10:52:09 +08002198static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002199 unsigned int *done, unsigned int *bytes)
2200{
developer68ce74f2023-01-03 16:11:57 +08002201 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002202 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002203 struct mtk_tx_ring *ring = &eth->tx_ring;
2204 struct mtk_tx_dma *desc;
2205 struct sk_buff *skb;
2206 struct mtk_tx_buf *tx_buf;
2207 u32 cpu, dma;
2208
developerc4671b22021-05-28 13:16:42 +08002209 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002210 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002211
2212 desc = mtk_qdma_phys_to_virt(ring, cpu);
2213
2214 while ((cpu != dma) && budget) {
2215 u32 next_cpu = desc->txd2;
2216 int mac = 0;
2217
2218 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2219 break;
2220
2221 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2222
developere9356982022-07-04 09:03:20 +08002223 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002224 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002225 mac = MTK_GMAC2_ID;
2226 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2227 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002228
2229 skb = tx_buf->skb;
2230 if (!skb)
2231 break;
2232
2233 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2234 bytes[mac] += skb->len;
2235 done[mac]++;
2236 budget--;
2237 }
developerc4671b22021-05-28 13:16:42 +08002238 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002239
2240 ring->last_free = desc;
2241 atomic_inc(&ring->free_count);
2242
2243 cpu = next_cpu;
2244 }
2245
developerc4671b22021-05-28 13:16:42 +08002246 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002247 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002248}
2249
developerfb556ca2021-10-13 10:52:09 +08002250static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002251 unsigned int *done, unsigned int *bytes)
2252{
2253 struct mtk_tx_ring *ring = &eth->tx_ring;
2254 struct mtk_tx_dma *desc;
2255 struct sk_buff *skb;
2256 struct mtk_tx_buf *tx_buf;
2257 u32 cpu, dma;
2258
2259 cpu = ring->cpu_idx;
2260 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2261
2262 while ((cpu != dma) && budget) {
2263 tx_buf = &ring->buf[cpu];
2264 skb = tx_buf->skb;
2265 if (!skb)
2266 break;
2267
2268 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2269 bytes[0] += skb->len;
2270 done[0]++;
2271 budget--;
2272 }
2273
developerc4671b22021-05-28 13:16:42 +08002274 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002275
developere9356982022-07-04 09:03:20 +08002276 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002277 ring->last_free = desc;
2278 atomic_inc(&ring->free_count);
2279
2280 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2281 }
2282
2283 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002284}
2285
2286static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2287{
2288 struct mtk_tx_ring *ring = &eth->tx_ring;
2289 unsigned int done[MTK_MAX_DEVS];
2290 unsigned int bytes[MTK_MAX_DEVS];
2291 int total = 0, i;
2292
2293 memset(done, 0, sizeof(done));
2294 memset(bytes, 0, sizeof(bytes));
2295
2296 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002297 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002298 else
developerfb556ca2021-10-13 10:52:09 +08002299 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002300
2301 for (i = 0; i < MTK_MAC_COUNT; i++) {
2302 if (!eth->netdev[i] || !done[i])
2303 continue;
2304 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2305 total += done[i];
2306 }
2307
2308 if (mtk_queue_stopped(eth) &&
2309 (atomic_read(&ring->free_count) > ring->thresh))
2310 mtk_wake_queue(eth);
2311
2312 return total;
2313}
2314
2315static void mtk_handle_status_irq(struct mtk_eth *eth)
2316{
developer8051e042022-04-08 13:26:36 +08002317 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002318
2319 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2320 mtk_stats_update(eth);
2321 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002322 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002323 }
2324}
2325
2326static int mtk_napi_tx(struct napi_struct *napi, int budget)
2327{
2328 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002329 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002330 u32 status, mask;
2331 int tx_done = 0;
2332
2333 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2334 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002335 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002336 tx_done = mtk_poll_tx(eth, budget);
2337
2338 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002339 status = mtk_r32(eth, reg_map->tx_irq_status);
2340 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002341 dev_info(eth->dev,
2342 "done tx %d, intr 0x%08x/0x%x\n",
2343 tx_done, status, mask);
2344 }
2345
2346 if (tx_done == budget)
2347 return budget;
2348
developer68ce74f2023-01-03 16:11:57 +08002349 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002350 if (status & MTK_TX_DONE_INT)
2351 return budget;
2352
developerc4671b22021-05-28 13:16:42 +08002353 if (napi_complete(napi))
2354 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002355
2356 return tx_done;
2357}
2358
2359static int mtk_napi_rx(struct napi_struct *napi, int budget)
2360{
developer18f46a82021-07-20 21:08:21 +08002361 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2362 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002363 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002364 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002365 u32 status, mask;
2366 int rx_done = 0;
2367 int remain_budget = budget;
2368
2369 mtk_handle_status_irq(eth);
2370
2371poll_again:
developer68ce74f2023-01-03 16:11:57 +08002372 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002373 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2374
2375 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002376 status = mtk_r32(eth, reg_map->pdma.irq_status);
2377 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002378 dev_info(eth->dev,
2379 "done rx %d, intr 0x%08x/0x%x\n",
2380 rx_done, status, mask);
2381 }
2382 if (rx_done == remain_budget)
2383 return budget;
2384
developer68ce74f2023-01-03 16:11:57 +08002385 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002386 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002387 remain_budget -= rx_done;
2388 goto poll_again;
2389 }
developerc4671b22021-05-28 13:16:42 +08002390
2391 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002392 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002393
2394 return rx_done + budget - remain_budget;
2395}
2396
2397static int mtk_tx_alloc(struct mtk_eth *eth)
2398{
developere9356982022-07-04 09:03:20 +08002399 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002400 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002401 int i, sz = soc->txrx.txd_size;
2402 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002403
2404 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2405 GFP_KERNEL);
2406 if (!ring->buf)
2407 goto no_tx_mem;
2408
2409 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002410 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002411 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002412 else {
developere9356982022-07-04 09:03:20 +08002413 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002414 ring->phys = eth->phy_scratch_ring +
2415 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002416 }
2417
2418 if (!ring->dma)
2419 goto no_tx_mem;
2420
2421 for (i = 0; i < MTK_DMA_SIZE; i++) {
2422 int next = (i + 1) % MTK_DMA_SIZE;
2423 u32 next_ptr = ring->phys + next * sz;
2424
developere9356982022-07-04 09:03:20 +08002425 txd = ring->dma + i * sz;
2426 txd->txd2 = next_ptr;
2427 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2428 txd->txd4 = 0;
2429
developer089e8852022-09-28 14:43:46 +08002430 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2431 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002432 txd->txd5 = 0;
2433 txd->txd6 = 0;
2434 txd->txd7 = 0;
2435 txd->txd8 = 0;
2436 }
developerfd40db22021-04-29 10:08:25 +08002437 }
2438
2439 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2440 * only as the framework. The real HW descriptors are the PDMA
2441 * descriptors in ring->dma_pdma.
2442 */
2443 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002444 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2445 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002446 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002447 if (!ring->dma_pdma)
2448 goto no_tx_mem;
2449
2450 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002451 pdma_txd = ring->dma_pdma + i *sz;
2452
2453 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2454 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002455 }
2456 }
2457
2458 ring->dma_size = MTK_DMA_SIZE;
2459 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002460 ring->next_free = ring->dma;
2461 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002462 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002463 ring->thresh = MAX_SKB_FRAGS;
2464
2465 /* make sure that all changes to the dma ring are flushed before we
2466 * continue
2467 */
2468 wmb();
2469
2470 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002471 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2472 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002473 mtk_w32(eth,
2474 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002475 soc->reg_map->qdma.crx_ptr);
2476 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002477 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002478 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002479 } else {
2480 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2481 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2482 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002483 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002484 }
2485
2486 return 0;
2487
2488no_tx_mem:
2489 return -ENOMEM;
2490}
2491
2492static void mtk_tx_clean(struct mtk_eth *eth)
2493{
developere9356982022-07-04 09:03:20 +08002494 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002495 struct mtk_tx_ring *ring = &eth->tx_ring;
2496 int i;
2497
2498 if (ring->buf) {
2499 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002500 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002501 kfree(ring->buf);
2502 ring->buf = NULL;
2503 }
2504
2505 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002506 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002507 MTK_DMA_SIZE * soc->txrx.txd_size,
2508 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002509 ring->dma = NULL;
2510 }
2511
2512 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002513 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002514 MTK_DMA_SIZE * soc->txrx.txd_size,
2515 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002516 ring->dma_pdma = NULL;
2517 }
2518}
2519
2520static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2521{
developer68ce74f2023-01-03 16:11:57 +08002522 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002523 struct mtk_rx_ring *ring;
2524 int rx_data_len, rx_dma_size;
2525 int i;
developer089e8852022-09-28 14:43:46 +08002526 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002527
2528 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2529 if (ring_no)
2530 return -EINVAL;
2531 ring = &eth->rx_ring_qdma;
2532 } else {
2533 ring = &eth->rx_ring[ring_no];
2534 }
2535
2536 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2537 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2538 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2539 } else {
2540 rx_data_len = ETH_DATA_LEN;
2541 rx_dma_size = MTK_DMA_SIZE;
2542 }
2543
2544 ring->frag_size = mtk_max_frag_size(rx_data_len);
2545 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2546 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2547 GFP_KERNEL);
2548 if (!ring->data)
2549 return -ENOMEM;
2550
2551 for (i = 0; i < rx_dma_size; i++) {
2552 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2553 if (!ring->data[i])
2554 return -ENOMEM;
2555 }
2556
2557 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2558 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002559 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002560 rx_dma_size * eth->soc->txrx.rxd_size,
2561 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002562 else {
2563 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002564 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002565 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002566 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002567 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002568 }
2569
2570 if (!ring->dma)
2571 return -ENOMEM;
2572
2573 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002574 struct mtk_rx_dma_v2 *rxd;
2575
developer3f28d382023-03-07 16:06:30 +08002576 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002577 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2578 ring->buf_size,
2579 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002580 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002581 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002582
2583 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2584 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002585
developer089e8852022-09-28 14:43:46 +08002586 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2587 RX_DMA_SDP1(dma_addr) : 0;
2588
developerfd40db22021-04-29 10:08:25 +08002589 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002590 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002591 else
developer089e8852022-09-28 14:43:46 +08002592 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002593
developere9356982022-07-04 09:03:20 +08002594 rxd->rxd3 = 0;
2595 rxd->rxd4 = 0;
2596
developer8ecd51b2023-03-13 11:28:28 +08002597 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002598 rxd->rxd5 = 0;
2599 rxd->rxd6 = 0;
2600 rxd->rxd7 = 0;
2601 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002602 }
developerfd40db22021-04-29 10:08:25 +08002603 }
2604 ring->dma_size = rx_dma_size;
2605 ring->calc_idx_update = false;
2606 ring->calc_idx = rx_dma_size - 1;
2607 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2608 MTK_QRX_CRX_IDX_CFG(ring_no) :
2609 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002610 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002611 /* make sure that all changes to the dma ring are flushed before we
2612 * continue
2613 */
2614 wmb();
2615
2616 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002617 mtk_w32(eth, ring->phys,
2618 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2619 mtk_w32(eth, rx_dma_size,
2620 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2621 mtk_w32(eth, ring->calc_idx,
2622 ring->crx_idx_reg);
2623 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2624 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002625 } else {
developer68ce74f2023-01-03 16:11:57 +08002626 mtk_w32(eth, ring->phys,
2627 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2628 mtk_w32(eth, rx_dma_size,
2629 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2630 mtk_w32(eth, ring->calc_idx,
2631 ring->crx_idx_reg);
2632 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2633 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002634 }
2635
2636 return 0;
2637}
2638
2639static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2640{
2641 int i;
developer089e8852022-09-28 14:43:46 +08002642 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002643
2644 if (ring->data && ring->dma) {
2645 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002646 struct mtk_rx_dma *rxd;
2647
developerfd40db22021-04-29 10:08:25 +08002648 if (!ring->data[i])
2649 continue;
developere9356982022-07-04 09:03:20 +08002650
2651 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2652 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002653 continue;
developere9356982022-07-04 09:03:20 +08002654
developer089e8852022-09-28 14:43:46 +08002655 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2656 MTK_8GB_ADDRESSING)) ?
2657 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2658
developer3f28d382023-03-07 16:06:30 +08002659 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002660 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002661 ring->buf_size,
2662 DMA_FROM_DEVICE);
2663 skb_free_frag(ring->data[i]);
2664 }
2665 kfree(ring->data);
2666 ring->data = NULL;
2667 }
2668
2669 if(in_sram)
2670 return;
2671
2672 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002673 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002674 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002675 ring->dma,
2676 ring->phys);
2677 ring->dma = NULL;
2678 }
2679}
2680
2681static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2682{
2683 int i;
developer77d03a72021-06-06 00:06:00 +08002684 u32 val;
developerfd40db22021-04-29 10:08:25 +08002685 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2686 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2687
2688 /* set LRO rings to auto-learn modes */
2689 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2690
2691 /* validate LRO ring */
2692 ring_ctrl_dw2 |= MTK_RING_VLD;
2693
2694 /* set AGE timer (unit: 20us) */
2695 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2696 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2697
2698 /* set max AGG timer (unit: 20us) */
2699 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2700
2701 /* set max LRO AGG count */
2702 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2703 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2704
developer77d03a72021-06-06 00:06:00 +08002705 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002706 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2707 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2708 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2709 }
2710
2711 /* IPv4 checksum update enable */
2712 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2713
2714 /* switch priority comparison to packet count mode */
2715 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2716
2717 /* bandwidth threshold setting */
2718 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2719
2720 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002721 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002722
2723 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2724 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2725 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2726
developerfd40db22021-04-29 10:08:25 +08002727 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2728 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2729
developer8ecd51b2023-03-13 11:28:28 +08002730 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002731 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2732 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2733 MTK_PDMA_RX_CFG);
2734
2735 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2736 } else {
2737 /* set HW LRO mode & the max aggregation count for rx packets */
2738 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2739 }
2740
developerfd40db22021-04-29 10:08:25 +08002741 /* enable HW LRO */
2742 lro_ctrl_dw0 |= MTK_LRO_EN;
2743
developer77d03a72021-06-06 00:06:00 +08002744 /* enable cpu reason black list */
2745 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2746
developerfd40db22021-04-29 10:08:25 +08002747 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2748 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2749
developer77d03a72021-06-06 00:06:00 +08002750 /* no use PPE cpu reason */
2751 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2752
developerfd40db22021-04-29 10:08:25 +08002753 return 0;
2754}
2755
2756static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2757{
2758 int i;
2759 u32 val;
2760
2761 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002762 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002763
2764 /* wait for relinquishments done */
2765 for (i = 0; i < 10; i++) {
2766 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002767 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002768 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002769 continue;
2770 }
2771 break;
2772 }
2773
2774 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002775 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002776 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2777
2778 /* disable HW LRO */
2779 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2780}
2781
2782static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2783{
2784 u32 reg_val;
2785
developer8ecd51b2023-03-13 11:28:28 +08002786 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002787 idx += 1;
2788
developerfd40db22021-04-29 10:08:25 +08002789 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2790
2791 /* invalidate the IP setting */
2792 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2793
2794 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2795
2796 /* validate the IP setting */
2797 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2798}
2799
2800static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2801{
2802 u32 reg_val;
2803
developer8ecd51b2023-03-13 11:28:28 +08002804 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002805 idx += 1;
2806
developerfd40db22021-04-29 10:08:25 +08002807 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2808
2809 /* invalidate the IP setting */
2810 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2811
2812 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2813}
2814
2815static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2816{
2817 int cnt = 0;
2818 int i;
2819
2820 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2821 if (mac->hwlro_ip[i])
2822 cnt++;
2823 }
2824
2825 return cnt;
2826}
2827
2828static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2829 struct ethtool_rxnfc *cmd)
2830{
2831 struct ethtool_rx_flow_spec *fsp =
2832 (struct ethtool_rx_flow_spec *)&cmd->fs;
2833 struct mtk_mac *mac = netdev_priv(dev);
2834 struct mtk_eth *eth = mac->hw;
2835 int hwlro_idx;
2836
2837 if ((fsp->flow_type != TCP_V4_FLOW) ||
2838 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2839 (fsp->location > 1))
2840 return -EINVAL;
2841
2842 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2843 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2844
2845 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2846
2847 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2848
2849 return 0;
2850}
2851
2852static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2853 struct ethtool_rxnfc *cmd)
2854{
2855 struct ethtool_rx_flow_spec *fsp =
2856 (struct ethtool_rx_flow_spec *)&cmd->fs;
2857 struct mtk_mac *mac = netdev_priv(dev);
2858 struct mtk_eth *eth = mac->hw;
2859 int hwlro_idx;
2860
2861 if (fsp->location > 1)
2862 return -EINVAL;
2863
2864 mac->hwlro_ip[fsp->location] = 0;
2865 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2866
2867 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2868
2869 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2870
2871 return 0;
2872}
2873
2874static void mtk_hwlro_netdev_disable(struct net_device *dev)
2875{
2876 struct mtk_mac *mac = netdev_priv(dev);
2877 struct mtk_eth *eth = mac->hw;
2878 int i, hwlro_idx;
2879
2880 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2881 mac->hwlro_ip[i] = 0;
2882 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2883
2884 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2885 }
2886
2887 mac->hwlro_ip_cnt = 0;
2888}
2889
2890static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2891 struct ethtool_rxnfc *cmd)
2892{
2893 struct mtk_mac *mac = netdev_priv(dev);
2894 struct ethtool_rx_flow_spec *fsp =
2895 (struct ethtool_rx_flow_spec *)&cmd->fs;
2896
2897 /* only tcp dst ipv4 is meaningful, others are meaningless */
2898 fsp->flow_type = TCP_V4_FLOW;
2899 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2900 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2901
2902 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2903 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2904 fsp->h_u.tcp_ip4_spec.psrc = 0;
2905 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2906 fsp->h_u.tcp_ip4_spec.pdst = 0;
2907 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2908 fsp->h_u.tcp_ip4_spec.tos = 0;
2909 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2910
2911 return 0;
2912}
2913
2914static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2915 struct ethtool_rxnfc *cmd,
2916 u32 *rule_locs)
2917{
2918 struct mtk_mac *mac = netdev_priv(dev);
2919 int cnt = 0;
2920 int i;
2921
2922 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2923 if (mac->hwlro_ip[i]) {
2924 rule_locs[cnt] = i;
2925 cnt++;
2926 }
2927 }
2928
2929 cmd->rule_cnt = cnt;
2930
2931 return 0;
2932}
2933
developer18f46a82021-07-20 21:08:21 +08002934static int mtk_rss_init(struct mtk_eth *eth)
2935{
2936 u32 val;
2937
developer8ecd51b2023-03-13 11:28:28 +08002938 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08002939 /* Set RSS rings to PSE modes */
2940 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2941 val |= MTK_RING_PSE_MODE;
2942 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2943
2944 /* Enable non-lro multiple rx */
2945 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2946 val |= MTK_NON_LRO_MULTI_EN;
2947 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2948
2949 /* Enable RSS dly int supoort */
2950 val |= MTK_LRO_DLY_INT_EN;
2951 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2952
2953 /* Set RSS delay config int ring1 */
2954 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2955 }
2956
2957 /* Hash Type */
2958 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2959 val |= MTK_RSS_IPV4_STATIC_HASH;
2960 val |= MTK_RSS_IPV6_STATIC_HASH;
2961 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2962
2963 /* Select the size of indirection table */
2964 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2965 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2966 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2967 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2968 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2969 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2970 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2971 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2972
2973 /* Pause */
2974 val |= MTK_RSS_CFG_REQ;
2975 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2976
2977 /* Enable RSS*/
2978 val |= MTK_RSS_EN;
2979 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2980
2981 /* Release pause */
2982 val &= ~(MTK_RSS_CFG_REQ);
2983 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2984
2985 /* Set perRSS GRP INT */
2986 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
2987
2988 /* Set GRP INT */
2989 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
2990
developer089e8852022-09-28 14:43:46 +08002991 /* Enable RSS delay interrupt */
2992 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
2993
developer18f46a82021-07-20 21:08:21 +08002994 return 0;
2995}
2996
2997static void mtk_rss_uninit(struct mtk_eth *eth)
2998{
2999 u32 val;
3000
3001 /* Pause */
3002 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3003 val |= MTK_RSS_CFG_REQ;
3004 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3005
3006 /* Disable RSS*/
3007 val &= ~(MTK_RSS_EN);
3008 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3009
3010 /* Release pause */
3011 val &= ~(MTK_RSS_CFG_REQ);
3012 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3013}
3014
developerfd40db22021-04-29 10:08:25 +08003015static netdev_features_t mtk_fix_features(struct net_device *dev,
3016 netdev_features_t features)
3017{
3018 if (!(features & NETIF_F_LRO)) {
3019 struct mtk_mac *mac = netdev_priv(dev);
3020 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3021
3022 if (ip_cnt) {
3023 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3024
3025 features |= NETIF_F_LRO;
3026 }
3027 }
3028
3029 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3030 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3031
3032 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3033 }
3034
3035 return features;
3036}
3037
3038static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3039{
3040 struct mtk_mac *mac = netdev_priv(dev);
3041 struct mtk_eth *eth = mac->hw;
3042 int err = 0;
3043
3044 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3045 return 0;
3046
3047 if (!(features & NETIF_F_LRO))
3048 mtk_hwlro_netdev_disable(dev);
3049
3050 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3051 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3052 else
3053 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3054
3055 return err;
3056}
3057
3058/* wait for DMA to finish whatever it is doing before we start using it again */
3059static int mtk_dma_busy_wait(struct mtk_eth *eth)
3060{
3061 unsigned long t_start = jiffies;
3062
3063 while (1) {
3064 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3065 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3066 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3067 return 0;
3068 } else {
3069 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3070 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3071 return 0;
3072 }
3073
3074 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3075 break;
3076 }
3077
3078 dev_err(eth->dev, "DMA init timeout\n");
3079 return -1;
3080}
3081
3082static int mtk_dma_init(struct mtk_eth *eth)
3083{
3084 int err;
3085 u32 i;
3086
3087 if (mtk_dma_busy_wait(eth))
3088 return -EBUSY;
3089
3090 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3091 /* QDMA needs scratch memory for internal reordering of the
3092 * descriptors
3093 */
3094 err = mtk_init_fq_dma(eth);
3095 if (err)
3096 return err;
3097 }
3098
3099 err = mtk_tx_alloc(eth);
3100 if (err)
3101 return err;
3102
3103 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3104 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3105 if (err)
3106 return err;
3107 }
3108
3109 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3110 if (err)
3111 return err;
3112
3113 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003114 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003115 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003116 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3117 if (err)
3118 return err;
3119 }
3120 err = mtk_hwlro_rx_init(eth);
3121 if (err)
3122 return err;
3123 }
3124
developer18f46a82021-07-20 21:08:21 +08003125 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3126 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3127 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3128 if (err)
3129 return err;
3130 }
3131 err = mtk_rss_init(eth);
3132 if (err)
3133 return err;
3134 }
3135
developerfd40db22021-04-29 10:08:25 +08003136 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3137 /* Enable random early drop and set drop threshold
3138 * automatically
3139 */
3140 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003141 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3142 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003143 }
3144
3145 return 0;
3146}
3147
3148static void mtk_dma_free(struct mtk_eth *eth)
3149{
developere9356982022-07-04 09:03:20 +08003150 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003151 int i;
3152
3153 for (i = 0; i < MTK_MAC_COUNT; i++)
3154 if (eth->netdev[i])
3155 netdev_reset_queue(eth->netdev[i]);
3156 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003157 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003158 MTK_DMA_SIZE * soc->txrx.txd_size,
3159 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003160 eth->scratch_ring = NULL;
3161 eth->phy_scratch_ring = 0;
3162 }
3163 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003164 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003165 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3166
3167 if (eth->hwlro) {
3168 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003169
developer089e8852022-09-28 14:43:46 +08003170 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003171 for (; i < MTK_MAX_RX_RING_NUM; i++)
3172 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003173 }
3174
developer18f46a82021-07-20 21:08:21 +08003175 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3176 mtk_rss_uninit(eth);
3177
3178 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3179 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3180 }
3181
developer94008d92021-09-23 09:47:41 +08003182 if (eth->scratch_head) {
3183 kfree(eth->scratch_head);
3184 eth->scratch_head = NULL;
3185 }
developerfd40db22021-04-29 10:08:25 +08003186}
3187
3188static void mtk_tx_timeout(struct net_device *dev)
3189{
3190 struct mtk_mac *mac = netdev_priv(dev);
3191 struct mtk_eth *eth = mac->hw;
3192
3193 eth->netdev[mac->id]->stats.tx_errors++;
3194 netif_err(eth, tx_err, dev,
3195 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003196
3197 if (atomic_read(&reset_lock) == 0)
3198 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003199}
3200
developer18f46a82021-07-20 21:08:21 +08003201static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003202{
developer18f46a82021-07-20 21:08:21 +08003203 struct mtk_napi *rx_napi = priv;
3204 struct mtk_eth *eth = rx_napi->eth;
3205 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003206
developer18f46a82021-07-20 21:08:21 +08003207 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003208 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003209 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003210 }
3211
3212 return IRQ_HANDLED;
3213}
3214
3215static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3216{
3217 struct mtk_eth *eth = _eth;
3218
3219 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003220 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003221 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003222 }
3223
3224 return IRQ_HANDLED;
3225}
3226
3227static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3228{
3229 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003230 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003231
developer68ce74f2023-01-03 16:11:57 +08003232 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3233 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003234 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003235 }
developer68ce74f2023-01-03 16:11:57 +08003236 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3237 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003238 mtk_handle_irq_tx(irq, _eth);
3239 }
3240
3241 return IRQ_HANDLED;
3242}
3243
developera2613e62022-07-01 18:29:37 +08003244static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3245{
3246 struct mtk_mac *mac = _mac;
3247 struct mtk_eth *eth = mac->hw;
3248 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3249 struct net_device *dev = phylink_priv->dev;
3250 int link_old, link_new;
3251
3252 // clear interrupt status for gpy211
3253 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3254
3255 link_old = phylink_priv->link;
3256 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3257
3258 if (link_old != link_new) {
3259 phylink_priv->link = link_new;
3260 if (link_new) {
3261 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3262 if (dev)
3263 netif_carrier_on(dev);
3264 } else {
3265 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3266 if (dev)
3267 netif_carrier_off(dev);
3268 }
3269 }
3270
3271 return IRQ_HANDLED;
3272}
3273
developerfd40db22021-04-29 10:08:25 +08003274#ifdef CONFIG_NET_POLL_CONTROLLER
3275static void mtk_poll_controller(struct net_device *dev)
3276{
3277 struct mtk_mac *mac = netdev_priv(dev);
3278 struct mtk_eth *eth = mac->hw;
3279
3280 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003281 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3282 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003283 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003284 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003285}
3286#endif
3287
3288static int mtk_start_dma(struct mtk_eth *eth)
3289{
3290 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003291 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003292 int val, err;
developerfd40db22021-04-29 10:08:25 +08003293
3294 err = mtk_dma_init(eth);
3295 if (err) {
3296 mtk_dma_free(eth);
3297 return err;
3298 }
3299
3300 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003301 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003302 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3303 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003304 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003305 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003306 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003307 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3308 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3309 MTK_RESV_BUF | MTK_WCOMP_EN |
3310 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003311 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003312 }
developerfd40db22021-04-29 10:08:25 +08003313 else
3314 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003315 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003316 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3317 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3318 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003319 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003320
developer68ce74f2023-01-03 16:11:57 +08003321 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003322 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003323 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003324 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003325 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003326 } else {
3327 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3328 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003329 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003330 }
3331
developer8ecd51b2023-03-13 11:28:28 +08003332 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003333 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3334 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3335 }
3336
developerfd40db22021-04-29 10:08:25 +08003337 return 0;
3338}
3339
developerdca0fde2022-12-14 11:40:35 +08003340void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003341{
developerdca0fde2022-12-14 11:40:35 +08003342 u32 val;
developerfd40db22021-04-29 10:08:25 +08003343
3344 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3345 return;
3346
developerdca0fde2022-12-14 11:40:35 +08003347 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003348
developerdca0fde2022-12-14 11:40:35 +08003349 /* default setup the forward port to send frame to PDMA */
3350 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003351
developerdca0fde2022-12-14 11:40:35 +08003352 /* Enable RX checksum */
3353 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003354
developerdca0fde2022-12-14 11:40:35 +08003355 val |= config;
developerfd40db22021-04-29 10:08:25 +08003356
developerdca0fde2022-12-14 11:40:35 +08003357 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3358 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003359
developerdca0fde2022-12-14 11:40:35 +08003360 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003361}
3362
developer7cd7e5e2022-11-17 13:57:32 +08003363void mtk_set_pse_drop(u32 config)
3364{
3365 struct mtk_eth *eth = g_eth;
3366
3367 if (eth)
3368 mtk_w32(eth, config, PSE_PPE0_DROP);
3369}
3370EXPORT_SYMBOL(mtk_set_pse_drop);
3371
developerfd40db22021-04-29 10:08:25 +08003372static int mtk_open(struct net_device *dev)
3373{
3374 struct mtk_mac *mac = netdev_priv(dev);
3375 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003376 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003377 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003378 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003379
3380 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3381 if (err) {
3382 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3383 err);
3384 return err;
3385 }
3386
3387 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3388 if (!refcount_read(&eth->dma_refcnt)) {
3389 int err = mtk_start_dma(eth);
3390
3391 if (err)
3392 return err;
3393
developerfd40db22021-04-29 10:08:25 +08003394
3395 /* Indicates CDM to parse the MTK special tag from CPU */
3396 if (netdev_uses_dsa(dev)) {
3397 u32 val;
3398 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3399 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3400 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3401 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3402 }
3403
3404 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003405 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003406 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003407 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3408
3409 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3410 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3411 napi_enable(&eth->rx_napi[i].napi);
3412 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3413 }
3414 }
3415
developerfd40db22021-04-29 10:08:25 +08003416 refcount_set(&eth->dma_refcnt, 1);
3417 }
3418 else
3419 refcount_inc(&eth->dma_refcnt);
3420
developera2613e62022-07-01 18:29:37 +08003421 if (phylink_priv->desc) {
3422 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3423 If single PHY chip is not GPY211, the following step you should do:
3424 1. Contact your Single PHY chip vendor and get the details of
3425 - how to enables link status change interrupt
3426 - how to clears interrupt source
3427 */
3428
3429 // clear interrupt source for gpy211
3430 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3431
3432 // enable link status change interrupt for gpy211
3433 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3434
3435 phylink_priv->dev = dev;
3436
3437 // override dev pointer for single PHY chip 0
3438 if (phylink_priv->id == 0) {
3439 struct net_device *tmp;
3440
3441 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3442 if (tmp)
3443 phylink_priv->dev = tmp;
3444 else
3445 phylink_priv->dev = NULL;
3446 }
3447 }
3448
developerfd40db22021-04-29 10:08:25 +08003449 phylink_start(mac->phylink);
3450 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003451 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003452 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3453 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3454
developerdca0fde2022-12-14 11:40:35 +08003455 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3456
developerfd40db22021-04-29 10:08:25 +08003457 return 0;
3458}
3459
3460static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3461{
3462 u32 val;
3463 int i;
3464
3465 /* stop the dma engine */
3466 spin_lock_bh(&eth->page_lock);
3467 val = mtk_r32(eth, glo_cfg);
3468 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3469 glo_cfg);
3470 spin_unlock_bh(&eth->page_lock);
3471
3472 /* wait for dma stop */
3473 for (i = 0; i < 10; i++) {
3474 val = mtk_r32(eth, glo_cfg);
3475 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003476 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003477 continue;
3478 }
3479 break;
3480 }
3481}
3482
3483static int mtk_stop(struct net_device *dev)
3484{
3485 struct mtk_mac *mac = netdev_priv(dev);
3486 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003487 int i;
developer3a5969e2022-02-09 15:36:36 +08003488 u32 val = 0;
3489 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003490
developerdca0fde2022-12-14 11:40:35 +08003491 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003492 netif_tx_disable(dev);
3493
developer3a5969e2022-02-09 15:36:36 +08003494 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
3495 if (phy_node) {
3496 val = _mtk_mdio_read(eth, 0, 0);
3497 val |= BMCR_PDOWN;
3498 _mtk_mdio_write(eth, 0, 0, val);
developer089e8852022-09-28 14:43:46 +08003499 } else if (eth->xgmii->regmap_sgmii[mac->id]) {
3500 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003501 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003502 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003503 }
3504
3505 //GMAC RX disable
3506 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3507 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3508
3509 phylink_stop(mac->phylink);
3510
developerfd40db22021-04-29 10:08:25 +08003511 phylink_disconnect_phy(mac->phylink);
3512
3513 /* only shutdown DMA if this is the last user */
3514 if (!refcount_dec_and_test(&eth->dma_refcnt))
3515 return 0;
3516
developerfd40db22021-04-29 10:08:25 +08003517
3518 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003519 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003520 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003521 napi_disable(&eth->rx_napi[0].napi);
3522
3523 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3524 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3525 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3526 napi_disable(&eth->rx_napi[i].napi);
3527 }
3528 }
developerfd40db22021-04-29 10:08:25 +08003529
3530 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003531 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3532 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003533
3534 mtk_dma_free(eth);
3535
3536 return 0;
3537}
3538
developer8051e042022-04-08 13:26:36 +08003539void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003540{
developer8051e042022-04-08 13:26:36 +08003541 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003542
developerfd40db22021-04-29 10:08:25 +08003543 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003544 reset_bits, reset_bits);
3545
3546 while (i++ < 5000) {
3547 mdelay(1);
3548 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3549
3550 if ((val & reset_bits) == reset_bits) {
3551 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3552 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3553 reset_bits, ~reset_bits);
3554 break;
3555 }
3556 }
3557
developerfd40db22021-04-29 10:08:25 +08003558 mdelay(10);
3559}
3560
3561static void mtk_clk_disable(struct mtk_eth *eth)
3562{
3563 int clk;
3564
3565 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3566 clk_disable_unprepare(eth->clks[clk]);
3567}
3568
3569static int mtk_clk_enable(struct mtk_eth *eth)
3570{
3571 int clk, ret;
3572
3573 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3574 ret = clk_prepare_enable(eth->clks[clk]);
3575 if (ret)
3576 goto err_disable_clks;
3577 }
3578
3579 return 0;
3580
3581err_disable_clks:
3582 while (--clk >= 0)
3583 clk_disable_unprepare(eth->clks[clk]);
3584
3585 return ret;
3586}
3587
developer18f46a82021-07-20 21:08:21 +08003588static int mtk_napi_init(struct mtk_eth *eth)
3589{
3590 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3591 int i;
3592
3593 rx_napi->eth = eth;
3594 rx_napi->rx_ring = &eth->rx_ring[0];
3595 rx_napi->irq_grp_no = 2;
3596
3597 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3598 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3599 rx_napi = &eth->rx_napi[i];
3600 rx_napi->eth = eth;
3601 rx_napi->rx_ring = &eth->rx_ring[i];
3602 rx_napi->irq_grp_no = 2 + i;
3603 }
3604 }
3605
3606 return 0;
3607}
3608
developer8051e042022-04-08 13:26:36 +08003609static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003610{
developer3f28d382023-03-07 16:06:30 +08003611 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3612 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003613 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003614 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003615 u32 val;
developerfd40db22021-04-29 10:08:25 +08003616
developer8051e042022-04-08 13:26:36 +08003617 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3618 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003619
developer8051e042022-04-08 13:26:36 +08003620 if (atomic_read(&reset_lock) == 0) {
3621 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3622 return 0;
developerfd40db22021-04-29 10:08:25 +08003623
developer8051e042022-04-08 13:26:36 +08003624 pm_runtime_enable(eth->dev);
3625 pm_runtime_get_sync(eth->dev);
3626
3627 ret = mtk_clk_enable(eth);
3628 if (ret)
3629 goto err_disable_pm;
3630 }
developerfd40db22021-04-29 10:08:25 +08003631
developer3f28d382023-03-07 16:06:30 +08003632 if (eth->ethsys)
3633 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3634 of_dma_is_coherent(eth->dma_dev->of_node) *
3635 dma_mask);
3636
developerfd40db22021-04-29 10:08:25 +08003637 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3638 ret = device_reset(eth->dev);
3639 if (ret) {
3640 dev_err(eth->dev, "MAC reset failed!\n");
3641 goto err_disable_pm;
3642 }
3643
3644 /* enable interrupt delay for RX */
3645 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3646
3647 /* disable delay and normal interrupt */
3648 mtk_tx_irq_disable(eth, ~0);
3649 mtk_rx_irq_disable(eth, ~0);
3650
3651 return 0;
3652 }
3653
developer8051e042022-04-08 13:26:36 +08003654 pr_info("[%s] execute fe %s reset\n", __func__,
3655 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003656
developer8051e042022-04-08 13:26:36 +08003657 if (type == MTK_TYPE_WARM_RESET)
3658 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003659 else
developer8051e042022-04-08 13:26:36 +08003660 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003661
developer8ecd51b2023-03-13 11:28:28 +08003662 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003663 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003664 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003665 }
developerfd40db22021-04-29 10:08:25 +08003666
3667 if (eth->pctl) {
3668 /* Set GE2 driving and slew rate */
3669 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3670
3671 /* set GE2 TDSEL */
3672 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3673
3674 /* set GE2 TUNE */
3675 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3676 }
3677
3678 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3679 * up with the more appropriate value when mtk_mac_config call is being
3680 * invoked.
3681 */
3682 for (i = 0; i < MTK_MAC_COUNT; i++)
3683 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3684
3685 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003686 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3687 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3688 else
3689 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003690
3691 /* enable interrupt delay for RX/TX */
3692 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3693 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3694
3695 mtk_tx_irq_disable(eth, ~0);
3696 mtk_rx_irq_disable(eth, ~0);
3697
3698 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003699 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3700 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3701 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3702 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003703 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003704 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003705 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3706 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003707
developer089e8852022-09-28 14:43:46 +08003708 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3709 /* PSE should not drop port1, port8 and port9 packets */
3710 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3711
developer15f760a2022-10-12 15:57:21 +08003712 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3713 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3714
developer84d1e832022-11-24 11:25:05 +08003715 /* PSE free buffer drop threshold */
3716 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3717
developer089e8852022-09-28 14:43:46 +08003718 /* GDM and CDM Threshold */
3719 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3720 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3721
developerdca0fde2022-12-14 11:40:35 +08003722 /* Disable GDM1 RX CRC stripping */
3723 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3724 val &= ~MTK_GDMA_STRP_CRC;
3725 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3726
developer089e8852022-09-28 14:43:46 +08003727 /* PSE GDM3 MIB counter has incorrect hw default values,
3728 * so the driver ought to read clear the values beforehand
3729 * in case ethtool retrieve wrong mib values.
3730 */
3731 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3732 mtk_r32(eth,
3733 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3734 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003735 /* PSE Free Queue Flow Control */
3736 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3737
developer459b78e2022-07-01 17:25:10 +08003738 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3739 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3740
3741 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3742 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003743
developerfef9efd2021-06-16 18:28:09 +08003744 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003745 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3746 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3747 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3748 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3749 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3750 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3751 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003752 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003753
developerfef9efd2021-06-16 18:28:09 +08003754 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003755 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3756 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3757 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3758 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3759 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3760 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3761 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3762 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003763
3764 /* GDM and CDM Threshold */
3765 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3766 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3767 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3768 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3769 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3770 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003771 }
3772
3773 return 0;
3774
3775err_disable_pm:
3776 pm_runtime_put_sync(eth->dev);
3777 pm_runtime_disable(eth->dev);
3778
3779 return ret;
3780}
3781
3782static int mtk_hw_deinit(struct mtk_eth *eth)
3783{
3784 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3785 return 0;
3786
3787 mtk_clk_disable(eth);
3788
3789 pm_runtime_put_sync(eth->dev);
3790 pm_runtime_disable(eth->dev);
3791
3792 return 0;
3793}
3794
3795static int __init mtk_init(struct net_device *dev)
3796{
3797 struct mtk_mac *mac = netdev_priv(dev);
3798 struct mtk_eth *eth = mac->hw;
3799 const char *mac_addr;
3800
3801 mac_addr = of_get_mac_address(mac->of_node);
3802 if (!IS_ERR(mac_addr))
3803 ether_addr_copy(dev->dev_addr, mac_addr);
3804
3805 /* If the mac address is invalid, use random mac address */
3806 if (!is_valid_ether_addr(dev->dev_addr)) {
3807 eth_hw_addr_random(dev);
3808 dev_err(eth->dev, "generated random MAC address %pM\n",
3809 dev->dev_addr);
3810 }
3811
3812 return 0;
3813}
3814
3815static void mtk_uninit(struct net_device *dev)
3816{
3817 struct mtk_mac *mac = netdev_priv(dev);
3818 struct mtk_eth *eth = mac->hw;
3819
3820 phylink_disconnect_phy(mac->phylink);
3821 mtk_tx_irq_disable(eth, ~0);
3822 mtk_rx_irq_disable(eth, ~0);
3823}
3824
3825static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3826{
3827 struct mtk_mac *mac = netdev_priv(dev);
3828
3829 switch (cmd) {
3830 case SIOCGMIIPHY:
3831 case SIOCGMIIREG:
3832 case SIOCSMIIREG:
3833 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3834 default:
3835 /* default invoke the mtk_eth_dbg handler */
3836 return mtk_do_priv_ioctl(dev, ifr, cmd);
3837 break;
3838 }
3839
3840 return -EOPNOTSUPP;
3841}
3842
developer37482a42022-12-26 13:31:13 +08003843int mtk_phy_config(struct mtk_eth *eth, int enable)
3844{
3845 struct device_node *mii_np = NULL;
3846 struct device_node *child = NULL;
3847 int addr = 0;
3848 u32 val = 0;
3849
3850 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3851 if (!mii_np) {
3852 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3853 return -ENODEV;
3854 }
3855
3856 if (!of_device_is_available(mii_np)) {
3857 dev_err(eth->dev, "device is not available\n");
3858 return -ENODEV;
3859 }
3860
3861 for_each_available_child_of_node(mii_np, child) {
3862 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3863 if (addr < 0)
3864 continue;
3865 pr_info("%s %d addr:%d name:%s\n",
3866 __func__, __LINE__, addr, child->name);
3867 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3868 if (enable)
3869 val &= ~BMCR_PDOWN;
3870 else
3871 val |= BMCR_PDOWN;
3872 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3873 }
3874
3875 return 0;
3876}
3877
developerfd40db22021-04-29 10:08:25 +08003878static void mtk_pending_work(struct work_struct *work)
3879{
3880 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003881 struct device_node *phy_node = NULL;
3882 struct mtk_mac *mac = NULL;
3883 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003884 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003885 u32 val = 0;
3886
3887 atomic_inc(&reset_lock);
3888 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3889 if (!mtk_check_reset_event(eth, val)) {
3890 atomic_dec(&reset_lock);
3891 pr_info("[%s] No need to do FE reset !\n", __func__);
3892 return;
3893 }
developerfd40db22021-04-29 10:08:25 +08003894
3895 rtnl_lock();
3896
developer37482a42022-12-26 13:31:13 +08003897 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3898 cpu_relax();
3899
3900 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003901
3902 /* Adjust PPE configurations to prepare for reset */
3903 mtk_prepare_reset_ppe(eth, 0);
3904 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3905 mtk_prepare_reset_ppe(eth, 1);
3906
3907 /* Adjust FE configurations to prepare for reset */
3908 mtk_prepare_reset_fe(eth);
3909
3910 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003911 for (i = 0; i < MTK_MAC_COUNT; i++) {
3912 if (!eth->netdev[i])
3913 continue;
developer37482a42022-12-26 13:31:13 +08003914 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3915 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3916 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3917 eth->netdev[i]);
3918 } else {
3919 pr_info("send MTK_FE_START_RESET event\n");
3920 call_netdevice_notifiers(MTK_FE_START_RESET,
3921 eth->netdev[i]);
3922 }
developer6bb3f3a2022-11-22 09:59:14 +08003923 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003924 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003925 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003926 rtnl_lock();
3927 break;
3928 }
developerfd40db22021-04-29 10:08:25 +08003929
developer8051e042022-04-08 13:26:36 +08003930 del_timer_sync(&eth->mtk_dma_monitor_timer);
3931 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003932 /* stop all devices to make sure that dma is properly shut down */
3933 for (i = 0; i < MTK_MAC_COUNT; i++) {
3934 if (!eth->netdev[i])
3935 continue;
3936 mtk_stop(eth->netdev[i]);
3937 __set_bit(i, &restart);
3938 }
developer8051e042022-04-08 13:26:36 +08003939 pr_info("[%s] mtk_stop ends !\n", __func__);
3940 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003941
3942 if (eth->dev->pins)
3943 pinctrl_select_state(eth->dev->pins->p,
3944 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003945
3946 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3947 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3948 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003949
3950 /* restart DMA and enable IRQs */
3951 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003952 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003953 continue;
3954 err = mtk_open(eth->netdev[i]);
3955 if (err) {
3956 netif_alert(eth, ifup, eth->netdev[i],
3957 "Driver up/down cycle failed, closing device.\n");
3958 dev_close(eth->netdev[i]);
3959 }
3960 }
3961
developer8051e042022-04-08 13:26:36 +08003962 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003963 if (!eth->netdev[i])
3964 continue;
developer37482a42022-12-26 13:31:13 +08003965 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3966 pr_info("send MTK_FE_START_TRAFFIC event\n");
3967 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3968 eth->netdev[i]);
3969 } else {
3970 pr_info("send MTK_FE_RESET_DONE event\n");
3971 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3972 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003973 }
developer37482a42022-12-26 13:31:13 +08003974 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3975 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003976 break;
3977 }
developer8051e042022-04-08 13:26:36 +08003978
3979 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08003980
3981 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
3982 eth->mtk_dma_monitor_timer.expires = jiffies;
3983 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08003984
3985 mtk_phy_config(eth, 1);
3986 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08003987 clear_bit_unlock(MTK_RESETTING, &eth->state);
3988
3989 rtnl_unlock();
3990}
3991
3992static int mtk_free_dev(struct mtk_eth *eth)
3993{
3994 int i;
3995
3996 for (i = 0; i < MTK_MAC_COUNT; i++) {
3997 if (!eth->netdev[i])
3998 continue;
3999 free_netdev(eth->netdev[i]);
4000 }
4001
4002 return 0;
4003}
4004
4005static int mtk_unreg_dev(struct mtk_eth *eth)
4006{
4007 int i;
4008
4009 for (i = 0; i < MTK_MAC_COUNT; i++) {
4010 if (!eth->netdev[i])
4011 continue;
4012 unregister_netdev(eth->netdev[i]);
4013 }
4014
4015 return 0;
4016}
4017
4018static int mtk_cleanup(struct mtk_eth *eth)
4019{
4020 mtk_unreg_dev(eth);
4021 mtk_free_dev(eth);
4022 cancel_work_sync(&eth->pending_work);
4023
4024 return 0;
4025}
4026
4027static int mtk_get_link_ksettings(struct net_device *ndev,
4028 struct ethtool_link_ksettings *cmd)
4029{
4030 struct mtk_mac *mac = netdev_priv(ndev);
4031
4032 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4033 return -EBUSY;
4034
4035 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4036}
4037
4038static int mtk_set_link_ksettings(struct net_device *ndev,
4039 const struct ethtool_link_ksettings *cmd)
4040{
4041 struct mtk_mac *mac = netdev_priv(ndev);
4042
4043 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4044 return -EBUSY;
4045
4046 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4047}
4048
4049static void mtk_get_drvinfo(struct net_device *dev,
4050 struct ethtool_drvinfo *info)
4051{
4052 struct mtk_mac *mac = netdev_priv(dev);
4053
4054 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4055 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4056 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4057}
4058
4059static u32 mtk_get_msglevel(struct net_device *dev)
4060{
4061 struct mtk_mac *mac = netdev_priv(dev);
4062
4063 return mac->hw->msg_enable;
4064}
4065
4066static void mtk_set_msglevel(struct net_device *dev, u32 value)
4067{
4068 struct mtk_mac *mac = netdev_priv(dev);
4069
4070 mac->hw->msg_enable = value;
4071}
4072
4073static int mtk_nway_reset(struct net_device *dev)
4074{
4075 struct mtk_mac *mac = netdev_priv(dev);
4076
4077 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4078 return -EBUSY;
4079
4080 if (!mac->phylink)
4081 return -ENOTSUPP;
4082
4083 return phylink_ethtool_nway_reset(mac->phylink);
4084}
4085
4086static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4087{
4088 int i;
4089
4090 switch (stringset) {
4091 case ETH_SS_STATS:
4092 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4093 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4094 data += ETH_GSTRING_LEN;
4095 }
4096 break;
4097 }
4098}
4099
4100static int mtk_get_sset_count(struct net_device *dev, int sset)
4101{
4102 switch (sset) {
4103 case ETH_SS_STATS:
4104 return ARRAY_SIZE(mtk_ethtool_stats);
4105 default:
4106 return -EOPNOTSUPP;
4107 }
4108}
4109
4110static void mtk_get_ethtool_stats(struct net_device *dev,
4111 struct ethtool_stats *stats, u64 *data)
4112{
4113 struct mtk_mac *mac = netdev_priv(dev);
4114 struct mtk_hw_stats *hwstats = mac->hw_stats;
4115 u64 *data_src, *data_dst;
4116 unsigned int start;
4117 int i;
4118
4119 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4120 return;
4121
4122 if (netif_running(dev) && netif_device_present(dev)) {
4123 if (spin_trylock_bh(&hwstats->stats_lock)) {
4124 mtk_stats_update_mac(mac);
4125 spin_unlock_bh(&hwstats->stats_lock);
4126 }
4127 }
4128
4129 data_src = (u64 *)hwstats;
4130
4131 do {
4132 data_dst = data;
4133 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4134
4135 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4136 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4137 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4138}
4139
4140static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4141 u32 *rule_locs)
4142{
4143 int ret = -EOPNOTSUPP;
4144
4145 switch (cmd->cmd) {
4146 case ETHTOOL_GRXRINGS:
4147 if (dev->hw_features & NETIF_F_LRO) {
4148 cmd->data = MTK_MAX_RX_RING_NUM;
4149 ret = 0;
4150 }
4151 break;
4152 case ETHTOOL_GRXCLSRLCNT:
4153 if (dev->hw_features & NETIF_F_LRO) {
4154 struct mtk_mac *mac = netdev_priv(dev);
4155
4156 cmd->rule_cnt = mac->hwlro_ip_cnt;
4157 ret = 0;
4158 }
4159 break;
4160 case ETHTOOL_GRXCLSRULE:
4161 if (dev->hw_features & NETIF_F_LRO)
4162 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4163 break;
4164 case ETHTOOL_GRXCLSRLALL:
4165 if (dev->hw_features & NETIF_F_LRO)
4166 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4167 rule_locs);
4168 break;
4169 default:
4170 break;
4171 }
4172
4173 return ret;
4174}
4175
4176static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4177{
4178 int ret = -EOPNOTSUPP;
4179
4180 switch (cmd->cmd) {
4181 case ETHTOOL_SRXCLSRLINS:
4182 if (dev->hw_features & NETIF_F_LRO)
4183 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4184 break;
4185 case ETHTOOL_SRXCLSRLDEL:
4186 if (dev->hw_features & NETIF_F_LRO)
4187 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4188 break;
4189 default:
4190 break;
4191 }
4192
4193 return ret;
4194}
4195
developer6c5cbb52022-08-12 11:37:45 +08004196static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4197{
4198 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004199 struct mtk_eth *eth = mac->hw;
4200 u32 val;
4201
4202 pause->autoneg = 0;
4203
4204 if (mac->type == MTK_GDM_TYPE) {
4205 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4206
4207 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4208 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4209 } else if (mac->type == MTK_XGDM_TYPE) {
4210 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004211
developerf2823bb2022-12-29 18:20:14 +08004212 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4213 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4214 }
developer6c5cbb52022-08-12 11:37:45 +08004215}
4216
4217static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4218{
4219 struct mtk_mac *mac = netdev_priv(dev);
4220
4221 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4222}
4223
developer9b725932022-11-24 16:25:56 +08004224static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4225{
4226 struct mtk_mac *mac = netdev_priv(dev);
4227 struct mtk_eth *eth = mac->hw;
4228 u32 val;
4229
4230 if (mac->type == MTK_GDM_TYPE) {
4231 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4232
4233 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4234 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4235 }
4236
4237 return phylink_ethtool_get_eee(mac->phylink, eee);
4238}
4239
4240static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4241{
4242 struct mtk_mac *mac = netdev_priv(dev);
4243 struct mtk_eth *eth = mac->hw;
4244
4245 if (mac->type == MTK_GDM_TYPE) {
4246 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4247 return -EINVAL;
4248
4249 mac->tx_lpi_timer = eee->tx_lpi_timer;
4250
4251 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4252 }
4253
4254 return phylink_ethtool_set_eee(mac->phylink, eee);
4255}
4256
developerfd40db22021-04-29 10:08:25 +08004257static const struct ethtool_ops mtk_ethtool_ops = {
4258 .get_link_ksettings = mtk_get_link_ksettings,
4259 .set_link_ksettings = mtk_set_link_ksettings,
4260 .get_drvinfo = mtk_get_drvinfo,
4261 .get_msglevel = mtk_get_msglevel,
4262 .set_msglevel = mtk_set_msglevel,
4263 .nway_reset = mtk_nway_reset,
4264 .get_link = ethtool_op_get_link,
4265 .get_strings = mtk_get_strings,
4266 .get_sset_count = mtk_get_sset_count,
4267 .get_ethtool_stats = mtk_get_ethtool_stats,
4268 .get_rxnfc = mtk_get_rxnfc,
4269 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004270 .get_pauseparam = mtk_get_pauseparam,
4271 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004272 .get_eee = mtk_get_eee,
4273 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004274};
4275
4276static const struct net_device_ops mtk_netdev_ops = {
4277 .ndo_init = mtk_init,
4278 .ndo_uninit = mtk_uninit,
4279 .ndo_open = mtk_open,
4280 .ndo_stop = mtk_stop,
4281 .ndo_start_xmit = mtk_start_xmit,
4282 .ndo_set_mac_address = mtk_set_mac_address,
4283 .ndo_validate_addr = eth_validate_addr,
4284 .ndo_do_ioctl = mtk_do_ioctl,
4285 .ndo_tx_timeout = mtk_tx_timeout,
4286 .ndo_get_stats64 = mtk_get_stats64,
4287 .ndo_fix_features = mtk_fix_features,
4288 .ndo_set_features = mtk_set_features,
4289#ifdef CONFIG_NET_POLL_CONTROLLER
4290 .ndo_poll_controller = mtk_poll_controller,
4291#endif
4292};
4293
4294static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4295{
4296 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004297 const char *label;
developerfd40db22021-04-29 10:08:25 +08004298 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004299 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004300 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004301 struct mtk_phylink_priv *phylink_priv;
4302 struct fwnode_handle *fixed_node;
4303 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004304
4305 if (!_id) {
4306 dev_err(eth->dev, "missing mac id\n");
4307 return -EINVAL;
4308 }
4309
4310 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004311 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004312 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4313 return -EINVAL;
4314 }
4315
4316 if (eth->netdev[id]) {
4317 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4318 return -EINVAL;
4319 }
4320
4321 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4322 if (!eth->netdev[id]) {
4323 dev_err(eth->dev, "alloc_etherdev failed\n");
4324 return -ENOMEM;
4325 }
4326 mac = netdev_priv(eth->netdev[id]);
4327 eth->mac[id] = mac;
4328 mac->id = id;
4329 mac->hw = eth;
4330 mac->of_node = np;
4331
4332 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4333 mac->hwlro_ip_cnt = 0;
4334
4335 mac->hw_stats = devm_kzalloc(eth->dev,
4336 sizeof(*mac->hw_stats),
4337 GFP_KERNEL);
4338 if (!mac->hw_stats) {
4339 dev_err(eth->dev, "failed to allocate counter memory\n");
4340 err = -ENOMEM;
4341 goto free_netdev;
4342 }
4343 spin_lock_init(&mac->hw_stats->stats_lock);
4344 u64_stats_init(&mac->hw_stats->syncp);
4345 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4346
4347 /* phylink create */
4348 phy_mode = of_get_phy_mode(np);
4349 if (phy_mode < 0) {
4350 dev_err(eth->dev, "incorrect phy-mode\n");
4351 err = -EINVAL;
4352 goto free_netdev;
4353 }
4354
4355 /* mac config is not set */
4356 mac->interface = PHY_INTERFACE_MODE_NA;
4357 mac->mode = MLO_AN_PHY;
4358 mac->speed = SPEED_UNKNOWN;
4359
developer9b725932022-11-24 16:25:56 +08004360 mac->tx_lpi_timer = 1;
4361
developerfd40db22021-04-29 10:08:25 +08004362 mac->phylink_config.dev = &eth->netdev[id]->dev;
4363 mac->phylink_config.type = PHYLINK_NETDEV;
4364
developer30e13e72022-11-03 10:21:24 +08004365 mac->type = 0;
4366 if (!of_property_read_string(np, "mac-type", &label)) {
4367 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4368 if (!strcasecmp(label, gdm_type(mac_type)))
4369 break;
4370 }
4371
4372 switch (mac_type) {
4373 case 0:
4374 mac->type = MTK_GDM_TYPE;
4375 break;
4376 case 1:
4377 mac->type = MTK_XGDM_TYPE;
4378 break;
4379 default:
4380 dev_warn(eth->dev, "incorrect mac-type\n");
4381 break;
4382 };
4383 }
developer089e8852022-09-28 14:43:46 +08004384
developerfd40db22021-04-29 10:08:25 +08004385 phylink = phylink_create(&mac->phylink_config,
4386 of_fwnode_handle(mac->of_node),
4387 phy_mode, &mtk_phylink_ops);
4388 if (IS_ERR(phylink)) {
4389 err = PTR_ERR(phylink);
4390 goto free_netdev;
4391 }
4392
4393 mac->phylink = phylink;
4394
developera2613e62022-07-01 18:29:37 +08004395 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4396 "fixed-link");
4397 if (fixed_node) {
4398 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4399 0, GPIOD_IN, "?");
4400 if (!IS_ERR(desc)) {
4401 struct device_node *phy_np;
4402 const char *label;
4403 int irq, phyaddr;
4404
4405 phylink_priv = &mac->phylink_priv;
4406
4407 phylink_priv->desc = desc;
4408 phylink_priv->id = id;
4409 phylink_priv->link = -1;
4410
4411 irq = gpiod_to_irq(desc);
4412 if (irq > 0) {
4413 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4414 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4415 "ethernet:fixed link", mac);
4416 }
4417
developer8b6f2402022-11-28 13:42:34 +08004418 if (!of_property_read_string(to_of_node(fixed_node),
4419 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004420 if (strlen(label) < 16) {
4421 strncpy(phylink_priv->label, label,
4422 strlen(label));
4423 } else
developer8b6f2402022-11-28 13:42:34 +08004424 dev_err(eth->dev, "insufficient space for label!\n");
4425 }
developera2613e62022-07-01 18:29:37 +08004426
4427 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4428 if (phy_np) {
4429 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4430 phylink_priv->phyaddr = phyaddr;
4431 }
4432 }
4433 fwnode_handle_put(fixed_node);
4434 }
4435
developerfd40db22021-04-29 10:08:25 +08004436 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4437 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4438 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4439 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4440
4441 eth->netdev[id]->hw_features = eth->soc->hw_features;
4442 if (eth->hwlro)
4443 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4444
4445 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4446 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4447 eth->netdev[id]->features |= eth->soc->hw_features;
4448 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4449
4450 eth->netdev[id]->irq = eth->irq[0];
4451 eth->netdev[id]->dev.of_node = np;
4452
4453 return 0;
4454
4455free_netdev:
4456 free_netdev(eth->netdev[id]);
4457 return err;
4458}
4459
developer3f28d382023-03-07 16:06:30 +08004460void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4461{
4462 struct net_device *dev, *tmp;
4463 LIST_HEAD(dev_list);
4464 int i;
4465
4466 rtnl_lock();
4467
4468 for (i = 0; i < MTK_MAC_COUNT; i++) {
4469 dev = eth->netdev[i];
4470
4471 if (!dev || !(dev->flags & IFF_UP))
4472 continue;
4473
4474 list_add_tail(&dev->close_list, &dev_list);
4475 }
4476
4477 dev_close_many(&dev_list, false);
4478
4479 eth->dma_dev = dma_dev;
4480
4481 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4482 list_del_init(&dev->close_list);
4483 dev_open(dev, NULL);
4484 }
4485
4486 rtnl_unlock();
4487}
4488
developerfd40db22021-04-29 10:08:25 +08004489static int mtk_probe(struct platform_device *pdev)
4490{
4491 struct device_node *mac_np;
4492 struct mtk_eth *eth;
4493 int err, i;
4494
4495 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4496 if (!eth)
4497 return -ENOMEM;
4498
4499 eth->soc = of_device_get_match_data(&pdev->dev);
4500
4501 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004502 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004503 eth->base = devm_platform_ioremap_resource(pdev, 0);
4504 if (IS_ERR(eth->base))
4505 return PTR_ERR(eth->base);
4506
developer089e8852022-09-28 14:43:46 +08004507 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4508 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4509 if (IS_ERR(eth->sram_base))
4510 return PTR_ERR(eth->sram_base);
4511 }
4512
developerfd40db22021-04-29 10:08:25 +08004513 if(eth->soc->has_sram) {
4514 struct resource *res;
4515 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004516 if (unlikely(!res))
4517 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004518 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4519 }
4520
developer68ce74f2023-01-03 16:11:57 +08004521 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004522 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004523
developer089e8852022-09-28 14:43:46 +08004524 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4525 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4526 if (!err) {
4527 err = dma_set_coherent_mask(&pdev->dev,
4528 DMA_BIT_MASK(36));
4529 if (err) {
4530 dev_err(&pdev->dev, "Wrong DMA config\n");
4531 return -EINVAL;
4532 }
4533 }
4534 }
4535
developerfd40db22021-04-29 10:08:25 +08004536 spin_lock_init(&eth->page_lock);
4537 spin_lock_init(&eth->tx_irq_lock);
4538 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004539 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004540
4541 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4542 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4543 "mediatek,ethsys");
4544 if (IS_ERR(eth->ethsys)) {
4545 dev_err(&pdev->dev, "no ethsys regmap found\n");
4546 return PTR_ERR(eth->ethsys);
4547 }
4548 }
4549
4550 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4551 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4552 "mediatek,infracfg");
4553 if (IS_ERR(eth->infra)) {
4554 dev_err(&pdev->dev, "no infracfg regmap found\n");
4555 return PTR_ERR(eth->infra);
4556 }
4557 }
4558
developer3f28d382023-03-07 16:06:30 +08004559 if (of_dma_is_coherent(pdev->dev.of_node)) {
4560 struct regmap *cci;
4561
4562 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4563 "cci-control-port");
4564 /* enable CPU/bus coherency */
4565 if (!IS_ERR(cci))
4566 regmap_write(cci, 0, 3);
4567 }
4568
developerfd40db22021-04-29 10:08:25 +08004569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004570 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004571 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004572 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004573 return -ENOMEM;
4574
developer089e8852022-09-28 14:43:46 +08004575 eth->xgmii->eth = eth;
4576 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004577 eth->soc->ana_rgc3);
4578
developer089e8852022-09-28 14:43:46 +08004579 if (err)
4580 return err;
4581 }
4582
4583 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4584 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4585 if (err)
4586 return err;
4587
4588 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4589 if (err)
4590 return err;
4591
4592 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4593 if (err)
4594 return err;
4595
4596 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004597 if (err)
4598 return err;
4599 }
4600
4601 if (eth->soc->required_pctl) {
4602 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4603 "mediatek,pctl");
4604 if (IS_ERR(eth->pctl)) {
4605 dev_err(&pdev->dev, "no pctl regmap found\n");
4606 return PTR_ERR(eth->pctl);
4607 }
4608 }
4609
developer18f46a82021-07-20 21:08:21 +08004610 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004611 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4612 eth->irq[i] = eth->irq[0];
4613 else
4614 eth->irq[i] = platform_get_irq(pdev, i);
4615 if (eth->irq[i] < 0) {
4616 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4617 return -ENXIO;
4618 }
4619 }
4620
4621 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4622 eth->clks[i] = devm_clk_get(eth->dev,
4623 mtk_clks_source_name[i]);
4624 if (IS_ERR(eth->clks[i])) {
4625 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4626 return -EPROBE_DEFER;
4627 if (eth->soc->required_clks & BIT(i)) {
4628 dev_err(&pdev->dev, "clock %s not found\n",
4629 mtk_clks_source_name[i]);
4630 return -EINVAL;
4631 }
4632 eth->clks[i] = NULL;
4633 }
4634 }
4635
4636 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4637 INIT_WORK(&eth->pending_work, mtk_pending_work);
4638
developer8051e042022-04-08 13:26:36 +08004639 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004640 if (err)
4641 return err;
4642
4643 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4644
4645 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4646 if (!of_device_is_compatible(mac_np,
4647 "mediatek,eth-mac"))
4648 continue;
4649
4650 if (!of_device_is_available(mac_np))
4651 continue;
4652
4653 err = mtk_add_mac(eth, mac_np);
4654 if (err) {
4655 of_node_put(mac_np);
4656 goto err_deinit_hw;
4657 }
4658 }
4659
developer18f46a82021-07-20 21:08:21 +08004660 err = mtk_napi_init(eth);
4661 if (err)
4662 goto err_free_dev;
4663
developerfd40db22021-04-29 10:08:25 +08004664 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4665 err = devm_request_irq(eth->dev, eth->irq[0],
4666 mtk_handle_irq, 0,
4667 dev_name(eth->dev), eth);
4668 } else {
4669 err = devm_request_irq(eth->dev, eth->irq[1],
4670 mtk_handle_irq_tx, 0,
4671 dev_name(eth->dev), eth);
4672 if (err)
4673 goto err_free_dev;
4674
4675 err = devm_request_irq(eth->dev, eth->irq[2],
4676 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004677 dev_name(eth->dev), &eth->rx_napi[0]);
4678 if (err)
4679 goto err_free_dev;
4680
developer793f7b42022-05-20 13:54:51 +08004681 if (MTK_MAX_IRQ_NUM > 3) {
4682 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4683 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4684 err = devm_request_irq(eth->dev,
4685 eth->irq[2 + i],
4686 mtk_handle_irq_rx, 0,
4687 dev_name(eth->dev),
4688 &eth->rx_napi[i]);
4689 if (err)
4690 goto err_free_dev;
4691 }
4692 } else {
4693 err = devm_request_irq(eth->dev, eth->irq[3],
4694 mtk_handle_fe_irq, 0,
4695 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004696 if (err)
4697 goto err_free_dev;
4698 }
4699 }
developerfd40db22021-04-29 10:08:25 +08004700 }
developer8051e042022-04-08 13:26:36 +08004701
developerfd40db22021-04-29 10:08:25 +08004702 if (err)
4703 goto err_free_dev;
4704
4705 /* No MT7628/88 support yet */
4706 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4707 err = mtk_mdio_init(eth);
4708 if (err)
4709 goto err_free_dev;
4710 }
4711
4712 for (i = 0; i < MTK_MAX_DEVS; i++) {
4713 if (!eth->netdev[i])
4714 continue;
4715
4716 err = register_netdev(eth->netdev[i]);
4717 if (err) {
4718 dev_err(eth->dev, "error bringing up device\n");
4719 goto err_deinit_mdio;
4720 } else
4721 netif_info(eth, probe, eth->netdev[i],
4722 "mediatek frame engine at 0x%08lx, irq %d\n",
4723 eth->netdev[i]->base_addr, eth->irq[0]);
4724 }
4725
4726 /* we run 2 devices on the same DMA ring so we need a dummy device
4727 * for NAPI to work
4728 */
4729 init_dummy_netdev(&eth->dummy_dev);
4730 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4731 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004732 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004733 MTK_NAPI_WEIGHT);
4734
developer18f46a82021-07-20 21:08:21 +08004735 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4736 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4737 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4738 mtk_napi_rx, MTK_NAPI_WEIGHT);
4739 }
4740
developer75e4dad2022-11-16 15:17:14 +08004741#if defined(CONFIG_XFRM_OFFLOAD)
4742 mtk_ipsec_offload_init(eth);
4743#endif
developerfd40db22021-04-29 10:08:25 +08004744 mtketh_debugfs_init(eth);
4745 debug_proc_init(eth);
4746
4747 platform_set_drvdata(pdev, eth);
4748
developer8051e042022-04-08 13:26:36 +08004749 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004750#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004751 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4752 eth->mtk_dma_monitor_timer.expires = jiffies;
4753 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004754#endif
developer8051e042022-04-08 13:26:36 +08004755
developerfd40db22021-04-29 10:08:25 +08004756 return 0;
4757
4758err_deinit_mdio:
4759 mtk_mdio_cleanup(eth);
4760err_free_dev:
4761 mtk_free_dev(eth);
4762err_deinit_hw:
4763 mtk_hw_deinit(eth);
4764
4765 return err;
4766}
4767
4768static int mtk_remove(struct platform_device *pdev)
4769{
4770 struct mtk_eth *eth = platform_get_drvdata(pdev);
4771 struct mtk_mac *mac;
4772 int i;
4773
4774 /* stop all devices to make sure that dma is properly shut down */
4775 for (i = 0; i < MTK_MAC_COUNT; i++) {
4776 if (!eth->netdev[i])
4777 continue;
4778 mtk_stop(eth->netdev[i]);
4779 mac = netdev_priv(eth->netdev[i]);
4780 phylink_disconnect_phy(mac->phylink);
4781 }
4782
4783 mtk_hw_deinit(eth);
4784
4785 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004786 netif_napi_del(&eth->rx_napi[0].napi);
4787
4788 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4789 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4790 netif_napi_del(&eth->rx_napi[i].napi);
4791 }
4792
developerfd40db22021-04-29 10:08:25 +08004793 mtk_cleanup(eth);
4794 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004795 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4796 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004797
4798 return 0;
4799}
4800
4801static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004802 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004803 .caps = MT7623_CAPS | MTK_HWLRO,
4804 .hw_features = MTK_HW_FEATURES,
4805 .required_clks = MT7623_CLKS_BITMAP,
4806 .required_pctl = true,
4807 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004808 .txrx = {
4809 .txd_size = sizeof(struct mtk_tx_dma),
4810 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004811 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004812 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4813 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4814 },
developerfd40db22021-04-29 10:08:25 +08004815};
4816
4817static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004818 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004819 .caps = MT7621_CAPS,
4820 .hw_features = MTK_HW_FEATURES,
4821 .required_clks = MT7621_CLKS_BITMAP,
4822 .required_pctl = false,
4823 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004824 .txrx = {
4825 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004826 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004827 .rxd_size = sizeof(struct mtk_rx_dma),
4828 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4829 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4830 },
developerfd40db22021-04-29 10:08:25 +08004831};
4832
4833static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004834 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004835 .ana_rgc3 = 0x2028,
4836 .caps = MT7622_CAPS | MTK_HWLRO,
4837 .hw_features = MTK_HW_FEATURES,
4838 .required_clks = MT7622_CLKS_BITMAP,
4839 .required_pctl = false,
4840 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004841 .txrx = {
4842 .txd_size = sizeof(struct mtk_tx_dma),
4843 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004844 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004845 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4846 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4847 },
developerfd40db22021-04-29 10:08:25 +08004848};
4849
4850static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004851 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004852 .caps = MT7623_CAPS | MTK_HWLRO,
4853 .hw_features = MTK_HW_FEATURES,
4854 .required_clks = MT7623_CLKS_BITMAP,
4855 .required_pctl = true,
4856 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004857 .txrx = {
4858 .txd_size = sizeof(struct mtk_tx_dma),
4859 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004860 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004861 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4862 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4863 },
developerfd40db22021-04-29 10:08:25 +08004864};
4865
4866static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004867 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004868 .ana_rgc3 = 0x128,
4869 .caps = MT7629_CAPS | MTK_HWLRO,
4870 .hw_features = MTK_HW_FEATURES,
4871 .required_clks = MT7629_CLKS_BITMAP,
4872 .required_pctl = false,
4873 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004874 .txrx = {
4875 .txd_size = sizeof(struct mtk_tx_dma),
4876 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004877 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004878 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4879 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4880 },
developerfd40db22021-04-29 10:08:25 +08004881};
4882
4883static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004884 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004885 .ana_rgc3 = 0x128,
4886 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004887 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004888 .required_clks = MT7986_CLKS_BITMAP,
4889 .required_pctl = false,
4890 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004891 .txrx = {
4892 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004893 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004894 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004895 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4896 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4897 },
developerfd40db22021-04-29 10:08:25 +08004898};
4899
developer255bba22021-07-27 15:16:33 +08004900static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004901 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004902 .ana_rgc3 = 0x128,
4903 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004904 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004905 .required_clks = MT7981_CLKS_BITMAP,
4906 .required_pctl = false,
4907 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004908 .txrx = {
4909 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004910 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004911 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004912 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4913 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4914 },
developer255bba22021-07-27 15:16:33 +08004915};
4916
developer089e8852022-09-28 14:43:46 +08004917static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004918 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08004919 .ana_rgc3 = 0x128,
4920 .caps = MT7988_CAPS,
4921 .hw_features = MTK_HW_FEATURES,
4922 .required_clks = MT7988_CLKS_BITMAP,
4923 .required_pctl = false,
4924 .has_sram = true,
4925 .txrx = {
4926 .txd_size = sizeof(struct mtk_tx_dma_v2),
4927 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004928 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08004929 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4930 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4931 },
4932};
4933
developerfd40db22021-04-29 10:08:25 +08004934static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08004935 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08004936 .caps = MT7628_CAPS,
4937 .hw_features = MTK_HW_FEATURES_MT7628,
4938 .required_clks = MT7628_CLKS_BITMAP,
4939 .required_pctl = false,
4940 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004941 .txrx = {
4942 .txd_size = sizeof(struct mtk_tx_dma),
4943 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004944 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08004945 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4946 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4947 },
developerfd40db22021-04-29 10:08:25 +08004948};
4949
4950const struct of_device_id of_mtk_match[] = {
4951 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4952 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4953 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4954 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4955 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4956 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004957 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004958 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004959 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4960 {},
4961};
4962MODULE_DEVICE_TABLE(of, of_mtk_match);
4963
4964static struct platform_driver mtk_driver = {
4965 .probe = mtk_probe,
4966 .remove = mtk_remove,
4967 .driver = {
4968 .name = "mtk_soc_eth",
4969 .of_match_table = of_mtk_match,
4970 },
4971};
4972
4973module_platform_driver(mtk_driver);
4974
4975MODULE_LICENSE("GPL");
4976MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4977MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");