blob: 55307ff263da80edc571515629994aacdc38bd8a [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080043atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080044
developerfd40db22021-04-29 10:08:25 +080045module_param_named(msg_level, mtk_msg_level, int, 0);
46MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080047DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080048
49#define MTK_ETHTOOL_STAT(x) { #x, \
50 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
51
developer68ce74f2023-01-03 16:11:57 +080052static const struct mtk_reg_map mtk_reg_map = {
53 .tx_irq_mask = 0x1a1c,
54 .tx_irq_status = 0x1a18,
55 .pdma = {
56 .rx_ptr = 0x0900,
57 .rx_cnt_cfg = 0x0904,
58 .pcrx_ptr = 0x0908,
59 .glo_cfg = 0x0a04,
60 .rst_idx = 0x0a08,
61 .delay_irq = 0x0a0c,
62 .irq_status = 0x0a20,
63 .irq_mask = 0x0a28,
64 .int_grp = 0x0a50,
65 .int_grp2 = 0x0a54,
66 },
67 .qdma = {
68 .qtx_cfg = 0x1800,
69 .qtx_sch = 0x1804,
70 .rx_ptr = 0x1900,
71 .rx_cnt_cfg = 0x1904,
72 .qcrx_ptr = 0x1908,
73 .glo_cfg = 0x1a04,
74 .rst_idx = 0x1a08,
75 .delay_irq = 0x1a0c,
76 .fc_th = 0x1a10,
77 .tx_sch_rate = 0x1a14,
78 .int_grp = 0x1a20,
79 .int_grp2 = 0x1a24,
80 .hred2 = 0x1a44,
81 .ctx_ptr = 0x1b00,
82 .dtx_ptr = 0x1b04,
83 .crx_ptr = 0x1b10,
84 .drx_ptr = 0x1b14,
85 .fq_head = 0x1b20,
86 .fq_tail = 0x1b24,
87 .fq_count = 0x1b28,
88 .fq_blen = 0x1b2c,
89 },
90 .gdm1_cnt = 0x2400,
91 .gdma_to_ppe0 = 0x4444,
92 .ppe_base = {
93 [0] = 0x0c00,
94 },
95 .wdma_base = {
96 [0] = 0x2800,
97 [1] = 0x2c00,
98 },
99};
100
101static const struct mtk_reg_map mt7628_reg_map = {
102 .tx_irq_mask = 0x0a28,
103 .tx_irq_status = 0x0a20,
104 .pdma = {
105 .rx_ptr = 0x0900,
106 .rx_cnt_cfg = 0x0904,
107 .pcrx_ptr = 0x0908,
108 .glo_cfg = 0x0a04,
109 .rst_idx = 0x0a08,
110 .delay_irq = 0x0a0c,
111 .irq_status = 0x0a20,
112 .irq_mask = 0x0a28,
113 .int_grp = 0x0a50,
114 .int_grp2 = 0x0a54,
115 },
116};
117
118static const struct mtk_reg_map mt7986_reg_map = {
119 .tx_irq_mask = 0x461c,
120 .tx_irq_status = 0x4618,
121 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800122 .rx_ptr = 0x4100,
123 .rx_cnt_cfg = 0x4104,
124 .pcrx_ptr = 0x4108,
125 .glo_cfg = 0x4204,
126 .rst_idx = 0x4208,
127 .delay_irq = 0x420c,
128 .irq_status = 0x4220,
129 .irq_mask = 0x4228,
130 .int_grp = 0x4250,
131 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800132 },
133 .qdma = {
134 .qtx_cfg = 0x4400,
135 .qtx_sch = 0x4404,
136 .rx_ptr = 0x4500,
137 .rx_cnt_cfg = 0x4504,
138 .qcrx_ptr = 0x4508,
139 .glo_cfg = 0x4604,
140 .rst_idx = 0x4608,
141 .delay_irq = 0x460c,
142 .fc_th = 0x4610,
143 .int_grp = 0x4620,
144 .int_grp2 = 0x4624,
145 .hred2 = 0x4644,
146 .ctx_ptr = 0x4700,
147 .dtx_ptr = 0x4704,
148 .crx_ptr = 0x4710,
149 .drx_ptr = 0x4714,
150 .fq_head = 0x4720,
151 .fq_tail = 0x4724,
152 .fq_count = 0x4728,
153 .fq_blen = 0x472c,
154 .tx_sch_rate = 0x4798,
155 },
156 .gdm1_cnt = 0x1c00,
157 .gdma_to_ppe0 = 0x3333,
158 .ppe_base = {
159 [0] = 0x2000,
160 [1] = 0x2400,
161 },
162 .wdma_base = {
163 [0] = 0x4800,
164 [1] = 0x4c00,
165 },
166};
167
168static const struct mtk_reg_map mt7988_reg_map = {
169 .tx_irq_mask = 0x461c,
170 .tx_irq_status = 0x4618,
171 .pdma = {
172 .rx_ptr = 0x6900,
173 .rx_cnt_cfg = 0x6904,
174 .pcrx_ptr = 0x6908,
175 .glo_cfg = 0x6a04,
176 .rst_idx = 0x6a08,
177 .delay_irq = 0x6a0c,
178 .irq_status = 0x6a20,
179 .irq_mask = 0x6a28,
180 .int_grp = 0x6a50,
181 .int_grp2 = 0x6a54,
182 },
183 .qdma = {
184 .qtx_cfg = 0x4400,
185 .qtx_sch = 0x4404,
186 .rx_ptr = 0x4500,
187 .rx_cnt_cfg = 0x4504,
188 .qcrx_ptr = 0x4508,
189 .glo_cfg = 0x4604,
190 .rst_idx = 0x4608,
191 .delay_irq = 0x460c,
192 .fc_th = 0x4610,
193 .int_grp = 0x4620,
194 .int_grp2 = 0x4624,
195 .hred2 = 0x4644,
196 .ctx_ptr = 0x4700,
197 .dtx_ptr = 0x4704,
198 .crx_ptr = 0x4710,
199 .drx_ptr = 0x4714,
200 .fq_head = 0x4720,
201 .fq_tail = 0x4724,
202 .fq_count = 0x4728,
203 .fq_blen = 0x472c,
204 .tx_sch_rate = 0x4798,
205 },
206 .gdm1_cnt = 0x1c00,
207 .gdma_to_ppe0 = 0x3333,
208 .ppe_base = {
209 [0] = 0x2000,
210 [1] = 0x2400,
211 [2] = 0x2c00,
212 },
213 .wdma_base = {
214 [0] = 0x4800,
215 [1] = 0x4c00,
216 [2] = 0x5000,
217 },
218};
219
developerfd40db22021-04-29 10:08:25 +0800220/* strings used by ethtool */
221static const struct mtk_ethtool_stats {
222 char str[ETH_GSTRING_LEN];
223 u32 offset;
224} mtk_ethtool_stats[] = {
225 MTK_ETHTOOL_STAT(tx_bytes),
226 MTK_ETHTOOL_STAT(tx_packets),
227 MTK_ETHTOOL_STAT(tx_skip),
228 MTK_ETHTOOL_STAT(tx_collisions),
229 MTK_ETHTOOL_STAT(rx_bytes),
230 MTK_ETHTOOL_STAT(rx_packets),
231 MTK_ETHTOOL_STAT(rx_overflow),
232 MTK_ETHTOOL_STAT(rx_fcs_errors),
233 MTK_ETHTOOL_STAT(rx_short_errors),
234 MTK_ETHTOOL_STAT(rx_long_errors),
235 MTK_ETHTOOL_STAT(rx_checksum_errors),
236 MTK_ETHTOOL_STAT(rx_flow_control_packets),
237};
238
239static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800240 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
241 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800242 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
243 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800244 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
245 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
246 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
247 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
248 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
249 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
250 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
251 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
252 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800253};
254
255void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
256{
257 __raw_writel(val, eth->base + reg);
258}
259
260u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
261{
262 return __raw_readl(eth->base + reg);
263}
264
265u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
266{
267 u32 val;
268
269 val = mtk_r32(eth, reg);
270 val &= ~mask;
271 val |= set;
272 mtk_w32(eth, val, reg);
273 return reg;
274}
275
276static int mtk_mdio_busy_wait(struct mtk_eth *eth)
277{
278 unsigned long t_start = jiffies;
279
280 while (1) {
281 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
282 return 0;
283 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
284 break;
developerc4671b22021-05-28 13:16:42 +0800285 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800286 }
287
288 dev_err(eth->dev, "mdio: MDIO timeout\n");
289 return -1;
290}
291
developer599cda42022-05-24 15:13:31 +0800292u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
293 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800294{
295 if (mtk_mdio_busy_wait(eth))
296 return -1;
297
298 write_data &= 0xffff;
299
developer599cda42022-05-24 15:13:31 +0800300 if (phy_reg & MII_ADDR_C45) {
301 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
302 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
303 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
304 MTK_PHY_IAC);
305
306 if (mtk_mdio_busy_wait(eth))
307 return -1;
308
309 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
310 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
311 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
312 MTK_PHY_IAC);
313 } else {
314 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
315 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
316 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
317 MTK_PHY_IAC);
318 }
developerfd40db22021-04-29 10:08:25 +0800319
320 if (mtk_mdio_busy_wait(eth))
321 return -1;
322
323 return 0;
324}
325
developer599cda42022-05-24 15:13:31 +0800326u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800327{
328 u32 d;
329
330 if (mtk_mdio_busy_wait(eth))
331 return 0xffff;
332
developer599cda42022-05-24 15:13:31 +0800333 if (phy_reg & MII_ADDR_C45) {
334 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
335 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
336 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
337 MTK_PHY_IAC);
338
339 if (mtk_mdio_busy_wait(eth))
340 return 0xffff;
341
342 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
343 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
344 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
345 MTK_PHY_IAC);
346 } else {
347 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
348 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
349 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
350 MTK_PHY_IAC);
351 }
developerfd40db22021-04-29 10:08:25 +0800352
353 if (mtk_mdio_busy_wait(eth))
354 return 0xffff;
355
356 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
357
358 return d;
359}
360
361static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
362 int phy_reg, u16 val)
363{
364 struct mtk_eth *eth = bus->priv;
365
366 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
367}
368
369static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
370{
371 struct mtk_eth *eth = bus->priv;
372
373 return _mtk_mdio_read(eth, phy_addr, phy_reg);
374}
375
developerabeadd52022-08-15 11:26:44 +0800376static int mtk_mdio_reset(struct mii_bus *bus)
377{
378 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
379 * we just need to wait until device ready.
380 */
381 mdelay(20);
382
383 return 0;
384}
385
developerfd40db22021-04-29 10:08:25 +0800386static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
387 phy_interface_t interface)
388{
developer543e7922022-12-01 11:24:47 +0800389 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800390
391 /* Check DDR memory type.
392 * Currently TRGMII mode with DDR2 memory is not supported.
393 */
394 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
395 if (interface == PHY_INTERFACE_MODE_TRGMII &&
396 val & SYSCFG_DRAM_TYPE_DDR2) {
397 dev_err(eth->dev,
398 "TRGMII mode with DDR2 memory is not supported!\n");
399 return -EOPNOTSUPP;
400 }
401
402 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
403 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
404
405 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
406 ETHSYS_TRGMII_MT7621_MASK, val);
407
408 return 0;
409}
410
411static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
412 phy_interface_t interface, int speed)
413{
414 u32 val;
415 int ret;
416
417 if (interface == PHY_INTERFACE_MODE_TRGMII) {
418 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
419 val = 500000000;
420 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
421 if (ret)
422 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
423 return;
424 }
425
426 val = (speed == SPEED_1000) ?
427 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
428 mtk_w32(eth, val, INTF_MODE);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
431 ETHSYS_TRGMII_CLK_SEL362_5,
432 ETHSYS_TRGMII_CLK_SEL362_5);
433
434 val = (speed == SPEED_1000) ? 250000000 : 500000000;
435 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
436 if (ret)
437 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
438
439 val = (speed == SPEED_1000) ?
440 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
441 mtk_w32(eth, val, TRGMII_RCK_CTRL);
442
443 val = (speed == SPEED_1000) ?
444 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
445 mtk_w32(eth, val, TRGMII_TCK_CTRL);
446}
447
developer089e8852022-09-28 14:43:46 +0800448static void mtk_setup_bridge_switch(struct mtk_eth *eth)
449{
450 int val;
451
452 /* Force Port1 XGMAC Link Up */
453 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800454 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800455 MTK_XGMAC_STS(MTK_GMAC1_ID));
456
457 /* Adjust GSW bridge IPG to 11*/
458 val = mtk_r32(eth, MTK_GSW_CFG);
459 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
460 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
461 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
462 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800463}
464
developer9b725932022-11-24 16:25:56 +0800465static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
466{
467 struct mtk_eth *eth = mac->hw;
468 u32 mcr, mcr_cur;
469 u32 val;
470
471 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
472 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
473
474 if (enable) {
475 mac->tx_lpi_enabled = 1;
476
477 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
478 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
479 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
480 mac->tx_lpi_timer) |
481 FIELD_PREP(MAC_EEE_RESV0, 14);
482 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
483
484 switch (mac->speed) {
485 case SPEED_1000:
486 mcr |= MAC_MCR_FORCE_EEE1000;
487 break;
488 case SPEED_100:
489 mcr |= MAC_MCR_FORCE_EEE100;
490 break;
491 };
492 } else {
493 mac->tx_lpi_enabled = 0;
494
495 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
496 }
497
498 /* Only update control register when needed! */
499 if (mcr != mcr_cur)
500 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
501}
502
developer0fef5222023-04-26 14:48:31 +0800503static int mtk_get_hwver(struct mtk_eth *eth)
504{
505 struct device_node *np;
506 struct regmap *hwver;
507 u32 info = 0;
508
509 eth->hwver = MTK_HWID_V1;
510
511 np = of_parse_phandle(eth->dev->of_node, "mediatek,hwver", 0);
512 if (!np)
513 return -EINVAL;
514
515 hwver = syscon_node_to_regmap(np);
516 if (IS_ERR(hwver))
517 return PTR_ERR(hwver);
518
519 regmap_read(hwver, 0x8, &info);
520
521 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
522 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_3, info);
523 else
524 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_1_2, info);
525
526 of_node_put(np);
527
528 return 0;
529}
530
developer4e8a3fd2023-04-10 18:05:44 +0800531static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
532 phy_interface_t interface)
533{
534 struct mtk_mac *mac = container_of(config, struct mtk_mac,
535 phylink_config);
536 struct mtk_eth *eth = mac->hw;
537 unsigned int sid;
538
539 if (interface == PHY_INTERFACE_MODE_SGMII ||
540 phy_interface_mode_is_8023z(interface)) {
541 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
542 0 : mtk_mac2xgmii_id(eth, mac->id);
543
544 return mtk_sgmii_select_pcs(eth->sgmii, sid);
545 } else if (interface == PHY_INTERFACE_MODE_USXGMII ||
546 interface == PHY_INTERFACE_MODE_10GKR ||
547 interface == PHY_INTERFACE_MODE_5GBASER) {
548 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
549 mac->id != MTK_GMAC1_ID) {
550 sid = mtk_mac2xgmii_id(eth, mac->id);
551
552 return mtk_usxgmii_select_pcs(eth->usxgmii, sid);
553 }
554 }
555
556 return NULL;
557}
558
developerfd40db22021-04-29 10:08:25 +0800559static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
560 const struct phylink_link_state *state)
561{
562 struct mtk_mac *mac = container_of(config, struct mtk_mac,
563 phylink_config);
564 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800565 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800566 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800567 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800568
569 /* MT76x8 has no hardware settings between for the MAC */
570 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
571 mac->interface != state->interface) {
572 /* Setup soc pin functions */
573 switch (state->interface) {
574 case PHY_INTERFACE_MODE_TRGMII:
575 if (mac->id)
576 goto err_phy;
577 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
578 MTK_GMAC1_TRGMII))
579 goto err_phy;
580 /* fall through */
581 case PHY_INTERFACE_MODE_RGMII_TXID:
582 case PHY_INTERFACE_MODE_RGMII_RXID:
583 case PHY_INTERFACE_MODE_RGMII_ID:
584 case PHY_INTERFACE_MODE_RGMII:
585 case PHY_INTERFACE_MODE_MII:
586 case PHY_INTERFACE_MODE_REVMII:
587 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800588 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800589 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
590 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
591 if (err)
592 goto init_err;
593 }
594 break;
595 case PHY_INTERFACE_MODE_1000BASEX:
596 case PHY_INTERFACE_MODE_2500BASEX:
597 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800598 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800599 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
600 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
601 if (err)
602 goto init_err;
603 }
604 break;
605 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800606 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800607 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
608 err = mtk_gmac_gephy_path_setup(eth, mac->id);
609 if (err)
610 goto init_err;
611 }
612 break;
developer30e13e72022-11-03 10:21:24 +0800613 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800614 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800615 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
616 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
617 if (err)
618 goto init_err;
619 }
620 break;
developer089e8852022-09-28 14:43:46 +0800621 case PHY_INTERFACE_MODE_USXGMII:
622 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800623 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800624 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800625 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
626 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
627 if (err)
628 goto init_err;
629 }
630 break;
developerfd40db22021-04-29 10:08:25 +0800631 default:
632 goto err_phy;
633 }
634
635 /* Setup clock for 1st gmac */
636 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
637 !phy_interface_mode_is_8023z(state->interface) &&
638 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
639 if (MTK_HAS_CAPS(mac->hw->soc->caps,
640 MTK_TRGMII_MT7621_CLK)) {
641 if (mt7621_gmac0_rgmii_adjust(mac->hw,
642 state->interface))
643 goto err_phy;
644 } else {
645 mtk_gmac0_rgmii_adjust(mac->hw,
646 state->interface,
647 state->speed);
648
649 /* mt7623_pad_clk_setup */
650 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
651 mtk_w32(mac->hw,
652 TD_DM_DRVP(8) | TD_DM_DRVN(8),
653 TRGMII_TD_ODT(i));
654
655 /* Assert/release MT7623 RXC reset */
656 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
657 TRGMII_RCK_CTRL);
658 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
659 }
660 }
661
662 ge_mode = 0;
663 switch (state->interface) {
664 case PHY_INTERFACE_MODE_MII:
665 case PHY_INTERFACE_MODE_GMII:
666 ge_mode = 1;
667 break;
668 case PHY_INTERFACE_MODE_REVMII:
669 ge_mode = 2;
670 break;
671 case PHY_INTERFACE_MODE_RMII:
672 if (mac->id)
673 goto err_phy;
674 ge_mode = 3;
675 break;
676 default:
677 break;
678 }
679
680 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800681 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800682 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
683 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
684 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
685 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800686 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800687
688 mac->interface = state->interface;
689 }
690
691 /* SGMII */
692 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
693 phy_interface_mode_is_8023z(state->interface)) {
694 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
695 * being setup done.
696 */
developerd82e8372022-02-09 15:00:09 +0800697 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800698 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
699
700 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
701 SYSCFG0_SGMII_MASK,
702 ~(u32)SYSCFG0_SGMII_MASK);
703
704 /* Decide how GMAC and SGMIISYS be mapped */
705 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
706 0 : mac->id;
707
developer4e8a3fd2023-04-10 18:05:44 +0800708 /* Save the syscfg0 value for mac_finish */
709 mac->syscfg0 = val;
developerd82e8372022-02-09 15:00:09 +0800710 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800711 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800712 state->interface == PHY_INTERFACE_MODE_10GKR ||
713 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer4e8a3fd2023-04-10 18:05:44 +0800714 /* Nothing to do */
developerfd40db22021-04-29 10:08:25 +0800715 } else if (phylink_autoneg_inband(mode)) {
716 dev_err(eth->dev,
717 "In-band mode not supported in non SGMII mode!\n");
718 return;
719 }
720
721 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800722 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800723 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
724 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800725
developer089e8852022-09-28 14:43:46 +0800726 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
727 switch (mac->id) {
728 case MTK_GMAC1_ID:
729 mtk_setup_bridge_switch(eth);
730 break;
developer2b9bc722023-03-09 11:48:44 +0800731 case MTK_GMAC2_ID:
732 force_link = (mac->interface ==
733 PHY_INTERFACE_MODE_XGMII) ?
734 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
735 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
736 mtk_w32(eth, val | force_link,
737 MTK_XGMAC_STS(mac->id));
738 break;
developer089e8852022-09-28 14:43:46 +0800739 case MTK_GMAC3_ID:
740 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800741 mtk_w32(eth,
742 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800743 MTK_XGMAC_STS(mac->id));
744 break;
745 }
746 }
developer82eae452023-02-13 10:04:09 +0800747 } else if (mac->type == MTK_GDM_TYPE) {
748 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
749 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
750 MTK_GDMA_EG_CTRL(mac->id));
751
752 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
753 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800754 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800755 case MTK_GMAC3_ID:
756 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800757 mtk_w32(eth,
758 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800759 MTK_XGMAC_STS(mac->id));
760 break;
761 }
762 }
763
developer4e8a3fd2023-04-10 18:05:44 +0800764 /* FIXME: In current hardware design, we have to reset FE
765 * when swtiching XGDM to GDM. Therefore, here trigger an SER
766 * to let GDM go back to the initial state.
767 */
developer82eae452023-02-13 10:04:09 +0800768 if (mac->type != mac_type) {
769 if (atomic_read(&reset_pending) == 0) {
770 atomic_inc(&force);
771 schedule_work(&eth->pending_work);
772 atomic_inc(&reset_pending);
773 } else
774 atomic_dec(&reset_pending);
775 }
developerfd40db22021-04-29 10:08:25 +0800776 }
777
developerfd40db22021-04-29 10:08:25 +0800778 return;
779
780err_phy:
781 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
782 mac->id, phy_modes(state->interface));
783 return;
784
785init_err:
786 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
787 mac->id, phy_modes(state->interface), err);
788}
789
developer4e8a3fd2023-04-10 18:05:44 +0800790static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
791 phy_interface_t interface)
792{
793 struct mtk_mac *mac = container_of(config, struct mtk_mac,
794 phylink_config);
795 struct mtk_eth *eth = mac->hw;
796
797 /* Enable SGMII */
798 if (interface == PHY_INTERFACE_MODE_SGMII ||
799 phy_interface_mode_is_8023z(interface))
800 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
801 SYSCFG0_SGMII_MASK, mac->syscfg0);
802
803 return 0;
804}
805
developer089e8852022-09-28 14:43:46 +0800806static int mtk_mac_pcs_get_state(struct phylink_config *config,
807 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800808{
809 struct mtk_mac *mac = container_of(config, struct mtk_mac,
810 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800811
developer089e8852022-09-28 14:43:46 +0800812 if (mac->type == MTK_XGDM_TYPE) {
813 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800814
developer089e8852022-09-28 14:43:46 +0800815 if (mac->id == MTK_GMAC2_ID)
816 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800817
developer4e8a3fd2023-04-10 18:05:44 +0800818 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800819
820 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
821 case 0:
822 state->speed = SPEED_10000;
823 break;
824 case 1:
825 state->speed = SPEED_5000;
826 break;
827 case 2:
828 state->speed = SPEED_2500;
829 break;
830 case 3:
831 state->speed = SPEED_1000;
832 break;
833 }
834
developer82eae452023-02-13 10:04:09 +0800835 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800836 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
837 } else if (mac->type == MTK_GDM_TYPE) {
838 struct mtk_eth *eth = mac->hw;
developer4e8a3fd2023-04-10 18:05:44 +0800839 struct mtk_sgmii *ss = eth->sgmii;
developer089e8852022-09-28 14:43:46 +0800840 u32 id = mtk_mac2xgmii_id(eth, mac->id);
841 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer38afb1a2023-04-17 09:57:27 +0800842 u32 bm, adv, rgc3, sgm_mode;
developer089e8852022-09-28 14:43:46 +0800843
developer82eae452023-02-13 10:04:09 +0800844 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800845
developer38afb1a2023-04-17 09:57:27 +0800846 regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm);
847 if (bm & SGMII_AN_ENABLE) {
developer4e8a3fd2023-04-10 18:05:44 +0800848 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800849 SGMSYS_PCS_ADVERTISE, &adv);
developer089e8852022-09-28 14:43:46 +0800850
developer38afb1a2023-04-17 09:57:27 +0800851 phylink_mii_c22_pcs_decode_state(
852 state,
853 FIELD_GET(SGMII_BMSR, bm),
854 FIELD_GET(SGMII_LPA, adv));
developer089e8852022-09-28 14:43:46 +0800855 } else {
developer38afb1a2023-04-17 09:57:27 +0800856 state->link = !!(bm & SGMII_LINK_STATYS);
developer089e8852022-09-28 14:43:46 +0800857
developer38afb1a2023-04-17 09:57:27 +0800858 regmap_read(ss->pcs[id].regmap,
859 SGMSYS_SGMII_MODE, &sgm_mode);
developer089e8852022-09-28 14:43:46 +0800860
developer38afb1a2023-04-17 09:57:27 +0800861 switch (sgm_mode & SGMII_SPEED_MASK) {
862 case SGMII_SPEED_10:
developer089e8852022-09-28 14:43:46 +0800863 state->speed = SPEED_10;
864 break;
developer38afb1a2023-04-17 09:57:27 +0800865 case SGMII_SPEED_100:
developer089e8852022-09-28 14:43:46 +0800866 state->speed = SPEED_100;
867 break;
developer38afb1a2023-04-17 09:57:27 +0800868 case SGMII_SPEED_1000:
developer4e8a3fd2023-04-10 18:05:44 +0800869 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800870 ss->pcs[id].ana_rgc3, &rgc3);
871 rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3);
developer4e8a3fd2023-04-10 18:05:44 +0800872 state->speed = rgc3 ? SPEED_2500 : SPEED_1000;
developer089e8852022-09-28 14:43:46 +0800873 break;
874 }
developer38afb1a2023-04-17 09:57:27 +0800875
876 if (sgm_mode & SGMII_DUPLEX_HALF)
877 state->duplex = DUPLEX_HALF;
878 else
879 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800880 }
881
882 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
883 if (pmsr & MAC_MSR_RX_FC)
884 state->pause |= MLO_PAUSE_RX;
885 if (pmsr & MAC_MSR_TX_FC)
886 state->pause |= MLO_PAUSE_TX;
887 }
developerfd40db22021-04-29 10:08:25 +0800888
889 return 1;
890}
891
developerfd40db22021-04-29 10:08:25 +0800892static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
893 phy_interface_t interface)
894{
895 struct mtk_mac *mac = container_of(config, struct mtk_mac,
896 phylink_config);
developer089e8852022-09-28 14:43:46 +0800897 u32 mcr;
898
899 if (mac->type == MTK_GDM_TYPE) {
900 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
901 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
902 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
903 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
904 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800905
developer089e8852022-09-28 14:43:46 +0800906 mcr &= 0xfffffff0;
907 mcr |= XMAC_MCR_TRX_DISABLE;
908 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
909 }
developerfd40db22021-04-29 10:08:25 +0800910}
911
912static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
913 phy_interface_t interface,
914 struct phy_device *phy)
915{
916 struct mtk_mac *mac = container_of(config, struct mtk_mac,
917 phylink_config);
developer089e8852022-09-28 14:43:46 +0800918 u32 mcr, mcr_cur;
919
developer9b725932022-11-24 16:25:56 +0800920 mac->speed = speed;
921
developer089e8852022-09-28 14:43:46 +0800922 if (mac->type == MTK_GDM_TYPE) {
923 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
924 mcr = mcr_cur;
925 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
926 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
927 MAC_MCR_FORCE_RX_FC);
928 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
929 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
930
931 /* Configure speed */
932 switch (speed) {
933 case SPEED_2500:
934 case SPEED_1000:
935 mcr |= MAC_MCR_SPEED_1000;
936 break;
937 case SPEED_100:
938 mcr |= MAC_MCR_SPEED_100;
939 break;
940 }
941
942 /* Configure duplex */
943 if (duplex == DUPLEX_FULL)
944 mcr |= MAC_MCR_FORCE_DPX;
945
946 /* Configure pause modes -
947 * phylink will avoid these for half duplex
948 */
949 if (tx_pause)
950 mcr |= MAC_MCR_FORCE_TX_FC;
951 if (rx_pause)
952 mcr |= MAC_MCR_FORCE_RX_FC;
953
954 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
955
956 /* Only update control register when needed! */
957 if (mcr != mcr_cur)
958 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800959
960 if (mode == MLO_AN_PHY && phy)
961 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800962 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
963 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
964
965 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
966 /* Configure pause modes -
967 * phylink will avoid these for half duplex
968 */
969 if (tx_pause)
970 mcr |= XMAC_MCR_FORCE_TX_FC;
971 if (rx_pause)
972 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800973
developer089e8852022-09-28 14:43:46 +0800974 mcr &= ~(XMAC_MCR_TRX_DISABLE);
975 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
976 }
developerfd40db22021-04-29 10:08:25 +0800977}
978
979static void mtk_validate(struct phylink_config *config,
980 unsigned long *supported,
981 struct phylink_link_state *state)
982{
983 struct mtk_mac *mac = container_of(config, struct mtk_mac,
984 phylink_config);
985 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
986
987 if (state->interface != PHY_INTERFACE_MODE_NA &&
988 state->interface != PHY_INTERFACE_MODE_MII &&
989 state->interface != PHY_INTERFACE_MODE_GMII &&
990 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
991 phy_interface_mode_is_rgmii(state->interface)) &&
992 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
993 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
994 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
995 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800996 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800997 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
998 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800999 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1000 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
1001 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1002 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +08001003 linkmode_zero(supported);
1004 return;
1005 }
1006
1007 phylink_set_port_modes(mask);
1008 phylink_set(mask, Autoneg);
1009
1010 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +08001011 case PHY_INTERFACE_MODE_USXGMII:
1012 case PHY_INTERFACE_MODE_10GKR:
1013 phylink_set(mask, 10000baseKR_Full);
1014 phylink_set(mask, 10000baseT_Full);
1015 phylink_set(mask, 10000baseCR_Full);
1016 phylink_set(mask, 10000baseSR_Full);
1017 phylink_set(mask, 10000baseLR_Full);
1018 phylink_set(mask, 10000baseLRM_Full);
1019 phylink_set(mask, 10000baseER_Full);
1020 phylink_set(mask, 100baseT_Half);
1021 phylink_set(mask, 100baseT_Full);
1022 phylink_set(mask, 1000baseT_Half);
1023 phylink_set(mask, 1000baseT_Full);
1024 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +08001025 phylink_set(mask, 2500baseT_Full);
1026 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001027 break;
developerfd40db22021-04-29 10:08:25 +08001028 case PHY_INTERFACE_MODE_TRGMII:
1029 phylink_set(mask, 1000baseT_Full);
1030 break;
developer30e13e72022-11-03 10:21:24 +08001031 case PHY_INTERFACE_MODE_XGMII:
1032 /* fall through */
developerfd40db22021-04-29 10:08:25 +08001033 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +08001034 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +08001035 /* fall through; */
1036 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +08001037 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001038 phylink_set(mask, 2500baseT_Full);
1039 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001040 case PHY_INTERFACE_MODE_GMII:
1041 case PHY_INTERFACE_MODE_RGMII:
1042 case PHY_INTERFACE_MODE_RGMII_ID:
1043 case PHY_INTERFACE_MODE_RGMII_RXID:
1044 case PHY_INTERFACE_MODE_RGMII_TXID:
1045 phylink_set(mask, 1000baseT_Half);
1046 /* fall through */
1047 case PHY_INTERFACE_MODE_SGMII:
1048 phylink_set(mask, 1000baseT_Full);
1049 phylink_set(mask, 1000baseX_Full);
1050 /* fall through */
1051 case PHY_INTERFACE_MODE_MII:
1052 case PHY_INTERFACE_MODE_RMII:
1053 case PHY_INTERFACE_MODE_REVMII:
1054 case PHY_INTERFACE_MODE_NA:
1055 default:
1056 phylink_set(mask, 10baseT_Half);
1057 phylink_set(mask, 10baseT_Full);
1058 phylink_set(mask, 100baseT_Half);
1059 phylink_set(mask, 100baseT_Full);
1060 break;
1061 }
1062
1063 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001064
1065 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1066 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001067 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001068 phylink_set(mask, 10000baseSR_Full);
1069 phylink_set(mask, 10000baseLR_Full);
1070 phylink_set(mask, 10000baseLRM_Full);
1071 phylink_set(mask, 10000baseER_Full);
1072 phylink_set(mask, 1000baseKX_Full);
1073 phylink_set(mask, 1000baseT_Full);
1074 phylink_set(mask, 1000baseX_Full);
1075 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001076 phylink_set(mask, 2500baseT_Full);
1077 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001078 }
developerfd40db22021-04-29 10:08:25 +08001079 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1080 phylink_set(mask, 1000baseT_Full);
1081 phylink_set(mask, 1000baseX_Full);
1082 phylink_set(mask, 2500baseX_Full);
1083 }
1084 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1085 phylink_set(mask, 1000baseT_Full);
1086 phylink_set(mask, 1000baseT_Half);
1087 phylink_set(mask, 1000baseX_Full);
1088 }
1089 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1090 phylink_set(mask, 1000baseT_Full);
1091 phylink_set(mask, 1000baseT_Half);
1092 }
1093 }
1094
developer30e13e72022-11-03 10:21:24 +08001095 if (mac->type == MTK_XGDM_TYPE) {
1096 phylink_clear(mask, 10baseT_Half);
1097 phylink_clear(mask, 100baseT_Half);
1098 phylink_clear(mask, 1000baseT_Half);
1099 }
1100
developerfd40db22021-04-29 10:08:25 +08001101 phylink_set(mask, Pause);
1102 phylink_set(mask, Asym_Pause);
1103
1104 linkmode_and(supported, supported, mask);
1105 linkmode_and(state->advertising, state->advertising, mask);
1106
1107 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1108 * to advertise both, only report advertising at 2500BaseX.
1109 */
1110 phylink_helper_basex_speed(state);
1111}
1112
1113static const struct phylink_mac_ops mtk_phylink_ops = {
1114 .validate = mtk_validate,
developer4e8a3fd2023-04-10 18:05:44 +08001115 .mac_select_pcs = mtk_mac_select_pcs,
developer089e8852022-09-28 14:43:46 +08001116 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001117 .mac_config = mtk_mac_config,
developer4e8a3fd2023-04-10 18:05:44 +08001118 .mac_finish = mtk_mac_finish,
developerfd40db22021-04-29 10:08:25 +08001119 .mac_link_down = mtk_mac_link_down,
1120 .mac_link_up = mtk_mac_link_up,
1121};
1122
developerc4d8da72023-03-16 14:37:28 +08001123static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001124{
1125 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001126 int max_clk = 2500000, divider;
developer778e4122023-04-20 16:09:32 +08001127 int ret = 0;
developerc8acd8d2022-11-10 09:07:10 +08001128 u32 val;
developerfd40db22021-04-29 10:08:25 +08001129
1130 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1131 if (!mii_np) {
1132 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1133 return -ENODEV;
1134 }
1135
1136 if (!of_device_is_available(mii_np)) {
1137 ret = -ENODEV;
1138 goto err_put_node;
1139 }
1140
developerc4d8da72023-03-16 14:37:28 +08001141 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1142 if (val > MDC_MAX_FREQ ||
1143 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1144 dev_err(eth->dev, "MDIO clock frequency out of range");
1145 ret = -EINVAL;
1146 goto err_put_node;
1147 }
developerc8acd8d2022-11-10 09:07:10 +08001148 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001149 }
developerc8acd8d2022-11-10 09:07:10 +08001150
developerc4d8da72023-03-16 14:37:28 +08001151 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001152
1153 /* Configure MDC Turbo Mode */
1154 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1155 val = mtk_r32(eth, MTK_MAC_MISC);
1156 val |= MISC_MDC_TURBO;
1157 mtk_w32(eth, val, MTK_MAC_MISC);
1158 } else {
1159 val = mtk_r32(eth, MTK_PPSC);
1160 val |= PPSC_MDC_TURBO;
1161 mtk_w32(eth, val, MTK_PPSC);
1162 }
1163
1164 /* Configure MDC Divider */
1165 val = mtk_r32(eth, MTK_PPSC);
1166 val &= ~PPSC_MDC_CFG;
1167 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1168 mtk_w32(eth, val, MTK_PPSC);
1169
developerc4d8da72023-03-16 14:37:28 +08001170 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1171
1172err_put_node:
1173 of_node_put(mii_np);
1174 return ret;
1175}
1176
1177static int mtk_mdio_init(struct mtk_eth *eth)
1178{
1179 struct device_node *mii_np;
1180 int ret;
1181
1182 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1183 if (!mii_np) {
1184 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1185 return -ENODEV;
1186 }
1187
1188 if (!of_device_is_available(mii_np)) {
1189 ret = -ENODEV;
1190 goto err_put_node;
1191 }
1192
1193 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1194 if (!eth->mii_bus) {
1195 ret = -ENOMEM;
1196 goto err_put_node;
1197 }
1198
1199 eth->mii_bus->name = "mdio";
1200 eth->mii_bus->read = mtk_mdio_read;
1201 eth->mii_bus->write = mtk_mdio_write;
1202 eth->mii_bus->reset = mtk_mdio_reset;
1203 eth->mii_bus->priv = eth;
1204 eth->mii_bus->parent = eth->dev;
1205
1206 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1207 ret = -ENOMEM;
1208 goto err_put_node;
1209 }
developerc8acd8d2022-11-10 09:07:10 +08001210
developerfd40db22021-04-29 10:08:25 +08001211 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1212
1213err_put_node:
1214 of_node_put(mii_np);
1215 return ret;
1216}
1217
1218static void mtk_mdio_cleanup(struct mtk_eth *eth)
1219{
1220 if (!eth->mii_bus)
1221 return;
1222
1223 mdiobus_unregister(eth->mii_bus);
1224}
1225
1226static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1227{
1228 unsigned long flags;
1229 u32 val;
1230
1231 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001232 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1233 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001234 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1235}
1236
1237static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1238{
1239 unsigned long flags;
1240 u32 val;
1241
1242 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001243 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1244 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001245 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1246}
1247
1248static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1249{
1250 unsigned long flags;
1251 u32 val;
1252
1253 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001254 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1255 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001256 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1257}
1258
1259static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1260{
1261 unsigned long flags;
1262 u32 val;
1263
1264 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001265 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1266 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001267 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1268}
1269
1270static int mtk_set_mac_address(struct net_device *dev, void *p)
1271{
1272 int ret = eth_mac_addr(dev, p);
1273 struct mtk_mac *mac = netdev_priv(dev);
1274 struct mtk_eth *eth = mac->hw;
1275 const char *macaddr = dev->dev_addr;
1276
1277 if (ret)
1278 return ret;
1279
1280 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1281 return -EBUSY;
1282
1283 spin_lock_bh(&mac->hw->page_lock);
1284 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1285 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1286 MT7628_SDM_MAC_ADRH);
1287 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1288 (macaddr[4] << 8) | macaddr[5],
1289 MT7628_SDM_MAC_ADRL);
1290 } else {
1291 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1292 MTK_GDMA_MAC_ADRH(mac->id));
1293 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1294 (macaddr[4] << 8) | macaddr[5],
1295 MTK_GDMA_MAC_ADRL(mac->id));
1296 }
1297 spin_unlock_bh(&mac->hw->page_lock);
1298
1299 return 0;
1300}
1301
1302void mtk_stats_update_mac(struct mtk_mac *mac)
1303{
developer089e8852022-09-28 14:43:46 +08001304 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001305 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001306 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001307 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001308 u64 stats;
1309
developerfd40db22021-04-29 10:08:25 +08001310 u64_stats_update_begin(&hw_stats->syncp);
1311
developer68ce74f2023-01-03 16:11:57 +08001312 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1313 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001314 if (stats)
1315 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001316 hw_stats->rx_packets +=
1317 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1318 hw_stats->rx_overflow +=
1319 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1320 hw_stats->rx_fcs_errors +=
1321 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1322 hw_stats->rx_short_errors +=
1323 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1324 hw_stats->rx_long_errors +=
1325 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1326 hw_stats->rx_checksum_errors +=
1327 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001328 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001329 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001330
1331 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001332 hw_stats->tx_skip +=
1333 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1334 hw_stats->tx_collisions +=
1335 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1336 hw_stats->tx_bytes +=
1337 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1338 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001339 if (stats)
1340 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001341 hw_stats->tx_packets +=
1342 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001343 } else {
developer68ce74f2023-01-03 16:11:57 +08001344 hw_stats->tx_skip +=
1345 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1346 hw_stats->tx_collisions +=
1347 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1348 hw_stats->tx_bytes +=
1349 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1350 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001351 if (stats)
1352 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001353 hw_stats->tx_packets +=
1354 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001355 }
developer68ce74f2023-01-03 16:11:57 +08001356
1357 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001358}
1359
1360static void mtk_stats_update(struct mtk_eth *eth)
1361{
1362 int i;
1363
1364 for (i = 0; i < MTK_MAC_COUNT; i++) {
1365 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1366 continue;
1367 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1368 mtk_stats_update_mac(eth->mac[i]);
1369 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1370 }
1371 }
1372}
1373
1374static void mtk_get_stats64(struct net_device *dev,
1375 struct rtnl_link_stats64 *storage)
1376{
1377 struct mtk_mac *mac = netdev_priv(dev);
1378 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1379 unsigned int start;
1380
1381 if (netif_running(dev) && netif_device_present(dev)) {
1382 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1383 mtk_stats_update_mac(mac);
1384 spin_unlock_bh(&hw_stats->stats_lock);
1385 }
1386 }
1387
1388 do {
1389 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1390 storage->rx_packets = hw_stats->rx_packets;
1391 storage->tx_packets = hw_stats->tx_packets;
1392 storage->rx_bytes = hw_stats->rx_bytes;
1393 storage->tx_bytes = hw_stats->tx_bytes;
1394 storage->collisions = hw_stats->tx_collisions;
1395 storage->rx_length_errors = hw_stats->rx_short_errors +
1396 hw_stats->rx_long_errors;
1397 storage->rx_over_errors = hw_stats->rx_overflow;
1398 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1399 storage->rx_errors = hw_stats->rx_checksum_errors;
1400 storage->tx_aborted_errors = hw_stats->tx_skip;
1401 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1402
1403 storage->tx_errors = dev->stats.tx_errors;
1404 storage->rx_dropped = dev->stats.rx_dropped;
1405 storage->tx_dropped = dev->stats.tx_dropped;
1406}
1407
1408static inline int mtk_max_frag_size(int mtu)
1409{
1410 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1411 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1412 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1413
1414 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1415 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1416}
1417
1418static inline int mtk_max_buf_size(int frag_size)
1419{
1420 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1421 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1422
1423 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1424
1425 return buf_size;
1426}
1427
developere9356982022-07-04 09:03:20 +08001428static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1429 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001430{
developerfd40db22021-04-29 10:08:25 +08001431 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001432 if (!(rxd->rxd2 & RX_DMA_DONE))
1433 return false;
1434
1435 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001436 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1437 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001438
developer8ecd51b2023-03-13 11:28:28 +08001439 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001440 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1441 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001442 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001443 }
1444
developerc4671b22021-05-28 13:16:42 +08001445 return true;
developerfd40db22021-04-29 10:08:25 +08001446}
1447
1448/* the qdma core needs scratch memory to be setup */
1449static int mtk_init_fq_dma(struct mtk_eth *eth)
1450{
developere9356982022-07-04 09:03:20 +08001451 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001452 dma_addr_t phy_ring_tail;
1453 int cnt = MTK_DMA_SIZE;
1454 dma_addr_t dma_addr;
1455 int i;
1456
1457 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001458 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001459 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001460 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001461 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001462 } else {
developer089e8852022-09-28 14:43:46 +08001463 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1464 eth->scratch_ring = eth->sram_base;
1465 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1466 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001467 }
1468
1469 if (unlikely(!eth->scratch_ring))
1470 return -ENOMEM;
1471
developere9356982022-07-04 09:03:20 +08001472 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001473 if (unlikely(!eth->scratch_head))
1474 return -ENOMEM;
1475
developer3f28d382023-03-07 16:06:30 +08001476 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001477 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1478 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001479 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001480 return -ENOMEM;
1481
developer8b6f2402022-11-28 13:42:34 +08001482 phy_ring_tail = eth->phy_scratch_ring +
1483 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001484
1485 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001486 struct mtk_tx_dma_v2 *txd;
1487
1488 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1489 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001490 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001491 txd->txd2 = eth->phy_scratch_ring +
1492 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001493
developere9356982022-07-04 09:03:20 +08001494 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1495 txd->txd4 = 0;
1496
developer089e8852022-09-28 14:43:46 +08001497 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1498 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001499 txd->txd5 = 0;
1500 txd->txd6 = 0;
1501 txd->txd7 = 0;
1502 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001503 }
developerfd40db22021-04-29 10:08:25 +08001504 }
1505
developer68ce74f2023-01-03 16:11:57 +08001506 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1507 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1508 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1509 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001510
1511 return 0;
1512}
1513
1514static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1515{
developere9356982022-07-04 09:03:20 +08001516 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001517}
1518
1519static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001520 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001521{
developere9356982022-07-04 09:03:20 +08001522 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001523
1524 return &ring->buf[idx];
1525}
1526
1527static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001528 void *dma)
developerfd40db22021-04-29 10:08:25 +08001529{
1530 return ring->dma_pdma - ring->dma + dma;
1531}
1532
developere9356982022-07-04 09:03:20 +08001533static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001534{
developere9356982022-07-04 09:03:20 +08001535 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001536}
1537
developerc4671b22021-05-28 13:16:42 +08001538static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1539 bool napi)
developerfd40db22021-04-29 10:08:25 +08001540{
1541 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1542 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001543 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001544 dma_unmap_addr(tx_buf, dma_addr0),
1545 dma_unmap_len(tx_buf, dma_len0),
1546 DMA_TO_DEVICE);
1547 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001548 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001549 dma_unmap_addr(tx_buf, dma_addr0),
1550 dma_unmap_len(tx_buf, dma_len0),
1551 DMA_TO_DEVICE);
1552 }
1553 } else {
1554 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001555 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001556 dma_unmap_addr(tx_buf, dma_addr0),
1557 dma_unmap_len(tx_buf, dma_len0),
1558 DMA_TO_DEVICE);
1559 }
1560
1561 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001562 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001563 dma_unmap_addr(tx_buf, dma_addr1),
1564 dma_unmap_len(tx_buf, dma_len1),
1565 DMA_TO_DEVICE);
1566 }
1567 }
1568
1569 tx_buf->flags = 0;
1570 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001571 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1572 if (napi)
1573 napi_consume_skb(tx_buf->skb, napi);
1574 else
1575 dev_kfree_skb_any(tx_buf->skb);
1576 }
developerfd40db22021-04-29 10:08:25 +08001577 tx_buf->skb = NULL;
1578}
1579
1580static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1581 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1582 size_t size, int idx)
1583{
1584 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1585 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1586 dma_unmap_len_set(tx_buf, dma_len0, size);
1587 } else {
1588 if (idx & 1) {
1589 txd->txd3 = mapped_addr;
1590 txd->txd2 |= TX_DMA_PLEN1(size);
1591 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1592 dma_unmap_len_set(tx_buf, dma_len1, size);
1593 } else {
1594 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1595 txd->txd1 = mapped_addr;
1596 txd->txd2 = TX_DMA_PLEN0(size);
1597 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1598 dma_unmap_len_set(tx_buf, dma_len0, size);
1599 }
1600 }
1601}
1602
developere9356982022-07-04 09:03:20 +08001603static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1604 struct mtk_tx_dma_desc_info *info)
1605{
1606 struct mtk_mac *mac = netdev_priv(dev);
1607 struct mtk_eth *eth = mac->hw;
1608 struct mtk_tx_dma *desc = txd;
1609 u32 data;
1610
1611 WRITE_ONCE(desc->txd1, info->addr);
1612
1613 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1614 if (info->last)
1615 data |= TX_DMA_LS0;
1616 WRITE_ONCE(desc->txd3, data);
1617
1618 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1619 data |= QID_HIGH_BITS(info->qid);
1620 if (info->first) {
1621 if (info->gso)
1622 data |= TX_DMA_TSO;
1623 /* tx checksum offload */
1624 if (info->csum)
1625 data |= TX_DMA_CHKSUM;
1626 /* vlan header offload */
1627 if (info->vlan)
1628 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1629 }
1630
1631#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1632 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1633 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1634 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1635 }
1636
1637 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1638 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1639#endif
1640 WRITE_ONCE(desc->txd4, data);
1641}
1642
1643static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1644 struct mtk_tx_dma_desc_info *info)
1645{
1646 struct mtk_mac *mac = netdev_priv(dev);
1647 struct mtk_eth *eth = mac->hw;
1648 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001649 u32 data = 0;
1650
1651 if (!info->qid && mac->id)
1652 info->qid = MTK_QDMA_GMAC2_QID;
1653
1654 WRITE_ONCE(desc->txd1, info->addr);
1655
1656 data = TX_DMA_PLEN0(info->size);
1657 if (info->last)
1658 data |= TX_DMA_LS0;
1659 WRITE_ONCE(desc->txd3, data);
1660
1661 data = ((mac->id == MTK_GMAC3_ID) ?
1662 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1663 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1664#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1665 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1666 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1667 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1668 }
1669
1670 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1671 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1672#endif
1673 WRITE_ONCE(desc->txd4, data);
1674
1675 data = 0;
1676 if (info->first) {
1677 if (info->gso)
1678 data |= TX_DMA_TSO_V2;
1679 /* tx checksum offload */
1680 if (info->csum)
1681 data |= TX_DMA_CHKSUM_V2;
1682 }
1683 WRITE_ONCE(desc->txd5, data);
1684
1685 data = 0;
1686 if (info->first && info->vlan)
1687 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1688 WRITE_ONCE(desc->txd6, data);
1689
1690 WRITE_ONCE(desc->txd7, 0);
1691 WRITE_ONCE(desc->txd8, 0);
1692}
1693
1694static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1695 struct mtk_tx_dma_desc_info *info)
1696{
1697 struct mtk_mac *mac = netdev_priv(dev);
1698 struct mtk_eth *eth = mac->hw;
1699 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001700 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001701 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001702
developerce08bca2022-10-06 16:21:13 +08001703 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001704 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001705
developer089e8852022-09-28 14:43:46 +08001706 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1707 TX_DMA_SDP1(info->addr) : 0;
1708
developere9356982022-07-04 09:03:20 +08001709 WRITE_ONCE(desc->txd1, info->addr);
1710
1711 data = TX_DMA_PLEN0(info->size);
1712 if (info->last)
1713 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001714 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001715
developer089e8852022-09-28 14:43:46 +08001716 data = ((mac->id == MTK_GMAC3_ID) ?
1717 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001718 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001719#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1720 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1721 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1722 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1723 }
1724
1725 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1726 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1727#endif
1728 WRITE_ONCE(desc->txd4, data);
1729
1730 data = 0;
1731 if (info->first) {
1732 if (info->gso)
1733 data |= TX_DMA_TSO_V2;
1734 /* tx checksum offload */
1735 if (info->csum)
1736 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001737
1738 if (netdev_uses_dsa(dev))
1739 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001740 }
1741 WRITE_ONCE(desc->txd5, data);
1742
1743 data = 0;
1744 if (info->first && info->vlan)
1745 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1746 WRITE_ONCE(desc->txd6, data);
1747
1748 WRITE_ONCE(desc->txd7, 0);
1749 WRITE_ONCE(desc->txd8, 0);
1750}
1751
1752static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1753 struct mtk_tx_dma_desc_info *info)
1754{
1755 struct mtk_mac *mac = netdev_priv(dev);
1756 struct mtk_eth *eth = mac->hw;
1757
developerce08bca2022-10-06 16:21:13 +08001758 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1759 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1760 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001761 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1762 else
1763 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1764}
1765
developerfd40db22021-04-29 10:08:25 +08001766static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1767 int tx_num, struct mtk_tx_ring *ring, bool gso)
1768{
developere9356982022-07-04 09:03:20 +08001769 struct mtk_tx_dma_desc_info txd_info = {
1770 .size = skb_headlen(skb),
1771 .qid = skb->mark & MTK_QDMA_TX_MASK,
1772 .gso = gso,
1773 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1774 .vlan = skb_vlan_tag_present(skb),
1775 .vlan_tci = skb_vlan_tag_get(skb),
1776 .first = true,
1777 .last = !skb_is_nonlinear(skb),
1778 };
developerfd40db22021-04-29 10:08:25 +08001779 struct mtk_mac *mac = netdev_priv(dev);
1780 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001781 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001782 struct mtk_tx_dma *itxd, *txd;
1783 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1784 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001785 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001786 int k = 0;
1787
developerb3a9e7b2023-02-08 15:18:10 +08001788 if (skb->len < 32) {
1789 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1790 return -ENOMEM;
1791
1792 txd_info.size = skb_headlen(skb);
1793 }
1794
developerfd40db22021-04-29 10:08:25 +08001795 itxd = ring->next_free;
1796 itxd_pdma = qdma_to_pdma(ring, itxd);
1797 if (itxd == ring->last_free)
1798 return -ENOMEM;
1799
developere9356982022-07-04 09:03:20 +08001800 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001801 memset(itx_buf, 0, sizeof(*itx_buf));
1802
developer3f28d382023-03-07 16:06:30 +08001803 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001804 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001805 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001806 return -ENOMEM;
1807
developere9356982022-07-04 09:03:20 +08001808 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1809
developerfd40db22021-04-29 10:08:25 +08001810 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001811 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1812 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1813 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001814 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001815 k++);
1816
developerfd40db22021-04-29 10:08:25 +08001817 /* TX SG offload */
1818 txd = itxd;
1819 txd_pdma = qdma_to_pdma(ring, txd);
1820
developere9356982022-07-04 09:03:20 +08001821 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001822 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1823 unsigned int offset = 0;
1824 int frag_size = skb_frag_size(frag);
1825
1826 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001827 bool new_desc = true;
1828
developere9356982022-07-04 09:03:20 +08001829 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001830 (i & 0x1)) {
1831 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1832 txd_pdma = qdma_to_pdma(ring, txd);
1833 if (txd == ring->last_free)
1834 goto err_dma;
1835
1836 n_desc++;
1837 } else {
1838 new_desc = false;
1839 }
1840
developere9356982022-07-04 09:03:20 +08001841 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1842 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1843 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1844 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1845 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001846 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001847 offset, txd_info.size,
1848 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001849 if (unlikely(dma_mapping_error(eth->dma_dev,
1850 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001851 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001852
developere9356982022-07-04 09:03:20 +08001853 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001854
developere9356982022-07-04 09:03:20 +08001855 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001856 if (new_desc)
1857 memset(tx_buf, 0, sizeof(*tx_buf));
1858 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1859 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001860 tx_buf->flags |=
1861 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1862 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1863 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001864
developere9356982022-07-04 09:03:20 +08001865 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1866 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001867
developere9356982022-07-04 09:03:20 +08001868 frag_size -= txd_info.size;
1869 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001870 }
1871 }
1872
1873 /* store skb to cleanup */
1874 itx_buf->skb = skb;
1875
developere9356982022-07-04 09:03:20 +08001876 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001877 if (k & 0x1)
1878 txd_pdma->txd2 |= TX_DMA_LS0;
1879 else
1880 txd_pdma->txd2 |= TX_DMA_LS1;
1881 }
1882
1883 netdev_sent_queue(dev, skb->len);
1884 skb_tx_timestamp(skb);
1885
1886 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1887 atomic_sub(n_desc, &ring->free_count);
1888
1889 /* make sure that all changes to the dma ring are flushed before we
1890 * continue
1891 */
1892 wmb();
1893
developere9356982022-07-04 09:03:20 +08001894 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001895 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1896 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001897 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001898 } else {
developere9356982022-07-04 09:03:20 +08001899 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001900 ring->dma_size);
1901 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1902 }
1903
1904 return 0;
1905
1906err_dma:
1907 do {
developere9356982022-07-04 09:03:20 +08001908 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001909
1910 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001911 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001912
1913 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001914 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001915 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1916
1917 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1918 itxd_pdma = qdma_to_pdma(ring, itxd);
1919 } while (itxd != txd);
1920
1921 return -ENOMEM;
1922}
1923
1924static inline int mtk_cal_txd_req(struct sk_buff *skb)
1925{
1926 int i, nfrags;
1927 skb_frag_t *frag;
1928
1929 nfrags = 1;
1930 if (skb_is_gso(skb)) {
1931 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1932 frag = &skb_shinfo(skb)->frags[i];
1933 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1934 MTK_TX_DMA_BUF_LEN);
1935 }
1936 } else {
1937 nfrags += skb_shinfo(skb)->nr_frags;
1938 }
1939
1940 return nfrags;
1941}
1942
1943static int mtk_queue_stopped(struct mtk_eth *eth)
1944{
1945 int i;
1946
1947 for (i = 0; i < MTK_MAC_COUNT; i++) {
1948 if (!eth->netdev[i])
1949 continue;
1950 if (netif_queue_stopped(eth->netdev[i]))
1951 return 1;
1952 }
1953
1954 return 0;
1955}
1956
1957static void mtk_wake_queue(struct mtk_eth *eth)
1958{
1959 int i;
1960
1961 for (i = 0; i < MTK_MAC_COUNT; i++) {
1962 if (!eth->netdev[i])
1963 continue;
1964 netif_wake_queue(eth->netdev[i]);
1965 }
1966}
1967
1968static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1969{
1970 struct mtk_mac *mac = netdev_priv(dev);
1971 struct mtk_eth *eth = mac->hw;
1972 struct mtk_tx_ring *ring = &eth->tx_ring;
1973 struct net_device_stats *stats = &dev->stats;
1974 bool gso = false;
1975 int tx_num;
1976
1977 /* normally we can rely on the stack not calling this more than once,
1978 * however we have 2 queues running on the same ring so we need to lock
1979 * the ring access
1980 */
1981 spin_lock(&eth->page_lock);
1982
1983 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1984 goto drop;
1985
1986 tx_num = mtk_cal_txd_req(skb);
1987 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1988 netif_stop_queue(dev);
1989 netif_err(eth, tx_queued, dev,
1990 "Tx Ring full when queue awake!\n");
1991 spin_unlock(&eth->page_lock);
1992 return NETDEV_TX_BUSY;
1993 }
1994
1995 /* TSO: fill MSS info in tcp checksum field */
1996 if (skb_is_gso(skb)) {
1997 if (skb_cow_head(skb, 0)) {
1998 netif_warn(eth, tx_err, dev,
1999 "GSO expand head fail.\n");
2000 goto drop;
2001 }
2002
2003 if (skb_shinfo(skb)->gso_type &
2004 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
2005 gso = true;
2006 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
2007 }
2008 }
2009
2010 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
2011 goto drop;
2012
2013 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
2014 netif_stop_queue(dev);
2015
2016 spin_unlock(&eth->page_lock);
2017
2018 return NETDEV_TX_OK;
2019
2020drop:
2021 spin_unlock(&eth->page_lock);
2022 stats->tx_dropped++;
2023 dev_kfree_skb_any(skb);
2024 return NETDEV_TX_OK;
2025}
2026
2027static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
2028{
2029 int i;
2030 struct mtk_rx_ring *ring;
2031 int idx;
2032
developerfd40db22021-04-29 10:08:25 +08002033 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08002034 struct mtk_rx_dma *rxd;
2035
developer77d03a72021-06-06 00:06:00 +08002036 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
2037 continue;
2038
developerfd40db22021-04-29 10:08:25 +08002039 ring = &eth->rx_ring[i];
2040 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002041 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2042 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002043 ring->calc_idx_update = true;
2044 return ring;
2045 }
2046 }
2047
2048 return NULL;
2049}
2050
developer18f46a82021-07-20 21:08:21 +08002051static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002052{
developerfd40db22021-04-29 10:08:25 +08002053 int i;
2054
developerfb556ca2021-10-13 10:52:09 +08002055 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002056 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002057 else {
developerfd40db22021-04-29 10:08:25 +08002058 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2059 ring = &eth->rx_ring[i];
2060 if (ring->calc_idx_update) {
2061 ring->calc_idx_update = false;
2062 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2063 }
2064 }
2065 }
2066}
2067
2068static int mtk_poll_rx(struct napi_struct *napi, int budget,
2069 struct mtk_eth *eth)
2070{
developer18f46a82021-07-20 21:08:21 +08002071 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2072 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002073 int idx;
2074 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002075 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002076 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002077 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002078 int done = 0;
2079
developer18f46a82021-07-20 21:08:21 +08002080 if (unlikely(!ring))
2081 goto rx_done;
2082
developerfd40db22021-04-29 10:08:25 +08002083 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002084 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002085 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002086 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002087 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002088
developer18f46a82021-07-20 21:08:21 +08002089 if (eth->hwlro)
2090 ring = mtk_get_rx_ring(eth);
2091
developerfd40db22021-04-29 10:08:25 +08002092 if (unlikely(!ring))
2093 goto rx_done;
2094
2095 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002096 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002097 data = ring->data[idx];
2098
developere9356982022-07-04 09:03:20 +08002099 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002100 break;
2101
2102 /* find out which mac the packet come from. values start at 1 */
2103 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2104 mac = 0;
2105 } else {
developer8ecd51b2023-03-13 11:28:28 +08002106 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002107 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2108 case PSE_GDM1_PORT:
2109 case PSE_GDM2_PORT:
2110 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2111 break;
2112 case PSE_GDM3_PORT:
2113 mac = MTK_GMAC3_ID;
2114 break;
2115 }
2116 } else
developerfd40db22021-04-29 10:08:25 +08002117 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2118 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2119 }
2120
2121 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2122 !eth->netdev[mac]))
2123 goto release_desc;
2124
2125 netdev = eth->netdev[mac];
2126
2127 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2128 goto release_desc;
2129
2130 /* alloc new buffer */
2131 new_data = napi_alloc_frag(ring->frag_size);
2132 if (unlikely(!new_data)) {
2133 netdev->stats.rx_dropped++;
2134 goto release_desc;
2135 }
developer3f28d382023-03-07 16:06:30 +08002136 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002137 new_data + NET_SKB_PAD +
2138 eth->ip_align,
2139 ring->buf_size,
2140 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002141 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002142 skb_free_frag(new_data);
2143 netdev->stats.rx_dropped++;
2144 goto release_desc;
2145 }
2146
developer089e8852022-09-28 14:43:46 +08002147 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2148 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2149
developer3f28d382023-03-07 16:06:30 +08002150 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002151 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002152 ring->buf_size, DMA_FROM_DEVICE);
2153
developerfd40db22021-04-29 10:08:25 +08002154 /* receive data */
2155 skb = build_skb(data, ring->frag_size);
2156 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002157 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002158 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002159 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002160 }
2161 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2162
developerfd40db22021-04-29 10:08:25 +08002163 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2164 skb->dev = netdev;
2165 skb_put(skb, pktlen);
2166
developer8ecd51b2023-03-13 11:28:28 +08002167 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002168 rxdcsum = &trxd.rxd3;
2169 else
2170 rxdcsum = &trxd.rxd4;
2171
2172 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002173 skb->ip_summed = CHECKSUM_UNNECESSARY;
2174 else
2175 skb_checksum_none_assert(skb);
2176 skb->protocol = eth_type_trans(skb, netdev);
2177
2178 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002179 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002180 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002181 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002182 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002183 RX_DMA_VID_V2(trxd.rxd4));
2184 } else {
2185 if (trxd.rxd2 & RX_DMA_VTAG)
2186 __vlan_hwaccel_put_tag(skb,
2187 htons(RX_DMA_VPID(trxd.rxd3)),
2188 RX_DMA_VID(trxd.rxd3));
2189 }
2190
2191 /* If netdev is attached to dsa switch, the special
2192 * tag inserted in VLAN field by switch hardware can
2193 * be offload by RX HW VLAN offload. Clears the VLAN
2194 * information from @skb to avoid unexpected 8021d
2195 * handler before packet enter dsa framework.
2196 */
2197 if (netdev_uses_dsa(netdev))
2198 __vlan_hwaccel_clear_tag(skb);
2199 }
2200
2201#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002202 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002203 *(u32 *)(skb->head) = trxd.rxd5;
2204 else
developerfd40db22021-04-29 10:08:25 +08002205 *(u32 *)(skb->head) = trxd.rxd4;
2206
2207 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002208 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002209 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2210
2211 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2212 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2213 __func__, skb_hnat_reason(skb));
2214 skb->pkt_type = PACKET_HOST;
2215 }
2216
2217 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2218 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2219 skb_hnat_reason(skb), skb_hnat_alg(skb));
2220#endif
developer77d03a72021-06-06 00:06:00 +08002221 if (mtk_hwlro_stats_ebl &&
2222 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2223 hw_lro_stats_update(ring->ring_no, &trxd);
2224 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2225 }
developerfd40db22021-04-29 10:08:25 +08002226
2227 skb_record_rx_queue(skb, 0);
2228 napi_gro_receive(napi, skb);
2229
developerc4671b22021-05-28 13:16:42 +08002230skip_rx:
developerfd40db22021-04-29 10:08:25 +08002231 ring->data[idx] = new_data;
2232 rxd->rxd1 = (unsigned int)dma_addr;
2233
2234release_desc:
developer089e8852022-09-28 14:43:46 +08002235 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2236 RX_DMA_SDP1(dma_addr) : 0;
2237
developerfd40db22021-04-29 10:08:25 +08002238 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2239 rxd->rxd2 = RX_DMA_LSO;
2240 else
developer089e8852022-09-28 14:43:46 +08002241 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002242
2243 ring->calc_idx = idx;
2244
2245 done++;
2246 }
2247
2248rx_done:
2249 if (done) {
2250 /* make sure that all changes to the dma ring are flushed before
2251 * we continue
2252 */
2253 wmb();
developer18f46a82021-07-20 21:08:21 +08002254 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002255 }
2256
2257 return done;
2258}
2259
developerfb556ca2021-10-13 10:52:09 +08002260static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002261 unsigned int *done, unsigned int *bytes)
2262{
developer68ce74f2023-01-03 16:11:57 +08002263 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002264 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002265 struct mtk_tx_ring *ring = &eth->tx_ring;
2266 struct mtk_tx_dma *desc;
2267 struct sk_buff *skb;
2268 struct mtk_tx_buf *tx_buf;
2269 u32 cpu, dma;
2270
developerc4671b22021-05-28 13:16:42 +08002271 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002272 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002273
2274 desc = mtk_qdma_phys_to_virt(ring, cpu);
2275
2276 while ((cpu != dma) && budget) {
2277 u32 next_cpu = desc->txd2;
2278 int mac = 0;
2279
2280 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2281 break;
2282
2283 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2284
developere9356982022-07-04 09:03:20 +08002285 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002286 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002287 mac = MTK_GMAC2_ID;
2288 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2289 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002290
2291 skb = tx_buf->skb;
2292 if (!skb)
2293 break;
2294
2295 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2296 bytes[mac] += skb->len;
2297 done[mac]++;
2298 budget--;
2299 }
developerc4671b22021-05-28 13:16:42 +08002300 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002301
2302 ring->last_free = desc;
2303 atomic_inc(&ring->free_count);
2304
2305 cpu = next_cpu;
2306 }
2307
developerc4671b22021-05-28 13:16:42 +08002308 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002309 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002310}
2311
developerfb556ca2021-10-13 10:52:09 +08002312static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002313 unsigned int *done, unsigned int *bytes)
2314{
2315 struct mtk_tx_ring *ring = &eth->tx_ring;
2316 struct mtk_tx_dma *desc;
2317 struct sk_buff *skb;
2318 struct mtk_tx_buf *tx_buf;
2319 u32 cpu, dma;
2320
2321 cpu = ring->cpu_idx;
2322 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2323
2324 while ((cpu != dma) && budget) {
2325 tx_buf = &ring->buf[cpu];
2326 skb = tx_buf->skb;
2327 if (!skb)
2328 break;
2329
2330 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2331 bytes[0] += skb->len;
2332 done[0]++;
2333 budget--;
2334 }
2335
developerc4671b22021-05-28 13:16:42 +08002336 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002337
developere9356982022-07-04 09:03:20 +08002338 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002339 ring->last_free = desc;
2340 atomic_inc(&ring->free_count);
2341
2342 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2343 }
2344
2345 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002346}
2347
2348static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2349{
2350 struct mtk_tx_ring *ring = &eth->tx_ring;
2351 unsigned int done[MTK_MAX_DEVS];
2352 unsigned int bytes[MTK_MAX_DEVS];
2353 int total = 0, i;
2354
2355 memset(done, 0, sizeof(done));
2356 memset(bytes, 0, sizeof(bytes));
2357
2358 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002359 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002360 else
developerfb556ca2021-10-13 10:52:09 +08002361 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002362
2363 for (i = 0; i < MTK_MAC_COUNT; i++) {
2364 if (!eth->netdev[i] || !done[i])
2365 continue;
2366 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2367 total += done[i];
2368 }
2369
2370 if (mtk_queue_stopped(eth) &&
2371 (atomic_read(&ring->free_count) > ring->thresh))
2372 mtk_wake_queue(eth);
2373
2374 return total;
2375}
2376
2377static void mtk_handle_status_irq(struct mtk_eth *eth)
2378{
developer8051e042022-04-08 13:26:36 +08002379 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002380
2381 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2382 mtk_stats_update(eth);
2383 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002384 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002385 }
2386}
2387
2388static int mtk_napi_tx(struct napi_struct *napi, int budget)
2389{
2390 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002391 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002392 u32 status, mask;
2393 int tx_done = 0;
2394
2395 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2396 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002397 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002398 tx_done = mtk_poll_tx(eth, budget);
2399
2400 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002401 status = mtk_r32(eth, reg_map->tx_irq_status);
2402 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002403 dev_info(eth->dev,
2404 "done tx %d, intr 0x%08x/0x%x\n",
2405 tx_done, status, mask);
2406 }
2407
2408 if (tx_done == budget)
2409 return budget;
2410
developer68ce74f2023-01-03 16:11:57 +08002411 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002412 if (status & MTK_TX_DONE_INT)
2413 return budget;
2414
developerc4671b22021-05-28 13:16:42 +08002415 if (napi_complete(napi))
2416 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002417
2418 return tx_done;
2419}
2420
2421static int mtk_napi_rx(struct napi_struct *napi, int budget)
2422{
developer18f46a82021-07-20 21:08:21 +08002423 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2424 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002425 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002426 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002427 u32 status, mask;
2428 int rx_done = 0;
2429 int remain_budget = budget;
2430
2431 mtk_handle_status_irq(eth);
2432
2433poll_again:
developer68ce74f2023-01-03 16:11:57 +08002434 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002435 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2436
2437 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002438 status = mtk_r32(eth, reg_map->pdma.irq_status);
2439 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002440 dev_info(eth->dev,
2441 "done rx %d, intr 0x%08x/0x%x\n",
2442 rx_done, status, mask);
2443 }
2444 if (rx_done == remain_budget)
2445 return budget;
2446
developer68ce74f2023-01-03 16:11:57 +08002447 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002448 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002449 remain_budget -= rx_done;
2450 goto poll_again;
2451 }
developerc4671b22021-05-28 13:16:42 +08002452
2453 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002454 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002455
2456 return rx_done + budget - remain_budget;
2457}
2458
2459static int mtk_tx_alloc(struct mtk_eth *eth)
2460{
developere9356982022-07-04 09:03:20 +08002461 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002462 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002463 int i, sz = soc->txrx.txd_size;
2464 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002465
2466 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2467 GFP_KERNEL);
2468 if (!ring->buf)
2469 goto no_tx_mem;
2470
2471 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002472 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002473 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002474 else {
developere9356982022-07-04 09:03:20 +08002475 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002476 ring->phys = eth->phy_scratch_ring +
2477 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002478 }
2479
2480 if (!ring->dma)
2481 goto no_tx_mem;
2482
2483 for (i = 0; i < MTK_DMA_SIZE; i++) {
2484 int next = (i + 1) % MTK_DMA_SIZE;
2485 u32 next_ptr = ring->phys + next * sz;
2486
developere9356982022-07-04 09:03:20 +08002487 txd = ring->dma + i * sz;
2488 txd->txd2 = next_ptr;
2489 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2490 txd->txd4 = 0;
2491
developer089e8852022-09-28 14:43:46 +08002492 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2493 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002494 txd->txd5 = 0;
2495 txd->txd6 = 0;
2496 txd->txd7 = 0;
2497 txd->txd8 = 0;
2498 }
developerfd40db22021-04-29 10:08:25 +08002499 }
2500
2501 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2502 * only as the framework. The real HW descriptors are the PDMA
2503 * descriptors in ring->dma_pdma.
2504 */
2505 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002506 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2507 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002508 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002509 if (!ring->dma_pdma)
2510 goto no_tx_mem;
2511
2512 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002513 pdma_txd = ring->dma_pdma + i *sz;
2514
2515 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2516 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002517 }
2518 }
2519
2520 ring->dma_size = MTK_DMA_SIZE;
2521 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002522 ring->next_free = ring->dma;
2523 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002524 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002525 ring->thresh = MAX_SKB_FRAGS;
2526
2527 /* make sure that all changes to the dma ring are flushed before we
2528 * continue
2529 */
2530 wmb();
2531
2532 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002533 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2534 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002535 mtk_w32(eth,
2536 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002537 soc->reg_map->qdma.crx_ptr);
2538 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002539 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002540 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002541 } else {
2542 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2543 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2544 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002545 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002546 }
2547
2548 return 0;
2549
2550no_tx_mem:
2551 return -ENOMEM;
2552}
2553
2554static void mtk_tx_clean(struct mtk_eth *eth)
2555{
developere9356982022-07-04 09:03:20 +08002556 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002557 struct mtk_tx_ring *ring = &eth->tx_ring;
2558 int i;
2559
2560 if (ring->buf) {
2561 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002562 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002563 kfree(ring->buf);
2564 ring->buf = NULL;
2565 }
2566
2567 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002568 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002569 MTK_DMA_SIZE * soc->txrx.txd_size,
2570 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002571 ring->dma = NULL;
2572 }
2573
2574 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002575 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002576 MTK_DMA_SIZE * soc->txrx.txd_size,
2577 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002578 ring->dma_pdma = NULL;
2579 }
2580}
2581
2582static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2583{
developer68ce74f2023-01-03 16:11:57 +08002584 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002585 struct mtk_rx_ring *ring;
2586 int rx_data_len, rx_dma_size;
2587 int i;
developer089e8852022-09-28 14:43:46 +08002588 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002589
2590 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2591 if (ring_no)
2592 return -EINVAL;
2593 ring = &eth->rx_ring_qdma;
2594 } else {
2595 ring = &eth->rx_ring[ring_no];
2596 }
2597
2598 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2599 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2600 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2601 } else {
2602 rx_data_len = ETH_DATA_LEN;
2603 rx_dma_size = MTK_DMA_SIZE;
2604 }
2605
2606 ring->frag_size = mtk_max_frag_size(rx_data_len);
2607 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2608 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2609 GFP_KERNEL);
2610 if (!ring->data)
2611 return -ENOMEM;
2612
2613 for (i = 0; i < rx_dma_size; i++) {
2614 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2615 if (!ring->data[i])
2616 return -ENOMEM;
2617 }
2618
2619 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2620 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002621 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002622 rx_dma_size * eth->soc->txrx.rxd_size,
2623 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002624 else {
2625 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002626 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002627 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002628 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002629 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002630 }
2631
2632 if (!ring->dma)
2633 return -ENOMEM;
2634
2635 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002636 struct mtk_rx_dma_v2 *rxd;
2637
developer3f28d382023-03-07 16:06:30 +08002638 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002639 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2640 ring->buf_size,
2641 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002642 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002643 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002644
2645 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2646 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002647
developer089e8852022-09-28 14:43:46 +08002648 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2649 RX_DMA_SDP1(dma_addr) : 0;
2650
developerfd40db22021-04-29 10:08:25 +08002651 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002652 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002653 else
developer089e8852022-09-28 14:43:46 +08002654 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002655
developere9356982022-07-04 09:03:20 +08002656 rxd->rxd3 = 0;
2657 rxd->rxd4 = 0;
2658
developer8ecd51b2023-03-13 11:28:28 +08002659 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002660 rxd->rxd5 = 0;
2661 rxd->rxd6 = 0;
2662 rxd->rxd7 = 0;
2663 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002664 }
developerfd40db22021-04-29 10:08:25 +08002665 }
2666 ring->dma_size = rx_dma_size;
2667 ring->calc_idx_update = false;
2668 ring->calc_idx = rx_dma_size - 1;
2669 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2670 MTK_QRX_CRX_IDX_CFG(ring_no) :
2671 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002672 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002673 /* make sure that all changes to the dma ring are flushed before we
2674 * continue
2675 */
2676 wmb();
2677
2678 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002679 mtk_w32(eth, ring->phys,
2680 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2681 mtk_w32(eth, rx_dma_size,
2682 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2683 mtk_w32(eth, ring->calc_idx,
2684 ring->crx_idx_reg);
2685 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2686 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002687 } else {
developer68ce74f2023-01-03 16:11:57 +08002688 mtk_w32(eth, ring->phys,
2689 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2690 mtk_w32(eth, rx_dma_size,
2691 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2692 mtk_w32(eth, ring->calc_idx,
2693 ring->crx_idx_reg);
2694 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2695 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002696 }
2697
2698 return 0;
2699}
2700
2701static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2702{
2703 int i;
developer089e8852022-09-28 14:43:46 +08002704 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002705
2706 if (ring->data && ring->dma) {
2707 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002708 struct mtk_rx_dma *rxd;
2709
developerfd40db22021-04-29 10:08:25 +08002710 if (!ring->data[i])
2711 continue;
developere9356982022-07-04 09:03:20 +08002712
2713 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2714 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002715 continue;
developere9356982022-07-04 09:03:20 +08002716
developer089e8852022-09-28 14:43:46 +08002717 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2718 MTK_8GB_ADDRESSING)) ?
2719 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2720
developer3f28d382023-03-07 16:06:30 +08002721 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002722 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002723 ring->buf_size,
2724 DMA_FROM_DEVICE);
2725 skb_free_frag(ring->data[i]);
2726 }
2727 kfree(ring->data);
2728 ring->data = NULL;
2729 }
2730
2731 if(in_sram)
2732 return;
2733
2734 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002735 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002736 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002737 ring->dma,
2738 ring->phys);
2739 ring->dma = NULL;
2740 }
2741}
2742
2743static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2744{
2745 int i;
developer77d03a72021-06-06 00:06:00 +08002746 u32 val;
developerfd40db22021-04-29 10:08:25 +08002747 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2748 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2749
2750 /* set LRO rings to auto-learn modes */
2751 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2752
2753 /* validate LRO ring */
2754 ring_ctrl_dw2 |= MTK_RING_VLD;
2755
2756 /* set AGE timer (unit: 20us) */
2757 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2758 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2759
2760 /* set max AGG timer (unit: 20us) */
2761 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2762
2763 /* set max LRO AGG count */
2764 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2765 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2766
developer77d03a72021-06-06 00:06:00 +08002767 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002768 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2769 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2770 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2771 }
2772
2773 /* IPv4 checksum update enable */
2774 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2775
2776 /* switch priority comparison to packet count mode */
2777 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2778
2779 /* bandwidth threshold setting */
2780 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2781
2782 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002783 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002784
2785 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2786 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2787 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2788
developerfd40db22021-04-29 10:08:25 +08002789 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2790 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2791
developer8ecd51b2023-03-13 11:28:28 +08002792 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002793 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2794 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2795 MTK_PDMA_RX_CFG);
2796
2797 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2798 } else {
2799 /* set HW LRO mode & the max aggregation count for rx packets */
2800 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2801 }
2802
developerfd40db22021-04-29 10:08:25 +08002803 /* enable HW LRO */
2804 lro_ctrl_dw0 |= MTK_LRO_EN;
2805
developer77d03a72021-06-06 00:06:00 +08002806 /* enable cpu reason black list */
2807 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2808
developerfd40db22021-04-29 10:08:25 +08002809 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2810 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2811
developer77d03a72021-06-06 00:06:00 +08002812 /* no use PPE cpu reason */
2813 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2814
developerfd40db22021-04-29 10:08:25 +08002815 return 0;
2816}
2817
2818static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2819{
2820 int i;
2821 u32 val;
2822
2823 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002824 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002825
2826 /* wait for relinquishments done */
2827 for (i = 0; i < 10; i++) {
2828 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002829 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002830 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002831 continue;
2832 }
2833 break;
2834 }
2835
2836 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002837 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002838 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2839
2840 /* disable HW LRO */
2841 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2842}
2843
2844static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2845{
2846 u32 reg_val;
2847
developer8ecd51b2023-03-13 11:28:28 +08002848 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002849 idx += 1;
2850
developerfd40db22021-04-29 10:08:25 +08002851 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2852
2853 /* invalidate the IP setting */
2854 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2855
2856 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2857
2858 /* validate the IP setting */
2859 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2860}
2861
2862static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2863{
2864 u32 reg_val;
2865
developer8ecd51b2023-03-13 11:28:28 +08002866 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002867 idx += 1;
2868
developerfd40db22021-04-29 10:08:25 +08002869 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2870
2871 /* invalidate the IP setting */
2872 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2873
2874 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2875}
2876
2877static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2878{
2879 int cnt = 0;
2880 int i;
2881
2882 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2883 if (mac->hwlro_ip[i])
2884 cnt++;
2885 }
2886
2887 return cnt;
2888}
2889
2890static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2891 struct ethtool_rxnfc *cmd)
2892{
2893 struct ethtool_rx_flow_spec *fsp =
2894 (struct ethtool_rx_flow_spec *)&cmd->fs;
2895 struct mtk_mac *mac = netdev_priv(dev);
2896 struct mtk_eth *eth = mac->hw;
2897 int hwlro_idx;
2898
2899 if ((fsp->flow_type != TCP_V4_FLOW) ||
2900 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2901 (fsp->location > 1))
2902 return -EINVAL;
2903
2904 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2905 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2906
2907 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2908
2909 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2910
2911 return 0;
2912}
2913
2914static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2915 struct ethtool_rxnfc *cmd)
2916{
2917 struct ethtool_rx_flow_spec *fsp =
2918 (struct ethtool_rx_flow_spec *)&cmd->fs;
2919 struct mtk_mac *mac = netdev_priv(dev);
2920 struct mtk_eth *eth = mac->hw;
2921 int hwlro_idx;
2922
2923 if (fsp->location > 1)
2924 return -EINVAL;
2925
2926 mac->hwlro_ip[fsp->location] = 0;
2927 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2928
2929 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2930
2931 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2932
2933 return 0;
2934}
2935
2936static void mtk_hwlro_netdev_disable(struct net_device *dev)
2937{
2938 struct mtk_mac *mac = netdev_priv(dev);
2939 struct mtk_eth *eth = mac->hw;
2940 int i, hwlro_idx;
2941
2942 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2943 mac->hwlro_ip[i] = 0;
2944 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2945
2946 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2947 }
2948
2949 mac->hwlro_ip_cnt = 0;
2950}
2951
2952static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2953 struct ethtool_rxnfc *cmd)
2954{
2955 struct mtk_mac *mac = netdev_priv(dev);
2956 struct ethtool_rx_flow_spec *fsp =
2957 (struct ethtool_rx_flow_spec *)&cmd->fs;
2958
2959 /* only tcp dst ipv4 is meaningful, others are meaningless */
2960 fsp->flow_type = TCP_V4_FLOW;
2961 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2962 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2963
2964 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2965 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2966 fsp->h_u.tcp_ip4_spec.psrc = 0;
2967 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2968 fsp->h_u.tcp_ip4_spec.pdst = 0;
2969 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2970 fsp->h_u.tcp_ip4_spec.tos = 0;
2971 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2972
2973 return 0;
2974}
2975
2976static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2977 struct ethtool_rxnfc *cmd,
2978 u32 *rule_locs)
2979{
2980 struct mtk_mac *mac = netdev_priv(dev);
2981 int cnt = 0;
2982 int i;
2983
2984 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2985 if (mac->hwlro_ip[i]) {
2986 rule_locs[cnt] = i;
2987 cnt++;
2988 }
2989 }
2990
2991 cmd->rule_cnt = cnt;
2992
2993 return 0;
2994}
2995
developer18f46a82021-07-20 21:08:21 +08002996static int mtk_rss_init(struct mtk_eth *eth)
2997{
2998 u32 val;
2999
developer8ecd51b2023-03-13 11:28:28 +08003000 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08003001 /* Set RSS rings to PSE modes */
3002 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
3003 val |= MTK_RING_PSE_MODE;
3004 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
3005
3006 /* Enable non-lro multiple rx */
3007 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
3008 val |= MTK_NON_LRO_MULTI_EN;
3009 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3010
3011 /* Enable RSS dly int supoort */
3012 val |= MTK_LRO_DLY_INT_EN;
3013 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3014
3015 /* Set RSS delay config int ring1 */
3016 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
3017 }
3018
3019 /* Hash Type */
3020 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3021 val |= MTK_RSS_IPV4_STATIC_HASH;
3022 val |= MTK_RSS_IPV6_STATIC_HASH;
3023 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3024
3025 /* Select the size of indirection table */
3026 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
3027 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
3028 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
3029 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
3030 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
3031 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
3032 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
3033 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
3034
3035 /* Pause */
3036 val |= MTK_RSS_CFG_REQ;
3037 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3038
3039 /* Enable RSS*/
3040 val |= MTK_RSS_EN;
3041 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3042
3043 /* Release pause */
3044 val &= ~(MTK_RSS_CFG_REQ);
3045 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3046
3047 /* Set perRSS GRP INT */
3048 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3049
3050 /* Set GRP INT */
3051 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3052
developer089e8852022-09-28 14:43:46 +08003053 /* Enable RSS delay interrupt */
3054 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3055
developer18f46a82021-07-20 21:08:21 +08003056 return 0;
3057}
3058
3059static void mtk_rss_uninit(struct mtk_eth *eth)
3060{
3061 u32 val;
3062
3063 /* Pause */
3064 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3065 val |= MTK_RSS_CFG_REQ;
3066 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3067
3068 /* Disable RSS*/
3069 val &= ~(MTK_RSS_EN);
3070 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3071
3072 /* Release pause */
3073 val &= ~(MTK_RSS_CFG_REQ);
3074 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3075}
3076
developerfd40db22021-04-29 10:08:25 +08003077static netdev_features_t mtk_fix_features(struct net_device *dev,
3078 netdev_features_t features)
3079{
3080 if (!(features & NETIF_F_LRO)) {
3081 struct mtk_mac *mac = netdev_priv(dev);
3082 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3083
3084 if (ip_cnt) {
3085 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3086
3087 features |= NETIF_F_LRO;
3088 }
3089 }
3090
3091 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3092 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3093
3094 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3095 }
3096
3097 return features;
3098}
3099
3100static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3101{
3102 struct mtk_mac *mac = netdev_priv(dev);
3103 struct mtk_eth *eth = mac->hw;
3104 int err = 0;
3105
3106 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3107 return 0;
3108
3109 if (!(features & NETIF_F_LRO))
3110 mtk_hwlro_netdev_disable(dev);
3111
3112 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3113 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3114 else
3115 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3116
3117 return err;
3118}
3119
3120/* wait for DMA to finish whatever it is doing before we start using it again */
3121static int mtk_dma_busy_wait(struct mtk_eth *eth)
3122{
3123 unsigned long t_start = jiffies;
3124
3125 while (1) {
3126 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3127 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3128 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3129 return 0;
3130 } else {
3131 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3132 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3133 return 0;
3134 }
3135
3136 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3137 break;
3138 }
3139
3140 dev_err(eth->dev, "DMA init timeout\n");
3141 return -1;
3142}
3143
3144static int mtk_dma_init(struct mtk_eth *eth)
3145{
3146 int err;
3147 u32 i;
3148
3149 if (mtk_dma_busy_wait(eth))
3150 return -EBUSY;
3151
3152 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3153 /* QDMA needs scratch memory for internal reordering of the
3154 * descriptors
3155 */
3156 err = mtk_init_fq_dma(eth);
3157 if (err)
3158 return err;
3159 }
3160
3161 err = mtk_tx_alloc(eth);
3162 if (err)
3163 return err;
3164
3165 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3166 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3167 if (err)
3168 return err;
3169 }
3170
3171 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3172 if (err)
3173 return err;
3174
3175 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003176 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003177 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003178 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3179 if (err)
3180 return err;
3181 }
3182 err = mtk_hwlro_rx_init(eth);
3183 if (err)
3184 return err;
3185 }
3186
developer18f46a82021-07-20 21:08:21 +08003187 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3188 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3189 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3190 if (err)
3191 return err;
3192 }
3193 err = mtk_rss_init(eth);
3194 if (err)
3195 return err;
3196 }
3197
developerfd40db22021-04-29 10:08:25 +08003198 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3199 /* Enable random early drop and set drop threshold
3200 * automatically
3201 */
3202 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003203 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3204 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003205 }
3206
3207 return 0;
3208}
3209
3210static void mtk_dma_free(struct mtk_eth *eth)
3211{
developere9356982022-07-04 09:03:20 +08003212 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003213 int i;
3214
3215 for (i = 0; i < MTK_MAC_COUNT; i++)
3216 if (eth->netdev[i])
3217 netdev_reset_queue(eth->netdev[i]);
3218 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003219 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003220 MTK_DMA_SIZE * soc->txrx.txd_size,
3221 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003222 eth->scratch_ring = NULL;
3223 eth->phy_scratch_ring = 0;
3224 }
3225 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003226 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003227 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3228
3229 if (eth->hwlro) {
3230 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003231
developer089e8852022-09-28 14:43:46 +08003232 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003233 for (; i < MTK_MAX_RX_RING_NUM; i++)
3234 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003235 }
3236
developer18f46a82021-07-20 21:08:21 +08003237 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3238 mtk_rss_uninit(eth);
3239
3240 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3241 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3242 }
3243
developer94008d92021-09-23 09:47:41 +08003244 if (eth->scratch_head) {
3245 kfree(eth->scratch_head);
3246 eth->scratch_head = NULL;
3247 }
developerfd40db22021-04-29 10:08:25 +08003248}
3249
3250static void mtk_tx_timeout(struct net_device *dev)
3251{
3252 struct mtk_mac *mac = netdev_priv(dev);
3253 struct mtk_eth *eth = mac->hw;
3254
3255 eth->netdev[mac->id]->stats.tx_errors++;
3256 netif_err(eth, tx_err, dev,
3257 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003258
3259 if (atomic_read(&reset_lock) == 0)
3260 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003261}
3262
developer18f46a82021-07-20 21:08:21 +08003263static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003264{
developer18f46a82021-07-20 21:08:21 +08003265 struct mtk_napi *rx_napi = priv;
3266 struct mtk_eth *eth = rx_napi->eth;
3267 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003268
developer18f46a82021-07-20 21:08:21 +08003269 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003270 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003271 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003272 }
3273
3274 return IRQ_HANDLED;
3275}
3276
3277static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3278{
3279 struct mtk_eth *eth = _eth;
3280
3281 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003282 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003283 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003284 }
3285
3286 return IRQ_HANDLED;
3287}
3288
3289static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3290{
3291 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003292 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003293
developer68ce74f2023-01-03 16:11:57 +08003294 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3295 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003296 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003297 }
developer68ce74f2023-01-03 16:11:57 +08003298 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3299 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003300 mtk_handle_irq_tx(irq, _eth);
3301 }
3302
3303 return IRQ_HANDLED;
3304}
3305
developera2613e62022-07-01 18:29:37 +08003306static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3307{
3308 struct mtk_mac *mac = _mac;
3309 struct mtk_eth *eth = mac->hw;
3310 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3311 struct net_device *dev = phylink_priv->dev;
3312 int link_old, link_new;
3313
3314 // clear interrupt status for gpy211
3315 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3316
3317 link_old = phylink_priv->link;
3318 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3319
3320 if (link_old != link_new) {
3321 phylink_priv->link = link_new;
3322 if (link_new) {
3323 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3324 if (dev)
3325 netif_carrier_on(dev);
3326 } else {
3327 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3328 if (dev)
3329 netif_carrier_off(dev);
3330 }
3331 }
3332
3333 return IRQ_HANDLED;
3334}
3335
developerfd40db22021-04-29 10:08:25 +08003336#ifdef CONFIG_NET_POLL_CONTROLLER
3337static void mtk_poll_controller(struct net_device *dev)
3338{
3339 struct mtk_mac *mac = netdev_priv(dev);
3340 struct mtk_eth *eth = mac->hw;
3341
3342 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003343 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3344 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003345 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003346 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003347}
3348#endif
3349
3350static int mtk_start_dma(struct mtk_eth *eth)
3351{
3352 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003353 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003354 int val, err;
developerfd40db22021-04-29 10:08:25 +08003355
3356 err = mtk_dma_init(eth);
3357 if (err) {
3358 mtk_dma_free(eth);
3359 return err;
3360 }
3361
3362 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003363 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003364 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3365 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003366 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003367 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003368 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003369 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3370 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3371 MTK_RESV_BUF | MTK_WCOMP_EN |
3372 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003373 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003374 }
developerfd40db22021-04-29 10:08:25 +08003375 else
3376 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003377 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003378 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3379 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3380 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003381 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003382
developer68ce74f2023-01-03 16:11:57 +08003383 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003384 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003385 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003386 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003387 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003388 } else {
3389 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3390 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003391 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003392 }
3393
developer8ecd51b2023-03-13 11:28:28 +08003394 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003395 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3396 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3397 }
3398
developerfd40db22021-04-29 10:08:25 +08003399 return 0;
3400}
3401
developerdca0fde2022-12-14 11:40:35 +08003402void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003403{
developerdca0fde2022-12-14 11:40:35 +08003404 u32 val;
developerfd40db22021-04-29 10:08:25 +08003405
3406 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3407 return;
3408
developerdca0fde2022-12-14 11:40:35 +08003409 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003410
developerdca0fde2022-12-14 11:40:35 +08003411 /* default setup the forward port to send frame to PDMA */
3412 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003413
developerdca0fde2022-12-14 11:40:35 +08003414 /* Enable RX checksum */
3415 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003416
developerdca0fde2022-12-14 11:40:35 +08003417 val |= config;
developerfd40db22021-04-29 10:08:25 +08003418
developerdca0fde2022-12-14 11:40:35 +08003419 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3420 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003421
developerdca0fde2022-12-14 11:40:35 +08003422 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003423}
3424
developer7cd7e5e2022-11-17 13:57:32 +08003425void mtk_set_pse_drop(u32 config)
3426{
3427 struct mtk_eth *eth = g_eth;
3428
3429 if (eth)
3430 mtk_w32(eth, config, PSE_PPE0_DROP);
3431}
3432EXPORT_SYMBOL(mtk_set_pse_drop);
3433
developerfd40db22021-04-29 10:08:25 +08003434static int mtk_open(struct net_device *dev)
3435{
3436 struct mtk_mac *mac = netdev_priv(dev);
3437 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003438 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer4e8a3fd2023-04-10 18:05:44 +08003439 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer18f46a82021-07-20 21:08:21 +08003440 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003441 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003442
3443 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3444 if (err) {
3445 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3446 err);
3447 return err;
3448 }
3449
3450 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3451 if (!refcount_read(&eth->dma_refcnt)) {
3452 int err = mtk_start_dma(eth);
3453
3454 if (err)
3455 return err;
3456
developerfd40db22021-04-29 10:08:25 +08003457
3458 /* Indicates CDM to parse the MTK special tag from CPU */
3459 if (netdev_uses_dsa(dev)) {
3460 u32 val;
3461 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3462 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3463 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3464 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3465 }
3466
3467 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003468 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003469 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003470 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3471
3472 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3473 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3474 napi_enable(&eth->rx_napi[i].napi);
3475 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3476 }
3477 }
3478
developerfd40db22021-04-29 10:08:25 +08003479 refcount_set(&eth->dma_refcnt, 1);
3480 }
3481 else
3482 refcount_inc(&eth->dma_refcnt);
3483
developera2613e62022-07-01 18:29:37 +08003484 if (phylink_priv->desc) {
3485 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3486 If single PHY chip is not GPY211, the following step you should do:
3487 1. Contact your Single PHY chip vendor and get the details of
3488 - how to enables link status change interrupt
3489 - how to clears interrupt source
3490 */
3491
3492 // clear interrupt source for gpy211
3493 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3494
3495 // enable link status change interrupt for gpy211
3496 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3497
3498 phylink_priv->dev = dev;
3499
3500 // override dev pointer for single PHY chip 0
3501 if (phylink_priv->id == 0) {
3502 struct net_device *tmp;
3503
3504 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3505 if (tmp)
3506 phylink_priv->dev = tmp;
3507 else
3508 phylink_priv->dev = NULL;
3509 }
3510 }
3511
developerfd40db22021-04-29 10:08:25 +08003512 phylink_start(mac->phylink);
3513 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003514 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003515 if (!phy_node && eth->sgmii->pcs[id].regmap)
3516 regmap_write(eth->sgmii->pcs[id].regmap,
3517 SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer089e8852022-09-28 14:43:46 +08003518
developerdca0fde2022-12-14 11:40:35 +08003519 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3520
developerfd40db22021-04-29 10:08:25 +08003521 return 0;
3522}
3523
3524static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3525{
3526 u32 val;
3527 int i;
3528
3529 /* stop the dma engine */
3530 spin_lock_bh(&eth->page_lock);
3531 val = mtk_r32(eth, glo_cfg);
3532 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3533 glo_cfg);
3534 spin_unlock_bh(&eth->page_lock);
3535
3536 /* wait for dma stop */
3537 for (i = 0; i < 10; i++) {
3538 val = mtk_r32(eth, glo_cfg);
3539 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003540 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003541 continue;
3542 }
3543 break;
3544 }
3545}
3546
3547static int mtk_stop(struct net_device *dev)
3548{
3549 struct mtk_mac *mac = netdev_priv(dev);
3550 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003551 int i;
developer4e8a3fd2023-04-10 18:05:44 +08003552 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer3a5969e2022-02-09 15:36:36 +08003553 u32 val = 0;
3554 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003555
developerdca0fde2022-12-14 11:40:35 +08003556 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003557 netif_tx_disable(dev);
3558
developer3a5969e2022-02-09 15:36:36 +08003559 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003560 if (!phy_node && eth->sgmii->pcs[id].regmap) {
3561 regmap_read(eth->sgmii->pcs[id].regmap,
3562 SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003563 val |= SGMII_PHYA_PWD;
developer4e8a3fd2023-04-10 18:05:44 +08003564 regmap_write(eth->sgmii->pcs[id].regmap,
3565 SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003566 }
3567
3568 //GMAC RX disable
3569 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3570 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3571
3572 phylink_stop(mac->phylink);
3573
developerfd40db22021-04-29 10:08:25 +08003574 phylink_disconnect_phy(mac->phylink);
3575
3576 /* only shutdown DMA if this is the last user */
3577 if (!refcount_dec_and_test(&eth->dma_refcnt))
3578 return 0;
3579
developerfd40db22021-04-29 10:08:25 +08003580
3581 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003582 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003583 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003584 napi_disable(&eth->rx_napi[0].napi);
3585
3586 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3587 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3588 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3589 napi_disable(&eth->rx_napi[i].napi);
3590 }
3591 }
developerfd40db22021-04-29 10:08:25 +08003592
3593 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003594 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3595 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003596
3597 mtk_dma_free(eth);
3598
3599 return 0;
3600}
3601
developer8051e042022-04-08 13:26:36 +08003602void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003603{
developer8051e042022-04-08 13:26:36 +08003604 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003605
developerfd40db22021-04-29 10:08:25 +08003606 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003607 reset_bits, reset_bits);
3608
3609 while (i++ < 5000) {
3610 mdelay(1);
3611 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3612
3613 if ((val & reset_bits) == reset_bits) {
3614 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3615 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3616 reset_bits, ~reset_bits);
3617 break;
3618 }
3619 }
3620
developerfd40db22021-04-29 10:08:25 +08003621 mdelay(10);
3622}
3623
3624static void mtk_clk_disable(struct mtk_eth *eth)
3625{
3626 int clk;
3627
3628 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3629 clk_disable_unprepare(eth->clks[clk]);
3630}
3631
3632static int mtk_clk_enable(struct mtk_eth *eth)
3633{
3634 int clk, ret;
3635
3636 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3637 ret = clk_prepare_enable(eth->clks[clk]);
3638 if (ret)
3639 goto err_disable_clks;
3640 }
3641
3642 return 0;
3643
3644err_disable_clks:
3645 while (--clk >= 0)
3646 clk_disable_unprepare(eth->clks[clk]);
3647
3648 return ret;
3649}
3650
developer18f46a82021-07-20 21:08:21 +08003651static int mtk_napi_init(struct mtk_eth *eth)
3652{
3653 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3654 int i;
3655
3656 rx_napi->eth = eth;
3657 rx_napi->rx_ring = &eth->rx_ring[0];
3658 rx_napi->irq_grp_no = 2;
3659
3660 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3661 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3662 rx_napi = &eth->rx_napi[i];
3663 rx_napi->eth = eth;
3664 rx_napi->rx_ring = &eth->rx_ring[i];
3665 rx_napi->irq_grp_no = 2 + i;
3666 }
3667 }
3668
3669 return 0;
3670}
3671
developer8051e042022-04-08 13:26:36 +08003672static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003673{
developer3f28d382023-03-07 16:06:30 +08003674 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3675 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003676 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003677 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003678 u32 val;
developerfd40db22021-04-29 10:08:25 +08003679
developer8051e042022-04-08 13:26:36 +08003680 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3681 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003682
developer8051e042022-04-08 13:26:36 +08003683 if (atomic_read(&reset_lock) == 0) {
3684 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3685 return 0;
developerfd40db22021-04-29 10:08:25 +08003686
developer8051e042022-04-08 13:26:36 +08003687 pm_runtime_enable(eth->dev);
3688 pm_runtime_get_sync(eth->dev);
3689
3690 ret = mtk_clk_enable(eth);
3691 if (ret)
3692 goto err_disable_pm;
3693 }
developerfd40db22021-04-29 10:08:25 +08003694
developer3f28d382023-03-07 16:06:30 +08003695 if (eth->ethsys)
3696 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3697 of_dma_is_coherent(eth->dma_dev->of_node) *
3698 dma_mask);
3699
developerfd40db22021-04-29 10:08:25 +08003700 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3701 ret = device_reset(eth->dev);
3702 if (ret) {
3703 dev_err(eth->dev, "MAC reset failed!\n");
3704 goto err_disable_pm;
3705 }
3706
3707 /* enable interrupt delay for RX */
3708 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3709
3710 /* disable delay and normal interrupt */
3711 mtk_tx_irq_disable(eth, ~0);
3712 mtk_rx_irq_disable(eth, ~0);
3713
3714 return 0;
3715 }
3716
developer8051e042022-04-08 13:26:36 +08003717 pr_info("[%s] execute fe %s reset\n", __func__,
3718 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003719
developer8051e042022-04-08 13:26:36 +08003720 if (type == MTK_TYPE_WARM_RESET)
3721 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003722 else
developer8051e042022-04-08 13:26:36 +08003723 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003724
developerc4d8da72023-03-16 14:37:28 +08003725 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3726 mtk_mdc_init(eth);
3727
developer8ecd51b2023-03-13 11:28:28 +08003728 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003729 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003730 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003731 }
developerfd40db22021-04-29 10:08:25 +08003732
3733 if (eth->pctl) {
3734 /* Set GE2 driving and slew rate */
3735 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3736
3737 /* set GE2 TDSEL */
3738 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3739
3740 /* set GE2 TUNE */
3741 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3742 }
3743
3744 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3745 * up with the more appropriate value when mtk_mac_config call is being
3746 * invoked.
3747 */
3748 for (i = 0; i < MTK_MAC_COUNT; i++)
3749 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3750
3751 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003752 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3753 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3754 else
3755 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003756
3757 /* enable interrupt delay for RX/TX */
3758 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3759 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3760
3761 mtk_tx_irq_disable(eth, ~0);
3762 mtk_rx_irq_disable(eth, ~0);
3763
3764 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003765 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3766 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3767 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3768 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003769 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003770 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003771 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3772 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003773
developer089e8852022-09-28 14:43:46 +08003774 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer0fef5222023-04-26 14:48:31 +08003775 /* PSE dummy page mechanism */
3776 if (eth->soc->caps != MT7988_CAPS || eth->hwver != MTK_HWID_V1)
3777 mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) |
3778 PSE_DUMMY_WORK_GDM(2) | PSE_DUMMY_WORK_GDM(3) |
3779 DUMMY_PAGE_THR, PSE_DUMY_REQ);
3780
developer089e8852022-09-28 14:43:46 +08003781 /* PSE should not drop port1, port8 and port9 packets */
3782 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3783
developer15f760a2022-10-12 15:57:21 +08003784 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3785 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3786
developer84d1e832022-11-24 11:25:05 +08003787 /* PSE free buffer drop threshold */
3788 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3789
developer089e8852022-09-28 14:43:46 +08003790 /* GDM and CDM Threshold */
3791 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3792 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3793
developerdca0fde2022-12-14 11:40:35 +08003794 /* Disable GDM1 RX CRC stripping */
3795 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3796 val &= ~MTK_GDMA_STRP_CRC;
3797 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3798
developer089e8852022-09-28 14:43:46 +08003799 /* PSE GDM3 MIB counter has incorrect hw default values,
3800 * so the driver ought to read clear the values beforehand
3801 * in case ethtool retrieve wrong mib values.
3802 */
3803 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3804 mtk_r32(eth,
3805 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3806 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003807 /* PSE Free Queue Flow Control */
3808 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3809
developer459b78e2022-07-01 17:25:10 +08003810 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3811 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3812
3813 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3814 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003815
developerfef9efd2021-06-16 18:28:09 +08003816 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003817 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3818 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3819 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3820 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3821 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3822 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3823 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003824 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003825
developerfef9efd2021-06-16 18:28:09 +08003826 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003827 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3828 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3829 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3830 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3831 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3832 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3833 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3834 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003835
3836 /* GDM and CDM Threshold */
3837 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3838 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3839 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3840 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3841 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3842 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003843 }
3844
3845 return 0;
3846
3847err_disable_pm:
3848 pm_runtime_put_sync(eth->dev);
3849 pm_runtime_disable(eth->dev);
3850
3851 return ret;
3852}
3853
3854static int mtk_hw_deinit(struct mtk_eth *eth)
3855{
3856 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3857 return 0;
3858
3859 mtk_clk_disable(eth);
3860
3861 pm_runtime_put_sync(eth->dev);
3862 pm_runtime_disable(eth->dev);
3863
3864 return 0;
3865}
3866
3867static int __init mtk_init(struct net_device *dev)
3868{
3869 struct mtk_mac *mac = netdev_priv(dev);
3870 struct mtk_eth *eth = mac->hw;
3871 const char *mac_addr;
3872
3873 mac_addr = of_get_mac_address(mac->of_node);
3874 if (!IS_ERR(mac_addr))
3875 ether_addr_copy(dev->dev_addr, mac_addr);
3876
3877 /* If the mac address is invalid, use random mac address */
3878 if (!is_valid_ether_addr(dev->dev_addr)) {
3879 eth_hw_addr_random(dev);
3880 dev_err(eth->dev, "generated random MAC address %pM\n",
3881 dev->dev_addr);
3882 }
3883
3884 return 0;
3885}
3886
3887static void mtk_uninit(struct net_device *dev)
3888{
3889 struct mtk_mac *mac = netdev_priv(dev);
3890 struct mtk_eth *eth = mac->hw;
3891
3892 phylink_disconnect_phy(mac->phylink);
3893 mtk_tx_irq_disable(eth, ~0);
3894 mtk_rx_irq_disable(eth, ~0);
3895}
3896
3897static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3898{
3899 struct mtk_mac *mac = netdev_priv(dev);
3900
3901 switch (cmd) {
3902 case SIOCGMIIPHY:
3903 case SIOCGMIIREG:
3904 case SIOCSMIIREG:
3905 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3906 default:
3907 /* default invoke the mtk_eth_dbg handler */
3908 return mtk_do_priv_ioctl(dev, ifr, cmd);
3909 break;
3910 }
3911
3912 return -EOPNOTSUPP;
3913}
3914
developer37482a42022-12-26 13:31:13 +08003915int mtk_phy_config(struct mtk_eth *eth, int enable)
3916{
3917 struct device_node *mii_np = NULL;
3918 struct device_node *child = NULL;
3919 int addr = 0;
3920 u32 val = 0;
3921
3922 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3923 if (!mii_np) {
3924 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3925 return -ENODEV;
3926 }
3927
3928 if (!of_device_is_available(mii_np)) {
3929 dev_err(eth->dev, "device is not available\n");
3930 return -ENODEV;
3931 }
3932
3933 for_each_available_child_of_node(mii_np, child) {
3934 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3935 if (addr < 0)
3936 continue;
3937 pr_info("%s %d addr:%d name:%s\n",
3938 __func__, __LINE__, addr, child->name);
3939 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3940 if (enable)
3941 val &= ~BMCR_PDOWN;
3942 else
3943 val |= BMCR_PDOWN;
3944 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3945 }
3946
3947 return 0;
3948}
3949
developerfd40db22021-04-29 10:08:25 +08003950static void mtk_pending_work(struct work_struct *work)
3951{
3952 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003953 struct device_node *phy_node = NULL;
3954 struct mtk_mac *mac = NULL;
3955 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003956 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003957 u32 val = 0;
3958
3959 atomic_inc(&reset_lock);
3960 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3961 if (!mtk_check_reset_event(eth, val)) {
3962 atomic_dec(&reset_lock);
3963 pr_info("[%s] No need to do FE reset !\n", __func__);
3964 return;
3965 }
developerfd40db22021-04-29 10:08:25 +08003966
3967 rtnl_lock();
3968
developer37482a42022-12-26 13:31:13 +08003969 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3970 cpu_relax();
3971
3972 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003973
3974 /* Adjust PPE configurations to prepare for reset */
3975 mtk_prepare_reset_ppe(eth, 0);
3976 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3977 mtk_prepare_reset_ppe(eth, 1);
3978
3979 /* Adjust FE configurations to prepare for reset */
3980 mtk_prepare_reset_fe(eth);
3981
3982 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003983 for (i = 0; i < MTK_MAC_COUNT; i++) {
3984 if (!eth->netdev[i])
3985 continue;
developer37482a42022-12-26 13:31:13 +08003986 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3987 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3988 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3989 eth->netdev[i]);
3990 } else {
3991 pr_info("send MTK_FE_START_RESET event\n");
3992 call_netdevice_notifiers(MTK_FE_START_RESET,
3993 eth->netdev[i]);
3994 }
developer6bb3f3a2022-11-22 09:59:14 +08003995 rtnl_unlock();
developer7979ddb2023-04-24 17:19:21 +08003996 if (!wait_for_completion_timeout(&wait_ser_done, 3000)) {
3997 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
3998 (mtk_stop_fail)) {
3999 pr_info("send MTK_FE_START_RESET stop\n");
4000 rtnl_lock();
4001 call_netdevice_notifiers(MTK_FE_START_RESET,
4002 eth->netdev[i]);
4003 rtnl_unlock();
4004 if (!wait_for_completion_timeout(&wait_ser_done,
4005 3000))
4006 pr_warn("wait for MTK_FE_START_RESET\n");
4007 }
developer0baa6962023-01-31 14:25:23 +08004008 pr_warn("wait for MTK_FE_START_RESET\n");
developer7979ddb2023-04-24 17:19:21 +08004009 }
developer6bb3f3a2022-11-22 09:59:14 +08004010 rtnl_lock();
4011 break;
4012 }
developerfd40db22021-04-29 10:08:25 +08004013
developer8051e042022-04-08 13:26:36 +08004014 del_timer_sync(&eth->mtk_dma_monitor_timer);
4015 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004016 /* stop all devices to make sure that dma is properly shut down */
4017 for (i = 0; i < MTK_MAC_COUNT; i++) {
4018 if (!eth->netdev[i])
4019 continue;
4020 mtk_stop(eth->netdev[i]);
4021 __set_bit(i, &restart);
4022 }
developer8051e042022-04-08 13:26:36 +08004023 pr_info("[%s] mtk_stop ends !\n", __func__);
4024 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08004025
4026 if (eth->dev->pins)
4027 pinctrl_select_state(eth->dev->pins->p,
4028 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08004029
4030 pr_info("[%s] mtk_hw_init starts !\n", __func__);
4031 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
4032 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004033
4034 /* restart DMA and enable IRQs */
4035 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004036 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08004037 continue;
4038 err = mtk_open(eth->netdev[i]);
4039 if (err) {
4040 netif_alert(eth, ifup, eth->netdev[i],
4041 "Driver up/down cycle failed, closing device.\n");
4042 dev_close(eth->netdev[i]);
4043 }
4044 }
4045
developer8051e042022-04-08 13:26:36 +08004046 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004047 if (!eth->netdev[i])
4048 continue;
developer37482a42022-12-26 13:31:13 +08004049 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4050 pr_info("send MTK_FE_START_TRAFFIC event\n");
4051 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
4052 eth->netdev[i]);
4053 } else {
4054 pr_info("send MTK_FE_RESET_DONE event\n");
4055 call_netdevice_notifiers(MTK_FE_RESET_DONE,
4056 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08004057 }
developer37482a42022-12-26 13:31:13 +08004058 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
4059 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08004060 break;
4061 }
developer8051e042022-04-08 13:26:36 +08004062
4063 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004064
4065 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4066 eth->mtk_dma_monitor_timer.expires = jiffies;
4067 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004068
4069 mtk_phy_config(eth, 1);
4070 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004071 clear_bit_unlock(MTK_RESETTING, &eth->state);
4072
4073 rtnl_unlock();
4074}
4075
4076static int mtk_free_dev(struct mtk_eth *eth)
4077{
4078 int i;
4079
4080 for (i = 0; i < MTK_MAC_COUNT; i++) {
4081 if (!eth->netdev[i])
4082 continue;
4083 free_netdev(eth->netdev[i]);
4084 }
4085
4086 return 0;
4087}
4088
4089static int mtk_unreg_dev(struct mtk_eth *eth)
4090{
4091 int i;
4092
4093 for (i = 0; i < MTK_MAC_COUNT; i++) {
4094 if (!eth->netdev[i])
4095 continue;
4096 unregister_netdev(eth->netdev[i]);
4097 }
4098
4099 return 0;
4100}
4101
4102static int mtk_cleanup(struct mtk_eth *eth)
4103{
4104 mtk_unreg_dev(eth);
4105 mtk_free_dev(eth);
4106 cancel_work_sync(&eth->pending_work);
4107
4108 return 0;
4109}
4110
4111static int mtk_get_link_ksettings(struct net_device *ndev,
4112 struct ethtool_link_ksettings *cmd)
4113{
4114 struct mtk_mac *mac = netdev_priv(ndev);
4115
4116 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4117 return -EBUSY;
4118
4119 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4120}
4121
4122static int mtk_set_link_ksettings(struct net_device *ndev,
4123 const struct ethtool_link_ksettings *cmd)
4124{
4125 struct mtk_mac *mac = netdev_priv(ndev);
4126
4127 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4128 return -EBUSY;
4129
4130 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4131}
4132
4133static void mtk_get_drvinfo(struct net_device *dev,
4134 struct ethtool_drvinfo *info)
4135{
4136 struct mtk_mac *mac = netdev_priv(dev);
4137
4138 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4139 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4140 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4141}
4142
4143static u32 mtk_get_msglevel(struct net_device *dev)
4144{
4145 struct mtk_mac *mac = netdev_priv(dev);
4146
4147 return mac->hw->msg_enable;
4148}
4149
4150static void mtk_set_msglevel(struct net_device *dev, u32 value)
4151{
4152 struct mtk_mac *mac = netdev_priv(dev);
4153
4154 mac->hw->msg_enable = value;
4155}
4156
4157static int mtk_nway_reset(struct net_device *dev)
4158{
4159 struct mtk_mac *mac = netdev_priv(dev);
4160
4161 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4162 return -EBUSY;
4163
4164 if (!mac->phylink)
4165 return -ENOTSUPP;
4166
4167 return phylink_ethtool_nway_reset(mac->phylink);
4168}
4169
4170static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4171{
4172 int i;
4173
4174 switch (stringset) {
4175 case ETH_SS_STATS:
4176 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4177 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4178 data += ETH_GSTRING_LEN;
4179 }
4180 break;
4181 }
4182}
4183
4184static int mtk_get_sset_count(struct net_device *dev, int sset)
4185{
4186 switch (sset) {
4187 case ETH_SS_STATS:
4188 return ARRAY_SIZE(mtk_ethtool_stats);
4189 default:
4190 return -EOPNOTSUPP;
4191 }
4192}
4193
4194static void mtk_get_ethtool_stats(struct net_device *dev,
4195 struct ethtool_stats *stats, u64 *data)
4196{
4197 struct mtk_mac *mac = netdev_priv(dev);
4198 struct mtk_hw_stats *hwstats = mac->hw_stats;
4199 u64 *data_src, *data_dst;
4200 unsigned int start;
4201 int i;
4202
4203 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4204 return;
4205
4206 if (netif_running(dev) && netif_device_present(dev)) {
4207 if (spin_trylock_bh(&hwstats->stats_lock)) {
4208 mtk_stats_update_mac(mac);
4209 spin_unlock_bh(&hwstats->stats_lock);
4210 }
4211 }
4212
4213 data_src = (u64 *)hwstats;
4214
4215 do {
4216 data_dst = data;
4217 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4218
4219 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4220 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4221 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4222}
4223
4224static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4225 u32 *rule_locs)
4226{
4227 int ret = -EOPNOTSUPP;
4228
4229 switch (cmd->cmd) {
4230 case ETHTOOL_GRXRINGS:
4231 if (dev->hw_features & NETIF_F_LRO) {
4232 cmd->data = MTK_MAX_RX_RING_NUM;
4233 ret = 0;
4234 }
4235 break;
4236 case ETHTOOL_GRXCLSRLCNT:
4237 if (dev->hw_features & NETIF_F_LRO) {
4238 struct mtk_mac *mac = netdev_priv(dev);
4239
4240 cmd->rule_cnt = mac->hwlro_ip_cnt;
4241 ret = 0;
4242 }
4243 break;
4244 case ETHTOOL_GRXCLSRULE:
4245 if (dev->hw_features & NETIF_F_LRO)
4246 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4247 break;
4248 case ETHTOOL_GRXCLSRLALL:
4249 if (dev->hw_features & NETIF_F_LRO)
4250 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4251 rule_locs);
4252 break;
4253 default:
4254 break;
4255 }
4256
4257 return ret;
4258}
4259
4260static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4261{
4262 int ret = -EOPNOTSUPP;
4263
4264 switch (cmd->cmd) {
4265 case ETHTOOL_SRXCLSRLINS:
4266 if (dev->hw_features & NETIF_F_LRO)
4267 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4268 break;
4269 case ETHTOOL_SRXCLSRLDEL:
4270 if (dev->hw_features & NETIF_F_LRO)
4271 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4272 break;
4273 default:
4274 break;
4275 }
4276
4277 return ret;
4278}
4279
developer6c5cbb52022-08-12 11:37:45 +08004280static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4281{
4282 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004283 struct mtk_eth *eth = mac->hw;
4284 u32 val;
4285
4286 pause->autoneg = 0;
4287
4288 if (mac->type == MTK_GDM_TYPE) {
4289 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4290
4291 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4292 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4293 } else if (mac->type == MTK_XGDM_TYPE) {
4294 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004295
developerf2823bb2022-12-29 18:20:14 +08004296 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4297 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4298 }
developer6c5cbb52022-08-12 11:37:45 +08004299}
4300
4301static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4302{
4303 struct mtk_mac *mac = netdev_priv(dev);
4304
4305 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4306}
4307
developer9b725932022-11-24 16:25:56 +08004308static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4309{
4310 struct mtk_mac *mac = netdev_priv(dev);
4311 struct mtk_eth *eth = mac->hw;
4312 u32 val;
4313
4314 if (mac->type == MTK_GDM_TYPE) {
4315 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4316
4317 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4318 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4319 }
4320
4321 return phylink_ethtool_get_eee(mac->phylink, eee);
4322}
4323
4324static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4325{
4326 struct mtk_mac *mac = netdev_priv(dev);
4327 struct mtk_eth *eth = mac->hw;
4328
4329 if (mac->type == MTK_GDM_TYPE) {
4330 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4331 return -EINVAL;
4332
4333 mac->tx_lpi_timer = eee->tx_lpi_timer;
4334
4335 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4336 }
4337
4338 return phylink_ethtool_set_eee(mac->phylink, eee);
4339}
4340
developerfd40db22021-04-29 10:08:25 +08004341static const struct ethtool_ops mtk_ethtool_ops = {
4342 .get_link_ksettings = mtk_get_link_ksettings,
4343 .set_link_ksettings = mtk_set_link_ksettings,
4344 .get_drvinfo = mtk_get_drvinfo,
4345 .get_msglevel = mtk_get_msglevel,
4346 .set_msglevel = mtk_set_msglevel,
4347 .nway_reset = mtk_nway_reset,
4348 .get_link = ethtool_op_get_link,
4349 .get_strings = mtk_get_strings,
4350 .get_sset_count = mtk_get_sset_count,
4351 .get_ethtool_stats = mtk_get_ethtool_stats,
4352 .get_rxnfc = mtk_get_rxnfc,
4353 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004354 .get_pauseparam = mtk_get_pauseparam,
4355 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004356 .get_eee = mtk_get_eee,
4357 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004358};
4359
4360static const struct net_device_ops mtk_netdev_ops = {
4361 .ndo_init = mtk_init,
4362 .ndo_uninit = mtk_uninit,
4363 .ndo_open = mtk_open,
4364 .ndo_stop = mtk_stop,
4365 .ndo_start_xmit = mtk_start_xmit,
4366 .ndo_set_mac_address = mtk_set_mac_address,
4367 .ndo_validate_addr = eth_validate_addr,
4368 .ndo_do_ioctl = mtk_do_ioctl,
4369 .ndo_tx_timeout = mtk_tx_timeout,
4370 .ndo_get_stats64 = mtk_get_stats64,
4371 .ndo_fix_features = mtk_fix_features,
4372 .ndo_set_features = mtk_set_features,
4373#ifdef CONFIG_NET_POLL_CONTROLLER
4374 .ndo_poll_controller = mtk_poll_controller,
4375#endif
4376};
4377
4378static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4379{
4380 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004381 const char *label;
developerfd40db22021-04-29 10:08:25 +08004382 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004383 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004384 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004385 struct mtk_phylink_priv *phylink_priv;
4386 struct fwnode_handle *fixed_node;
4387 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004388
4389 if (!_id) {
4390 dev_err(eth->dev, "missing mac id\n");
4391 return -EINVAL;
4392 }
4393
4394 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004395 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004396 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4397 return -EINVAL;
4398 }
4399
4400 if (eth->netdev[id]) {
4401 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4402 return -EINVAL;
4403 }
4404
4405 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4406 if (!eth->netdev[id]) {
4407 dev_err(eth->dev, "alloc_etherdev failed\n");
4408 return -ENOMEM;
4409 }
4410 mac = netdev_priv(eth->netdev[id]);
4411 eth->mac[id] = mac;
4412 mac->id = id;
4413 mac->hw = eth;
4414 mac->of_node = np;
4415
4416 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4417 mac->hwlro_ip_cnt = 0;
4418
4419 mac->hw_stats = devm_kzalloc(eth->dev,
4420 sizeof(*mac->hw_stats),
4421 GFP_KERNEL);
4422 if (!mac->hw_stats) {
4423 dev_err(eth->dev, "failed to allocate counter memory\n");
4424 err = -ENOMEM;
4425 goto free_netdev;
4426 }
4427 spin_lock_init(&mac->hw_stats->stats_lock);
4428 u64_stats_init(&mac->hw_stats->syncp);
4429 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4430
4431 /* phylink create */
4432 phy_mode = of_get_phy_mode(np);
4433 if (phy_mode < 0) {
4434 dev_err(eth->dev, "incorrect phy-mode\n");
4435 err = -EINVAL;
4436 goto free_netdev;
4437 }
4438
4439 /* mac config is not set */
4440 mac->interface = PHY_INTERFACE_MODE_NA;
4441 mac->mode = MLO_AN_PHY;
4442 mac->speed = SPEED_UNKNOWN;
4443
developer9b725932022-11-24 16:25:56 +08004444 mac->tx_lpi_timer = 1;
4445
developerfd40db22021-04-29 10:08:25 +08004446 mac->phylink_config.dev = &eth->netdev[id]->dev;
4447 mac->phylink_config.type = PHYLINK_NETDEV;
4448
developer30e13e72022-11-03 10:21:24 +08004449 mac->type = 0;
4450 if (!of_property_read_string(np, "mac-type", &label)) {
4451 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4452 if (!strcasecmp(label, gdm_type(mac_type)))
4453 break;
4454 }
4455
4456 switch (mac_type) {
4457 case 0:
4458 mac->type = MTK_GDM_TYPE;
4459 break;
4460 case 1:
4461 mac->type = MTK_XGDM_TYPE;
4462 break;
4463 default:
4464 dev_warn(eth->dev, "incorrect mac-type\n");
4465 break;
4466 };
4467 }
developer089e8852022-09-28 14:43:46 +08004468
developerfd40db22021-04-29 10:08:25 +08004469 phylink = phylink_create(&mac->phylink_config,
4470 of_fwnode_handle(mac->of_node),
4471 phy_mode, &mtk_phylink_ops);
4472 if (IS_ERR(phylink)) {
4473 err = PTR_ERR(phylink);
4474 goto free_netdev;
4475 }
4476
4477 mac->phylink = phylink;
4478
developera2613e62022-07-01 18:29:37 +08004479 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4480 "fixed-link");
4481 if (fixed_node) {
4482 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4483 0, GPIOD_IN, "?");
4484 if (!IS_ERR(desc)) {
4485 struct device_node *phy_np;
4486 const char *label;
4487 int irq, phyaddr;
4488
4489 phylink_priv = &mac->phylink_priv;
4490
4491 phylink_priv->desc = desc;
4492 phylink_priv->id = id;
4493 phylink_priv->link = -1;
4494
4495 irq = gpiod_to_irq(desc);
4496 if (irq > 0) {
4497 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4498 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4499 "ethernet:fixed link", mac);
4500 }
4501
developer8b6f2402022-11-28 13:42:34 +08004502 if (!of_property_read_string(to_of_node(fixed_node),
4503 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004504 if (strlen(label) < 16) {
4505 strncpy(phylink_priv->label, label,
4506 strlen(label));
4507 } else
developer8b6f2402022-11-28 13:42:34 +08004508 dev_err(eth->dev, "insufficient space for label!\n");
4509 }
developera2613e62022-07-01 18:29:37 +08004510
4511 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4512 if (phy_np) {
4513 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4514 phylink_priv->phyaddr = phyaddr;
4515 }
4516 }
4517 fwnode_handle_put(fixed_node);
4518 }
4519
developerfd40db22021-04-29 10:08:25 +08004520 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4521 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4522 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4523 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4524
4525 eth->netdev[id]->hw_features = eth->soc->hw_features;
4526 if (eth->hwlro)
4527 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4528
4529 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4530 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4531 eth->netdev[id]->features |= eth->soc->hw_features;
4532 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4533
4534 eth->netdev[id]->irq = eth->irq[0];
4535 eth->netdev[id]->dev.of_node = np;
4536
4537 return 0;
4538
4539free_netdev:
4540 free_netdev(eth->netdev[id]);
4541 return err;
4542}
4543
developer3f28d382023-03-07 16:06:30 +08004544void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4545{
4546 struct net_device *dev, *tmp;
4547 LIST_HEAD(dev_list);
4548 int i;
4549
4550 rtnl_lock();
4551
4552 for (i = 0; i < MTK_MAC_COUNT; i++) {
4553 dev = eth->netdev[i];
4554
4555 if (!dev || !(dev->flags & IFF_UP))
4556 continue;
4557
4558 list_add_tail(&dev->close_list, &dev_list);
4559 }
4560
4561 dev_close_many(&dev_list, false);
4562
4563 eth->dma_dev = dma_dev;
4564
4565 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4566 list_del_init(&dev->close_list);
4567 dev_open(dev, NULL);
4568 }
4569
4570 rtnl_unlock();
4571}
4572
developerfd40db22021-04-29 10:08:25 +08004573static int mtk_probe(struct platform_device *pdev)
4574{
4575 struct device_node *mac_np;
4576 struct mtk_eth *eth;
4577 int err, i;
4578
4579 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4580 if (!eth)
4581 return -ENOMEM;
4582
4583 eth->soc = of_device_get_match_data(&pdev->dev);
4584
4585 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004586 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004587 eth->base = devm_platform_ioremap_resource(pdev, 0);
4588 if (IS_ERR(eth->base))
4589 return PTR_ERR(eth->base);
4590
developer089e8852022-09-28 14:43:46 +08004591 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4592 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4593 if (IS_ERR(eth->sram_base))
4594 return PTR_ERR(eth->sram_base);
4595 }
4596
developerfd40db22021-04-29 10:08:25 +08004597 if(eth->soc->has_sram) {
4598 struct resource *res;
4599 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004600 if (unlikely(!res))
4601 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004602 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4603 }
4604
developer0fef5222023-04-26 14:48:31 +08004605 mtk_get_hwver(eth);
4606
developer68ce74f2023-01-03 16:11:57 +08004607 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004608 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004609
developer089e8852022-09-28 14:43:46 +08004610 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4611 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4612 if (!err) {
4613 err = dma_set_coherent_mask(&pdev->dev,
4614 DMA_BIT_MASK(36));
4615 if (err) {
4616 dev_err(&pdev->dev, "Wrong DMA config\n");
4617 return -EINVAL;
4618 }
4619 }
4620 }
4621
developerfd40db22021-04-29 10:08:25 +08004622 spin_lock_init(&eth->page_lock);
4623 spin_lock_init(&eth->tx_irq_lock);
4624 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004625 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004626
4627 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4628 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4629 "mediatek,ethsys");
4630 if (IS_ERR(eth->ethsys)) {
4631 dev_err(&pdev->dev, "no ethsys regmap found\n");
4632 return PTR_ERR(eth->ethsys);
4633 }
4634 }
4635
4636 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4637 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4638 "mediatek,infracfg");
4639 if (IS_ERR(eth->infra)) {
4640 dev_err(&pdev->dev, "no infracfg regmap found\n");
4641 return PTR_ERR(eth->infra);
4642 }
4643 }
4644
developer3f28d382023-03-07 16:06:30 +08004645 if (of_dma_is_coherent(pdev->dev.of_node)) {
4646 struct regmap *cci;
4647
4648 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4649 "cci-control-port");
4650 /* enable CPU/bus coherency */
4651 if (!IS_ERR(cci))
4652 regmap_write(cci, 0, 3);
4653 }
4654
developerfd40db22021-04-29 10:08:25 +08004655 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004656 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
developerfd40db22021-04-29 10:08:25 +08004657 GFP_KERNEL);
developer4e8a3fd2023-04-10 18:05:44 +08004658 if (!eth->sgmii)
developerfd40db22021-04-29 10:08:25 +08004659 return -ENOMEM;
4660
developer4e8a3fd2023-04-10 18:05:44 +08004661 err = mtk_sgmii_init(eth, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004662 eth->soc->ana_rgc3);
developer089e8852022-09-28 14:43:46 +08004663 if (err)
4664 return err;
4665 }
4666
4667 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004668 eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii),
4669 GFP_KERNEL);
4670 if (!eth->usxgmii)
4671 return -ENOMEM;
developer089e8852022-09-28 14:43:46 +08004672
developer4e8a3fd2023-04-10 18:05:44 +08004673 err = mtk_usxgmii_init(eth, pdev->dev.of_node);
developer089e8852022-09-28 14:43:46 +08004674 if (err)
4675 return err;
4676
4677 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004678 if (err)
4679 return err;
4680 }
4681
4682 if (eth->soc->required_pctl) {
4683 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4684 "mediatek,pctl");
4685 if (IS_ERR(eth->pctl)) {
4686 dev_err(&pdev->dev, "no pctl regmap found\n");
4687 return PTR_ERR(eth->pctl);
4688 }
4689 }
4690
developer18f46a82021-07-20 21:08:21 +08004691 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004692 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4693 eth->irq[i] = eth->irq[0];
4694 else
4695 eth->irq[i] = platform_get_irq(pdev, i);
4696 if (eth->irq[i] < 0) {
4697 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4698 return -ENXIO;
4699 }
4700 }
4701
4702 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4703 eth->clks[i] = devm_clk_get(eth->dev,
4704 mtk_clks_source_name[i]);
4705 if (IS_ERR(eth->clks[i])) {
4706 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4707 return -EPROBE_DEFER;
4708 if (eth->soc->required_clks & BIT(i)) {
4709 dev_err(&pdev->dev, "clock %s not found\n",
4710 mtk_clks_source_name[i]);
4711 return -EINVAL;
4712 }
4713 eth->clks[i] = NULL;
4714 }
4715 }
4716
4717 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4718 INIT_WORK(&eth->pending_work, mtk_pending_work);
4719
developer8051e042022-04-08 13:26:36 +08004720 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004721 if (err)
4722 return err;
4723
4724 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4725
4726 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4727 if (!of_device_is_compatible(mac_np,
4728 "mediatek,eth-mac"))
4729 continue;
4730
4731 if (!of_device_is_available(mac_np))
4732 continue;
4733
4734 err = mtk_add_mac(eth, mac_np);
4735 if (err) {
4736 of_node_put(mac_np);
4737 goto err_deinit_hw;
4738 }
4739 }
4740
developer18f46a82021-07-20 21:08:21 +08004741 err = mtk_napi_init(eth);
4742 if (err)
4743 goto err_free_dev;
4744
developerfd40db22021-04-29 10:08:25 +08004745 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4746 err = devm_request_irq(eth->dev, eth->irq[0],
4747 mtk_handle_irq, 0,
4748 dev_name(eth->dev), eth);
4749 } else {
4750 err = devm_request_irq(eth->dev, eth->irq[1],
4751 mtk_handle_irq_tx, 0,
4752 dev_name(eth->dev), eth);
4753 if (err)
4754 goto err_free_dev;
4755
4756 err = devm_request_irq(eth->dev, eth->irq[2],
4757 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004758 dev_name(eth->dev), &eth->rx_napi[0]);
4759 if (err)
4760 goto err_free_dev;
4761
developer793f7b42022-05-20 13:54:51 +08004762 if (MTK_MAX_IRQ_NUM > 3) {
4763 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4764 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4765 err = devm_request_irq(eth->dev,
4766 eth->irq[2 + i],
4767 mtk_handle_irq_rx, 0,
4768 dev_name(eth->dev),
4769 &eth->rx_napi[i]);
4770 if (err)
4771 goto err_free_dev;
4772 }
4773 } else {
4774 err = devm_request_irq(eth->dev, eth->irq[3],
4775 mtk_handle_fe_irq, 0,
4776 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004777 if (err)
4778 goto err_free_dev;
4779 }
4780 }
developerfd40db22021-04-29 10:08:25 +08004781 }
developer8051e042022-04-08 13:26:36 +08004782
developerfd40db22021-04-29 10:08:25 +08004783 if (err)
4784 goto err_free_dev;
4785
4786 /* No MT7628/88 support yet */
4787 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4788 err = mtk_mdio_init(eth);
4789 if (err)
4790 goto err_free_dev;
4791 }
4792
4793 for (i = 0; i < MTK_MAX_DEVS; i++) {
4794 if (!eth->netdev[i])
4795 continue;
4796
4797 err = register_netdev(eth->netdev[i]);
4798 if (err) {
4799 dev_err(eth->dev, "error bringing up device\n");
4800 goto err_deinit_mdio;
4801 } else
4802 netif_info(eth, probe, eth->netdev[i],
4803 "mediatek frame engine at 0x%08lx, irq %d\n",
4804 eth->netdev[i]->base_addr, eth->irq[0]);
4805 }
4806
4807 /* we run 2 devices on the same DMA ring so we need a dummy device
4808 * for NAPI to work
4809 */
4810 init_dummy_netdev(&eth->dummy_dev);
4811 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4812 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004813 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004814 MTK_NAPI_WEIGHT);
4815
developer18f46a82021-07-20 21:08:21 +08004816 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4817 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4818 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4819 mtk_napi_rx, MTK_NAPI_WEIGHT);
4820 }
4821
developer75e4dad2022-11-16 15:17:14 +08004822#if defined(CONFIG_XFRM_OFFLOAD)
4823 mtk_ipsec_offload_init(eth);
4824#endif
developerfd40db22021-04-29 10:08:25 +08004825 mtketh_debugfs_init(eth);
4826 debug_proc_init(eth);
4827
4828 platform_set_drvdata(pdev, eth);
4829
developer8051e042022-04-08 13:26:36 +08004830 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004831#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004832 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4833 eth->mtk_dma_monitor_timer.expires = jiffies;
4834 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004835#endif
developer8051e042022-04-08 13:26:36 +08004836
developerfd40db22021-04-29 10:08:25 +08004837 return 0;
4838
4839err_deinit_mdio:
4840 mtk_mdio_cleanup(eth);
4841err_free_dev:
4842 mtk_free_dev(eth);
4843err_deinit_hw:
4844 mtk_hw_deinit(eth);
4845
4846 return err;
4847}
4848
4849static int mtk_remove(struct platform_device *pdev)
4850{
4851 struct mtk_eth *eth = platform_get_drvdata(pdev);
4852 struct mtk_mac *mac;
4853 int i;
4854
4855 /* stop all devices to make sure that dma is properly shut down */
4856 for (i = 0; i < MTK_MAC_COUNT; i++) {
4857 if (!eth->netdev[i])
4858 continue;
4859 mtk_stop(eth->netdev[i]);
4860 mac = netdev_priv(eth->netdev[i]);
4861 phylink_disconnect_phy(mac->phylink);
4862 }
4863
4864 mtk_hw_deinit(eth);
4865
4866 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004867 netif_napi_del(&eth->rx_napi[0].napi);
4868
4869 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4870 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4871 netif_napi_del(&eth->rx_napi[i].napi);
4872 }
4873
developerfd40db22021-04-29 10:08:25 +08004874 mtk_cleanup(eth);
4875 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004876 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4877 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004878
4879 return 0;
4880}
4881
4882static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004883 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004884 .caps = MT7623_CAPS | MTK_HWLRO,
4885 .hw_features = MTK_HW_FEATURES,
4886 .required_clks = MT7623_CLKS_BITMAP,
4887 .required_pctl = true,
4888 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004889 .txrx = {
4890 .txd_size = sizeof(struct mtk_tx_dma),
4891 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004892 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004893 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4894 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4895 },
developerfd40db22021-04-29 10:08:25 +08004896};
4897
4898static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004899 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004900 .caps = MT7621_CAPS,
4901 .hw_features = MTK_HW_FEATURES,
4902 .required_clks = MT7621_CLKS_BITMAP,
4903 .required_pctl = false,
4904 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004905 .txrx = {
4906 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004907 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004908 .rxd_size = sizeof(struct mtk_rx_dma),
4909 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4910 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4911 },
developerfd40db22021-04-29 10:08:25 +08004912};
4913
4914static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004915 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004916 .ana_rgc3 = 0x2028,
4917 .caps = MT7622_CAPS | MTK_HWLRO,
4918 .hw_features = MTK_HW_FEATURES,
4919 .required_clks = MT7622_CLKS_BITMAP,
4920 .required_pctl = false,
4921 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004922 .txrx = {
4923 .txd_size = sizeof(struct mtk_tx_dma),
4924 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004925 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004926 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4927 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4928 },
developerfd40db22021-04-29 10:08:25 +08004929};
4930
4931static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004932 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004933 .caps = MT7623_CAPS | MTK_HWLRO,
4934 .hw_features = MTK_HW_FEATURES,
4935 .required_clks = MT7623_CLKS_BITMAP,
4936 .required_pctl = true,
4937 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004938 .txrx = {
4939 .txd_size = sizeof(struct mtk_tx_dma),
4940 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004941 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004942 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4943 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4944 },
developerfd40db22021-04-29 10:08:25 +08004945};
4946
4947static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004948 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004949 .ana_rgc3 = 0x128,
4950 .caps = MT7629_CAPS | MTK_HWLRO,
4951 .hw_features = MTK_HW_FEATURES,
4952 .required_clks = MT7629_CLKS_BITMAP,
4953 .required_pctl = false,
4954 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004955 .txrx = {
4956 .txd_size = sizeof(struct mtk_tx_dma),
4957 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004958 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004959 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4960 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4961 },
developerfd40db22021-04-29 10:08:25 +08004962};
4963
4964static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004965 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004966 .ana_rgc3 = 0x128,
4967 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004968 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004969 .required_clks = MT7986_CLKS_BITMAP,
4970 .required_pctl = false,
4971 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004972 .txrx = {
4973 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004974 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004975 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004976 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4977 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4978 },
developerfd40db22021-04-29 10:08:25 +08004979};
4980
developer255bba22021-07-27 15:16:33 +08004981static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004982 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004983 .ana_rgc3 = 0x128,
4984 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004985 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004986 .required_clks = MT7981_CLKS_BITMAP,
4987 .required_pctl = false,
4988 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004989 .txrx = {
4990 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004991 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004992 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004993 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4994 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4995 },
developer255bba22021-07-27 15:16:33 +08004996};
4997
developer089e8852022-09-28 14:43:46 +08004998static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004999 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08005000 .ana_rgc3 = 0x128,
5001 .caps = MT7988_CAPS,
5002 .hw_features = MTK_HW_FEATURES,
5003 .required_clks = MT7988_CLKS_BITMAP,
5004 .required_pctl = false,
5005 .has_sram = true,
5006 .txrx = {
5007 .txd_size = sizeof(struct mtk_tx_dma_v2),
5008 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08005009 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08005010 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5011 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5012 },
5013};
5014
developerfd40db22021-04-29 10:08:25 +08005015static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08005016 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08005017 .caps = MT7628_CAPS,
5018 .hw_features = MTK_HW_FEATURES_MT7628,
5019 .required_clks = MT7628_CLKS_BITMAP,
5020 .required_pctl = false,
5021 .has_sram = false,
developere9356982022-07-04 09:03:20 +08005022 .txrx = {
5023 .txd_size = sizeof(struct mtk_tx_dma),
5024 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005025 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08005026 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5027 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
5028 },
developerfd40db22021-04-29 10:08:25 +08005029};
5030
5031const struct of_device_id of_mtk_match[] = {
5032 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
5033 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
5034 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
5035 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
5036 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
5037 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08005038 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08005039 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08005040 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
5041 {},
5042};
5043MODULE_DEVICE_TABLE(of, of_mtk_match);
5044
5045static struct platform_driver mtk_driver = {
5046 .probe = mtk_probe,
5047 .remove = mtk_remove,
5048 .driver = {
5049 .name = "mtk_soc_eth",
5050 .of_match_table = of_mtk_match,
5051 },
5052};
5053
5054module_platform_driver(mtk_driver);
5055
5056MODULE_LICENSE("GPL");
5057MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5058MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");