developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
| 2 | /* |
| 3 | * |
| 4 | * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org> |
| 5 | * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org> |
| 6 | * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com> |
| 7 | */ |
| 8 | |
| 9 | #include <linux/of_device.h> |
| 10 | #include <linux/of_mdio.h> |
| 11 | #include <linux/of_net.h> |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 12 | #include <linux/of_address.h> |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 13 | #include <linux/mfd/syscon.h> |
| 14 | #include <linux/regmap.h> |
| 15 | #include <linux/clk.h> |
| 16 | #include <linux/pm_runtime.h> |
| 17 | #include <linux/if_vlan.h> |
| 18 | #include <linux/reset.h> |
| 19 | #include <linux/tcp.h> |
| 20 | #include <linux/interrupt.h> |
| 21 | #include <linux/pinctrl/devinfo.h> |
| 22 | #include <linux/phylink.h> |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 23 | #include <linux/gpio/consumer.h> |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 24 | #include <net/dsa.h> |
| 25 | |
| 26 | #include "mtk_eth_soc.h" |
| 27 | #include "mtk_eth_dbg.h" |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 28 | #include "mtk_eth_reset.h" |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 29 | |
| 30 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 31 | #include "mtk_hnat/nf_hnat_mtk.h" |
| 32 | #endif |
| 33 | |
developer | 75e4dad | 2022-11-16 15:17:14 +0800 | [diff] [blame] | 34 | #if defined(CONFIG_XFRM_OFFLOAD) |
| 35 | #include <crypto/sha.h> |
| 36 | #include <net/xfrm.h> |
| 37 | #include "mtk_ipsec.h" |
| 38 | #endif |
| 39 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 40 | static int mtk_msg_level = -1; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 41 | atomic_t reset_lock = ATOMIC_INIT(0); |
| 42 | atomic_t force = ATOMIC_INIT(0); |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 43 | atomic_t reset_pending = ATOMIC_INIT(0); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 44 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 45 | module_param_named(msg_level, mtk_msg_level, int, 0); |
| 46 | MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)"); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 47 | DECLARE_COMPLETION(wait_ser_done); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 48 | |
| 49 | #define MTK_ETHTOOL_STAT(x) { #x, \ |
| 50 | offsetof(struct mtk_hw_stats, x) / sizeof(u64) } |
| 51 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 52 | static const struct mtk_reg_map mtk_reg_map = { |
| 53 | .tx_irq_mask = 0x1a1c, |
| 54 | .tx_irq_status = 0x1a18, |
| 55 | .pdma = { |
| 56 | .rx_ptr = 0x0900, |
| 57 | .rx_cnt_cfg = 0x0904, |
| 58 | .pcrx_ptr = 0x0908, |
| 59 | .glo_cfg = 0x0a04, |
| 60 | .rst_idx = 0x0a08, |
| 61 | .delay_irq = 0x0a0c, |
| 62 | .irq_status = 0x0a20, |
| 63 | .irq_mask = 0x0a28, |
| 64 | .int_grp = 0x0a50, |
| 65 | .int_grp2 = 0x0a54, |
| 66 | }, |
| 67 | .qdma = { |
| 68 | .qtx_cfg = 0x1800, |
| 69 | .qtx_sch = 0x1804, |
| 70 | .rx_ptr = 0x1900, |
| 71 | .rx_cnt_cfg = 0x1904, |
| 72 | .qcrx_ptr = 0x1908, |
| 73 | .glo_cfg = 0x1a04, |
| 74 | .rst_idx = 0x1a08, |
| 75 | .delay_irq = 0x1a0c, |
| 76 | .fc_th = 0x1a10, |
| 77 | .tx_sch_rate = 0x1a14, |
| 78 | .int_grp = 0x1a20, |
| 79 | .int_grp2 = 0x1a24, |
| 80 | .hred2 = 0x1a44, |
| 81 | .ctx_ptr = 0x1b00, |
| 82 | .dtx_ptr = 0x1b04, |
| 83 | .crx_ptr = 0x1b10, |
| 84 | .drx_ptr = 0x1b14, |
| 85 | .fq_head = 0x1b20, |
| 86 | .fq_tail = 0x1b24, |
| 87 | .fq_count = 0x1b28, |
| 88 | .fq_blen = 0x1b2c, |
| 89 | }, |
| 90 | .gdm1_cnt = 0x2400, |
| 91 | .gdma_to_ppe0 = 0x4444, |
| 92 | .ppe_base = { |
| 93 | [0] = 0x0c00, |
| 94 | }, |
| 95 | .wdma_base = { |
| 96 | [0] = 0x2800, |
| 97 | [1] = 0x2c00, |
| 98 | }, |
| 99 | }; |
| 100 | |
| 101 | static const struct mtk_reg_map mt7628_reg_map = { |
| 102 | .tx_irq_mask = 0x0a28, |
| 103 | .tx_irq_status = 0x0a20, |
| 104 | .pdma = { |
| 105 | .rx_ptr = 0x0900, |
| 106 | .rx_cnt_cfg = 0x0904, |
| 107 | .pcrx_ptr = 0x0908, |
| 108 | .glo_cfg = 0x0a04, |
| 109 | .rst_idx = 0x0a08, |
| 110 | .delay_irq = 0x0a0c, |
| 111 | .irq_status = 0x0a20, |
| 112 | .irq_mask = 0x0a28, |
| 113 | .int_grp = 0x0a50, |
| 114 | .int_grp2 = 0x0a54, |
| 115 | }, |
| 116 | }; |
| 117 | |
| 118 | static const struct mtk_reg_map mt7986_reg_map = { |
| 119 | .tx_irq_mask = 0x461c, |
| 120 | .tx_irq_status = 0x4618, |
| 121 | .pdma = { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 122 | .rx_ptr = 0x4100, |
| 123 | .rx_cnt_cfg = 0x4104, |
| 124 | .pcrx_ptr = 0x4108, |
| 125 | .glo_cfg = 0x4204, |
| 126 | .rst_idx = 0x4208, |
| 127 | .delay_irq = 0x420c, |
| 128 | .irq_status = 0x4220, |
| 129 | .irq_mask = 0x4228, |
| 130 | .int_grp = 0x4250, |
| 131 | .int_grp2 = 0x4254, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 132 | }, |
| 133 | .qdma = { |
| 134 | .qtx_cfg = 0x4400, |
| 135 | .qtx_sch = 0x4404, |
| 136 | .rx_ptr = 0x4500, |
| 137 | .rx_cnt_cfg = 0x4504, |
| 138 | .qcrx_ptr = 0x4508, |
| 139 | .glo_cfg = 0x4604, |
| 140 | .rst_idx = 0x4608, |
| 141 | .delay_irq = 0x460c, |
| 142 | .fc_th = 0x4610, |
| 143 | .int_grp = 0x4620, |
| 144 | .int_grp2 = 0x4624, |
| 145 | .hred2 = 0x4644, |
| 146 | .ctx_ptr = 0x4700, |
| 147 | .dtx_ptr = 0x4704, |
| 148 | .crx_ptr = 0x4710, |
| 149 | .drx_ptr = 0x4714, |
| 150 | .fq_head = 0x4720, |
| 151 | .fq_tail = 0x4724, |
| 152 | .fq_count = 0x4728, |
| 153 | .fq_blen = 0x472c, |
| 154 | .tx_sch_rate = 0x4798, |
| 155 | }, |
| 156 | .gdm1_cnt = 0x1c00, |
| 157 | .gdma_to_ppe0 = 0x3333, |
| 158 | .ppe_base = { |
| 159 | [0] = 0x2000, |
| 160 | [1] = 0x2400, |
| 161 | }, |
| 162 | .wdma_base = { |
| 163 | [0] = 0x4800, |
| 164 | [1] = 0x4c00, |
| 165 | }, |
| 166 | }; |
| 167 | |
| 168 | static const struct mtk_reg_map mt7988_reg_map = { |
| 169 | .tx_irq_mask = 0x461c, |
| 170 | .tx_irq_status = 0x4618, |
| 171 | .pdma = { |
| 172 | .rx_ptr = 0x6900, |
| 173 | .rx_cnt_cfg = 0x6904, |
| 174 | .pcrx_ptr = 0x6908, |
| 175 | .glo_cfg = 0x6a04, |
| 176 | .rst_idx = 0x6a08, |
| 177 | .delay_irq = 0x6a0c, |
| 178 | .irq_status = 0x6a20, |
| 179 | .irq_mask = 0x6a28, |
| 180 | .int_grp = 0x6a50, |
| 181 | .int_grp2 = 0x6a54, |
| 182 | }, |
| 183 | .qdma = { |
| 184 | .qtx_cfg = 0x4400, |
| 185 | .qtx_sch = 0x4404, |
| 186 | .rx_ptr = 0x4500, |
| 187 | .rx_cnt_cfg = 0x4504, |
| 188 | .qcrx_ptr = 0x4508, |
| 189 | .glo_cfg = 0x4604, |
| 190 | .rst_idx = 0x4608, |
| 191 | .delay_irq = 0x460c, |
| 192 | .fc_th = 0x4610, |
| 193 | .int_grp = 0x4620, |
| 194 | .int_grp2 = 0x4624, |
| 195 | .hred2 = 0x4644, |
| 196 | .ctx_ptr = 0x4700, |
| 197 | .dtx_ptr = 0x4704, |
| 198 | .crx_ptr = 0x4710, |
| 199 | .drx_ptr = 0x4714, |
| 200 | .fq_head = 0x4720, |
| 201 | .fq_tail = 0x4724, |
| 202 | .fq_count = 0x4728, |
| 203 | .fq_blen = 0x472c, |
| 204 | .tx_sch_rate = 0x4798, |
| 205 | }, |
| 206 | .gdm1_cnt = 0x1c00, |
| 207 | .gdma_to_ppe0 = 0x3333, |
| 208 | .ppe_base = { |
| 209 | [0] = 0x2000, |
| 210 | [1] = 0x2400, |
| 211 | [2] = 0x2c00, |
| 212 | }, |
| 213 | .wdma_base = { |
| 214 | [0] = 0x4800, |
| 215 | [1] = 0x4c00, |
| 216 | [2] = 0x5000, |
| 217 | }, |
| 218 | }; |
| 219 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 220 | /* strings used by ethtool */ |
| 221 | static const struct mtk_ethtool_stats { |
| 222 | char str[ETH_GSTRING_LEN]; |
| 223 | u32 offset; |
| 224 | } mtk_ethtool_stats[] = { |
| 225 | MTK_ETHTOOL_STAT(tx_bytes), |
| 226 | MTK_ETHTOOL_STAT(tx_packets), |
| 227 | MTK_ETHTOOL_STAT(tx_skip), |
| 228 | MTK_ETHTOOL_STAT(tx_collisions), |
| 229 | MTK_ETHTOOL_STAT(rx_bytes), |
| 230 | MTK_ETHTOOL_STAT(rx_packets), |
| 231 | MTK_ETHTOOL_STAT(rx_overflow), |
| 232 | MTK_ETHTOOL_STAT(rx_fcs_errors), |
| 233 | MTK_ETHTOOL_STAT(rx_short_errors), |
| 234 | MTK_ETHTOOL_STAT(rx_long_errors), |
| 235 | MTK_ETHTOOL_STAT(rx_checksum_errors), |
| 236 | MTK_ETHTOOL_STAT(rx_flow_control_packets), |
| 237 | }; |
| 238 | |
| 239 | static const char * const mtk_clks_source_name[] = { |
developer | 1bbcf51 | 2022-11-18 16:09:33 +0800 | [diff] [blame] | 240 | "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3", |
| 241 | "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll", |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 242 | "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb", |
| 243 | "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb", |
developer | 5cfc67a | 2022-12-29 19:06:51 +0800 | [diff] [blame] | 244 | "sgmii_ck", "eth2pll", "wocpu0", "wocpu1", |
| 245 | "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0", |
| 246 | "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel", |
| 247 | "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel", |
| 248 | "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel", |
| 249 | "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel", |
| 250 | "top_netsys_500m_sel", "top_netsys_pao_2x_sel", |
| 251 | "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel", |
| 252 | "top_netsys_warp_sel", |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 253 | }; |
| 254 | |
| 255 | void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg) |
| 256 | { |
| 257 | __raw_writel(val, eth->base + reg); |
| 258 | } |
| 259 | |
| 260 | u32 mtk_r32(struct mtk_eth *eth, unsigned reg) |
| 261 | { |
| 262 | return __raw_readl(eth->base + reg); |
| 263 | } |
| 264 | |
| 265 | u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg) |
| 266 | { |
| 267 | u32 val; |
| 268 | |
| 269 | val = mtk_r32(eth, reg); |
| 270 | val &= ~mask; |
| 271 | val |= set; |
| 272 | mtk_w32(eth, val, reg); |
| 273 | return reg; |
| 274 | } |
| 275 | |
| 276 | static int mtk_mdio_busy_wait(struct mtk_eth *eth) |
| 277 | { |
| 278 | unsigned long t_start = jiffies; |
| 279 | |
| 280 | while (1) { |
| 281 | if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS)) |
| 282 | return 0; |
| 283 | if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT)) |
| 284 | break; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 285 | cond_resched(); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 286 | } |
| 287 | |
| 288 | dev_err(eth->dev, "mdio: MDIO timeout\n"); |
| 289 | return -1; |
| 290 | } |
| 291 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 292 | u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr, |
| 293 | int phy_reg, u16 write_data) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 294 | { |
| 295 | if (mtk_mdio_busy_wait(eth)) |
| 296 | return -1; |
| 297 | |
| 298 | write_data &= 0xffff; |
| 299 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 300 | if (phy_reg & MII_ADDR_C45) { |
| 301 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 | |
| 302 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 303 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg), |
| 304 | MTK_PHY_IAC); |
| 305 | |
| 306 | if (mtk_mdio_busy_wait(eth)) |
| 307 | return -1; |
| 308 | |
| 309 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE | |
| 310 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 311 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data, |
| 312 | MTK_PHY_IAC); |
| 313 | } else { |
| 314 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE | |
| 315 | ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 316 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data, |
| 317 | MTK_PHY_IAC); |
| 318 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 319 | |
| 320 | if (mtk_mdio_busy_wait(eth)) |
| 321 | return -1; |
| 322 | |
| 323 | return 0; |
| 324 | } |
| 325 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 326 | u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 327 | { |
| 328 | u32 d; |
| 329 | |
| 330 | if (mtk_mdio_busy_wait(eth)) |
| 331 | return 0xffff; |
| 332 | |
developer | 599cda4 | 2022-05-24 15:13:31 +0800 | [diff] [blame] | 333 | if (phy_reg & MII_ADDR_C45) { |
| 334 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 | |
| 335 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 336 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg), |
| 337 | MTK_PHY_IAC); |
| 338 | |
| 339 | if (mtk_mdio_busy_wait(eth)) |
| 340 | return 0xffff; |
| 341 | |
| 342 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 | |
| 343 | ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 344 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT), |
| 345 | MTK_PHY_IAC); |
| 346 | } else { |
| 347 | mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ | |
| 348 | ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) | |
| 349 | ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT), |
| 350 | MTK_PHY_IAC); |
| 351 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 352 | |
| 353 | if (mtk_mdio_busy_wait(eth)) |
| 354 | return 0xffff; |
| 355 | |
| 356 | d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff; |
| 357 | |
| 358 | return d; |
| 359 | } |
| 360 | |
| 361 | static int mtk_mdio_write(struct mii_bus *bus, int phy_addr, |
| 362 | int phy_reg, u16 val) |
| 363 | { |
| 364 | struct mtk_eth *eth = bus->priv; |
| 365 | |
| 366 | return _mtk_mdio_write(eth, phy_addr, phy_reg, val); |
| 367 | } |
| 368 | |
| 369 | static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg) |
| 370 | { |
| 371 | struct mtk_eth *eth = bus->priv; |
| 372 | |
| 373 | return _mtk_mdio_read(eth, phy_addr, phy_reg); |
| 374 | } |
| 375 | |
developer | abeadd5 | 2022-08-15 11:26:44 +0800 | [diff] [blame] | 376 | static int mtk_mdio_reset(struct mii_bus *bus) |
| 377 | { |
| 378 | /* The mdiobus_register will trigger a reset pulse when enabling Bus reset, |
| 379 | * we just need to wait until device ready. |
| 380 | */ |
| 381 | mdelay(20); |
| 382 | |
| 383 | return 0; |
| 384 | } |
| 385 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 386 | static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth, |
| 387 | phy_interface_t interface) |
| 388 | { |
developer | 543e792 | 2022-12-01 11:24:47 +0800 | [diff] [blame] | 389 | u32 val = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 390 | |
| 391 | /* Check DDR memory type. |
| 392 | * Currently TRGMII mode with DDR2 memory is not supported. |
| 393 | */ |
| 394 | regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val); |
| 395 | if (interface == PHY_INTERFACE_MODE_TRGMII && |
| 396 | val & SYSCFG_DRAM_TYPE_DDR2) { |
| 397 | dev_err(eth->dev, |
| 398 | "TRGMII mode with DDR2 memory is not supported!\n"); |
| 399 | return -EOPNOTSUPP; |
| 400 | } |
| 401 | |
| 402 | val = (interface == PHY_INTERFACE_MODE_TRGMII) ? |
| 403 | ETHSYS_TRGMII_MT7621_DDR_PLL : 0; |
| 404 | |
| 405 | regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0, |
| 406 | ETHSYS_TRGMII_MT7621_MASK, val); |
| 407 | |
| 408 | return 0; |
| 409 | } |
| 410 | |
| 411 | static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, |
| 412 | phy_interface_t interface, int speed) |
| 413 | { |
| 414 | u32 val; |
| 415 | int ret; |
| 416 | |
| 417 | if (interface == PHY_INTERFACE_MODE_TRGMII) { |
| 418 | mtk_w32(eth, TRGMII_MODE, INTF_MODE); |
| 419 | val = 500000000; |
| 420 | ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val); |
| 421 | if (ret) |
| 422 | dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret); |
| 423 | return; |
| 424 | } |
| 425 | |
| 426 | val = (speed == SPEED_1000) ? |
| 427 | INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100; |
| 428 | mtk_w32(eth, val, INTF_MODE); |
| 429 | |
| 430 | regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0, |
| 431 | ETHSYS_TRGMII_CLK_SEL362_5, |
| 432 | ETHSYS_TRGMII_CLK_SEL362_5); |
| 433 | |
| 434 | val = (speed == SPEED_1000) ? 250000000 : 500000000; |
| 435 | ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val); |
| 436 | if (ret) |
| 437 | dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret); |
| 438 | |
| 439 | val = (speed == SPEED_1000) ? |
| 440 | RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100; |
| 441 | mtk_w32(eth, val, TRGMII_RCK_CTRL); |
| 442 | |
| 443 | val = (speed == SPEED_1000) ? |
| 444 | TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100; |
| 445 | mtk_w32(eth, val, TRGMII_TCK_CTRL); |
| 446 | } |
| 447 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 448 | static void mtk_setup_bridge_switch(struct mtk_eth *eth) |
| 449 | { |
| 450 | int val; |
| 451 | |
| 452 | /* Force Port1 XGMAC Link Up */ |
| 453 | val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 454 | mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID), |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 455 | MTK_XGMAC_STS(MTK_GMAC1_ID)); |
| 456 | |
| 457 | /* Adjust GSW bridge IPG to 11*/ |
| 458 | val = mtk_r32(eth, MTK_GSW_CFG); |
| 459 | val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK); |
| 460 | val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) | |
| 461 | (GSW_IPG_11 << GSWRX_IPG_SHIFT); |
| 462 | mtk_w32(eth, val, MTK_GSW_CFG); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 463 | } |
| 464 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 465 | static void mtk_setup_eee(struct mtk_mac *mac, bool enable) |
| 466 | { |
| 467 | struct mtk_eth *eth = mac->hw; |
| 468 | u32 mcr, mcr_cur; |
| 469 | u32 val; |
| 470 | |
| 471 | mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 472 | mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000); |
| 473 | |
| 474 | if (enable) { |
| 475 | mac->tx_lpi_enabled = 1; |
| 476 | |
| 477 | val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) | |
| 478 | FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) | |
| 479 | FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD, |
| 480 | mac->tx_lpi_timer) | |
| 481 | FIELD_PREP(MAC_EEE_RESV0, 14); |
| 482 | mtk_w32(eth, val, MTK_MAC_EEE(mac->id)); |
| 483 | |
| 484 | switch (mac->speed) { |
| 485 | case SPEED_1000: |
| 486 | mcr |= MAC_MCR_FORCE_EEE1000; |
| 487 | break; |
| 488 | case SPEED_100: |
| 489 | mcr |= MAC_MCR_FORCE_EEE100; |
| 490 | break; |
| 491 | }; |
| 492 | } else { |
| 493 | mac->tx_lpi_enabled = 0; |
| 494 | |
| 495 | mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id)); |
| 496 | } |
| 497 | |
| 498 | /* Only update control register when needed! */ |
| 499 | if (mcr != mcr_cur) |
| 500 | mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id)); |
| 501 | } |
| 502 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 503 | static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config, |
| 504 | phy_interface_t interface) |
| 505 | { |
| 506 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 507 | phylink_config); |
| 508 | struct mtk_eth *eth = mac->hw; |
| 509 | unsigned int sid; |
| 510 | |
| 511 | if (interface == PHY_INTERFACE_MODE_SGMII || |
| 512 | phy_interface_mode_is_8023z(interface)) { |
| 513 | sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ? |
| 514 | 0 : mtk_mac2xgmii_id(eth, mac->id); |
| 515 | |
| 516 | return mtk_sgmii_select_pcs(eth->sgmii, sid); |
| 517 | } else if (interface == PHY_INTERFACE_MODE_USXGMII || |
| 518 | interface == PHY_INTERFACE_MODE_10GKR || |
| 519 | interface == PHY_INTERFACE_MODE_5GBASER) { |
| 520 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) && |
| 521 | mac->id != MTK_GMAC1_ID) { |
| 522 | sid = mtk_mac2xgmii_id(eth, mac->id); |
| 523 | |
| 524 | return mtk_usxgmii_select_pcs(eth->usxgmii, sid); |
| 525 | } |
| 526 | } |
| 527 | |
| 528 | return NULL; |
| 529 | } |
| 530 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 531 | static void mtk_mac_config(struct phylink_config *config, unsigned int mode, |
| 532 | const struct phylink_link_state *state) |
| 533 | { |
| 534 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 535 | phylink_config); |
| 536 | struct mtk_eth *eth = mac->hw; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 537 | u32 sid, i; |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 538 | int val = 0, ge_mode, force_link, err = 0; |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 539 | unsigned int mac_type = mac->type; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 540 | |
| 541 | /* MT76x8 has no hardware settings between for the MAC */ |
| 542 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) && |
| 543 | mac->interface != state->interface) { |
| 544 | /* Setup soc pin functions */ |
| 545 | switch (state->interface) { |
| 546 | case PHY_INTERFACE_MODE_TRGMII: |
| 547 | if (mac->id) |
| 548 | goto err_phy; |
| 549 | if (!MTK_HAS_CAPS(mac->hw->soc->caps, |
| 550 | MTK_GMAC1_TRGMII)) |
| 551 | goto err_phy; |
| 552 | /* fall through */ |
| 553 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 554 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 555 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 556 | case PHY_INTERFACE_MODE_RGMII: |
| 557 | case PHY_INTERFACE_MODE_MII: |
| 558 | case PHY_INTERFACE_MODE_REVMII: |
| 559 | case PHY_INTERFACE_MODE_RMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 560 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 561 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) { |
| 562 | err = mtk_gmac_rgmii_path_setup(eth, mac->id); |
| 563 | if (err) |
| 564 | goto init_err; |
| 565 | } |
| 566 | break; |
| 567 | case PHY_INTERFACE_MODE_1000BASEX: |
| 568 | case PHY_INTERFACE_MODE_2500BASEX: |
| 569 | case PHY_INTERFACE_MODE_SGMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 570 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 571 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) { |
| 572 | err = mtk_gmac_sgmii_path_setup(eth, mac->id); |
| 573 | if (err) |
| 574 | goto init_err; |
| 575 | } |
| 576 | break; |
| 577 | case PHY_INTERFACE_MODE_GMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 578 | mac->type = MTK_GDM_TYPE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 579 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) { |
| 580 | err = mtk_gmac_gephy_path_setup(eth, mac->id); |
| 581 | if (err) |
| 582 | goto init_err; |
| 583 | } |
| 584 | break; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 585 | case PHY_INTERFACE_MODE_XGMII: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 586 | mac->type = MTK_XGDM_TYPE; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 587 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) { |
| 588 | err = mtk_gmac_xgmii_path_setup(eth, mac->id); |
| 589 | if (err) |
| 590 | goto init_err; |
| 591 | } |
| 592 | break; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 593 | case PHY_INTERFACE_MODE_USXGMII: |
| 594 | case PHY_INTERFACE_MODE_10GKR: |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 595 | case PHY_INTERFACE_MODE_5GBASER: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 596 | mac->type = MTK_XGDM_TYPE; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 597 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) { |
| 598 | err = mtk_gmac_usxgmii_path_setup(eth, mac->id); |
| 599 | if (err) |
| 600 | goto init_err; |
| 601 | } |
| 602 | break; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 603 | default: |
| 604 | goto err_phy; |
| 605 | } |
| 606 | |
| 607 | /* Setup clock for 1st gmac */ |
| 608 | if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII && |
| 609 | !phy_interface_mode_is_8023z(state->interface) && |
| 610 | MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) { |
| 611 | if (MTK_HAS_CAPS(mac->hw->soc->caps, |
| 612 | MTK_TRGMII_MT7621_CLK)) { |
| 613 | if (mt7621_gmac0_rgmii_adjust(mac->hw, |
| 614 | state->interface)) |
| 615 | goto err_phy; |
| 616 | } else { |
| 617 | mtk_gmac0_rgmii_adjust(mac->hw, |
| 618 | state->interface, |
| 619 | state->speed); |
| 620 | |
| 621 | /* mt7623_pad_clk_setup */ |
| 622 | for (i = 0 ; i < NUM_TRGMII_CTRL; i++) |
| 623 | mtk_w32(mac->hw, |
| 624 | TD_DM_DRVP(8) | TD_DM_DRVN(8), |
| 625 | TRGMII_TD_ODT(i)); |
| 626 | |
| 627 | /* Assert/release MT7623 RXC reset */ |
| 628 | mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL, |
| 629 | TRGMII_RCK_CTRL); |
| 630 | mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL); |
| 631 | } |
| 632 | } |
| 633 | |
| 634 | ge_mode = 0; |
| 635 | switch (state->interface) { |
| 636 | case PHY_INTERFACE_MODE_MII: |
| 637 | case PHY_INTERFACE_MODE_GMII: |
| 638 | ge_mode = 1; |
| 639 | break; |
| 640 | case PHY_INTERFACE_MODE_REVMII: |
| 641 | ge_mode = 2; |
| 642 | break; |
| 643 | case PHY_INTERFACE_MODE_RMII: |
| 644 | if (mac->id) |
| 645 | goto err_phy; |
| 646 | ge_mode = 3; |
| 647 | break; |
| 648 | default: |
| 649 | break; |
| 650 | } |
| 651 | |
| 652 | /* put the gmac into the right mode */ |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 653 | spin_lock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 654 | regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val); |
| 655 | val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id); |
| 656 | val |= SYSCFG0_GE_MODE(ge_mode, mac->id); |
| 657 | regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val); |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 658 | spin_unlock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 659 | |
| 660 | mac->interface = state->interface; |
| 661 | } |
| 662 | |
| 663 | /* SGMII */ |
| 664 | if (state->interface == PHY_INTERFACE_MODE_SGMII || |
| 665 | phy_interface_mode_is_8023z(state->interface)) { |
| 666 | /* The path GMAC to SGMII will be enabled once the SGMIISYS is |
| 667 | * being setup done. |
| 668 | */ |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 669 | spin_lock(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 670 | regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val); |
| 671 | |
| 672 | regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0, |
| 673 | SYSCFG0_SGMII_MASK, |
| 674 | ~(u32)SYSCFG0_SGMII_MASK); |
| 675 | |
| 676 | /* Decide how GMAC and SGMIISYS be mapped */ |
| 677 | sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ? |
| 678 | 0 : mac->id; |
| 679 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 680 | /* Save the syscfg0 value for mac_finish */ |
| 681 | mac->syscfg0 = val; |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 682 | spin_unlock(ð->syscfg0_lock); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 683 | } else if (state->interface == PHY_INTERFACE_MODE_USXGMII || |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 684 | state->interface == PHY_INTERFACE_MODE_10GKR || |
| 685 | state->interface == PHY_INTERFACE_MODE_5GBASER) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 686 | /* Nothing to do */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 687 | } else if (phylink_autoneg_inband(mode)) { |
| 688 | dev_err(eth->dev, |
| 689 | "In-band mode not supported in non SGMII mode!\n"); |
| 690 | return; |
| 691 | } |
| 692 | |
| 693 | /* Setup gmac */ |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 694 | if (mac->type == MTK_XGDM_TYPE) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 695 | mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id)); |
| 696 | mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 697 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 698 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 699 | switch (mac->id) { |
| 700 | case MTK_GMAC1_ID: |
| 701 | mtk_setup_bridge_switch(eth); |
| 702 | break; |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 703 | case MTK_GMAC2_ID: |
| 704 | force_link = (mac->interface == |
| 705 | PHY_INTERFACE_MODE_XGMII) ? |
| 706 | MTK_XGMAC_FORCE_LINK(mac->id) : 0; |
| 707 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
| 708 | mtk_w32(eth, val | force_link, |
| 709 | MTK_XGMAC_STS(mac->id)); |
| 710 | break; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 711 | case MTK_GMAC3_ID: |
| 712 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 713 | mtk_w32(eth, |
| 714 | val | MTK_XGMAC_FORCE_LINK(mac->id), |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 715 | MTK_XGMAC_STS(mac->id)); |
| 716 | break; |
| 717 | } |
| 718 | } |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 719 | } else if (mac->type == MTK_GDM_TYPE) { |
| 720 | val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id)); |
| 721 | mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL, |
| 722 | MTK_GDMA_EG_CTRL(mac->id)); |
| 723 | |
| 724 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 725 | switch (mac->id) { |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 726 | case MTK_GMAC2_ID: |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 727 | case MTK_GMAC3_ID: |
| 728 | val = mtk_r32(eth, MTK_XGMAC_STS(mac->id)); |
developer | 2b9bc72 | 2023-03-09 11:48:44 +0800 | [diff] [blame] | 729 | mtk_w32(eth, |
| 730 | val & ~MTK_XGMAC_FORCE_LINK(mac->id), |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 731 | MTK_XGMAC_STS(mac->id)); |
| 732 | break; |
| 733 | } |
| 734 | } |
| 735 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 736 | /* FIXME: In current hardware design, we have to reset FE |
| 737 | * when swtiching XGDM to GDM. Therefore, here trigger an SER |
| 738 | * to let GDM go back to the initial state. |
| 739 | */ |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 740 | if (mac->type != mac_type) { |
| 741 | if (atomic_read(&reset_pending) == 0) { |
| 742 | atomic_inc(&force); |
| 743 | schedule_work(ð->pending_work); |
| 744 | atomic_inc(&reset_pending); |
| 745 | } else |
| 746 | atomic_dec(&reset_pending); |
| 747 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 748 | } |
| 749 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 750 | return; |
| 751 | |
| 752 | err_phy: |
| 753 | dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__, |
| 754 | mac->id, phy_modes(state->interface)); |
| 755 | return; |
| 756 | |
| 757 | init_err: |
| 758 | dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__, |
| 759 | mac->id, phy_modes(state->interface), err); |
| 760 | } |
| 761 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 762 | static int mtk_mac_finish(struct phylink_config *config, unsigned int mode, |
| 763 | phy_interface_t interface) |
| 764 | { |
| 765 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 766 | phylink_config); |
| 767 | struct mtk_eth *eth = mac->hw; |
| 768 | |
| 769 | /* Enable SGMII */ |
| 770 | if (interface == PHY_INTERFACE_MODE_SGMII || |
| 771 | phy_interface_mode_is_8023z(interface)) |
| 772 | regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0, |
| 773 | SYSCFG0_SGMII_MASK, mac->syscfg0); |
| 774 | |
| 775 | return 0; |
| 776 | } |
| 777 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 778 | static int mtk_mac_pcs_get_state(struct phylink_config *config, |
| 779 | struct phylink_link_state *state) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 780 | { |
| 781 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 782 | phylink_config); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 783 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 784 | if (mac->type == MTK_XGDM_TYPE) { |
| 785 | u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 786 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 787 | if (mac->id == MTK_GMAC2_ID) |
| 788 | sts = sts >> 16; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 789 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 790 | state->duplex = DUPLEX_FULL; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 791 | |
| 792 | switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) { |
| 793 | case 0: |
| 794 | state->speed = SPEED_10000; |
| 795 | break; |
| 796 | case 1: |
| 797 | state->speed = SPEED_5000; |
| 798 | break; |
| 799 | case 2: |
| 800 | state->speed = SPEED_2500; |
| 801 | break; |
| 802 | case 3: |
| 803 | state->speed = SPEED_1000; |
| 804 | break; |
| 805 | } |
| 806 | |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 807 | state->interface = mac->interface; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 808 | state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts); |
| 809 | } else if (mac->type == MTK_GDM_TYPE) { |
| 810 | struct mtk_eth *eth = mac->hw; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 811 | struct mtk_sgmii *ss = eth->sgmii; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 812 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
| 813 | u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id)); |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 814 | u32 bm, adv, rgc3, sgm_mode; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 815 | |
developer | 82eae45 | 2023-02-13 10:04:09 +0800 | [diff] [blame] | 816 | state->interface = mac->interface; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 817 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 818 | regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm); |
| 819 | if (bm & SGMII_AN_ENABLE) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 820 | regmap_read(ss->pcs[id].regmap, |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 821 | SGMSYS_PCS_ADVERTISE, &adv); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 822 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 823 | phylink_mii_c22_pcs_decode_state( |
| 824 | state, |
| 825 | FIELD_GET(SGMII_BMSR, bm), |
| 826 | FIELD_GET(SGMII_LPA, adv)); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 827 | } else { |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 828 | state->link = !!(bm & SGMII_LINK_STATYS); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 829 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 830 | regmap_read(ss->pcs[id].regmap, |
| 831 | SGMSYS_SGMII_MODE, &sgm_mode); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 832 | |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 833 | switch (sgm_mode & SGMII_SPEED_MASK) { |
| 834 | case SGMII_SPEED_10: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 835 | state->speed = SPEED_10; |
| 836 | break; |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 837 | case SGMII_SPEED_100: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 838 | state->speed = SPEED_100; |
| 839 | break; |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 840 | case SGMII_SPEED_1000: |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 841 | regmap_read(ss->pcs[id].regmap, |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 842 | ss->pcs[id].ana_rgc3, &rgc3); |
| 843 | rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 844 | state->speed = rgc3 ? SPEED_2500 : SPEED_1000; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 845 | break; |
| 846 | } |
developer | 38afb1a | 2023-04-17 09:57:27 +0800 | [diff] [blame] | 847 | |
| 848 | if (sgm_mode & SGMII_DUPLEX_HALF) |
| 849 | state->duplex = DUPLEX_HALF; |
| 850 | else |
| 851 | state->duplex = DUPLEX_FULL; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 852 | } |
| 853 | |
| 854 | state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX); |
| 855 | if (pmsr & MAC_MSR_RX_FC) |
| 856 | state->pause |= MLO_PAUSE_RX; |
| 857 | if (pmsr & MAC_MSR_TX_FC) |
| 858 | state->pause |= MLO_PAUSE_TX; |
| 859 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 860 | |
| 861 | return 1; |
| 862 | } |
| 863 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 864 | static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode, |
| 865 | phy_interface_t interface) |
| 866 | { |
| 867 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 868 | phylink_config); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 869 | u32 mcr; |
| 870 | |
| 871 | if (mac->type == MTK_GDM_TYPE) { |
| 872 | mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id)); |
| 873 | mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN); |
| 874 | mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id)); |
| 875 | } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) { |
| 876 | mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 877 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 878 | mcr &= 0xfffffff0; |
| 879 | mcr |= XMAC_MCR_TRX_DISABLE; |
| 880 | mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id)); |
| 881 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 882 | } |
| 883 | |
| 884 | static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode, |
| 885 | phy_interface_t interface, |
| 886 | struct phy_device *phy) |
| 887 | { |
| 888 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 889 | phylink_config); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 890 | u32 mcr, mcr_cur; |
| 891 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 892 | mac->speed = speed; |
| 893 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 894 | if (mac->type == MTK_GDM_TYPE) { |
| 895 | mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id)); |
| 896 | mcr = mcr_cur; |
| 897 | mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 | |
| 898 | MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC | |
| 899 | MAC_MCR_FORCE_RX_FC); |
| 900 | mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE | |
| 901 | MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK; |
| 902 | |
| 903 | /* Configure speed */ |
| 904 | switch (speed) { |
| 905 | case SPEED_2500: |
| 906 | case SPEED_1000: |
| 907 | mcr |= MAC_MCR_SPEED_1000; |
| 908 | break; |
| 909 | case SPEED_100: |
| 910 | mcr |= MAC_MCR_SPEED_100; |
| 911 | break; |
| 912 | } |
| 913 | |
| 914 | /* Configure duplex */ |
| 915 | if (duplex == DUPLEX_FULL) |
| 916 | mcr |= MAC_MCR_FORCE_DPX; |
| 917 | |
| 918 | /* Configure pause modes - |
| 919 | * phylink will avoid these for half duplex |
| 920 | */ |
| 921 | if (tx_pause) |
| 922 | mcr |= MAC_MCR_FORCE_TX_FC; |
| 923 | if (rx_pause) |
| 924 | mcr |= MAC_MCR_FORCE_RX_FC; |
| 925 | |
| 926 | mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN; |
| 927 | |
| 928 | /* Only update control register when needed! */ |
| 929 | if (mcr != mcr_cur) |
| 930 | mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id)); |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 931 | |
| 932 | if (mode == MLO_AN_PHY && phy) |
| 933 | mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 934 | } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) { |
| 935 | mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id)); |
| 936 | |
| 937 | mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC); |
| 938 | /* Configure pause modes - |
| 939 | * phylink will avoid these for half duplex |
| 940 | */ |
| 941 | if (tx_pause) |
| 942 | mcr |= XMAC_MCR_FORCE_TX_FC; |
| 943 | if (rx_pause) |
| 944 | mcr |= XMAC_MCR_FORCE_RX_FC; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 945 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 946 | mcr &= ~(XMAC_MCR_TRX_DISABLE); |
| 947 | mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id)); |
| 948 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 949 | } |
| 950 | |
| 951 | static void mtk_validate(struct phylink_config *config, |
| 952 | unsigned long *supported, |
| 953 | struct phylink_link_state *state) |
| 954 | { |
| 955 | struct mtk_mac *mac = container_of(config, struct mtk_mac, |
| 956 | phylink_config); |
| 957 | __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; |
| 958 | |
| 959 | if (state->interface != PHY_INTERFACE_MODE_NA && |
| 960 | state->interface != PHY_INTERFACE_MODE_MII && |
| 961 | state->interface != PHY_INTERFACE_MODE_GMII && |
| 962 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) && |
| 963 | phy_interface_mode_is_rgmii(state->interface)) && |
| 964 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) && |
| 965 | !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) && |
| 966 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) && |
| 967 | (state->interface == PHY_INTERFACE_MODE_SGMII || |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 968 | phy_interface_mode_is_8023z(state->interface))) && |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 969 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) && |
| 970 | (state->interface == PHY_INTERFACE_MODE_XGMII)) && |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 971 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) && |
| 972 | (state->interface == PHY_INTERFACE_MODE_USXGMII)) && |
| 973 | !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) && |
| 974 | (state->interface == PHY_INTERFACE_MODE_10GKR))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 975 | linkmode_zero(supported); |
| 976 | return; |
| 977 | } |
| 978 | |
| 979 | phylink_set_port_modes(mask); |
| 980 | phylink_set(mask, Autoneg); |
| 981 | |
| 982 | switch (state->interface) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 983 | case PHY_INTERFACE_MODE_USXGMII: |
| 984 | case PHY_INTERFACE_MODE_10GKR: |
| 985 | phylink_set(mask, 10000baseKR_Full); |
| 986 | phylink_set(mask, 10000baseT_Full); |
| 987 | phylink_set(mask, 10000baseCR_Full); |
| 988 | phylink_set(mask, 10000baseSR_Full); |
| 989 | phylink_set(mask, 10000baseLR_Full); |
| 990 | phylink_set(mask, 10000baseLRM_Full); |
| 991 | phylink_set(mask, 10000baseER_Full); |
| 992 | phylink_set(mask, 100baseT_Half); |
| 993 | phylink_set(mask, 100baseT_Full); |
| 994 | phylink_set(mask, 1000baseT_Half); |
| 995 | phylink_set(mask, 1000baseT_Full); |
| 996 | phylink_set(mask, 1000baseX_Full); |
developer | b88cdb0 | 2022-10-12 18:10:03 +0800 | [diff] [blame] | 997 | phylink_set(mask, 2500baseT_Full); |
| 998 | phylink_set(mask, 5000baseT_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 999 | break; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1000 | case PHY_INTERFACE_MODE_TRGMII: |
| 1001 | phylink_set(mask, 1000baseT_Full); |
| 1002 | break; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 1003 | case PHY_INTERFACE_MODE_XGMII: |
| 1004 | /* fall through */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1005 | case PHY_INTERFACE_MODE_1000BASEX: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1006 | phylink_set(mask, 1000baseX_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1007 | /* fall through; */ |
| 1008 | case PHY_INTERFACE_MODE_2500BASEX: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1009 | phylink_set(mask, 2500baseX_Full); |
developer | 2fbee45 | 2022-08-12 13:58:20 +0800 | [diff] [blame] | 1010 | phylink_set(mask, 2500baseT_Full); |
| 1011 | /* fall through; */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1012 | case PHY_INTERFACE_MODE_GMII: |
| 1013 | case PHY_INTERFACE_MODE_RGMII: |
| 1014 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 1015 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 1016 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 1017 | phylink_set(mask, 1000baseT_Half); |
| 1018 | /* fall through */ |
| 1019 | case PHY_INTERFACE_MODE_SGMII: |
| 1020 | phylink_set(mask, 1000baseT_Full); |
| 1021 | phylink_set(mask, 1000baseX_Full); |
| 1022 | /* fall through */ |
| 1023 | case PHY_INTERFACE_MODE_MII: |
| 1024 | case PHY_INTERFACE_MODE_RMII: |
| 1025 | case PHY_INTERFACE_MODE_REVMII: |
| 1026 | case PHY_INTERFACE_MODE_NA: |
| 1027 | default: |
| 1028 | phylink_set(mask, 10baseT_Half); |
| 1029 | phylink_set(mask, 10baseT_Full); |
| 1030 | phylink_set(mask, 100baseT_Half); |
| 1031 | phylink_set(mask, 100baseT_Full); |
| 1032 | break; |
| 1033 | } |
| 1034 | |
| 1035 | if (state->interface == PHY_INTERFACE_MODE_NA) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1036 | |
| 1037 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) { |
| 1038 | phylink_set(mask, 10000baseKR_Full); |
developer | c9bd9ae | 2022-12-23 16:54:36 +0800 | [diff] [blame] | 1039 | phylink_set(mask, 10000baseT_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1040 | phylink_set(mask, 10000baseSR_Full); |
| 1041 | phylink_set(mask, 10000baseLR_Full); |
| 1042 | phylink_set(mask, 10000baseLRM_Full); |
| 1043 | phylink_set(mask, 10000baseER_Full); |
| 1044 | phylink_set(mask, 1000baseKX_Full); |
| 1045 | phylink_set(mask, 1000baseT_Full); |
| 1046 | phylink_set(mask, 1000baseX_Full); |
| 1047 | phylink_set(mask, 2500baseX_Full); |
developer | cfa104b | 2023-01-11 17:40:41 +0800 | [diff] [blame] | 1048 | phylink_set(mask, 2500baseT_Full); |
| 1049 | phylink_set(mask, 5000baseT_Full); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1050 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1051 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) { |
| 1052 | phylink_set(mask, 1000baseT_Full); |
| 1053 | phylink_set(mask, 1000baseX_Full); |
| 1054 | phylink_set(mask, 2500baseX_Full); |
| 1055 | } |
| 1056 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) { |
| 1057 | phylink_set(mask, 1000baseT_Full); |
| 1058 | phylink_set(mask, 1000baseT_Half); |
| 1059 | phylink_set(mask, 1000baseX_Full); |
| 1060 | } |
| 1061 | if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) { |
| 1062 | phylink_set(mask, 1000baseT_Full); |
| 1063 | phylink_set(mask, 1000baseT_Half); |
| 1064 | } |
| 1065 | } |
| 1066 | |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 1067 | if (mac->type == MTK_XGDM_TYPE) { |
| 1068 | phylink_clear(mask, 10baseT_Half); |
| 1069 | phylink_clear(mask, 100baseT_Half); |
| 1070 | phylink_clear(mask, 1000baseT_Half); |
| 1071 | } |
| 1072 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1073 | phylink_set(mask, Pause); |
| 1074 | phylink_set(mask, Asym_Pause); |
| 1075 | |
| 1076 | linkmode_and(supported, supported, mask); |
| 1077 | linkmode_and(state->advertising, state->advertising, mask); |
| 1078 | |
| 1079 | /* We can only operate at 2500BaseX or 1000BaseX. If requested |
| 1080 | * to advertise both, only report advertising at 2500BaseX. |
| 1081 | */ |
| 1082 | phylink_helper_basex_speed(state); |
| 1083 | } |
| 1084 | |
| 1085 | static const struct phylink_mac_ops mtk_phylink_ops = { |
| 1086 | .validate = mtk_validate, |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 1087 | .mac_select_pcs = mtk_mac_select_pcs, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1088 | .mac_link_state = mtk_mac_pcs_get_state, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1089 | .mac_config = mtk_mac_config, |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 1090 | .mac_finish = mtk_mac_finish, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1091 | .mac_link_down = mtk_mac_link_down, |
| 1092 | .mac_link_up = mtk_mac_link_up, |
| 1093 | }; |
| 1094 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1095 | static int mtk_mdc_init(struct mtk_eth *eth) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1096 | { |
| 1097 | struct device_node *mii_np; |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1098 | int max_clk = 2500000, divider; |
developer | 778e412 | 2023-04-20 16:09:32 +0800 | [diff] [blame^] | 1099 | int ret = 0; |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1100 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1101 | |
| 1102 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 1103 | if (!mii_np) { |
| 1104 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 1105 | return -ENODEV; |
| 1106 | } |
| 1107 | |
| 1108 | if (!of_device_is_available(mii_np)) { |
| 1109 | ret = -ENODEV; |
| 1110 | goto err_put_node; |
| 1111 | } |
| 1112 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1113 | if (!of_property_read_u32(mii_np, "clock-frequency", &val)) { |
| 1114 | if (val > MDC_MAX_FREQ || |
| 1115 | val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) { |
| 1116 | dev_err(eth->dev, "MDIO clock frequency out of range"); |
| 1117 | ret = -EINVAL; |
| 1118 | goto err_put_node; |
| 1119 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1120 | max_clk = val; |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1121 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1122 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1123 | divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63); |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1124 | |
| 1125 | /* Configure MDC Turbo Mode */ |
| 1126 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 1127 | val = mtk_r32(eth, MTK_MAC_MISC); |
| 1128 | val |= MISC_MDC_TURBO; |
| 1129 | mtk_w32(eth, val, MTK_MAC_MISC); |
| 1130 | } else { |
| 1131 | val = mtk_r32(eth, MTK_PPSC); |
| 1132 | val |= PPSC_MDC_TURBO; |
| 1133 | mtk_w32(eth, val, MTK_PPSC); |
| 1134 | } |
| 1135 | |
| 1136 | /* Configure MDC Divider */ |
| 1137 | val = mtk_r32(eth, MTK_PPSC); |
| 1138 | val &= ~PPSC_MDC_CFG; |
| 1139 | val |= FIELD_PREP(PPSC_MDC_CFG, divider); |
| 1140 | mtk_w32(eth, val, MTK_PPSC); |
| 1141 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 1142 | dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider); |
| 1143 | |
| 1144 | err_put_node: |
| 1145 | of_node_put(mii_np); |
| 1146 | return ret; |
| 1147 | } |
| 1148 | |
| 1149 | static int mtk_mdio_init(struct mtk_eth *eth) |
| 1150 | { |
| 1151 | struct device_node *mii_np; |
| 1152 | int ret; |
| 1153 | |
| 1154 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 1155 | if (!mii_np) { |
| 1156 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 1157 | return -ENODEV; |
| 1158 | } |
| 1159 | |
| 1160 | if (!of_device_is_available(mii_np)) { |
| 1161 | ret = -ENODEV; |
| 1162 | goto err_put_node; |
| 1163 | } |
| 1164 | |
| 1165 | eth->mii_bus = devm_mdiobus_alloc(eth->dev); |
| 1166 | if (!eth->mii_bus) { |
| 1167 | ret = -ENOMEM; |
| 1168 | goto err_put_node; |
| 1169 | } |
| 1170 | |
| 1171 | eth->mii_bus->name = "mdio"; |
| 1172 | eth->mii_bus->read = mtk_mdio_read; |
| 1173 | eth->mii_bus->write = mtk_mdio_write; |
| 1174 | eth->mii_bus->reset = mtk_mdio_reset; |
| 1175 | eth->mii_bus->priv = eth; |
| 1176 | eth->mii_bus->parent = eth->dev; |
| 1177 | |
| 1178 | if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) { |
| 1179 | ret = -ENOMEM; |
| 1180 | goto err_put_node; |
| 1181 | } |
developer | c8acd8d | 2022-11-10 09:07:10 +0800 | [diff] [blame] | 1182 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1183 | ret = of_mdiobus_register(eth->mii_bus, mii_np); |
| 1184 | |
| 1185 | err_put_node: |
| 1186 | of_node_put(mii_np); |
| 1187 | return ret; |
| 1188 | } |
| 1189 | |
| 1190 | static void mtk_mdio_cleanup(struct mtk_eth *eth) |
| 1191 | { |
| 1192 | if (!eth->mii_bus) |
| 1193 | return; |
| 1194 | |
| 1195 | mdiobus_unregister(eth->mii_bus); |
| 1196 | } |
| 1197 | |
| 1198 | static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask) |
| 1199 | { |
| 1200 | unsigned long flags; |
| 1201 | u32 val; |
| 1202 | |
| 1203 | spin_lock_irqsave(ð->tx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1204 | val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask); |
| 1205 | mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1206 | spin_unlock_irqrestore(ð->tx_irq_lock, flags); |
| 1207 | } |
| 1208 | |
| 1209 | static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask) |
| 1210 | { |
| 1211 | unsigned long flags; |
| 1212 | u32 val; |
| 1213 | |
| 1214 | spin_lock_irqsave(ð->tx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1215 | val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask); |
| 1216 | mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1217 | spin_unlock_irqrestore(ð->tx_irq_lock, flags); |
| 1218 | } |
| 1219 | |
| 1220 | static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask) |
| 1221 | { |
| 1222 | unsigned long flags; |
| 1223 | u32 val; |
| 1224 | |
| 1225 | spin_lock_irqsave(ð->rx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1226 | val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask); |
| 1227 | mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1228 | spin_unlock_irqrestore(ð->rx_irq_lock, flags); |
| 1229 | } |
| 1230 | |
| 1231 | static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask) |
| 1232 | { |
| 1233 | unsigned long flags; |
| 1234 | u32 val; |
| 1235 | |
| 1236 | spin_lock_irqsave(ð->rx_irq_lock, flags); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1237 | val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask); |
| 1238 | mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1239 | spin_unlock_irqrestore(ð->rx_irq_lock, flags); |
| 1240 | } |
| 1241 | |
| 1242 | static int mtk_set_mac_address(struct net_device *dev, void *p) |
| 1243 | { |
| 1244 | int ret = eth_mac_addr(dev, p); |
| 1245 | struct mtk_mac *mac = netdev_priv(dev); |
| 1246 | struct mtk_eth *eth = mac->hw; |
| 1247 | const char *macaddr = dev->dev_addr; |
| 1248 | |
| 1249 | if (ret) |
| 1250 | return ret; |
| 1251 | |
| 1252 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 1253 | return -EBUSY; |
| 1254 | |
| 1255 | spin_lock_bh(&mac->hw->page_lock); |
| 1256 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 1257 | mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1], |
| 1258 | MT7628_SDM_MAC_ADRH); |
| 1259 | mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) | |
| 1260 | (macaddr[4] << 8) | macaddr[5], |
| 1261 | MT7628_SDM_MAC_ADRL); |
| 1262 | } else { |
| 1263 | mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1], |
| 1264 | MTK_GDMA_MAC_ADRH(mac->id)); |
| 1265 | mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) | |
| 1266 | (macaddr[4] << 8) | macaddr[5], |
| 1267 | MTK_GDMA_MAC_ADRL(mac->id)); |
| 1268 | } |
| 1269 | spin_unlock_bh(&mac->hw->page_lock); |
| 1270 | |
| 1271 | return 0; |
| 1272 | } |
| 1273 | |
| 1274 | void mtk_stats_update_mac(struct mtk_mac *mac) |
| 1275 | { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1276 | struct mtk_eth *eth = mac->hw; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1277 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1278 | struct mtk_hw_stats *hw_stats = mac->hw_stats; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1279 | unsigned int offs = hw_stats->reg_offset; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1280 | u64 stats; |
| 1281 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1282 | u64_stats_update_begin(&hw_stats->syncp); |
| 1283 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1284 | hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs); |
| 1285 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1286 | if (stats) |
| 1287 | hw_stats->rx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1288 | hw_stats->rx_packets += |
| 1289 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs); |
| 1290 | hw_stats->rx_overflow += |
| 1291 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs); |
| 1292 | hw_stats->rx_fcs_errors += |
| 1293 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs); |
| 1294 | hw_stats->rx_short_errors += |
| 1295 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs); |
| 1296 | hw_stats->rx_long_errors += |
| 1297 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs); |
| 1298 | hw_stats->rx_checksum_errors += |
| 1299 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1300 | hw_stats->rx_flow_control_packets += |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1301 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1302 | |
| 1303 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1304 | hw_stats->tx_skip += |
| 1305 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs); |
| 1306 | hw_stats->tx_collisions += |
| 1307 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs); |
| 1308 | hw_stats->tx_bytes += |
| 1309 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs); |
| 1310 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1311 | if (stats) |
| 1312 | hw_stats->tx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1313 | hw_stats->tx_packets += |
| 1314 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1315 | } else { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1316 | hw_stats->tx_skip += |
| 1317 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs); |
| 1318 | hw_stats->tx_collisions += |
| 1319 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs); |
| 1320 | hw_stats->tx_bytes += |
| 1321 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs); |
| 1322 | stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1323 | if (stats) |
| 1324 | hw_stats->tx_bytes += (stats << 32); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1325 | hw_stats->tx_packets += |
| 1326 | mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1327 | } |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1328 | |
| 1329 | u64_stats_update_end(&hw_stats->syncp); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1330 | } |
| 1331 | |
| 1332 | static void mtk_stats_update(struct mtk_eth *eth) |
| 1333 | { |
| 1334 | int i; |
| 1335 | |
| 1336 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1337 | if (!eth->mac[i] || !eth->mac[i]->hw_stats) |
| 1338 | continue; |
| 1339 | if (spin_trylock(ð->mac[i]->hw_stats->stats_lock)) { |
| 1340 | mtk_stats_update_mac(eth->mac[i]); |
| 1341 | spin_unlock(ð->mac[i]->hw_stats->stats_lock); |
| 1342 | } |
| 1343 | } |
| 1344 | } |
| 1345 | |
| 1346 | static void mtk_get_stats64(struct net_device *dev, |
| 1347 | struct rtnl_link_stats64 *storage) |
| 1348 | { |
| 1349 | struct mtk_mac *mac = netdev_priv(dev); |
| 1350 | struct mtk_hw_stats *hw_stats = mac->hw_stats; |
| 1351 | unsigned int start; |
| 1352 | |
| 1353 | if (netif_running(dev) && netif_device_present(dev)) { |
| 1354 | if (spin_trylock_bh(&hw_stats->stats_lock)) { |
| 1355 | mtk_stats_update_mac(mac); |
| 1356 | spin_unlock_bh(&hw_stats->stats_lock); |
| 1357 | } |
| 1358 | } |
| 1359 | |
| 1360 | do { |
| 1361 | start = u64_stats_fetch_begin_irq(&hw_stats->syncp); |
| 1362 | storage->rx_packets = hw_stats->rx_packets; |
| 1363 | storage->tx_packets = hw_stats->tx_packets; |
| 1364 | storage->rx_bytes = hw_stats->rx_bytes; |
| 1365 | storage->tx_bytes = hw_stats->tx_bytes; |
| 1366 | storage->collisions = hw_stats->tx_collisions; |
| 1367 | storage->rx_length_errors = hw_stats->rx_short_errors + |
| 1368 | hw_stats->rx_long_errors; |
| 1369 | storage->rx_over_errors = hw_stats->rx_overflow; |
| 1370 | storage->rx_crc_errors = hw_stats->rx_fcs_errors; |
| 1371 | storage->rx_errors = hw_stats->rx_checksum_errors; |
| 1372 | storage->tx_aborted_errors = hw_stats->tx_skip; |
| 1373 | } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start)); |
| 1374 | |
| 1375 | storage->tx_errors = dev->stats.tx_errors; |
| 1376 | storage->rx_dropped = dev->stats.rx_dropped; |
| 1377 | storage->tx_dropped = dev->stats.tx_dropped; |
| 1378 | } |
| 1379 | |
| 1380 | static inline int mtk_max_frag_size(int mtu) |
| 1381 | { |
| 1382 | /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */ |
| 1383 | if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH) |
| 1384 | mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN; |
| 1385 | |
| 1386 | return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) + |
| 1387 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
| 1388 | } |
| 1389 | |
| 1390 | static inline int mtk_max_buf_size(int frag_size) |
| 1391 | { |
| 1392 | int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN - |
| 1393 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
| 1394 | |
| 1395 | WARN_ON(buf_size < MTK_MAX_RX_LENGTH); |
| 1396 | |
| 1397 | return buf_size; |
| 1398 | } |
| 1399 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1400 | static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd, |
| 1401 | struct mtk_rx_dma_v2 *dma_rxd) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1402 | { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1403 | rxd->rxd2 = READ_ONCE(dma_rxd->rxd2); |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1404 | if (!(rxd->rxd2 & RX_DMA_DONE)) |
| 1405 | return false; |
| 1406 | |
| 1407 | rxd->rxd1 = READ_ONCE(dma_rxd->rxd1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1408 | rxd->rxd3 = READ_ONCE(dma_rxd->rxd3); |
| 1409 | rxd->rxd4 = READ_ONCE(dma_rxd->rxd4); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1410 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 1411 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1412 | rxd->rxd5 = READ_ONCE(dma_rxd->rxd5); |
| 1413 | rxd->rxd6 = READ_ONCE(dma_rxd->rxd6); |
developer | 006325c | 2022-10-06 16:39:50 +0800 | [diff] [blame] | 1414 | rxd->rxd7 = READ_ONCE(dma_rxd->rxd7); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1415 | } |
| 1416 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1417 | return true; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1418 | } |
| 1419 | |
| 1420 | /* the qdma core needs scratch memory to be setup */ |
| 1421 | static int mtk_init_fq_dma(struct mtk_eth *eth) |
| 1422 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1423 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1424 | dma_addr_t phy_ring_tail; |
| 1425 | int cnt = MTK_DMA_SIZE; |
| 1426 | dma_addr_t dma_addr; |
| 1427 | int i; |
| 1428 | |
| 1429 | if (!eth->soc->has_sram) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1430 | eth->scratch_ring = dma_alloc_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1431 | cnt * soc->txrx.txd_size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1432 | ð->phy_scratch_ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1433 | GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1434 | } else { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1435 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) |
| 1436 | eth->scratch_ring = eth->sram_base; |
| 1437 | else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) |
| 1438 | eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1439 | } |
| 1440 | |
| 1441 | if (unlikely(!eth->scratch_ring)) |
| 1442 | return -ENOMEM; |
| 1443 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1444 | eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1445 | if (unlikely(!eth->scratch_head)) |
| 1446 | return -ENOMEM; |
| 1447 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1448 | dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1449 | eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE, |
| 1450 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1451 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1452 | return -ENOMEM; |
| 1453 | |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 1454 | phy_ring_tail = eth->phy_scratch_ring + |
| 1455 | (dma_addr_t)soc->txrx.txd_size * (cnt - 1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1456 | |
| 1457 | for (i = 0; i < cnt; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1458 | struct mtk_tx_dma_v2 *txd; |
| 1459 | |
| 1460 | txd = eth->scratch_ring + i * soc->txrx.txd_size; |
| 1461 | txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1462 | if (i < cnt - 1) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1463 | txd->txd2 = eth->phy_scratch_ring + |
| 1464 | (i + 1) * soc->txrx.txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1465 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1466 | txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE); |
| 1467 | txd->txd4 = 0; |
| 1468 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1469 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 1470 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1471 | txd->txd5 = 0; |
| 1472 | txd->txd6 = 0; |
| 1473 | txd->txd7 = 0; |
| 1474 | txd->txd8 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1475 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1476 | } |
| 1477 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1478 | mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head); |
| 1479 | mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail); |
| 1480 | mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count); |
| 1481 | mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1482 | |
| 1483 | return 0; |
| 1484 | } |
| 1485 | |
| 1486 | static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc) |
| 1487 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1488 | return ring->dma + (desc - ring->phys); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1489 | } |
| 1490 | |
| 1491 | static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1492 | void *txd, u32 txd_size) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1493 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1494 | int idx = (txd - ring->dma) / txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1495 | |
| 1496 | return &ring->buf[idx]; |
| 1497 | } |
| 1498 | |
| 1499 | static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1500 | void *dma) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1501 | { |
| 1502 | return ring->dma_pdma - ring->dma + dma; |
| 1503 | } |
| 1504 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1505 | static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1506 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1507 | return (dma - ring->dma) / txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1508 | } |
| 1509 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1510 | static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf, |
| 1511 | bool napi) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1512 | { |
| 1513 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 1514 | if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1515 | dma_unmap_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1516 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1517 | dma_unmap_len(tx_buf, dma_len0), |
| 1518 | DMA_TO_DEVICE); |
| 1519 | } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1520 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1521 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1522 | dma_unmap_len(tx_buf, dma_len0), |
| 1523 | DMA_TO_DEVICE); |
| 1524 | } |
| 1525 | } else { |
| 1526 | if (dma_unmap_len(tx_buf, dma_len0)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1527 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1528 | dma_unmap_addr(tx_buf, dma_addr0), |
| 1529 | dma_unmap_len(tx_buf, dma_len0), |
| 1530 | DMA_TO_DEVICE); |
| 1531 | } |
| 1532 | |
| 1533 | if (dma_unmap_len(tx_buf, dma_len1)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1534 | dma_unmap_page(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1535 | dma_unmap_addr(tx_buf, dma_addr1), |
| 1536 | dma_unmap_len(tx_buf, dma_len1), |
| 1537 | DMA_TO_DEVICE); |
| 1538 | } |
| 1539 | } |
| 1540 | |
| 1541 | tx_buf->flags = 0; |
| 1542 | if (tx_buf->skb && |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1543 | (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) { |
| 1544 | if (napi) |
| 1545 | napi_consume_skb(tx_buf->skb, napi); |
| 1546 | else |
| 1547 | dev_kfree_skb_any(tx_buf->skb); |
| 1548 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1549 | tx_buf->skb = NULL; |
| 1550 | } |
| 1551 | |
| 1552 | static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf, |
| 1553 | struct mtk_tx_dma *txd, dma_addr_t mapped_addr, |
| 1554 | size_t size, int idx) |
| 1555 | { |
| 1556 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 1557 | dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr); |
| 1558 | dma_unmap_len_set(tx_buf, dma_len0, size); |
| 1559 | } else { |
| 1560 | if (idx & 1) { |
| 1561 | txd->txd3 = mapped_addr; |
| 1562 | txd->txd2 |= TX_DMA_PLEN1(size); |
| 1563 | dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr); |
| 1564 | dma_unmap_len_set(tx_buf, dma_len1, size); |
| 1565 | } else { |
| 1566 | tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC; |
| 1567 | txd->txd1 = mapped_addr; |
| 1568 | txd->txd2 = TX_DMA_PLEN0(size); |
| 1569 | dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr); |
| 1570 | dma_unmap_len_set(tx_buf, dma_len0, size); |
| 1571 | } |
| 1572 | } |
| 1573 | } |
| 1574 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1575 | static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1576 | struct mtk_tx_dma_desc_info *info) |
| 1577 | { |
| 1578 | struct mtk_mac *mac = netdev_priv(dev); |
| 1579 | struct mtk_eth *eth = mac->hw; |
| 1580 | struct mtk_tx_dma *desc = txd; |
| 1581 | u32 data; |
| 1582 | |
| 1583 | WRITE_ONCE(desc->txd1, info->addr); |
| 1584 | |
| 1585 | data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size); |
| 1586 | if (info->last) |
| 1587 | data |= TX_DMA_LS0; |
| 1588 | WRITE_ONCE(desc->txd3, data); |
| 1589 | |
| 1590 | data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */ |
| 1591 | data |= QID_HIGH_BITS(info->qid); |
| 1592 | if (info->first) { |
| 1593 | if (info->gso) |
| 1594 | data |= TX_DMA_TSO; |
| 1595 | /* tx checksum offload */ |
| 1596 | if (info->csum) |
| 1597 | data |= TX_DMA_CHKSUM; |
| 1598 | /* vlan header offload */ |
| 1599 | if (info->vlan) |
| 1600 | data |= TX_DMA_INS_VLAN | info->vlan_tci; |
| 1601 | } |
| 1602 | |
| 1603 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1604 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1605 | data &= ~(0x7 << TX_DMA_FPORT_SHIFT); |
| 1606 | data |= 0x4 << TX_DMA_FPORT_SHIFT; |
| 1607 | } |
| 1608 | |
| 1609 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1610 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1611 | #endif |
| 1612 | WRITE_ONCE(desc->txd4, data); |
| 1613 | } |
| 1614 | |
| 1615 | static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1616 | struct mtk_tx_dma_desc_info *info) |
| 1617 | { |
| 1618 | struct mtk_mac *mac = netdev_priv(dev); |
| 1619 | struct mtk_eth *eth = mac->hw; |
| 1620 | struct mtk_tx_dma_v2 *desc = txd; |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1621 | u32 data = 0; |
| 1622 | |
| 1623 | if (!info->qid && mac->id) |
| 1624 | info->qid = MTK_QDMA_GMAC2_QID; |
| 1625 | |
| 1626 | WRITE_ONCE(desc->txd1, info->addr); |
| 1627 | |
| 1628 | data = TX_DMA_PLEN0(info->size); |
| 1629 | if (info->last) |
| 1630 | data |= TX_DMA_LS0; |
| 1631 | WRITE_ONCE(desc->txd3, data); |
| 1632 | |
| 1633 | data = ((mac->id == MTK_GMAC3_ID) ? |
| 1634 | PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */ |
| 1635 | data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid); |
| 1636 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1637 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1638 | data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2); |
| 1639 | data |= 0x4 << TX_DMA_FPORT_SHIFT_V2; |
| 1640 | } |
| 1641 | |
| 1642 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1643 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1644 | #endif |
| 1645 | WRITE_ONCE(desc->txd4, data); |
| 1646 | |
| 1647 | data = 0; |
| 1648 | if (info->first) { |
| 1649 | if (info->gso) |
| 1650 | data |= TX_DMA_TSO_V2; |
| 1651 | /* tx checksum offload */ |
| 1652 | if (info->csum) |
| 1653 | data |= TX_DMA_CHKSUM_V2; |
| 1654 | } |
| 1655 | WRITE_ONCE(desc->txd5, data); |
| 1656 | |
| 1657 | data = 0; |
| 1658 | if (info->first && info->vlan) |
| 1659 | data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci; |
| 1660 | WRITE_ONCE(desc->txd6, data); |
| 1661 | |
| 1662 | WRITE_ONCE(desc->txd7, 0); |
| 1663 | WRITE_ONCE(desc->txd8, 0); |
| 1664 | } |
| 1665 | |
| 1666 | static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1667 | struct mtk_tx_dma_desc_info *info) |
| 1668 | { |
| 1669 | struct mtk_mac *mac = netdev_priv(dev); |
| 1670 | struct mtk_eth *eth = mac->hw; |
| 1671 | struct mtk_tx_dma_v2 *desc = txd; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1672 | u64 addr64 = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1673 | u32 data = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1674 | |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1675 | if (!info->qid && mac->id) |
developer | b946301 | 2022-09-14 10:28:45 +0800 | [diff] [blame] | 1676 | info->qid = MTK_QDMA_GMAC2_QID; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1677 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1678 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 1679 | TX_DMA_SDP1(info->addr) : 0; |
| 1680 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1681 | WRITE_ONCE(desc->txd1, info->addr); |
| 1682 | |
| 1683 | data = TX_DMA_PLEN0(info->size); |
| 1684 | if (info->last) |
| 1685 | data |= TX_DMA_LS0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1686 | WRITE_ONCE(desc->txd3, data | addr64); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1687 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1688 | data = ((mac->id == MTK_GMAC3_ID) ? |
| 1689 | PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */ |
developer | b946301 | 2022-09-14 10:28:45 +0800 | [diff] [blame] | 1690 | data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1691 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
| 1692 | if (HNAT_SKB_CB2(skb)->magic == 0x78681415) { |
| 1693 | data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2); |
| 1694 | data |= 0x4 << TX_DMA_FPORT_SHIFT_V2; |
| 1695 | } |
| 1696 | |
| 1697 | trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n", |
| 1698 | __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data); |
| 1699 | #endif |
| 1700 | WRITE_ONCE(desc->txd4, data); |
| 1701 | |
| 1702 | data = 0; |
| 1703 | if (info->first) { |
| 1704 | if (info->gso) |
| 1705 | data |= TX_DMA_TSO_V2; |
| 1706 | /* tx checksum offload */ |
| 1707 | if (info->csum) |
| 1708 | data |= TX_DMA_CHKSUM_V2; |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1709 | |
| 1710 | if (netdev_uses_dsa(dev)) |
| 1711 | data |= TX_DMA_SPTAG_V3; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1712 | } |
| 1713 | WRITE_ONCE(desc->txd5, data); |
| 1714 | |
| 1715 | data = 0; |
| 1716 | if (info->first && info->vlan) |
| 1717 | data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci; |
| 1718 | WRITE_ONCE(desc->txd6, data); |
| 1719 | |
| 1720 | WRITE_ONCE(desc->txd7, 0); |
| 1721 | WRITE_ONCE(desc->txd8, 0); |
| 1722 | } |
| 1723 | |
| 1724 | static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd, |
| 1725 | struct mtk_tx_dma_desc_info *info) |
| 1726 | { |
| 1727 | struct mtk_mac *mac = netdev_priv(dev); |
| 1728 | struct mtk_eth *eth = mac->hw; |
| 1729 | |
developer | ce08bca | 2022-10-06 16:21:13 +0800 | [diff] [blame] | 1730 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) |
| 1731 | mtk_tx_set_dma_desc_v3(skb, dev, txd, info); |
| 1732 | else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1733 | mtk_tx_set_dma_desc_v2(skb, dev, txd, info); |
| 1734 | else |
| 1735 | mtk_tx_set_dma_desc_v1(skb, dev, txd, info); |
| 1736 | } |
| 1737 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1738 | static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev, |
| 1739 | int tx_num, struct mtk_tx_ring *ring, bool gso) |
| 1740 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1741 | struct mtk_tx_dma_desc_info txd_info = { |
| 1742 | .size = skb_headlen(skb), |
| 1743 | .qid = skb->mark & MTK_QDMA_TX_MASK, |
| 1744 | .gso = gso, |
| 1745 | .csum = skb->ip_summed == CHECKSUM_PARTIAL, |
| 1746 | .vlan = skb_vlan_tag_present(skb), |
| 1747 | .vlan_tci = skb_vlan_tag_get(skb), |
| 1748 | .first = true, |
| 1749 | .last = !skb_is_nonlinear(skb), |
| 1750 | }; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1751 | struct mtk_mac *mac = netdev_priv(dev); |
| 1752 | struct mtk_eth *eth = mac->hw; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1753 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1754 | struct mtk_tx_dma *itxd, *txd; |
| 1755 | struct mtk_tx_dma *itxd_pdma, *txd_pdma; |
| 1756 | struct mtk_tx_buf *itx_buf, *tx_buf; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1757 | int i, n_desc = 1; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1758 | int k = 0; |
| 1759 | |
developer | b3a9e7b | 2023-02-08 15:18:10 +0800 | [diff] [blame] | 1760 | if (skb->len < 32) { |
| 1761 | if (skb_put_padto(skb, MTK_MIN_TX_LENGTH)) |
| 1762 | return -ENOMEM; |
| 1763 | |
| 1764 | txd_info.size = skb_headlen(skb); |
| 1765 | } |
| 1766 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1767 | itxd = ring->next_free; |
| 1768 | itxd_pdma = qdma_to_pdma(ring, itxd); |
| 1769 | if (itxd == ring->last_free) |
| 1770 | return -ENOMEM; |
| 1771 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1772 | itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1773 | memset(itx_buf, 0, sizeof(*itx_buf)); |
| 1774 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1775 | txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1776 | DMA_TO_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1777 | if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1778 | return -ENOMEM; |
| 1779 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1780 | mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info); |
| 1781 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1782 | itx_buf->flags |= MTK_TX_FLAGS_SINGLE0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1783 | itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 : |
| 1784 | (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 : |
| 1785 | MTK_TX_FLAGS_FPORT2; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1786 | setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1787 | k++); |
| 1788 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1789 | /* TX SG offload */ |
| 1790 | txd = itxd; |
| 1791 | txd_pdma = qdma_to_pdma(ring, txd); |
| 1792 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1793 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1794 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 1795 | unsigned int offset = 0; |
| 1796 | int frag_size = skb_frag_size(frag); |
| 1797 | |
| 1798 | while (frag_size) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1799 | bool new_desc = true; |
| 1800 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1801 | if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) || |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1802 | (i & 0x1)) { |
| 1803 | txd = mtk_qdma_phys_to_virt(ring, txd->txd2); |
| 1804 | txd_pdma = qdma_to_pdma(ring, txd); |
| 1805 | if (txd == ring->last_free) |
| 1806 | goto err_dma; |
| 1807 | |
| 1808 | n_desc++; |
| 1809 | } else { |
| 1810 | new_desc = false; |
| 1811 | } |
| 1812 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1813 | memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info)); |
| 1814 | txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN); |
| 1815 | txd_info.qid = skb->mark & MTK_QDMA_TX_MASK; |
| 1816 | txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 && |
| 1817 | !(frag_size - txd_info.size); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1818 | txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1819 | offset, txd_info.size, |
| 1820 | DMA_TO_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 1821 | if (unlikely(dma_mapping_error(eth->dma_dev, |
| 1822 | txd_info.addr))) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1823 | goto err_dma; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1824 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1825 | mtk_tx_set_dma_desc(skb, dev, txd, &txd_info); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1826 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1827 | tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1828 | if (new_desc) |
| 1829 | memset(tx_buf, 0, sizeof(*tx_buf)); |
| 1830 | tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC; |
| 1831 | tx_buf->flags |= MTK_TX_FLAGS_PAGE0; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 1832 | tx_buf->flags |= |
| 1833 | (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 : |
| 1834 | (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 : |
| 1835 | MTK_TX_FLAGS_FPORT2; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1836 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1837 | setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr, |
| 1838 | txd_info.size, k++); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1839 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1840 | frag_size -= txd_info.size; |
| 1841 | offset += txd_info.size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1842 | } |
| 1843 | } |
| 1844 | |
| 1845 | /* store skb to cleanup */ |
| 1846 | itx_buf->skb = skb; |
| 1847 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1848 | if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1849 | if (k & 0x1) |
| 1850 | txd_pdma->txd2 |= TX_DMA_LS0; |
| 1851 | else |
| 1852 | txd_pdma->txd2 |= TX_DMA_LS1; |
| 1853 | } |
| 1854 | |
| 1855 | netdev_sent_queue(dev, skb->len); |
| 1856 | skb_tx_timestamp(skb); |
| 1857 | |
| 1858 | ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2); |
| 1859 | atomic_sub(n_desc, &ring->free_count); |
| 1860 | |
| 1861 | /* make sure that all changes to the dma ring are flushed before we |
| 1862 | * continue |
| 1863 | */ |
| 1864 | wmb(); |
| 1865 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1866 | if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1867 | if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || |
| 1868 | !netdev_xmit_more()) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 1869 | mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1870 | } else { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1871 | int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1872 | ring->dma_size); |
| 1873 | mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0); |
| 1874 | } |
| 1875 | |
| 1876 | return 0; |
| 1877 | |
| 1878 | err_dma: |
| 1879 | do { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1880 | tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1881 | |
| 1882 | /* unmap dma */ |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 1883 | mtk_tx_unmap(eth, tx_buf, false); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1884 | |
| 1885 | itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 1886 | if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 1887 | itxd_pdma->txd2 = TX_DMA_DESP2_DEF; |
| 1888 | |
| 1889 | itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2); |
| 1890 | itxd_pdma = qdma_to_pdma(ring, itxd); |
| 1891 | } while (itxd != txd); |
| 1892 | |
| 1893 | return -ENOMEM; |
| 1894 | } |
| 1895 | |
| 1896 | static inline int mtk_cal_txd_req(struct sk_buff *skb) |
| 1897 | { |
| 1898 | int i, nfrags; |
| 1899 | skb_frag_t *frag; |
| 1900 | |
| 1901 | nfrags = 1; |
| 1902 | if (skb_is_gso(skb)) { |
| 1903 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
| 1904 | frag = &skb_shinfo(skb)->frags[i]; |
| 1905 | nfrags += DIV_ROUND_UP(skb_frag_size(frag), |
| 1906 | MTK_TX_DMA_BUF_LEN); |
| 1907 | } |
| 1908 | } else { |
| 1909 | nfrags += skb_shinfo(skb)->nr_frags; |
| 1910 | } |
| 1911 | |
| 1912 | return nfrags; |
| 1913 | } |
| 1914 | |
| 1915 | static int mtk_queue_stopped(struct mtk_eth *eth) |
| 1916 | { |
| 1917 | int i; |
| 1918 | |
| 1919 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1920 | if (!eth->netdev[i]) |
| 1921 | continue; |
| 1922 | if (netif_queue_stopped(eth->netdev[i])) |
| 1923 | return 1; |
| 1924 | } |
| 1925 | |
| 1926 | return 0; |
| 1927 | } |
| 1928 | |
| 1929 | static void mtk_wake_queue(struct mtk_eth *eth) |
| 1930 | { |
| 1931 | int i; |
| 1932 | |
| 1933 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 1934 | if (!eth->netdev[i]) |
| 1935 | continue; |
| 1936 | netif_wake_queue(eth->netdev[i]); |
| 1937 | } |
| 1938 | } |
| 1939 | |
| 1940 | static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev) |
| 1941 | { |
| 1942 | struct mtk_mac *mac = netdev_priv(dev); |
| 1943 | struct mtk_eth *eth = mac->hw; |
| 1944 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 1945 | struct net_device_stats *stats = &dev->stats; |
| 1946 | bool gso = false; |
| 1947 | int tx_num; |
| 1948 | |
| 1949 | /* normally we can rely on the stack not calling this more than once, |
| 1950 | * however we have 2 queues running on the same ring so we need to lock |
| 1951 | * the ring access |
| 1952 | */ |
| 1953 | spin_lock(ð->page_lock); |
| 1954 | |
| 1955 | if (unlikely(test_bit(MTK_RESETTING, ð->state))) |
| 1956 | goto drop; |
| 1957 | |
| 1958 | tx_num = mtk_cal_txd_req(skb); |
| 1959 | if (unlikely(atomic_read(&ring->free_count) <= tx_num)) { |
| 1960 | netif_stop_queue(dev); |
| 1961 | netif_err(eth, tx_queued, dev, |
| 1962 | "Tx Ring full when queue awake!\n"); |
| 1963 | spin_unlock(ð->page_lock); |
| 1964 | return NETDEV_TX_BUSY; |
| 1965 | } |
| 1966 | |
| 1967 | /* TSO: fill MSS info in tcp checksum field */ |
| 1968 | if (skb_is_gso(skb)) { |
| 1969 | if (skb_cow_head(skb, 0)) { |
| 1970 | netif_warn(eth, tx_err, dev, |
| 1971 | "GSO expand head fail.\n"); |
| 1972 | goto drop; |
| 1973 | } |
| 1974 | |
| 1975 | if (skb_shinfo(skb)->gso_type & |
| 1976 | (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) { |
| 1977 | gso = true; |
| 1978 | tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size); |
| 1979 | } |
| 1980 | } |
| 1981 | |
| 1982 | if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0) |
| 1983 | goto drop; |
| 1984 | |
| 1985 | if (unlikely(atomic_read(&ring->free_count) <= ring->thresh)) |
| 1986 | netif_stop_queue(dev); |
| 1987 | |
| 1988 | spin_unlock(ð->page_lock); |
| 1989 | |
| 1990 | return NETDEV_TX_OK; |
| 1991 | |
| 1992 | drop: |
| 1993 | spin_unlock(ð->page_lock); |
| 1994 | stats->tx_dropped++; |
| 1995 | dev_kfree_skb_any(skb); |
| 1996 | return NETDEV_TX_OK; |
| 1997 | } |
| 1998 | |
| 1999 | static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth) |
| 2000 | { |
| 2001 | int i; |
| 2002 | struct mtk_rx_ring *ring; |
| 2003 | int idx; |
| 2004 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2005 | for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2006 | struct mtk_rx_dma *rxd; |
| 2007 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2008 | if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i)) |
| 2009 | continue; |
| 2010 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2011 | ring = ð->rx_ring[i]; |
| 2012 | idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2013 | rxd = ring->dma + idx * eth->soc->txrx.rxd_size; |
| 2014 | if (rxd->rxd2 & RX_DMA_DONE) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2015 | ring->calc_idx_update = true; |
| 2016 | return ring; |
| 2017 | } |
| 2018 | } |
| 2019 | |
| 2020 | return NULL; |
| 2021 | } |
| 2022 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2023 | static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2024 | { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2025 | int i; |
| 2026 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2027 | if (!eth->hwlro) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2028 | mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg); |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2029 | else { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2030 | for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) { |
| 2031 | ring = ð->rx_ring[i]; |
| 2032 | if (ring->calc_idx_update) { |
| 2033 | ring->calc_idx_update = false; |
| 2034 | mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg); |
| 2035 | } |
| 2036 | } |
| 2037 | } |
| 2038 | } |
| 2039 | |
| 2040 | static int mtk_poll_rx(struct napi_struct *napi, int budget, |
| 2041 | struct mtk_eth *eth) |
| 2042 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2043 | struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi); |
| 2044 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2045 | int idx; |
| 2046 | struct sk_buff *skb; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2047 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2048 | u8 *data, *new_data; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2049 | struct mtk_rx_dma_v2 *rxd, trxd; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2050 | int done = 0; |
| 2051 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2052 | if (unlikely(!ring)) |
| 2053 | goto rx_done; |
| 2054 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2055 | while (done < budget) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2056 | unsigned int pktlen, *rxdcsum; |
developer | 006325c | 2022-10-06 16:39:50 +0800 | [diff] [blame] | 2057 | struct net_device *netdev = NULL; |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 2058 | dma_addr_t dma_addr = 0; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2059 | int mac = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2060 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2061 | if (eth->hwlro) |
| 2062 | ring = mtk_get_rx_ring(eth); |
| 2063 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2064 | if (unlikely(!ring)) |
| 2065 | goto rx_done; |
| 2066 | |
| 2067 | idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2068 | rxd = ring->dma + idx * eth->soc->txrx.rxd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2069 | data = ring->data[idx]; |
| 2070 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2071 | if (!mtk_rx_get_desc(eth, &trxd, rxd)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2072 | break; |
| 2073 | |
| 2074 | /* find out which mac the packet come from. values start at 1 */ |
| 2075 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 2076 | mac = 0; |
| 2077 | } else { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2078 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2079 | switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) { |
| 2080 | case PSE_GDM1_PORT: |
| 2081 | case PSE_GDM2_PORT: |
| 2082 | mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1; |
| 2083 | break; |
| 2084 | case PSE_GDM3_PORT: |
| 2085 | mac = MTK_GMAC3_ID; |
| 2086 | break; |
| 2087 | } |
| 2088 | } else |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2089 | mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ? |
| 2090 | 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1; |
| 2091 | } |
| 2092 | |
| 2093 | if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT || |
| 2094 | !eth->netdev[mac])) |
| 2095 | goto release_desc; |
| 2096 | |
| 2097 | netdev = eth->netdev[mac]; |
| 2098 | |
| 2099 | if (unlikely(test_bit(MTK_RESETTING, ð->state))) |
| 2100 | goto release_desc; |
| 2101 | |
| 2102 | /* alloc new buffer */ |
| 2103 | new_data = napi_alloc_frag(ring->frag_size); |
| 2104 | if (unlikely(!new_data)) { |
| 2105 | netdev->stats.rx_dropped++; |
| 2106 | goto release_desc; |
| 2107 | } |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2108 | dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2109 | new_data + NET_SKB_PAD + |
| 2110 | eth->ip_align, |
| 2111 | ring->buf_size, |
| 2112 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2113 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2114 | skb_free_frag(new_data); |
| 2115 | netdev->stats.rx_dropped++; |
| 2116 | goto release_desc; |
| 2117 | } |
| 2118 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2119 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2120 | ((u64)(trxd.rxd2 & 0xf)) << 32 : 0; |
| 2121 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2122 | dma_unmap_single(eth->dma_dev, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2123 | (u64)(trxd.rxd1 | addr64), |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2124 | ring->buf_size, DMA_FROM_DEVICE); |
| 2125 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2126 | /* receive data */ |
| 2127 | skb = build_skb(data, ring->frag_size); |
| 2128 | if (unlikely(!skb)) { |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2129 | skb_free_frag(data); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2130 | netdev->stats.rx_dropped++; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2131 | goto skip_rx; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2132 | } |
| 2133 | skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN); |
| 2134 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2135 | pktlen = RX_DMA_GET_PLEN0(trxd.rxd2); |
| 2136 | skb->dev = netdev; |
| 2137 | skb_put(skb, pktlen); |
| 2138 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2139 | if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2140 | rxdcsum = &trxd.rxd3; |
| 2141 | else |
| 2142 | rxdcsum = &trxd.rxd4; |
| 2143 | |
| 2144 | if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2145 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 2146 | else |
| 2147 | skb_checksum_none_assert(skb); |
| 2148 | skb->protocol = eth_type_trans(skb, netdev); |
| 2149 | |
| 2150 | if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2151 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 2152 | if (trxd.rxd3 & RX_DMA_VTAG_V2) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2153 | __vlan_hwaccel_put_tag(skb, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 2154 | htons(RX_DMA_VPID_V2(trxd.rxd4)), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2155 | RX_DMA_VID_V2(trxd.rxd4)); |
| 2156 | } else { |
| 2157 | if (trxd.rxd2 & RX_DMA_VTAG) |
| 2158 | __vlan_hwaccel_put_tag(skb, |
| 2159 | htons(RX_DMA_VPID(trxd.rxd3)), |
| 2160 | RX_DMA_VID(trxd.rxd3)); |
| 2161 | } |
| 2162 | |
| 2163 | /* If netdev is attached to dsa switch, the special |
| 2164 | * tag inserted in VLAN field by switch hardware can |
| 2165 | * be offload by RX HW VLAN offload. Clears the VLAN |
| 2166 | * information from @skb to avoid unexpected 8021d |
| 2167 | * handler before packet enter dsa framework. |
| 2168 | */ |
| 2169 | if (netdev_uses_dsa(netdev)) |
| 2170 | __vlan_hwaccel_clear_tag(skb); |
| 2171 | } |
| 2172 | |
| 2173 | #if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE) |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2174 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2175 | *(u32 *)(skb->head) = trxd.rxd5; |
| 2176 | else |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2177 | *(u32 *)(skb->head) = trxd.rxd4; |
| 2178 | |
| 2179 | skb_hnat_alg(skb) = 0; |
developer | fdfe157 | 2021-09-13 16:56:33 +0800 | [diff] [blame] | 2180 | skb_hnat_filled(skb) = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2181 | skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG; |
| 2182 | |
| 2183 | if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) { |
| 2184 | trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n", |
| 2185 | __func__, skb_hnat_reason(skb)); |
| 2186 | skb->pkt_type = PACKET_HOST; |
| 2187 | } |
| 2188 | |
| 2189 | trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n", |
| 2190 | __func__, skb_hnat_entry(skb), skb_hnat_sport(skb), |
| 2191 | skb_hnat_reason(skb), skb_hnat_alg(skb)); |
| 2192 | #endif |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2193 | if (mtk_hwlro_stats_ebl && |
| 2194 | IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) { |
| 2195 | hw_lro_stats_update(ring->ring_no, &trxd); |
| 2196 | hw_lro_flush_stats_update(ring->ring_no, &trxd); |
| 2197 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2198 | |
| 2199 | skb_record_rx_queue(skb, 0); |
| 2200 | napi_gro_receive(napi, skb); |
| 2201 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2202 | skip_rx: |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2203 | ring->data[idx] = new_data; |
| 2204 | rxd->rxd1 = (unsigned int)dma_addr; |
| 2205 | |
| 2206 | release_desc: |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2207 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2208 | RX_DMA_SDP1(dma_addr) : 0; |
| 2209 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2210 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 2211 | rxd->rxd2 = RX_DMA_LSO; |
| 2212 | else |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2213 | rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2214 | |
| 2215 | ring->calc_idx = idx; |
| 2216 | |
| 2217 | done++; |
| 2218 | } |
| 2219 | |
| 2220 | rx_done: |
| 2221 | if (done) { |
| 2222 | /* make sure that all changes to the dma ring are flushed before |
| 2223 | * we continue |
| 2224 | */ |
| 2225 | wmb(); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2226 | mtk_update_rx_cpu_idx(eth, ring); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2227 | } |
| 2228 | |
| 2229 | return done; |
| 2230 | } |
| 2231 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2232 | static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2233 | unsigned int *done, unsigned int *bytes) |
| 2234 | { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2235 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2236 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2237 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2238 | struct mtk_tx_dma *desc; |
| 2239 | struct sk_buff *skb; |
| 2240 | struct mtk_tx_buf *tx_buf; |
| 2241 | u32 cpu, dma; |
| 2242 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2243 | cpu = ring->last_free_ptr; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2244 | dma = mtk_r32(eth, reg_map->qdma.drx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2245 | |
| 2246 | desc = mtk_qdma_phys_to_virt(ring, cpu); |
| 2247 | |
| 2248 | while ((cpu != dma) && budget) { |
| 2249 | u32 next_cpu = desc->txd2; |
| 2250 | int mac = 0; |
| 2251 | |
| 2252 | if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0) |
| 2253 | break; |
| 2254 | |
| 2255 | desc = mtk_qdma_phys_to_virt(ring, desc->txd2); |
| 2256 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2257 | tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2258 | if (tx_buf->flags & MTK_TX_FLAGS_FPORT1) |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2259 | mac = MTK_GMAC2_ID; |
| 2260 | else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2) |
| 2261 | mac = MTK_GMAC3_ID; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2262 | |
| 2263 | skb = tx_buf->skb; |
| 2264 | if (!skb) |
| 2265 | break; |
| 2266 | |
| 2267 | if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) { |
| 2268 | bytes[mac] += skb->len; |
| 2269 | done[mac]++; |
| 2270 | budget--; |
| 2271 | } |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2272 | mtk_tx_unmap(eth, tx_buf, true); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2273 | |
| 2274 | ring->last_free = desc; |
| 2275 | atomic_inc(&ring->free_count); |
| 2276 | |
| 2277 | cpu = next_cpu; |
| 2278 | } |
| 2279 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2280 | ring->last_free_ptr = cpu; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2281 | mtk_w32(eth, cpu, reg_map->qdma.crx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2282 | } |
| 2283 | |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2284 | static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2285 | unsigned int *done, unsigned int *bytes) |
| 2286 | { |
| 2287 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2288 | struct mtk_tx_dma *desc; |
| 2289 | struct sk_buff *skb; |
| 2290 | struct mtk_tx_buf *tx_buf; |
| 2291 | u32 cpu, dma; |
| 2292 | |
| 2293 | cpu = ring->cpu_idx; |
| 2294 | dma = mtk_r32(eth, MT7628_TX_DTX_IDX0); |
| 2295 | |
| 2296 | while ((cpu != dma) && budget) { |
| 2297 | tx_buf = &ring->buf[cpu]; |
| 2298 | skb = tx_buf->skb; |
| 2299 | if (!skb) |
| 2300 | break; |
| 2301 | |
| 2302 | if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) { |
| 2303 | bytes[0] += skb->len; |
| 2304 | done[0]++; |
| 2305 | budget--; |
| 2306 | } |
| 2307 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2308 | mtk_tx_unmap(eth, tx_buf, true); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2309 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2310 | desc = ring->dma + cpu * eth->soc->txrx.txd_size; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2311 | ring->last_free = desc; |
| 2312 | atomic_inc(&ring->free_count); |
| 2313 | |
| 2314 | cpu = NEXT_DESP_IDX(cpu, ring->dma_size); |
| 2315 | } |
| 2316 | |
| 2317 | ring->cpu_idx = cpu; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2318 | } |
| 2319 | |
| 2320 | static int mtk_poll_tx(struct mtk_eth *eth, int budget) |
| 2321 | { |
| 2322 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2323 | unsigned int done[MTK_MAX_DEVS]; |
| 2324 | unsigned int bytes[MTK_MAX_DEVS]; |
| 2325 | int total = 0, i; |
| 2326 | |
| 2327 | memset(done, 0, sizeof(done)); |
| 2328 | memset(bytes, 0, sizeof(bytes)); |
| 2329 | |
| 2330 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2331 | mtk_poll_tx_qdma(eth, budget, done, bytes); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2332 | else |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 2333 | mtk_poll_tx_pdma(eth, budget, done, bytes); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2334 | |
| 2335 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 2336 | if (!eth->netdev[i] || !done[i]) |
| 2337 | continue; |
| 2338 | netdev_completed_queue(eth->netdev[i], done[i], bytes[i]); |
| 2339 | total += done[i]; |
| 2340 | } |
| 2341 | |
| 2342 | if (mtk_queue_stopped(eth) && |
| 2343 | (atomic_read(&ring->free_count) > ring->thresh)) |
| 2344 | mtk_wake_queue(eth); |
| 2345 | |
| 2346 | return total; |
| 2347 | } |
| 2348 | |
| 2349 | static void mtk_handle_status_irq(struct mtk_eth *eth) |
| 2350 | { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2351 | u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2352 | |
| 2353 | if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) { |
| 2354 | mtk_stats_update(eth); |
| 2355 | mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF), |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2356 | MTK_FE_INT_STATUS); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2357 | } |
| 2358 | } |
| 2359 | |
| 2360 | static int mtk_napi_tx(struct napi_struct *napi, int budget) |
| 2361 | { |
| 2362 | struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2363 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2364 | u32 status, mask; |
| 2365 | int tx_done = 0; |
| 2366 | |
| 2367 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
| 2368 | mtk_handle_status_irq(eth); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2369 | mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2370 | tx_done = mtk_poll_tx(eth, budget); |
| 2371 | |
| 2372 | if (unlikely(netif_msg_intr(eth))) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2373 | status = mtk_r32(eth, reg_map->tx_irq_status); |
| 2374 | mask = mtk_r32(eth, reg_map->tx_irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2375 | dev_info(eth->dev, |
| 2376 | "done tx %d, intr 0x%08x/0x%x\n", |
| 2377 | tx_done, status, mask); |
| 2378 | } |
| 2379 | |
| 2380 | if (tx_done == budget) |
| 2381 | return budget; |
| 2382 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2383 | status = mtk_r32(eth, reg_map->tx_irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2384 | if (status & MTK_TX_DONE_INT) |
| 2385 | return budget; |
| 2386 | |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2387 | if (napi_complete(napi)) |
| 2388 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2389 | |
| 2390 | return tx_done; |
| 2391 | } |
| 2392 | |
| 2393 | static int mtk_napi_rx(struct napi_struct *napi, int budget) |
| 2394 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2395 | struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi); |
| 2396 | struct mtk_eth *eth = rx_napi->eth; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2397 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2398 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2399 | u32 status, mask; |
| 2400 | int rx_done = 0; |
| 2401 | int remain_budget = budget; |
| 2402 | |
| 2403 | mtk_handle_status_irq(eth); |
| 2404 | |
| 2405 | poll_again: |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2406 | mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2407 | rx_done = mtk_poll_rx(napi, remain_budget, eth); |
| 2408 | |
| 2409 | if (unlikely(netif_msg_intr(eth))) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2410 | status = mtk_r32(eth, reg_map->pdma.irq_status); |
| 2411 | mask = mtk_r32(eth, reg_map->pdma.irq_mask); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2412 | dev_info(eth->dev, |
| 2413 | "done rx %d, intr 0x%08x/0x%x\n", |
| 2414 | rx_done, status, mask); |
| 2415 | } |
| 2416 | if (rx_done == remain_budget) |
| 2417 | return budget; |
| 2418 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2419 | status = mtk_r32(eth, reg_map->pdma.irq_status); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2420 | if (status & MTK_RX_DONE_INT(ring->ring_no)) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2421 | remain_budget -= rx_done; |
| 2422 | goto poll_again; |
| 2423 | } |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2424 | |
| 2425 | if (napi_complete(napi)) |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2426 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2427 | |
| 2428 | return rx_done + budget - remain_budget; |
| 2429 | } |
| 2430 | |
| 2431 | static int mtk_tx_alloc(struct mtk_eth *eth) |
| 2432 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2433 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2434 | struct mtk_tx_ring *ring = ð->tx_ring; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2435 | int i, sz = soc->txrx.txd_size; |
| 2436 | struct mtk_tx_dma_v2 *txd, *pdma_txd; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2437 | |
| 2438 | ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf), |
| 2439 | GFP_KERNEL); |
| 2440 | if (!ring->buf) |
| 2441 | goto no_tx_mem; |
| 2442 | |
| 2443 | if (!eth->soc->has_sram) |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2444 | ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2445 | &ring->phys, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2446 | else { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2447 | ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz; |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 2448 | ring->phys = eth->phy_scratch_ring + |
| 2449 | MTK_DMA_SIZE * (dma_addr_t)sz; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2450 | } |
| 2451 | |
| 2452 | if (!ring->dma) |
| 2453 | goto no_tx_mem; |
| 2454 | |
| 2455 | for (i = 0; i < MTK_DMA_SIZE; i++) { |
| 2456 | int next = (i + 1) % MTK_DMA_SIZE; |
| 2457 | u32 next_ptr = ring->phys + next * sz; |
| 2458 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2459 | txd = ring->dma + i * sz; |
| 2460 | txd->txd2 = next_ptr; |
| 2461 | txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU; |
| 2462 | txd->txd4 = 0; |
| 2463 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2464 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 2465 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2466 | txd->txd5 = 0; |
| 2467 | txd->txd6 = 0; |
| 2468 | txd->txd7 = 0; |
| 2469 | txd->txd8 = 0; |
| 2470 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2471 | } |
| 2472 | |
| 2473 | /* On MT7688 (PDMA only) this driver uses the ring->dma structs |
| 2474 | * only as the framework. The real HW descriptors are the PDMA |
| 2475 | * descriptors in ring->dma_pdma. |
| 2476 | */ |
| 2477 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2478 | ring->dma_pdma = dma_alloc_coherent(eth->dma_dev, |
| 2479 | MTK_DMA_SIZE * sz, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2480 | &ring->phys_pdma, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2481 | if (!ring->dma_pdma) |
| 2482 | goto no_tx_mem; |
| 2483 | |
| 2484 | for (i = 0; i < MTK_DMA_SIZE; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2485 | pdma_txd = ring->dma_pdma + i *sz; |
| 2486 | |
| 2487 | pdma_txd->txd2 = TX_DMA_DESP2_DEF; |
| 2488 | pdma_txd->txd4 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2489 | } |
| 2490 | } |
| 2491 | |
| 2492 | ring->dma_size = MTK_DMA_SIZE; |
| 2493 | atomic_set(&ring->free_count, MTK_DMA_SIZE - 2); |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2494 | ring->next_free = ring->dma; |
| 2495 | ring->last_free = (void *)txd; |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2496 | ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2497 | ring->thresh = MAX_SKB_FRAGS; |
| 2498 | |
| 2499 | /* make sure that all changes to the dma ring are flushed before we |
| 2500 | * continue |
| 2501 | */ |
| 2502 | wmb(); |
| 2503 | |
| 2504 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2505 | mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr); |
| 2506 | mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2507 | mtk_w32(eth, |
| 2508 | ring->phys + ((MTK_DMA_SIZE - 1) * sz), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2509 | soc->reg_map->qdma.crx_ptr); |
| 2510 | mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2511 | mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2512 | soc->reg_map->qdma.qtx_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2513 | } else { |
| 2514 | mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0); |
| 2515 | mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0); |
| 2516 | mtk_w32(eth, 0, MT7628_TX_CTX_IDX0); |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2517 | mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2518 | } |
| 2519 | |
| 2520 | return 0; |
| 2521 | |
| 2522 | no_tx_mem: |
| 2523 | return -ENOMEM; |
| 2524 | } |
| 2525 | |
| 2526 | static void mtk_tx_clean(struct mtk_eth *eth) |
| 2527 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2528 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2529 | struct mtk_tx_ring *ring = ð->tx_ring; |
| 2530 | int i; |
| 2531 | |
| 2532 | if (ring->buf) { |
| 2533 | for (i = 0; i < MTK_DMA_SIZE; i++) |
developer | c4671b2 | 2021-05-28 13:16:42 +0800 | [diff] [blame] | 2534 | mtk_tx_unmap(eth, &ring->buf[i], false); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2535 | kfree(ring->buf); |
| 2536 | ring->buf = NULL; |
| 2537 | } |
| 2538 | |
| 2539 | if (!eth->soc->has_sram && ring->dma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2540 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2541 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 2542 | ring->dma, ring->phys); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2543 | ring->dma = NULL; |
| 2544 | } |
| 2545 | |
| 2546 | if (ring->dma_pdma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2547 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2548 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 2549 | ring->dma_pdma, ring->phys_pdma); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2550 | ring->dma_pdma = NULL; |
| 2551 | } |
| 2552 | } |
| 2553 | |
| 2554 | static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag) |
| 2555 | { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2556 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2557 | struct mtk_rx_ring *ring; |
| 2558 | int rx_data_len, rx_dma_size; |
| 2559 | int i; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2560 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2561 | |
| 2562 | if (rx_flag == MTK_RX_FLAGS_QDMA) { |
| 2563 | if (ring_no) |
| 2564 | return -EINVAL; |
| 2565 | ring = ð->rx_ring_qdma; |
| 2566 | } else { |
| 2567 | ring = ð->rx_ring[ring_no]; |
| 2568 | } |
| 2569 | |
| 2570 | if (rx_flag == MTK_RX_FLAGS_HWLRO) { |
| 2571 | rx_data_len = MTK_MAX_LRO_RX_LENGTH; |
| 2572 | rx_dma_size = MTK_HW_LRO_DMA_SIZE; |
| 2573 | } else { |
| 2574 | rx_data_len = ETH_DATA_LEN; |
| 2575 | rx_dma_size = MTK_DMA_SIZE; |
| 2576 | } |
| 2577 | |
| 2578 | ring->frag_size = mtk_max_frag_size(rx_data_len); |
| 2579 | ring->buf_size = mtk_max_buf_size(ring->frag_size); |
| 2580 | ring->data = kcalloc(rx_dma_size, sizeof(*ring->data), |
| 2581 | GFP_KERNEL); |
| 2582 | if (!ring->data) |
| 2583 | return -ENOMEM; |
| 2584 | |
| 2585 | for (i = 0; i < rx_dma_size; i++) { |
| 2586 | ring->data[i] = netdev_alloc_frag(ring->frag_size); |
| 2587 | if (!ring->data[i]) |
| 2588 | return -ENOMEM; |
| 2589 | } |
| 2590 | |
| 2591 | if ((!eth->soc->has_sram) || (eth->soc->has_sram |
| 2592 | && (rx_flag != MTK_RX_FLAGS_NORMAL))) |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2593 | ring->dma = dma_alloc_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2594 | rx_dma_size * eth->soc->txrx.rxd_size, |
| 2595 | &ring->phys, GFP_KERNEL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2596 | else { |
| 2597 | struct mtk_tx_ring *tx_ring = ð->tx_ring; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2598 | ring->dma = tx_ring->dma + MTK_DMA_SIZE * |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2599 | eth->soc->txrx.txd_size * (ring_no + 1); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2600 | ring->phys = tx_ring->phys + MTK_DMA_SIZE * |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2601 | eth->soc->txrx.txd_size * (ring_no + 1); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2602 | } |
| 2603 | |
| 2604 | if (!ring->dma) |
| 2605 | return -ENOMEM; |
| 2606 | |
| 2607 | for (i = 0; i < rx_dma_size; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2608 | struct mtk_rx_dma_v2 *rxd; |
| 2609 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2610 | dma_addr_t dma_addr = dma_map_single(eth->dma_dev, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2611 | ring->data[i] + NET_SKB_PAD + eth->ip_align, |
| 2612 | ring->buf_size, |
| 2613 | DMA_FROM_DEVICE); |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2614 | if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2615 | return -ENOMEM; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2616 | |
| 2617 | rxd = ring->dma + i * eth->soc->txrx.rxd_size; |
| 2618 | rxd->rxd1 = (unsigned int)dma_addr; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2619 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2620 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ? |
| 2621 | RX_DMA_SDP1(dma_addr) : 0; |
| 2622 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2623 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2624 | rxd->rxd2 = RX_DMA_LSO; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2625 | else |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2626 | rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2627 | |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2628 | rxd->rxd3 = 0; |
| 2629 | rxd->rxd4 = 0; |
| 2630 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2631 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2632 | rxd->rxd5 = 0; |
| 2633 | rxd->rxd6 = 0; |
| 2634 | rxd->rxd7 = 0; |
| 2635 | rxd->rxd8 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2636 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2637 | } |
| 2638 | ring->dma_size = rx_dma_size; |
| 2639 | ring->calc_idx_update = false; |
| 2640 | ring->calc_idx = rx_dma_size - 1; |
| 2641 | ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ? |
| 2642 | MTK_QRX_CRX_IDX_CFG(ring_no) : |
| 2643 | MTK_PRX_CRX_IDX_CFG(ring_no); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2644 | ring->ring_no = ring_no; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2645 | /* make sure that all changes to the dma ring are flushed before we |
| 2646 | * continue |
| 2647 | */ |
| 2648 | wmb(); |
| 2649 | |
| 2650 | if (rx_flag == MTK_RX_FLAGS_QDMA) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2651 | mtk_w32(eth, ring->phys, |
| 2652 | reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET); |
| 2653 | mtk_w32(eth, rx_dma_size, |
| 2654 | reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET); |
| 2655 | mtk_w32(eth, ring->calc_idx, |
| 2656 | ring->crx_idx_reg); |
| 2657 | mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), |
| 2658 | reg_map->qdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2659 | } else { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 2660 | mtk_w32(eth, ring->phys, |
| 2661 | reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET); |
| 2662 | mtk_w32(eth, rx_dma_size, |
| 2663 | reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET); |
| 2664 | mtk_w32(eth, ring->calc_idx, |
| 2665 | ring->crx_idx_reg); |
| 2666 | mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), |
| 2667 | reg_map->pdma.rst_idx); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2668 | } |
| 2669 | |
| 2670 | return 0; |
| 2671 | } |
| 2672 | |
| 2673 | static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram) |
| 2674 | { |
| 2675 | int i; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2676 | u64 addr64 = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2677 | |
| 2678 | if (ring->data && ring->dma) { |
| 2679 | for (i = 0; i < ring->dma_size; i++) { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2680 | struct mtk_rx_dma *rxd; |
| 2681 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2682 | if (!ring->data[i]) |
| 2683 | continue; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2684 | |
| 2685 | rxd = ring->dma + i * eth->soc->txrx.rxd_size; |
| 2686 | if (!rxd->rxd1) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2687 | continue; |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2688 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2689 | addr64 = (MTK_HAS_CAPS(eth->soc->caps, |
| 2690 | MTK_8GB_ADDRESSING)) ? |
| 2691 | ((u64)(rxd->rxd2 & 0xf)) << 32 : 0; |
| 2692 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2693 | dma_unmap_single(eth->dma_dev, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 2694 | (u64)(rxd->rxd1 | addr64), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2695 | ring->buf_size, |
| 2696 | DMA_FROM_DEVICE); |
| 2697 | skb_free_frag(ring->data[i]); |
| 2698 | } |
| 2699 | kfree(ring->data); |
| 2700 | ring->data = NULL; |
| 2701 | } |
| 2702 | |
| 2703 | if(in_sram) |
| 2704 | return; |
| 2705 | |
| 2706 | if (ring->dma) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 2707 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 2708 | ring->dma_size * eth->soc->txrx.rxd_size, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2709 | ring->dma, |
| 2710 | ring->phys); |
| 2711 | ring->dma = NULL; |
| 2712 | } |
| 2713 | } |
| 2714 | |
| 2715 | static int mtk_hwlro_rx_init(struct mtk_eth *eth) |
| 2716 | { |
| 2717 | int i; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2718 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2719 | u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0; |
| 2720 | u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0; |
| 2721 | |
| 2722 | /* set LRO rings to auto-learn modes */ |
| 2723 | ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE; |
| 2724 | |
| 2725 | /* validate LRO ring */ |
| 2726 | ring_ctrl_dw2 |= MTK_RING_VLD; |
| 2727 | |
| 2728 | /* set AGE timer (unit: 20us) */ |
| 2729 | ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H; |
| 2730 | ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L; |
| 2731 | |
| 2732 | /* set max AGG timer (unit: 20us) */ |
| 2733 | ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME; |
| 2734 | |
| 2735 | /* set max LRO AGG count */ |
| 2736 | ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L; |
| 2737 | ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H; |
| 2738 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2739 | for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2740 | mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i)); |
| 2741 | mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i)); |
| 2742 | mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i)); |
| 2743 | } |
| 2744 | |
| 2745 | /* IPv4 checksum update enable */ |
| 2746 | lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN; |
| 2747 | |
| 2748 | /* switch priority comparison to packet count mode */ |
| 2749 | lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE; |
| 2750 | |
| 2751 | /* bandwidth threshold setting */ |
| 2752 | mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2); |
| 2753 | |
| 2754 | /* auto-learn score delta setting */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2755 | mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2756 | |
| 2757 | /* set refresh timer for altering flows to 1 sec. (unit: 20us) */ |
| 2758 | mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME, |
| 2759 | MTK_PDMA_LRO_ALT_REFRESH_TIMER); |
| 2760 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2761 | /* the minimal remaining room of SDL0 in RXD for lro aggregation */ |
| 2762 | lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL; |
| 2763 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2764 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2765 | val = mtk_r32(eth, MTK_PDMA_RX_CFG); |
| 2766 | mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET), |
| 2767 | MTK_PDMA_RX_CFG); |
| 2768 | |
| 2769 | lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET; |
| 2770 | } else { |
| 2771 | /* set HW LRO mode & the max aggregation count for rx packets */ |
| 2772 | lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff); |
| 2773 | } |
| 2774 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2775 | /* enable HW LRO */ |
| 2776 | lro_ctrl_dw0 |= MTK_LRO_EN; |
| 2777 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2778 | /* enable cpu reason black list */ |
| 2779 | lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW; |
| 2780 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2781 | mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3); |
| 2782 | mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0); |
| 2783 | |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2784 | /* no use PPE cpu reason */ |
| 2785 | mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1); |
| 2786 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2787 | return 0; |
| 2788 | } |
| 2789 | |
| 2790 | static void mtk_hwlro_rx_uninit(struct mtk_eth *eth) |
| 2791 | { |
| 2792 | int i; |
| 2793 | u32 val; |
| 2794 | |
| 2795 | /* relinquish lro rings, flush aggregated packets */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2796 | mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2797 | |
| 2798 | /* wait for relinquishments done */ |
| 2799 | for (i = 0; i < 10; i++) { |
| 2800 | val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2801 | if (val & MTK_LRO_RING_RELINGUISH_DONE) { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 2802 | mdelay(20); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2803 | continue; |
| 2804 | } |
| 2805 | break; |
| 2806 | } |
| 2807 | |
| 2808 | /* invalidate lro rings */ |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2809 | for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2810 | mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i)); |
| 2811 | |
| 2812 | /* disable HW LRO */ |
| 2813 | mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0); |
| 2814 | } |
| 2815 | |
| 2816 | static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip) |
| 2817 | { |
| 2818 | u32 reg_val; |
| 2819 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2820 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2821 | idx += 1; |
| 2822 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2823 | reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2824 | |
| 2825 | /* invalidate the IP setting */ |
| 2826 | mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2827 | |
| 2828 | mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx)); |
| 2829 | |
| 2830 | /* validate the IP setting */ |
| 2831 | mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2832 | } |
| 2833 | |
| 2834 | static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx) |
| 2835 | { |
| 2836 | u32 reg_val; |
| 2837 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2838 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 2839 | idx += 1; |
| 2840 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 2841 | reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2842 | |
| 2843 | /* invalidate the IP setting */ |
| 2844 | mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx)); |
| 2845 | |
| 2846 | mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx)); |
| 2847 | } |
| 2848 | |
| 2849 | static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac) |
| 2850 | { |
| 2851 | int cnt = 0; |
| 2852 | int i; |
| 2853 | |
| 2854 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 2855 | if (mac->hwlro_ip[i]) |
| 2856 | cnt++; |
| 2857 | } |
| 2858 | |
| 2859 | return cnt; |
| 2860 | } |
| 2861 | |
| 2862 | static int mtk_hwlro_add_ipaddr(struct net_device *dev, |
| 2863 | struct ethtool_rxnfc *cmd) |
| 2864 | { |
| 2865 | struct ethtool_rx_flow_spec *fsp = |
| 2866 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2867 | struct mtk_mac *mac = netdev_priv(dev); |
| 2868 | struct mtk_eth *eth = mac->hw; |
| 2869 | int hwlro_idx; |
| 2870 | |
| 2871 | if ((fsp->flow_type != TCP_V4_FLOW) || |
| 2872 | (!fsp->h_u.tcp_ip4_spec.ip4dst) || |
| 2873 | (fsp->location > 1)) |
| 2874 | return -EINVAL; |
| 2875 | |
| 2876 | mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst); |
| 2877 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location; |
| 2878 | |
| 2879 | mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 2880 | |
| 2881 | mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]); |
| 2882 | |
| 2883 | return 0; |
| 2884 | } |
| 2885 | |
| 2886 | static int mtk_hwlro_del_ipaddr(struct net_device *dev, |
| 2887 | struct ethtool_rxnfc *cmd) |
| 2888 | { |
| 2889 | struct ethtool_rx_flow_spec *fsp = |
| 2890 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2891 | struct mtk_mac *mac = netdev_priv(dev); |
| 2892 | struct mtk_eth *eth = mac->hw; |
| 2893 | int hwlro_idx; |
| 2894 | |
| 2895 | if (fsp->location > 1) |
| 2896 | return -EINVAL; |
| 2897 | |
| 2898 | mac->hwlro_ip[fsp->location] = 0; |
| 2899 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location; |
| 2900 | |
| 2901 | mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 2902 | |
| 2903 | mtk_hwlro_inval_ipaddr(eth, hwlro_idx); |
| 2904 | |
| 2905 | return 0; |
| 2906 | } |
| 2907 | |
| 2908 | static void mtk_hwlro_netdev_disable(struct net_device *dev) |
| 2909 | { |
| 2910 | struct mtk_mac *mac = netdev_priv(dev); |
| 2911 | struct mtk_eth *eth = mac->hw; |
| 2912 | int i, hwlro_idx; |
| 2913 | |
| 2914 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 2915 | mac->hwlro_ip[i] = 0; |
| 2916 | hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i; |
| 2917 | |
| 2918 | mtk_hwlro_inval_ipaddr(eth, hwlro_idx); |
| 2919 | } |
| 2920 | |
| 2921 | mac->hwlro_ip_cnt = 0; |
| 2922 | } |
| 2923 | |
| 2924 | static int mtk_hwlro_get_fdir_entry(struct net_device *dev, |
| 2925 | struct ethtool_rxnfc *cmd) |
| 2926 | { |
| 2927 | struct mtk_mac *mac = netdev_priv(dev); |
| 2928 | struct ethtool_rx_flow_spec *fsp = |
| 2929 | (struct ethtool_rx_flow_spec *)&cmd->fs; |
| 2930 | |
| 2931 | /* only tcp dst ipv4 is meaningful, others are meaningless */ |
| 2932 | fsp->flow_type = TCP_V4_FLOW; |
| 2933 | fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]); |
| 2934 | fsp->m_u.tcp_ip4_spec.ip4dst = 0; |
| 2935 | |
| 2936 | fsp->h_u.tcp_ip4_spec.ip4src = 0; |
| 2937 | fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff; |
| 2938 | fsp->h_u.tcp_ip4_spec.psrc = 0; |
| 2939 | fsp->m_u.tcp_ip4_spec.psrc = 0xffff; |
| 2940 | fsp->h_u.tcp_ip4_spec.pdst = 0; |
| 2941 | fsp->m_u.tcp_ip4_spec.pdst = 0xffff; |
| 2942 | fsp->h_u.tcp_ip4_spec.tos = 0; |
| 2943 | fsp->m_u.tcp_ip4_spec.tos = 0xff; |
| 2944 | |
| 2945 | return 0; |
| 2946 | } |
| 2947 | |
| 2948 | static int mtk_hwlro_get_fdir_all(struct net_device *dev, |
| 2949 | struct ethtool_rxnfc *cmd, |
| 2950 | u32 *rule_locs) |
| 2951 | { |
| 2952 | struct mtk_mac *mac = netdev_priv(dev); |
| 2953 | int cnt = 0; |
| 2954 | int i; |
| 2955 | |
| 2956 | for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) { |
| 2957 | if (mac->hwlro_ip[i]) { |
| 2958 | rule_locs[cnt] = i; |
| 2959 | cnt++; |
| 2960 | } |
| 2961 | } |
| 2962 | |
| 2963 | cmd->rule_cnt = cnt; |
| 2964 | |
| 2965 | return 0; |
| 2966 | } |
| 2967 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2968 | static int mtk_rss_init(struct mtk_eth *eth) |
| 2969 | { |
| 2970 | u32 val; |
| 2971 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 2972 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 2973 | /* Set RSS rings to PSE modes */ |
| 2974 | val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1)); |
| 2975 | val |= MTK_RING_PSE_MODE; |
| 2976 | mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1)); |
| 2977 | |
| 2978 | /* Enable non-lro multiple rx */ |
| 2979 | val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0); |
| 2980 | val |= MTK_NON_LRO_MULTI_EN; |
| 2981 | mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0); |
| 2982 | |
| 2983 | /* Enable RSS dly int supoort */ |
| 2984 | val |= MTK_LRO_DLY_INT_EN; |
| 2985 | mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0); |
| 2986 | |
| 2987 | /* Set RSS delay config int ring1 */ |
| 2988 | mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT); |
| 2989 | } |
| 2990 | |
| 2991 | /* Hash Type */ |
| 2992 | val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG); |
| 2993 | val |= MTK_RSS_IPV4_STATIC_HASH; |
| 2994 | val |= MTK_RSS_IPV6_STATIC_HASH; |
| 2995 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 2996 | |
| 2997 | /* Select the size of indirection table */ |
| 2998 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0); |
| 2999 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1); |
| 3000 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2); |
| 3001 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3); |
| 3002 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4); |
| 3003 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5); |
| 3004 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6); |
| 3005 | mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7); |
| 3006 | |
| 3007 | /* Pause */ |
| 3008 | val |= MTK_RSS_CFG_REQ; |
| 3009 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3010 | |
| 3011 | /* Enable RSS*/ |
| 3012 | val |= MTK_RSS_EN; |
| 3013 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3014 | |
| 3015 | /* Release pause */ |
| 3016 | val &= ~(MTK_RSS_CFG_REQ); |
| 3017 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3018 | |
| 3019 | /* Set perRSS GRP INT */ |
| 3020 | mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3); |
| 3021 | |
| 3022 | /* Set GRP INT */ |
| 3023 | mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP); |
| 3024 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3025 | /* Enable RSS delay interrupt */ |
| 3026 | mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT); |
| 3027 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3028 | return 0; |
| 3029 | } |
| 3030 | |
| 3031 | static void mtk_rss_uninit(struct mtk_eth *eth) |
| 3032 | { |
| 3033 | u32 val; |
| 3034 | |
| 3035 | /* Pause */ |
| 3036 | val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG); |
| 3037 | val |= MTK_RSS_CFG_REQ; |
| 3038 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3039 | |
| 3040 | /* Disable RSS*/ |
| 3041 | val &= ~(MTK_RSS_EN); |
| 3042 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3043 | |
| 3044 | /* Release pause */ |
| 3045 | val &= ~(MTK_RSS_CFG_REQ); |
| 3046 | mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG); |
| 3047 | } |
| 3048 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3049 | static netdev_features_t mtk_fix_features(struct net_device *dev, |
| 3050 | netdev_features_t features) |
| 3051 | { |
| 3052 | if (!(features & NETIF_F_LRO)) { |
| 3053 | struct mtk_mac *mac = netdev_priv(dev); |
| 3054 | int ip_cnt = mtk_hwlro_get_ip_cnt(mac); |
| 3055 | |
| 3056 | if (ip_cnt) { |
| 3057 | netdev_info(dev, "RX flow is programmed, LRO should keep on\n"); |
| 3058 | |
| 3059 | features |= NETIF_F_LRO; |
| 3060 | } |
| 3061 | } |
| 3062 | |
| 3063 | if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) { |
| 3064 | netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n"); |
| 3065 | |
| 3066 | features &= ~NETIF_F_HW_VLAN_CTAG_TX; |
| 3067 | } |
| 3068 | |
| 3069 | return features; |
| 3070 | } |
| 3071 | |
| 3072 | static int mtk_set_features(struct net_device *dev, netdev_features_t features) |
| 3073 | { |
| 3074 | struct mtk_mac *mac = netdev_priv(dev); |
| 3075 | struct mtk_eth *eth = mac->hw; |
| 3076 | int err = 0; |
| 3077 | |
| 3078 | if (!((dev->features ^ features) & MTK_SET_FEATURES)) |
| 3079 | return 0; |
| 3080 | |
| 3081 | if (!(features & NETIF_F_LRO)) |
| 3082 | mtk_hwlro_netdev_disable(dev); |
| 3083 | |
| 3084 | if (!(features & NETIF_F_HW_VLAN_CTAG_RX)) |
| 3085 | mtk_w32(eth, 0, MTK_CDMP_EG_CTRL); |
| 3086 | else |
| 3087 | mtk_w32(eth, 1, MTK_CDMP_EG_CTRL); |
| 3088 | |
| 3089 | return err; |
| 3090 | } |
| 3091 | |
| 3092 | /* wait for DMA to finish whatever it is doing before we start using it again */ |
| 3093 | static int mtk_dma_busy_wait(struct mtk_eth *eth) |
| 3094 | { |
| 3095 | unsigned long t_start = jiffies; |
| 3096 | |
| 3097 | while (1) { |
| 3098 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3099 | if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) & |
| 3100 | (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY))) |
| 3101 | return 0; |
| 3102 | } else { |
| 3103 | if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) & |
| 3104 | (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY))) |
| 3105 | return 0; |
| 3106 | } |
| 3107 | |
| 3108 | if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT)) |
| 3109 | break; |
| 3110 | } |
| 3111 | |
| 3112 | dev_err(eth->dev, "DMA init timeout\n"); |
| 3113 | return -1; |
| 3114 | } |
| 3115 | |
| 3116 | static int mtk_dma_init(struct mtk_eth *eth) |
| 3117 | { |
| 3118 | int err; |
| 3119 | u32 i; |
| 3120 | |
| 3121 | if (mtk_dma_busy_wait(eth)) |
| 3122 | return -EBUSY; |
| 3123 | |
| 3124 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3125 | /* QDMA needs scratch memory for internal reordering of the |
| 3126 | * descriptors |
| 3127 | */ |
| 3128 | err = mtk_init_fq_dma(eth); |
| 3129 | if (err) |
| 3130 | return err; |
| 3131 | } |
| 3132 | |
| 3133 | err = mtk_tx_alloc(eth); |
| 3134 | if (err) |
| 3135 | return err; |
| 3136 | |
| 3137 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3138 | err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA); |
| 3139 | if (err) |
| 3140 | return err; |
| 3141 | } |
| 3142 | |
| 3143 | err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL); |
| 3144 | if (err) |
| 3145 | return err; |
| 3146 | |
| 3147 | if (eth->hwlro) { |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3148 | i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3149 | for (; i < MTK_MAX_RX_RING_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3150 | err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO); |
| 3151 | if (err) |
| 3152 | return err; |
| 3153 | } |
| 3154 | err = mtk_hwlro_rx_init(eth); |
| 3155 | if (err) |
| 3156 | return err; |
| 3157 | } |
| 3158 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3159 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3160 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3161 | err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL); |
| 3162 | if (err) |
| 3163 | return err; |
| 3164 | } |
| 3165 | err = mtk_rss_init(eth); |
| 3166 | if (err) |
| 3167 | return err; |
| 3168 | } |
| 3169 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3170 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
| 3171 | /* Enable random early drop and set drop threshold |
| 3172 | * automatically |
| 3173 | */ |
| 3174 | mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3175 | FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th); |
| 3176 | mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3177 | } |
| 3178 | |
| 3179 | return 0; |
| 3180 | } |
| 3181 | |
| 3182 | static void mtk_dma_free(struct mtk_eth *eth) |
| 3183 | { |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 3184 | const struct mtk_soc_data *soc = eth->soc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3185 | int i; |
| 3186 | |
| 3187 | for (i = 0; i < MTK_MAC_COUNT; i++) |
| 3188 | if (eth->netdev[i]) |
| 3189 | netdev_reset_queue(eth->netdev[i]); |
| 3190 | if ( !eth->soc->has_sram && eth->scratch_ring) { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3191 | dma_free_coherent(eth->dma_dev, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 3192 | MTK_DMA_SIZE * soc->txrx.txd_size, |
| 3193 | eth->scratch_ring, eth->phy_scratch_ring); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3194 | eth->scratch_ring = NULL; |
| 3195 | eth->phy_scratch_ring = 0; |
| 3196 | } |
| 3197 | mtk_tx_clean(eth); |
developer | b3ce86f | 2022-06-30 13:31:47 +0800 | [diff] [blame] | 3198 | mtk_rx_clean(eth, ð->rx_ring[0],eth->soc->has_sram); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3199 | mtk_rx_clean(eth, ð->rx_ring_qdma,0); |
| 3200 | |
| 3201 | if (eth->hwlro) { |
| 3202 | mtk_hwlro_rx_uninit(eth); |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3203 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3204 | i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3205 | for (; i < MTK_MAX_RX_RING_NUM; i++) |
| 3206 | mtk_rx_clean(eth, ð->rx_ring[i], 0); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3207 | } |
| 3208 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3209 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3210 | mtk_rss_uninit(eth); |
| 3211 | |
| 3212 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 3213 | mtk_rx_clean(eth, ð->rx_ring[i], 1); |
| 3214 | } |
| 3215 | |
developer | 94008d9 | 2021-09-23 09:47:41 +0800 | [diff] [blame] | 3216 | if (eth->scratch_head) { |
| 3217 | kfree(eth->scratch_head); |
| 3218 | eth->scratch_head = NULL; |
| 3219 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3220 | } |
| 3221 | |
| 3222 | static void mtk_tx_timeout(struct net_device *dev) |
| 3223 | { |
| 3224 | struct mtk_mac *mac = netdev_priv(dev); |
| 3225 | struct mtk_eth *eth = mac->hw; |
| 3226 | |
| 3227 | eth->netdev[mac->id]->stats.tx_errors++; |
| 3228 | netif_err(eth, tx_err, dev, |
| 3229 | "transmit timed out\n"); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3230 | |
| 3231 | if (atomic_read(&reset_lock) == 0) |
| 3232 | schedule_work(ð->pending_work); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3233 | } |
| 3234 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3235 | static irqreturn_t mtk_handle_irq_rx(int irq, void *priv) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3236 | { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3237 | struct mtk_napi *rx_napi = priv; |
| 3238 | struct mtk_eth *eth = rx_napi->eth; |
| 3239 | struct mtk_rx_ring *ring = rx_napi->rx_ring; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3240 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3241 | if (likely(napi_schedule_prep(&rx_napi->napi))) { |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3242 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no)); |
developer | 6bbe70d | 2021-08-06 09:34:55 +0800 | [diff] [blame] | 3243 | __napi_schedule(&rx_napi->napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3244 | } |
| 3245 | |
| 3246 | return IRQ_HANDLED; |
| 3247 | } |
| 3248 | |
| 3249 | static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth) |
| 3250 | { |
| 3251 | struct mtk_eth *eth = _eth; |
| 3252 | |
| 3253 | if (likely(napi_schedule_prep(ð->tx_napi))) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3254 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 6bbe70d | 2021-08-06 09:34:55 +0800 | [diff] [blame] | 3255 | __napi_schedule(ð->tx_napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3256 | } |
| 3257 | |
| 3258 | return IRQ_HANDLED; |
| 3259 | } |
| 3260 | |
| 3261 | static irqreturn_t mtk_handle_irq(int irq, void *_eth) |
| 3262 | { |
| 3263 | struct mtk_eth *eth = _eth; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3264 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3265 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3266 | if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) { |
| 3267 | if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0)) |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3268 | mtk_handle_irq_rx(irq, ð->rx_napi[0]); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3269 | } |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3270 | if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) { |
| 3271 | if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3272 | mtk_handle_irq_tx(irq, _eth); |
| 3273 | } |
| 3274 | |
| 3275 | return IRQ_HANDLED; |
| 3276 | } |
| 3277 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3278 | static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac) |
| 3279 | { |
| 3280 | struct mtk_mac *mac = _mac; |
| 3281 | struct mtk_eth *eth = mac->hw; |
| 3282 | struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv; |
| 3283 | struct net_device *dev = phylink_priv->dev; |
| 3284 | int link_old, link_new; |
| 3285 | |
| 3286 | // clear interrupt status for gpy211 |
| 3287 | _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A); |
| 3288 | |
| 3289 | link_old = phylink_priv->link; |
| 3290 | link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS; |
| 3291 | |
| 3292 | if (link_old != link_new) { |
| 3293 | phylink_priv->link = link_new; |
| 3294 | if (link_new) { |
| 3295 | printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name); |
| 3296 | if (dev) |
| 3297 | netif_carrier_on(dev); |
| 3298 | } else { |
| 3299 | printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name); |
| 3300 | if (dev) |
| 3301 | netif_carrier_off(dev); |
| 3302 | } |
| 3303 | } |
| 3304 | |
| 3305 | return IRQ_HANDLED; |
| 3306 | } |
| 3307 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3308 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3309 | static void mtk_poll_controller(struct net_device *dev) |
| 3310 | { |
| 3311 | struct mtk_mac *mac = netdev_priv(dev); |
| 3312 | struct mtk_eth *eth = mac->hw; |
| 3313 | |
| 3314 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3315 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0)); |
| 3316 | mtk_handle_irq_rx(eth->irq[2], ð->rx_napi[0]); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3317 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3318 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3319 | } |
| 3320 | #endif |
| 3321 | |
| 3322 | static int mtk_start_dma(struct mtk_eth *eth) |
| 3323 | { |
| 3324 | u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3325 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3326 | int val, err; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3327 | |
| 3328 | err = mtk_dma_init(eth); |
| 3329 | if (err) { |
| 3330 | mtk_dma_free(eth); |
| 3331 | return err; |
| 3332 | } |
| 3333 | |
| 3334 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3335 | val = mtk_r32(eth, reg_map->qdma.glo_cfg); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3336 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) || |
| 3337 | MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
developer | 19d8456 | 2022-04-21 17:01:06 +0800 | [diff] [blame] | 3338 | val &= ~MTK_RESV_BUF_MASK; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3339 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3340 | val | MTK_TX_DMA_EN | MTK_RX_DMA_EN | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3341 | MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE | |
| 3342 | MTK_NDP_CO_PRO | MTK_MUTLI_CNT | |
| 3343 | MTK_RESV_BUF | MTK_WCOMP_EN | |
| 3344 | MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3345 | MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg); |
developer | 19d8456 | 2022-04-21 17:01:06 +0800 | [diff] [blame] | 3346 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3347 | else |
| 3348 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3349 | val | MTK_TX_DMA_EN | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3350 | MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO | |
| 3351 | MTK_RX_DMA_EN | MTK_RX_2B_OFFSET | |
| 3352 | MTK_RX_BT_32DWORDS, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3353 | reg_map->qdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3354 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3355 | val = mtk_r32(eth, reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3356 | mtk_w32(eth, |
developer | 15d0d28 | 2021-07-14 16:40:44 +0800 | [diff] [blame] | 3357 | val | MTK_RX_DMA_EN | rx_2b_offset | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3358 | MTK_RX_BT_32DWORDS | MTK_MULTI_EN, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3359 | reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3360 | } else { |
| 3361 | mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN | |
| 3362 | MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS, |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3363 | reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3364 | } |
| 3365 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3366 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) { |
developer | 77d03a7 | 2021-06-06 00:06:00 +0800 | [diff] [blame] | 3367 | val = mtk_r32(eth, MTK_PDMA_GLO_CFG); |
| 3368 | mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG); |
| 3369 | } |
| 3370 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3371 | return 0; |
| 3372 | } |
| 3373 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3374 | void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3375 | { |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3376 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3377 | |
| 3378 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 3379 | return; |
| 3380 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3381 | val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3382 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3383 | /* default setup the forward port to send frame to PDMA */ |
| 3384 | val &= ~0xffff; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3385 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3386 | /* Enable RX checksum */ |
| 3387 | val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3388 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3389 | val |= config; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3390 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3391 | if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id])) |
| 3392 | val |= MTK_GDMA_SPECIAL_TAG; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3393 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3394 | mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3395 | } |
| 3396 | |
developer | 7cd7e5e | 2022-11-17 13:57:32 +0800 | [diff] [blame] | 3397 | void mtk_set_pse_drop(u32 config) |
| 3398 | { |
| 3399 | struct mtk_eth *eth = g_eth; |
| 3400 | |
| 3401 | if (eth) |
| 3402 | mtk_w32(eth, config, PSE_PPE0_DROP); |
| 3403 | } |
| 3404 | EXPORT_SYMBOL(mtk_set_pse_drop); |
| 3405 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3406 | static int mtk_open(struct net_device *dev) |
| 3407 | { |
| 3408 | struct mtk_mac *mac = netdev_priv(dev); |
| 3409 | struct mtk_eth *eth = mac->hw; |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3410 | struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3411 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3412 | int err, i; |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3413 | struct device_node *phy_node; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3414 | |
| 3415 | err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0); |
| 3416 | if (err) { |
| 3417 | netdev_err(dev, "%s: could not attach PHY: %d\n", __func__, |
| 3418 | err); |
| 3419 | return err; |
| 3420 | } |
| 3421 | |
| 3422 | /* we run 2 netdevs on the same dma ring so we only bring it up once */ |
| 3423 | if (!refcount_read(ð->dma_refcnt)) { |
| 3424 | int err = mtk_start_dma(eth); |
| 3425 | |
| 3426 | if (err) |
| 3427 | return err; |
| 3428 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3429 | |
| 3430 | /* Indicates CDM to parse the MTK special tag from CPU */ |
| 3431 | if (netdev_uses_dsa(dev)) { |
| 3432 | u32 val; |
| 3433 | val = mtk_r32(eth, MTK_CDMQ_IG_CTRL); |
| 3434 | mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL); |
| 3435 | val = mtk_r32(eth, MTK_CDMP_IG_CTRL); |
| 3436 | mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL); |
| 3437 | } |
| 3438 | |
| 3439 | napi_enable(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3440 | napi_enable(ð->rx_napi[0].napi); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3441 | mtk_tx_irq_enable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3442 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0)); |
| 3443 | |
| 3444 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3445 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3446 | napi_enable(ð->rx_napi[i].napi); |
| 3447 | mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i)); |
| 3448 | } |
| 3449 | } |
| 3450 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3451 | refcount_set(ð->dma_refcnt, 1); |
| 3452 | } |
| 3453 | else |
| 3454 | refcount_inc(ð->dma_refcnt); |
| 3455 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 3456 | if (phylink_priv->desc) { |
| 3457 | /*Notice: This programming sequence is only for GPY211 single PHY chip. |
| 3458 | If single PHY chip is not GPY211, the following step you should do: |
| 3459 | 1. Contact your Single PHY chip vendor and get the details of |
| 3460 | - how to enables link status change interrupt |
| 3461 | - how to clears interrupt source |
| 3462 | */ |
| 3463 | |
| 3464 | // clear interrupt source for gpy211 |
| 3465 | _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A); |
| 3466 | |
| 3467 | // enable link status change interrupt for gpy211 |
| 3468 | _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001); |
| 3469 | |
| 3470 | phylink_priv->dev = dev; |
| 3471 | |
| 3472 | // override dev pointer for single PHY chip 0 |
| 3473 | if (phylink_priv->id == 0) { |
| 3474 | struct net_device *tmp; |
| 3475 | |
| 3476 | tmp = __dev_get_by_name(&init_net, phylink_priv->label); |
| 3477 | if (tmp) |
| 3478 | phylink_priv->dev = tmp; |
| 3479 | else |
| 3480 | phylink_priv->dev = NULL; |
| 3481 | } |
| 3482 | } |
| 3483 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3484 | phylink_start(mac->phylink); |
| 3485 | netif_start_queue(dev); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3486 | phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3487 | if (!phy_node && eth->sgmii->pcs[id].regmap) |
| 3488 | regmap_write(eth->sgmii->pcs[id].regmap, |
| 3489 | SGMSYS_QPHY_PWR_STATE_CTRL, 0); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3490 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3491 | mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA); |
| 3492 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3493 | return 0; |
| 3494 | } |
| 3495 | |
| 3496 | static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg) |
| 3497 | { |
| 3498 | u32 val; |
| 3499 | int i; |
| 3500 | |
| 3501 | /* stop the dma engine */ |
| 3502 | spin_lock_bh(ð->page_lock); |
| 3503 | val = mtk_r32(eth, glo_cfg); |
| 3504 | mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN), |
| 3505 | glo_cfg); |
| 3506 | spin_unlock_bh(ð->page_lock); |
| 3507 | |
| 3508 | /* wait for dma stop */ |
| 3509 | for (i = 0; i < 10; i++) { |
| 3510 | val = mtk_r32(eth, glo_cfg); |
| 3511 | if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3512 | mdelay(20); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3513 | continue; |
| 3514 | } |
| 3515 | break; |
| 3516 | } |
| 3517 | } |
| 3518 | |
| 3519 | static int mtk_stop(struct net_device *dev) |
| 3520 | { |
| 3521 | struct mtk_mac *mac = netdev_priv(dev); |
| 3522 | struct mtk_eth *eth = mac->hw; |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3523 | int i; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3524 | u32 id = mtk_mac2xgmii_id(eth, mac->id); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3525 | u32 val = 0; |
| 3526 | struct device_node *phy_node; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3527 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3528 | mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3529 | netif_tx_disable(dev); |
| 3530 | |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3531 | phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3532 | if (!phy_node && eth->sgmii->pcs[id].regmap) { |
| 3533 | regmap_read(eth->sgmii->pcs[id].regmap, |
| 3534 | SGMSYS_QPHY_PWR_STATE_CTRL, &val); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3535 | val |= SGMII_PHYA_PWD; |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 3536 | regmap_write(eth->sgmii->pcs[id].regmap, |
| 3537 | SGMSYS_QPHY_PWR_STATE_CTRL, val); |
developer | 3a5969e | 2022-02-09 15:36:36 +0800 | [diff] [blame] | 3538 | } |
| 3539 | |
| 3540 | //GMAC RX disable |
| 3541 | val = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 3542 | mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id)); |
| 3543 | |
| 3544 | phylink_stop(mac->phylink); |
| 3545 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3546 | phylink_disconnect_phy(mac->phylink); |
| 3547 | |
| 3548 | /* only shutdown DMA if this is the last user */ |
| 3549 | if (!refcount_dec_and_test(ð->dma_refcnt)) |
| 3550 | return 0; |
| 3551 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3552 | |
| 3553 | mtk_tx_irq_disable(eth, MTK_TX_DONE_INT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3554 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3555 | napi_disable(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3556 | napi_disable(ð->rx_napi[0].napi); |
| 3557 | |
| 3558 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3559 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3560 | mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i)); |
| 3561 | napi_disable(ð->rx_napi[i].napi); |
| 3562 | } |
| 3563 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3564 | |
| 3565 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3566 | mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg); |
| 3567 | mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3568 | |
| 3569 | mtk_dma_free(eth); |
| 3570 | |
| 3571 | return 0; |
| 3572 | } |
| 3573 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3574 | void ethsys_reset(struct mtk_eth *eth, u32 reset_bits) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3575 | { |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3576 | u32 val = 0, i = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3577 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3578 | regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3579 | reset_bits, reset_bits); |
| 3580 | |
| 3581 | while (i++ < 5000) { |
| 3582 | mdelay(1); |
| 3583 | regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val); |
| 3584 | |
| 3585 | if ((val & reset_bits) == reset_bits) { |
| 3586 | mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT); |
| 3587 | regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, |
| 3588 | reset_bits, ~reset_bits); |
| 3589 | break; |
| 3590 | } |
| 3591 | } |
| 3592 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3593 | mdelay(10); |
| 3594 | } |
| 3595 | |
| 3596 | static void mtk_clk_disable(struct mtk_eth *eth) |
| 3597 | { |
| 3598 | int clk; |
| 3599 | |
| 3600 | for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--) |
| 3601 | clk_disable_unprepare(eth->clks[clk]); |
| 3602 | } |
| 3603 | |
| 3604 | static int mtk_clk_enable(struct mtk_eth *eth) |
| 3605 | { |
| 3606 | int clk, ret; |
| 3607 | |
| 3608 | for (clk = 0; clk < MTK_CLK_MAX ; clk++) { |
| 3609 | ret = clk_prepare_enable(eth->clks[clk]); |
| 3610 | if (ret) |
| 3611 | goto err_disable_clks; |
| 3612 | } |
| 3613 | |
| 3614 | return 0; |
| 3615 | |
| 3616 | err_disable_clks: |
| 3617 | while (--clk >= 0) |
| 3618 | clk_disable_unprepare(eth->clks[clk]); |
| 3619 | |
| 3620 | return ret; |
| 3621 | } |
| 3622 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 3623 | static int mtk_napi_init(struct mtk_eth *eth) |
| 3624 | { |
| 3625 | struct mtk_napi *rx_napi = ð->rx_napi[0]; |
| 3626 | int i; |
| 3627 | |
| 3628 | rx_napi->eth = eth; |
| 3629 | rx_napi->rx_ring = ð->rx_ring[0]; |
| 3630 | rx_napi->irq_grp_no = 2; |
| 3631 | |
| 3632 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 3633 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 3634 | rx_napi = ð->rx_napi[i]; |
| 3635 | rx_napi->eth = eth; |
| 3636 | rx_napi->rx_ring = ð->rx_ring[i]; |
| 3637 | rx_napi->irq_grp_no = 2 + i; |
| 3638 | } |
| 3639 | } |
| 3640 | |
| 3641 | return 0; |
| 3642 | } |
| 3643 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3644 | static int mtk_hw_init(struct mtk_eth *eth, u32 type) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3645 | { |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3646 | u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA | |
| 3647 | ETHSYS_DMA_AG_MAP_PPE; |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3648 | const struct mtk_reg_map *reg_map = eth->soc->reg_map; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3649 | int i, ret = 0; |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3650 | u32 val; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3651 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3652 | pr_info("[%s] reset_lock:%d, force:%d\n", __func__, |
| 3653 | atomic_read(&reset_lock), atomic_read(&force)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3654 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3655 | if (atomic_read(&reset_lock) == 0) { |
| 3656 | if (test_and_set_bit(MTK_HW_INIT, ð->state)) |
| 3657 | return 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3658 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3659 | pm_runtime_enable(eth->dev); |
| 3660 | pm_runtime_get_sync(eth->dev); |
| 3661 | |
| 3662 | ret = mtk_clk_enable(eth); |
| 3663 | if (ret) |
| 3664 | goto err_disable_pm; |
| 3665 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3666 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 3667 | if (eth->ethsys) |
| 3668 | regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask, |
| 3669 | of_dma_is_coherent(eth->dma_dev->of_node) * |
| 3670 | dma_mask); |
| 3671 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3672 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 3673 | ret = device_reset(eth->dev); |
| 3674 | if (ret) { |
| 3675 | dev_err(eth->dev, "MAC reset failed!\n"); |
| 3676 | goto err_disable_pm; |
| 3677 | } |
| 3678 | |
| 3679 | /* enable interrupt delay for RX */ |
| 3680 | mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT); |
| 3681 | |
| 3682 | /* disable delay and normal interrupt */ |
| 3683 | mtk_tx_irq_disable(eth, ~0); |
| 3684 | mtk_rx_irq_disable(eth, ~0); |
| 3685 | |
| 3686 | return 0; |
| 3687 | } |
| 3688 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3689 | pr_info("[%s] execute fe %s reset\n", __func__, |
| 3690 | (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold"); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3691 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3692 | if (type == MTK_TYPE_WARM_RESET) |
| 3693 | mtk_eth_warm_reset(eth); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3694 | else |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3695 | mtk_eth_cold_reset(eth); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3696 | |
developer | c4d8da7 | 2023-03-16 14:37:28 +0800 | [diff] [blame] | 3697 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
| 3698 | mtk_mdc_init(eth); |
| 3699 | |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 3700 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) { |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3701 | /* Set FE to PDMAv2 if necessary */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3702 | mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC); |
developer | 545abf0 | 2021-07-15 17:47:01 +0800 | [diff] [blame] | 3703 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3704 | |
| 3705 | if (eth->pctl) { |
| 3706 | /* Set GE2 driving and slew rate */ |
| 3707 | regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00); |
| 3708 | |
| 3709 | /* set GE2 TDSEL */ |
| 3710 | regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5); |
| 3711 | |
| 3712 | /* set GE2 TUNE */ |
| 3713 | regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0); |
| 3714 | } |
| 3715 | |
| 3716 | /* Set linkdown as the default for each GMAC. Its own MCR would be set |
| 3717 | * up with the more appropriate value when mtk_mac_config call is being |
| 3718 | * invoked. |
| 3719 | */ |
| 3720 | for (i = 0; i < MTK_MAC_COUNT; i++) |
| 3721 | mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i)); |
| 3722 | |
| 3723 | /* Enable RX VLan Offloading */ |
developer | 41294e3 | 2021-05-07 16:11:23 +0800 | [diff] [blame] | 3724 | if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX) |
| 3725 | mtk_w32(eth, 1, MTK_CDMP_EG_CTRL); |
| 3726 | else |
| 3727 | mtk_w32(eth, 0, MTK_CDMP_EG_CTRL); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3728 | |
| 3729 | /* enable interrupt delay for RX/TX */ |
| 3730 | mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT); |
| 3731 | mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT); |
| 3732 | |
| 3733 | mtk_tx_irq_disable(eth, ~0); |
| 3734 | mtk_rx_irq_disable(eth, ~0); |
| 3735 | |
| 3736 | /* FE int grouping */ |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 3737 | mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp); |
| 3738 | mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2); |
| 3739 | mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp); |
| 3740 | mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3741 | mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP); |
developer | be97172 | 2022-05-23 13:51:05 +0800 | [diff] [blame] | 3742 | mtk_w32(eth, MTK_FE_INT_TSO_FAIL | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3743 | MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN | |
| 3744 | MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3745 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3746 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 3747 | /* PSE should not drop port1, port8 and port9 packets */ |
| 3748 | mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG); |
| 3749 | |
developer | 15f760a | 2022-10-12 15:57:21 +0800 | [diff] [blame] | 3750 | /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/ |
| 3751 | mtk_w32(eth, 0x00000300, PSE_PPE0_DROP); |
| 3752 | |
developer | 84d1e83 | 2022-11-24 11:25:05 +0800 | [diff] [blame] | 3753 | /* PSE free buffer drop threshold */ |
| 3754 | mtk_w32(eth, 0x00600009, PSE_IQ_REV(8)); |
| 3755 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3756 | /* GDM and CDM Threshold */ |
| 3757 | mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES); |
| 3758 | mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES); |
| 3759 | |
developer | dca0fde | 2022-12-14 11:40:35 +0800 | [diff] [blame] | 3760 | /* Disable GDM1 RX CRC stripping */ |
| 3761 | val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0)); |
| 3762 | val &= ~MTK_GDMA_STRP_CRC; |
| 3763 | mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0)); |
| 3764 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 3765 | /* PSE GDM3 MIB counter has incorrect hw default values, |
| 3766 | * so the driver ought to read clear the values beforehand |
| 3767 | * in case ethtool retrieve wrong mib values. |
| 3768 | */ |
| 3769 | for (i = 0; i < MTK_STAT_OFFSET; i += 0x4) |
| 3770 | mtk_r32(eth, |
| 3771 | MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i); |
| 3772 | } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) { |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3773 | /* PSE Free Queue Flow Control */ |
| 3774 | mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2); |
| 3775 | |
developer | 459b78e | 2022-07-01 17:25:10 +0800 | [diff] [blame] | 3776 | /* PSE should not drop port8 and port9 packets from WDMA Tx */ |
| 3777 | mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG); |
| 3778 | |
| 3779 | /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/ |
| 3780 | mtk_w32(eth, 0x00000300, PSE_PPE0_DROP); |
developer | 81bcad3 | 2021-07-15 14:14:38 +0800 | [diff] [blame] | 3781 | |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3782 | /* PSE config input queue threshold */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3783 | mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1)); |
| 3784 | mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2)); |
| 3785 | mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3)); |
| 3786 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4)); |
| 3787 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5)); |
| 3788 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6)); |
| 3789 | mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7)); |
developer | fd5f915 | 2022-01-05 16:29:42 +0800 | [diff] [blame] | 3790 | mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8)); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3791 | |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3792 | /* PSE config output queue threshold */ |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3793 | mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1)); |
| 3794 | mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2)); |
| 3795 | mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3)); |
| 3796 | mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4)); |
| 3797 | mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5)); |
| 3798 | mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6)); |
| 3799 | mtk_w32(eth, 0x00060006, PSE_OQ_TH(7)); |
| 3800 | mtk_w32(eth, 0x00060006, PSE_OQ_TH(8)); |
developer | fef9efd | 2021-06-16 18:28:09 +0800 | [diff] [blame] | 3801 | |
| 3802 | /* GDM and CDM Threshold */ |
| 3803 | mtk_w32(eth, 0x00000004, MTK_GDM2_THRES); |
| 3804 | mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES); |
| 3805 | mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES); |
| 3806 | mtk_w32(eth, 0x00000004, MTK_CDME0_THRES); |
| 3807 | mtk_w32(eth, 0x00000004, MTK_CDME1_THRES); |
| 3808 | mtk_w32(eth, 0x00000004, MTK_CDMM_THRES); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3809 | } |
| 3810 | |
| 3811 | return 0; |
| 3812 | |
| 3813 | err_disable_pm: |
| 3814 | pm_runtime_put_sync(eth->dev); |
| 3815 | pm_runtime_disable(eth->dev); |
| 3816 | |
| 3817 | return ret; |
| 3818 | } |
| 3819 | |
| 3820 | static int mtk_hw_deinit(struct mtk_eth *eth) |
| 3821 | { |
| 3822 | if (!test_and_clear_bit(MTK_HW_INIT, ð->state)) |
| 3823 | return 0; |
| 3824 | |
| 3825 | mtk_clk_disable(eth); |
| 3826 | |
| 3827 | pm_runtime_put_sync(eth->dev); |
| 3828 | pm_runtime_disable(eth->dev); |
| 3829 | |
| 3830 | return 0; |
| 3831 | } |
| 3832 | |
| 3833 | static int __init mtk_init(struct net_device *dev) |
| 3834 | { |
| 3835 | struct mtk_mac *mac = netdev_priv(dev); |
| 3836 | struct mtk_eth *eth = mac->hw; |
| 3837 | const char *mac_addr; |
| 3838 | |
| 3839 | mac_addr = of_get_mac_address(mac->of_node); |
| 3840 | if (!IS_ERR(mac_addr)) |
| 3841 | ether_addr_copy(dev->dev_addr, mac_addr); |
| 3842 | |
| 3843 | /* If the mac address is invalid, use random mac address */ |
| 3844 | if (!is_valid_ether_addr(dev->dev_addr)) { |
| 3845 | eth_hw_addr_random(dev); |
| 3846 | dev_err(eth->dev, "generated random MAC address %pM\n", |
| 3847 | dev->dev_addr); |
| 3848 | } |
| 3849 | |
| 3850 | return 0; |
| 3851 | } |
| 3852 | |
| 3853 | static void mtk_uninit(struct net_device *dev) |
| 3854 | { |
| 3855 | struct mtk_mac *mac = netdev_priv(dev); |
| 3856 | struct mtk_eth *eth = mac->hw; |
| 3857 | |
| 3858 | phylink_disconnect_phy(mac->phylink); |
| 3859 | mtk_tx_irq_disable(eth, ~0); |
| 3860 | mtk_rx_irq_disable(eth, ~0); |
| 3861 | } |
| 3862 | |
| 3863 | static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 3864 | { |
| 3865 | struct mtk_mac *mac = netdev_priv(dev); |
| 3866 | |
| 3867 | switch (cmd) { |
| 3868 | case SIOCGMIIPHY: |
| 3869 | case SIOCGMIIREG: |
| 3870 | case SIOCSMIIREG: |
| 3871 | return phylink_mii_ioctl(mac->phylink, ifr, cmd); |
| 3872 | default: |
| 3873 | /* default invoke the mtk_eth_dbg handler */ |
| 3874 | return mtk_do_priv_ioctl(dev, ifr, cmd); |
| 3875 | break; |
| 3876 | } |
| 3877 | |
| 3878 | return -EOPNOTSUPP; |
| 3879 | } |
| 3880 | |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3881 | int mtk_phy_config(struct mtk_eth *eth, int enable) |
| 3882 | { |
| 3883 | struct device_node *mii_np = NULL; |
| 3884 | struct device_node *child = NULL; |
| 3885 | int addr = 0; |
| 3886 | u32 val = 0; |
| 3887 | |
| 3888 | mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus"); |
| 3889 | if (!mii_np) { |
| 3890 | dev_err(eth->dev, "no %s child node found", "mdio-bus"); |
| 3891 | return -ENODEV; |
| 3892 | } |
| 3893 | |
| 3894 | if (!of_device_is_available(mii_np)) { |
| 3895 | dev_err(eth->dev, "device is not available\n"); |
| 3896 | return -ENODEV; |
| 3897 | } |
| 3898 | |
| 3899 | for_each_available_child_of_node(mii_np, child) { |
| 3900 | addr = of_mdio_parse_addr(ð->mii_bus->dev, child); |
| 3901 | if (addr < 0) |
| 3902 | continue; |
| 3903 | pr_info("%s %d addr:%d name:%s\n", |
| 3904 | __func__, __LINE__, addr, child->name); |
| 3905 | val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0)); |
| 3906 | if (enable) |
| 3907 | val &= ~BMCR_PDOWN; |
| 3908 | else |
| 3909 | val |= BMCR_PDOWN; |
| 3910 | _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val); |
| 3911 | } |
| 3912 | |
| 3913 | return 0; |
| 3914 | } |
| 3915 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3916 | static void mtk_pending_work(struct work_struct *work) |
| 3917 | { |
| 3918 | struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3919 | struct device_node *phy_node = NULL; |
| 3920 | struct mtk_mac *mac = NULL; |
| 3921 | int err, i = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3922 | unsigned long restart = 0; |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3923 | u32 val = 0; |
| 3924 | |
| 3925 | atomic_inc(&reset_lock); |
| 3926 | val = mtk_r32(eth, MTK_FE_INT_STATUS); |
| 3927 | if (!mtk_check_reset_event(eth, val)) { |
| 3928 | atomic_dec(&reset_lock); |
| 3929 | pr_info("[%s] No need to do FE reset !\n", __func__); |
| 3930 | return; |
| 3931 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3932 | |
| 3933 | rtnl_lock(); |
| 3934 | |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3935 | while (test_and_set_bit_lock(MTK_RESETTING, ð->state)) |
| 3936 | cpu_relax(); |
| 3937 | |
| 3938 | mtk_phy_config(eth, 0); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3939 | |
| 3940 | /* Adjust PPE configurations to prepare for reset */ |
| 3941 | mtk_prepare_reset_ppe(eth, 0); |
| 3942 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1)) |
| 3943 | mtk_prepare_reset_ppe(eth, 1); |
| 3944 | |
| 3945 | /* Adjust FE configurations to prepare for reset */ |
| 3946 | mtk_prepare_reset_fe(eth); |
| 3947 | |
| 3948 | /* Trigger Wifi SER reset */ |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 3949 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 3950 | if (!eth->netdev[i]) |
| 3951 | continue; |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3952 | if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) { |
| 3953 | pr_info("send MTK_FE_STOP_TRAFFIC event\n"); |
| 3954 | call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC, |
| 3955 | eth->netdev[i]); |
| 3956 | } else { |
| 3957 | pr_info("send MTK_FE_START_RESET event\n"); |
| 3958 | call_netdevice_notifiers(MTK_FE_START_RESET, |
| 3959 | eth->netdev[i]); |
| 3960 | } |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 3961 | rtnl_unlock(); |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 3962 | if (!wait_for_completion_timeout(&wait_ser_done, 3000)) |
developer | 0baa696 | 2023-01-31 14:25:23 +0800 | [diff] [blame] | 3963 | pr_warn("wait for MTK_FE_START_RESET\n"); |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 3964 | rtnl_lock(); |
| 3965 | break; |
| 3966 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3967 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3968 | del_timer_sync(ð->mtk_dma_monitor_timer); |
| 3969 | pr_info("[%s] mtk_stop starts !\n", __func__); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3970 | /* stop all devices to make sure that dma is properly shut down */ |
| 3971 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 3972 | if (!eth->netdev[i]) |
| 3973 | continue; |
| 3974 | mtk_stop(eth->netdev[i]); |
| 3975 | __set_bit(i, &restart); |
| 3976 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3977 | pr_info("[%s] mtk_stop ends !\n", __func__); |
| 3978 | mdelay(15); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3979 | |
| 3980 | if (eth->dev->pins) |
| 3981 | pinctrl_select_state(eth->dev->pins->p, |
| 3982 | eth->dev->pins->default_state); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 3983 | |
| 3984 | pr_info("[%s] mtk_hw_init starts !\n", __func__); |
| 3985 | mtk_hw_init(eth, MTK_TYPE_WARM_RESET); |
| 3986 | pr_info("[%s] mtk_hw_init ends !\n", __func__); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3987 | |
| 3988 | /* restart DMA and enable IRQs */ |
| 3989 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 3990 | if (!test_bit(i, &restart) || !eth->netdev[i]) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 3991 | continue; |
| 3992 | err = mtk_open(eth->netdev[i]); |
| 3993 | if (err) { |
| 3994 | netif_alert(eth, ifup, eth->netdev[i], |
| 3995 | "Driver up/down cycle failed, closing device.\n"); |
| 3996 | dev_close(eth->netdev[i]); |
| 3997 | } |
| 3998 | } |
| 3999 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4000 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4001 | if (!eth->netdev[i]) |
| 4002 | continue; |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4003 | if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) { |
| 4004 | pr_info("send MTK_FE_START_TRAFFIC event\n"); |
| 4005 | call_netdevice_notifiers(MTK_FE_START_TRAFFIC, |
| 4006 | eth->netdev[i]); |
| 4007 | } else { |
| 4008 | pr_info("send MTK_FE_RESET_DONE event\n"); |
| 4009 | call_netdevice_notifiers(MTK_FE_RESET_DONE, |
| 4010 | eth->netdev[i]); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4011 | } |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4012 | call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE, |
| 4013 | eth->netdev[i]); |
developer | 6bb3f3a | 2022-11-22 09:59:14 +0800 | [diff] [blame] | 4014 | break; |
| 4015 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4016 | |
| 4017 | atomic_dec(&reset_lock); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4018 | |
| 4019 | timer_setup(ð->mtk_dma_monitor_timer, mtk_dma_monitor, 0); |
| 4020 | eth->mtk_dma_monitor_timer.expires = jiffies; |
| 4021 | add_timer(ð->mtk_dma_monitor_timer); |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4022 | |
| 4023 | mtk_phy_config(eth, 1); |
| 4024 | mtk_reset_flag = 0; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4025 | clear_bit_unlock(MTK_RESETTING, ð->state); |
| 4026 | |
| 4027 | rtnl_unlock(); |
| 4028 | } |
| 4029 | |
| 4030 | static int mtk_free_dev(struct mtk_eth *eth) |
| 4031 | { |
| 4032 | int i; |
| 4033 | |
| 4034 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4035 | if (!eth->netdev[i]) |
| 4036 | continue; |
| 4037 | free_netdev(eth->netdev[i]); |
| 4038 | } |
| 4039 | |
| 4040 | return 0; |
| 4041 | } |
| 4042 | |
| 4043 | static int mtk_unreg_dev(struct mtk_eth *eth) |
| 4044 | { |
| 4045 | int i; |
| 4046 | |
| 4047 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4048 | if (!eth->netdev[i]) |
| 4049 | continue; |
| 4050 | unregister_netdev(eth->netdev[i]); |
| 4051 | } |
| 4052 | |
| 4053 | return 0; |
| 4054 | } |
| 4055 | |
| 4056 | static int mtk_cleanup(struct mtk_eth *eth) |
| 4057 | { |
| 4058 | mtk_unreg_dev(eth); |
| 4059 | mtk_free_dev(eth); |
| 4060 | cancel_work_sync(ð->pending_work); |
| 4061 | |
| 4062 | return 0; |
| 4063 | } |
| 4064 | |
| 4065 | static int mtk_get_link_ksettings(struct net_device *ndev, |
| 4066 | struct ethtool_link_ksettings *cmd) |
| 4067 | { |
| 4068 | struct mtk_mac *mac = netdev_priv(ndev); |
| 4069 | |
| 4070 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4071 | return -EBUSY; |
| 4072 | |
| 4073 | return phylink_ethtool_ksettings_get(mac->phylink, cmd); |
| 4074 | } |
| 4075 | |
| 4076 | static int mtk_set_link_ksettings(struct net_device *ndev, |
| 4077 | const struct ethtool_link_ksettings *cmd) |
| 4078 | { |
| 4079 | struct mtk_mac *mac = netdev_priv(ndev); |
| 4080 | |
| 4081 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4082 | return -EBUSY; |
| 4083 | |
| 4084 | return phylink_ethtool_ksettings_set(mac->phylink, cmd); |
| 4085 | } |
| 4086 | |
| 4087 | static void mtk_get_drvinfo(struct net_device *dev, |
| 4088 | struct ethtool_drvinfo *info) |
| 4089 | { |
| 4090 | struct mtk_mac *mac = netdev_priv(dev); |
| 4091 | |
| 4092 | strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver)); |
| 4093 | strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info)); |
| 4094 | info->n_stats = ARRAY_SIZE(mtk_ethtool_stats); |
| 4095 | } |
| 4096 | |
| 4097 | static u32 mtk_get_msglevel(struct net_device *dev) |
| 4098 | { |
| 4099 | struct mtk_mac *mac = netdev_priv(dev); |
| 4100 | |
| 4101 | return mac->hw->msg_enable; |
| 4102 | } |
| 4103 | |
| 4104 | static void mtk_set_msglevel(struct net_device *dev, u32 value) |
| 4105 | { |
| 4106 | struct mtk_mac *mac = netdev_priv(dev); |
| 4107 | |
| 4108 | mac->hw->msg_enable = value; |
| 4109 | } |
| 4110 | |
| 4111 | static int mtk_nway_reset(struct net_device *dev) |
| 4112 | { |
| 4113 | struct mtk_mac *mac = netdev_priv(dev); |
| 4114 | |
| 4115 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4116 | return -EBUSY; |
| 4117 | |
| 4118 | if (!mac->phylink) |
| 4119 | return -ENOTSUPP; |
| 4120 | |
| 4121 | return phylink_ethtool_nway_reset(mac->phylink); |
| 4122 | } |
| 4123 | |
| 4124 | static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data) |
| 4125 | { |
| 4126 | int i; |
| 4127 | |
| 4128 | switch (stringset) { |
| 4129 | case ETH_SS_STATS: |
| 4130 | for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) { |
| 4131 | memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN); |
| 4132 | data += ETH_GSTRING_LEN; |
| 4133 | } |
| 4134 | break; |
| 4135 | } |
| 4136 | } |
| 4137 | |
| 4138 | static int mtk_get_sset_count(struct net_device *dev, int sset) |
| 4139 | { |
| 4140 | switch (sset) { |
| 4141 | case ETH_SS_STATS: |
| 4142 | return ARRAY_SIZE(mtk_ethtool_stats); |
| 4143 | default: |
| 4144 | return -EOPNOTSUPP; |
| 4145 | } |
| 4146 | } |
| 4147 | |
| 4148 | static void mtk_get_ethtool_stats(struct net_device *dev, |
| 4149 | struct ethtool_stats *stats, u64 *data) |
| 4150 | { |
| 4151 | struct mtk_mac *mac = netdev_priv(dev); |
| 4152 | struct mtk_hw_stats *hwstats = mac->hw_stats; |
| 4153 | u64 *data_src, *data_dst; |
| 4154 | unsigned int start; |
| 4155 | int i; |
| 4156 | |
| 4157 | if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state))) |
| 4158 | return; |
| 4159 | |
| 4160 | if (netif_running(dev) && netif_device_present(dev)) { |
| 4161 | if (spin_trylock_bh(&hwstats->stats_lock)) { |
| 4162 | mtk_stats_update_mac(mac); |
| 4163 | spin_unlock_bh(&hwstats->stats_lock); |
| 4164 | } |
| 4165 | } |
| 4166 | |
| 4167 | data_src = (u64 *)hwstats; |
| 4168 | |
| 4169 | do { |
| 4170 | data_dst = data; |
| 4171 | start = u64_stats_fetch_begin_irq(&hwstats->syncp); |
| 4172 | |
| 4173 | for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) |
| 4174 | *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset); |
| 4175 | } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start)); |
| 4176 | } |
| 4177 | |
| 4178 | static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd, |
| 4179 | u32 *rule_locs) |
| 4180 | { |
| 4181 | int ret = -EOPNOTSUPP; |
| 4182 | |
| 4183 | switch (cmd->cmd) { |
| 4184 | case ETHTOOL_GRXRINGS: |
| 4185 | if (dev->hw_features & NETIF_F_LRO) { |
| 4186 | cmd->data = MTK_MAX_RX_RING_NUM; |
| 4187 | ret = 0; |
| 4188 | } |
| 4189 | break; |
| 4190 | case ETHTOOL_GRXCLSRLCNT: |
| 4191 | if (dev->hw_features & NETIF_F_LRO) { |
| 4192 | struct mtk_mac *mac = netdev_priv(dev); |
| 4193 | |
| 4194 | cmd->rule_cnt = mac->hwlro_ip_cnt; |
| 4195 | ret = 0; |
| 4196 | } |
| 4197 | break; |
| 4198 | case ETHTOOL_GRXCLSRULE: |
| 4199 | if (dev->hw_features & NETIF_F_LRO) |
| 4200 | ret = mtk_hwlro_get_fdir_entry(dev, cmd); |
| 4201 | break; |
| 4202 | case ETHTOOL_GRXCLSRLALL: |
| 4203 | if (dev->hw_features & NETIF_F_LRO) |
| 4204 | ret = mtk_hwlro_get_fdir_all(dev, cmd, |
| 4205 | rule_locs); |
| 4206 | break; |
| 4207 | default: |
| 4208 | break; |
| 4209 | } |
| 4210 | |
| 4211 | return ret; |
| 4212 | } |
| 4213 | |
| 4214 | static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd) |
| 4215 | { |
| 4216 | int ret = -EOPNOTSUPP; |
| 4217 | |
| 4218 | switch (cmd->cmd) { |
| 4219 | case ETHTOOL_SRXCLSRLINS: |
| 4220 | if (dev->hw_features & NETIF_F_LRO) |
| 4221 | ret = mtk_hwlro_add_ipaddr(dev, cmd); |
| 4222 | break; |
| 4223 | case ETHTOOL_SRXCLSRLDEL: |
| 4224 | if (dev->hw_features & NETIF_F_LRO) |
| 4225 | ret = mtk_hwlro_del_ipaddr(dev, cmd); |
| 4226 | break; |
| 4227 | default: |
| 4228 | break; |
| 4229 | } |
| 4230 | |
| 4231 | return ret; |
| 4232 | } |
| 4233 | |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4234 | static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause) |
| 4235 | { |
| 4236 | struct mtk_mac *mac = netdev_priv(dev); |
developer | f2823bb | 2022-12-29 18:20:14 +0800 | [diff] [blame] | 4237 | struct mtk_eth *eth = mac->hw; |
| 4238 | u32 val; |
| 4239 | |
| 4240 | pause->autoneg = 0; |
| 4241 | |
| 4242 | if (mac->type == MTK_GDM_TYPE) { |
| 4243 | val = mtk_r32(eth, MTK_MAC_MCR(mac->id)); |
| 4244 | |
| 4245 | pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC); |
| 4246 | pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC); |
| 4247 | } else if (mac->type == MTK_XGDM_TYPE) { |
| 4248 | val = mtk_r32(eth, MTK_XMAC_MCR(mac->id)); |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4249 | |
developer | f2823bb | 2022-12-29 18:20:14 +0800 | [diff] [blame] | 4250 | pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC); |
| 4251 | pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC); |
| 4252 | } |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4253 | } |
| 4254 | |
| 4255 | static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause) |
| 4256 | { |
| 4257 | struct mtk_mac *mac = netdev_priv(dev); |
| 4258 | |
| 4259 | return phylink_ethtool_set_pauseparam(mac->phylink, pause); |
| 4260 | } |
| 4261 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4262 | static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee) |
| 4263 | { |
| 4264 | struct mtk_mac *mac = netdev_priv(dev); |
| 4265 | struct mtk_eth *eth = mac->hw; |
| 4266 | u32 val; |
| 4267 | |
| 4268 | if (mac->type == MTK_GDM_TYPE) { |
| 4269 | val = mtk_r32(eth, MTK_MAC_EEE(mac->id)); |
| 4270 | |
| 4271 | eee->tx_lpi_enabled = mac->tx_lpi_enabled; |
| 4272 | eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val); |
| 4273 | } |
| 4274 | |
| 4275 | return phylink_ethtool_get_eee(mac->phylink, eee); |
| 4276 | } |
| 4277 | |
| 4278 | static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee) |
| 4279 | { |
| 4280 | struct mtk_mac *mac = netdev_priv(dev); |
| 4281 | struct mtk_eth *eth = mac->hw; |
| 4282 | |
| 4283 | if (mac->type == MTK_GDM_TYPE) { |
| 4284 | if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255) |
| 4285 | return -EINVAL; |
| 4286 | |
| 4287 | mac->tx_lpi_timer = eee->tx_lpi_timer; |
| 4288 | |
| 4289 | mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer); |
| 4290 | } |
| 4291 | |
| 4292 | return phylink_ethtool_set_eee(mac->phylink, eee); |
| 4293 | } |
| 4294 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4295 | static const struct ethtool_ops mtk_ethtool_ops = { |
| 4296 | .get_link_ksettings = mtk_get_link_ksettings, |
| 4297 | .set_link_ksettings = mtk_set_link_ksettings, |
| 4298 | .get_drvinfo = mtk_get_drvinfo, |
| 4299 | .get_msglevel = mtk_get_msglevel, |
| 4300 | .set_msglevel = mtk_set_msglevel, |
| 4301 | .nway_reset = mtk_nway_reset, |
| 4302 | .get_link = ethtool_op_get_link, |
| 4303 | .get_strings = mtk_get_strings, |
| 4304 | .get_sset_count = mtk_get_sset_count, |
| 4305 | .get_ethtool_stats = mtk_get_ethtool_stats, |
| 4306 | .get_rxnfc = mtk_get_rxnfc, |
| 4307 | .set_rxnfc = mtk_set_rxnfc, |
developer | 6c5cbb5 | 2022-08-12 11:37:45 +0800 | [diff] [blame] | 4308 | .get_pauseparam = mtk_get_pauseparam, |
| 4309 | .set_pauseparam = mtk_set_pauseparam, |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4310 | .get_eee = mtk_get_eee, |
| 4311 | .set_eee = mtk_set_eee, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4312 | }; |
| 4313 | |
| 4314 | static const struct net_device_ops mtk_netdev_ops = { |
| 4315 | .ndo_init = mtk_init, |
| 4316 | .ndo_uninit = mtk_uninit, |
| 4317 | .ndo_open = mtk_open, |
| 4318 | .ndo_stop = mtk_stop, |
| 4319 | .ndo_start_xmit = mtk_start_xmit, |
| 4320 | .ndo_set_mac_address = mtk_set_mac_address, |
| 4321 | .ndo_validate_addr = eth_validate_addr, |
| 4322 | .ndo_do_ioctl = mtk_do_ioctl, |
| 4323 | .ndo_tx_timeout = mtk_tx_timeout, |
| 4324 | .ndo_get_stats64 = mtk_get_stats64, |
| 4325 | .ndo_fix_features = mtk_fix_features, |
| 4326 | .ndo_set_features = mtk_set_features, |
| 4327 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 4328 | .ndo_poll_controller = mtk_poll_controller, |
| 4329 | #endif |
| 4330 | }; |
| 4331 | |
| 4332 | static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np) |
| 4333 | { |
| 4334 | const __be32 *_id = of_get_property(np, "reg", NULL); |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4335 | const char *label; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4336 | struct phylink *phylink; |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4337 | int mac_type, phy_mode, id, err; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4338 | struct mtk_mac *mac; |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4339 | struct mtk_phylink_priv *phylink_priv; |
| 4340 | struct fwnode_handle *fixed_node; |
| 4341 | struct gpio_desc *desc; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4342 | |
| 4343 | if (!_id) { |
| 4344 | dev_err(eth->dev, "missing mac id\n"); |
| 4345 | return -EINVAL; |
| 4346 | } |
| 4347 | |
| 4348 | id = be32_to_cpup(_id); |
developer | fb556ca | 2021-10-13 10:52:09 +0800 | [diff] [blame] | 4349 | if (id < 0 || id >= MTK_MAC_COUNT) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4350 | dev_err(eth->dev, "%d is not a valid mac id\n", id); |
| 4351 | return -EINVAL; |
| 4352 | } |
| 4353 | |
| 4354 | if (eth->netdev[id]) { |
| 4355 | dev_err(eth->dev, "duplicate mac id found: %d\n", id); |
| 4356 | return -EINVAL; |
| 4357 | } |
| 4358 | |
| 4359 | eth->netdev[id] = alloc_etherdev(sizeof(*mac)); |
| 4360 | if (!eth->netdev[id]) { |
| 4361 | dev_err(eth->dev, "alloc_etherdev failed\n"); |
| 4362 | return -ENOMEM; |
| 4363 | } |
| 4364 | mac = netdev_priv(eth->netdev[id]); |
| 4365 | eth->mac[id] = mac; |
| 4366 | mac->id = id; |
| 4367 | mac->hw = eth; |
| 4368 | mac->of_node = np; |
| 4369 | |
| 4370 | memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip)); |
| 4371 | mac->hwlro_ip_cnt = 0; |
| 4372 | |
| 4373 | mac->hw_stats = devm_kzalloc(eth->dev, |
| 4374 | sizeof(*mac->hw_stats), |
| 4375 | GFP_KERNEL); |
| 4376 | if (!mac->hw_stats) { |
| 4377 | dev_err(eth->dev, "failed to allocate counter memory\n"); |
| 4378 | err = -ENOMEM; |
| 4379 | goto free_netdev; |
| 4380 | } |
| 4381 | spin_lock_init(&mac->hw_stats->stats_lock); |
| 4382 | u64_stats_init(&mac->hw_stats->syncp); |
| 4383 | mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET; |
| 4384 | |
| 4385 | /* phylink create */ |
| 4386 | phy_mode = of_get_phy_mode(np); |
| 4387 | if (phy_mode < 0) { |
| 4388 | dev_err(eth->dev, "incorrect phy-mode\n"); |
| 4389 | err = -EINVAL; |
| 4390 | goto free_netdev; |
| 4391 | } |
| 4392 | |
| 4393 | /* mac config is not set */ |
| 4394 | mac->interface = PHY_INTERFACE_MODE_NA; |
| 4395 | mac->mode = MLO_AN_PHY; |
| 4396 | mac->speed = SPEED_UNKNOWN; |
| 4397 | |
developer | 9b72593 | 2022-11-24 16:25:56 +0800 | [diff] [blame] | 4398 | mac->tx_lpi_timer = 1; |
| 4399 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4400 | mac->phylink_config.dev = ð->netdev[id]->dev; |
| 4401 | mac->phylink_config.type = PHYLINK_NETDEV; |
| 4402 | |
developer | 30e13e7 | 2022-11-03 10:21:24 +0800 | [diff] [blame] | 4403 | mac->type = 0; |
| 4404 | if (!of_property_read_string(np, "mac-type", &label)) { |
| 4405 | for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) { |
| 4406 | if (!strcasecmp(label, gdm_type(mac_type))) |
| 4407 | break; |
| 4408 | } |
| 4409 | |
| 4410 | switch (mac_type) { |
| 4411 | case 0: |
| 4412 | mac->type = MTK_GDM_TYPE; |
| 4413 | break; |
| 4414 | case 1: |
| 4415 | mac->type = MTK_XGDM_TYPE; |
| 4416 | break; |
| 4417 | default: |
| 4418 | dev_warn(eth->dev, "incorrect mac-type\n"); |
| 4419 | break; |
| 4420 | }; |
| 4421 | } |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4422 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4423 | phylink = phylink_create(&mac->phylink_config, |
| 4424 | of_fwnode_handle(mac->of_node), |
| 4425 | phy_mode, &mtk_phylink_ops); |
| 4426 | if (IS_ERR(phylink)) { |
| 4427 | err = PTR_ERR(phylink); |
| 4428 | goto free_netdev; |
| 4429 | } |
| 4430 | |
| 4431 | mac->phylink = phylink; |
| 4432 | |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4433 | fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node), |
| 4434 | "fixed-link"); |
| 4435 | if (fixed_node) { |
| 4436 | desc = fwnode_get_named_gpiod(fixed_node, "link-gpio", |
| 4437 | 0, GPIOD_IN, "?"); |
| 4438 | if (!IS_ERR(desc)) { |
| 4439 | struct device_node *phy_np; |
| 4440 | const char *label; |
| 4441 | int irq, phyaddr; |
| 4442 | |
| 4443 | phylink_priv = &mac->phylink_priv; |
| 4444 | |
| 4445 | phylink_priv->desc = desc; |
| 4446 | phylink_priv->id = id; |
| 4447 | phylink_priv->link = -1; |
| 4448 | |
| 4449 | irq = gpiod_to_irq(desc); |
| 4450 | if (irq > 0) { |
| 4451 | devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link, |
| 4452 | IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING, |
| 4453 | "ethernet:fixed link", mac); |
| 4454 | } |
| 4455 | |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 4456 | if (!of_property_read_string(to_of_node(fixed_node), |
| 4457 | "label", &label)) { |
developer | 659fdeb | 2022-12-01 23:03:07 +0800 | [diff] [blame] | 4458 | if (strlen(label) < 16) { |
| 4459 | strncpy(phylink_priv->label, label, |
| 4460 | strlen(label)); |
| 4461 | } else |
developer | 8b6f240 | 2022-11-28 13:42:34 +0800 | [diff] [blame] | 4462 | dev_err(eth->dev, "insufficient space for label!\n"); |
| 4463 | } |
developer | a2613e6 | 2022-07-01 18:29:37 +0800 | [diff] [blame] | 4464 | |
| 4465 | phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0); |
| 4466 | if (phy_np) { |
| 4467 | if (!of_property_read_u32(phy_np, "reg", &phyaddr)) |
| 4468 | phylink_priv->phyaddr = phyaddr; |
| 4469 | } |
| 4470 | } |
| 4471 | fwnode_handle_put(fixed_node); |
| 4472 | } |
| 4473 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4474 | SET_NETDEV_DEV(eth->netdev[id], eth->dev); |
| 4475 | eth->netdev[id]->watchdog_timeo = 5 * HZ; |
| 4476 | eth->netdev[id]->netdev_ops = &mtk_netdev_ops; |
| 4477 | eth->netdev[id]->base_addr = (unsigned long)eth->base; |
| 4478 | |
| 4479 | eth->netdev[id]->hw_features = eth->soc->hw_features; |
| 4480 | if (eth->hwlro) |
| 4481 | eth->netdev[id]->hw_features |= NETIF_F_LRO; |
| 4482 | |
| 4483 | eth->netdev[id]->vlan_features = eth->soc->hw_features & |
| 4484 | ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX); |
| 4485 | eth->netdev[id]->features |= eth->soc->hw_features; |
| 4486 | eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops; |
| 4487 | |
| 4488 | eth->netdev[id]->irq = eth->irq[0]; |
| 4489 | eth->netdev[id]->dev.of_node = np; |
| 4490 | |
| 4491 | return 0; |
| 4492 | |
| 4493 | free_netdev: |
| 4494 | free_netdev(eth->netdev[id]); |
| 4495 | return err; |
| 4496 | } |
| 4497 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4498 | void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev) |
| 4499 | { |
| 4500 | struct net_device *dev, *tmp; |
| 4501 | LIST_HEAD(dev_list); |
| 4502 | int i; |
| 4503 | |
| 4504 | rtnl_lock(); |
| 4505 | |
| 4506 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4507 | dev = eth->netdev[i]; |
| 4508 | |
| 4509 | if (!dev || !(dev->flags & IFF_UP)) |
| 4510 | continue; |
| 4511 | |
| 4512 | list_add_tail(&dev->close_list, &dev_list); |
| 4513 | } |
| 4514 | |
| 4515 | dev_close_many(&dev_list, false); |
| 4516 | |
| 4517 | eth->dma_dev = dma_dev; |
| 4518 | |
| 4519 | list_for_each_entry_safe(dev, tmp, &dev_list, close_list) { |
| 4520 | list_del_init(&dev->close_list); |
| 4521 | dev_open(dev, NULL); |
| 4522 | } |
| 4523 | |
| 4524 | rtnl_unlock(); |
| 4525 | } |
| 4526 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4527 | static int mtk_probe(struct platform_device *pdev) |
| 4528 | { |
| 4529 | struct device_node *mac_np; |
| 4530 | struct mtk_eth *eth; |
| 4531 | int err, i; |
| 4532 | |
| 4533 | eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL); |
| 4534 | if (!eth) |
| 4535 | return -ENOMEM; |
| 4536 | |
| 4537 | eth->soc = of_device_get_match_data(&pdev->dev); |
| 4538 | |
| 4539 | eth->dev = &pdev->dev; |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4540 | eth->dma_dev = &pdev->dev; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4541 | eth->base = devm_platform_ioremap_resource(pdev, 0); |
| 4542 | if (IS_ERR(eth->base)) |
| 4543 | return PTR_ERR(eth->base); |
| 4544 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4545 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) { |
| 4546 | eth->sram_base = devm_platform_ioremap_resource(pdev, 1); |
| 4547 | if (IS_ERR(eth->sram_base)) |
| 4548 | return PTR_ERR(eth->sram_base); |
| 4549 | } |
| 4550 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4551 | if(eth->soc->has_sram) { |
| 4552 | struct resource *res; |
| 4553 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
developer | 4c32b7a | 2021-11-13 16:46:43 +0800 | [diff] [blame] | 4554 | if (unlikely(!res)) |
| 4555 | return -EINVAL; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4556 | eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET; |
| 4557 | } |
| 4558 | |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4559 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4560 | eth->ip_align = NET_IP_ALIGN; |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4561 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4562 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) { |
| 4563 | err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36)); |
| 4564 | if (!err) { |
| 4565 | err = dma_set_coherent_mask(&pdev->dev, |
| 4566 | DMA_BIT_MASK(36)); |
| 4567 | if (err) { |
| 4568 | dev_err(&pdev->dev, "Wrong DMA config\n"); |
| 4569 | return -EINVAL; |
| 4570 | } |
| 4571 | } |
| 4572 | } |
| 4573 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4574 | spin_lock_init(ð->page_lock); |
| 4575 | spin_lock_init(ð->tx_irq_lock); |
| 4576 | spin_lock_init(ð->rx_irq_lock); |
developer | d82e837 | 2022-02-09 15:00:09 +0800 | [diff] [blame] | 4577 | spin_lock_init(ð->syscfg0_lock); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4578 | |
| 4579 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 4580 | eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4581 | "mediatek,ethsys"); |
| 4582 | if (IS_ERR(eth->ethsys)) { |
| 4583 | dev_err(&pdev->dev, "no ethsys regmap found\n"); |
| 4584 | return PTR_ERR(eth->ethsys); |
| 4585 | } |
| 4586 | } |
| 4587 | |
| 4588 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) { |
| 4589 | eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4590 | "mediatek,infracfg"); |
| 4591 | if (IS_ERR(eth->infra)) { |
| 4592 | dev_err(&pdev->dev, "no infracfg regmap found\n"); |
| 4593 | return PTR_ERR(eth->infra); |
| 4594 | } |
| 4595 | } |
| 4596 | |
developer | 3f28d38 | 2023-03-07 16:06:30 +0800 | [diff] [blame] | 4597 | if (of_dma_is_coherent(pdev->dev.of_node)) { |
| 4598 | struct regmap *cci; |
| 4599 | |
| 4600 | cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4601 | "cci-control-port"); |
| 4602 | /* enable CPU/bus coherency */ |
| 4603 | if (!IS_ERR(cci)) |
| 4604 | regmap_write(cci, 0, 3); |
| 4605 | } |
| 4606 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4607 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4608 | eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii), |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4609 | GFP_KERNEL); |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4610 | if (!eth->sgmii) |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4611 | return -ENOMEM; |
| 4612 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4613 | err = mtk_sgmii_init(eth, pdev->dev.of_node, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4614 | eth->soc->ana_rgc3); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4615 | if (err) |
| 4616 | return err; |
| 4617 | } |
| 4618 | |
| 4619 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) { |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4620 | eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii), |
| 4621 | GFP_KERNEL); |
| 4622 | if (!eth->usxgmii) |
| 4623 | return -ENOMEM; |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4624 | |
developer | 4e8a3fd | 2023-04-10 18:05:44 +0800 | [diff] [blame] | 4625 | err = mtk_usxgmii_init(eth, pdev->dev.of_node); |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4626 | if (err) |
| 4627 | return err; |
| 4628 | |
| 4629 | err = mtk_toprgu_init(eth, pdev->dev.of_node); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4630 | if (err) |
| 4631 | return err; |
| 4632 | } |
| 4633 | |
| 4634 | if (eth->soc->required_pctl) { |
| 4635 | eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 4636 | "mediatek,pctl"); |
| 4637 | if (IS_ERR(eth->pctl)) { |
| 4638 | dev_err(&pdev->dev, "no pctl regmap found\n"); |
| 4639 | return PTR_ERR(eth->pctl); |
| 4640 | } |
| 4641 | } |
| 4642 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4643 | for (i = 0; i < MTK_MAX_IRQ_NUM; i++) { |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4644 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0) |
| 4645 | eth->irq[i] = eth->irq[0]; |
| 4646 | else |
| 4647 | eth->irq[i] = platform_get_irq(pdev, i); |
| 4648 | if (eth->irq[i] < 0) { |
| 4649 | dev_err(&pdev->dev, "no IRQ%d resource found\n", i); |
| 4650 | return -ENXIO; |
| 4651 | } |
| 4652 | } |
| 4653 | |
| 4654 | for (i = 0; i < ARRAY_SIZE(eth->clks); i++) { |
| 4655 | eth->clks[i] = devm_clk_get(eth->dev, |
| 4656 | mtk_clks_source_name[i]); |
| 4657 | if (IS_ERR(eth->clks[i])) { |
| 4658 | if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER) |
| 4659 | return -EPROBE_DEFER; |
| 4660 | if (eth->soc->required_clks & BIT(i)) { |
| 4661 | dev_err(&pdev->dev, "clock %s not found\n", |
| 4662 | mtk_clks_source_name[i]); |
| 4663 | return -EINVAL; |
| 4664 | } |
| 4665 | eth->clks[i] = NULL; |
| 4666 | } |
| 4667 | } |
| 4668 | |
| 4669 | eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE); |
| 4670 | INIT_WORK(ð->pending_work, mtk_pending_work); |
| 4671 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4672 | err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4673 | if (err) |
| 4674 | return err; |
| 4675 | |
| 4676 | eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO); |
| 4677 | |
| 4678 | for_each_child_of_node(pdev->dev.of_node, mac_np) { |
| 4679 | if (!of_device_is_compatible(mac_np, |
| 4680 | "mediatek,eth-mac")) |
| 4681 | continue; |
| 4682 | |
| 4683 | if (!of_device_is_available(mac_np)) |
| 4684 | continue; |
| 4685 | |
| 4686 | err = mtk_add_mac(eth, mac_np); |
| 4687 | if (err) { |
| 4688 | of_node_put(mac_np); |
| 4689 | goto err_deinit_hw; |
| 4690 | } |
| 4691 | } |
| 4692 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4693 | err = mtk_napi_init(eth); |
| 4694 | if (err) |
| 4695 | goto err_free_dev; |
| 4696 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4697 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) { |
| 4698 | err = devm_request_irq(eth->dev, eth->irq[0], |
| 4699 | mtk_handle_irq, 0, |
| 4700 | dev_name(eth->dev), eth); |
| 4701 | } else { |
| 4702 | err = devm_request_irq(eth->dev, eth->irq[1], |
| 4703 | mtk_handle_irq_tx, 0, |
| 4704 | dev_name(eth->dev), eth); |
| 4705 | if (err) |
| 4706 | goto err_free_dev; |
| 4707 | |
| 4708 | err = devm_request_irq(eth->dev, eth->irq[2], |
| 4709 | mtk_handle_irq_rx, 0, |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4710 | dev_name(eth->dev), ð->rx_napi[0]); |
| 4711 | if (err) |
| 4712 | goto err_free_dev; |
| 4713 | |
developer | 793f7b4 | 2022-05-20 13:54:51 +0800 | [diff] [blame] | 4714 | if (MTK_MAX_IRQ_NUM > 3) { |
| 4715 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4716 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) { |
| 4717 | err = devm_request_irq(eth->dev, |
| 4718 | eth->irq[2 + i], |
| 4719 | mtk_handle_irq_rx, 0, |
| 4720 | dev_name(eth->dev), |
| 4721 | ð->rx_napi[i]); |
| 4722 | if (err) |
| 4723 | goto err_free_dev; |
| 4724 | } |
| 4725 | } else { |
| 4726 | err = devm_request_irq(eth->dev, eth->irq[3], |
| 4727 | mtk_handle_fe_irq, 0, |
| 4728 | dev_name(eth->dev), eth); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4729 | if (err) |
| 4730 | goto err_free_dev; |
| 4731 | } |
| 4732 | } |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4733 | } |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4734 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4735 | if (err) |
| 4736 | goto err_free_dev; |
| 4737 | |
| 4738 | /* No MT7628/88 support yet */ |
| 4739 | if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) { |
| 4740 | err = mtk_mdio_init(eth); |
| 4741 | if (err) |
| 4742 | goto err_free_dev; |
| 4743 | } |
| 4744 | |
| 4745 | for (i = 0; i < MTK_MAX_DEVS; i++) { |
| 4746 | if (!eth->netdev[i]) |
| 4747 | continue; |
| 4748 | |
| 4749 | err = register_netdev(eth->netdev[i]); |
| 4750 | if (err) { |
| 4751 | dev_err(eth->dev, "error bringing up device\n"); |
| 4752 | goto err_deinit_mdio; |
| 4753 | } else |
| 4754 | netif_info(eth, probe, eth->netdev[i], |
| 4755 | "mediatek frame engine at 0x%08lx, irq %d\n", |
| 4756 | eth->netdev[i]->base_addr, eth->irq[0]); |
| 4757 | } |
| 4758 | |
| 4759 | /* we run 2 devices on the same DMA ring so we need a dummy device |
| 4760 | * for NAPI to work |
| 4761 | */ |
| 4762 | init_dummy_netdev(ð->dummy_dev); |
| 4763 | netif_napi_add(ð->dummy_dev, ð->tx_napi, mtk_napi_tx, |
| 4764 | MTK_NAPI_WEIGHT); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4765 | netif_napi_add(ð->dummy_dev, ð->rx_napi[0].napi, mtk_napi_rx, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4766 | MTK_NAPI_WEIGHT); |
| 4767 | |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4768 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4769 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 4770 | netif_napi_add(ð->dummy_dev, ð->rx_napi[i].napi, |
| 4771 | mtk_napi_rx, MTK_NAPI_WEIGHT); |
| 4772 | } |
| 4773 | |
developer | 75e4dad | 2022-11-16 15:17:14 +0800 | [diff] [blame] | 4774 | #if defined(CONFIG_XFRM_OFFLOAD) |
| 4775 | mtk_ipsec_offload_init(eth); |
| 4776 | #endif |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4777 | mtketh_debugfs_init(eth); |
| 4778 | debug_proc_init(eth); |
| 4779 | |
| 4780 | platform_set_drvdata(pdev, eth); |
| 4781 | |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4782 | register_netdevice_notifier(&mtk_eth_netdevice_nb); |
developer | 37482a4 | 2022-12-26 13:31:13 +0800 | [diff] [blame] | 4783 | #if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3) |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4784 | timer_setup(ð->mtk_dma_monitor_timer, mtk_dma_monitor, 0); |
| 4785 | eth->mtk_dma_monitor_timer.expires = jiffies; |
| 4786 | add_timer(ð->mtk_dma_monitor_timer); |
developer | 793f7b4 | 2022-05-20 13:54:51 +0800 | [diff] [blame] | 4787 | #endif |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4788 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4789 | return 0; |
| 4790 | |
| 4791 | err_deinit_mdio: |
| 4792 | mtk_mdio_cleanup(eth); |
| 4793 | err_free_dev: |
| 4794 | mtk_free_dev(eth); |
| 4795 | err_deinit_hw: |
| 4796 | mtk_hw_deinit(eth); |
| 4797 | |
| 4798 | return err; |
| 4799 | } |
| 4800 | |
| 4801 | static int mtk_remove(struct platform_device *pdev) |
| 4802 | { |
| 4803 | struct mtk_eth *eth = platform_get_drvdata(pdev); |
| 4804 | struct mtk_mac *mac; |
| 4805 | int i; |
| 4806 | |
| 4807 | /* stop all devices to make sure that dma is properly shut down */ |
| 4808 | for (i = 0; i < MTK_MAC_COUNT; i++) { |
| 4809 | if (!eth->netdev[i]) |
| 4810 | continue; |
| 4811 | mtk_stop(eth->netdev[i]); |
| 4812 | mac = netdev_priv(eth->netdev[i]); |
| 4813 | phylink_disconnect_phy(mac->phylink); |
| 4814 | } |
| 4815 | |
| 4816 | mtk_hw_deinit(eth); |
| 4817 | |
| 4818 | netif_napi_del(ð->tx_napi); |
developer | 18f46a8 | 2021-07-20 21:08:21 +0800 | [diff] [blame] | 4819 | netif_napi_del(ð->rx_napi[0].napi); |
| 4820 | |
| 4821 | if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) { |
| 4822 | for (i = 1; i < MTK_RX_NAPI_NUM; i++) |
| 4823 | netif_napi_del(ð->rx_napi[i].napi); |
| 4824 | } |
| 4825 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4826 | mtk_cleanup(eth); |
| 4827 | mtk_mdio_cleanup(eth); |
developer | 8051e04 | 2022-04-08 13:26:36 +0800 | [diff] [blame] | 4828 | unregister_netdevice_notifier(&mtk_eth_netdevice_nb); |
| 4829 | del_timer_sync(ð->mtk_dma_monitor_timer); |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4830 | |
| 4831 | return 0; |
| 4832 | } |
| 4833 | |
| 4834 | static const struct mtk_soc_data mt2701_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4835 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4836 | .caps = MT7623_CAPS | MTK_HWLRO, |
| 4837 | .hw_features = MTK_HW_FEATURES, |
| 4838 | .required_clks = MT7623_CLKS_BITMAP, |
| 4839 | .required_pctl = true, |
| 4840 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4841 | .txrx = { |
| 4842 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4843 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4844 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4845 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4846 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4847 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4848 | }; |
| 4849 | |
| 4850 | static const struct mtk_soc_data mt7621_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4851 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4852 | .caps = MT7621_CAPS, |
| 4853 | .hw_features = MTK_HW_FEATURES, |
| 4854 | .required_clks = MT7621_CLKS_BITMAP, |
| 4855 | .required_pctl = false, |
| 4856 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4857 | .txrx = { |
| 4858 | .txd_size = sizeof(struct mtk_tx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4859 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4860 | .rxd_size = sizeof(struct mtk_rx_dma), |
| 4861 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4862 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4863 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4864 | }; |
| 4865 | |
| 4866 | static const struct mtk_soc_data mt7622_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4867 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4868 | .ana_rgc3 = 0x2028, |
| 4869 | .caps = MT7622_CAPS | MTK_HWLRO, |
| 4870 | .hw_features = MTK_HW_FEATURES, |
| 4871 | .required_clks = MT7622_CLKS_BITMAP, |
| 4872 | .required_pctl = false, |
| 4873 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4874 | .txrx = { |
| 4875 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4876 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4877 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4878 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4879 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4880 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4881 | }; |
| 4882 | |
| 4883 | static const struct mtk_soc_data mt7623_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4884 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4885 | .caps = MT7623_CAPS | MTK_HWLRO, |
| 4886 | .hw_features = MTK_HW_FEATURES, |
| 4887 | .required_clks = MT7623_CLKS_BITMAP, |
| 4888 | .required_pctl = true, |
| 4889 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4890 | .txrx = { |
| 4891 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4892 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4893 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4894 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4895 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4896 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4897 | }; |
| 4898 | |
| 4899 | static const struct mtk_soc_data mt7629_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4900 | .reg_map = &mtk_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4901 | .ana_rgc3 = 0x128, |
| 4902 | .caps = MT7629_CAPS | MTK_HWLRO, |
| 4903 | .hw_features = MTK_HW_FEATURES, |
| 4904 | .required_clks = MT7629_CLKS_BITMAP, |
| 4905 | .required_pctl = false, |
| 4906 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4907 | .txrx = { |
| 4908 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4909 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4910 | .rx_dma_l4_valid = RX_DMA_L4_VALID, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4911 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4912 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4913 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4914 | }; |
| 4915 | |
| 4916 | static const struct mtk_soc_data mt7986_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4917 | .reg_map = &mt7986_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4918 | .ana_rgc3 = 0x128, |
| 4919 | .caps = MT7986_CAPS, |
developer | cba5f4e | 2021-05-06 14:01:53 +0800 | [diff] [blame] | 4920 | .hw_features = MTK_HW_FEATURES, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4921 | .required_clks = MT7986_CLKS_BITMAP, |
| 4922 | .required_pctl = false, |
| 4923 | .has_sram = true, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4924 | .txrx = { |
| 4925 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 4926 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4927 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4928 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 4929 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 4930 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4931 | }; |
| 4932 | |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 4933 | static const struct mtk_soc_data mt7981_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4934 | .reg_map = &mt7986_reg_map, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 4935 | .ana_rgc3 = 0x128, |
| 4936 | .caps = MT7981_CAPS, |
developer | 7377b0b | 2021-11-18 14:54:47 +0800 | [diff] [blame] | 4937 | .hw_features = MTK_HW_FEATURES, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 4938 | .required_clks = MT7981_CLKS_BITMAP, |
| 4939 | .required_pctl = false, |
| 4940 | .has_sram = true, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4941 | .txrx = { |
| 4942 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
developer | 8ecd51b | 2023-03-13 11:28:28 +0800 | [diff] [blame] | 4943 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4944 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4945 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 4946 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 4947 | }, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 4948 | }; |
| 4949 | |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4950 | static const struct mtk_soc_data mt7988_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4951 | .reg_map = &mt7988_reg_map, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4952 | .ana_rgc3 = 0x128, |
| 4953 | .caps = MT7988_CAPS, |
| 4954 | .hw_features = MTK_HW_FEATURES, |
| 4955 | .required_clks = MT7988_CLKS_BITMAP, |
| 4956 | .required_pctl = false, |
| 4957 | .has_sram = true, |
| 4958 | .txrx = { |
| 4959 | .txd_size = sizeof(struct mtk_tx_dma_v2), |
| 4960 | .rxd_size = sizeof(struct mtk_rx_dma_v2), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4961 | .rx_dma_l4_valid = RX_DMA_L4_VALID_V2, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4962 | .dma_max_len = MTK_TX_DMA_BUF_LEN_V2, |
| 4963 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2, |
| 4964 | }, |
| 4965 | }; |
| 4966 | |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4967 | static const struct mtk_soc_data rt5350_data = { |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4968 | .reg_map = &mt7628_reg_map, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4969 | .caps = MT7628_CAPS, |
| 4970 | .hw_features = MTK_HW_FEATURES_MT7628, |
| 4971 | .required_clks = MT7628_CLKS_BITMAP, |
| 4972 | .required_pctl = false, |
| 4973 | .has_sram = false, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4974 | .txrx = { |
| 4975 | .txd_size = sizeof(struct mtk_tx_dma), |
| 4976 | .rxd_size = sizeof(struct mtk_rx_dma), |
developer | 68ce74f | 2023-01-03 16:11:57 +0800 | [diff] [blame] | 4977 | .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA, |
developer | e935698 | 2022-07-04 09:03:20 +0800 | [diff] [blame] | 4978 | .dma_max_len = MTK_TX_DMA_BUF_LEN, |
| 4979 | .dma_len_offset = MTK_TX_DMA_BUF_SHIFT, |
| 4980 | }, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4981 | }; |
| 4982 | |
| 4983 | const struct of_device_id of_mtk_match[] = { |
| 4984 | { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data}, |
| 4985 | { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data}, |
| 4986 | { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data}, |
| 4987 | { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data}, |
| 4988 | { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data}, |
| 4989 | { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data}, |
developer | 255bba2 | 2021-07-27 15:16:33 +0800 | [diff] [blame] | 4990 | { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data}, |
developer | 089e885 | 2022-09-28 14:43:46 +0800 | [diff] [blame] | 4991 | { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data}, |
developer | fd40db2 | 2021-04-29 10:08:25 +0800 | [diff] [blame] | 4992 | { .compatible = "ralink,rt5350-eth", .data = &rt5350_data}, |
| 4993 | {}, |
| 4994 | }; |
| 4995 | MODULE_DEVICE_TABLE(of, of_mtk_match); |
| 4996 | |
| 4997 | static struct platform_driver mtk_driver = { |
| 4998 | .probe = mtk_probe, |
| 4999 | .remove = mtk_remove, |
| 5000 | .driver = { |
| 5001 | .name = "mtk_soc_eth", |
| 5002 | .of_match_table = of_mtk_match, |
| 5003 | }, |
| 5004 | }; |
| 5005 | |
| 5006 | module_platform_driver(mtk_driver); |
| 5007 | |
| 5008 | MODULE_LICENSE("GPL"); |
| 5009 | MODULE_AUTHOR("John Crispin <blogic@openwrt.org>"); |
| 5010 | MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC"); |