blob: 686ddda5f4fbc695011d9e34ee7bcfff01dcd0e6 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
43
developerfd40db22021-04-29 10:08:25 +080044module_param_named(msg_level, mtk_msg_level, int, 0);
45MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080046DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080047
48#define MTK_ETHTOOL_STAT(x) { #x, \
49 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
50
developer68ce74f2023-01-03 16:11:57 +080051static const struct mtk_reg_map mtk_reg_map = {
52 .tx_irq_mask = 0x1a1c,
53 .tx_irq_status = 0x1a18,
54 .pdma = {
55 .rx_ptr = 0x0900,
56 .rx_cnt_cfg = 0x0904,
57 .pcrx_ptr = 0x0908,
58 .glo_cfg = 0x0a04,
59 .rst_idx = 0x0a08,
60 .delay_irq = 0x0a0c,
61 .irq_status = 0x0a20,
62 .irq_mask = 0x0a28,
63 .int_grp = 0x0a50,
64 .int_grp2 = 0x0a54,
65 },
66 .qdma = {
67 .qtx_cfg = 0x1800,
68 .qtx_sch = 0x1804,
69 .rx_ptr = 0x1900,
70 .rx_cnt_cfg = 0x1904,
71 .qcrx_ptr = 0x1908,
72 .glo_cfg = 0x1a04,
73 .rst_idx = 0x1a08,
74 .delay_irq = 0x1a0c,
75 .fc_th = 0x1a10,
76 .tx_sch_rate = 0x1a14,
77 .int_grp = 0x1a20,
78 .int_grp2 = 0x1a24,
79 .hred2 = 0x1a44,
80 .ctx_ptr = 0x1b00,
81 .dtx_ptr = 0x1b04,
82 .crx_ptr = 0x1b10,
83 .drx_ptr = 0x1b14,
84 .fq_head = 0x1b20,
85 .fq_tail = 0x1b24,
86 .fq_count = 0x1b28,
87 .fq_blen = 0x1b2c,
88 },
89 .gdm1_cnt = 0x2400,
90 .gdma_to_ppe0 = 0x4444,
91 .ppe_base = {
92 [0] = 0x0c00,
93 },
94 .wdma_base = {
95 [0] = 0x2800,
96 [1] = 0x2c00,
97 },
98};
99
100static const struct mtk_reg_map mt7628_reg_map = {
101 .tx_irq_mask = 0x0a28,
102 .tx_irq_status = 0x0a20,
103 .pdma = {
104 .rx_ptr = 0x0900,
105 .rx_cnt_cfg = 0x0904,
106 .pcrx_ptr = 0x0908,
107 .glo_cfg = 0x0a04,
108 .rst_idx = 0x0a08,
109 .delay_irq = 0x0a0c,
110 .irq_status = 0x0a20,
111 .irq_mask = 0x0a28,
112 .int_grp = 0x0a50,
113 .int_grp2 = 0x0a54,
114 },
115};
116
117static const struct mtk_reg_map mt7986_reg_map = {
118 .tx_irq_mask = 0x461c,
119 .tx_irq_status = 0x4618,
120 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800121 .rx_ptr = 0x4100,
122 .rx_cnt_cfg = 0x4104,
123 .pcrx_ptr = 0x4108,
124 .glo_cfg = 0x4204,
125 .rst_idx = 0x4208,
126 .delay_irq = 0x420c,
127 .irq_status = 0x4220,
128 .irq_mask = 0x4228,
129 .int_grp = 0x4250,
130 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800131 },
132 .qdma = {
133 .qtx_cfg = 0x4400,
134 .qtx_sch = 0x4404,
135 .rx_ptr = 0x4500,
136 .rx_cnt_cfg = 0x4504,
137 .qcrx_ptr = 0x4508,
138 .glo_cfg = 0x4604,
139 .rst_idx = 0x4608,
140 .delay_irq = 0x460c,
141 .fc_th = 0x4610,
142 .int_grp = 0x4620,
143 .int_grp2 = 0x4624,
144 .hred2 = 0x4644,
145 .ctx_ptr = 0x4700,
146 .dtx_ptr = 0x4704,
147 .crx_ptr = 0x4710,
148 .drx_ptr = 0x4714,
149 .fq_head = 0x4720,
150 .fq_tail = 0x4724,
151 .fq_count = 0x4728,
152 .fq_blen = 0x472c,
153 .tx_sch_rate = 0x4798,
154 },
155 .gdm1_cnt = 0x1c00,
156 .gdma_to_ppe0 = 0x3333,
157 .ppe_base = {
158 [0] = 0x2000,
159 [1] = 0x2400,
160 },
161 .wdma_base = {
162 [0] = 0x4800,
163 [1] = 0x4c00,
164 },
165};
166
167static const struct mtk_reg_map mt7988_reg_map = {
168 .tx_irq_mask = 0x461c,
169 .tx_irq_status = 0x4618,
170 .pdma = {
171 .rx_ptr = 0x6900,
172 .rx_cnt_cfg = 0x6904,
173 .pcrx_ptr = 0x6908,
174 .glo_cfg = 0x6a04,
175 .rst_idx = 0x6a08,
176 .delay_irq = 0x6a0c,
177 .irq_status = 0x6a20,
178 .irq_mask = 0x6a28,
179 .int_grp = 0x6a50,
180 .int_grp2 = 0x6a54,
181 },
182 .qdma = {
183 .qtx_cfg = 0x4400,
184 .qtx_sch = 0x4404,
185 .rx_ptr = 0x4500,
186 .rx_cnt_cfg = 0x4504,
187 .qcrx_ptr = 0x4508,
188 .glo_cfg = 0x4604,
189 .rst_idx = 0x4608,
190 .delay_irq = 0x460c,
191 .fc_th = 0x4610,
192 .int_grp = 0x4620,
193 .int_grp2 = 0x4624,
194 .hred2 = 0x4644,
195 .ctx_ptr = 0x4700,
196 .dtx_ptr = 0x4704,
197 .crx_ptr = 0x4710,
198 .drx_ptr = 0x4714,
199 .fq_head = 0x4720,
200 .fq_tail = 0x4724,
201 .fq_count = 0x4728,
202 .fq_blen = 0x472c,
203 .tx_sch_rate = 0x4798,
204 },
205 .gdm1_cnt = 0x1c00,
206 .gdma_to_ppe0 = 0x3333,
207 .ppe_base = {
208 [0] = 0x2000,
209 [1] = 0x2400,
210 [2] = 0x2c00,
211 },
212 .wdma_base = {
213 [0] = 0x4800,
214 [1] = 0x4c00,
215 [2] = 0x5000,
216 },
217};
218
developerfd40db22021-04-29 10:08:25 +0800219/* strings used by ethtool */
220static const struct mtk_ethtool_stats {
221 char str[ETH_GSTRING_LEN];
222 u32 offset;
223} mtk_ethtool_stats[] = {
224 MTK_ETHTOOL_STAT(tx_bytes),
225 MTK_ETHTOOL_STAT(tx_packets),
226 MTK_ETHTOOL_STAT(tx_skip),
227 MTK_ETHTOOL_STAT(tx_collisions),
228 MTK_ETHTOOL_STAT(rx_bytes),
229 MTK_ETHTOOL_STAT(rx_packets),
230 MTK_ETHTOOL_STAT(rx_overflow),
231 MTK_ETHTOOL_STAT(rx_fcs_errors),
232 MTK_ETHTOOL_STAT(rx_short_errors),
233 MTK_ETHTOOL_STAT(rx_long_errors),
234 MTK_ETHTOOL_STAT(rx_checksum_errors),
235 MTK_ETHTOOL_STAT(rx_flow_control_packets),
236};
237
238static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800239 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
240 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800241 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
242 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800243 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
244 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
245 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
246 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
247 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
248 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
249 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
250 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
251 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800252};
253
254void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
255{
256 __raw_writel(val, eth->base + reg);
257}
258
259u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
260{
261 return __raw_readl(eth->base + reg);
262}
263
264u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
265{
266 u32 val;
267
268 val = mtk_r32(eth, reg);
269 val &= ~mask;
270 val |= set;
271 mtk_w32(eth, val, reg);
272 return reg;
273}
274
275static int mtk_mdio_busy_wait(struct mtk_eth *eth)
276{
277 unsigned long t_start = jiffies;
278
279 while (1) {
280 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
281 return 0;
282 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
283 break;
developerc4671b22021-05-28 13:16:42 +0800284 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800285 }
286
287 dev_err(eth->dev, "mdio: MDIO timeout\n");
288 return -1;
289}
290
developer599cda42022-05-24 15:13:31 +0800291u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
292 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800293{
294 if (mtk_mdio_busy_wait(eth))
295 return -1;
296
297 write_data &= 0xffff;
298
developer599cda42022-05-24 15:13:31 +0800299 if (phy_reg & MII_ADDR_C45) {
300 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
301 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
302 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
303 MTK_PHY_IAC);
304
305 if (mtk_mdio_busy_wait(eth))
306 return -1;
307
308 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
309 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
310 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
311 MTK_PHY_IAC);
312 } else {
313 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
314 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
315 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
316 MTK_PHY_IAC);
317 }
developerfd40db22021-04-29 10:08:25 +0800318
319 if (mtk_mdio_busy_wait(eth))
320 return -1;
321
322 return 0;
323}
324
developer599cda42022-05-24 15:13:31 +0800325u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800326{
327 u32 d;
328
329 if (mtk_mdio_busy_wait(eth))
330 return 0xffff;
331
developer599cda42022-05-24 15:13:31 +0800332 if (phy_reg & MII_ADDR_C45) {
333 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
334 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
335 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
336 MTK_PHY_IAC);
337
338 if (mtk_mdio_busy_wait(eth))
339 return 0xffff;
340
341 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
342 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
343 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
344 MTK_PHY_IAC);
345 } else {
346 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
347 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
348 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
349 MTK_PHY_IAC);
350 }
developerfd40db22021-04-29 10:08:25 +0800351
352 if (mtk_mdio_busy_wait(eth))
353 return 0xffff;
354
355 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
356
357 return d;
358}
359
360static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
361 int phy_reg, u16 val)
362{
363 struct mtk_eth *eth = bus->priv;
364
365 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
366}
367
368static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
369{
370 struct mtk_eth *eth = bus->priv;
371
372 return _mtk_mdio_read(eth, phy_addr, phy_reg);
373}
374
developerabeadd52022-08-15 11:26:44 +0800375static int mtk_mdio_reset(struct mii_bus *bus)
376{
377 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
378 * we just need to wait until device ready.
379 */
380 mdelay(20);
381
382 return 0;
383}
384
developerfd40db22021-04-29 10:08:25 +0800385static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
386 phy_interface_t interface)
387{
developer543e7922022-12-01 11:24:47 +0800388 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800389
390 /* Check DDR memory type.
391 * Currently TRGMII mode with DDR2 memory is not supported.
392 */
393 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
394 if (interface == PHY_INTERFACE_MODE_TRGMII &&
395 val & SYSCFG_DRAM_TYPE_DDR2) {
396 dev_err(eth->dev,
397 "TRGMII mode with DDR2 memory is not supported!\n");
398 return -EOPNOTSUPP;
399 }
400
401 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
402 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
403
404 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
405 ETHSYS_TRGMII_MT7621_MASK, val);
406
407 return 0;
408}
409
410static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
411 phy_interface_t interface, int speed)
412{
413 u32 val;
414 int ret;
415
416 if (interface == PHY_INTERFACE_MODE_TRGMII) {
417 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
418 val = 500000000;
419 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
420 if (ret)
421 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
422 return;
423 }
424
425 val = (speed == SPEED_1000) ?
426 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
427 mtk_w32(eth, val, INTF_MODE);
428
429 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
430 ETHSYS_TRGMII_CLK_SEL362_5,
431 ETHSYS_TRGMII_CLK_SEL362_5);
432
433 val = (speed == SPEED_1000) ? 250000000 : 500000000;
434 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
435 if (ret)
436 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
437
438 val = (speed == SPEED_1000) ?
439 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
440 mtk_w32(eth, val, TRGMII_RCK_CTRL);
441
442 val = (speed == SPEED_1000) ?
443 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
444 mtk_w32(eth, val, TRGMII_TCK_CTRL);
445}
446
developer089e8852022-09-28 14:43:46 +0800447static void mtk_setup_bridge_switch(struct mtk_eth *eth)
448{
449 int val;
450
451 /* Force Port1 XGMAC Link Up */
452 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800453 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800454 MTK_XGMAC_STS(MTK_GMAC1_ID));
455
456 /* Adjust GSW bridge IPG to 11*/
457 val = mtk_r32(eth, MTK_GSW_CFG);
458 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
459 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
460 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
461 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800462}
463
developera7570e72023-05-09 17:06:42 +0800464static bool mtk_check_gmac23_idle(struct mtk_mac *mac)
465{
466 u32 mac_fsm, gdm_fsm;
467
468 mac_fsm = mtk_r32(mac->hw, MTK_MAC_FSM(mac->id));
469
470 switch (mac->id) {
471 case MTK_GMAC2_ID:
472 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM2_FSM);
473 break;
474 case MTK_GMAC3_ID:
475 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM3_FSM);
476 break;
477 };
478
479 if ((mac_fsm & 0xFFFF0000) == 0x01010000 &&
480 (gdm_fsm & 0xFFFF0000) == 0x00000000)
481 return true;
482
483 return false;
484}
485
developer9b725932022-11-24 16:25:56 +0800486static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
487{
488 struct mtk_eth *eth = mac->hw;
489 u32 mcr, mcr_cur;
490 u32 val;
491
492 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
493 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
494
495 if (enable) {
496 mac->tx_lpi_enabled = 1;
497
498 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
499 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
500 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
501 mac->tx_lpi_timer) |
502 FIELD_PREP(MAC_EEE_RESV0, 14);
503 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
504
505 switch (mac->speed) {
506 case SPEED_1000:
507 mcr |= MAC_MCR_FORCE_EEE1000;
508 break;
509 case SPEED_100:
510 mcr |= MAC_MCR_FORCE_EEE100;
511 break;
512 };
513 } else {
514 mac->tx_lpi_enabled = 0;
515
516 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
517 }
518
519 /* Only update control register when needed! */
520 if (mcr != mcr_cur)
521 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
522}
523
developer0fef5222023-04-26 14:48:31 +0800524static int mtk_get_hwver(struct mtk_eth *eth)
525{
526 struct device_node *np;
527 struct regmap *hwver;
528 u32 info = 0;
529
530 eth->hwver = MTK_HWID_V1;
531
532 np = of_parse_phandle(eth->dev->of_node, "mediatek,hwver", 0);
533 if (!np)
534 return -EINVAL;
535
536 hwver = syscon_node_to_regmap(np);
537 if (IS_ERR(hwver))
538 return PTR_ERR(hwver);
539
540 regmap_read(hwver, 0x8, &info);
541
542 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
543 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_3, info);
544 else
545 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_1_2, info);
546
547 of_node_put(np);
548
549 return 0;
550}
551
developer4e8a3fd2023-04-10 18:05:44 +0800552static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
553 phy_interface_t interface)
554{
555 struct mtk_mac *mac = container_of(config, struct mtk_mac,
556 phylink_config);
557 struct mtk_eth *eth = mac->hw;
558 unsigned int sid;
559
560 if (interface == PHY_INTERFACE_MODE_SGMII ||
561 phy_interface_mode_is_8023z(interface)) {
562 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
563 0 : mtk_mac2xgmii_id(eth, mac->id);
564
565 return mtk_sgmii_select_pcs(eth->sgmii, sid);
566 } else if (interface == PHY_INTERFACE_MODE_USXGMII ||
567 interface == PHY_INTERFACE_MODE_10GKR ||
568 interface == PHY_INTERFACE_MODE_5GBASER) {
569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
570 mac->id != MTK_GMAC1_ID) {
571 sid = mtk_mac2xgmii_id(eth, mac->id);
572
573 return mtk_usxgmii_select_pcs(eth->usxgmii, sid);
574 }
575 }
576
577 return NULL;
578}
579
developerfd40db22021-04-29 10:08:25 +0800580static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
581 const struct phylink_link_state *state)
582{
583 struct mtk_mac *mac = container_of(config, struct mtk_mac,
584 phylink_config);
585 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800586 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800587 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800588 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800589
590 /* MT76x8 has no hardware settings between for the MAC */
591 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
592 mac->interface != state->interface) {
593 /* Setup soc pin functions */
594 switch (state->interface) {
595 case PHY_INTERFACE_MODE_TRGMII:
596 if (mac->id)
597 goto err_phy;
598 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
599 MTK_GMAC1_TRGMII))
600 goto err_phy;
601 /* fall through */
602 case PHY_INTERFACE_MODE_RGMII_TXID:
603 case PHY_INTERFACE_MODE_RGMII_RXID:
604 case PHY_INTERFACE_MODE_RGMII_ID:
605 case PHY_INTERFACE_MODE_RGMII:
606 case PHY_INTERFACE_MODE_MII:
607 case PHY_INTERFACE_MODE_REVMII:
608 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800609 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800610 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
611 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
612 if (err)
613 goto init_err;
614 }
615 break;
616 case PHY_INTERFACE_MODE_1000BASEX:
617 case PHY_INTERFACE_MODE_2500BASEX:
618 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800619 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800620 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
621 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
622 if (err)
623 goto init_err;
624 }
625 break;
626 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800627 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800628 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
629 err = mtk_gmac_gephy_path_setup(eth, mac->id);
630 if (err)
631 goto init_err;
632 }
633 break;
developer30e13e72022-11-03 10:21:24 +0800634 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800635 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800636 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
637 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
638 if (err)
639 goto init_err;
640 }
641 break;
developer089e8852022-09-28 14:43:46 +0800642 case PHY_INTERFACE_MODE_USXGMII:
643 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800644 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800645 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800646 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
647 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
648 if (err)
649 goto init_err;
650 }
651 break;
developerfd40db22021-04-29 10:08:25 +0800652 default:
653 goto err_phy;
654 }
655
656 /* Setup clock for 1st gmac */
657 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
658 !phy_interface_mode_is_8023z(state->interface) &&
659 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
660 if (MTK_HAS_CAPS(mac->hw->soc->caps,
661 MTK_TRGMII_MT7621_CLK)) {
662 if (mt7621_gmac0_rgmii_adjust(mac->hw,
663 state->interface))
664 goto err_phy;
665 } else {
666 mtk_gmac0_rgmii_adjust(mac->hw,
667 state->interface,
668 state->speed);
669
670 /* mt7623_pad_clk_setup */
671 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
672 mtk_w32(mac->hw,
673 TD_DM_DRVP(8) | TD_DM_DRVN(8),
674 TRGMII_TD_ODT(i));
675
676 /* Assert/release MT7623 RXC reset */
677 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
678 TRGMII_RCK_CTRL);
679 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
680 }
681 }
682
683 ge_mode = 0;
684 switch (state->interface) {
685 case PHY_INTERFACE_MODE_MII:
686 case PHY_INTERFACE_MODE_GMII:
687 ge_mode = 1;
688 break;
689 case PHY_INTERFACE_MODE_REVMII:
690 ge_mode = 2;
691 break;
692 case PHY_INTERFACE_MODE_RMII:
693 if (mac->id)
694 goto err_phy;
695 ge_mode = 3;
696 break;
697 default:
698 break;
699 }
700
701 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800702 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800703 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
704 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
705 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
706 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800707 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800708
709 mac->interface = state->interface;
710 }
711
712 /* SGMII */
713 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
714 phy_interface_mode_is_8023z(state->interface)) {
715 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
716 * being setup done.
717 */
developerd82e8372022-02-09 15:00:09 +0800718 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800719 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
720
721 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
722 SYSCFG0_SGMII_MASK,
723 ~(u32)SYSCFG0_SGMII_MASK);
724
725 /* Decide how GMAC and SGMIISYS be mapped */
726 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
727 0 : mac->id;
728
developer4e8a3fd2023-04-10 18:05:44 +0800729 /* Save the syscfg0 value for mac_finish */
730 mac->syscfg0 = val;
developerd82e8372022-02-09 15:00:09 +0800731 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800732 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800733 state->interface == PHY_INTERFACE_MODE_10GKR ||
734 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer4e8a3fd2023-04-10 18:05:44 +0800735 /* Nothing to do */
developerfd40db22021-04-29 10:08:25 +0800736 } else if (phylink_autoneg_inband(mode)) {
737 dev_err(eth->dev,
738 "In-band mode not supported in non SGMII mode!\n");
739 return;
740 }
741
742 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800743 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800744 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
745 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800746
developer089e8852022-09-28 14:43:46 +0800747 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
748 switch (mac->id) {
749 case MTK_GMAC1_ID:
750 mtk_setup_bridge_switch(eth);
751 break;
developer2b9bc722023-03-09 11:48:44 +0800752 case MTK_GMAC2_ID:
753 force_link = (mac->interface ==
754 PHY_INTERFACE_MODE_XGMII) ?
755 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
756 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
757 mtk_w32(eth, val | force_link,
758 MTK_XGMAC_STS(mac->id));
759 break;
developer089e8852022-09-28 14:43:46 +0800760 case MTK_GMAC3_ID:
761 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800762 mtk_w32(eth,
763 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800764 MTK_XGMAC_STS(mac->id));
765 break;
766 }
767 }
developer82eae452023-02-13 10:04:09 +0800768 } else if (mac->type == MTK_GDM_TYPE) {
769 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
770 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
771 MTK_GDMA_EG_CTRL(mac->id));
772
773 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
774 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800775 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800776 case MTK_GMAC3_ID:
777 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800778 mtk_w32(eth,
779 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800780 MTK_XGMAC_STS(mac->id));
781 break;
782 }
783 }
784
developer4e8a3fd2023-04-10 18:05:44 +0800785 /* FIXME: In current hardware design, we have to reset FE
786 * when swtiching XGDM to GDM. Therefore, here trigger an SER
787 * to let GDM go back to the initial state.
788 */
developera7570e72023-05-09 17:06:42 +0800789 if (mac->type != mac_type && !mtk_check_gmac23_idle(mac)) {
790 if (!test_bit(MTK_RESETTING, &mac->hw->state)) {
developer82eae452023-02-13 10:04:09 +0800791 atomic_inc(&force);
792 schedule_work(&eth->pending_work);
developera7570e72023-05-09 17:06:42 +0800793 }
developer82eae452023-02-13 10:04:09 +0800794 }
developerfd40db22021-04-29 10:08:25 +0800795 }
796
developerfd40db22021-04-29 10:08:25 +0800797 return;
798
799err_phy:
800 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
801 mac->id, phy_modes(state->interface));
802 return;
803
804init_err:
805 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
806 mac->id, phy_modes(state->interface), err);
807}
808
developer4e8a3fd2023-04-10 18:05:44 +0800809static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
810 phy_interface_t interface)
811{
812 struct mtk_mac *mac = container_of(config, struct mtk_mac,
813 phylink_config);
814 struct mtk_eth *eth = mac->hw;
815
816 /* Enable SGMII */
817 if (interface == PHY_INTERFACE_MODE_SGMII ||
818 phy_interface_mode_is_8023z(interface))
819 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
820 SYSCFG0_SGMII_MASK, mac->syscfg0);
821
822 return 0;
823}
824
developer089e8852022-09-28 14:43:46 +0800825static int mtk_mac_pcs_get_state(struct phylink_config *config,
826 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800827{
828 struct mtk_mac *mac = container_of(config, struct mtk_mac,
829 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800830
developer089e8852022-09-28 14:43:46 +0800831 if (mac->type == MTK_XGDM_TYPE) {
832 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800833
developer089e8852022-09-28 14:43:46 +0800834 if (mac->id == MTK_GMAC2_ID)
835 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800836
developer4e8a3fd2023-04-10 18:05:44 +0800837 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800838
839 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
840 case 0:
841 state->speed = SPEED_10000;
842 break;
843 case 1:
844 state->speed = SPEED_5000;
845 break;
846 case 2:
847 state->speed = SPEED_2500;
848 break;
849 case 3:
850 state->speed = SPEED_1000;
851 break;
852 }
853
developer82eae452023-02-13 10:04:09 +0800854 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800855 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
856 } else if (mac->type == MTK_GDM_TYPE) {
857 struct mtk_eth *eth = mac->hw;
developer4e8a3fd2023-04-10 18:05:44 +0800858 struct mtk_sgmii *ss = eth->sgmii;
developer089e8852022-09-28 14:43:46 +0800859 u32 id = mtk_mac2xgmii_id(eth, mac->id);
860 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer38afb1a2023-04-17 09:57:27 +0800861 u32 bm, adv, rgc3, sgm_mode;
developer089e8852022-09-28 14:43:46 +0800862
developer82eae452023-02-13 10:04:09 +0800863 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800864
developer38afb1a2023-04-17 09:57:27 +0800865 regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm);
866 if (bm & SGMII_AN_ENABLE) {
developer4e8a3fd2023-04-10 18:05:44 +0800867 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800868 SGMSYS_PCS_ADVERTISE, &adv);
developer089e8852022-09-28 14:43:46 +0800869
developer38afb1a2023-04-17 09:57:27 +0800870 phylink_mii_c22_pcs_decode_state(
871 state,
872 FIELD_GET(SGMII_BMSR, bm),
873 FIELD_GET(SGMII_LPA, adv));
developer089e8852022-09-28 14:43:46 +0800874 } else {
developer38afb1a2023-04-17 09:57:27 +0800875 state->link = !!(bm & SGMII_LINK_STATYS);
developer089e8852022-09-28 14:43:46 +0800876
developer38afb1a2023-04-17 09:57:27 +0800877 regmap_read(ss->pcs[id].regmap,
878 SGMSYS_SGMII_MODE, &sgm_mode);
developer089e8852022-09-28 14:43:46 +0800879
developer38afb1a2023-04-17 09:57:27 +0800880 switch (sgm_mode & SGMII_SPEED_MASK) {
881 case SGMII_SPEED_10:
developer089e8852022-09-28 14:43:46 +0800882 state->speed = SPEED_10;
883 break;
developer38afb1a2023-04-17 09:57:27 +0800884 case SGMII_SPEED_100:
developer089e8852022-09-28 14:43:46 +0800885 state->speed = SPEED_100;
886 break;
developer38afb1a2023-04-17 09:57:27 +0800887 case SGMII_SPEED_1000:
developer4e8a3fd2023-04-10 18:05:44 +0800888 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800889 ss->pcs[id].ana_rgc3, &rgc3);
890 rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3);
developer4e8a3fd2023-04-10 18:05:44 +0800891 state->speed = rgc3 ? SPEED_2500 : SPEED_1000;
developer089e8852022-09-28 14:43:46 +0800892 break;
893 }
developer38afb1a2023-04-17 09:57:27 +0800894
895 if (sgm_mode & SGMII_DUPLEX_HALF)
896 state->duplex = DUPLEX_HALF;
897 else
898 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800899 }
900
901 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
902 if (pmsr & MAC_MSR_RX_FC)
903 state->pause |= MLO_PAUSE_RX;
904 if (pmsr & MAC_MSR_TX_FC)
905 state->pause |= MLO_PAUSE_TX;
906 }
developerfd40db22021-04-29 10:08:25 +0800907
908 return 1;
909}
910
developerfd40db22021-04-29 10:08:25 +0800911static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
912 phy_interface_t interface)
913{
914 struct mtk_mac *mac = container_of(config, struct mtk_mac,
915 phylink_config);
developer089e8852022-09-28 14:43:46 +0800916 u32 mcr;
917
918 if (mac->type == MTK_GDM_TYPE) {
919 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
920 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
921 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
922 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
923 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800924
developer089e8852022-09-28 14:43:46 +0800925 mcr &= 0xfffffff0;
926 mcr |= XMAC_MCR_TRX_DISABLE;
927 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
928 }
developerfd40db22021-04-29 10:08:25 +0800929}
930
931static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
932 phy_interface_t interface,
933 struct phy_device *phy)
934{
935 struct mtk_mac *mac = container_of(config, struct mtk_mac,
936 phylink_config);
developer089e8852022-09-28 14:43:46 +0800937 u32 mcr, mcr_cur;
938
developer9b725932022-11-24 16:25:56 +0800939 mac->speed = speed;
940
developer089e8852022-09-28 14:43:46 +0800941 if (mac->type == MTK_GDM_TYPE) {
942 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
943 mcr = mcr_cur;
944 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
945 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
946 MAC_MCR_FORCE_RX_FC);
947 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
948 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
949
950 /* Configure speed */
951 switch (speed) {
952 case SPEED_2500:
953 case SPEED_1000:
954 mcr |= MAC_MCR_SPEED_1000;
955 break;
956 case SPEED_100:
957 mcr |= MAC_MCR_SPEED_100;
958 break;
959 }
960
961 /* Configure duplex */
962 if (duplex == DUPLEX_FULL)
963 mcr |= MAC_MCR_FORCE_DPX;
964
965 /* Configure pause modes -
966 * phylink will avoid these for half duplex
967 */
968 if (tx_pause)
969 mcr |= MAC_MCR_FORCE_TX_FC;
970 if (rx_pause)
971 mcr |= MAC_MCR_FORCE_RX_FC;
972
973 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
974
975 /* Only update control register when needed! */
976 if (mcr != mcr_cur)
977 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800978
979 if (mode == MLO_AN_PHY && phy)
980 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800981 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
982 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
983
984 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
985 /* Configure pause modes -
986 * phylink will avoid these for half duplex
987 */
988 if (tx_pause)
989 mcr |= XMAC_MCR_FORCE_TX_FC;
990 if (rx_pause)
991 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800992
developer089e8852022-09-28 14:43:46 +0800993 mcr &= ~(XMAC_MCR_TRX_DISABLE);
994 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
995 }
developerfd40db22021-04-29 10:08:25 +0800996}
997
998static void mtk_validate(struct phylink_config *config,
999 unsigned long *supported,
1000 struct phylink_link_state *state)
1001{
1002 struct mtk_mac *mac = container_of(config, struct mtk_mac,
1003 phylink_config);
1004 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1005
1006 if (state->interface != PHY_INTERFACE_MODE_NA &&
1007 state->interface != PHY_INTERFACE_MODE_MII &&
1008 state->interface != PHY_INTERFACE_MODE_GMII &&
1009 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
1010 phy_interface_mode_is_rgmii(state->interface)) &&
1011 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
1012 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
1013 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
1014 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +08001015 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +08001016 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
1017 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +08001018 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1019 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
1020 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1021 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +08001022 linkmode_zero(supported);
1023 return;
1024 }
1025
1026 phylink_set_port_modes(mask);
1027 phylink_set(mask, Autoneg);
1028
1029 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +08001030 case PHY_INTERFACE_MODE_USXGMII:
1031 case PHY_INTERFACE_MODE_10GKR:
1032 phylink_set(mask, 10000baseKR_Full);
1033 phylink_set(mask, 10000baseT_Full);
1034 phylink_set(mask, 10000baseCR_Full);
1035 phylink_set(mask, 10000baseSR_Full);
1036 phylink_set(mask, 10000baseLR_Full);
1037 phylink_set(mask, 10000baseLRM_Full);
1038 phylink_set(mask, 10000baseER_Full);
1039 phylink_set(mask, 100baseT_Half);
1040 phylink_set(mask, 100baseT_Full);
1041 phylink_set(mask, 1000baseT_Half);
1042 phylink_set(mask, 1000baseT_Full);
1043 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +08001044 phylink_set(mask, 2500baseT_Full);
1045 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001046 break;
developerfd40db22021-04-29 10:08:25 +08001047 case PHY_INTERFACE_MODE_TRGMII:
1048 phylink_set(mask, 1000baseT_Full);
1049 break;
developer30e13e72022-11-03 10:21:24 +08001050 case PHY_INTERFACE_MODE_XGMII:
1051 /* fall through */
developerfd40db22021-04-29 10:08:25 +08001052 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +08001053 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +08001054 /* fall through; */
1055 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +08001056 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001057 phylink_set(mask, 2500baseT_Full);
1058 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001059 case PHY_INTERFACE_MODE_GMII:
1060 case PHY_INTERFACE_MODE_RGMII:
1061 case PHY_INTERFACE_MODE_RGMII_ID:
1062 case PHY_INTERFACE_MODE_RGMII_RXID:
1063 case PHY_INTERFACE_MODE_RGMII_TXID:
1064 phylink_set(mask, 1000baseT_Half);
1065 /* fall through */
1066 case PHY_INTERFACE_MODE_SGMII:
1067 phylink_set(mask, 1000baseT_Full);
1068 phylink_set(mask, 1000baseX_Full);
1069 /* fall through */
1070 case PHY_INTERFACE_MODE_MII:
1071 case PHY_INTERFACE_MODE_RMII:
1072 case PHY_INTERFACE_MODE_REVMII:
1073 case PHY_INTERFACE_MODE_NA:
1074 default:
1075 phylink_set(mask, 10baseT_Half);
1076 phylink_set(mask, 10baseT_Full);
1077 phylink_set(mask, 100baseT_Half);
1078 phylink_set(mask, 100baseT_Full);
1079 break;
1080 }
1081
1082 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001083
1084 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1085 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001086 phylink_set(mask, 10000baseT_Full);
developer3ef64802023-05-10 10:48:43 +08001087 phylink_set(mask, 10000baseCR_Full);
developer089e8852022-09-28 14:43:46 +08001088 phylink_set(mask, 10000baseSR_Full);
1089 phylink_set(mask, 10000baseLR_Full);
1090 phylink_set(mask, 10000baseLRM_Full);
1091 phylink_set(mask, 10000baseER_Full);
1092 phylink_set(mask, 1000baseKX_Full);
1093 phylink_set(mask, 1000baseT_Full);
1094 phylink_set(mask, 1000baseX_Full);
1095 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001096 phylink_set(mask, 2500baseT_Full);
1097 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001098 }
developerfd40db22021-04-29 10:08:25 +08001099 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1100 phylink_set(mask, 1000baseT_Full);
1101 phylink_set(mask, 1000baseX_Full);
1102 phylink_set(mask, 2500baseX_Full);
1103 }
1104 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1105 phylink_set(mask, 1000baseT_Full);
1106 phylink_set(mask, 1000baseT_Half);
1107 phylink_set(mask, 1000baseX_Full);
1108 }
1109 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1110 phylink_set(mask, 1000baseT_Full);
1111 phylink_set(mask, 1000baseT_Half);
1112 }
1113 }
1114
developer30e13e72022-11-03 10:21:24 +08001115 if (mac->type == MTK_XGDM_TYPE) {
1116 phylink_clear(mask, 10baseT_Half);
1117 phylink_clear(mask, 100baseT_Half);
1118 phylink_clear(mask, 1000baseT_Half);
1119 }
1120
developerfd40db22021-04-29 10:08:25 +08001121 phylink_set(mask, Pause);
1122 phylink_set(mask, Asym_Pause);
1123
1124 linkmode_and(supported, supported, mask);
1125 linkmode_and(state->advertising, state->advertising, mask);
1126
1127 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1128 * to advertise both, only report advertising at 2500BaseX.
1129 */
1130 phylink_helper_basex_speed(state);
1131}
1132
1133static const struct phylink_mac_ops mtk_phylink_ops = {
1134 .validate = mtk_validate,
developer4e8a3fd2023-04-10 18:05:44 +08001135 .mac_select_pcs = mtk_mac_select_pcs,
developer089e8852022-09-28 14:43:46 +08001136 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001137 .mac_config = mtk_mac_config,
developer4e8a3fd2023-04-10 18:05:44 +08001138 .mac_finish = mtk_mac_finish,
developerfd40db22021-04-29 10:08:25 +08001139 .mac_link_down = mtk_mac_link_down,
1140 .mac_link_up = mtk_mac_link_up,
1141};
1142
developerc4d8da72023-03-16 14:37:28 +08001143static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001144{
1145 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001146 int max_clk = 2500000, divider;
developer778e4122023-04-20 16:09:32 +08001147 int ret = 0;
developerc8acd8d2022-11-10 09:07:10 +08001148 u32 val;
developerfd40db22021-04-29 10:08:25 +08001149
1150 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1151 if (!mii_np) {
1152 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1153 return -ENODEV;
1154 }
1155
1156 if (!of_device_is_available(mii_np)) {
1157 ret = -ENODEV;
1158 goto err_put_node;
1159 }
1160
developerc4d8da72023-03-16 14:37:28 +08001161 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1162 if (val > MDC_MAX_FREQ ||
1163 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1164 dev_err(eth->dev, "MDIO clock frequency out of range");
1165 ret = -EINVAL;
1166 goto err_put_node;
1167 }
developerc8acd8d2022-11-10 09:07:10 +08001168 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001169 }
developerc8acd8d2022-11-10 09:07:10 +08001170
developerc4d8da72023-03-16 14:37:28 +08001171 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001172
1173 /* Configure MDC Turbo Mode */
1174 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1175 val = mtk_r32(eth, MTK_MAC_MISC);
1176 val |= MISC_MDC_TURBO;
1177 mtk_w32(eth, val, MTK_MAC_MISC);
1178 } else {
1179 val = mtk_r32(eth, MTK_PPSC);
1180 val |= PPSC_MDC_TURBO;
1181 mtk_w32(eth, val, MTK_PPSC);
1182 }
1183
1184 /* Configure MDC Divider */
1185 val = mtk_r32(eth, MTK_PPSC);
1186 val &= ~PPSC_MDC_CFG;
1187 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1188 mtk_w32(eth, val, MTK_PPSC);
1189
developerc4d8da72023-03-16 14:37:28 +08001190 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1191
1192err_put_node:
1193 of_node_put(mii_np);
1194 return ret;
1195}
1196
1197static int mtk_mdio_init(struct mtk_eth *eth)
1198{
1199 struct device_node *mii_np;
1200 int ret;
1201
1202 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1203 if (!mii_np) {
1204 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1205 return -ENODEV;
1206 }
1207
1208 if (!of_device_is_available(mii_np)) {
1209 ret = -ENODEV;
1210 goto err_put_node;
1211 }
1212
1213 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1214 if (!eth->mii_bus) {
1215 ret = -ENOMEM;
1216 goto err_put_node;
1217 }
1218
1219 eth->mii_bus->name = "mdio";
1220 eth->mii_bus->read = mtk_mdio_read;
1221 eth->mii_bus->write = mtk_mdio_write;
1222 eth->mii_bus->reset = mtk_mdio_reset;
1223 eth->mii_bus->priv = eth;
1224 eth->mii_bus->parent = eth->dev;
1225
1226 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1227 ret = -ENOMEM;
1228 goto err_put_node;
1229 }
developerc8acd8d2022-11-10 09:07:10 +08001230
developerfd40db22021-04-29 10:08:25 +08001231 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1232
1233err_put_node:
1234 of_node_put(mii_np);
1235 return ret;
1236}
1237
1238static void mtk_mdio_cleanup(struct mtk_eth *eth)
1239{
1240 if (!eth->mii_bus)
1241 return;
1242
1243 mdiobus_unregister(eth->mii_bus);
1244}
1245
1246static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1247{
1248 unsigned long flags;
1249 u32 val;
1250
1251 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001252 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1253 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001254 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1255}
1256
1257static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1258{
1259 unsigned long flags;
1260 u32 val;
1261
1262 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001263 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1264 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001265 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1266}
1267
1268static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1269{
1270 unsigned long flags;
1271 u32 val;
1272
1273 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001274 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1275 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001276 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1277}
1278
1279static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1280{
1281 unsigned long flags;
1282 u32 val;
1283
1284 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001285 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1286 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001287 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1288}
1289
1290static int mtk_set_mac_address(struct net_device *dev, void *p)
1291{
1292 int ret = eth_mac_addr(dev, p);
1293 struct mtk_mac *mac = netdev_priv(dev);
1294 struct mtk_eth *eth = mac->hw;
1295 const char *macaddr = dev->dev_addr;
1296
1297 if (ret)
1298 return ret;
1299
1300 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1301 return -EBUSY;
1302
1303 spin_lock_bh(&mac->hw->page_lock);
1304 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1305 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1306 MT7628_SDM_MAC_ADRH);
1307 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1308 (macaddr[4] << 8) | macaddr[5],
1309 MT7628_SDM_MAC_ADRL);
1310 } else {
1311 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1312 MTK_GDMA_MAC_ADRH(mac->id));
1313 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1314 (macaddr[4] << 8) | macaddr[5],
1315 MTK_GDMA_MAC_ADRL(mac->id));
1316 }
1317 spin_unlock_bh(&mac->hw->page_lock);
1318
1319 return 0;
1320}
1321
1322void mtk_stats_update_mac(struct mtk_mac *mac)
1323{
developer089e8852022-09-28 14:43:46 +08001324 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001325 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001326 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001327 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001328 u64 stats;
1329
developerfd40db22021-04-29 10:08:25 +08001330 u64_stats_update_begin(&hw_stats->syncp);
1331
developer68ce74f2023-01-03 16:11:57 +08001332 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1333 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001334 if (stats)
1335 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001336 hw_stats->rx_packets +=
1337 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1338 hw_stats->rx_overflow +=
1339 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1340 hw_stats->rx_fcs_errors +=
1341 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1342 hw_stats->rx_short_errors +=
1343 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1344 hw_stats->rx_long_errors +=
1345 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1346 hw_stats->rx_checksum_errors +=
1347 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001348 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001349 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001350
1351 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001352 hw_stats->tx_skip +=
1353 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1354 hw_stats->tx_collisions +=
1355 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1356 hw_stats->tx_bytes +=
1357 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1358 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001359 if (stats)
1360 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001361 hw_stats->tx_packets +=
1362 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001363 } else {
developer68ce74f2023-01-03 16:11:57 +08001364 hw_stats->tx_skip +=
1365 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1366 hw_stats->tx_collisions +=
1367 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1368 hw_stats->tx_bytes +=
1369 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1370 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001371 if (stats)
1372 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001373 hw_stats->tx_packets +=
1374 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001375 }
developer68ce74f2023-01-03 16:11:57 +08001376
1377 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001378}
1379
1380static void mtk_stats_update(struct mtk_eth *eth)
1381{
1382 int i;
1383
1384 for (i = 0; i < MTK_MAC_COUNT; i++) {
1385 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1386 continue;
1387 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1388 mtk_stats_update_mac(eth->mac[i]);
1389 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1390 }
1391 }
1392}
1393
1394static void mtk_get_stats64(struct net_device *dev,
1395 struct rtnl_link_stats64 *storage)
1396{
1397 struct mtk_mac *mac = netdev_priv(dev);
1398 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1399 unsigned int start;
1400
1401 if (netif_running(dev) && netif_device_present(dev)) {
1402 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1403 mtk_stats_update_mac(mac);
1404 spin_unlock_bh(&hw_stats->stats_lock);
1405 }
1406 }
1407
1408 do {
1409 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1410 storage->rx_packets = hw_stats->rx_packets;
1411 storage->tx_packets = hw_stats->tx_packets;
1412 storage->rx_bytes = hw_stats->rx_bytes;
1413 storage->tx_bytes = hw_stats->tx_bytes;
1414 storage->collisions = hw_stats->tx_collisions;
1415 storage->rx_length_errors = hw_stats->rx_short_errors +
1416 hw_stats->rx_long_errors;
1417 storage->rx_over_errors = hw_stats->rx_overflow;
1418 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1419 storage->rx_errors = hw_stats->rx_checksum_errors;
1420 storage->tx_aborted_errors = hw_stats->tx_skip;
1421 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1422
1423 storage->tx_errors = dev->stats.tx_errors;
1424 storage->rx_dropped = dev->stats.rx_dropped;
1425 storage->tx_dropped = dev->stats.tx_dropped;
1426}
1427
1428static inline int mtk_max_frag_size(int mtu)
1429{
1430 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1431 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1432 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1433
1434 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1435 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1436}
1437
1438static inline int mtk_max_buf_size(int frag_size)
1439{
1440 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1441 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1442
1443 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1444
1445 return buf_size;
1446}
1447
developere9356982022-07-04 09:03:20 +08001448static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1449 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001450{
developerfd40db22021-04-29 10:08:25 +08001451 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001452 if (!(rxd->rxd2 & RX_DMA_DONE))
1453 return false;
1454
1455 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001456 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1457 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001458
developer8ecd51b2023-03-13 11:28:28 +08001459 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001460 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1461 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001462 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001463 }
1464
developerc4671b22021-05-28 13:16:42 +08001465 return true;
developerfd40db22021-04-29 10:08:25 +08001466}
1467
1468/* the qdma core needs scratch memory to be setup */
1469static int mtk_init_fq_dma(struct mtk_eth *eth)
1470{
developere9356982022-07-04 09:03:20 +08001471 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001472 dma_addr_t phy_ring_tail;
1473 int cnt = MTK_DMA_SIZE;
1474 dma_addr_t dma_addr;
1475 int i;
1476
1477 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001478 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001479 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001480 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001481 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001482 } else {
developer089e8852022-09-28 14:43:46 +08001483 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1484 eth->scratch_ring = eth->sram_base;
1485 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1486 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001487 }
1488
1489 if (unlikely(!eth->scratch_ring))
1490 return -ENOMEM;
1491
developere9356982022-07-04 09:03:20 +08001492 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001493 if (unlikely(!eth->scratch_head))
1494 return -ENOMEM;
1495
developer3f28d382023-03-07 16:06:30 +08001496 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001497 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1498 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001499 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001500 return -ENOMEM;
1501
developer8b6f2402022-11-28 13:42:34 +08001502 phy_ring_tail = eth->phy_scratch_ring +
1503 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001504
1505 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001506 struct mtk_tx_dma_v2 *txd;
1507
1508 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1509 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001510 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001511 txd->txd2 = eth->phy_scratch_ring +
1512 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001513
developere9356982022-07-04 09:03:20 +08001514 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1515 txd->txd4 = 0;
1516
developer089e8852022-09-28 14:43:46 +08001517 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1518 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001519 txd->txd5 = 0;
1520 txd->txd6 = 0;
1521 txd->txd7 = 0;
1522 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001523 }
developerfd40db22021-04-29 10:08:25 +08001524 }
1525
developer68ce74f2023-01-03 16:11:57 +08001526 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1527 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1528 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1529 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001530
1531 return 0;
1532}
1533
1534static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1535{
developere9356982022-07-04 09:03:20 +08001536 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001537}
1538
1539static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001540 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001541{
developere9356982022-07-04 09:03:20 +08001542 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001543
1544 return &ring->buf[idx];
1545}
1546
1547static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001548 void *dma)
developerfd40db22021-04-29 10:08:25 +08001549{
1550 return ring->dma_pdma - ring->dma + dma;
1551}
1552
developere9356982022-07-04 09:03:20 +08001553static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001554{
developere9356982022-07-04 09:03:20 +08001555 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001556}
1557
developerc4671b22021-05-28 13:16:42 +08001558static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1559 bool napi)
developerfd40db22021-04-29 10:08:25 +08001560{
1561 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1562 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001563 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001564 dma_unmap_addr(tx_buf, dma_addr0),
1565 dma_unmap_len(tx_buf, dma_len0),
1566 DMA_TO_DEVICE);
1567 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001568 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001569 dma_unmap_addr(tx_buf, dma_addr0),
1570 dma_unmap_len(tx_buf, dma_len0),
1571 DMA_TO_DEVICE);
1572 }
1573 } else {
1574 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001575 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001576 dma_unmap_addr(tx_buf, dma_addr0),
1577 dma_unmap_len(tx_buf, dma_len0),
1578 DMA_TO_DEVICE);
1579 }
1580
1581 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001582 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001583 dma_unmap_addr(tx_buf, dma_addr1),
1584 dma_unmap_len(tx_buf, dma_len1),
1585 DMA_TO_DEVICE);
1586 }
1587 }
1588
1589 tx_buf->flags = 0;
1590 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001591 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1592 if (napi)
1593 napi_consume_skb(tx_buf->skb, napi);
1594 else
1595 dev_kfree_skb_any(tx_buf->skb);
1596 }
developerfd40db22021-04-29 10:08:25 +08001597 tx_buf->skb = NULL;
1598}
1599
1600static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1601 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1602 size_t size, int idx)
1603{
1604 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1605 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1606 dma_unmap_len_set(tx_buf, dma_len0, size);
1607 } else {
1608 if (idx & 1) {
1609 txd->txd3 = mapped_addr;
1610 txd->txd2 |= TX_DMA_PLEN1(size);
1611 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1612 dma_unmap_len_set(tx_buf, dma_len1, size);
1613 } else {
1614 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1615 txd->txd1 = mapped_addr;
1616 txd->txd2 = TX_DMA_PLEN0(size);
1617 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1618 dma_unmap_len_set(tx_buf, dma_len0, size);
1619 }
1620 }
1621}
1622
developere9356982022-07-04 09:03:20 +08001623static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1624 struct mtk_tx_dma_desc_info *info)
1625{
1626 struct mtk_mac *mac = netdev_priv(dev);
1627 struct mtk_eth *eth = mac->hw;
1628 struct mtk_tx_dma *desc = txd;
1629 u32 data;
1630
1631 WRITE_ONCE(desc->txd1, info->addr);
1632
1633 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1634 if (info->last)
1635 data |= TX_DMA_LS0;
1636 WRITE_ONCE(desc->txd3, data);
1637
1638 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1639 data |= QID_HIGH_BITS(info->qid);
1640 if (info->first) {
1641 if (info->gso)
1642 data |= TX_DMA_TSO;
1643 /* tx checksum offload */
1644 if (info->csum)
1645 data |= TX_DMA_CHKSUM;
1646 /* vlan header offload */
1647 if (info->vlan)
1648 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1649 }
1650
1651#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1652 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1653 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1654 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1655 }
1656
1657 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1658 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1659#endif
1660 WRITE_ONCE(desc->txd4, data);
1661}
1662
1663static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1664 struct mtk_tx_dma_desc_info *info)
1665{
1666 struct mtk_mac *mac = netdev_priv(dev);
1667 struct mtk_eth *eth = mac->hw;
1668 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001669 u32 data = 0;
1670
1671 if (!info->qid && mac->id)
1672 info->qid = MTK_QDMA_GMAC2_QID;
1673
1674 WRITE_ONCE(desc->txd1, info->addr);
1675
1676 data = TX_DMA_PLEN0(info->size);
1677 if (info->last)
1678 data |= TX_DMA_LS0;
1679 WRITE_ONCE(desc->txd3, data);
1680
1681 data = ((mac->id == MTK_GMAC3_ID) ?
1682 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1683 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1684#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1685 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1686 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1687 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1688 }
1689
1690 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1691 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1692#endif
1693 WRITE_ONCE(desc->txd4, data);
1694
1695 data = 0;
1696 if (info->first) {
1697 if (info->gso)
1698 data |= TX_DMA_TSO_V2;
1699 /* tx checksum offload */
1700 if (info->csum)
1701 data |= TX_DMA_CHKSUM_V2;
1702 }
1703 WRITE_ONCE(desc->txd5, data);
1704
1705 data = 0;
1706 if (info->first && info->vlan)
1707 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1708 WRITE_ONCE(desc->txd6, data);
1709
1710 WRITE_ONCE(desc->txd7, 0);
1711 WRITE_ONCE(desc->txd8, 0);
1712}
1713
1714static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1715 struct mtk_tx_dma_desc_info *info)
1716{
1717 struct mtk_mac *mac = netdev_priv(dev);
1718 struct mtk_eth *eth = mac->hw;
1719 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001720 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001721 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001722
developerce08bca2022-10-06 16:21:13 +08001723 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001724 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001725
developer089e8852022-09-28 14:43:46 +08001726 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1727 TX_DMA_SDP1(info->addr) : 0;
1728
developere9356982022-07-04 09:03:20 +08001729 WRITE_ONCE(desc->txd1, info->addr);
1730
1731 data = TX_DMA_PLEN0(info->size);
1732 if (info->last)
1733 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001734 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001735
developer089e8852022-09-28 14:43:46 +08001736 data = ((mac->id == MTK_GMAC3_ID) ?
1737 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001738 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001739#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1740 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1741 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1742 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1743 }
1744
1745 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1746 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1747#endif
1748 WRITE_ONCE(desc->txd4, data);
1749
1750 data = 0;
1751 if (info->first) {
1752 if (info->gso)
1753 data |= TX_DMA_TSO_V2;
1754 /* tx checksum offload */
1755 if (info->csum)
1756 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001757
1758 if (netdev_uses_dsa(dev))
1759 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001760 }
1761 WRITE_ONCE(desc->txd5, data);
1762
1763 data = 0;
1764 if (info->first && info->vlan)
1765 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1766 WRITE_ONCE(desc->txd6, data);
1767
1768 WRITE_ONCE(desc->txd7, 0);
1769 WRITE_ONCE(desc->txd8, 0);
1770}
1771
1772static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1773 struct mtk_tx_dma_desc_info *info)
1774{
1775 struct mtk_mac *mac = netdev_priv(dev);
1776 struct mtk_eth *eth = mac->hw;
1777
developerce08bca2022-10-06 16:21:13 +08001778 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1779 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1780 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001781 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1782 else
1783 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1784}
1785
developerfd40db22021-04-29 10:08:25 +08001786static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1787 int tx_num, struct mtk_tx_ring *ring, bool gso)
1788{
developere9356982022-07-04 09:03:20 +08001789 struct mtk_tx_dma_desc_info txd_info = {
1790 .size = skb_headlen(skb),
1791 .qid = skb->mark & MTK_QDMA_TX_MASK,
1792 .gso = gso,
1793 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1794 .vlan = skb_vlan_tag_present(skb),
1795 .vlan_tci = skb_vlan_tag_get(skb),
1796 .first = true,
1797 .last = !skb_is_nonlinear(skb),
1798 };
developerfd40db22021-04-29 10:08:25 +08001799 struct mtk_mac *mac = netdev_priv(dev);
1800 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001801 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001802 struct mtk_tx_dma *itxd, *txd;
1803 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1804 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001805 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001806 int k = 0;
1807
developerb3a9e7b2023-02-08 15:18:10 +08001808 if (skb->len < 32) {
1809 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1810 return -ENOMEM;
1811
1812 txd_info.size = skb_headlen(skb);
1813 }
1814
developerfd40db22021-04-29 10:08:25 +08001815 itxd = ring->next_free;
1816 itxd_pdma = qdma_to_pdma(ring, itxd);
1817 if (itxd == ring->last_free)
1818 return -ENOMEM;
1819
developere9356982022-07-04 09:03:20 +08001820 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001821 memset(itx_buf, 0, sizeof(*itx_buf));
1822
developer3f28d382023-03-07 16:06:30 +08001823 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001824 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001825 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001826 return -ENOMEM;
1827
developere9356982022-07-04 09:03:20 +08001828 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1829
developerfd40db22021-04-29 10:08:25 +08001830 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001831 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1832 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1833 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001834 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001835 k++);
1836
developerfd40db22021-04-29 10:08:25 +08001837 /* TX SG offload */
1838 txd = itxd;
1839 txd_pdma = qdma_to_pdma(ring, txd);
1840
developere9356982022-07-04 09:03:20 +08001841 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001842 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1843 unsigned int offset = 0;
1844 int frag_size = skb_frag_size(frag);
1845
1846 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001847 bool new_desc = true;
1848
developere9356982022-07-04 09:03:20 +08001849 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001850 (i & 0x1)) {
1851 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1852 txd_pdma = qdma_to_pdma(ring, txd);
1853 if (txd == ring->last_free)
1854 goto err_dma;
1855
1856 n_desc++;
1857 } else {
1858 new_desc = false;
1859 }
1860
developere9356982022-07-04 09:03:20 +08001861 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1862 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1863 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1864 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1865 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001866 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001867 offset, txd_info.size,
1868 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001869 if (unlikely(dma_mapping_error(eth->dma_dev,
1870 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001871 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001872
developere9356982022-07-04 09:03:20 +08001873 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001874
developere9356982022-07-04 09:03:20 +08001875 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001876 if (new_desc)
1877 memset(tx_buf, 0, sizeof(*tx_buf));
1878 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1879 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001880 tx_buf->flags |=
1881 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1882 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1883 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001884
developere9356982022-07-04 09:03:20 +08001885 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1886 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001887
developere9356982022-07-04 09:03:20 +08001888 frag_size -= txd_info.size;
1889 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001890 }
1891 }
1892
1893 /* store skb to cleanup */
1894 itx_buf->skb = skb;
1895
developere9356982022-07-04 09:03:20 +08001896 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001897 if (k & 0x1)
1898 txd_pdma->txd2 |= TX_DMA_LS0;
1899 else
1900 txd_pdma->txd2 |= TX_DMA_LS1;
1901 }
1902
1903 netdev_sent_queue(dev, skb->len);
1904 skb_tx_timestamp(skb);
1905
1906 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1907 atomic_sub(n_desc, &ring->free_count);
1908
1909 /* make sure that all changes to the dma ring are flushed before we
1910 * continue
1911 */
1912 wmb();
1913
developere9356982022-07-04 09:03:20 +08001914 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001915 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1916 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001917 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001918 } else {
developere9356982022-07-04 09:03:20 +08001919 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001920 ring->dma_size);
1921 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1922 }
1923
1924 return 0;
1925
1926err_dma:
1927 do {
developere9356982022-07-04 09:03:20 +08001928 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001929
1930 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001931 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001932
1933 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001934 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001935 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1936
1937 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1938 itxd_pdma = qdma_to_pdma(ring, itxd);
1939 } while (itxd != txd);
1940
1941 return -ENOMEM;
1942}
1943
1944static inline int mtk_cal_txd_req(struct sk_buff *skb)
1945{
1946 int i, nfrags;
1947 skb_frag_t *frag;
1948
1949 nfrags = 1;
1950 if (skb_is_gso(skb)) {
1951 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1952 frag = &skb_shinfo(skb)->frags[i];
1953 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1954 MTK_TX_DMA_BUF_LEN);
1955 }
1956 } else {
1957 nfrags += skb_shinfo(skb)->nr_frags;
1958 }
1959
1960 return nfrags;
1961}
1962
1963static int mtk_queue_stopped(struct mtk_eth *eth)
1964{
1965 int i;
1966
1967 for (i = 0; i < MTK_MAC_COUNT; i++) {
1968 if (!eth->netdev[i])
1969 continue;
1970 if (netif_queue_stopped(eth->netdev[i]))
1971 return 1;
1972 }
1973
1974 return 0;
1975}
1976
1977static void mtk_wake_queue(struct mtk_eth *eth)
1978{
1979 int i;
1980
1981 for (i = 0; i < MTK_MAC_COUNT; i++) {
1982 if (!eth->netdev[i])
1983 continue;
1984 netif_wake_queue(eth->netdev[i]);
1985 }
1986}
1987
1988static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1989{
1990 struct mtk_mac *mac = netdev_priv(dev);
1991 struct mtk_eth *eth = mac->hw;
1992 struct mtk_tx_ring *ring = &eth->tx_ring;
1993 struct net_device_stats *stats = &dev->stats;
1994 bool gso = false;
1995 int tx_num;
1996
1997 /* normally we can rely on the stack not calling this more than once,
1998 * however we have 2 queues running on the same ring so we need to lock
1999 * the ring access
2000 */
2001 spin_lock(&eth->page_lock);
2002
2003 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2004 goto drop;
2005
2006 tx_num = mtk_cal_txd_req(skb);
2007 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
2008 netif_stop_queue(dev);
2009 netif_err(eth, tx_queued, dev,
2010 "Tx Ring full when queue awake!\n");
2011 spin_unlock(&eth->page_lock);
2012 return NETDEV_TX_BUSY;
2013 }
2014
2015 /* TSO: fill MSS info in tcp checksum field */
2016 if (skb_is_gso(skb)) {
2017 if (skb_cow_head(skb, 0)) {
2018 netif_warn(eth, tx_err, dev,
2019 "GSO expand head fail.\n");
2020 goto drop;
2021 }
2022
2023 if (skb_shinfo(skb)->gso_type &
2024 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
2025 gso = true;
2026 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
2027 }
2028 }
2029
2030 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
2031 goto drop;
2032
2033 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
2034 netif_stop_queue(dev);
2035
2036 spin_unlock(&eth->page_lock);
2037
2038 return NETDEV_TX_OK;
2039
2040drop:
2041 spin_unlock(&eth->page_lock);
2042 stats->tx_dropped++;
2043 dev_kfree_skb_any(skb);
2044 return NETDEV_TX_OK;
2045}
2046
2047static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
2048{
2049 int i;
2050 struct mtk_rx_ring *ring;
2051 int idx;
2052
developerfd40db22021-04-29 10:08:25 +08002053 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08002054 struct mtk_rx_dma *rxd;
2055
developer77d03a72021-06-06 00:06:00 +08002056 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
2057 continue;
2058
developerfd40db22021-04-29 10:08:25 +08002059 ring = &eth->rx_ring[i];
2060 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002061 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2062 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002063 ring->calc_idx_update = true;
2064 return ring;
2065 }
2066 }
2067
2068 return NULL;
2069}
2070
developer18f46a82021-07-20 21:08:21 +08002071static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002072{
developerfd40db22021-04-29 10:08:25 +08002073 int i;
2074
developerfb556ca2021-10-13 10:52:09 +08002075 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002076 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002077 else {
developerfd40db22021-04-29 10:08:25 +08002078 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2079 ring = &eth->rx_ring[i];
2080 if (ring->calc_idx_update) {
2081 ring->calc_idx_update = false;
2082 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2083 }
2084 }
2085 }
2086}
2087
2088static int mtk_poll_rx(struct napi_struct *napi, int budget,
2089 struct mtk_eth *eth)
2090{
developer18f46a82021-07-20 21:08:21 +08002091 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2092 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002093 int idx;
2094 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002095 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002096 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002097 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002098 int done = 0;
2099
developer18f46a82021-07-20 21:08:21 +08002100 if (unlikely(!ring))
2101 goto rx_done;
2102
developerfd40db22021-04-29 10:08:25 +08002103 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002104 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002105 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002106 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002107 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002108
developer18f46a82021-07-20 21:08:21 +08002109 if (eth->hwlro)
2110 ring = mtk_get_rx_ring(eth);
2111
developerfd40db22021-04-29 10:08:25 +08002112 if (unlikely(!ring))
2113 goto rx_done;
2114
2115 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002116 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002117 data = ring->data[idx];
2118
developere9356982022-07-04 09:03:20 +08002119 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002120 break;
2121
2122 /* find out which mac the packet come from. values start at 1 */
2123 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2124 mac = 0;
2125 } else {
developer8ecd51b2023-03-13 11:28:28 +08002126 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002127 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2128 case PSE_GDM1_PORT:
2129 case PSE_GDM2_PORT:
2130 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2131 break;
2132 case PSE_GDM3_PORT:
2133 mac = MTK_GMAC3_ID;
2134 break;
2135 }
2136 } else
developerfd40db22021-04-29 10:08:25 +08002137 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2138 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2139 }
2140
2141 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2142 !eth->netdev[mac]))
2143 goto release_desc;
2144
2145 netdev = eth->netdev[mac];
2146
2147 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2148 goto release_desc;
2149
2150 /* alloc new buffer */
2151 new_data = napi_alloc_frag(ring->frag_size);
2152 if (unlikely(!new_data)) {
2153 netdev->stats.rx_dropped++;
2154 goto release_desc;
2155 }
developer3f28d382023-03-07 16:06:30 +08002156 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002157 new_data + NET_SKB_PAD +
2158 eth->ip_align,
2159 ring->buf_size,
2160 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002161 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002162 skb_free_frag(new_data);
2163 netdev->stats.rx_dropped++;
2164 goto release_desc;
2165 }
2166
developer089e8852022-09-28 14:43:46 +08002167 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2168 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2169
developer3f28d382023-03-07 16:06:30 +08002170 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002171 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002172 ring->buf_size, DMA_FROM_DEVICE);
2173
developerfd40db22021-04-29 10:08:25 +08002174 /* receive data */
2175 skb = build_skb(data, ring->frag_size);
2176 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002177 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002178 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002179 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002180 }
2181 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2182
developerfd40db22021-04-29 10:08:25 +08002183 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2184 skb->dev = netdev;
2185 skb_put(skb, pktlen);
2186
developer8ecd51b2023-03-13 11:28:28 +08002187 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002188 rxdcsum = &trxd.rxd3;
2189 else
2190 rxdcsum = &trxd.rxd4;
2191
2192 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002193 skb->ip_summed = CHECKSUM_UNNECESSARY;
2194 else
2195 skb_checksum_none_assert(skb);
2196 skb->protocol = eth_type_trans(skb, netdev);
2197
2198 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002199 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002200 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002201 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002202 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002203 RX_DMA_VID_V2(trxd.rxd4));
2204 } else {
2205 if (trxd.rxd2 & RX_DMA_VTAG)
2206 __vlan_hwaccel_put_tag(skb,
2207 htons(RX_DMA_VPID(trxd.rxd3)),
2208 RX_DMA_VID(trxd.rxd3));
2209 }
2210
2211 /* If netdev is attached to dsa switch, the special
2212 * tag inserted in VLAN field by switch hardware can
2213 * be offload by RX HW VLAN offload. Clears the VLAN
2214 * information from @skb to avoid unexpected 8021d
2215 * handler before packet enter dsa framework.
2216 */
2217 if (netdev_uses_dsa(netdev))
2218 __vlan_hwaccel_clear_tag(skb);
2219 }
2220
2221#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002222 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002223 *(u32 *)(skb->head) = trxd.rxd5;
2224 else
developerfd40db22021-04-29 10:08:25 +08002225 *(u32 *)(skb->head) = trxd.rxd4;
2226
2227 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002228 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002229 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2230
2231 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2232 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2233 __func__, skb_hnat_reason(skb));
2234 skb->pkt_type = PACKET_HOST;
2235 }
2236
2237 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2238 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2239 skb_hnat_reason(skb), skb_hnat_alg(skb));
2240#endif
developer77d03a72021-06-06 00:06:00 +08002241 if (mtk_hwlro_stats_ebl &&
2242 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2243 hw_lro_stats_update(ring->ring_no, &trxd);
2244 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2245 }
developerfd40db22021-04-29 10:08:25 +08002246
2247 skb_record_rx_queue(skb, 0);
2248 napi_gro_receive(napi, skb);
2249
developerc4671b22021-05-28 13:16:42 +08002250skip_rx:
developerfd40db22021-04-29 10:08:25 +08002251 ring->data[idx] = new_data;
2252 rxd->rxd1 = (unsigned int)dma_addr;
2253
2254release_desc:
developer089e8852022-09-28 14:43:46 +08002255 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2256 RX_DMA_SDP1(dma_addr) : 0;
2257
developerfd40db22021-04-29 10:08:25 +08002258 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2259 rxd->rxd2 = RX_DMA_LSO;
2260 else
developer089e8852022-09-28 14:43:46 +08002261 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002262
2263 ring->calc_idx = idx;
2264
2265 done++;
2266 }
2267
2268rx_done:
2269 if (done) {
2270 /* make sure that all changes to the dma ring are flushed before
2271 * we continue
2272 */
2273 wmb();
developer18f46a82021-07-20 21:08:21 +08002274 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002275 }
2276
2277 return done;
2278}
2279
developerfb556ca2021-10-13 10:52:09 +08002280static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002281 unsigned int *done, unsigned int *bytes)
2282{
developer68ce74f2023-01-03 16:11:57 +08002283 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002284 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002285 struct mtk_tx_ring *ring = &eth->tx_ring;
2286 struct mtk_tx_dma *desc;
2287 struct sk_buff *skb;
2288 struct mtk_tx_buf *tx_buf;
2289 u32 cpu, dma;
2290
developerc4671b22021-05-28 13:16:42 +08002291 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002292 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002293
2294 desc = mtk_qdma_phys_to_virt(ring, cpu);
2295
2296 while ((cpu != dma) && budget) {
2297 u32 next_cpu = desc->txd2;
2298 int mac = 0;
2299
2300 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2301 break;
2302
2303 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2304
developere9356982022-07-04 09:03:20 +08002305 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002306 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002307 mac = MTK_GMAC2_ID;
2308 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2309 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002310
2311 skb = tx_buf->skb;
2312 if (!skb)
2313 break;
2314
2315 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2316 bytes[mac] += skb->len;
2317 done[mac]++;
2318 budget--;
2319 }
developerc4671b22021-05-28 13:16:42 +08002320 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002321
2322 ring->last_free = desc;
2323 atomic_inc(&ring->free_count);
2324
2325 cpu = next_cpu;
2326 }
2327
developerc4671b22021-05-28 13:16:42 +08002328 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002329 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002330}
2331
developerfb556ca2021-10-13 10:52:09 +08002332static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002333 unsigned int *done, unsigned int *bytes)
2334{
2335 struct mtk_tx_ring *ring = &eth->tx_ring;
2336 struct mtk_tx_dma *desc;
2337 struct sk_buff *skb;
2338 struct mtk_tx_buf *tx_buf;
2339 u32 cpu, dma;
2340
2341 cpu = ring->cpu_idx;
2342 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2343
2344 while ((cpu != dma) && budget) {
2345 tx_buf = &ring->buf[cpu];
2346 skb = tx_buf->skb;
2347 if (!skb)
2348 break;
2349
2350 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2351 bytes[0] += skb->len;
2352 done[0]++;
2353 budget--;
2354 }
2355
developerc4671b22021-05-28 13:16:42 +08002356 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002357
developere9356982022-07-04 09:03:20 +08002358 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002359 ring->last_free = desc;
2360 atomic_inc(&ring->free_count);
2361
2362 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2363 }
2364
2365 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002366}
2367
2368static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2369{
2370 struct mtk_tx_ring *ring = &eth->tx_ring;
2371 unsigned int done[MTK_MAX_DEVS];
2372 unsigned int bytes[MTK_MAX_DEVS];
2373 int total = 0, i;
2374
2375 memset(done, 0, sizeof(done));
2376 memset(bytes, 0, sizeof(bytes));
2377
2378 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002379 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002380 else
developerfb556ca2021-10-13 10:52:09 +08002381 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002382
2383 for (i = 0; i < MTK_MAC_COUNT; i++) {
2384 if (!eth->netdev[i] || !done[i])
2385 continue;
2386 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2387 total += done[i];
2388 }
2389
2390 if (mtk_queue_stopped(eth) &&
2391 (atomic_read(&ring->free_count) > ring->thresh))
2392 mtk_wake_queue(eth);
2393
2394 return total;
2395}
2396
2397static void mtk_handle_status_irq(struct mtk_eth *eth)
2398{
developer8051e042022-04-08 13:26:36 +08002399 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002400
2401 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2402 mtk_stats_update(eth);
2403 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002404 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002405 }
2406}
2407
2408static int mtk_napi_tx(struct napi_struct *napi, int budget)
2409{
2410 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002411 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002412 u32 status, mask;
2413 int tx_done = 0;
2414
2415 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2416 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002417 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002418 tx_done = mtk_poll_tx(eth, budget);
2419
2420 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002421 status = mtk_r32(eth, reg_map->tx_irq_status);
2422 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002423 dev_info(eth->dev,
2424 "done tx %d, intr 0x%08x/0x%x\n",
2425 tx_done, status, mask);
2426 }
2427
2428 if (tx_done == budget)
2429 return budget;
2430
developer68ce74f2023-01-03 16:11:57 +08002431 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002432 if (status & MTK_TX_DONE_INT)
2433 return budget;
2434
developerc4671b22021-05-28 13:16:42 +08002435 if (napi_complete(napi))
2436 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002437
2438 return tx_done;
2439}
2440
2441static int mtk_napi_rx(struct napi_struct *napi, int budget)
2442{
developer18f46a82021-07-20 21:08:21 +08002443 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2444 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002445 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002446 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002447 u32 status, mask;
2448 int rx_done = 0;
2449 int remain_budget = budget;
2450
2451 mtk_handle_status_irq(eth);
2452
2453poll_again:
developer68ce74f2023-01-03 16:11:57 +08002454 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002455 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2456
2457 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002458 status = mtk_r32(eth, reg_map->pdma.irq_status);
2459 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002460 dev_info(eth->dev,
2461 "done rx %d, intr 0x%08x/0x%x\n",
2462 rx_done, status, mask);
2463 }
2464 if (rx_done == remain_budget)
2465 return budget;
2466
developer68ce74f2023-01-03 16:11:57 +08002467 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002468 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002469 remain_budget -= rx_done;
2470 goto poll_again;
2471 }
developerc4671b22021-05-28 13:16:42 +08002472
2473 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002474 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002475
2476 return rx_done + budget - remain_budget;
2477}
2478
2479static int mtk_tx_alloc(struct mtk_eth *eth)
2480{
developere9356982022-07-04 09:03:20 +08002481 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002482 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002483 int i, sz = soc->txrx.txd_size;
2484 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002485
2486 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2487 GFP_KERNEL);
2488 if (!ring->buf)
2489 goto no_tx_mem;
2490
2491 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002492 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002493 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002494 else {
developere9356982022-07-04 09:03:20 +08002495 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002496 ring->phys = eth->phy_scratch_ring +
2497 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002498 }
2499
2500 if (!ring->dma)
2501 goto no_tx_mem;
2502
2503 for (i = 0; i < MTK_DMA_SIZE; i++) {
2504 int next = (i + 1) % MTK_DMA_SIZE;
2505 u32 next_ptr = ring->phys + next * sz;
2506
developere9356982022-07-04 09:03:20 +08002507 txd = ring->dma + i * sz;
2508 txd->txd2 = next_ptr;
2509 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2510 txd->txd4 = 0;
2511
developer089e8852022-09-28 14:43:46 +08002512 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2513 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002514 txd->txd5 = 0;
2515 txd->txd6 = 0;
2516 txd->txd7 = 0;
2517 txd->txd8 = 0;
2518 }
developerfd40db22021-04-29 10:08:25 +08002519 }
2520
2521 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2522 * only as the framework. The real HW descriptors are the PDMA
2523 * descriptors in ring->dma_pdma.
2524 */
2525 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002526 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2527 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002528 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002529 if (!ring->dma_pdma)
2530 goto no_tx_mem;
2531
2532 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002533 pdma_txd = ring->dma_pdma + i *sz;
2534
2535 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2536 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002537 }
2538 }
2539
2540 ring->dma_size = MTK_DMA_SIZE;
2541 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002542 ring->next_free = ring->dma;
2543 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002544 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002545 ring->thresh = MAX_SKB_FRAGS;
2546
2547 /* make sure that all changes to the dma ring are flushed before we
2548 * continue
2549 */
2550 wmb();
2551
2552 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002553 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2554 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002555 mtk_w32(eth,
2556 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002557 soc->reg_map->qdma.crx_ptr);
2558 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002559 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002560 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002561 } else {
2562 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2563 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2564 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002565 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002566 }
2567
2568 return 0;
2569
2570no_tx_mem:
2571 return -ENOMEM;
2572}
2573
2574static void mtk_tx_clean(struct mtk_eth *eth)
2575{
developere9356982022-07-04 09:03:20 +08002576 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002577 struct mtk_tx_ring *ring = &eth->tx_ring;
2578 int i;
2579
2580 if (ring->buf) {
2581 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002582 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002583 kfree(ring->buf);
2584 ring->buf = NULL;
2585 }
2586
2587 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002588 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002589 MTK_DMA_SIZE * soc->txrx.txd_size,
2590 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002591 ring->dma = NULL;
2592 }
2593
2594 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002595 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002596 MTK_DMA_SIZE * soc->txrx.txd_size,
2597 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002598 ring->dma_pdma = NULL;
2599 }
2600}
2601
2602static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2603{
developer68ce74f2023-01-03 16:11:57 +08002604 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002605 struct mtk_rx_ring *ring;
2606 int rx_data_len, rx_dma_size;
2607 int i;
developer089e8852022-09-28 14:43:46 +08002608 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002609
2610 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2611 if (ring_no)
2612 return -EINVAL;
2613 ring = &eth->rx_ring_qdma;
2614 } else {
2615 ring = &eth->rx_ring[ring_no];
2616 }
2617
2618 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2619 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2620 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2621 } else {
2622 rx_data_len = ETH_DATA_LEN;
2623 rx_dma_size = MTK_DMA_SIZE;
2624 }
2625
2626 ring->frag_size = mtk_max_frag_size(rx_data_len);
2627 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2628 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2629 GFP_KERNEL);
2630 if (!ring->data)
2631 return -ENOMEM;
2632
2633 for (i = 0; i < rx_dma_size; i++) {
2634 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2635 if (!ring->data[i])
2636 return -ENOMEM;
2637 }
2638
2639 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2640 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002641 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002642 rx_dma_size * eth->soc->txrx.rxd_size,
2643 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002644 else {
2645 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002646 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002647 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002648 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002649 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002650 }
2651
2652 if (!ring->dma)
2653 return -ENOMEM;
2654
2655 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002656 struct mtk_rx_dma_v2 *rxd;
2657
developer3f28d382023-03-07 16:06:30 +08002658 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002659 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2660 ring->buf_size,
2661 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002662 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002663 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002664
2665 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2666 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002667
developer089e8852022-09-28 14:43:46 +08002668 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2669 RX_DMA_SDP1(dma_addr) : 0;
2670
developerfd40db22021-04-29 10:08:25 +08002671 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002672 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002673 else
developer089e8852022-09-28 14:43:46 +08002674 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002675
developere9356982022-07-04 09:03:20 +08002676 rxd->rxd3 = 0;
2677 rxd->rxd4 = 0;
2678
developer8ecd51b2023-03-13 11:28:28 +08002679 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002680 rxd->rxd5 = 0;
2681 rxd->rxd6 = 0;
2682 rxd->rxd7 = 0;
2683 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002684 }
developerfd40db22021-04-29 10:08:25 +08002685 }
2686 ring->dma_size = rx_dma_size;
2687 ring->calc_idx_update = false;
2688 ring->calc_idx = rx_dma_size - 1;
2689 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2690 MTK_QRX_CRX_IDX_CFG(ring_no) :
2691 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002692 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002693 /* make sure that all changes to the dma ring are flushed before we
2694 * continue
2695 */
2696 wmb();
2697
2698 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002699 mtk_w32(eth, ring->phys,
2700 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2701 mtk_w32(eth, rx_dma_size,
2702 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2703 mtk_w32(eth, ring->calc_idx,
2704 ring->crx_idx_reg);
2705 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2706 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002707 } else {
developer68ce74f2023-01-03 16:11:57 +08002708 mtk_w32(eth, ring->phys,
2709 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2710 mtk_w32(eth, rx_dma_size,
2711 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2712 mtk_w32(eth, ring->calc_idx,
2713 ring->crx_idx_reg);
2714 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2715 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002716 }
2717
2718 return 0;
2719}
2720
2721static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2722{
2723 int i;
developer089e8852022-09-28 14:43:46 +08002724 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002725
2726 if (ring->data && ring->dma) {
2727 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002728 struct mtk_rx_dma *rxd;
2729
developerfd40db22021-04-29 10:08:25 +08002730 if (!ring->data[i])
2731 continue;
developere9356982022-07-04 09:03:20 +08002732
2733 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2734 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002735 continue;
developere9356982022-07-04 09:03:20 +08002736
developer089e8852022-09-28 14:43:46 +08002737 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2738 MTK_8GB_ADDRESSING)) ?
2739 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2740
developer3f28d382023-03-07 16:06:30 +08002741 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002742 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002743 ring->buf_size,
2744 DMA_FROM_DEVICE);
2745 skb_free_frag(ring->data[i]);
2746 }
2747 kfree(ring->data);
2748 ring->data = NULL;
2749 }
2750
2751 if(in_sram)
2752 return;
2753
2754 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002755 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002756 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002757 ring->dma,
2758 ring->phys);
2759 ring->dma = NULL;
2760 }
2761}
2762
2763static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2764{
2765 int i;
developer77d03a72021-06-06 00:06:00 +08002766 u32 val;
developerfd40db22021-04-29 10:08:25 +08002767 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2768 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2769
2770 /* set LRO rings to auto-learn modes */
2771 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2772
2773 /* validate LRO ring */
2774 ring_ctrl_dw2 |= MTK_RING_VLD;
2775
2776 /* set AGE timer (unit: 20us) */
2777 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2778 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2779
2780 /* set max AGG timer (unit: 20us) */
2781 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2782
2783 /* set max LRO AGG count */
2784 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2785 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2786
developer77d03a72021-06-06 00:06:00 +08002787 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002788 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2789 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2790 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2791 }
2792
2793 /* IPv4 checksum update enable */
2794 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2795
2796 /* switch priority comparison to packet count mode */
2797 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2798
2799 /* bandwidth threshold setting */
2800 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2801
2802 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002803 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002804
2805 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2806 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2807 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2808
developerfd40db22021-04-29 10:08:25 +08002809 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2810 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2811
developer8ecd51b2023-03-13 11:28:28 +08002812 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002813 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2814 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2815 MTK_PDMA_RX_CFG);
2816
2817 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2818 } else {
2819 /* set HW LRO mode & the max aggregation count for rx packets */
2820 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2821 }
2822
developerfd40db22021-04-29 10:08:25 +08002823 /* enable HW LRO */
2824 lro_ctrl_dw0 |= MTK_LRO_EN;
2825
developer77d03a72021-06-06 00:06:00 +08002826 /* enable cpu reason black list */
2827 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2828
developerfd40db22021-04-29 10:08:25 +08002829 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2830 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2831
developer77d03a72021-06-06 00:06:00 +08002832 /* no use PPE cpu reason */
2833 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2834
developerfd40db22021-04-29 10:08:25 +08002835 return 0;
2836}
2837
2838static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2839{
2840 int i;
2841 u32 val;
2842
2843 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002844 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002845
2846 /* wait for relinquishments done */
2847 for (i = 0; i < 10; i++) {
2848 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002849 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002850 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002851 continue;
2852 }
2853 break;
2854 }
2855
2856 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002857 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002858 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2859
2860 /* disable HW LRO */
2861 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2862}
2863
2864static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2865{
2866 u32 reg_val;
2867
developer8ecd51b2023-03-13 11:28:28 +08002868 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002869 idx += 1;
2870
developerfd40db22021-04-29 10:08:25 +08002871 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2872
2873 /* invalidate the IP setting */
2874 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2875
2876 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2877
2878 /* validate the IP setting */
2879 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2880}
2881
2882static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2883{
2884 u32 reg_val;
2885
developer8ecd51b2023-03-13 11:28:28 +08002886 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002887 idx += 1;
2888
developerfd40db22021-04-29 10:08:25 +08002889 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2890
2891 /* invalidate the IP setting */
2892 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2893
2894 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2895}
2896
2897static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2898{
2899 int cnt = 0;
2900 int i;
2901
2902 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2903 if (mac->hwlro_ip[i])
2904 cnt++;
2905 }
2906
2907 return cnt;
2908}
2909
2910static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2911 struct ethtool_rxnfc *cmd)
2912{
2913 struct ethtool_rx_flow_spec *fsp =
2914 (struct ethtool_rx_flow_spec *)&cmd->fs;
2915 struct mtk_mac *mac = netdev_priv(dev);
2916 struct mtk_eth *eth = mac->hw;
2917 int hwlro_idx;
2918
2919 if ((fsp->flow_type != TCP_V4_FLOW) ||
2920 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2921 (fsp->location > 1))
2922 return -EINVAL;
2923
2924 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2925 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2926
2927 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2928
2929 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2930
2931 return 0;
2932}
2933
2934static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2935 struct ethtool_rxnfc *cmd)
2936{
2937 struct ethtool_rx_flow_spec *fsp =
2938 (struct ethtool_rx_flow_spec *)&cmd->fs;
2939 struct mtk_mac *mac = netdev_priv(dev);
2940 struct mtk_eth *eth = mac->hw;
2941 int hwlro_idx;
2942
2943 if (fsp->location > 1)
2944 return -EINVAL;
2945
2946 mac->hwlro_ip[fsp->location] = 0;
2947 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2948
2949 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2950
2951 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2952
2953 return 0;
2954}
2955
2956static void mtk_hwlro_netdev_disable(struct net_device *dev)
2957{
2958 struct mtk_mac *mac = netdev_priv(dev);
2959 struct mtk_eth *eth = mac->hw;
2960 int i, hwlro_idx;
2961
2962 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2963 mac->hwlro_ip[i] = 0;
2964 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2965
2966 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2967 }
2968
2969 mac->hwlro_ip_cnt = 0;
2970}
2971
2972static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2973 struct ethtool_rxnfc *cmd)
2974{
2975 struct mtk_mac *mac = netdev_priv(dev);
2976 struct ethtool_rx_flow_spec *fsp =
2977 (struct ethtool_rx_flow_spec *)&cmd->fs;
2978
2979 /* only tcp dst ipv4 is meaningful, others are meaningless */
2980 fsp->flow_type = TCP_V4_FLOW;
2981 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2982 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2983
2984 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2985 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2986 fsp->h_u.tcp_ip4_spec.psrc = 0;
2987 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2988 fsp->h_u.tcp_ip4_spec.pdst = 0;
2989 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2990 fsp->h_u.tcp_ip4_spec.tos = 0;
2991 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2992
2993 return 0;
2994}
2995
2996static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2997 struct ethtool_rxnfc *cmd,
2998 u32 *rule_locs)
2999{
3000 struct mtk_mac *mac = netdev_priv(dev);
3001 int cnt = 0;
3002 int i;
3003
3004 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
3005 if (mac->hwlro_ip[i]) {
3006 rule_locs[cnt] = i;
3007 cnt++;
3008 }
3009 }
3010
3011 cmd->rule_cnt = cnt;
3012
3013 return 0;
3014}
3015
developer18f46a82021-07-20 21:08:21 +08003016static int mtk_rss_init(struct mtk_eth *eth)
3017{
3018 u32 val;
3019
developer8ecd51b2023-03-13 11:28:28 +08003020 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08003021 /* Set RSS rings to PSE modes */
3022 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
3023 val |= MTK_RING_PSE_MODE;
3024 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
3025
3026 /* Enable non-lro multiple rx */
3027 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
3028 val |= MTK_NON_LRO_MULTI_EN;
3029 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3030
3031 /* Enable RSS dly int supoort */
3032 val |= MTK_LRO_DLY_INT_EN;
3033 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3034
3035 /* Set RSS delay config int ring1 */
3036 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
3037 }
3038
3039 /* Hash Type */
3040 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3041 val |= MTK_RSS_IPV4_STATIC_HASH;
3042 val |= MTK_RSS_IPV6_STATIC_HASH;
3043 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3044
3045 /* Select the size of indirection table */
3046 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
3047 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
3048 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
3049 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
3050 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
3051 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
3052 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
3053 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
3054
3055 /* Pause */
3056 val |= MTK_RSS_CFG_REQ;
3057 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3058
3059 /* Enable RSS*/
3060 val |= MTK_RSS_EN;
3061 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3062
3063 /* Release pause */
3064 val &= ~(MTK_RSS_CFG_REQ);
3065 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3066
3067 /* Set perRSS GRP INT */
3068 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3069
3070 /* Set GRP INT */
3071 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3072
developer089e8852022-09-28 14:43:46 +08003073 /* Enable RSS delay interrupt */
3074 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3075
developer18f46a82021-07-20 21:08:21 +08003076 return 0;
3077}
3078
3079static void mtk_rss_uninit(struct mtk_eth *eth)
3080{
3081 u32 val;
3082
3083 /* Pause */
3084 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3085 val |= MTK_RSS_CFG_REQ;
3086 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3087
3088 /* Disable RSS*/
3089 val &= ~(MTK_RSS_EN);
3090 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3091
3092 /* Release pause */
3093 val &= ~(MTK_RSS_CFG_REQ);
3094 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3095}
3096
developerfd40db22021-04-29 10:08:25 +08003097static netdev_features_t mtk_fix_features(struct net_device *dev,
3098 netdev_features_t features)
3099{
3100 if (!(features & NETIF_F_LRO)) {
3101 struct mtk_mac *mac = netdev_priv(dev);
3102 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3103
3104 if (ip_cnt) {
3105 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3106
3107 features |= NETIF_F_LRO;
3108 }
3109 }
3110
3111 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3112 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3113
3114 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3115 }
3116
3117 return features;
3118}
3119
3120static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3121{
3122 struct mtk_mac *mac = netdev_priv(dev);
3123 struct mtk_eth *eth = mac->hw;
3124 int err = 0;
3125
3126 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3127 return 0;
3128
3129 if (!(features & NETIF_F_LRO))
3130 mtk_hwlro_netdev_disable(dev);
3131
3132 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3133 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3134 else
3135 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3136
3137 return err;
3138}
3139
3140/* wait for DMA to finish whatever it is doing before we start using it again */
3141static int mtk_dma_busy_wait(struct mtk_eth *eth)
3142{
3143 unsigned long t_start = jiffies;
3144
3145 while (1) {
3146 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3147 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3148 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3149 return 0;
3150 } else {
3151 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3152 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3153 return 0;
3154 }
3155
3156 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3157 break;
3158 }
3159
3160 dev_err(eth->dev, "DMA init timeout\n");
3161 return -1;
3162}
3163
3164static int mtk_dma_init(struct mtk_eth *eth)
3165{
3166 int err;
3167 u32 i;
3168
3169 if (mtk_dma_busy_wait(eth))
3170 return -EBUSY;
3171
3172 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3173 /* QDMA needs scratch memory for internal reordering of the
3174 * descriptors
3175 */
3176 err = mtk_init_fq_dma(eth);
3177 if (err)
3178 return err;
3179 }
3180
3181 err = mtk_tx_alloc(eth);
3182 if (err)
3183 return err;
3184
3185 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3186 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3187 if (err)
3188 return err;
3189 }
3190
3191 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3192 if (err)
3193 return err;
3194
3195 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003196 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003197 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003198 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3199 if (err)
3200 return err;
3201 }
3202 err = mtk_hwlro_rx_init(eth);
3203 if (err)
3204 return err;
3205 }
3206
developer18f46a82021-07-20 21:08:21 +08003207 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3208 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3209 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3210 if (err)
3211 return err;
3212 }
3213 err = mtk_rss_init(eth);
3214 if (err)
3215 return err;
3216 }
3217
developerfd40db22021-04-29 10:08:25 +08003218 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3219 /* Enable random early drop and set drop threshold
3220 * automatically
3221 */
3222 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003223 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3224 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003225 }
3226
3227 return 0;
3228}
3229
3230static void mtk_dma_free(struct mtk_eth *eth)
3231{
developere9356982022-07-04 09:03:20 +08003232 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003233 int i;
3234
3235 for (i = 0; i < MTK_MAC_COUNT; i++)
3236 if (eth->netdev[i])
3237 netdev_reset_queue(eth->netdev[i]);
3238 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003239 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003240 MTK_DMA_SIZE * soc->txrx.txd_size,
3241 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003242 eth->scratch_ring = NULL;
3243 eth->phy_scratch_ring = 0;
3244 }
3245 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003246 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003247 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3248
3249 if (eth->hwlro) {
3250 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003251
developer089e8852022-09-28 14:43:46 +08003252 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003253 for (; i < MTK_MAX_RX_RING_NUM; i++)
3254 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003255 }
3256
developer18f46a82021-07-20 21:08:21 +08003257 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3258 mtk_rss_uninit(eth);
3259
3260 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3261 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3262 }
3263
developer94008d92021-09-23 09:47:41 +08003264 if (eth->scratch_head) {
3265 kfree(eth->scratch_head);
3266 eth->scratch_head = NULL;
3267 }
developerfd40db22021-04-29 10:08:25 +08003268}
3269
3270static void mtk_tx_timeout(struct net_device *dev)
3271{
3272 struct mtk_mac *mac = netdev_priv(dev);
3273 struct mtk_eth *eth = mac->hw;
3274
3275 eth->netdev[mac->id]->stats.tx_errors++;
3276 netif_err(eth, tx_err, dev,
3277 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003278
3279 if (atomic_read(&reset_lock) == 0)
3280 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003281}
3282
developer18f46a82021-07-20 21:08:21 +08003283static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003284{
developer18f46a82021-07-20 21:08:21 +08003285 struct mtk_napi *rx_napi = priv;
3286 struct mtk_eth *eth = rx_napi->eth;
3287 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003288
developer18f46a82021-07-20 21:08:21 +08003289 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003290 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003291 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003292 }
3293
3294 return IRQ_HANDLED;
3295}
3296
3297static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3298{
3299 struct mtk_eth *eth = _eth;
3300
3301 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003302 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003303 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003304 }
3305
3306 return IRQ_HANDLED;
3307}
3308
3309static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3310{
3311 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003312 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003313
developer68ce74f2023-01-03 16:11:57 +08003314 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3315 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003316 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003317 }
developer68ce74f2023-01-03 16:11:57 +08003318 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3319 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003320 mtk_handle_irq_tx(irq, _eth);
3321 }
3322
3323 return IRQ_HANDLED;
3324}
3325
developera2613e62022-07-01 18:29:37 +08003326static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3327{
3328 struct mtk_mac *mac = _mac;
3329 struct mtk_eth *eth = mac->hw;
3330 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3331 struct net_device *dev = phylink_priv->dev;
3332 int link_old, link_new;
3333
3334 // clear interrupt status for gpy211
3335 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3336
3337 link_old = phylink_priv->link;
3338 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3339
3340 if (link_old != link_new) {
3341 phylink_priv->link = link_new;
3342 if (link_new) {
3343 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3344 if (dev)
3345 netif_carrier_on(dev);
3346 } else {
3347 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3348 if (dev)
3349 netif_carrier_off(dev);
3350 }
3351 }
3352
3353 return IRQ_HANDLED;
3354}
3355
developerfd40db22021-04-29 10:08:25 +08003356#ifdef CONFIG_NET_POLL_CONTROLLER
3357static void mtk_poll_controller(struct net_device *dev)
3358{
3359 struct mtk_mac *mac = netdev_priv(dev);
3360 struct mtk_eth *eth = mac->hw;
3361
3362 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003363 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3364 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003365 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003366 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003367}
3368#endif
3369
3370static int mtk_start_dma(struct mtk_eth *eth)
3371{
3372 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003373 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003374 int val, err;
developerfd40db22021-04-29 10:08:25 +08003375
3376 err = mtk_dma_init(eth);
3377 if (err) {
3378 mtk_dma_free(eth);
3379 return err;
3380 }
3381
3382 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003383 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003384 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3385 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003386 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003387 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003388 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003389 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3390 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3391 MTK_RESV_BUF | MTK_WCOMP_EN |
3392 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003393 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003394 }
developerfd40db22021-04-29 10:08:25 +08003395 else
3396 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003397 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003398 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3399 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3400 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003401 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003402
developer68ce74f2023-01-03 16:11:57 +08003403 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003404 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003405 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003406 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003407 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003408 } else {
3409 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3410 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003411 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003412 }
3413
developer8ecd51b2023-03-13 11:28:28 +08003414 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003415 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3416 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3417 }
3418
developerfd40db22021-04-29 10:08:25 +08003419 return 0;
3420}
3421
developerdca0fde2022-12-14 11:40:35 +08003422void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003423{
developerdca0fde2022-12-14 11:40:35 +08003424 u32 val;
developerfd40db22021-04-29 10:08:25 +08003425
3426 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3427 return;
3428
developerdca0fde2022-12-14 11:40:35 +08003429 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003430
developerdca0fde2022-12-14 11:40:35 +08003431 /* default setup the forward port to send frame to PDMA */
3432 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003433
developerdca0fde2022-12-14 11:40:35 +08003434 /* Enable RX checksum */
3435 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003436
developerdca0fde2022-12-14 11:40:35 +08003437 val |= config;
developerfd40db22021-04-29 10:08:25 +08003438
developerdca0fde2022-12-14 11:40:35 +08003439 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3440 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003441
developerdca0fde2022-12-14 11:40:35 +08003442 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003443}
3444
developer7cd7e5e2022-11-17 13:57:32 +08003445void mtk_set_pse_drop(u32 config)
3446{
3447 struct mtk_eth *eth = g_eth;
3448
3449 if (eth)
3450 mtk_w32(eth, config, PSE_PPE0_DROP);
3451}
3452EXPORT_SYMBOL(mtk_set_pse_drop);
3453
developerfd40db22021-04-29 10:08:25 +08003454static int mtk_open(struct net_device *dev)
3455{
3456 struct mtk_mac *mac = netdev_priv(dev);
3457 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003458 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer4e8a3fd2023-04-10 18:05:44 +08003459 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer18f46a82021-07-20 21:08:21 +08003460 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003461 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003462
3463 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3464 if (err) {
3465 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3466 err);
3467 return err;
3468 }
3469
3470 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3471 if (!refcount_read(&eth->dma_refcnt)) {
3472 int err = mtk_start_dma(eth);
3473
3474 if (err)
3475 return err;
3476
developerfd40db22021-04-29 10:08:25 +08003477
3478 /* Indicates CDM to parse the MTK special tag from CPU */
3479 if (netdev_uses_dsa(dev)) {
3480 u32 val;
3481 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3482 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3483 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3484 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3485 }
3486
3487 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003488 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003489 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003490 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3491
3492 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3493 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3494 napi_enable(&eth->rx_napi[i].napi);
3495 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3496 }
3497 }
3498
developerfd40db22021-04-29 10:08:25 +08003499 refcount_set(&eth->dma_refcnt, 1);
3500 }
3501 else
3502 refcount_inc(&eth->dma_refcnt);
3503
developera2613e62022-07-01 18:29:37 +08003504 if (phylink_priv->desc) {
3505 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3506 If single PHY chip is not GPY211, the following step you should do:
3507 1. Contact your Single PHY chip vendor and get the details of
3508 - how to enables link status change interrupt
3509 - how to clears interrupt source
3510 */
3511
3512 // clear interrupt source for gpy211
3513 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3514
3515 // enable link status change interrupt for gpy211
3516 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3517
3518 phylink_priv->dev = dev;
3519
3520 // override dev pointer for single PHY chip 0
3521 if (phylink_priv->id == 0) {
3522 struct net_device *tmp;
3523
3524 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3525 if (tmp)
3526 phylink_priv->dev = tmp;
3527 else
3528 phylink_priv->dev = NULL;
3529 }
3530 }
3531
developerfd40db22021-04-29 10:08:25 +08003532 phylink_start(mac->phylink);
3533 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003534 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003535 if (!phy_node && eth->sgmii->pcs[id].regmap)
3536 regmap_write(eth->sgmii->pcs[id].regmap,
3537 SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer089e8852022-09-28 14:43:46 +08003538
developerdca0fde2022-12-14 11:40:35 +08003539 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3540
developerfd40db22021-04-29 10:08:25 +08003541 return 0;
3542}
3543
3544static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3545{
3546 u32 val;
3547 int i;
3548
3549 /* stop the dma engine */
3550 spin_lock_bh(&eth->page_lock);
3551 val = mtk_r32(eth, glo_cfg);
3552 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3553 glo_cfg);
3554 spin_unlock_bh(&eth->page_lock);
3555
3556 /* wait for dma stop */
3557 for (i = 0; i < 10; i++) {
3558 val = mtk_r32(eth, glo_cfg);
3559 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003560 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003561 continue;
3562 }
3563 break;
3564 }
3565}
3566
3567static int mtk_stop(struct net_device *dev)
3568{
3569 struct mtk_mac *mac = netdev_priv(dev);
3570 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003571 int i;
developer4e8a3fd2023-04-10 18:05:44 +08003572 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer3a5969e2022-02-09 15:36:36 +08003573 u32 val = 0;
3574 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003575
developerdca0fde2022-12-14 11:40:35 +08003576 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003577 netif_tx_disable(dev);
3578
developer3a5969e2022-02-09 15:36:36 +08003579 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003580 if (!phy_node && eth->sgmii->pcs[id].regmap) {
3581 regmap_read(eth->sgmii->pcs[id].regmap,
3582 SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003583 val |= SGMII_PHYA_PWD;
developer4e8a3fd2023-04-10 18:05:44 +08003584 regmap_write(eth->sgmii->pcs[id].regmap,
3585 SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003586 }
3587
3588 //GMAC RX disable
3589 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3590 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3591
3592 phylink_stop(mac->phylink);
3593
developerfd40db22021-04-29 10:08:25 +08003594 phylink_disconnect_phy(mac->phylink);
3595
3596 /* only shutdown DMA if this is the last user */
3597 if (!refcount_dec_and_test(&eth->dma_refcnt))
3598 return 0;
3599
developerfd40db22021-04-29 10:08:25 +08003600
3601 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003602 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003603 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003604 napi_disable(&eth->rx_napi[0].napi);
3605
3606 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3607 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3608 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3609 napi_disable(&eth->rx_napi[i].napi);
3610 }
3611 }
developerfd40db22021-04-29 10:08:25 +08003612
3613 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003614 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3615 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003616
3617 mtk_dma_free(eth);
3618
3619 return 0;
3620}
3621
developer8051e042022-04-08 13:26:36 +08003622void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003623{
developer8051e042022-04-08 13:26:36 +08003624 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003625
developerfd40db22021-04-29 10:08:25 +08003626 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003627 reset_bits, reset_bits);
3628
3629 while (i++ < 5000) {
3630 mdelay(1);
3631 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3632
3633 if ((val & reset_bits) == reset_bits) {
3634 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3635 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3636 reset_bits, ~reset_bits);
3637 break;
3638 }
3639 }
3640
developerfd40db22021-04-29 10:08:25 +08003641 mdelay(10);
3642}
3643
3644static void mtk_clk_disable(struct mtk_eth *eth)
3645{
3646 int clk;
3647
3648 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3649 clk_disable_unprepare(eth->clks[clk]);
3650}
3651
3652static int mtk_clk_enable(struct mtk_eth *eth)
3653{
3654 int clk, ret;
3655
3656 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3657 ret = clk_prepare_enable(eth->clks[clk]);
3658 if (ret)
3659 goto err_disable_clks;
3660 }
3661
3662 return 0;
3663
3664err_disable_clks:
3665 while (--clk >= 0)
3666 clk_disable_unprepare(eth->clks[clk]);
3667
3668 return ret;
3669}
3670
developer18f46a82021-07-20 21:08:21 +08003671static int mtk_napi_init(struct mtk_eth *eth)
3672{
3673 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3674 int i;
3675
3676 rx_napi->eth = eth;
3677 rx_napi->rx_ring = &eth->rx_ring[0];
3678 rx_napi->irq_grp_no = 2;
3679
3680 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3681 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3682 rx_napi = &eth->rx_napi[i];
3683 rx_napi->eth = eth;
3684 rx_napi->rx_ring = &eth->rx_ring[i];
3685 rx_napi->irq_grp_no = 2 + i;
3686 }
3687 }
3688
3689 return 0;
3690}
3691
developer8051e042022-04-08 13:26:36 +08003692static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003693{
developer3f28d382023-03-07 16:06:30 +08003694 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3695 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003696 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003697 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003698 u32 val;
developerfd40db22021-04-29 10:08:25 +08003699
developer8051e042022-04-08 13:26:36 +08003700 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3701 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003702
developer8051e042022-04-08 13:26:36 +08003703 if (atomic_read(&reset_lock) == 0) {
3704 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3705 return 0;
developerfd40db22021-04-29 10:08:25 +08003706
developer8051e042022-04-08 13:26:36 +08003707 pm_runtime_enable(eth->dev);
3708 pm_runtime_get_sync(eth->dev);
3709
3710 ret = mtk_clk_enable(eth);
3711 if (ret)
3712 goto err_disable_pm;
3713 }
developerfd40db22021-04-29 10:08:25 +08003714
developer3f28d382023-03-07 16:06:30 +08003715 if (eth->ethsys)
3716 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3717 of_dma_is_coherent(eth->dma_dev->of_node) *
3718 dma_mask);
3719
developerfd40db22021-04-29 10:08:25 +08003720 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3721 ret = device_reset(eth->dev);
3722 if (ret) {
3723 dev_err(eth->dev, "MAC reset failed!\n");
3724 goto err_disable_pm;
3725 }
3726
3727 /* enable interrupt delay for RX */
3728 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3729
3730 /* disable delay and normal interrupt */
3731 mtk_tx_irq_disable(eth, ~0);
3732 mtk_rx_irq_disable(eth, ~0);
3733
3734 return 0;
3735 }
3736
developer8051e042022-04-08 13:26:36 +08003737 pr_info("[%s] execute fe %s reset\n", __func__,
3738 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003739
developer8051e042022-04-08 13:26:36 +08003740 if (type == MTK_TYPE_WARM_RESET)
3741 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003742 else
developer8051e042022-04-08 13:26:36 +08003743 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003744
developerc4d8da72023-03-16 14:37:28 +08003745 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3746 mtk_mdc_init(eth);
3747
developer8ecd51b2023-03-13 11:28:28 +08003748 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003749 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003750 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003751 }
developerfd40db22021-04-29 10:08:25 +08003752
3753 if (eth->pctl) {
3754 /* Set GE2 driving and slew rate */
3755 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3756
3757 /* set GE2 TDSEL */
3758 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3759
3760 /* set GE2 TUNE */
3761 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3762 }
3763
3764 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3765 * up with the more appropriate value when mtk_mac_config call is being
3766 * invoked.
3767 */
3768 for (i = 0; i < MTK_MAC_COUNT; i++)
3769 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3770
3771 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003772 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3773 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3774 else
3775 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003776
3777 /* enable interrupt delay for RX/TX */
3778 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3779 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3780
3781 mtk_tx_irq_disable(eth, ~0);
3782 mtk_rx_irq_disable(eth, ~0);
3783
3784 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003785 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3786 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3787 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3788 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003789 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003790 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003791 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3792 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003793
developer089e8852022-09-28 14:43:46 +08003794 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer0fef5222023-04-26 14:48:31 +08003795 /* PSE dummy page mechanism */
3796 if (eth->soc->caps != MT7988_CAPS || eth->hwver != MTK_HWID_V1)
3797 mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) |
3798 PSE_DUMMY_WORK_GDM(2) | PSE_DUMMY_WORK_GDM(3) |
3799 DUMMY_PAGE_THR, PSE_DUMY_REQ);
3800
developer089e8852022-09-28 14:43:46 +08003801 /* PSE should not drop port1, port8 and port9 packets */
3802 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3803
developer15f760a2022-10-12 15:57:21 +08003804 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3805 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3806
developer84d1e832022-11-24 11:25:05 +08003807 /* PSE free buffer drop threshold */
3808 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3809
developer089e8852022-09-28 14:43:46 +08003810 /* GDM and CDM Threshold */
3811 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3812 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3813
developerdca0fde2022-12-14 11:40:35 +08003814 /* Disable GDM1 RX CRC stripping */
3815 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3816 val &= ~MTK_GDMA_STRP_CRC;
3817 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3818
developer089e8852022-09-28 14:43:46 +08003819 /* PSE GDM3 MIB counter has incorrect hw default values,
3820 * so the driver ought to read clear the values beforehand
3821 * in case ethtool retrieve wrong mib values.
3822 */
3823 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3824 mtk_r32(eth,
3825 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3826 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003827 /* PSE Free Queue Flow Control */
3828 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3829
developer459b78e2022-07-01 17:25:10 +08003830 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3831 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3832
3833 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3834 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003835
developerfef9efd2021-06-16 18:28:09 +08003836 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003837 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3838 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3839 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3840 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3841 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3842 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3843 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003844 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003845
developerfef9efd2021-06-16 18:28:09 +08003846 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003847 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3848 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3849 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3850 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3851 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3852 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3853 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3854 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003855
3856 /* GDM and CDM Threshold */
3857 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3858 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3859 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3860 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3861 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3862 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003863 }
3864
3865 return 0;
3866
3867err_disable_pm:
3868 pm_runtime_put_sync(eth->dev);
3869 pm_runtime_disable(eth->dev);
3870
3871 return ret;
3872}
3873
3874static int mtk_hw_deinit(struct mtk_eth *eth)
3875{
3876 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3877 return 0;
3878
3879 mtk_clk_disable(eth);
3880
3881 pm_runtime_put_sync(eth->dev);
3882 pm_runtime_disable(eth->dev);
3883
3884 return 0;
3885}
3886
3887static int __init mtk_init(struct net_device *dev)
3888{
3889 struct mtk_mac *mac = netdev_priv(dev);
3890 struct mtk_eth *eth = mac->hw;
3891 const char *mac_addr;
3892
3893 mac_addr = of_get_mac_address(mac->of_node);
3894 if (!IS_ERR(mac_addr))
3895 ether_addr_copy(dev->dev_addr, mac_addr);
3896
3897 /* If the mac address is invalid, use random mac address */
3898 if (!is_valid_ether_addr(dev->dev_addr)) {
3899 eth_hw_addr_random(dev);
3900 dev_err(eth->dev, "generated random MAC address %pM\n",
3901 dev->dev_addr);
3902 }
3903
3904 return 0;
3905}
3906
3907static void mtk_uninit(struct net_device *dev)
3908{
3909 struct mtk_mac *mac = netdev_priv(dev);
3910 struct mtk_eth *eth = mac->hw;
3911
3912 phylink_disconnect_phy(mac->phylink);
3913 mtk_tx_irq_disable(eth, ~0);
3914 mtk_rx_irq_disable(eth, ~0);
3915}
3916
3917static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3918{
3919 struct mtk_mac *mac = netdev_priv(dev);
3920
3921 switch (cmd) {
3922 case SIOCGMIIPHY:
3923 case SIOCGMIIREG:
3924 case SIOCSMIIREG:
3925 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3926 default:
3927 /* default invoke the mtk_eth_dbg handler */
3928 return mtk_do_priv_ioctl(dev, ifr, cmd);
3929 break;
3930 }
3931
3932 return -EOPNOTSUPP;
3933}
3934
developer37482a42022-12-26 13:31:13 +08003935int mtk_phy_config(struct mtk_eth *eth, int enable)
3936{
3937 struct device_node *mii_np = NULL;
3938 struct device_node *child = NULL;
3939 int addr = 0;
3940 u32 val = 0;
3941
3942 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3943 if (!mii_np) {
3944 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3945 return -ENODEV;
3946 }
3947
3948 if (!of_device_is_available(mii_np)) {
3949 dev_err(eth->dev, "device is not available\n");
3950 return -ENODEV;
3951 }
3952
3953 for_each_available_child_of_node(mii_np, child) {
3954 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3955 if (addr < 0)
3956 continue;
3957 pr_info("%s %d addr:%d name:%s\n",
3958 __func__, __LINE__, addr, child->name);
3959 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3960 if (enable)
3961 val &= ~BMCR_PDOWN;
3962 else
3963 val |= BMCR_PDOWN;
3964 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3965 }
3966
3967 return 0;
3968}
3969
developerfd40db22021-04-29 10:08:25 +08003970static void mtk_pending_work(struct work_struct *work)
3971{
3972 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003973 struct device_node *phy_node = NULL;
3974 struct mtk_mac *mac = NULL;
3975 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003976 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003977 u32 val = 0;
3978
3979 atomic_inc(&reset_lock);
3980 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3981 if (!mtk_check_reset_event(eth, val)) {
3982 atomic_dec(&reset_lock);
3983 pr_info("[%s] No need to do FE reset !\n", __func__);
3984 return;
3985 }
developerfd40db22021-04-29 10:08:25 +08003986
3987 rtnl_lock();
3988
developer37482a42022-12-26 13:31:13 +08003989 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3990 cpu_relax();
3991
3992 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003993
3994 /* Adjust PPE configurations to prepare for reset */
3995 mtk_prepare_reset_ppe(eth, 0);
3996 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3997 mtk_prepare_reset_ppe(eth, 1);
3998
3999 /* Adjust FE configurations to prepare for reset */
4000 mtk_prepare_reset_fe(eth);
4001
4002 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08004003 for (i = 0; i < MTK_MAC_COUNT; i++) {
4004 if (!eth->netdev[i])
4005 continue;
developer37482a42022-12-26 13:31:13 +08004006 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4007 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
4008 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
4009 eth->netdev[i]);
4010 } else {
4011 pr_info("send MTK_FE_START_RESET event\n");
4012 call_netdevice_notifiers(MTK_FE_START_RESET,
4013 eth->netdev[i]);
4014 }
developer6bb3f3a2022-11-22 09:59:14 +08004015 rtnl_unlock();
developer7979ddb2023-04-24 17:19:21 +08004016 if (!wait_for_completion_timeout(&wait_ser_done, 3000)) {
4017 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
4018 (mtk_stop_fail)) {
4019 pr_info("send MTK_FE_START_RESET stop\n");
4020 rtnl_lock();
4021 call_netdevice_notifiers(MTK_FE_START_RESET,
4022 eth->netdev[i]);
4023 rtnl_unlock();
4024 if (!wait_for_completion_timeout(&wait_ser_done,
4025 3000))
4026 pr_warn("wait for MTK_FE_START_RESET\n");
4027 }
developer0baa6962023-01-31 14:25:23 +08004028 pr_warn("wait for MTK_FE_START_RESET\n");
developer7979ddb2023-04-24 17:19:21 +08004029 }
developer6bb3f3a2022-11-22 09:59:14 +08004030 rtnl_lock();
4031 break;
4032 }
developerfd40db22021-04-29 10:08:25 +08004033
developer8051e042022-04-08 13:26:36 +08004034 del_timer_sync(&eth->mtk_dma_monitor_timer);
4035 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004036 /* stop all devices to make sure that dma is properly shut down */
4037 for (i = 0; i < MTK_MAC_COUNT; i++) {
4038 if (!eth->netdev[i])
4039 continue;
4040 mtk_stop(eth->netdev[i]);
4041 __set_bit(i, &restart);
4042 }
developer8051e042022-04-08 13:26:36 +08004043 pr_info("[%s] mtk_stop ends !\n", __func__);
4044 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08004045
4046 if (eth->dev->pins)
4047 pinctrl_select_state(eth->dev->pins->p,
4048 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08004049
4050 pr_info("[%s] mtk_hw_init starts !\n", __func__);
4051 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
4052 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004053
4054 /* restart DMA and enable IRQs */
4055 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004056 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08004057 continue;
4058 err = mtk_open(eth->netdev[i]);
4059 if (err) {
4060 netif_alert(eth, ifup, eth->netdev[i],
4061 "Driver up/down cycle failed, closing device.\n");
4062 dev_close(eth->netdev[i]);
4063 }
4064 }
4065
developer8051e042022-04-08 13:26:36 +08004066 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004067 if (!eth->netdev[i])
4068 continue;
developer37482a42022-12-26 13:31:13 +08004069 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4070 pr_info("send MTK_FE_START_TRAFFIC event\n");
4071 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
4072 eth->netdev[i]);
4073 } else {
4074 pr_info("send MTK_FE_RESET_DONE event\n");
4075 call_netdevice_notifiers(MTK_FE_RESET_DONE,
4076 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08004077 }
developer37482a42022-12-26 13:31:13 +08004078 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
4079 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08004080 break;
4081 }
developer8051e042022-04-08 13:26:36 +08004082
4083 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004084
4085 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4086 eth->mtk_dma_monitor_timer.expires = jiffies;
4087 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004088
4089 mtk_phy_config(eth, 1);
4090 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004091 clear_bit_unlock(MTK_RESETTING, &eth->state);
4092
4093 rtnl_unlock();
4094}
4095
4096static int mtk_free_dev(struct mtk_eth *eth)
4097{
4098 int i;
4099
4100 for (i = 0; i < MTK_MAC_COUNT; i++) {
4101 if (!eth->netdev[i])
4102 continue;
4103 free_netdev(eth->netdev[i]);
4104 }
4105
4106 return 0;
4107}
4108
4109static int mtk_unreg_dev(struct mtk_eth *eth)
4110{
4111 int i;
4112
4113 for (i = 0; i < MTK_MAC_COUNT; i++) {
4114 if (!eth->netdev[i])
4115 continue;
4116 unregister_netdev(eth->netdev[i]);
4117 }
4118
4119 return 0;
4120}
4121
4122static int mtk_cleanup(struct mtk_eth *eth)
4123{
4124 mtk_unreg_dev(eth);
4125 mtk_free_dev(eth);
4126 cancel_work_sync(&eth->pending_work);
4127
4128 return 0;
4129}
4130
4131static int mtk_get_link_ksettings(struct net_device *ndev,
4132 struct ethtool_link_ksettings *cmd)
4133{
4134 struct mtk_mac *mac = netdev_priv(ndev);
4135
4136 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4137 return -EBUSY;
4138
4139 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4140}
4141
4142static int mtk_set_link_ksettings(struct net_device *ndev,
4143 const struct ethtool_link_ksettings *cmd)
4144{
4145 struct mtk_mac *mac = netdev_priv(ndev);
4146
4147 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4148 return -EBUSY;
4149
4150 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4151}
4152
4153static void mtk_get_drvinfo(struct net_device *dev,
4154 struct ethtool_drvinfo *info)
4155{
4156 struct mtk_mac *mac = netdev_priv(dev);
4157
4158 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4159 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4160 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4161}
4162
4163static u32 mtk_get_msglevel(struct net_device *dev)
4164{
4165 struct mtk_mac *mac = netdev_priv(dev);
4166
4167 return mac->hw->msg_enable;
4168}
4169
4170static void mtk_set_msglevel(struct net_device *dev, u32 value)
4171{
4172 struct mtk_mac *mac = netdev_priv(dev);
4173
4174 mac->hw->msg_enable = value;
4175}
4176
4177static int mtk_nway_reset(struct net_device *dev)
4178{
4179 struct mtk_mac *mac = netdev_priv(dev);
4180
4181 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4182 return -EBUSY;
4183
4184 if (!mac->phylink)
4185 return -ENOTSUPP;
4186
4187 return phylink_ethtool_nway_reset(mac->phylink);
4188}
4189
4190static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4191{
4192 int i;
4193
4194 switch (stringset) {
4195 case ETH_SS_STATS:
4196 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4197 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4198 data += ETH_GSTRING_LEN;
4199 }
4200 break;
4201 }
4202}
4203
4204static int mtk_get_sset_count(struct net_device *dev, int sset)
4205{
4206 switch (sset) {
4207 case ETH_SS_STATS:
4208 return ARRAY_SIZE(mtk_ethtool_stats);
4209 default:
4210 return -EOPNOTSUPP;
4211 }
4212}
4213
4214static void mtk_get_ethtool_stats(struct net_device *dev,
4215 struct ethtool_stats *stats, u64 *data)
4216{
4217 struct mtk_mac *mac = netdev_priv(dev);
4218 struct mtk_hw_stats *hwstats = mac->hw_stats;
4219 u64 *data_src, *data_dst;
4220 unsigned int start;
4221 int i;
4222
4223 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4224 return;
4225
4226 if (netif_running(dev) && netif_device_present(dev)) {
4227 if (spin_trylock_bh(&hwstats->stats_lock)) {
4228 mtk_stats_update_mac(mac);
4229 spin_unlock_bh(&hwstats->stats_lock);
4230 }
4231 }
4232
4233 data_src = (u64 *)hwstats;
4234
4235 do {
4236 data_dst = data;
4237 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4238
4239 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4240 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4241 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4242}
4243
4244static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4245 u32 *rule_locs)
4246{
4247 int ret = -EOPNOTSUPP;
4248
4249 switch (cmd->cmd) {
4250 case ETHTOOL_GRXRINGS:
4251 if (dev->hw_features & NETIF_F_LRO) {
4252 cmd->data = MTK_MAX_RX_RING_NUM;
4253 ret = 0;
4254 }
4255 break;
4256 case ETHTOOL_GRXCLSRLCNT:
4257 if (dev->hw_features & NETIF_F_LRO) {
4258 struct mtk_mac *mac = netdev_priv(dev);
4259
4260 cmd->rule_cnt = mac->hwlro_ip_cnt;
4261 ret = 0;
4262 }
4263 break;
4264 case ETHTOOL_GRXCLSRULE:
4265 if (dev->hw_features & NETIF_F_LRO)
4266 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4267 break;
4268 case ETHTOOL_GRXCLSRLALL:
4269 if (dev->hw_features & NETIF_F_LRO)
4270 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4271 rule_locs);
4272 break;
4273 default:
4274 break;
4275 }
4276
4277 return ret;
4278}
4279
4280static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4281{
4282 int ret = -EOPNOTSUPP;
4283
4284 switch (cmd->cmd) {
4285 case ETHTOOL_SRXCLSRLINS:
4286 if (dev->hw_features & NETIF_F_LRO)
4287 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4288 break;
4289 case ETHTOOL_SRXCLSRLDEL:
4290 if (dev->hw_features & NETIF_F_LRO)
4291 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4292 break;
4293 default:
4294 break;
4295 }
4296
4297 return ret;
4298}
4299
developer6c5cbb52022-08-12 11:37:45 +08004300static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4301{
4302 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004303 struct mtk_eth *eth = mac->hw;
4304 u32 val;
4305
4306 pause->autoneg = 0;
4307
4308 if (mac->type == MTK_GDM_TYPE) {
4309 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4310
4311 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4312 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4313 } else if (mac->type == MTK_XGDM_TYPE) {
4314 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004315
developerf2823bb2022-12-29 18:20:14 +08004316 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4317 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4318 }
developer6c5cbb52022-08-12 11:37:45 +08004319}
4320
4321static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4322{
4323 struct mtk_mac *mac = netdev_priv(dev);
4324
4325 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4326}
4327
developer9b725932022-11-24 16:25:56 +08004328static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4329{
4330 struct mtk_mac *mac = netdev_priv(dev);
4331 struct mtk_eth *eth = mac->hw;
4332 u32 val;
4333
4334 if (mac->type == MTK_GDM_TYPE) {
4335 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4336
4337 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4338 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4339 }
4340
4341 return phylink_ethtool_get_eee(mac->phylink, eee);
4342}
4343
4344static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4345{
4346 struct mtk_mac *mac = netdev_priv(dev);
4347 struct mtk_eth *eth = mac->hw;
4348
4349 if (mac->type == MTK_GDM_TYPE) {
4350 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4351 return -EINVAL;
4352
4353 mac->tx_lpi_timer = eee->tx_lpi_timer;
4354
4355 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4356 }
4357
4358 return phylink_ethtool_set_eee(mac->phylink, eee);
4359}
4360
developerfd40db22021-04-29 10:08:25 +08004361static const struct ethtool_ops mtk_ethtool_ops = {
4362 .get_link_ksettings = mtk_get_link_ksettings,
4363 .set_link_ksettings = mtk_set_link_ksettings,
4364 .get_drvinfo = mtk_get_drvinfo,
4365 .get_msglevel = mtk_get_msglevel,
4366 .set_msglevel = mtk_set_msglevel,
4367 .nway_reset = mtk_nway_reset,
4368 .get_link = ethtool_op_get_link,
4369 .get_strings = mtk_get_strings,
4370 .get_sset_count = mtk_get_sset_count,
4371 .get_ethtool_stats = mtk_get_ethtool_stats,
4372 .get_rxnfc = mtk_get_rxnfc,
4373 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004374 .get_pauseparam = mtk_get_pauseparam,
4375 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004376 .get_eee = mtk_get_eee,
4377 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004378};
4379
4380static const struct net_device_ops mtk_netdev_ops = {
4381 .ndo_init = mtk_init,
4382 .ndo_uninit = mtk_uninit,
4383 .ndo_open = mtk_open,
4384 .ndo_stop = mtk_stop,
4385 .ndo_start_xmit = mtk_start_xmit,
4386 .ndo_set_mac_address = mtk_set_mac_address,
4387 .ndo_validate_addr = eth_validate_addr,
4388 .ndo_do_ioctl = mtk_do_ioctl,
4389 .ndo_tx_timeout = mtk_tx_timeout,
4390 .ndo_get_stats64 = mtk_get_stats64,
4391 .ndo_fix_features = mtk_fix_features,
4392 .ndo_set_features = mtk_set_features,
4393#ifdef CONFIG_NET_POLL_CONTROLLER
4394 .ndo_poll_controller = mtk_poll_controller,
4395#endif
4396};
4397
4398static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4399{
4400 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004401 const char *label;
developerfd40db22021-04-29 10:08:25 +08004402 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004403 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004404 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004405 struct mtk_phylink_priv *phylink_priv;
4406 struct fwnode_handle *fixed_node;
4407 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004408
4409 if (!_id) {
4410 dev_err(eth->dev, "missing mac id\n");
4411 return -EINVAL;
4412 }
4413
4414 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004415 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004416 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4417 return -EINVAL;
4418 }
4419
4420 if (eth->netdev[id]) {
4421 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4422 return -EINVAL;
4423 }
4424
4425 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4426 if (!eth->netdev[id]) {
4427 dev_err(eth->dev, "alloc_etherdev failed\n");
4428 return -ENOMEM;
4429 }
4430 mac = netdev_priv(eth->netdev[id]);
4431 eth->mac[id] = mac;
4432 mac->id = id;
4433 mac->hw = eth;
4434 mac->of_node = np;
4435
4436 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4437 mac->hwlro_ip_cnt = 0;
4438
4439 mac->hw_stats = devm_kzalloc(eth->dev,
4440 sizeof(*mac->hw_stats),
4441 GFP_KERNEL);
4442 if (!mac->hw_stats) {
4443 dev_err(eth->dev, "failed to allocate counter memory\n");
4444 err = -ENOMEM;
4445 goto free_netdev;
4446 }
4447 spin_lock_init(&mac->hw_stats->stats_lock);
4448 u64_stats_init(&mac->hw_stats->syncp);
4449 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4450
4451 /* phylink create */
4452 phy_mode = of_get_phy_mode(np);
4453 if (phy_mode < 0) {
4454 dev_err(eth->dev, "incorrect phy-mode\n");
4455 err = -EINVAL;
4456 goto free_netdev;
4457 }
4458
4459 /* mac config is not set */
4460 mac->interface = PHY_INTERFACE_MODE_NA;
4461 mac->mode = MLO_AN_PHY;
4462 mac->speed = SPEED_UNKNOWN;
4463
developer9b725932022-11-24 16:25:56 +08004464 mac->tx_lpi_timer = 1;
4465
developerfd40db22021-04-29 10:08:25 +08004466 mac->phylink_config.dev = &eth->netdev[id]->dev;
4467 mac->phylink_config.type = PHYLINK_NETDEV;
4468
developer30e13e72022-11-03 10:21:24 +08004469 mac->type = 0;
4470 if (!of_property_read_string(np, "mac-type", &label)) {
4471 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4472 if (!strcasecmp(label, gdm_type(mac_type)))
4473 break;
4474 }
4475
4476 switch (mac_type) {
4477 case 0:
4478 mac->type = MTK_GDM_TYPE;
4479 break;
4480 case 1:
4481 mac->type = MTK_XGDM_TYPE;
4482 break;
4483 default:
4484 dev_warn(eth->dev, "incorrect mac-type\n");
4485 break;
4486 };
4487 }
developer089e8852022-09-28 14:43:46 +08004488
developerfd40db22021-04-29 10:08:25 +08004489 phylink = phylink_create(&mac->phylink_config,
4490 of_fwnode_handle(mac->of_node),
4491 phy_mode, &mtk_phylink_ops);
4492 if (IS_ERR(phylink)) {
4493 err = PTR_ERR(phylink);
4494 goto free_netdev;
4495 }
4496
4497 mac->phylink = phylink;
4498
developera2613e62022-07-01 18:29:37 +08004499 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4500 "fixed-link");
4501 if (fixed_node) {
4502 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4503 0, GPIOD_IN, "?");
4504 if (!IS_ERR(desc)) {
4505 struct device_node *phy_np;
4506 const char *label;
4507 int irq, phyaddr;
4508
4509 phylink_priv = &mac->phylink_priv;
4510
4511 phylink_priv->desc = desc;
4512 phylink_priv->id = id;
4513 phylink_priv->link = -1;
4514
4515 irq = gpiod_to_irq(desc);
4516 if (irq > 0) {
4517 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4518 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4519 "ethernet:fixed link", mac);
4520 }
4521
developer8b6f2402022-11-28 13:42:34 +08004522 if (!of_property_read_string(to_of_node(fixed_node),
4523 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004524 if (strlen(label) < 16) {
4525 strncpy(phylink_priv->label, label,
4526 strlen(label));
4527 } else
developer8b6f2402022-11-28 13:42:34 +08004528 dev_err(eth->dev, "insufficient space for label!\n");
4529 }
developera2613e62022-07-01 18:29:37 +08004530
4531 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4532 if (phy_np) {
4533 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4534 phylink_priv->phyaddr = phyaddr;
4535 }
4536 }
4537 fwnode_handle_put(fixed_node);
4538 }
4539
developerfd40db22021-04-29 10:08:25 +08004540 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4541 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4542 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4543 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4544
4545 eth->netdev[id]->hw_features = eth->soc->hw_features;
4546 if (eth->hwlro)
4547 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4548
4549 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4550 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4551 eth->netdev[id]->features |= eth->soc->hw_features;
4552 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4553
4554 eth->netdev[id]->irq = eth->irq[0];
4555 eth->netdev[id]->dev.of_node = np;
4556
4557 return 0;
4558
4559free_netdev:
4560 free_netdev(eth->netdev[id]);
4561 return err;
4562}
4563
developer3f28d382023-03-07 16:06:30 +08004564void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4565{
4566 struct net_device *dev, *tmp;
4567 LIST_HEAD(dev_list);
4568 int i;
4569
4570 rtnl_lock();
4571
4572 for (i = 0; i < MTK_MAC_COUNT; i++) {
4573 dev = eth->netdev[i];
4574
4575 if (!dev || !(dev->flags & IFF_UP))
4576 continue;
4577
4578 list_add_tail(&dev->close_list, &dev_list);
4579 }
4580
4581 dev_close_many(&dev_list, false);
4582
4583 eth->dma_dev = dma_dev;
4584
4585 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4586 list_del_init(&dev->close_list);
4587 dev_open(dev, NULL);
4588 }
4589
4590 rtnl_unlock();
4591}
4592
developerfd40db22021-04-29 10:08:25 +08004593static int mtk_probe(struct platform_device *pdev)
4594{
4595 struct device_node *mac_np;
4596 struct mtk_eth *eth;
4597 int err, i;
4598
4599 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4600 if (!eth)
4601 return -ENOMEM;
4602
4603 eth->soc = of_device_get_match_data(&pdev->dev);
4604
4605 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004606 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004607 eth->base = devm_platform_ioremap_resource(pdev, 0);
4608 if (IS_ERR(eth->base))
4609 return PTR_ERR(eth->base);
4610
developer089e8852022-09-28 14:43:46 +08004611 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4612 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4613 if (IS_ERR(eth->sram_base))
4614 return PTR_ERR(eth->sram_base);
4615 }
4616
developerfd40db22021-04-29 10:08:25 +08004617 if(eth->soc->has_sram) {
4618 struct resource *res;
4619 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004620 if (unlikely(!res))
4621 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004622 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4623 }
4624
developer0fef5222023-04-26 14:48:31 +08004625 mtk_get_hwver(eth);
4626
developer68ce74f2023-01-03 16:11:57 +08004627 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004628 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004629
developer089e8852022-09-28 14:43:46 +08004630 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4631 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4632 if (!err) {
4633 err = dma_set_coherent_mask(&pdev->dev,
4634 DMA_BIT_MASK(36));
4635 if (err) {
4636 dev_err(&pdev->dev, "Wrong DMA config\n");
4637 return -EINVAL;
4638 }
4639 }
4640 }
4641
developerfd40db22021-04-29 10:08:25 +08004642 spin_lock_init(&eth->page_lock);
4643 spin_lock_init(&eth->tx_irq_lock);
4644 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004645 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004646
4647 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4648 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4649 "mediatek,ethsys");
4650 if (IS_ERR(eth->ethsys)) {
4651 dev_err(&pdev->dev, "no ethsys regmap found\n");
4652 return PTR_ERR(eth->ethsys);
4653 }
4654 }
4655
4656 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4657 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4658 "mediatek,infracfg");
4659 if (IS_ERR(eth->infra)) {
4660 dev_err(&pdev->dev, "no infracfg regmap found\n");
4661 return PTR_ERR(eth->infra);
4662 }
4663 }
4664
developer3f28d382023-03-07 16:06:30 +08004665 if (of_dma_is_coherent(pdev->dev.of_node)) {
4666 struct regmap *cci;
4667
4668 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4669 "cci-control-port");
4670 /* enable CPU/bus coherency */
4671 if (!IS_ERR(cci))
4672 regmap_write(cci, 0, 3);
4673 }
4674
developerfd40db22021-04-29 10:08:25 +08004675 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004676 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
developerfd40db22021-04-29 10:08:25 +08004677 GFP_KERNEL);
developer4e8a3fd2023-04-10 18:05:44 +08004678 if (!eth->sgmii)
developerfd40db22021-04-29 10:08:25 +08004679 return -ENOMEM;
4680
developer4e8a3fd2023-04-10 18:05:44 +08004681 err = mtk_sgmii_init(eth, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004682 eth->soc->ana_rgc3);
developer089e8852022-09-28 14:43:46 +08004683 if (err)
4684 return err;
4685 }
4686
4687 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004688 eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii),
4689 GFP_KERNEL);
4690 if (!eth->usxgmii)
4691 return -ENOMEM;
developer089e8852022-09-28 14:43:46 +08004692
developer4e8a3fd2023-04-10 18:05:44 +08004693 err = mtk_usxgmii_init(eth, pdev->dev.of_node);
developer089e8852022-09-28 14:43:46 +08004694 if (err)
4695 return err;
4696
4697 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004698 if (err)
4699 return err;
4700 }
4701
4702 if (eth->soc->required_pctl) {
4703 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4704 "mediatek,pctl");
4705 if (IS_ERR(eth->pctl)) {
4706 dev_err(&pdev->dev, "no pctl regmap found\n");
4707 return PTR_ERR(eth->pctl);
4708 }
4709 }
4710
developer18f46a82021-07-20 21:08:21 +08004711 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004712 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4713 eth->irq[i] = eth->irq[0];
4714 else
4715 eth->irq[i] = platform_get_irq(pdev, i);
4716 if (eth->irq[i] < 0) {
4717 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4718 return -ENXIO;
4719 }
4720 }
4721
4722 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4723 eth->clks[i] = devm_clk_get(eth->dev,
4724 mtk_clks_source_name[i]);
4725 if (IS_ERR(eth->clks[i])) {
4726 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4727 return -EPROBE_DEFER;
4728 if (eth->soc->required_clks & BIT(i)) {
4729 dev_err(&pdev->dev, "clock %s not found\n",
4730 mtk_clks_source_name[i]);
4731 return -EINVAL;
4732 }
4733 eth->clks[i] = NULL;
4734 }
4735 }
4736
4737 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4738 INIT_WORK(&eth->pending_work, mtk_pending_work);
4739
developer8051e042022-04-08 13:26:36 +08004740 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004741 if (err)
4742 return err;
4743
4744 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4745
4746 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4747 if (!of_device_is_compatible(mac_np,
4748 "mediatek,eth-mac"))
4749 continue;
4750
4751 if (!of_device_is_available(mac_np))
4752 continue;
4753
4754 err = mtk_add_mac(eth, mac_np);
4755 if (err) {
4756 of_node_put(mac_np);
4757 goto err_deinit_hw;
4758 }
4759 }
4760
developer18f46a82021-07-20 21:08:21 +08004761 err = mtk_napi_init(eth);
4762 if (err)
4763 goto err_free_dev;
4764
developerfd40db22021-04-29 10:08:25 +08004765 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4766 err = devm_request_irq(eth->dev, eth->irq[0],
4767 mtk_handle_irq, 0,
4768 dev_name(eth->dev), eth);
4769 } else {
4770 err = devm_request_irq(eth->dev, eth->irq[1],
4771 mtk_handle_irq_tx, 0,
4772 dev_name(eth->dev), eth);
4773 if (err)
4774 goto err_free_dev;
4775
4776 err = devm_request_irq(eth->dev, eth->irq[2],
4777 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004778 dev_name(eth->dev), &eth->rx_napi[0]);
4779 if (err)
4780 goto err_free_dev;
4781
developer793f7b42022-05-20 13:54:51 +08004782 if (MTK_MAX_IRQ_NUM > 3) {
4783 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4784 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4785 err = devm_request_irq(eth->dev,
4786 eth->irq[2 + i],
4787 mtk_handle_irq_rx, 0,
4788 dev_name(eth->dev),
4789 &eth->rx_napi[i]);
4790 if (err)
4791 goto err_free_dev;
4792 }
4793 } else {
4794 err = devm_request_irq(eth->dev, eth->irq[3],
4795 mtk_handle_fe_irq, 0,
4796 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004797 if (err)
4798 goto err_free_dev;
4799 }
4800 }
developerfd40db22021-04-29 10:08:25 +08004801 }
developer8051e042022-04-08 13:26:36 +08004802
developerfd40db22021-04-29 10:08:25 +08004803 if (err)
4804 goto err_free_dev;
4805
4806 /* No MT7628/88 support yet */
4807 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4808 err = mtk_mdio_init(eth);
4809 if (err)
4810 goto err_free_dev;
4811 }
4812
4813 for (i = 0; i < MTK_MAX_DEVS; i++) {
4814 if (!eth->netdev[i])
4815 continue;
4816
4817 err = register_netdev(eth->netdev[i]);
4818 if (err) {
4819 dev_err(eth->dev, "error bringing up device\n");
4820 goto err_deinit_mdio;
4821 } else
4822 netif_info(eth, probe, eth->netdev[i],
4823 "mediatek frame engine at 0x%08lx, irq %d\n",
4824 eth->netdev[i]->base_addr, eth->irq[0]);
4825 }
4826
4827 /* we run 2 devices on the same DMA ring so we need a dummy device
4828 * for NAPI to work
4829 */
4830 init_dummy_netdev(&eth->dummy_dev);
4831 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4832 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004833 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004834 MTK_NAPI_WEIGHT);
4835
developer18f46a82021-07-20 21:08:21 +08004836 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4837 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4838 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4839 mtk_napi_rx, MTK_NAPI_WEIGHT);
4840 }
4841
developer75e4dad2022-11-16 15:17:14 +08004842#if defined(CONFIG_XFRM_OFFLOAD)
4843 mtk_ipsec_offload_init(eth);
4844#endif
developerfd40db22021-04-29 10:08:25 +08004845 mtketh_debugfs_init(eth);
4846 debug_proc_init(eth);
4847
4848 platform_set_drvdata(pdev, eth);
4849
developer8051e042022-04-08 13:26:36 +08004850 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004851#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004852 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4853 eth->mtk_dma_monitor_timer.expires = jiffies;
4854 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004855#endif
developer8051e042022-04-08 13:26:36 +08004856
developerfd40db22021-04-29 10:08:25 +08004857 return 0;
4858
4859err_deinit_mdio:
4860 mtk_mdio_cleanup(eth);
4861err_free_dev:
4862 mtk_free_dev(eth);
4863err_deinit_hw:
4864 mtk_hw_deinit(eth);
4865
4866 return err;
4867}
4868
4869static int mtk_remove(struct platform_device *pdev)
4870{
4871 struct mtk_eth *eth = platform_get_drvdata(pdev);
4872 struct mtk_mac *mac;
4873 int i;
4874
4875 /* stop all devices to make sure that dma is properly shut down */
4876 for (i = 0; i < MTK_MAC_COUNT; i++) {
4877 if (!eth->netdev[i])
4878 continue;
4879 mtk_stop(eth->netdev[i]);
4880 mac = netdev_priv(eth->netdev[i]);
4881 phylink_disconnect_phy(mac->phylink);
4882 }
4883
4884 mtk_hw_deinit(eth);
4885
4886 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004887 netif_napi_del(&eth->rx_napi[0].napi);
4888
4889 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4890 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4891 netif_napi_del(&eth->rx_napi[i].napi);
4892 }
4893
developerfd40db22021-04-29 10:08:25 +08004894 mtk_cleanup(eth);
4895 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004896 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4897 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004898
4899 return 0;
4900}
4901
4902static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004903 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004904 .caps = MT7623_CAPS | MTK_HWLRO,
4905 .hw_features = MTK_HW_FEATURES,
4906 .required_clks = MT7623_CLKS_BITMAP,
4907 .required_pctl = true,
4908 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004909 .txrx = {
4910 .txd_size = sizeof(struct mtk_tx_dma),
4911 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004912 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004913 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4914 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4915 },
developerfd40db22021-04-29 10:08:25 +08004916};
4917
4918static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004919 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004920 .caps = MT7621_CAPS,
4921 .hw_features = MTK_HW_FEATURES,
4922 .required_clks = MT7621_CLKS_BITMAP,
4923 .required_pctl = false,
4924 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004925 .txrx = {
4926 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004927 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004928 .rxd_size = sizeof(struct mtk_rx_dma),
4929 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4930 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4931 },
developerfd40db22021-04-29 10:08:25 +08004932};
4933
4934static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004935 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004936 .ana_rgc3 = 0x2028,
4937 .caps = MT7622_CAPS | MTK_HWLRO,
4938 .hw_features = MTK_HW_FEATURES,
4939 .required_clks = MT7622_CLKS_BITMAP,
4940 .required_pctl = false,
4941 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004942 .txrx = {
4943 .txd_size = sizeof(struct mtk_tx_dma),
4944 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004945 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004946 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4947 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4948 },
developerfd40db22021-04-29 10:08:25 +08004949};
4950
4951static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004952 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004953 .caps = MT7623_CAPS | MTK_HWLRO,
4954 .hw_features = MTK_HW_FEATURES,
4955 .required_clks = MT7623_CLKS_BITMAP,
4956 .required_pctl = true,
4957 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004958 .txrx = {
4959 .txd_size = sizeof(struct mtk_tx_dma),
4960 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004961 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004962 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4963 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4964 },
developerfd40db22021-04-29 10:08:25 +08004965};
4966
4967static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004968 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004969 .ana_rgc3 = 0x128,
4970 .caps = MT7629_CAPS | MTK_HWLRO,
4971 .hw_features = MTK_HW_FEATURES,
4972 .required_clks = MT7629_CLKS_BITMAP,
4973 .required_pctl = false,
4974 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004975 .txrx = {
4976 .txd_size = sizeof(struct mtk_tx_dma),
4977 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004978 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004979 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4980 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4981 },
developerfd40db22021-04-29 10:08:25 +08004982};
4983
4984static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004985 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004986 .ana_rgc3 = 0x128,
4987 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004988 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004989 .required_clks = MT7986_CLKS_BITMAP,
4990 .required_pctl = false,
4991 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004992 .txrx = {
4993 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004994 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004995 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004996 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4997 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4998 },
developerfd40db22021-04-29 10:08:25 +08004999};
5000
developer255bba22021-07-27 15:16:33 +08005001static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08005002 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08005003 .ana_rgc3 = 0x128,
5004 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08005005 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08005006 .required_clks = MT7981_CLKS_BITMAP,
5007 .required_pctl = false,
5008 .has_sram = true,
developere9356982022-07-04 09:03:20 +08005009 .txrx = {
5010 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08005011 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005012 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08005013 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5014 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5015 },
developer255bba22021-07-27 15:16:33 +08005016};
5017
developer089e8852022-09-28 14:43:46 +08005018static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08005019 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08005020 .ana_rgc3 = 0x128,
5021 .caps = MT7988_CAPS,
5022 .hw_features = MTK_HW_FEATURES,
5023 .required_clks = MT7988_CLKS_BITMAP,
5024 .required_pctl = false,
5025 .has_sram = true,
5026 .txrx = {
5027 .txd_size = sizeof(struct mtk_tx_dma_v2),
5028 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08005029 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08005030 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5031 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5032 },
5033};
5034
developerfd40db22021-04-29 10:08:25 +08005035static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08005036 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08005037 .caps = MT7628_CAPS,
5038 .hw_features = MTK_HW_FEATURES_MT7628,
5039 .required_clks = MT7628_CLKS_BITMAP,
5040 .required_pctl = false,
5041 .has_sram = false,
developere9356982022-07-04 09:03:20 +08005042 .txrx = {
5043 .txd_size = sizeof(struct mtk_tx_dma),
5044 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005045 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08005046 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5047 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
5048 },
developerfd40db22021-04-29 10:08:25 +08005049};
5050
5051const struct of_device_id of_mtk_match[] = {
5052 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
5053 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
5054 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
5055 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
5056 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
5057 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08005058 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08005059 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08005060 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
5061 {},
5062};
5063MODULE_DEVICE_TABLE(of, of_mtk_match);
5064
5065static struct platform_driver mtk_driver = {
5066 .probe = mtk_probe,
5067 .remove = mtk_remove,
5068 .driver = {
5069 .name = "mtk_soc_eth",
5070 .of_match_table = of_mtk_match,
5071 },
5072};
5073
5074module_platform_driver(mtk_driver);
5075
5076MODULE_LICENSE("GPL");
5077MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5078MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");