blob: 9d62226de76d0212fff2085ff704e02b61360600 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
43
developerfd40db22021-04-29 10:08:25 +080044module_param_named(msg_level, mtk_msg_level, int, 0);
45MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080046DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080047
48#define MTK_ETHTOOL_STAT(x) { #x, \
49 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
50
developer68ce74f2023-01-03 16:11:57 +080051static const struct mtk_reg_map mtk_reg_map = {
52 .tx_irq_mask = 0x1a1c,
53 .tx_irq_status = 0x1a18,
54 .pdma = {
55 .rx_ptr = 0x0900,
56 .rx_cnt_cfg = 0x0904,
57 .pcrx_ptr = 0x0908,
58 .glo_cfg = 0x0a04,
59 .rst_idx = 0x0a08,
60 .delay_irq = 0x0a0c,
61 .irq_status = 0x0a20,
62 .irq_mask = 0x0a28,
63 .int_grp = 0x0a50,
64 .int_grp2 = 0x0a54,
65 },
66 .qdma = {
67 .qtx_cfg = 0x1800,
68 .qtx_sch = 0x1804,
69 .rx_ptr = 0x1900,
70 .rx_cnt_cfg = 0x1904,
71 .qcrx_ptr = 0x1908,
72 .glo_cfg = 0x1a04,
73 .rst_idx = 0x1a08,
74 .delay_irq = 0x1a0c,
75 .fc_th = 0x1a10,
76 .tx_sch_rate = 0x1a14,
77 .int_grp = 0x1a20,
78 .int_grp2 = 0x1a24,
79 .hred2 = 0x1a44,
80 .ctx_ptr = 0x1b00,
81 .dtx_ptr = 0x1b04,
82 .crx_ptr = 0x1b10,
83 .drx_ptr = 0x1b14,
84 .fq_head = 0x1b20,
85 .fq_tail = 0x1b24,
86 .fq_count = 0x1b28,
87 .fq_blen = 0x1b2c,
88 },
89 .gdm1_cnt = 0x2400,
90 .gdma_to_ppe0 = 0x4444,
91 .ppe_base = {
92 [0] = 0x0c00,
93 },
94 .wdma_base = {
95 [0] = 0x2800,
96 [1] = 0x2c00,
97 },
98};
99
100static const struct mtk_reg_map mt7628_reg_map = {
101 .tx_irq_mask = 0x0a28,
102 .tx_irq_status = 0x0a20,
103 .pdma = {
104 .rx_ptr = 0x0900,
105 .rx_cnt_cfg = 0x0904,
106 .pcrx_ptr = 0x0908,
107 .glo_cfg = 0x0a04,
108 .rst_idx = 0x0a08,
109 .delay_irq = 0x0a0c,
110 .irq_status = 0x0a20,
111 .irq_mask = 0x0a28,
112 .int_grp = 0x0a50,
113 .int_grp2 = 0x0a54,
114 },
115};
116
117static const struct mtk_reg_map mt7986_reg_map = {
118 .tx_irq_mask = 0x461c,
119 .tx_irq_status = 0x4618,
120 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800121 .rx_ptr = 0x4100,
122 .rx_cnt_cfg = 0x4104,
123 .pcrx_ptr = 0x4108,
124 .glo_cfg = 0x4204,
125 .rst_idx = 0x4208,
126 .delay_irq = 0x420c,
127 .irq_status = 0x4220,
128 .irq_mask = 0x4228,
129 .int_grp = 0x4250,
130 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800131 },
132 .qdma = {
133 .qtx_cfg = 0x4400,
134 .qtx_sch = 0x4404,
135 .rx_ptr = 0x4500,
136 .rx_cnt_cfg = 0x4504,
137 .qcrx_ptr = 0x4508,
138 .glo_cfg = 0x4604,
139 .rst_idx = 0x4608,
140 .delay_irq = 0x460c,
141 .fc_th = 0x4610,
142 .int_grp = 0x4620,
143 .int_grp2 = 0x4624,
144 .hred2 = 0x4644,
145 .ctx_ptr = 0x4700,
146 .dtx_ptr = 0x4704,
147 .crx_ptr = 0x4710,
148 .drx_ptr = 0x4714,
149 .fq_head = 0x4720,
150 .fq_tail = 0x4724,
151 .fq_count = 0x4728,
152 .fq_blen = 0x472c,
153 .tx_sch_rate = 0x4798,
154 },
155 .gdm1_cnt = 0x1c00,
156 .gdma_to_ppe0 = 0x3333,
157 .ppe_base = {
158 [0] = 0x2000,
159 [1] = 0x2400,
160 },
161 .wdma_base = {
162 [0] = 0x4800,
163 [1] = 0x4c00,
164 },
165};
166
167static const struct mtk_reg_map mt7988_reg_map = {
168 .tx_irq_mask = 0x461c,
169 .tx_irq_status = 0x4618,
170 .pdma = {
171 .rx_ptr = 0x6900,
172 .rx_cnt_cfg = 0x6904,
173 .pcrx_ptr = 0x6908,
174 .glo_cfg = 0x6a04,
175 .rst_idx = 0x6a08,
176 .delay_irq = 0x6a0c,
177 .irq_status = 0x6a20,
178 .irq_mask = 0x6a28,
179 .int_grp = 0x6a50,
180 .int_grp2 = 0x6a54,
181 },
182 .qdma = {
183 .qtx_cfg = 0x4400,
184 .qtx_sch = 0x4404,
185 .rx_ptr = 0x4500,
186 .rx_cnt_cfg = 0x4504,
187 .qcrx_ptr = 0x4508,
188 .glo_cfg = 0x4604,
189 .rst_idx = 0x4608,
190 .delay_irq = 0x460c,
191 .fc_th = 0x4610,
192 .int_grp = 0x4620,
193 .int_grp2 = 0x4624,
194 .hred2 = 0x4644,
195 .ctx_ptr = 0x4700,
196 .dtx_ptr = 0x4704,
197 .crx_ptr = 0x4710,
198 .drx_ptr = 0x4714,
199 .fq_head = 0x4720,
200 .fq_tail = 0x4724,
201 .fq_count = 0x4728,
202 .fq_blen = 0x472c,
203 .tx_sch_rate = 0x4798,
204 },
205 .gdm1_cnt = 0x1c00,
206 .gdma_to_ppe0 = 0x3333,
207 .ppe_base = {
208 [0] = 0x2000,
209 [1] = 0x2400,
210 [2] = 0x2c00,
211 },
212 .wdma_base = {
213 [0] = 0x4800,
214 [1] = 0x4c00,
215 [2] = 0x5000,
216 },
217};
218
developerfd40db22021-04-29 10:08:25 +0800219/* strings used by ethtool */
220static const struct mtk_ethtool_stats {
221 char str[ETH_GSTRING_LEN];
222 u32 offset;
223} mtk_ethtool_stats[] = {
224 MTK_ETHTOOL_STAT(tx_bytes),
225 MTK_ETHTOOL_STAT(tx_packets),
226 MTK_ETHTOOL_STAT(tx_skip),
227 MTK_ETHTOOL_STAT(tx_collisions),
228 MTK_ETHTOOL_STAT(rx_bytes),
229 MTK_ETHTOOL_STAT(rx_packets),
230 MTK_ETHTOOL_STAT(rx_overflow),
231 MTK_ETHTOOL_STAT(rx_fcs_errors),
232 MTK_ETHTOOL_STAT(rx_short_errors),
233 MTK_ETHTOOL_STAT(rx_long_errors),
234 MTK_ETHTOOL_STAT(rx_checksum_errors),
235 MTK_ETHTOOL_STAT(rx_flow_control_packets),
236};
237
238static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800239 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
240 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800241 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
242 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800243 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
244 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
245 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
246 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
247 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
248 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
249 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
250 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
251 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800252};
253
254void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
255{
256 __raw_writel(val, eth->base + reg);
257}
258
259u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
260{
261 return __raw_readl(eth->base + reg);
262}
263
264u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
265{
266 u32 val;
267
268 val = mtk_r32(eth, reg);
269 val &= ~mask;
270 val |= set;
271 mtk_w32(eth, val, reg);
272 return reg;
273}
274
275static int mtk_mdio_busy_wait(struct mtk_eth *eth)
276{
277 unsigned long t_start = jiffies;
278
279 while (1) {
280 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
281 return 0;
282 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
283 break;
developerc4671b22021-05-28 13:16:42 +0800284 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800285 }
286
287 dev_err(eth->dev, "mdio: MDIO timeout\n");
288 return -1;
289}
290
developer599cda42022-05-24 15:13:31 +0800291u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
292 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800293{
294 if (mtk_mdio_busy_wait(eth))
295 return -1;
296
297 write_data &= 0xffff;
298
developer599cda42022-05-24 15:13:31 +0800299 if (phy_reg & MII_ADDR_C45) {
300 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
301 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
302 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
303 MTK_PHY_IAC);
304
305 if (mtk_mdio_busy_wait(eth))
306 return -1;
307
308 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
309 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
310 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
311 MTK_PHY_IAC);
312 } else {
313 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
314 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
315 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
316 MTK_PHY_IAC);
317 }
developerfd40db22021-04-29 10:08:25 +0800318
319 if (mtk_mdio_busy_wait(eth))
320 return -1;
321
322 return 0;
323}
324
developer599cda42022-05-24 15:13:31 +0800325u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800326{
327 u32 d;
328
329 if (mtk_mdio_busy_wait(eth))
330 return 0xffff;
331
developer599cda42022-05-24 15:13:31 +0800332 if (phy_reg & MII_ADDR_C45) {
333 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
334 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
335 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
336 MTK_PHY_IAC);
337
338 if (mtk_mdio_busy_wait(eth))
339 return 0xffff;
340
341 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
342 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
343 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
344 MTK_PHY_IAC);
345 } else {
346 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
347 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
348 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
349 MTK_PHY_IAC);
350 }
developerfd40db22021-04-29 10:08:25 +0800351
352 if (mtk_mdio_busy_wait(eth))
353 return 0xffff;
354
355 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
356
357 return d;
358}
359
360static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
361 int phy_reg, u16 val)
362{
363 struct mtk_eth *eth = bus->priv;
364
365 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
366}
367
368static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
369{
370 struct mtk_eth *eth = bus->priv;
371
372 return _mtk_mdio_read(eth, phy_addr, phy_reg);
373}
374
developerabeadd52022-08-15 11:26:44 +0800375static int mtk_mdio_reset(struct mii_bus *bus)
376{
377 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
378 * we just need to wait until device ready.
379 */
380 mdelay(20);
381
382 return 0;
383}
384
developerfd40db22021-04-29 10:08:25 +0800385static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
386 phy_interface_t interface)
387{
developer543e7922022-12-01 11:24:47 +0800388 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800389
390 /* Check DDR memory type.
391 * Currently TRGMII mode with DDR2 memory is not supported.
392 */
393 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
394 if (interface == PHY_INTERFACE_MODE_TRGMII &&
395 val & SYSCFG_DRAM_TYPE_DDR2) {
396 dev_err(eth->dev,
397 "TRGMII mode with DDR2 memory is not supported!\n");
398 return -EOPNOTSUPP;
399 }
400
401 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
402 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
403
404 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
405 ETHSYS_TRGMII_MT7621_MASK, val);
406
407 return 0;
408}
409
410static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
411 phy_interface_t interface, int speed)
412{
413 u32 val;
414 int ret;
415
416 if (interface == PHY_INTERFACE_MODE_TRGMII) {
417 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
418 val = 500000000;
419 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
420 if (ret)
421 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
422 return;
423 }
424
425 val = (speed == SPEED_1000) ?
426 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
427 mtk_w32(eth, val, INTF_MODE);
428
429 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
430 ETHSYS_TRGMII_CLK_SEL362_5,
431 ETHSYS_TRGMII_CLK_SEL362_5);
432
433 val = (speed == SPEED_1000) ? 250000000 : 500000000;
434 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
435 if (ret)
436 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
437
438 val = (speed == SPEED_1000) ?
439 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
440 mtk_w32(eth, val, TRGMII_RCK_CTRL);
441
442 val = (speed == SPEED_1000) ?
443 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
444 mtk_w32(eth, val, TRGMII_TCK_CTRL);
445}
446
developer089e8852022-09-28 14:43:46 +0800447static void mtk_setup_bridge_switch(struct mtk_eth *eth)
448{
449 int val;
450
451 /* Force Port1 XGMAC Link Up */
452 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800453 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800454 MTK_XGMAC_STS(MTK_GMAC1_ID));
455
456 /* Adjust GSW bridge IPG to 11*/
457 val = mtk_r32(eth, MTK_GSW_CFG);
458 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
459 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
460 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
461 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800462}
463
developera7570e72023-05-09 17:06:42 +0800464static bool mtk_check_gmac23_idle(struct mtk_mac *mac)
465{
466 u32 mac_fsm, gdm_fsm;
467
468 mac_fsm = mtk_r32(mac->hw, MTK_MAC_FSM(mac->id));
469
470 switch (mac->id) {
471 case MTK_GMAC2_ID:
472 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM2_FSM);
473 break;
474 case MTK_GMAC3_ID:
475 gdm_fsm = mtk_r32(mac->hw, MTK_FE_GDM3_FSM);
476 break;
477 };
478
479 if ((mac_fsm & 0xFFFF0000) == 0x01010000 &&
480 (gdm_fsm & 0xFFFF0000) == 0x00000000)
481 return true;
482
483 return false;
484}
485
developer9b725932022-11-24 16:25:56 +0800486static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
487{
488 struct mtk_eth *eth = mac->hw;
489 u32 mcr, mcr_cur;
490 u32 val;
491
492 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
493 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
494
495 if (enable) {
496 mac->tx_lpi_enabled = 1;
497
498 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
499 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
500 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
501 mac->tx_lpi_timer) |
502 FIELD_PREP(MAC_EEE_RESV0, 14);
503 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
504
505 switch (mac->speed) {
506 case SPEED_1000:
507 mcr |= MAC_MCR_FORCE_EEE1000;
508 break;
509 case SPEED_100:
510 mcr |= MAC_MCR_FORCE_EEE100;
511 break;
512 };
513 } else {
514 mac->tx_lpi_enabled = 0;
515
516 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
517 }
518
519 /* Only update control register when needed! */
520 if (mcr != mcr_cur)
521 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
522}
523
developer0fef5222023-04-26 14:48:31 +0800524static int mtk_get_hwver(struct mtk_eth *eth)
525{
526 struct device_node *np;
527 struct regmap *hwver;
528 u32 info = 0;
529
530 eth->hwver = MTK_HWID_V1;
531
532 np = of_parse_phandle(eth->dev->of_node, "mediatek,hwver", 0);
533 if (!np)
534 return -EINVAL;
535
536 hwver = syscon_node_to_regmap(np);
537 if (IS_ERR(hwver))
538 return PTR_ERR(hwver);
539
540 regmap_read(hwver, 0x8, &info);
541
542 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
543 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_3, info);
544 else
545 eth->hwver = FIELD_GET(HWVER_BIT_NETSYS_1_2, info);
546
547 of_node_put(np);
548
549 return 0;
550}
551
developer4e8a3fd2023-04-10 18:05:44 +0800552static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
553 phy_interface_t interface)
554{
555 struct mtk_mac *mac = container_of(config, struct mtk_mac,
556 phylink_config);
557 struct mtk_eth *eth = mac->hw;
558 unsigned int sid;
559
560 if (interface == PHY_INTERFACE_MODE_SGMII ||
561 phy_interface_mode_is_8023z(interface)) {
562 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
563 0 : mtk_mac2xgmii_id(eth, mac->id);
564
565 return mtk_sgmii_select_pcs(eth->sgmii, sid);
566 } else if (interface == PHY_INTERFACE_MODE_USXGMII ||
567 interface == PHY_INTERFACE_MODE_10GKR ||
568 interface == PHY_INTERFACE_MODE_5GBASER) {
569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
570 mac->id != MTK_GMAC1_ID) {
571 sid = mtk_mac2xgmii_id(eth, mac->id);
572
573 return mtk_usxgmii_select_pcs(eth->usxgmii, sid);
574 }
575 }
576
577 return NULL;
578}
579
developerfd40db22021-04-29 10:08:25 +0800580static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
581 const struct phylink_link_state *state)
582{
583 struct mtk_mac *mac = container_of(config, struct mtk_mac,
584 phylink_config);
585 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800586 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800587 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800588 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800589
590 /* MT76x8 has no hardware settings between for the MAC */
591 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
592 mac->interface != state->interface) {
593 /* Setup soc pin functions */
594 switch (state->interface) {
595 case PHY_INTERFACE_MODE_TRGMII:
596 if (mac->id)
597 goto err_phy;
598 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
599 MTK_GMAC1_TRGMII))
600 goto err_phy;
601 /* fall through */
602 case PHY_INTERFACE_MODE_RGMII_TXID:
603 case PHY_INTERFACE_MODE_RGMII_RXID:
604 case PHY_INTERFACE_MODE_RGMII_ID:
605 case PHY_INTERFACE_MODE_RGMII:
606 case PHY_INTERFACE_MODE_MII:
607 case PHY_INTERFACE_MODE_REVMII:
608 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800609 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800610 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
611 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
612 if (err)
613 goto init_err;
614 }
615 break;
616 case PHY_INTERFACE_MODE_1000BASEX:
617 case PHY_INTERFACE_MODE_2500BASEX:
618 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800619 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800620 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
621 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
622 if (err)
623 goto init_err;
624 }
625 break;
626 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800627 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800628 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
629 err = mtk_gmac_gephy_path_setup(eth, mac->id);
630 if (err)
631 goto init_err;
632 }
633 break;
developer30e13e72022-11-03 10:21:24 +0800634 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800635 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800636 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
637 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
638 if (err)
639 goto init_err;
640 }
641 break;
developer089e8852022-09-28 14:43:46 +0800642 case PHY_INTERFACE_MODE_USXGMII:
643 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800644 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800645 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800646 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
647 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
648 if (err)
649 goto init_err;
650 }
651 break;
developerfd40db22021-04-29 10:08:25 +0800652 default:
653 goto err_phy;
654 }
655
656 /* Setup clock for 1st gmac */
657 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
658 !phy_interface_mode_is_8023z(state->interface) &&
659 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
660 if (MTK_HAS_CAPS(mac->hw->soc->caps,
661 MTK_TRGMII_MT7621_CLK)) {
662 if (mt7621_gmac0_rgmii_adjust(mac->hw,
663 state->interface))
664 goto err_phy;
665 } else {
666 mtk_gmac0_rgmii_adjust(mac->hw,
667 state->interface,
668 state->speed);
669
670 /* mt7623_pad_clk_setup */
671 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
672 mtk_w32(mac->hw,
673 TD_DM_DRVP(8) | TD_DM_DRVN(8),
674 TRGMII_TD_ODT(i));
675
676 /* Assert/release MT7623 RXC reset */
677 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
678 TRGMII_RCK_CTRL);
679 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
680 }
681 }
682
683 ge_mode = 0;
684 switch (state->interface) {
685 case PHY_INTERFACE_MODE_MII:
686 case PHY_INTERFACE_MODE_GMII:
687 ge_mode = 1;
688 break;
689 case PHY_INTERFACE_MODE_REVMII:
690 ge_mode = 2;
691 break;
692 case PHY_INTERFACE_MODE_RMII:
693 if (mac->id)
694 goto err_phy;
695 ge_mode = 3;
696 break;
697 default:
698 break;
699 }
700
701 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800702 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800703 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
704 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
705 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
706 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800707 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800708
709 mac->interface = state->interface;
710 }
711
712 /* SGMII */
713 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
714 phy_interface_mode_is_8023z(state->interface)) {
715 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
716 * being setup done.
717 */
developerd82e8372022-02-09 15:00:09 +0800718 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800719 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
720
721 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
722 SYSCFG0_SGMII_MASK,
723 ~(u32)SYSCFG0_SGMII_MASK);
724
725 /* Decide how GMAC and SGMIISYS be mapped */
726 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
727 0 : mac->id;
728
developer4e8a3fd2023-04-10 18:05:44 +0800729 /* Save the syscfg0 value for mac_finish */
730 mac->syscfg0 = val;
developerd82e8372022-02-09 15:00:09 +0800731 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800732 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800733 state->interface == PHY_INTERFACE_MODE_10GKR ||
734 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer4e8a3fd2023-04-10 18:05:44 +0800735 /* Nothing to do */
developerfd40db22021-04-29 10:08:25 +0800736 } else if (phylink_autoneg_inband(mode)) {
737 dev_err(eth->dev,
738 "In-band mode not supported in non SGMII mode!\n");
739 return;
740 }
741
742 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800743 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800744 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
745 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800746
developer089e8852022-09-28 14:43:46 +0800747 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
748 switch (mac->id) {
749 case MTK_GMAC1_ID:
750 mtk_setup_bridge_switch(eth);
751 break;
developer2b9bc722023-03-09 11:48:44 +0800752 case MTK_GMAC2_ID:
753 force_link = (mac->interface ==
754 PHY_INTERFACE_MODE_XGMII) ?
755 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
756 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
757 mtk_w32(eth, val | force_link,
758 MTK_XGMAC_STS(mac->id));
759 break;
developer089e8852022-09-28 14:43:46 +0800760 case MTK_GMAC3_ID:
761 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800762 mtk_w32(eth,
763 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800764 MTK_XGMAC_STS(mac->id));
765 break;
766 }
767 }
developer82eae452023-02-13 10:04:09 +0800768 } else if (mac->type == MTK_GDM_TYPE) {
769 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
770 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
771 MTK_GDMA_EG_CTRL(mac->id));
772
773 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
774 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800775 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800776 case MTK_GMAC3_ID:
777 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800778 mtk_w32(eth,
779 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800780 MTK_XGMAC_STS(mac->id));
781 break;
782 }
783 }
784
developer4e8a3fd2023-04-10 18:05:44 +0800785 /* FIXME: In current hardware design, we have to reset FE
786 * when swtiching XGDM to GDM. Therefore, here trigger an SER
787 * to let GDM go back to the initial state.
788 */
developera7570e72023-05-09 17:06:42 +0800789 if (mac->type != mac_type && !mtk_check_gmac23_idle(mac)) {
790 if (!test_bit(MTK_RESETTING, &mac->hw->state)) {
developer82eae452023-02-13 10:04:09 +0800791 atomic_inc(&force);
792 schedule_work(&eth->pending_work);
developera7570e72023-05-09 17:06:42 +0800793 }
developer82eae452023-02-13 10:04:09 +0800794 }
developerfd40db22021-04-29 10:08:25 +0800795 }
796
developerfd40db22021-04-29 10:08:25 +0800797 return;
798
799err_phy:
800 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
801 mac->id, phy_modes(state->interface));
802 return;
803
804init_err:
805 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
806 mac->id, phy_modes(state->interface), err);
807}
808
developer4e8a3fd2023-04-10 18:05:44 +0800809static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
810 phy_interface_t interface)
811{
812 struct mtk_mac *mac = container_of(config, struct mtk_mac,
813 phylink_config);
814 struct mtk_eth *eth = mac->hw;
815
816 /* Enable SGMII */
817 if (interface == PHY_INTERFACE_MODE_SGMII ||
818 phy_interface_mode_is_8023z(interface))
819 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
820 SYSCFG0_SGMII_MASK, mac->syscfg0);
821
822 return 0;
823}
824
developer089e8852022-09-28 14:43:46 +0800825static int mtk_mac_pcs_get_state(struct phylink_config *config,
826 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800827{
828 struct mtk_mac *mac = container_of(config, struct mtk_mac,
829 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800830
developer089e8852022-09-28 14:43:46 +0800831 if (mac->type == MTK_XGDM_TYPE) {
832 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800833
developer089e8852022-09-28 14:43:46 +0800834 if (mac->id == MTK_GMAC2_ID)
835 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800836
developer4e8a3fd2023-04-10 18:05:44 +0800837 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800838
839 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
840 case 0:
841 state->speed = SPEED_10000;
842 break;
843 case 1:
844 state->speed = SPEED_5000;
845 break;
846 case 2:
847 state->speed = SPEED_2500;
848 break;
849 case 3:
850 state->speed = SPEED_1000;
851 break;
852 }
853
developer82eae452023-02-13 10:04:09 +0800854 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800855 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
856 } else if (mac->type == MTK_GDM_TYPE) {
857 struct mtk_eth *eth = mac->hw;
developer4e8a3fd2023-04-10 18:05:44 +0800858 struct mtk_sgmii *ss = eth->sgmii;
developer089e8852022-09-28 14:43:46 +0800859 u32 id = mtk_mac2xgmii_id(eth, mac->id);
860 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer38afb1a2023-04-17 09:57:27 +0800861 u32 bm, adv, rgc3, sgm_mode;
developer089e8852022-09-28 14:43:46 +0800862
developer82eae452023-02-13 10:04:09 +0800863 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800864
developer38afb1a2023-04-17 09:57:27 +0800865 regmap_read(ss->pcs[id].regmap, SGMSYS_PCS_CONTROL_1, &bm);
866 if (bm & SGMII_AN_ENABLE) {
developer4e8a3fd2023-04-10 18:05:44 +0800867 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800868 SGMSYS_PCS_ADVERTISE, &adv);
developer089e8852022-09-28 14:43:46 +0800869
developer38afb1a2023-04-17 09:57:27 +0800870 phylink_mii_c22_pcs_decode_state(
871 state,
872 FIELD_GET(SGMII_BMSR, bm),
873 FIELD_GET(SGMII_LPA, adv));
developer089e8852022-09-28 14:43:46 +0800874 } else {
developer38afb1a2023-04-17 09:57:27 +0800875 state->link = !!(bm & SGMII_LINK_STATYS);
developer089e8852022-09-28 14:43:46 +0800876
developer38afb1a2023-04-17 09:57:27 +0800877 regmap_read(ss->pcs[id].regmap,
878 SGMSYS_SGMII_MODE, &sgm_mode);
developer089e8852022-09-28 14:43:46 +0800879
developer38afb1a2023-04-17 09:57:27 +0800880 switch (sgm_mode & SGMII_SPEED_MASK) {
881 case SGMII_SPEED_10:
developer089e8852022-09-28 14:43:46 +0800882 state->speed = SPEED_10;
883 break;
developer38afb1a2023-04-17 09:57:27 +0800884 case SGMII_SPEED_100:
developer089e8852022-09-28 14:43:46 +0800885 state->speed = SPEED_100;
886 break;
developer38afb1a2023-04-17 09:57:27 +0800887 case SGMII_SPEED_1000:
developer4e8a3fd2023-04-10 18:05:44 +0800888 regmap_read(ss->pcs[id].regmap,
developer38afb1a2023-04-17 09:57:27 +0800889 ss->pcs[id].ana_rgc3, &rgc3);
890 rgc3 = FIELD_GET(RG_PHY_SPEED_3_125G, rgc3);
developer4e8a3fd2023-04-10 18:05:44 +0800891 state->speed = rgc3 ? SPEED_2500 : SPEED_1000;
developer089e8852022-09-28 14:43:46 +0800892 break;
893 }
developer38afb1a2023-04-17 09:57:27 +0800894
895 if (sgm_mode & SGMII_DUPLEX_HALF)
896 state->duplex = DUPLEX_HALF;
897 else
898 state->duplex = DUPLEX_FULL;
developer089e8852022-09-28 14:43:46 +0800899 }
900
901 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
902 if (pmsr & MAC_MSR_RX_FC)
903 state->pause |= MLO_PAUSE_RX;
904 if (pmsr & MAC_MSR_TX_FC)
905 state->pause |= MLO_PAUSE_TX;
906 }
developerfd40db22021-04-29 10:08:25 +0800907
908 return 1;
909}
910
developerfd40db22021-04-29 10:08:25 +0800911static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
912 phy_interface_t interface)
913{
914 struct mtk_mac *mac = container_of(config, struct mtk_mac,
915 phylink_config);
developer089e8852022-09-28 14:43:46 +0800916 u32 mcr;
917
918 if (mac->type == MTK_GDM_TYPE) {
919 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
920 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
921 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
922 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
923 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800924
developer089e8852022-09-28 14:43:46 +0800925 mcr &= 0xfffffff0;
926 mcr |= XMAC_MCR_TRX_DISABLE;
927 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
928 }
developerfd40db22021-04-29 10:08:25 +0800929}
930
931static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
932 phy_interface_t interface,
933 struct phy_device *phy)
934{
935 struct mtk_mac *mac = container_of(config, struct mtk_mac,
936 phylink_config);
developer089e8852022-09-28 14:43:46 +0800937 u32 mcr, mcr_cur;
938
developer9b725932022-11-24 16:25:56 +0800939 mac->speed = speed;
940
developer089e8852022-09-28 14:43:46 +0800941 if (mac->type == MTK_GDM_TYPE) {
942 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
943 mcr = mcr_cur;
944 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
945 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
946 MAC_MCR_FORCE_RX_FC);
947 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
948 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
949
950 /* Configure speed */
951 switch (speed) {
952 case SPEED_2500:
953 case SPEED_1000:
954 mcr |= MAC_MCR_SPEED_1000;
955 break;
956 case SPEED_100:
957 mcr |= MAC_MCR_SPEED_100;
958 break;
959 }
960
961 /* Configure duplex */
962 if (duplex == DUPLEX_FULL)
963 mcr |= MAC_MCR_FORCE_DPX;
964
965 /* Configure pause modes -
966 * phylink will avoid these for half duplex
967 */
968 if (tx_pause)
969 mcr |= MAC_MCR_FORCE_TX_FC;
970 if (rx_pause)
971 mcr |= MAC_MCR_FORCE_RX_FC;
972
973 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
974
975 /* Only update control register when needed! */
976 if (mcr != mcr_cur)
977 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800978
979 if (mode == MLO_AN_PHY && phy)
980 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800981 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
982 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
983
984 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
985 /* Configure pause modes -
986 * phylink will avoid these for half duplex
987 */
988 if (tx_pause)
989 mcr |= XMAC_MCR_FORCE_TX_FC;
990 if (rx_pause)
991 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800992
developer089e8852022-09-28 14:43:46 +0800993 mcr &= ~(XMAC_MCR_TRX_DISABLE);
994 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
995 }
developerfd40db22021-04-29 10:08:25 +0800996}
997
998static void mtk_validate(struct phylink_config *config,
999 unsigned long *supported,
1000 struct phylink_link_state *state)
1001{
1002 struct mtk_mac *mac = container_of(config, struct mtk_mac,
1003 phylink_config);
1004 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1005
1006 if (state->interface != PHY_INTERFACE_MODE_NA &&
1007 state->interface != PHY_INTERFACE_MODE_MII &&
1008 state->interface != PHY_INTERFACE_MODE_GMII &&
1009 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
1010 phy_interface_mode_is_rgmii(state->interface)) &&
1011 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
1012 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
1013 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
1014 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +08001015 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +08001016 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
1017 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +08001018 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1019 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
1020 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
1021 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +08001022 linkmode_zero(supported);
1023 return;
1024 }
1025
1026 phylink_set_port_modes(mask);
1027 phylink_set(mask, Autoneg);
1028
1029 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +08001030 case PHY_INTERFACE_MODE_USXGMII:
1031 case PHY_INTERFACE_MODE_10GKR:
1032 phylink_set(mask, 10000baseKR_Full);
1033 phylink_set(mask, 10000baseT_Full);
1034 phylink_set(mask, 10000baseCR_Full);
1035 phylink_set(mask, 10000baseSR_Full);
1036 phylink_set(mask, 10000baseLR_Full);
1037 phylink_set(mask, 10000baseLRM_Full);
1038 phylink_set(mask, 10000baseER_Full);
1039 phylink_set(mask, 100baseT_Half);
1040 phylink_set(mask, 100baseT_Full);
1041 phylink_set(mask, 1000baseT_Half);
1042 phylink_set(mask, 1000baseT_Full);
1043 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +08001044 phylink_set(mask, 2500baseT_Full);
1045 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001046 break;
developerfd40db22021-04-29 10:08:25 +08001047 case PHY_INTERFACE_MODE_TRGMII:
1048 phylink_set(mask, 1000baseT_Full);
1049 break;
developer30e13e72022-11-03 10:21:24 +08001050 case PHY_INTERFACE_MODE_XGMII:
1051 /* fall through */
developerfd40db22021-04-29 10:08:25 +08001052 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +08001053 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +08001054 /* fall through; */
1055 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +08001056 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001057 phylink_set(mask, 2500baseT_Full);
1058 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001059 case PHY_INTERFACE_MODE_GMII:
1060 case PHY_INTERFACE_MODE_RGMII:
1061 case PHY_INTERFACE_MODE_RGMII_ID:
1062 case PHY_INTERFACE_MODE_RGMII_RXID:
1063 case PHY_INTERFACE_MODE_RGMII_TXID:
1064 phylink_set(mask, 1000baseT_Half);
1065 /* fall through */
1066 case PHY_INTERFACE_MODE_SGMII:
1067 phylink_set(mask, 1000baseT_Full);
1068 phylink_set(mask, 1000baseX_Full);
1069 /* fall through */
1070 case PHY_INTERFACE_MODE_MII:
1071 case PHY_INTERFACE_MODE_RMII:
1072 case PHY_INTERFACE_MODE_REVMII:
1073 case PHY_INTERFACE_MODE_NA:
1074 default:
1075 phylink_set(mask, 10baseT_Half);
1076 phylink_set(mask, 10baseT_Full);
1077 phylink_set(mask, 100baseT_Half);
1078 phylink_set(mask, 100baseT_Full);
1079 break;
1080 }
1081
1082 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001083
1084 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1085 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001086 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001087 phylink_set(mask, 10000baseSR_Full);
1088 phylink_set(mask, 10000baseLR_Full);
1089 phylink_set(mask, 10000baseLRM_Full);
1090 phylink_set(mask, 10000baseER_Full);
1091 phylink_set(mask, 1000baseKX_Full);
1092 phylink_set(mask, 1000baseT_Full);
1093 phylink_set(mask, 1000baseX_Full);
1094 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001095 phylink_set(mask, 2500baseT_Full);
1096 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001097 }
developerfd40db22021-04-29 10:08:25 +08001098 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1099 phylink_set(mask, 1000baseT_Full);
1100 phylink_set(mask, 1000baseX_Full);
1101 phylink_set(mask, 2500baseX_Full);
1102 }
1103 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1104 phylink_set(mask, 1000baseT_Full);
1105 phylink_set(mask, 1000baseT_Half);
1106 phylink_set(mask, 1000baseX_Full);
1107 }
1108 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1109 phylink_set(mask, 1000baseT_Full);
1110 phylink_set(mask, 1000baseT_Half);
1111 }
1112 }
1113
developer30e13e72022-11-03 10:21:24 +08001114 if (mac->type == MTK_XGDM_TYPE) {
1115 phylink_clear(mask, 10baseT_Half);
1116 phylink_clear(mask, 100baseT_Half);
1117 phylink_clear(mask, 1000baseT_Half);
1118 }
1119
developerfd40db22021-04-29 10:08:25 +08001120 phylink_set(mask, Pause);
1121 phylink_set(mask, Asym_Pause);
1122
1123 linkmode_and(supported, supported, mask);
1124 linkmode_and(state->advertising, state->advertising, mask);
1125
1126 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1127 * to advertise both, only report advertising at 2500BaseX.
1128 */
1129 phylink_helper_basex_speed(state);
1130}
1131
1132static const struct phylink_mac_ops mtk_phylink_ops = {
1133 .validate = mtk_validate,
developer4e8a3fd2023-04-10 18:05:44 +08001134 .mac_select_pcs = mtk_mac_select_pcs,
developer089e8852022-09-28 14:43:46 +08001135 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001136 .mac_config = mtk_mac_config,
developer4e8a3fd2023-04-10 18:05:44 +08001137 .mac_finish = mtk_mac_finish,
developerfd40db22021-04-29 10:08:25 +08001138 .mac_link_down = mtk_mac_link_down,
1139 .mac_link_up = mtk_mac_link_up,
1140};
1141
developerc4d8da72023-03-16 14:37:28 +08001142static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001143{
1144 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001145 int max_clk = 2500000, divider;
developer778e4122023-04-20 16:09:32 +08001146 int ret = 0;
developerc8acd8d2022-11-10 09:07:10 +08001147 u32 val;
developerfd40db22021-04-29 10:08:25 +08001148
1149 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1150 if (!mii_np) {
1151 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1152 return -ENODEV;
1153 }
1154
1155 if (!of_device_is_available(mii_np)) {
1156 ret = -ENODEV;
1157 goto err_put_node;
1158 }
1159
developerc4d8da72023-03-16 14:37:28 +08001160 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1161 if (val > MDC_MAX_FREQ ||
1162 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1163 dev_err(eth->dev, "MDIO clock frequency out of range");
1164 ret = -EINVAL;
1165 goto err_put_node;
1166 }
developerc8acd8d2022-11-10 09:07:10 +08001167 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001168 }
developerc8acd8d2022-11-10 09:07:10 +08001169
developerc4d8da72023-03-16 14:37:28 +08001170 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001171
1172 /* Configure MDC Turbo Mode */
1173 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1174 val = mtk_r32(eth, MTK_MAC_MISC);
1175 val |= MISC_MDC_TURBO;
1176 mtk_w32(eth, val, MTK_MAC_MISC);
1177 } else {
1178 val = mtk_r32(eth, MTK_PPSC);
1179 val |= PPSC_MDC_TURBO;
1180 mtk_w32(eth, val, MTK_PPSC);
1181 }
1182
1183 /* Configure MDC Divider */
1184 val = mtk_r32(eth, MTK_PPSC);
1185 val &= ~PPSC_MDC_CFG;
1186 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1187 mtk_w32(eth, val, MTK_PPSC);
1188
developerc4d8da72023-03-16 14:37:28 +08001189 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1190
1191err_put_node:
1192 of_node_put(mii_np);
1193 return ret;
1194}
1195
1196static int mtk_mdio_init(struct mtk_eth *eth)
1197{
1198 struct device_node *mii_np;
1199 int ret;
1200
1201 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1202 if (!mii_np) {
1203 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1204 return -ENODEV;
1205 }
1206
1207 if (!of_device_is_available(mii_np)) {
1208 ret = -ENODEV;
1209 goto err_put_node;
1210 }
1211
1212 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1213 if (!eth->mii_bus) {
1214 ret = -ENOMEM;
1215 goto err_put_node;
1216 }
1217
1218 eth->mii_bus->name = "mdio";
1219 eth->mii_bus->read = mtk_mdio_read;
1220 eth->mii_bus->write = mtk_mdio_write;
1221 eth->mii_bus->reset = mtk_mdio_reset;
1222 eth->mii_bus->priv = eth;
1223 eth->mii_bus->parent = eth->dev;
1224
1225 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1226 ret = -ENOMEM;
1227 goto err_put_node;
1228 }
developerc8acd8d2022-11-10 09:07:10 +08001229
developerfd40db22021-04-29 10:08:25 +08001230 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1231
1232err_put_node:
1233 of_node_put(mii_np);
1234 return ret;
1235}
1236
1237static void mtk_mdio_cleanup(struct mtk_eth *eth)
1238{
1239 if (!eth->mii_bus)
1240 return;
1241
1242 mdiobus_unregister(eth->mii_bus);
1243}
1244
1245static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1246{
1247 unsigned long flags;
1248 u32 val;
1249
1250 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001251 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1252 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001253 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1254}
1255
1256static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1257{
1258 unsigned long flags;
1259 u32 val;
1260
1261 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001262 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1263 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001264 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1265}
1266
1267static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1268{
1269 unsigned long flags;
1270 u32 val;
1271
1272 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001273 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1274 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001275 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1276}
1277
1278static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1279{
1280 unsigned long flags;
1281 u32 val;
1282
1283 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001284 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1285 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001286 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1287}
1288
1289static int mtk_set_mac_address(struct net_device *dev, void *p)
1290{
1291 int ret = eth_mac_addr(dev, p);
1292 struct mtk_mac *mac = netdev_priv(dev);
1293 struct mtk_eth *eth = mac->hw;
1294 const char *macaddr = dev->dev_addr;
1295
1296 if (ret)
1297 return ret;
1298
1299 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1300 return -EBUSY;
1301
1302 spin_lock_bh(&mac->hw->page_lock);
1303 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1304 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1305 MT7628_SDM_MAC_ADRH);
1306 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1307 (macaddr[4] << 8) | macaddr[5],
1308 MT7628_SDM_MAC_ADRL);
1309 } else {
1310 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1311 MTK_GDMA_MAC_ADRH(mac->id));
1312 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1313 (macaddr[4] << 8) | macaddr[5],
1314 MTK_GDMA_MAC_ADRL(mac->id));
1315 }
1316 spin_unlock_bh(&mac->hw->page_lock);
1317
1318 return 0;
1319}
1320
1321void mtk_stats_update_mac(struct mtk_mac *mac)
1322{
developer089e8852022-09-28 14:43:46 +08001323 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001324 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001325 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001326 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001327 u64 stats;
1328
developerfd40db22021-04-29 10:08:25 +08001329 u64_stats_update_begin(&hw_stats->syncp);
1330
developer68ce74f2023-01-03 16:11:57 +08001331 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1332 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001333 if (stats)
1334 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001335 hw_stats->rx_packets +=
1336 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1337 hw_stats->rx_overflow +=
1338 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1339 hw_stats->rx_fcs_errors +=
1340 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1341 hw_stats->rx_short_errors +=
1342 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1343 hw_stats->rx_long_errors +=
1344 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1345 hw_stats->rx_checksum_errors +=
1346 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001347 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001348 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001349
1350 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001351 hw_stats->tx_skip +=
1352 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1353 hw_stats->tx_collisions +=
1354 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1355 hw_stats->tx_bytes +=
1356 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1357 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001358 if (stats)
1359 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001360 hw_stats->tx_packets +=
1361 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001362 } else {
developer68ce74f2023-01-03 16:11:57 +08001363 hw_stats->tx_skip +=
1364 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1365 hw_stats->tx_collisions +=
1366 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1367 hw_stats->tx_bytes +=
1368 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1369 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001370 if (stats)
1371 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001372 hw_stats->tx_packets +=
1373 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001374 }
developer68ce74f2023-01-03 16:11:57 +08001375
1376 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001377}
1378
1379static void mtk_stats_update(struct mtk_eth *eth)
1380{
1381 int i;
1382
1383 for (i = 0; i < MTK_MAC_COUNT; i++) {
1384 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1385 continue;
1386 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1387 mtk_stats_update_mac(eth->mac[i]);
1388 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1389 }
1390 }
1391}
1392
1393static void mtk_get_stats64(struct net_device *dev,
1394 struct rtnl_link_stats64 *storage)
1395{
1396 struct mtk_mac *mac = netdev_priv(dev);
1397 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1398 unsigned int start;
1399
1400 if (netif_running(dev) && netif_device_present(dev)) {
1401 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1402 mtk_stats_update_mac(mac);
1403 spin_unlock_bh(&hw_stats->stats_lock);
1404 }
1405 }
1406
1407 do {
1408 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1409 storage->rx_packets = hw_stats->rx_packets;
1410 storage->tx_packets = hw_stats->tx_packets;
1411 storage->rx_bytes = hw_stats->rx_bytes;
1412 storage->tx_bytes = hw_stats->tx_bytes;
1413 storage->collisions = hw_stats->tx_collisions;
1414 storage->rx_length_errors = hw_stats->rx_short_errors +
1415 hw_stats->rx_long_errors;
1416 storage->rx_over_errors = hw_stats->rx_overflow;
1417 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1418 storage->rx_errors = hw_stats->rx_checksum_errors;
1419 storage->tx_aborted_errors = hw_stats->tx_skip;
1420 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1421
1422 storage->tx_errors = dev->stats.tx_errors;
1423 storage->rx_dropped = dev->stats.rx_dropped;
1424 storage->tx_dropped = dev->stats.tx_dropped;
1425}
1426
1427static inline int mtk_max_frag_size(int mtu)
1428{
1429 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1430 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1431 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1432
1433 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1434 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1435}
1436
1437static inline int mtk_max_buf_size(int frag_size)
1438{
1439 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1440 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1441
1442 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1443
1444 return buf_size;
1445}
1446
developere9356982022-07-04 09:03:20 +08001447static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1448 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001449{
developerfd40db22021-04-29 10:08:25 +08001450 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001451 if (!(rxd->rxd2 & RX_DMA_DONE))
1452 return false;
1453
1454 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001455 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1456 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001457
developer8ecd51b2023-03-13 11:28:28 +08001458 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001459 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1460 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001461 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001462 }
1463
developerc4671b22021-05-28 13:16:42 +08001464 return true;
developerfd40db22021-04-29 10:08:25 +08001465}
1466
1467/* the qdma core needs scratch memory to be setup */
1468static int mtk_init_fq_dma(struct mtk_eth *eth)
1469{
developere9356982022-07-04 09:03:20 +08001470 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001471 dma_addr_t phy_ring_tail;
1472 int cnt = MTK_DMA_SIZE;
1473 dma_addr_t dma_addr;
1474 int i;
1475
1476 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001477 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001478 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001479 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001480 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001481 } else {
developer089e8852022-09-28 14:43:46 +08001482 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1483 eth->scratch_ring = eth->sram_base;
1484 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1485 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001486 }
1487
1488 if (unlikely(!eth->scratch_ring))
1489 return -ENOMEM;
1490
developere9356982022-07-04 09:03:20 +08001491 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001492 if (unlikely(!eth->scratch_head))
1493 return -ENOMEM;
1494
developer3f28d382023-03-07 16:06:30 +08001495 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001496 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1497 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001498 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001499 return -ENOMEM;
1500
developer8b6f2402022-11-28 13:42:34 +08001501 phy_ring_tail = eth->phy_scratch_ring +
1502 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001503
1504 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001505 struct mtk_tx_dma_v2 *txd;
1506
1507 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1508 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001509 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001510 txd->txd2 = eth->phy_scratch_ring +
1511 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001512
developere9356982022-07-04 09:03:20 +08001513 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1514 txd->txd4 = 0;
1515
developer089e8852022-09-28 14:43:46 +08001516 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1517 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001518 txd->txd5 = 0;
1519 txd->txd6 = 0;
1520 txd->txd7 = 0;
1521 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001522 }
developerfd40db22021-04-29 10:08:25 +08001523 }
1524
developer68ce74f2023-01-03 16:11:57 +08001525 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1526 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1527 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1528 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001529
1530 return 0;
1531}
1532
1533static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1534{
developere9356982022-07-04 09:03:20 +08001535 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001536}
1537
1538static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001539 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001540{
developere9356982022-07-04 09:03:20 +08001541 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001542
1543 return &ring->buf[idx];
1544}
1545
1546static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001547 void *dma)
developerfd40db22021-04-29 10:08:25 +08001548{
1549 return ring->dma_pdma - ring->dma + dma;
1550}
1551
developere9356982022-07-04 09:03:20 +08001552static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001553{
developere9356982022-07-04 09:03:20 +08001554 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001555}
1556
developerc4671b22021-05-28 13:16:42 +08001557static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1558 bool napi)
developerfd40db22021-04-29 10:08:25 +08001559{
1560 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1561 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001562 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001563 dma_unmap_addr(tx_buf, dma_addr0),
1564 dma_unmap_len(tx_buf, dma_len0),
1565 DMA_TO_DEVICE);
1566 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001567 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001568 dma_unmap_addr(tx_buf, dma_addr0),
1569 dma_unmap_len(tx_buf, dma_len0),
1570 DMA_TO_DEVICE);
1571 }
1572 } else {
1573 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001574 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001575 dma_unmap_addr(tx_buf, dma_addr0),
1576 dma_unmap_len(tx_buf, dma_len0),
1577 DMA_TO_DEVICE);
1578 }
1579
1580 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001581 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001582 dma_unmap_addr(tx_buf, dma_addr1),
1583 dma_unmap_len(tx_buf, dma_len1),
1584 DMA_TO_DEVICE);
1585 }
1586 }
1587
1588 tx_buf->flags = 0;
1589 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001590 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1591 if (napi)
1592 napi_consume_skb(tx_buf->skb, napi);
1593 else
1594 dev_kfree_skb_any(tx_buf->skb);
1595 }
developerfd40db22021-04-29 10:08:25 +08001596 tx_buf->skb = NULL;
1597}
1598
1599static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1600 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1601 size_t size, int idx)
1602{
1603 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1604 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1605 dma_unmap_len_set(tx_buf, dma_len0, size);
1606 } else {
1607 if (idx & 1) {
1608 txd->txd3 = mapped_addr;
1609 txd->txd2 |= TX_DMA_PLEN1(size);
1610 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1611 dma_unmap_len_set(tx_buf, dma_len1, size);
1612 } else {
1613 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1614 txd->txd1 = mapped_addr;
1615 txd->txd2 = TX_DMA_PLEN0(size);
1616 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1617 dma_unmap_len_set(tx_buf, dma_len0, size);
1618 }
1619 }
1620}
1621
developere9356982022-07-04 09:03:20 +08001622static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1623 struct mtk_tx_dma_desc_info *info)
1624{
1625 struct mtk_mac *mac = netdev_priv(dev);
1626 struct mtk_eth *eth = mac->hw;
1627 struct mtk_tx_dma *desc = txd;
1628 u32 data;
1629
1630 WRITE_ONCE(desc->txd1, info->addr);
1631
1632 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1633 if (info->last)
1634 data |= TX_DMA_LS0;
1635 WRITE_ONCE(desc->txd3, data);
1636
1637 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1638 data |= QID_HIGH_BITS(info->qid);
1639 if (info->first) {
1640 if (info->gso)
1641 data |= TX_DMA_TSO;
1642 /* tx checksum offload */
1643 if (info->csum)
1644 data |= TX_DMA_CHKSUM;
1645 /* vlan header offload */
1646 if (info->vlan)
1647 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1648 }
1649
1650#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1651 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1652 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1653 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1654 }
1655
1656 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1657 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1658#endif
1659 WRITE_ONCE(desc->txd4, data);
1660}
1661
1662static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1663 struct mtk_tx_dma_desc_info *info)
1664{
1665 struct mtk_mac *mac = netdev_priv(dev);
1666 struct mtk_eth *eth = mac->hw;
1667 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001668 u32 data = 0;
1669
1670 if (!info->qid && mac->id)
1671 info->qid = MTK_QDMA_GMAC2_QID;
1672
1673 WRITE_ONCE(desc->txd1, info->addr);
1674
1675 data = TX_DMA_PLEN0(info->size);
1676 if (info->last)
1677 data |= TX_DMA_LS0;
1678 WRITE_ONCE(desc->txd3, data);
1679
1680 data = ((mac->id == MTK_GMAC3_ID) ?
1681 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1682 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1683#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1684 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1685 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1686 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1687 }
1688
1689 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1690 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1691#endif
1692 WRITE_ONCE(desc->txd4, data);
1693
1694 data = 0;
1695 if (info->first) {
1696 if (info->gso)
1697 data |= TX_DMA_TSO_V2;
1698 /* tx checksum offload */
1699 if (info->csum)
1700 data |= TX_DMA_CHKSUM_V2;
1701 }
1702 WRITE_ONCE(desc->txd5, data);
1703
1704 data = 0;
1705 if (info->first && info->vlan)
1706 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1707 WRITE_ONCE(desc->txd6, data);
1708
1709 WRITE_ONCE(desc->txd7, 0);
1710 WRITE_ONCE(desc->txd8, 0);
1711}
1712
1713static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1714 struct mtk_tx_dma_desc_info *info)
1715{
1716 struct mtk_mac *mac = netdev_priv(dev);
1717 struct mtk_eth *eth = mac->hw;
1718 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001719 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001720 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001721
developerce08bca2022-10-06 16:21:13 +08001722 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001723 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001724
developer089e8852022-09-28 14:43:46 +08001725 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1726 TX_DMA_SDP1(info->addr) : 0;
1727
developere9356982022-07-04 09:03:20 +08001728 WRITE_ONCE(desc->txd1, info->addr);
1729
1730 data = TX_DMA_PLEN0(info->size);
1731 if (info->last)
1732 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001733 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001734
developer089e8852022-09-28 14:43:46 +08001735 data = ((mac->id == MTK_GMAC3_ID) ?
1736 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001737 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001738#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1739 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1740 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1741 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1742 }
1743
1744 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1745 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1746#endif
1747 WRITE_ONCE(desc->txd4, data);
1748
1749 data = 0;
1750 if (info->first) {
1751 if (info->gso)
1752 data |= TX_DMA_TSO_V2;
1753 /* tx checksum offload */
1754 if (info->csum)
1755 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001756
1757 if (netdev_uses_dsa(dev))
1758 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001759 }
1760 WRITE_ONCE(desc->txd5, data);
1761
1762 data = 0;
1763 if (info->first && info->vlan)
1764 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1765 WRITE_ONCE(desc->txd6, data);
1766
1767 WRITE_ONCE(desc->txd7, 0);
1768 WRITE_ONCE(desc->txd8, 0);
1769}
1770
1771static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1772 struct mtk_tx_dma_desc_info *info)
1773{
1774 struct mtk_mac *mac = netdev_priv(dev);
1775 struct mtk_eth *eth = mac->hw;
1776
developerce08bca2022-10-06 16:21:13 +08001777 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1778 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1779 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001780 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1781 else
1782 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1783}
1784
developerfd40db22021-04-29 10:08:25 +08001785static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1786 int tx_num, struct mtk_tx_ring *ring, bool gso)
1787{
developere9356982022-07-04 09:03:20 +08001788 struct mtk_tx_dma_desc_info txd_info = {
1789 .size = skb_headlen(skb),
1790 .qid = skb->mark & MTK_QDMA_TX_MASK,
1791 .gso = gso,
1792 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1793 .vlan = skb_vlan_tag_present(skb),
1794 .vlan_tci = skb_vlan_tag_get(skb),
1795 .first = true,
1796 .last = !skb_is_nonlinear(skb),
1797 };
developerfd40db22021-04-29 10:08:25 +08001798 struct mtk_mac *mac = netdev_priv(dev);
1799 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001800 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001801 struct mtk_tx_dma *itxd, *txd;
1802 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1803 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001804 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001805 int k = 0;
1806
developerb3a9e7b2023-02-08 15:18:10 +08001807 if (skb->len < 32) {
1808 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1809 return -ENOMEM;
1810
1811 txd_info.size = skb_headlen(skb);
1812 }
1813
developerfd40db22021-04-29 10:08:25 +08001814 itxd = ring->next_free;
1815 itxd_pdma = qdma_to_pdma(ring, itxd);
1816 if (itxd == ring->last_free)
1817 return -ENOMEM;
1818
developere9356982022-07-04 09:03:20 +08001819 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001820 memset(itx_buf, 0, sizeof(*itx_buf));
1821
developer3f28d382023-03-07 16:06:30 +08001822 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001823 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001824 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001825 return -ENOMEM;
1826
developere9356982022-07-04 09:03:20 +08001827 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1828
developerfd40db22021-04-29 10:08:25 +08001829 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001830 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1831 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1832 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001833 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001834 k++);
1835
developerfd40db22021-04-29 10:08:25 +08001836 /* TX SG offload */
1837 txd = itxd;
1838 txd_pdma = qdma_to_pdma(ring, txd);
1839
developere9356982022-07-04 09:03:20 +08001840 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001841 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1842 unsigned int offset = 0;
1843 int frag_size = skb_frag_size(frag);
1844
1845 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001846 bool new_desc = true;
1847
developere9356982022-07-04 09:03:20 +08001848 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001849 (i & 0x1)) {
1850 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1851 txd_pdma = qdma_to_pdma(ring, txd);
1852 if (txd == ring->last_free)
1853 goto err_dma;
1854
1855 n_desc++;
1856 } else {
1857 new_desc = false;
1858 }
1859
developere9356982022-07-04 09:03:20 +08001860 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1861 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1862 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1863 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1864 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001865 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001866 offset, txd_info.size,
1867 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001868 if (unlikely(dma_mapping_error(eth->dma_dev,
1869 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001870 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001871
developere9356982022-07-04 09:03:20 +08001872 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001873
developere9356982022-07-04 09:03:20 +08001874 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001875 if (new_desc)
1876 memset(tx_buf, 0, sizeof(*tx_buf));
1877 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1878 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001879 tx_buf->flags |=
1880 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1881 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1882 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001883
developere9356982022-07-04 09:03:20 +08001884 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1885 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001886
developere9356982022-07-04 09:03:20 +08001887 frag_size -= txd_info.size;
1888 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001889 }
1890 }
1891
1892 /* store skb to cleanup */
1893 itx_buf->skb = skb;
1894
developere9356982022-07-04 09:03:20 +08001895 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001896 if (k & 0x1)
1897 txd_pdma->txd2 |= TX_DMA_LS0;
1898 else
1899 txd_pdma->txd2 |= TX_DMA_LS1;
1900 }
1901
1902 netdev_sent_queue(dev, skb->len);
1903 skb_tx_timestamp(skb);
1904
1905 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1906 atomic_sub(n_desc, &ring->free_count);
1907
1908 /* make sure that all changes to the dma ring are flushed before we
1909 * continue
1910 */
1911 wmb();
1912
developere9356982022-07-04 09:03:20 +08001913 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001914 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1915 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001916 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001917 } else {
developere9356982022-07-04 09:03:20 +08001918 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001919 ring->dma_size);
1920 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1921 }
1922
1923 return 0;
1924
1925err_dma:
1926 do {
developere9356982022-07-04 09:03:20 +08001927 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001928
1929 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001930 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001931
1932 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001933 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001934 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1935
1936 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1937 itxd_pdma = qdma_to_pdma(ring, itxd);
1938 } while (itxd != txd);
1939
1940 return -ENOMEM;
1941}
1942
1943static inline int mtk_cal_txd_req(struct sk_buff *skb)
1944{
1945 int i, nfrags;
1946 skb_frag_t *frag;
1947
1948 nfrags = 1;
1949 if (skb_is_gso(skb)) {
1950 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1951 frag = &skb_shinfo(skb)->frags[i];
1952 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1953 MTK_TX_DMA_BUF_LEN);
1954 }
1955 } else {
1956 nfrags += skb_shinfo(skb)->nr_frags;
1957 }
1958
1959 return nfrags;
1960}
1961
1962static int mtk_queue_stopped(struct mtk_eth *eth)
1963{
1964 int i;
1965
1966 for (i = 0; i < MTK_MAC_COUNT; i++) {
1967 if (!eth->netdev[i])
1968 continue;
1969 if (netif_queue_stopped(eth->netdev[i]))
1970 return 1;
1971 }
1972
1973 return 0;
1974}
1975
1976static void mtk_wake_queue(struct mtk_eth *eth)
1977{
1978 int i;
1979
1980 for (i = 0; i < MTK_MAC_COUNT; i++) {
1981 if (!eth->netdev[i])
1982 continue;
1983 netif_wake_queue(eth->netdev[i]);
1984 }
1985}
1986
1987static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1988{
1989 struct mtk_mac *mac = netdev_priv(dev);
1990 struct mtk_eth *eth = mac->hw;
1991 struct mtk_tx_ring *ring = &eth->tx_ring;
1992 struct net_device_stats *stats = &dev->stats;
1993 bool gso = false;
1994 int tx_num;
1995
1996 /* normally we can rely on the stack not calling this more than once,
1997 * however we have 2 queues running on the same ring so we need to lock
1998 * the ring access
1999 */
2000 spin_lock(&eth->page_lock);
2001
2002 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2003 goto drop;
2004
2005 tx_num = mtk_cal_txd_req(skb);
2006 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
2007 netif_stop_queue(dev);
2008 netif_err(eth, tx_queued, dev,
2009 "Tx Ring full when queue awake!\n");
2010 spin_unlock(&eth->page_lock);
2011 return NETDEV_TX_BUSY;
2012 }
2013
2014 /* TSO: fill MSS info in tcp checksum field */
2015 if (skb_is_gso(skb)) {
2016 if (skb_cow_head(skb, 0)) {
2017 netif_warn(eth, tx_err, dev,
2018 "GSO expand head fail.\n");
2019 goto drop;
2020 }
2021
2022 if (skb_shinfo(skb)->gso_type &
2023 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
2024 gso = true;
2025 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
2026 }
2027 }
2028
2029 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
2030 goto drop;
2031
2032 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
2033 netif_stop_queue(dev);
2034
2035 spin_unlock(&eth->page_lock);
2036
2037 return NETDEV_TX_OK;
2038
2039drop:
2040 spin_unlock(&eth->page_lock);
2041 stats->tx_dropped++;
2042 dev_kfree_skb_any(skb);
2043 return NETDEV_TX_OK;
2044}
2045
2046static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
2047{
2048 int i;
2049 struct mtk_rx_ring *ring;
2050 int idx;
2051
developerfd40db22021-04-29 10:08:25 +08002052 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08002053 struct mtk_rx_dma *rxd;
2054
developer77d03a72021-06-06 00:06:00 +08002055 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
2056 continue;
2057
developerfd40db22021-04-29 10:08:25 +08002058 ring = &eth->rx_ring[i];
2059 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002060 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2061 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002062 ring->calc_idx_update = true;
2063 return ring;
2064 }
2065 }
2066
2067 return NULL;
2068}
2069
developer18f46a82021-07-20 21:08:21 +08002070static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002071{
developerfd40db22021-04-29 10:08:25 +08002072 int i;
2073
developerfb556ca2021-10-13 10:52:09 +08002074 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002075 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002076 else {
developerfd40db22021-04-29 10:08:25 +08002077 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2078 ring = &eth->rx_ring[i];
2079 if (ring->calc_idx_update) {
2080 ring->calc_idx_update = false;
2081 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2082 }
2083 }
2084 }
2085}
2086
2087static int mtk_poll_rx(struct napi_struct *napi, int budget,
2088 struct mtk_eth *eth)
2089{
developer18f46a82021-07-20 21:08:21 +08002090 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2091 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002092 int idx;
2093 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002094 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002095 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002096 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002097 int done = 0;
2098
developer18f46a82021-07-20 21:08:21 +08002099 if (unlikely(!ring))
2100 goto rx_done;
2101
developerfd40db22021-04-29 10:08:25 +08002102 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002103 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002104 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002105 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002106 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002107
developer18f46a82021-07-20 21:08:21 +08002108 if (eth->hwlro)
2109 ring = mtk_get_rx_ring(eth);
2110
developerfd40db22021-04-29 10:08:25 +08002111 if (unlikely(!ring))
2112 goto rx_done;
2113
2114 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002115 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002116 data = ring->data[idx];
2117
developere9356982022-07-04 09:03:20 +08002118 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002119 break;
2120
2121 /* find out which mac the packet come from. values start at 1 */
2122 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2123 mac = 0;
2124 } else {
developer8ecd51b2023-03-13 11:28:28 +08002125 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002126 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2127 case PSE_GDM1_PORT:
2128 case PSE_GDM2_PORT:
2129 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2130 break;
2131 case PSE_GDM3_PORT:
2132 mac = MTK_GMAC3_ID;
2133 break;
2134 }
2135 } else
developerfd40db22021-04-29 10:08:25 +08002136 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2137 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2138 }
2139
2140 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2141 !eth->netdev[mac]))
2142 goto release_desc;
2143
2144 netdev = eth->netdev[mac];
2145
2146 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2147 goto release_desc;
2148
2149 /* alloc new buffer */
2150 new_data = napi_alloc_frag(ring->frag_size);
2151 if (unlikely(!new_data)) {
2152 netdev->stats.rx_dropped++;
2153 goto release_desc;
2154 }
developer3f28d382023-03-07 16:06:30 +08002155 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002156 new_data + NET_SKB_PAD +
2157 eth->ip_align,
2158 ring->buf_size,
2159 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002160 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002161 skb_free_frag(new_data);
2162 netdev->stats.rx_dropped++;
2163 goto release_desc;
2164 }
2165
developer089e8852022-09-28 14:43:46 +08002166 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2167 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2168
developer3f28d382023-03-07 16:06:30 +08002169 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002170 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002171 ring->buf_size, DMA_FROM_DEVICE);
2172
developerfd40db22021-04-29 10:08:25 +08002173 /* receive data */
2174 skb = build_skb(data, ring->frag_size);
2175 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002176 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002177 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002178 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002179 }
2180 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2181
developerfd40db22021-04-29 10:08:25 +08002182 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2183 skb->dev = netdev;
2184 skb_put(skb, pktlen);
2185
developer8ecd51b2023-03-13 11:28:28 +08002186 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002187 rxdcsum = &trxd.rxd3;
2188 else
2189 rxdcsum = &trxd.rxd4;
2190
2191 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002192 skb->ip_summed = CHECKSUM_UNNECESSARY;
2193 else
2194 skb_checksum_none_assert(skb);
2195 skb->protocol = eth_type_trans(skb, netdev);
2196
2197 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002198 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002199 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002200 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002201 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002202 RX_DMA_VID_V2(trxd.rxd4));
2203 } else {
2204 if (trxd.rxd2 & RX_DMA_VTAG)
2205 __vlan_hwaccel_put_tag(skb,
2206 htons(RX_DMA_VPID(trxd.rxd3)),
2207 RX_DMA_VID(trxd.rxd3));
2208 }
2209
2210 /* If netdev is attached to dsa switch, the special
2211 * tag inserted in VLAN field by switch hardware can
2212 * be offload by RX HW VLAN offload. Clears the VLAN
2213 * information from @skb to avoid unexpected 8021d
2214 * handler before packet enter dsa framework.
2215 */
2216 if (netdev_uses_dsa(netdev))
2217 __vlan_hwaccel_clear_tag(skb);
2218 }
2219
2220#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002221 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002222 *(u32 *)(skb->head) = trxd.rxd5;
2223 else
developerfd40db22021-04-29 10:08:25 +08002224 *(u32 *)(skb->head) = trxd.rxd4;
2225
2226 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002227 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002228 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2229
2230 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2231 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2232 __func__, skb_hnat_reason(skb));
2233 skb->pkt_type = PACKET_HOST;
2234 }
2235
2236 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2237 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2238 skb_hnat_reason(skb), skb_hnat_alg(skb));
2239#endif
developer77d03a72021-06-06 00:06:00 +08002240 if (mtk_hwlro_stats_ebl &&
2241 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2242 hw_lro_stats_update(ring->ring_no, &trxd);
2243 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2244 }
developerfd40db22021-04-29 10:08:25 +08002245
2246 skb_record_rx_queue(skb, 0);
2247 napi_gro_receive(napi, skb);
2248
developerc4671b22021-05-28 13:16:42 +08002249skip_rx:
developerfd40db22021-04-29 10:08:25 +08002250 ring->data[idx] = new_data;
2251 rxd->rxd1 = (unsigned int)dma_addr;
2252
2253release_desc:
developer089e8852022-09-28 14:43:46 +08002254 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2255 RX_DMA_SDP1(dma_addr) : 0;
2256
developerfd40db22021-04-29 10:08:25 +08002257 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2258 rxd->rxd2 = RX_DMA_LSO;
2259 else
developer089e8852022-09-28 14:43:46 +08002260 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002261
2262 ring->calc_idx = idx;
2263
2264 done++;
2265 }
2266
2267rx_done:
2268 if (done) {
2269 /* make sure that all changes to the dma ring are flushed before
2270 * we continue
2271 */
2272 wmb();
developer18f46a82021-07-20 21:08:21 +08002273 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002274 }
2275
2276 return done;
2277}
2278
developerfb556ca2021-10-13 10:52:09 +08002279static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002280 unsigned int *done, unsigned int *bytes)
2281{
developer68ce74f2023-01-03 16:11:57 +08002282 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002283 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002284 struct mtk_tx_ring *ring = &eth->tx_ring;
2285 struct mtk_tx_dma *desc;
2286 struct sk_buff *skb;
2287 struct mtk_tx_buf *tx_buf;
2288 u32 cpu, dma;
2289
developerc4671b22021-05-28 13:16:42 +08002290 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002291 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002292
2293 desc = mtk_qdma_phys_to_virt(ring, cpu);
2294
2295 while ((cpu != dma) && budget) {
2296 u32 next_cpu = desc->txd2;
2297 int mac = 0;
2298
2299 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2300 break;
2301
2302 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2303
developere9356982022-07-04 09:03:20 +08002304 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002305 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002306 mac = MTK_GMAC2_ID;
2307 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2308 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002309
2310 skb = tx_buf->skb;
2311 if (!skb)
2312 break;
2313
2314 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2315 bytes[mac] += skb->len;
2316 done[mac]++;
2317 budget--;
2318 }
developerc4671b22021-05-28 13:16:42 +08002319 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002320
2321 ring->last_free = desc;
2322 atomic_inc(&ring->free_count);
2323
2324 cpu = next_cpu;
2325 }
2326
developerc4671b22021-05-28 13:16:42 +08002327 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002328 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002329}
2330
developerfb556ca2021-10-13 10:52:09 +08002331static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002332 unsigned int *done, unsigned int *bytes)
2333{
2334 struct mtk_tx_ring *ring = &eth->tx_ring;
2335 struct mtk_tx_dma *desc;
2336 struct sk_buff *skb;
2337 struct mtk_tx_buf *tx_buf;
2338 u32 cpu, dma;
2339
2340 cpu = ring->cpu_idx;
2341 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2342
2343 while ((cpu != dma) && budget) {
2344 tx_buf = &ring->buf[cpu];
2345 skb = tx_buf->skb;
2346 if (!skb)
2347 break;
2348
2349 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2350 bytes[0] += skb->len;
2351 done[0]++;
2352 budget--;
2353 }
2354
developerc4671b22021-05-28 13:16:42 +08002355 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002356
developere9356982022-07-04 09:03:20 +08002357 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002358 ring->last_free = desc;
2359 atomic_inc(&ring->free_count);
2360
2361 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2362 }
2363
2364 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002365}
2366
2367static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2368{
2369 struct mtk_tx_ring *ring = &eth->tx_ring;
2370 unsigned int done[MTK_MAX_DEVS];
2371 unsigned int bytes[MTK_MAX_DEVS];
2372 int total = 0, i;
2373
2374 memset(done, 0, sizeof(done));
2375 memset(bytes, 0, sizeof(bytes));
2376
2377 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002378 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002379 else
developerfb556ca2021-10-13 10:52:09 +08002380 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002381
2382 for (i = 0; i < MTK_MAC_COUNT; i++) {
2383 if (!eth->netdev[i] || !done[i])
2384 continue;
2385 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2386 total += done[i];
2387 }
2388
2389 if (mtk_queue_stopped(eth) &&
2390 (atomic_read(&ring->free_count) > ring->thresh))
2391 mtk_wake_queue(eth);
2392
2393 return total;
2394}
2395
2396static void mtk_handle_status_irq(struct mtk_eth *eth)
2397{
developer8051e042022-04-08 13:26:36 +08002398 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002399
2400 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2401 mtk_stats_update(eth);
2402 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002403 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002404 }
2405}
2406
2407static int mtk_napi_tx(struct napi_struct *napi, int budget)
2408{
2409 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002410 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002411 u32 status, mask;
2412 int tx_done = 0;
2413
2414 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2415 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002416 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002417 tx_done = mtk_poll_tx(eth, budget);
2418
2419 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002420 status = mtk_r32(eth, reg_map->tx_irq_status);
2421 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002422 dev_info(eth->dev,
2423 "done tx %d, intr 0x%08x/0x%x\n",
2424 tx_done, status, mask);
2425 }
2426
2427 if (tx_done == budget)
2428 return budget;
2429
developer68ce74f2023-01-03 16:11:57 +08002430 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002431 if (status & MTK_TX_DONE_INT)
2432 return budget;
2433
developerc4671b22021-05-28 13:16:42 +08002434 if (napi_complete(napi))
2435 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002436
2437 return tx_done;
2438}
2439
2440static int mtk_napi_rx(struct napi_struct *napi, int budget)
2441{
developer18f46a82021-07-20 21:08:21 +08002442 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2443 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002444 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002445 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002446 u32 status, mask;
2447 int rx_done = 0;
2448 int remain_budget = budget;
2449
2450 mtk_handle_status_irq(eth);
2451
2452poll_again:
developer68ce74f2023-01-03 16:11:57 +08002453 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002454 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2455
2456 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002457 status = mtk_r32(eth, reg_map->pdma.irq_status);
2458 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002459 dev_info(eth->dev,
2460 "done rx %d, intr 0x%08x/0x%x\n",
2461 rx_done, status, mask);
2462 }
2463 if (rx_done == remain_budget)
2464 return budget;
2465
developer68ce74f2023-01-03 16:11:57 +08002466 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002467 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002468 remain_budget -= rx_done;
2469 goto poll_again;
2470 }
developerc4671b22021-05-28 13:16:42 +08002471
2472 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002473 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002474
2475 return rx_done + budget - remain_budget;
2476}
2477
2478static int mtk_tx_alloc(struct mtk_eth *eth)
2479{
developere9356982022-07-04 09:03:20 +08002480 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002481 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002482 int i, sz = soc->txrx.txd_size;
2483 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002484
2485 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2486 GFP_KERNEL);
2487 if (!ring->buf)
2488 goto no_tx_mem;
2489
2490 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002491 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002492 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002493 else {
developere9356982022-07-04 09:03:20 +08002494 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002495 ring->phys = eth->phy_scratch_ring +
2496 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002497 }
2498
2499 if (!ring->dma)
2500 goto no_tx_mem;
2501
2502 for (i = 0; i < MTK_DMA_SIZE; i++) {
2503 int next = (i + 1) % MTK_DMA_SIZE;
2504 u32 next_ptr = ring->phys + next * sz;
2505
developere9356982022-07-04 09:03:20 +08002506 txd = ring->dma + i * sz;
2507 txd->txd2 = next_ptr;
2508 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2509 txd->txd4 = 0;
2510
developer089e8852022-09-28 14:43:46 +08002511 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2512 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002513 txd->txd5 = 0;
2514 txd->txd6 = 0;
2515 txd->txd7 = 0;
2516 txd->txd8 = 0;
2517 }
developerfd40db22021-04-29 10:08:25 +08002518 }
2519
2520 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2521 * only as the framework. The real HW descriptors are the PDMA
2522 * descriptors in ring->dma_pdma.
2523 */
2524 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002525 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2526 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002527 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002528 if (!ring->dma_pdma)
2529 goto no_tx_mem;
2530
2531 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002532 pdma_txd = ring->dma_pdma + i *sz;
2533
2534 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2535 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002536 }
2537 }
2538
2539 ring->dma_size = MTK_DMA_SIZE;
2540 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002541 ring->next_free = ring->dma;
2542 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002543 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002544 ring->thresh = MAX_SKB_FRAGS;
2545
2546 /* make sure that all changes to the dma ring are flushed before we
2547 * continue
2548 */
2549 wmb();
2550
2551 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002552 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2553 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002554 mtk_w32(eth,
2555 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002556 soc->reg_map->qdma.crx_ptr);
2557 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002558 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002559 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002560 } else {
2561 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2562 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2563 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002564 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002565 }
2566
2567 return 0;
2568
2569no_tx_mem:
2570 return -ENOMEM;
2571}
2572
2573static void mtk_tx_clean(struct mtk_eth *eth)
2574{
developere9356982022-07-04 09:03:20 +08002575 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002576 struct mtk_tx_ring *ring = &eth->tx_ring;
2577 int i;
2578
2579 if (ring->buf) {
2580 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002581 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002582 kfree(ring->buf);
2583 ring->buf = NULL;
2584 }
2585
2586 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002587 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002588 MTK_DMA_SIZE * soc->txrx.txd_size,
2589 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002590 ring->dma = NULL;
2591 }
2592
2593 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002594 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002595 MTK_DMA_SIZE * soc->txrx.txd_size,
2596 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002597 ring->dma_pdma = NULL;
2598 }
2599}
2600
2601static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2602{
developer68ce74f2023-01-03 16:11:57 +08002603 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002604 struct mtk_rx_ring *ring;
2605 int rx_data_len, rx_dma_size;
2606 int i;
developer089e8852022-09-28 14:43:46 +08002607 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002608
2609 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2610 if (ring_no)
2611 return -EINVAL;
2612 ring = &eth->rx_ring_qdma;
2613 } else {
2614 ring = &eth->rx_ring[ring_no];
2615 }
2616
2617 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2618 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2619 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2620 } else {
2621 rx_data_len = ETH_DATA_LEN;
2622 rx_dma_size = MTK_DMA_SIZE;
2623 }
2624
2625 ring->frag_size = mtk_max_frag_size(rx_data_len);
2626 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2627 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2628 GFP_KERNEL);
2629 if (!ring->data)
2630 return -ENOMEM;
2631
2632 for (i = 0; i < rx_dma_size; i++) {
2633 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2634 if (!ring->data[i])
2635 return -ENOMEM;
2636 }
2637
2638 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2639 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002640 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002641 rx_dma_size * eth->soc->txrx.rxd_size,
2642 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002643 else {
2644 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002645 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002646 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002647 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002648 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002649 }
2650
2651 if (!ring->dma)
2652 return -ENOMEM;
2653
2654 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002655 struct mtk_rx_dma_v2 *rxd;
2656
developer3f28d382023-03-07 16:06:30 +08002657 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002658 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2659 ring->buf_size,
2660 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002661 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002662 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002663
2664 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2665 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002666
developer089e8852022-09-28 14:43:46 +08002667 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2668 RX_DMA_SDP1(dma_addr) : 0;
2669
developerfd40db22021-04-29 10:08:25 +08002670 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002671 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002672 else
developer089e8852022-09-28 14:43:46 +08002673 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002674
developere9356982022-07-04 09:03:20 +08002675 rxd->rxd3 = 0;
2676 rxd->rxd4 = 0;
2677
developer8ecd51b2023-03-13 11:28:28 +08002678 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002679 rxd->rxd5 = 0;
2680 rxd->rxd6 = 0;
2681 rxd->rxd7 = 0;
2682 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002683 }
developerfd40db22021-04-29 10:08:25 +08002684 }
2685 ring->dma_size = rx_dma_size;
2686 ring->calc_idx_update = false;
2687 ring->calc_idx = rx_dma_size - 1;
2688 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2689 MTK_QRX_CRX_IDX_CFG(ring_no) :
2690 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002691 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002692 /* make sure that all changes to the dma ring are flushed before we
2693 * continue
2694 */
2695 wmb();
2696
2697 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002698 mtk_w32(eth, ring->phys,
2699 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2700 mtk_w32(eth, rx_dma_size,
2701 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2702 mtk_w32(eth, ring->calc_idx,
2703 ring->crx_idx_reg);
2704 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2705 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002706 } else {
developer68ce74f2023-01-03 16:11:57 +08002707 mtk_w32(eth, ring->phys,
2708 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2709 mtk_w32(eth, rx_dma_size,
2710 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2711 mtk_w32(eth, ring->calc_idx,
2712 ring->crx_idx_reg);
2713 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2714 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002715 }
2716
2717 return 0;
2718}
2719
2720static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2721{
2722 int i;
developer089e8852022-09-28 14:43:46 +08002723 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002724
2725 if (ring->data && ring->dma) {
2726 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002727 struct mtk_rx_dma *rxd;
2728
developerfd40db22021-04-29 10:08:25 +08002729 if (!ring->data[i])
2730 continue;
developere9356982022-07-04 09:03:20 +08002731
2732 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2733 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002734 continue;
developere9356982022-07-04 09:03:20 +08002735
developer089e8852022-09-28 14:43:46 +08002736 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2737 MTK_8GB_ADDRESSING)) ?
2738 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2739
developer3f28d382023-03-07 16:06:30 +08002740 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002741 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002742 ring->buf_size,
2743 DMA_FROM_DEVICE);
2744 skb_free_frag(ring->data[i]);
2745 }
2746 kfree(ring->data);
2747 ring->data = NULL;
2748 }
2749
2750 if(in_sram)
2751 return;
2752
2753 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002754 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002755 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002756 ring->dma,
2757 ring->phys);
2758 ring->dma = NULL;
2759 }
2760}
2761
2762static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2763{
2764 int i;
developer77d03a72021-06-06 00:06:00 +08002765 u32 val;
developerfd40db22021-04-29 10:08:25 +08002766 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2767 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2768
2769 /* set LRO rings to auto-learn modes */
2770 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2771
2772 /* validate LRO ring */
2773 ring_ctrl_dw2 |= MTK_RING_VLD;
2774
2775 /* set AGE timer (unit: 20us) */
2776 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2777 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2778
2779 /* set max AGG timer (unit: 20us) */
2780 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2781
2782 /* set max LRO AGG count */
2783 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2784 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2785
developer77d03a72021-06-06 00:06:00 +08002786 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002787 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2788 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2789 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2790 }
2791
2792 /* IPv4 checksum update enable */
2793 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2794
2795 /* switch priority comparison to packet count mode */
2796 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2797
2798 /* bandwidth threshold setting */
2799 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2800
2801 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002802 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002803
2804 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2805 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2806 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2807
developerfd40db22021-04-29 10:08:25 +08002808 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2809 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2810
developer8ecd51b2023-03-13 11:28:28 +08002811 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002812 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2813 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2814 MTK_PDMA_RX_CFG);
2815
2816 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2817 } else {
2818 /* set HW LRO mode & the max aggregation count for rx packets */
2819 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2820 }
2821
developerfd40db22021-04-29 10:08:25 +08002822 /* enable HW LRO */
2823 lro_ctrl_dw0 |= MTK_LRO_EN;
2824
developer77d03a72021-06-06 00:06:00 +08002825 /* enable cpu reason black list */
2826 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2827
developerfd40db22021-04-29 10:08:25 +08002828 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2829 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2830
developer77d03a72021-06-06 00:06:00 +08002831 /* no use PPE cpu reason */
2832 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2833
developerfd40db22021-04-29 10:08:25 +08002834 return 0;
2835}
2836
2837static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2838{
2839 int i;
2840 u32 val;
2841
2842 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002843 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002844
2845 /* wait for relinquishments done */
2846 for (i = 0; i < 10; i++) {
2847 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002848 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002849 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002850 continue;
2851 }
2852 break;
2853 }
2854
2855 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002856 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002857 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2858
2859 /* disable HW LRO */
2860 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2861}
2862
2863static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2864{
2865 u32 reg_val;
2866
developer8ecd51b2023-03-13 11:28:28 +08002867 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002868 idx += 1;
2869
developerfd40db22021-04-29 10:08:25 +08002870 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2871
2872 /* invalidate the IP setting */
2873 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2874
2875 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2876
2877 /* validate the IP setting */
2878 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2879}
2880
2881static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2882{
2883 u32 reg_val;
2884
developer8ecd51b2023-03-13 11:28:28 +08002885 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002886 idx += 1;
2887
developerfd40db22021-04-29 10:08:25 +08002888 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2889
2890 /* invalidate the IP setting */
2891 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2892
2893 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2894}
2895
2896static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2897{
2898 int cnt = 0;
2899 int i;
2900
2901 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2902 if (mac->hwlro_ip[i])
2903 cnt++;
2904 }
2905
2906 return cnt;
2907}
2908
2909static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2910 struct ethtool_rxnfc *cmd)
2911{
2912 struct ethtool_rx_flow_spec *fsp =
2913 (struct ethtool_rx_flow_spec *)&cmd->fs;
2914 struct mtk_mac *mac = netdev_priv(dev);
2915 struct mtk_eth *eth = mac->hw;
2916 int hwlro_idx;
2917
2918 if ((fsp->flow_type != TCP_V4_FLOW) ||
2919 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2920 (fsp->location > 1))
2921 return -EINVAL;
2922
2923 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2924 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2925
2926 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2927
2928 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2929
2930 return 0;
2931}
2932
2933static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2934 struct ethtool_rxnfc *cmd)
2935{
2936 struct ethtool_rx_flow_spec *fsp =
2937 (struct ethtool_rx_flow_spec *)&cmd->fs;
2938 struct mtk_mac *mac = netdev_priv(dev);
2939 struct mtk_eth *eth = mac->hw;
2940 int hwlro_idx;
2941
2942 if (fsp->location > 1)
2943 return -EINVAL;
2944
2945 mac->hwlro_ip[fsp->location] = 0;
2946 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2947
2948 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2949
2950 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2951
2952 return 0;
2953}
2954
2955static void mtk_hwlro_netdev_disable(struct net_device *dev)
2956{
2957 struct mtk_mac *mac = netdev_priv(dev);
2958 struct mtk_eth *eth = mac->hw;
2959 int i, hwlro_idx;
2960
2961 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2962 mac->hwlro_ip[i] = 0;
2963 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2964
2965 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2966 }
2967
2968 mac->hwlro_ip_cnt = 0;
2969}
2970
2971static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2972 struct ethtool_rxnfc *cmd)
2973{
2974 struct mtk_mac *mac = netdev_priv(dev);
2975 struct ethtool_rx_flow_spec *fsp =
2976 (struct ethtool_rx_flow_spec *)&cmd->fs;
2977
2978 /* only tcp dst ipv4 is meaningful, others are meaningless */
2979 fsp->flow_type = TCP_V4_FLOW;
2980 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2981 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2982
2983 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2984 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2985 fsp->h_u.tcp_ip4_spec.psrc = 0;
2986 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2987 fsp->h_u.tcp_ip4_spec.pdst = 0;
2988 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2989 fsp->h_u.tcp_ip4_spec.tos = 0;
2990 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2991
2992 return 0;
2993}
2994
2995static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2996 struct ethtool_rxnfc *cmd,
2997 u32 *rule_locs)
2998{
2999 struct mtk_mac *mac = netdev_priv(dev);
3000 int cnt = 0;
3001 int i;
3002
3003 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
3004 if (mac->hwlro_ip[i]) {
3005 rule_locs[cnt] = i;
3006 cnt++;
3007 }
3008 }
3009
3010 cmd->rule_cnt = cnt;
3011
3012 return 0;
3013}
3014
developer18f46a82021-07-20 21:08:21 +08003015static int mtk_rss_init(struct mtk_eth *eth)
3016{
3017 u32 val;
3018
developer8ecd51b2023-03-13 11:28:28 +08003019 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08003020 /* Set RSS rings to PSE modes */
3021 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
3022 val |= MTK_RING_PSE_MODE;
3023 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
3024
3025 /* Enable non-lro multiple rx */
3026 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
3027 val |= MTK_NON_LRO_MULTI_EN;
3028 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3029
3030 /* Enable RSS dly int supoort */
3031 val |= MTK_LRO_DLY_INT_EN;
3032 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
3033
3034 /* Set RSS delay config int ring1 */
3035 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
3036 }
3037
3038 /* Hash Type */
3039 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3040 val |= MTK_RSS_IPV4_STATIC_HASH;
3041 val |= MTK_RSS_IPV6_STATIC_HASH;
3042 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3043
3044 /* Select the size of indirection table */
3045 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
3046 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
3047 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
3048 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
3049 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
3050 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
3051 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
3052 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
3053
3054 /* Pause */
3055 val |= MTK_RSS_CFG_REQ;
3056 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3057
3058 /* Enable RSS*/
3059 val |= MTK_RSS_EN;
3060 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3061
3062 /* Release pause */
3063 val &= ~(MTK_RSS_CFG_REQ);
3064 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3065
3066 /* Set perRSS GRP INT */
3067 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3068
3069 /* Set GRP INT */
3070 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3071
developer089e8852022-09-28 14:43:46 +08003072 /* Enable RSS delay interrupt */
3073 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3074
developer18f46a82021-07-20 21:08:21 +08003075 return 0;
3076}
3077
3078static void mtk_rss_uninit(struct mtk_eth *eth)
3079{
3080 u32 val;
3081
3082 /* Pause */
3083 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3084 val |= MTK_RSS_CFG_REQ;
3085 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3086
3087 /* Disable RSS*/
3088 val &= ~(MTK_RSS_EN);
3089 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3090
3091 /* Release pause */
3092 val &= ~(MTK_RSS_CFG_REQ);
3093 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3094}
3095
developerfd40db22021-04-29 10:08:25 +08003096static netdev_features_t mtk_fix_features(struct net_device *dev,
3097 netdev_features_t features)
3098{
3099 if (!(features & NETIF_F_LRO)) {
3100 struct mtk_mac *mac = netdev_priv(dev);
3101 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3102
3103 if (ip_cnt) {
3104 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3105
3106 features |= NETIF_F_LRO;
3107 }
3108 }
3109
3110 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3111 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3112
3113 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3114 }
3115
3116 return features;
3117}
3118
3119static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3120{
3121 struct mtk_mac *mac = netdev_priv(dev);
3122 struct mtk_eth *eth = mac->hw;
3123 int err = 0;
3124
3125 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3126 return 0;
3127
3128 if (!(features & NETIF_F_LRO))
3129 mtk_hwlro_netdev_disable(dev);
3130
3131 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3132 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3133 else
3134 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3135
3136 return err;
3137}
3138
3139/* wait for DMA to finish whatever it is doing before we start using it again */
3140static int mtk_dma_busy_wait(struct mtk_eth *eth)
3141{
3142 unsigned long t_start = jiffies;
3143
3144 while (1) {
3145 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3146 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3147 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3148 return 0;
3149 } else {
3150 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3151 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3152 return 0;
3153 }
3154
3155 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3156 break;
3157 }
3158
3159 dev_err(eth->dev, "DMA init timeout\n");
3160 return -1;
3161}
3162
3163static int mtk_dma_init(struct mtk_eth *eth)
3164{
3165 int err;
3166 u32 i;
3167
3168 if (mtk_dma_busy_wait(eth))
3169 return -EBUSY;
3170
3171 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3172 /* QDMA needs scratch memory for internal reordering of the
3173 * descriptors
3174 */
3175 err = mtk_init_fq_dma(eth);
3176 if (err)
3177 return err;
3178 }
3179
3180 err = mtk_tx_alloc(eth);
3181 if (err)
3182 return err;
3183
3184 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3185 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3186 if (err)
3187 return err;
3188 }
3189
3190 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3191 if (err)
3192 return err;
3193
3194 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003195 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003196 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003197 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3198 if (err)
3199 return err;
3200 }
3201 err = mtk_hwlro_rx_init(eth);
3202 if (err)
3203 return err;
3204 }
3205
developer18f46a82021-07-20 21:08:21 +08003206 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3207 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3208 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3209 if (err)
3210 return err;
3211 }
3212 err = mtk_rss_init(eth);
3213 if (err)
3214 return err;
3215 }
3216
developerfd40db22021-04-29 10:08:25 +08003217 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3218 /* Enable random early drop and set drop threshold
3219 * automatically
3220 */
3221 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003222 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3223 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003224 }
3225
3226 return 0;
3227}
3228
3229static void mtk_dma_free(struct mtk_eth *eth)
3230{
developere9356982022-07-04 09:03:20 +08003231 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003232 int i;
3233
3234 for (i = 0; i < MTK_MAC_COUNT; i++)
3235 if (eth->netdev[i])
3236 netdev_reset_queue(eth->netdev[i]);
3237 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003238 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003239 MTK_DMA_SIZE * soc->txrx.txd_size,
3240 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003241 eth->scratch_ring = NULL;
3242 eth->phy_scratch_ring = 0;
3243 }
3244 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003245 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003246 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3247
3248 if (eth->hwlro) {
3249 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003250
developer089e8852022-09-28 14:43:46 +08003251 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003252 for (; i < MTK_MAX_RX_RING_NUM; i++)
3253 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003254 }
3255
developer18f46a82021-07-20 21:08:21 +08003256 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3257 mtk_rss_uninit(eth);
3258
3259 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3260 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3261 }
3262
developer94008d92021-09-23 09:47:41 +08003263 if (eth->scratch_head) {
3264 kfree(eth->scratch_head);
3265 eth->scratch_head = NULL;
3266 }
developerfd40db22021-04-29 10:08:25 +08003267}
3268
3269static void mtk_tx_timeout(struct net_device *dev)
3270{
3271 struct mtk_mac *mac = netdev_priv(dev);
3272 struct mtk_eth *eth = mac->hw;
3273
3274 eth->netdev[mac->id]->stats.tx_errors++;
3275 netif_err(eth, tx_err, dev,
3276 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003277
3278 if (atomic_read(&reset_lock) == 0)
3279 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003280}
3281
developer18f46a82021-07-20 21:08:21 +08003282static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003283{
developer18f46a82021-07-20 21:08:21 +08003284 struct mtk_napi *rx_napi = priv;
3285 struct mtk_eth *eth = rx_napi->eth;
3286 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003287
developer18f46a82021-07-20 21:08:21 +08003288 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003289 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003290 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003291 }
3292
3293 return IRQ_HANDLED;
3294}
3295
3296static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3297{
3298 struct mtk_eth *eth = _eth;
3299
3300 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003301 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003302 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003303 }
3304
3305 return IRQ_HANDLED;
3306}
3307
3308static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3309{
3310 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003311 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003312
developer68ce74f2023-01-03 16:11:57 +08003313 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3314 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003315 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003316 }
developer68ce74f2023-01-03 16:11:57 +08003317 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3318 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003319 mtk_handle_irq_tx(irq, _eth);
3320 }
3321
3322 return IRQ_HANDLED;
3323}
3324
developera2613e62022-07-01 18:29:37 +08003325static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3326{
3327 struct mtk_mac *mac = _mac;
3328 struct mtk_eth *eth = mac->hw;
3329 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3330 struct net_device *dev = phylink_priv->dev;
3331 int link_old, link_new;
3332
3333 // clear interrupt status for gpy211
3334 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3335
3336 link_old = phylink_priv->link;
3337 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3338
3339 if (link_old != link_new) {
3340 phylink_priv->link = link_new;
3341 if (link_new) {
3342 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3343 if (dev)
3344 netif_carrier_on(dev);
3345 } else {
3346 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3347 if (dev)
3348 netif_carrier_off(dev);
3349 }
3350 }
3351
3352 return IRQ_HANDLED;
3353}
3354
developerfd40db22021-04-29 10:08:25 +08003355#ifdef CONFIG_NET_POLL_CONTROLLER
3356static void mtk_poll_controller(struct net_device *dev)
3357{
3358 struct mtk_mac *mac = netdev_priv(dev);
3359 struct mtk_eth *eth = mac->hw;
3360
3361 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003362 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3363 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003364 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003365 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003366}
3367#endif
3368
3369static int mtk_start_dma(struct mtk_eth *eth)
3370{
3371 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003372 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003373 int val, err;
developerfd40db22021-04-29 10:08:25 +08003374
3375 err = mtk_dma_init(eth);
3376 if (err) {
3377 mtk_dma_free(eth);
3378 return err;
3379 }
3380
3381 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003382 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003383 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3384 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003385 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003386 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003387 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003388 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3389 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3390 MTK_RESV_BUF | MTK_WCOMP_EN |
3391 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003392 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003393 }
developerfd40db22021-04-29 10:08:25 +08003394 else
3395 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003396 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003397 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3398 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3399 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003400 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003401
developer68ce74f2023-01-03 16:11:57 +08003402 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003403 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003404 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003405 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003406 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003407 } else {
3408 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3409 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003410 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003411 }
3412
developer8ecd51b2023-03-13 11:28:28 +08003413 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003414 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3415 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3416 }
3417
developerfd40db22021-04-29 10:08:25 +08003418 return 0;
3419}
3420
developerdca0fde2022-12-14 11:40:35 +08003421void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003422{
developerdca0fde2022-12-14 11:40:35 +08003423 u32 val;
developerfd40db22021-04-29 10:08:25 +08003424
3425 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3426 return;
3427
developerdca0fde2022-12-14 11:40:35 +08003428 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003429
developerdca0fde2022-12-14 11:40:35 +08003430 /* default setup the forward port to send frame to PDMA */
3431 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003432
developerdca0fde2022-12-14 11:40:35 +08003433 /* Enable RX checksum */
3434 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003435
developerdca0fde2022-12-14 11:40:35 +08003436 val |= config;
developerfd40db22021-04-29 10:08:25 +08003437
developerdca0fde2022-12-14 11:40:35 +08003438 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3439 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003440
developerdca0fde2022-12-14 11:40:35 +08003441 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003442}
3443
developer7cd7e5e2022-11-17 13:57:32 +08003444void mtk_set_pse_drop(u32 config)
3445{
3446 struct mtk_eth *eth = g_eth;
3447
3448 if (eth)
3449 mtk_w32(eth, config, PSE_PPE0_DROP);
3450}
3451EXPORT_SYMBOL(mtk_set_pse_drop);
3452
developerfd40db22021-04-29 10:08:25 +08003453static int mtk_open(struct net_device *dev)
3454{
3455 struct mtk_mac *mac = netdev_priv(dev);
3456 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003457 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer4e8a3fd2023-04-10 18:05:44 +08003458 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer18f46a82021-07-20 21:08:21 +08003459 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003460 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003461
3462 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3463 if (err) {
3464 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3465 err);
3466 return err;
3467 }
3468
3469 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3470 if (!refcount_read(&eth->dma_refcnt)) {
3471 int err = mtk_start_dma(eth);
3472
3473 if (err)
3474 return err;
3475
developerfd40db22021-04-29 10:08:25 +08003476
3477 /* Indicates CDM to parse the MTK special tag from CPU */
3478 if (netdev_uses_dsa(dev)) {
3479 u32 val;
3480 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3481 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3482 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3483 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3484 }
3485
3486 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003487 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003488 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003489 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3490
3491 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3492 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3493 napi_enable(&eth->rx_napi[i].napi);
3494 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3495 }
3496 }
3497
developerfd40db22021-04-29 10:08:25 +08003498 refcount_set(&eth->dma_refcnt, 1);
3499 }
3500 else
3501 refcount_inc(&eth->dma_refcnt);
3502
developera2613e62022-07-01 18:29:37 +08003503 if (phylink_priv->desc) {
3504 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3505 If single PHY chip is not GPY211, the following step you should do:
3506 1. Contact your Single PHY chip vendor and get the details of
3507 - how to enables link status change interrupt
3508 - how to clears interrupt source
3509 */
3510
3511 // clear interrupt source for gpy211
3512 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3513
3514 // enable link status change interrupt for gpy211
3515 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3516
3517 phylink_priv->dev = dev;
3518
3519 // override dev pointer for single PHY chip 0
3520 if (phylink_priv->id == 0) {
3521 struct net_device *tmp;
3522
3523 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3524 if (tmp)
3525 phylink_priv->dev = tmp;
3526 else
3527 phylink_priv->dev = NULL;
3528 }
3529 }
3530
developerfd40db22021-04-29 10:08:25 +08003531 phylink_start(mac->phylink);
3532 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003533 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003534 if (!phy_node && eth->sgmii->pcs[id].regmap)
3535 regmap_write(eth->sgmii->pcs[id].regmap,
3536 SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developer089e8852022-09-28 14:43:46 +08003537
developerdca0fde2022-12-14 11:40:35 +08003538 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3539
developerfd40db22021-04-29 10:08:25 +08003540 return 0;
3541}
3542
3543static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3544{
3545 u32 val;
3546 int i;
3547
3548 /* stop the dma engine */
3549 spin_lock_bh(&eth->page_lock);
3550 val = mtk_r32(eth, glo_cfg);
3551 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3552 glo_cfg);
3553 spin_unlock_bh(&eth->page_lock);
3554
3555 /* wait for dma stop */
3556 for (i = 0; i < 10; i++) {
3557 val = mtk_r32(eth, glo_cfg);
3558 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003559 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003560 continue;
3561 }
3562 break;
3563 }
3564}
3565
3566static int mtk_stop(struct net_device *dev)
3567{
3568 struct mtk_mac *mac = netdev_priv(dev);
3569 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003570 int i;
developer4e8a3fd2023-04-10 18:05:44 +08003571 u32 id = mtk_mac2xgmii_id(eth, mac->id);
developer3a5969e2022-02-09 15:36:36 +08003572 u32 val = 0;
3573 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003574
developerdca0fde2022-12-14 11:40:35 +08003575 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003576 netif_tx_disable(dev);
3577
developer3a5969e2022-02-09 15:36:36 +08003578 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e8a3fd2023-04-10 18:05:44 +08003579 if (!phy_node && eth->sgmii->pcs[id].regmap) {
3580 regmap_read(eth->sgmii->pcs[id].regmap,
3581 SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003582 val |= SGMII_PHYA_PWD;
developer4e8a3fd2023-04-10 18:05:44 +08003583 regmap_write(eth->sgmii->pcs[id].regmap,
3584 SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003585 }
3586
3587 //GMAC RX disable
3588 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3589 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3590
3591 phylink_stop(mac->phylink);
3592
developerfd40db22021-04-29 10:08:25 +08003593 phylink_disconnect_phy(mac->phylink);
3594
3595 /* only shutdown DMA if this is the last user */
3596 if (!refcount_dec_and_test(&eth->dma_refcnt))
3597 return 0;
3598
developerfd40db22021-04-29 10:08:25 +08003599
3600 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003601 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003602 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003603 napi_disable(&eth->rx_napi[0].napi);
3604
3605 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3606 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3607 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3608 napi_disable(&eth->rx_napi[i].napi);
3609 }
3610 }
developerfd40db22021-04-29 10:08:25 +08003611
3612 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003613 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3614 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003615
3616 mtk_dma_free(eth);
3617
3618 return 0;
3619}
3620
developer8051e042022-04-08 13:26:36 +08003621void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003622{
developer8051e042022-04-08 13:26:36 +08003623 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003624
developerfd40db22021-04-29 10:08:25 +08003625 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003626 reset_bits, reset_bits);
3627
3628 while (i++ < 5000) {
3629 mdelay(1);
3630 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3631
3632 if ((val & reset_bits) == reset_bits) {
3633 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3634 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3635 reset_bits, ~reset_bits);
3636 break;
3637 }
3638 }
3639
developerfd40db22021-04-29 10:08:25 +08003640 mdelay(10);
3641}
3642
3643static void mtk_clk_disable(struct mtk_eth *eth)
3644{
3645 int clk;
3646
3647 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3648 clk_disable_unprepare(eth->clks[clk]);
3649}
3650
3651static int mtk_clk_enable(struct mtk_eth *eth)
3652{
3653 int clk, ret;
3654
3655 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3656 ret = clk_prepare_enable(eth->clks[clk]);
3657 if (ret)
3658 goto err_disable_clks;
3659 }
3660
3661 return 0;
3662
3663err_disable_clks:
3664 while (--clk >= 0)
3665 clk_disable_unprepare(eth->clks[clk]);
3666
3667 return ret;
3668}
3669
developer18f46a82021-07-20 21:08:21 +08003670static int mtk_napi_init(struct mtk_eth *eth)
3671{
3672 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3673 int i;
3674
3675 rx_napi->eth = eth;
3676 rx_napi->rx_ring = &eth->rx_ring[0];
3677 rx_napi->irq_grp_no = 2;
3678
3679 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3680 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3681 rx_napi = &eth->rx_napi[i];
3682 rx_napi->eth = eth;
3683 rx_napi->rx_ring = &eth->rx_ring[i];
3684 rx_napi->irq_grp_no = 2 + i;
3685 }
3686 }
3687
3688 return 0;
3689}
3690
developer8051e042022-04-08 13:26:36 +08003691static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003692{
developer3f28d382023-03-07 16:06:30 +08003693 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3694 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003695 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003696 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003697 u32 val;
developerfd40db22021-04-29 10:08:25 +08003698
developer8051e042022-04-08 13:26:36 +08003699 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3700 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003701
developer8051e042022-04-08 13:26:36 +08003702 if (atomic_read(&reset_lock) == 0) {
3703 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3704 return 0;
developerfd40db22021-04-29 10:08:25 +08003705
developer8051e042022-04-08 13:26:36 +08003706 pm_runtime_enable(eth->dev);
3707 pm_runtime_get_sync(eth->dev);
3708
3709 ret = mtk_clk_enable(eth);
3710 if (ret)
3711 goto err_disable_pm;
3712 }
developerfd40db22021-04-29 10:08:25 +08003713
developer3f28d382023-03-07 16:06:30 +08003714 if (eth->ethsys)
3715 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3716 of_dma_is_coherent(eth->dma_dev->of_node) *
3717 dma_mask);
3718
developerfd40db22021-04-29 10:08:25 +08003719 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3720 ret = device_reset(eth->dev);
3721 if (ret) {
3722 dev_err(eth->dev, "MAC reset failed!\n");
3723 goto err_disable_pm;
3724 }
3725
3726 /* enable interrupt delay for RX */
3727 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3728
3729 /* disable delay and normal interrupt */
3730 mtk_tx_irq_disable(eth, ~0);
3731 mtk_rx_irq_disable(eth, ~0);
3732
3733 return 0;
3734 }
3735
developer8051e042022-04-08 13:26:36 +08003736 pr_info("[%s] execute fe %s reset\n", __func__,
3737 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003738
developer8051e042022-04-08 13:26:36 +08003739 if (type == MTK_TYPE_WARM_RESET)
3740 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003741 else
developer8051e042022-04-08 13:26:36 +08003742 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003743
developerc4d8da72023-03-16 14:37:28 +08003744 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3745 mtk_mdc_init(eth);
3746
developer8ecd51b2023-03-13 11:28:28 +08003747 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003748 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003749 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003750 }
developerfd40db22021-04-29 10:08:25 +08003751
3752 if (eth->pctl) {
3753 /* Set GE2 driving and slew rate */
3754 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3755
3756 /* set GE2 TDSEL */
3757 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3758
3759 /* set GE2 TUNE */
3760 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3761 }
3762
3763 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3764 * up with the more appropriate value when mtk_mac_config call is being
3765 * invoked.
3766 */
3767 for (i = 0; i < MTK_MAC_COUNT; i++)
3768 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3769
3770 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003771 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3772 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3773 else
3774 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003775
3776 /* enable interrupt delay for RX/TX */
3777 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3778 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3779
3780 mtk_tx_irq_disable(eth, ~0);
3781 mtk_rx_irq_disable(eth, ~0);
3782
3783 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003784 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3785 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3786 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3787 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003788 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003789 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003790 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3791 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003792
developer089e8852022-09-28 14:43:46 +08003793 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer0fef5222023-04-26 14:48:31 +08003794 /* PSE dummy page mechanism */
3795 if (eth->soc->caps != MT7988_CAPS || eth->hwver != MTK_HWID_V1)
3796 mtk_w32(eth, PSE_DUMMY_WORK_GDM(1) |
3797 PSE_DUMMY_WORK_GDM(2) | PSE_DUMMY_WORK_GDM(3) |
3798 DUMMY_PAGE_THR, PSE_DUMY_REQ);
3799
developer089e8852022-09-28 14:43:46 +08003800 /* PSE should not drop port1, port8 and port9 packets */
3801 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3802
developer15f760a2022-10-12 15:57:21 +08003803 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3804 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3805
developer84d1e832022-11-24 11:25:05 +08003806 /* PSE free buffer drop threshold */
3807 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3808
developer089e8852022-09-28 14:43:46 +08003809 /* GDM and CDM Threshold */
3810 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3811 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3812
developerdca0fde2022-12-14 11:40:35 +08003813 /* Disable GDM1 RX CRC stripping */
3814 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3815 val &= ~MTK_GDMA_STRP_CRC;
3816 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3817
developer089e8852022-09-28 14:43:46 +08003818 /* PSE GDM3 MIB counter has incorrect hw default values,
3819 * so the driver ought to read clear the values beforehand
3820 * in case ethtool retrieve wrong mib values.
3821 */
3822 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3823 mtk_r32(eth,
3824 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3825 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003826 /* PSE Free Queue Flow Control */
3827 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3828
developer459b78e2022-07-01 17:25:10 +08003829 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3830 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3831
3832 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3833 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003834
developerfef9efd2021-06-16 18:28:09 +08003835 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003836 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3837 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3838 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3839 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3840 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3841 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3842 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003843 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003844
developerfef9efd2021-06-16 18:28:09 +08003845 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003846 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3847 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3848 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3849 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3850 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3851 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3852 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3853 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003854
3855 /* GDM and CDM Threshold */
3856 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3857 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3858 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3859 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3860 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3861 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003862 }
3863
3864 return 0;
3865
3866err_disable_pm:
3867 pm_runtime_put_sync(eth->dev);
3868 pm_runtime_disable(eth->dev);
3869
3870 return ret;
3871}
3872
3873static int mtk_hw_deinit(struct mtk_eth *eth)
3874{
3875 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3876 return 0;
3877
3878 mtk_clk_disable(eth);
3879
3880 pm_runtime_put_sync(eth->dev);
3881 pm_runtime_disable(eth->dev);
3882
3883 return 0;
3884}
3885
3886static int __init mtk_init(struct net_device *dev)
3887{
3888 struct mtk_mac *mac = netdev_priv(dev);
3889 struct mtk_eth *eth = mac->hw;
3890 const char *mac_addr;
3891
3892 mac_addr = of_get_mac_address(mac->of_node);
3893 if (!IS_ERR(mac_addr))
3894 ether_addr_copy(dev->dev_addr, mac_addr);
3895
3896 /* If the mac address is invalid, use random mac address */
3897 if (!is_valid_ether_addr(dev->dev_addr)) {
3898 eth_hw_addr_random(dev);
3899 dev_err(eth->dev, "generated random MAC address %pM\n",
3900 dev->dev_addr);
3901 }
3902
3903 return 0;
3904}
3905
3906static void mtk_uninit(struct net_device *dev)
3907{
3908 struct mtk_mac *mac = netdev_priv(dev);
3909 struct mtk_eth *eth = mac->hw;
3910
3911 phylink_disconnect_phy(mac->phylink);
3912 mtk_tx_irq_disable(eth, ~0);
3913 mtk_rx_irq_disable(eth, ~0);
3914}
3915
3916static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3917{
3918 struct mtk_mac *mac = netdev_priv(dev);
3919
3920 switch (cmd) {
3921 case SIOCGMIIPHY:
3922 case SIOCGMIIREG:
3923 case SIOCSMIIREG:
3924 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3925 default:
3926 /* default invoke the mtk_eth_dbg handler */
3927 return mtk_do_priv_ioctl(dev, ifr, cmd);
3928 break;
3929 }
3930
3931 return -EOPNOTSUPP;
3932}
3933
developer37482a42022-12-26 13:31:13 +08003934int mtk_phy_config(struct mtk_eth *eth, int enable)
3935{
3936 struct device_node *mii_np = NULL;
3937 struct device_node *child = NULL;
3938 int addr = 0;
3939 u32 val = 0;
3940
3941 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3942 if (!mii_np) {
3943 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3944 return -ENODEV;
3945 }
3946
3947 if (!of_device_is_available(mii_np)) {
3948 dev_err(eth->dev, "device is not available\n");
3949 return -ENODEV;
3950 }
3951
3952 for_each_available_child_of_node(mii_np, child) {
3953 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3954 if (addr < 0)
3955 continue;
3956 pr_info("%s %d addr:%d name:%s\n",
3957 __func__, __LINE__, addr, child->name);
3958 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3959 if (enable)
3960 val &= ~BMCR_PDOWN;
3961 else
3962 val |= BMCR_PDOWN;
3963 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3964 }
3965
3966 return 0;
3967}
3968
developerfd40db22021-04-29 10:08:25 +08003969static void mtk_pending_work(struct work_struct *work)
3970{
3971 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003972 struct device_node *phy_node = NULL;
3973 struct mtk_mac *mac = NULL;
3974 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003975 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003976 u32 val = 0;
3977
3978 atomic_inc(&reset_lock);
3979 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3980 if (!mtk_check_reset_event(eth, val)) {
3981 atomic_dec(&reset_lock);
3982 pr_info("[%s] No need to do FE reset !\n", __func__);
3983 return;
3984 }
developerfd40db22021-04-29 10:08:25 +08003985
3986 rtnl_lock();
3987
developer37482a42022-12-26 13:31:13 +08003988 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3989 cpu_relax();
3990
3991 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003992
3993 /* Adjust PPE configurations to prepare for reset */
3994 mtk_prepare_reset_ppe(eth, 0);
3995 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3996 mtk_prepare_reset_ppe(eth, 1);
3997
3998 /* Adjust FE configurations to prepare for reset */
3999 mtk_prepare_reset_fe(eth);
4000
4001 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08004002 for (i = 0; i < MTK_MAC_COUNT; i++) {
4003 if (!eth->netdev[i])
4004 continue;
developer37482a42022-12-26 13:31:13 +08004005 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4006 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
4007 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
4008 eth->netdev[i]);
4009 } else {
4010 pr_info("send MTK_FE_START_RESET event\n");
4011 call_netdevice_notifiers(MTK_FE_START_RESET,
4012 eth->netdev[i]);
4013 }
developer6bb3f3a2022-11-22 09:59:14 +08004014 rtnl_unlock();
developer7979ddb2023-04-24 17:19:21 +08004015 if (!wait_for_completion_timeout(&wait_ser_done, 3000)) {
4016 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
4017 (mtk_stop_fail)) {
4018 pr_info("send MTK_FE_START_RESET stop\n");
4019 rtnl_lock();
4020 call_netdevice_notifiers(MTK_FE_START_RESET,
4021 eth->netdev[i]);
4022 rtnl_unlock();
4023 if (!wait_for_completion_timeout(&wait_ser_done,
4024 3000))
4025 pr_warn("wait for MTK_FE_START_RESET\n");
4026 }
developer0baa6962023-01-31 14:25:23 +08004027 pr_warn("wait for MTK_FE_START_RESET\n");
developer7979ddb2023-04-24 17:19:21 +08004028 }
developer6bb3f3a2022-11-22 09:59:14 +08004029 rtnl_lock();
4030 break;
4031 }
developerfd40db22021-04-29 10:08:25 +08004032
developer8051e042022-04-08 13:26:36 +08004033 del_timer_sync(&eth->mtk_dma_monitor_timer);
4034 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004035 /* stop all devices to make sure that dma is properly shut down */
4036 for (i = 0; i < MTK_MAC_COUNT; i++) {
4037 if (!eth->netdev[i])
4038 continue;
4039 mtk_stop(eth->netdev[i]);
4040 __set_bit(i, &restart);
4041 }
developer8051e042022-04-08 13:26:36 +08004042 pr_info("[%s] mtk_stop ends !\n", __func__);
4043 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08004044
4045 if (eth->dev->pins)
4046 pinctrl_select_state(eth->dev->pins->p,
4047 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08004048
4049 pr_info("[%s] mtk_hw_init starts !\n", __func__);
4050 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
4051 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08004052
4053 /* restart DMA and enable IRQs */
4054 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004055 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08004056 continue;
4057 err = mtk_open(eth->netdev[i]);
4058 if (err) {
4059 netif_alert(eth, ifup, eth->netdev[i],
4060 "Driver up/down cycle failed, closing device.\n");
4061 dev_close(eth->netdev[i]);
4062 }
4063 }
4064
developer8051e042022-04-08 13:26:36 +08004065 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08004066 if (!eth->netdev[i])
4067 continue;
developer37482a42022-12-26 13:31:13 +08004068 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
4069 pr_info("send MTK_FE_START_TRAFFIC event\n");
4070 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
4071 eth->netdev[i]);
4072 } else {
4073 pr_info("send MTK_FE_RESET_DONE event\n");
4074 call_netdevice_notifiers(MTK_FE_RESET_DONE,
4075 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08004076 }
developer37482a42022-12-26 13:31:13 +08004077 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
4078 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08004079 break;
4080 }
developer8051e042022-04-08 13:26:36 +08004081
4082 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004083
4084 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4085 eth->mtk_dma_monitor_timer.expires = jiffies;
4086 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004087
4088 mtk_phy_config(eth, 1);
4089 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004090 clear_bit_unlock(MTK_RESETTING, &eth->state);
4091
4092 rtnl_unlock();
4093}
4094
4095static int mtk_free_dev(struct mtk_eth *eth)
4096{
4097 int i;
4098
4099 for (i = 0; i < MTK_MAC_COUNT; i++) {
4100 if (!eth->netdev[i])
4101 continue;
4102 free_netdev(eth->netdev[i]);
4103 }
4104
4105 return 0;
4106}
4107
4108static int mtk_unreg_dev(struct mtk_eth *eth)
4109{
4110 int i;
4111
4112 for (i = 0; i < MTK_MAC_COUNT; i++) {
4113 if (!eth->netdev[i])
4114 continue;
4115 unregister_netdev(eth->netdev[i]);
4116 }
4117
4118 return 0;
4119}
4120
4121static int mtk_cleanup(struct mtk_eth *eth)
4122{
4123 mtk_unreg_dev(eth);
4124 mtk_free_dev(eth);
4125 cancel_work_sync(&eth->pending_work);
4126
4127 return 0;
4128}
4129
4130static int mtk_get_link_ksettings(struct net_device *ndev,
4131 struct ethtool_link_ksettings *cmd)
4132{
4133 struct mtk_mac *mac = netdev_priv(ndev);
4134
4135 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4136 return -EBUSY;
4137
4138 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4139}
4140
4141static int mtk_set_link_ksettings(struct net_device *ndev,
4142 const struct ethtool_link_ksettings *cmd)
4143{
4144 struct mtk_mac *mac = netdev_priv(ndev);
4145
4146 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4147 return -EBUSY;
4148
4149 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4150}
4151
4152static void mtk_get_drvinfo(struct net_device *dev,
4153 struct ethtool_drvinfo *info)
4154{
4155 struct mtk_mac *mac = netdev_priv(dev);
4156
4157 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4158 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4159 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4160}
4161
4162static u32 mtk_get_msglevel(struct net_device *dev)
4163{
4164 struct mtk_mac *mac = netdev_priv(dev);
4165
4166 return mac->hw->msg_enable;
4167}
4168
4169static void mtk_set_msglevel(struct net_device *dev, u32 value)
4170{
4171 struct mtk_mac *mac = netdev_priv(dev);
4172
4173 mac->hw->msg_enable = value;
4174}
4175
4176static int mtk_nway_reset(struct net_device *dev)
4177{
4178 struct mtk_mac *mac = netdev_priv(dev);
4179
4180 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4181 return -EBUSY;
4182
4183 if (!mac->phylink)
4184 return -ENOTSUPP;
4185
4186 return phylink_ethtool_nway_reset(mac->phylink);
4187}
4188
4189static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4190{
4191 int i;
4192
4193 switch (stringset) {
4194 case ETH_SS_STATS:
4195 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4196 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4197 data += ETH_GSTRING_LEN;
4198 }
4199 break;
4200 }
4201}
4202
4203static int mtk_get_sset_count(struct net_device *dev, int sset)
4204{
4205 switch (sset) {
4206 case ETH_SS_STATS:
4207 return ARRAY_SIZE(mtk_ethtool_stats);
4208 default:
4209 return -EOPNOTSUPP;
4210 }
4211}
4212
4213static void mtk_get_ethtool_stats(struct net_device *dev,
4214 struct ethtool_stats *stats, u64 *data)
4215{
4216 struct mtk_mac *mac = netdev_priv(dev);
4217 struct mtk_hw_stats *hwstats = mac->hw_stats;
4218 u64 *data_src, *data_dst;
4219 unsigned int start;
4220 int i;
4221
4222 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4223 return;
4224
4225 if (netif_running(dev) && netif_device_present(dev)) {
4226 if (spin_trylock_bh(&hwstats->stats_lock)) {
4227 mtk_stats_update_mac(mac);
4228 spin_unlock_bh(&hwstats->stats_lock);
4229 }
4230 }
4231
4232 data_src = (u64 *)hwstats;
4233
4234 do {
4235 data_dst = data;
4236 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4237
4238 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4239 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4240 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4241}
4242
4243static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4244 u32 *rule_locs)
4245{
4246 int ret = -EOPNOTSUPP;
4247
4248 switch (cmd->cmd) {
4249 case ETHTOOL_GRXRINGS:
4250 if (dev->hw_features & NETIF_F_LRO) {
4251 cmd->data = MTK_MAX_RX_RING_NUM;
4252 ret = 0;
4253 }
4254 break;
4255 case ETHTOOL_GRXCLSRLCNT:
4256 if (dev->hw_features & NETIF_F_LRO) {
4257 struct mtk_mac *mac = netdev_priv(dev);
4258
4259 cmd->rule_cnt = mac->hwlro_ip_cnt;
4260 ret = 0;
4261 }
4262 break;
4263 case ETHTOOL_GRXCLSRULE:
4264 if (dev->hw_features & NETIF_F_LRO)
4265 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4266 break;
4267 case ETHTOOL_GRXCLSRLALL:
4268 if (dev->hw_features & NETIF_F_LRO)
4269 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4270 rule_locs);
4271 break;
4272 default:
4273 break;
4274 }
4275
4276 return ret;
4277}
4278
4279static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4280{
4281 int ret = -EOPNOTSUPP;
4282
4283 switch (cmd->cmd) {
4284 case ETHTOOL_SRXCLSRLINS:
4285 if (dev->hw_features & NETIF_F_LRO)
4286 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4287 break;
4288 case ETHTOOL_SRXCLSRLDEL:
4289 if (dev->hw_features & NETIF_F_LRO)
4290 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4291 break;
4292 default:
4293 break;
4294 }
4295
4296 return ret;
4297}
4298
developer6c5cbb52022-08-12 11:37:45 +08004299static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4300{
4301 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004302 struct mtk_eth *eth = mac->hw;
4303 u32 val;
4304
4305 pause->autoneg = 0;
4306
4307 if (mac->type == MTK_GDM_TYPE) {
4308 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4309
4310 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4311 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4312 } else if (mac->type == MTK_XGDM_TYPE) {
4313 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004314
developerf2823bb2022-12-29 18:20:14 +08004315 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4316 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4317 }
developer6c5cbb52022-08-12 11:37:45 +08004318}
4319
4320static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4321{
4322 struct mtk_mac *mac = netdev_priv(dev);
4323
4324 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4325}
4326
developer9b725932022-11-24 16:25:56 +08004327static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4328{
4329 struct mtk_mac *mac = netdev_priv(dev);
4330 struct mtk_eth *eth = mac->hw;
4331 u32 val;
4332
4333 if (mac->type == MTK_GDM_TYPE) {
4334 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4335
4336 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4337 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4338 }
4339
4340 return phylink_ethtool_get_eee(mac->phylink, eee);
4341}
4342
4343static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4344{
4345 struct mtk_mac *mac = netdev_priv(dev);
4346 struct mtk_eth *eth = mac->hw;
4347
4348 if (mac->type == MTK_GDM_TYPE) {
4349 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4350 return -EINVAL;
4351
4352 mac->tx_lpi_timer = eee->tx_lpi_timer;
4353
4354 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4355 }
4356
4357 return phylink_ethtool_set_eee(mac->phylink, eee);
4358}
4359
developerfd40db22021-04-29 10:08:25 +08004360static const struct ethtool_ops mtk_ethtool_ops = {
4361 .get_link_ksettings = mtk_get_link_ksettings,
4362 .set_link_ksettings = mtk_set_link_ksettings,
4363 .get_drvinfo = mtk_get_drvinfo,
4364 .get_msglevel = mtk_get_msglevel,
4365 .set_msglevel = mtk_set_msglevel,
4366 .nway_reset = mtk_nway_reset,
4367 .get_link = ethtool_op_get_link,
4368 .get_strings = mtk_get_strings,
4369 .get_sset_count = mtk_get_sset_count,
4370 .get_ethtool_stats = mtk_get_ethtool_stats,
4371 .get_rxnfc = mtk_get_rxnfc,
4372 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004373 .get_pauseparam = mtk_get_pauseparam,
4374 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004375 .get_eee = mtk_get_eee,
4376 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004377};
4378
4379static const struct net_device_ops mtk_netdev_ops = {
4380 .ndo_init = mtk_init,
4381 .ndo_uninit = mtk_uninit,
4382 .ndo_open = mtk_open,
4383 .ndo_stop = mtk_stop,
4384 .ndo_start_xmit = mtk_start_xmit,
4385 .ndo_set_mac_address = mtk_set_mac_address,
4386 .ndo_validate_addr = eth_validate_addr,
4387 .ndo_do_ioctl = mtk_do_ioctl,
4388 .ndo_tx_timeout = mtk_tx_timeout,
4389 .ndo_get_stats64 = mtk_get_stats64,
4390 .ndo_fix_features = mtk_fix_features,
4391 .ndo_set_features = mtk_set_features,
4392#ifdef CONFIG_NET_POLL_CONTROLLER
4393 .ndo_poll_controller = mtk_poll_controller,
4394#endif
4395};
4396
4397static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4398{
4399 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004400 const char *label;
developerfd40db22021-04-29 10:08:25 +08004401 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004402 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004403 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004404 struct mtk_phylink_priv *phylink_priv;
4405 struct fwnode_handle *fixed_node;
4406 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004407
4408 if (!_id) {
4409 dev_err(eth->dev, "missing mac id\n");
4410 return -EINVAL;
4411 }
4412
4413 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004414 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004415 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4416 return -EINVAL;
4417 }
4418
4419 if (eth->netdev[id]) {
4420 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4421 return -EINVAL;
4422 }
4423
4424 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4425 if (!eth->netdev[id]) {
4426 dev_err(eth->dev, "alloc_etherdev failed\n");
4427 return -ENOMEM;
4428 }
4429 mac = netdev_priv(eth->netdev[id]);
4430 eth->mac[id] = mac;
4431 mac->id = id;
4432 mac->hw = eth;
4433 mac->of_node = np;
4434
4435 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4436 mac->hwlro_ip_cnt = 0;
4437
4438 mac->hw_stats = devm_kzalloc(eth->dev,
4439 sizeof(*mac->hw_stats),
4440 GFP_KERNEL);
4441 if (!mac->hw_stats) {
4442 dev_err(eth->dev, "failed to allocate counter memory\n");
4443 err = -ENOMEM;
4444 goto free_netdev;
4445 }
4446 spin_lock_init(&mac->hw_stats->stats_lock);
4447 u64_stats_init(&mac->hw_stats->syncp);
4448 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4449
4450 /* phylink create */
4451 phy_mode = of_get_phy_mode(np);
4452 if (phy_mode < 0) {
4453 dev_err(eth->dev, "incorrect phy-mode\n");
4454 err = -EINVAL;
4455 goto free_netdev;
4456 }
4457
4458 /* mac config is not set */
4459 mac->interface = PHY_INTERFACE_MODE_NA;
4460 mac->mode = MLO_AN_PHY;
4461 mac->speed = SPEED_UNKNOWN;
4462
developer9b725932022-11-24 16:25:56 +08004463 mac->tx_lpi_timer = 1;
4464
developerfd40db22021-04-29 10:08:25 +08004465 mac->phylink_config.dev = &eth->netdev[id]->dev;
4466 mac->phylink_config.type = PHYLINK_NETDEV;
4467
developer30e13e72022-11-03 10:21:24 +08004468 mac->type = 0;
4469 if (!of_property_read_string(np, "mac-type", &label)) {
4470 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4471 if (!strcasecmp(label, gdm_type(mac_type)))
4472 break;
4473 }
4474
4475 switch (mac_type) {
4476 case 0:
4477 mac->type = MTK_GDM_TYPE;
4478 break;
4479 case 1:
4480 mac->type = MTK_XGDM_TYPE;
4481 break;
4482 default:
4483 dev_warn(eth->dev, "incorrect mac-type\n");
4484 break;
4485 };
4486 }
developer089e8852022-09-28 14:43:46 +08004487
developerfd40db22021-04-29 10:08:25 +08004488 phylink = phylink_create(&mac->phylink_config,
4489 of_fwnode_handle(mac->of_node),
4490 phy_mode, &mtk_phylink_ops);
4491 if (IS_ERR(phylink)) {
4492 err = PTR_ERR(phylink);
4493 goto free_netdev;
4494 }
4495
4496 mac->phylink = phylink;
4497
developera2613e62022-07-01 18:29:37 +08004498 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4499 "fixed-link");
4500 if (fixed_node) {
4501 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4502 0, GPIOD_IN, "?");
4503 if (!IS_ERR(desc)) {
4504 struct device_node *phy_np;
4505 const char *label;
4506 int irq, phyaddr;
4507
4508 phylink_priv = &mac->phylink_priv;
4509
4510 phylink_priv->desc = desc;
4511 phylink_priv->id = id;
4512 phylink_priv->link = -1;
4513
4514 irq = gpiod_to_irq(desc);
4515 if (irq > 0) {
4516 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4517 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4518 "ethernet:fixed link", mac);
4519 }
4520
developer8b6f2402022-11-28 13:42:34 +08004521 if (!of_property_read_string(to_of_node(fixed_node),
4522 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004523 if (strlen(label) < 16) {
4524 strncpy(phylink_priv->label, label,
4525 strlen(label));
4526 } else
developer8b6f2402022-11-28 13:42:34 +08004527 dev_err(eth->dev, "insufficient space for label!\n");
4528 }
developera2613e62022-07-01 18:29:37 +08004529
4530 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4531 if (phy_np) {
4532 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4533 phylink_priv->phyaddr = phyaddr;
4534 }
4535 }
4536 fwnode_handle_put(fixed_node);
4537 }
4538
developerfd40db22021-04-29 10:08:25 +08004539 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4540 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4541 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4542 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4543
4544 eth->netdev[id]->hw_features = eth->soc->hw_features;
4545 if (eth->hwlro)
4546 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4547
4548 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4549 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4550 eth->netdev[id]->features |= eth->soc->hw_features;
4551 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4552
4553 eth->netdev[id]->irq = eth->irq[0];
4554 eth->netdev[id]->dev.of_node = np;
4555
4556 return 0;
4557
4558free_netdev:
4559 free_netdev(eth->netdev[id]);
4560 return err;
4561}
4562
developer3f28d382023-03-07 16:06:30 +08004563void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4564{
4565 struct net_device *dev, *tmp;
4566 LIST_HEAD(dev_list);
4567 int i;
4568
4569 rtnl_lock();
4570
4571 for (i = 0; i < MTK_MAC_COUNT; i++) {
4572 dev = eth->netdev[i];
4573
4574 if (!dev || !(dev->flags & IFF_UP))
4575 continue;
4576
4577 list_add_tail(&dev->close_list, &dev_list);
4578 }
4579
4580 dev_close_many(&dev_list, false);
4581
4582 eth->dma_dev = dma_dev;
4583
4584 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4585 list_del_init(&dev->close_list);
4586 dev_open(dev, NULL);
4587 }
4588
4589 rtnl_unlock();
4590}
4591
developerfd40db22021-04-29 10:08:25 +08004592static int mtk_probe(struct platform_device *pdev)
4593{
4594 struct device_node *mac_np;
4595 struct mtk_eth *eth;
4596 int err, i;
4597
4598 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4599 if (!eth)
4600 return -ENOMEM;
4601
4602 eth->soc = of_device_get_match_data(&pdev->dev);
4603
4604 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004605 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004606 eth->base = devm_platform_ioremap_resource(pdev, 0);
4607 if (IS_ERR(eth->base))
4608 return PTR_ERR(eth->base);
4609
developer089e8852022-09-28 14:43:46 +08004610 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4611 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4612 if (IS_ERR(eth->sram_base))
4613 return PTR_ERR(eth->sram_base);
4614 }
4615
developerfd40db22021-04-29 10:08:25 +08004616 if(eth->soc->has_sram) {
4617 struct resource *res;
4618 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004619 if (unlikely(!res))
4620 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004621 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4622 }
4623
developer0fef5222023-04-26 14:48:31 +08004624 mtk_get_hwver(eth);
4625
developer68ce74f2023-01-03 16:11:57 +08004626 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004627 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004628
developer089e8852022-09-28 14:43:46 +08004629 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4630 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4631 if (!err) {
4632 err = dma_set_coherent_mask(&pdev->dev,
4633 DMA_BIT_MASK(36));
4634 if (err) {
4635 dev_err(&pdev->dev, "Wrong DMA config\n");
4636 return -EINVAL;
4637 }
4638 }
4639 }
4640
developerfd40db22021-04-29 10:08:25 +08004641 spin_lock_init(&eth->page_lock);
4642 spin_lock_init(&eth->tx_irq_lock);
4643 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004644 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004645
4646 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4647 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4648 "mediatek,ethsys");
4649 if (IS_ERR(eth->ethsys)) {
4650 dev_err(&pdev->dev, "no ethsys regmap found\n");
4651 return PTR_ERR(eth->ethsys);
4652 }
4653 }
4654
4655 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4656 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4657 "mediatek,infracfg");
4658 if (IS_ERR(eth->infra)) {
4659 dev_err(&pdev->dev, "no infracfg regmap found\n");
4660 return PTR_ERR(eth->infra);
4661 }
4662 }
4663
developer3f28d382023-03-07 16:06:30 +08004664 if (of_dma_is_coherent(pdev->dev.of_node)) {
4665 struct regmap *cci;
4666
4667 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4668 "cci-control-port");
4669 /* enable CPU/bus coherency */
4670 if (!IS_ERR(cci))
4671 regmap_write(cci, 0, 3);
4672 }
4673
developerfd40db22021-04-29 10:08:25 +08004674 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004675 eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
developerfd40db22021-04-29 10:08:25 +08004676 GFP_KERNEL);
developer4e8a3fd2023-04-10 18:05:44 +08004677 if (!eth->sgmii)
developerfd40db22021-04-29 10:08:25 +08004678 return -ENOMEM;
4679
developer4e8a3fd2023-04-10 18:05:44 +08004680 err = mtk_sgmii_init(eth, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004681 eth->soc->ana_rgc3);
developer089e8852022-09-28 14:43:46 +08004682 if (err)
4683 return err;
4684 }
4685
4686 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
developer4e8a3fd2023-04-10 18:05:44 +08004687 eth->usxgmii = devm_kzalloc(eth->dev, sizeof(*eth->usxgmii),
4688 GFP_KERNEL);
4689 if (!eth->usxgmii)
4690 return -ENOMEM;
developer089e8852022-09-28 14:43:46 +08004691
developer4e8a3fd2023-04-10 18:05:44 +08004692 err = mtk_usxgmii_init(eth, pdev->dev.of_node);
developer089e8852022-09-28 14:43:46 +08004693 if (err)
4694 return err;
4695
4696 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004697 if (err)
4698 return err;
4699 }
4700
4701 if (eth->soc->required_pctl) {
4702 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4703 "mediatek,pctl");
4704 if (IS_ERR(eth->pctl)) {
4705 dev_err(&pdev->dev, "no pctl regmap found\n");
4706 return PTR_ERR(eth->pctl);
4707 }
4708 }
4709
developer18f46a82021-07-20 21:08:21 +08004710 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004711 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4712 eth->irq[i] = eth->irq[0];
4713 else
4714 eth->irq[i] = platform_get_irq(pdev, i);
4715 if (eth->irq[i] < 0) {
4716 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4717 return -ENXIO;
4718 }
4719 }
4720
4721 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4722 eth->clks[i] = devm_clk_get(eth->dev,
4723 mtk_clks_source_name[i]);
4724 if (IS_ERR(eth->clks[i])) {
4725 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4726 return -EPROBE_DEFER;
4727 if (eth->soc->required_clks & BIT(i)) {
4728 dev_err(&pdev->dev, "clock %s not found\n",
4729 mtk_clks_source_name[i]);
4730 return -EINVAL;
4731 }
4732 eth->clks[i] = NULL;
4733 }
4734 }
4735
4736 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4737 INIT_WORK(&eth->pending_work, mtk_pending_work);
4738
developer8051e042022-04-08 13:26:36 +08004739 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004740 if (err)
4741 return err;
4742
4743 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4744
4745 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4746 if (!of_device_is_compatible(mac_np,
4747 "mediatek,eth-mac"))
4748 continue;
4749
4750 if (!of_device_is_available(mac_np))
4751 continue;
4752
4753 err = mtk_add_mac(eth, mac_np);
4754 if (err) {
4755 of_node_put(mac_np);
4756 goto err_deinit_hw;
4757 }
4758 }
4759
developer18f46a82021-07-20 21:08:21 +08004760 err = mtk_napi_init(eth);
4761 if (err)
4762 goto err_free_dev;
4763
developerfd40db22021-04-29 10:08:25 +08004764 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4765 err = devm_request_irq(eth->dev, eth->irq[0],
4766 mtk_handle_irq, 0,
4767 dev_name(eth->dev), eth);
4768 } else {
4769 err = devm_request_irq(eth->dev, eth->irq[1],
4770 mtk_handle_irq_tx, 0,
4771 dev_name(eth->dev), eth);
4772 if (err)
4773 goto err_free_dev;
4774
4775 err = devm_request_irq(eth->dev, eth->irq[2],
4776 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004777 dev_name(eth->dev), &eth->rx_napi[0]);
4778 if (err)
4779 goto err_free_dev;
4780
developer793f7b42022-05-20 13:54:51 +08004781 if (MTK_MAX_IRQ_NUM > 3) {
4782 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4783 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4784 err = devm_request_irq(eth->dev,
4785 eth->irq[2 + i],
4786 mtk_handle_irq_rx, 0,
4787 dev_name(eth->dev),
4788 &eth->rx_napi[i]);
4789 if (err)
4790 goto err_free_dev;
4791 }
4792 } else {
4793 err = devm_request_irq(eth->dev, eth->irq[3],
4794 mtk_handle_fe_irq, 0,
4795 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004796 if (err)
4797 goto err_free_dev;
4798 }
4799 }
developerfd40db22021-04-29 10:08:25 +08004800 }
developer8051e042022-04-08 13:26:36 +08004801
developerfd40db22021-04-29 10:08:25 +08004802 if (err)
4803 goto err_free_dev;
4804
4805 /* No MT7628/88 support yet */
4806 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4807 err = mtk_mdio_init(eth);
4808 if (err)
4809 goto err_free_dev;
4810 }
4811
4812 for (i = 0; i < MTK_MAX_DEVS; i++) {
4813 if (!eth->netdev[i])
4814 continue;
4815
4816 err = register_netdev(eth->netdev[i]);
4817 if (err) {
4818 dev_err(eth->dev, "error bringing up device\n");
4819 goto err_deinit_mdio;
4820 } else
4821 netif_info(eth, probe, eth->netdev[i],
4822 "mediatek frame engine at 0x%08lx, irq %d\n",
4823 eth->netdev[i]->base_addr, eth->irq[0]);
4824 }
4825
4826 /* we run 2 devices on the same DMA ring so we need a dummy device
4827 * for NAPI to work
4828 */
4829 init_dummy_netdev(&eth->dummy_dev);
4830 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4831 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004832 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004833 MTK_NAPI_WEIGHT);
4834
developer18f46a82021-07-20 21:08:21 +08004835 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4836 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4837 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4838 mtk_napi_rx, MTK_NAPI_WEIGHT);
4839 }
4840
developer75e4dad2022-11-16 15:17:14 +08004841#if defined(CONFIG_XFRM_OFFLOAD)
4842 mtk_ipsec_offload_init(eth);
4843#endif
developerfd40db22021-04-29 10:08:25 +08004844 mtketh_debugfs_init(eth);
4845 debug_proc_init(eth);
4846
4847 platform_set_drvdata(pdev, eth);
4848
developer8051e042022-04-08 13:26:36 +08004849 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004850#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004851 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4852 eth->mtk_dma_monitor_timer.expires = jiffies;
4853 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004854#endif
developer8051e042022-04-08 13:26:36 +08004855
developerfd40db22021-04-29 10:08:25 +08004856 return 0;
4857
4858err_deinit_mdio:
4859 mtk_mdio_cleanup(eth);
4860err_free_dev:
4861 mtk_free_dev(eth);
4862err_deinit_hw:
4863 mtk_hw_deinit(eth);
4864
4865 return err;
4866}
4867
4868static int mtk_remove(struct platform_device *pdev)
4869{
4870 struct mtk_eth *eth = platform_get_drvdata(pdev);
4871 struct mtk_mac *mac;
4872 int i;
4873
4874 /* stop all devices to make sure that dma is properly shut down */
4875 for (i = 0; i < MTK_MAC_COUNT; i++) {
4876 if (!eth->netdev[i])
4877 continue;
4878 mtk_stop(eth->netdev[i]);
4879 mac = netdev_priv(eth->netdev[i]);
4880 phylink_disconnect_phy(mac->phylink);
4881 }
4882
4883 mtk_hw_deinit(eth);
4884
4885 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004886 netif_napi_del(&eth->rx_napi[0].napi);
4887
4888 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4889 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4890 netif_napi_del(&eth->rx_napi[i].napi);
4891 }
4892
developerfd40db22021-04-29 10:08:25 +08004893 mtk_cleanup(eth);
4894 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004895 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4896 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004897
4898 return 0;
4899}
4900
4901static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004902 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004903 .caps = MT7623_CAPS | MTK_HWLRO,
4904 .hw_features = MTK_HW_FEATURES,
4905 .required_clks = MT7623_CLKS_BITMAP,
4906 .required_pctl = true,
4907 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004908 .txrx = {
4909 .txd_size = sizeof(struct mtk_tx_dma),
4910 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004911 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004912 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4913 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4914 },
developerfd40db22021-04-29 10:08:25 +08004915};
4916
4917static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004918 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004919 .caps = MT7621_CAPS,
4920 .hw_features = MTK_HW_FEATURES,
4921 .required_clks = MT7621_CLKS_BITMAP,
4922 .required_pctl = false,
4923 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004924 .txrx = {
4925 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004926 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004927 .rxd_size = sizeof(struct mtk_rx_dma),
4928 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4929 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4930 },
developerfd40db22021-04-29 10:08:25 +08004931};
4932
4933static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004934 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004935 .ana_rgc3 = 0x2028,
4936 .caps = MT7622_CAPS | MTK_HWLRO,
4937 .hw_features = MTK_HW_FEATURES,
4938 .required_clks = MT7622_CLKS_BITMAP,
4939 .required_pctl = false,
4940 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004941 .txrx = {
4942 .txd_size = sizeof(struct mtk_tx_dma),
4943 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004944 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004945 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4946 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4947 },
developerfd40db22021-04-29 10:08:25 +08004948};
4949
4950static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004951 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004952 .caps = MT7623_CAPS | MTK_HWLRO,
4953 .hw_features = MTK_HW_FEATURES,
4954 .required_clks = MT7623_CLKS_BITMAP,
4955 .required_pctl = true,
4956 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004957 .txrx = {
4958 .txd_size = sizeof(struct mtk_tx_dma),
4959 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004960 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004961 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4962 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4963 },
developerfd40db22021-04-29 10:08:25 +08004964};
4965
4966static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004967 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004968 .ana_rgc3 = 0x128,
4969 .caps = MT7629_CAPS | MTK_HWLRO,
4970 .hw_features = MTK_HW_FEATURES,
4971 .required_clks = MT7629_CLKS_BITMAP,
4972 .required_pctl = false,
4973 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004974 .txrx = {
4975 .txd_size = sizeof(struct mtk_tx_dma),
4976 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004977 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004978 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4979 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4980 },
developerfd40db22021-04-29 10:08:25 +08004981};
4982
4983static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004984 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004985 .ana_rgc3 = 0x128,
4986 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004987 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004988 .required_clks = MT7986_CLKS_BITMAP,
4989 .required_pctl = false,
4990 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004991 .txrx = {
4992 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004993 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004994 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004995 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4996 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4997 },
developerfd40db22021-04-29 10:08:25 +08004998};
4999
developer255bba22021-07-27 15:16:33 +08005000static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08005001 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08005002 .ana_rgc3 = 0x128,
5003 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08005004 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08005005 .required_clks = MT7981_CLKS_BITMAP,
5006 .required_pctl = false,
5007 .has_sram = true,
developere9356982022-07-04 09:03:20 +08005008 .txrx = {
5009 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08005010 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005011 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08005012 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5013 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5014 },
developer255bba22021-07-27 15:16:33 +08005015};
5016
developer089e8852022-09-28 14:43:46 +08005017static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08005018 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08005019 .ana_rgc3 = 0x128,
5020 .caps = MT7988_CAPS,
5021 .hw_features = MTK_HW_FEATURES,
5022 .required_clks = MT7988_CLKS_BITMAP,
5023 .required_pctl = false,
5024 .has_sram = true,
5025 .txrx = {
5026 .txd_size = sizeof(struct mtk_tx_dma_v2),
5027 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08005028 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08005029 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5030 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
5031 },
5032};
5033
developerfd40db22021-04-29 10:08:25 +08005034static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08005035 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08005036 .caps = MT7628_CAPS,
5037 .hw_features = MTK_HW_FEATURES_MT7628,
5038 .required_clks = MT7628_CLKS_BITMAP,
5039 .required_pctl = false,
5040 .has_sram = false,
developere9356982022-07-04 09:03:20 +08005041 .txrx = {
5042 .txd_size = sizeof(struct mtk_tx_dma),
5043 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08005044 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08005045 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5046 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
5047 },
developerfd40db22021-04-29 10:08:25 +08005048};
5049
5050const struct of_device_id of_mtk_match[] = {
5051 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
5052 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
5053 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
5054 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
5055 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
5056 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08005057 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08005058 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08005059 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
5060 {},
5061};
5062MODULE_DEVICE_TABLE(of, of_mtk_match);
5063
5064static struct platform_driver mtk_driver = {
5065 .probe = mtk_probe,
5066 .remove = mtk_remove,
5067 .driver = {
5068 .name = "mtk_soc_eth",
5069 .of_match_table = of_mtk_match,
5070 },
5071};
5072
5073module_platform_driver(mtk_driver);
5074
5075MODULE_LICENSE("GPL");
5076MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5077MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");