blob: 71a413108f7dbbb5db194c058bc1c140455d8d7b [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
Jernej Skrabecdd533da2023-04-10 10:21:12 +020055config DRAM_SUN50I_H616_DX_ODT
56 hex "H616 DRAM DX ODT parameter"
57 help
58 DX ODT value from vendor DRAM settings.
59
60config DRAM_SUN50I_H616_DX_DRI
61 hex "H616 DRAM DX DRI parameter"
62 help
63 DX DRI value from vendor DRAM settings.
64
65config DRAM_SUN50I_H616_CA_DRI
66 hex "H616 DRAM CA DRI parameter"
67 help
68 CA DRI value from vendor DRAM settings.
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020069
Jernej Skrabec63ab9552023-04-10 10:21:16 +020070config DRAM_SUN50I_H616_ODT_EN
71 hex "H616 DRAM ODT EN parameter"
72 default 0x1
73 help
74 ODT EN value from vendor DRAM settings.
75
Jernej Skrabec9ec04b02023-04-10 10:21:17 +020076config DRAM_SUN50I_H616_TPR0
77 hex "H616 DRAM TPR0 parameter"
78 default 0x0
79 help
80 TPR0 value from vendor DRAM settings.
81
Jernej Skrabecac8154d2023-04-10 10:21:19 +020082config DRAM_SUN50I_H616_TPR2
83 hex "H616 DRAM TPR2 parameter"
84 default 0x0
85 help
86 TPR2 value from vendor DRAM settings.
87
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020088config DRAM_SUN50I_H616_TPR10
89 hex "H616 DRAM TPR10 parameter"
90 help
91 TPR10 value from vendor DRAM settings. It tells which features
92 should be configured, like write leveling, read calibration, etc.
Jernej Skrabec63ab9552023-04-10 10:21:16 +020093
94config DRAM_SUN50I_H616_TPR11
95 hex "H616 DRAM TPR11 parameter"
96 default 0x0
97 help
98 TPR11 value from vendor DRAM settings.
99
100config DRAM_SUN50I_H616_TPR12
101 hex "H616 DRAM TPR12 parameter"
102 default 0x0
103 help
104 TPR12 value from vendor DRAM settings.
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100105endif
106
Jagan Teki932f5e02018-01-11 13:21:15 +0530107config SUN6I_PRCM
108 bool
109 help
110 Support for the PRCM (Power/Reset/Clock Management) unit available
111 in A31 SoC.
112
Jagan Tekifeb29272018-02-14 22:28:30 +0530113config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500114 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500115 select DM_PMIC if DM_I2C
116 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530117 help
118 Select this PMIC bus access helpers for Sunxi platform PRCM or other
119 AXP family PMIC devices.
120
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800121config SUNXI_SRAM_ADDRESS
122 hex
123 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100124 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800125 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000126 ---help---
127 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
128 with the first SRAM region being located at address 0.
129 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800130 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000131
Andre Przywara0b5e4282022-12-08 20:33:57 +0000132config SUNXI_RVBAR_ADDRESS
133 hex
134 depends on ARM64
135 default 0x09010040 if SUN50I_GEN_H6
136 default 0x017000a0
137 ---help---
138 The read-only RVBAR system register holds the address of the first
139 instruction to execute after a reset. Allwinner cores provide a
140 writable MMIO backing store for this register, to allow to set the
141 entry point when switching to AArch64. This store is on different
142 addresses, depending on the SoC.
143
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100144config SUNXI_A64_TIMER_ERRATUM
145 bool
146
Hans de Goedef07872b2015-04-06 20:33:34 +0200147# Note only one of these may be selected at a time! But hidden choices are
148# not supported by Kconfig
149config SUNXI_GEN_SUN4I
150 bool
151 ---help---
152 Select this for sunxi SoCs which have resets and clocks set up
153 as the original A10 (mach-sun4i).
154
155config SUNXI_GEN_SUN6I
156 bool
157 ---help---
158 Select this for sunxi SoCs which have sun6i like periphery, like
159 separate ahb reset control registers, custom pmic bus, new style
160 watchdog, etc.
161
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100162config SUN50I_GEN_H6
163 bool
164 select FIT
165 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100166 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100167 select SUPPORT_SPL
168 ---help---
169 Select this for sunxi SoCs which have H6 like peripherals, clocks
170 and memory map.
171
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800172config SUNXI_DRAM_DW
173 bool
174 ---help---
175 Select this for sunxi SoCs which uses a DRAM controller like the
176 DesignWare controller used in H3, mainly SoCs after H3, which do
177 not have official open-source DRAM initialization code, but can
178 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200179
Icenowy Zhengb2607512017-06-03 17:10:16 +0800180if SUNXI_DRAM_DW
181config SUNXI_DRAM_DW_16BIT
182 bool
183 ---help---
184 Select this for sunxi SoCs with DesignWare DRAM controller and
185 have only 16-bit memory buswidth.
186
187config SUNXI_DRAM_DW_32BIT
188 bool
189 ---help---
190 Select this for sunxi SoCs with DesignWare DRAM controller with
191 32-bit memory buswidth.
192endif
193
Andre Przywara5fb97432017-02-16 01:20:27 +0000194config MACH_SUNXI_H3_H5
195 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530196 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200197 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800198 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800199 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000200 select SUNXI_GEN_SUN6I
201 select SUPPORT_SPL
202
Icenowy Zheng14170a42018-10-25 17:23:06 +0800203# TODO: try out A80's 8GiB DRAM space
204config SUNXI_DRAM_MAX_SIZE
205 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100206 default 0x100000000 if MACH_SUN50I_H616
207 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800208 default 0x80000000
209
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210choice
211 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200212 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100213
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500214config MACH_SUNIV
215 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
216 select CPU_ARM926EJS
217 select SUNXI_GEN_SUN6I
218 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100219 select SKIP_LOWLEVEL_INIT_ONLY
220 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500221
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100222config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100223 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530224 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530225 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530226 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200227 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100228 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400229 imply SPL_SYS_I2C_LEGACY
230 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100231
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100232config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100233 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530234 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530235 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530236 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200237 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100238 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400239 imply SPL_SYS_I2C_LEGACY
240 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100241
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100242config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100243 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530244 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800245 select CPU_V7_HAS_NONSEC
246 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900247 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000248 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530249 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530250 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500251 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530252 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200253 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200254 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500255 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800256 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100257
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100258config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100259 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530260 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100261 select CPU_V7_HAS_NONSEC
262 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900263 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000264 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530265 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530266 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200267 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100268 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200269 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400270 imply SPL_SYS_I2C_LEGACY
271 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100272
Hans de Goedef055ed62015-04-06 20:55:39 +0200273config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100274 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530275 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800276 select CPU_V7_HAS_NONSEC
277 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900278 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530279 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530280 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500281 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200282 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100283 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500284 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800285 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100286
Vishnu Patekar3702f142015-03-01 23:47:48 +0530287config MACH_SUN8I_A33
288 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530289 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800290 select CPU_V7_HAS_NONSEC
291 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900292 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530293 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530294 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500295 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530296 select SUNXI_GEN_SUN6I
297 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500298 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800299 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530300
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800301config MACH_SUN8I_A83T
302 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530303 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530304 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530305 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500306 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800307 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200308 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800309 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800310 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500311 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800312
Jens Kuskef9770722015-11-17 15:12:58 +0100313config MACH_SUN8I_H3
314 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530315 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800316 select CPU_V7_HAS_NONSEC
317 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900318 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000319 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800320 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100321
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800322config MACH_SUN8I_R40
323 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530324 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800325 select CPU_V7_HAS_NONSEC
326 select CPU_V7_HAS_VIRT
327 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800328 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100329 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800330 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800331 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800332 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000333 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400334 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800335
Icenowy Zheng52e61882017-04-08 15:30:12 +0800336config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800337 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530338 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800339 select CPU_V7_HAS_NONSEC
340 select CPU_V7_HAS_VIRT
341 select ARCH_SUPPORT_PSCI
342 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800343 select SUNXI_DRAM_DW
344 select SUNXI_DRAM_DW_16BIT
345 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800346 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
347
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100348config MACH_SUN9I
349 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530350 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000351 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530352 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500353 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530354 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100355 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800356 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100357
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800358config MACH_SUN50I
359 bool "sun50i (Allwinner A64)"
360 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530361 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800362 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200363 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800364 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800365 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000366 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800367 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800368 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100369 select FIT
370 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100371 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800372
Andre Przywara5611a2d2017-02-16 01:20:28 +0000373config MACH_SUN50I_H5
374 bool "sun50i (Allwinner H5)"
375 select ARM64
376 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100377 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100378 select FIT
379 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000380
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800381config MACH_SUN50I_H6
382 bool "sun50i (Allwinner H6)"
383 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100384 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800385 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100386 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800387
Jernej Skrabece638e052021-01-11 21:11:46 +0100388config MACH_SUN50I_H616
389 bool "sun50i (Allwinner H616)"
390 select ARM64
391 select DRAM_SUN50I_H616
392 select SUN50I_GEN_H6
393
Ian Campbelld8e69e02014-10-24 21:20:44 +0100394endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800395
Hans de Goedef055ed62015-04-06 20:55:39 +0200396# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
397config MACH_SUN8I
398 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000399 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530400 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800401 default y if MACH_SUN8I_A23
402 default y if MACH_SUN8I_A33
403 default y if MACH_SUN8I_A83T
404 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800405 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800406 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200407
Andre Przywara06893b62017-01-02 11:48:35 +0000408config RESERVE_ALLWINNER_BOOT0_HEADER
409 bool "reserve space for Allwinner boot0 header"
410 select ENABLE_ARM_SOC_BOOT0_HOOK
411 ---help---
412 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
413 filled with magic values post build. The Allwinner provided boot0
414 blob relies on this information to load and execute U-Boot.
415 Only needed on 64-bit Allwinner boards so far when using boot0.
416
Andre Przywara46c3d992017-01-02 11:48:36 +0000417config ARM_BOOT_HOOK_RMR
418 bool
419 depends on ARM64
420 default y
421 select ENABLE_ARM_SOC_BOOT0_HOOK
422 ---help---
423 Insert some ARM32 code at the very beginning of the U-Boot binary
424 which uses an RMR register write to bring the core into AArch64 mode.
425 The very first instruction acts as a switch, since it's carefully
426 chosen to be a NOP in one mode and a branch in the other, so the
427 code would only be executed if not already in AArch64.
428 This allows both the SPL and the U-Boot proper to be entered in
429 either mode and switch to AArch64 if needed.
430
Andre Przywara1c7a7512019-07-15 02:27:06 +0100431if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800432config SUNXI_DRAM_DDR3
433 bool
434
Icenowy Zhenge270a582017-06-03 17:10:20 +0800435config SUNXI_DRAM_DDR2
436 bool
437
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800438config SUNXI_DRAM_LPDDR3
439 bool
440
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800441choice
442 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800443 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
444 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800445
446config SUNXI_DRAM_DDR3_1333
447 bool "DDR3 1333"
448 select SUNXI_DRAM_DDR3
449 ---help---
450 This option is the original only supported memory type, which suits
451 many H3/H5/A64 boards available now.
452
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800453config SUNXI_DRAM_LPDDR3_STOCK
454 bool "LPDDR3 with Allwinner stock configuration"
455 select SUNXI_DRAM_LPDDR3
456 ---help---
457 This option is the LPDDR3 timing used by the stock boot0 by
458 Allwinner.
459
Andre Przywara1c7a7512019-07-15 02:27:06 +0100460config SUNXI_DRAM_H6_LPDDR3
461 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
462 select SUNXI_DRAM_LPDDR3
463 depends on DRAM_SUN50I_H6
464 ---help---
465 This option is the LPDDR3 timing used by the stock boot0 by
466 Allwinner.
467
Andre Przywara75d38d02019-07-15 02:27:08 +0100468config SUNXI_DRAM_H6_DDR3_1333
469 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
470 select SUNXI_DRAM_DDR3
471 depends on DRAM_SUN50I_H6
472 ---help---
473 This option is the DDR3 timing used by the boot0 on H6 TV boxes
474 which use a DDR3-1333 timing.
475
Icenowy Zhenge270a582017-06-03 17:10:20 +0800476config SUNXI_DRAM_DDR2_V3S
477 bool "DDR2 found in V3s chip"
478 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800479 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800480 ---help---
481 This option is only for the DDR2 memory chip which is co-packaged in
482 Allwinner V3s SoC.
483
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800484endchoice
485endif
486
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800487config DRAM_TYPE
488 int "sunxi dram type"
489 depends on MACH_SUN8I_A83T
490 default 3
491 ---help---
492 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200493
Hans de Goede3aeaa282014-11-15 19:46:39 +0100494config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100495 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800496 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800497 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100498 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800499 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
500 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000501 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800502 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100503 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100504 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800505 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
506 must be a multiple of 24. For the sun9i (A80), the tested values
507 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100508
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200509if MACH_SUN5I || MACH_SUN7I
510config DRAM_MBUS_CLK
511 int "sunxi mbus clock speed"
512 default 300
513 ---help---
514 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
515
516endif
517
Hans de Goede3aeaa282014-11-15 19:46:39 +0100518config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100519 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100520 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100521 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100522 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100523 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800524 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100525 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800526 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000527 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100528 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100529 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100530
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200531config DRAM_ODT_EN
532 bool "sunxi dram odt enable"
Jernej Skrabec64712da2023-04-10 10:21:14 +0200533 depends on !MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200534 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100535 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800536 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000537 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800538 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200539 ---help---
540 Select this to enable dram odt (on die termination).
541
Hans de Goede59d9fc72015-01-17 14:24:55 +0100542if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
543config DRAM_EMR1
544 int "sunxi dram emr1 value"
545 default 0 if MACH_SUN4I
546 default 4 if MACH_SUN5I || MACH_SUN7I
547 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100548 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200549
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200550config DRAM_TPR3
551 hex "sunxi dram tpr3 value"
552 default 0
553 ---help---
554 Set the dram controller tpr3 parameter. This parameter configures
555 the delay on the command lane and also phase shifts, which are
556 applied for sampling incoming read data. The default value 0
557 means that no phase/delay adjustments are necessary. Properly
558 configuring this parameter increases reliability at high DRAM
559 clock speeds.
560
561config DRAM_DQS_GATING_DELAY
562 hex "sunxi dram dqs_gating_delay value"
563 default 0
564 ---help---
565 Set the dram controller dqs_gating_delay parmeter. Each byte
566 encodes the DQS gating delay for each byte lane. The delay
567 granularity is 1/4 cycle. For example, the value 0x05060606
568 means that the delay is 5 quarter-cycles for one lane (1.25
569 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
570 The default value 0 means autodetection. The results of hardware
571 autodetection are not very reliable and depend on the chip
572 temperature (sometimes producing different results on cold start
573 and warm reboot). But the accuracy of hardware autodetection
574 is usually good enough, unless running at really high DRAM
575 clocks speeds (up to 600MHz). If unsure, keep as 0.
576
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200577choice
578 prompt "sunxi dram timings"
579 default DRAM_TIMINGS_VENDOR_MAGIC
580 ---help---
581 Select the timings of the DDR3 chips.
582
583config DRAM_TIMINGS_VENDOR_MAGIC
584 bool "Magic vendor timings from Android"
585 ---help---
586 The same DRAM timings as in the Allwinner boot0 bootloader.
587
588config DRAM_TIMINGS_DDR3_1066F_1333H
589 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
590 ---help---
591 Use the timings of the standard JEDEC DDR3-1066F speed bin for
592 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
593 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
594 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
595 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
596 that down binning to DDR3-1066F is supported (because DDR3-1066F
597 uses a bit faster timings than DDR3-1333H).
598
599config DRAM_TIMINGS_DDR3_800E_1066G_1333J
600 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
601 ---help---
602 Use the timings of the slowest possible JEDEC speed bin for the
603 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
604 DDR3-800E, DDR3-1066G or DDR3-1333J.
605
606endchoice
607
Hans de Goede3aeaa282014-11-15 19:46:39 +0100608endif
609
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200610if MACH_SUN8I_A23
611config DRAM_ODT_CORRECTION
612 int "sunxi dram odt correction value"
613 default 0
614 ---help---
615 Set the dram odt correction value (range -255 - 255). In allwinner
616 fex files, this option is found in bits 8-15 of the u32 odt_en variable
617 in the [dram] section. When bit 31 of the odt_en variable is set
618 then the correction is negative. Usually the value for this is 0.
619endif
620
Iain Paton630df142015-03-28 10:26:38 +0000621config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500622 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800623 default 1008000000 if MACH_SUN4I
624 default 1008000000 if MACH_SUN5I
625 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000626 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800627 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800628 default 1008000000 if MACH_SUN8I
629 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800630 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100631 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000632
Maxime Ripard2c519412014-10-03 20:16:29 +0800633config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500634 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100635 default "sun4i" if MACH_SUN4I
636 default "sun5i" if MACH_SUN5I
637 default "sun6i" if MACH_SUN6I
638 default "sun7i" if MACH_SUN7I
639 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100640 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200641 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800642 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100643 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900644
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900645config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900646 default "sunxi"
647
648config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900649 default "sunxi"
650
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100651config SUNXI_MINIMUM_DRAM_MB
652 int "minimum DRAM size"
653 default 32 if MACH_SUNIV
654 default 64 if MACH_SUN8I_V3S
655 default 256
656 ---help---
657 Minimum DRAM size expected on the board. Traditionally we assumed
658 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
659 we have smaller sizes, though, so that U-Boot's own load address and
660 the default payload addresses must be shifted down.
661 This is expected to be fixed by the SoC selection.
662
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200663config UART0_PORT_F
664 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200665 ---help---
666 Repurpose the SD card slot for getting access to the UART0 serial
667 console. Primarily useful only for low level u-boot debugging on
668 tablets, where normal UART0 is difficult to access and requires
669 device disassembly and/or soldering. As the SD card can't be used
670 at the same time, the system can be only booted in the FEL mode.
671 Only enable this if you really know what you are doing.
672
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200673config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900674 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200675 ---help---
676 Set this to enable various workarounds for old kernels, this results in
677 sub-optimal settings for newer kernels, only enable if needed.
678
Mylène Josserand147c6062017-04-02 12:59:10 +0200679config MACPWR
680 string "MAC power pin"
681 default ""
682 help
683 Set the pin used to power the MAC. This takes a string in the format
684 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
685
Samuel Holland51951052021-09-12 10:28:35 -0500686config MMC1_PINS_PH
687 bool "Pins for mmc1 are on Port H"
688 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100689 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500690 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100691
Hans de Goedeaf593e42014-10-02 20:43:50 +0200692config MMC_SUNXI_SLOT_EXTRA
693 int "mmc extra slot number"
694 default -1
695 ---help---
696 sunxi builds always enable mmc0, some boards also have a second sdcard
697 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
698 support for this.
699
Hans de Goedee7b852a2015-01-07 15:26:06 +0100700config USB0_VBUS_PIN
701 string "Vbus enable pin for usb0 (otg)"
702 default ""
703 ---help---
704 Set the Vbus enable pin for usb0 (otg). This takes a string in the
705 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
706
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100707config USB0_VBUS_DET
708 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100709 default ""
710 ---help---
711 Set the Vbus detect pin for usb0 (otg). This takes a string in the
712 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
713
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200714config USB0_ID_DET
715 string "ID detect pin for usb0 (otg)"
716 default ""
717 ---help---
718 Set the ID detect pin for usb0 (otg). This takes a string in the
719 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
720
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100721config USB1_VBUS_PIN
722 string "Vbus enable pin for usb1 (ehci0)"
723 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100724 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100725 ---help---
726 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
727 a string in the format understood by sunxi_name_to_gpio, e.g.
728 PH1 for pin 1 of port H.
729
730config USB2_VBUS_PIN
731 string "Vbus enable pin for usb2 (ehci1)"
732 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100733 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100734 ---help---
735 See USB1_VBUS_PIN help text.
736
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100737config USB3_VBUS_PIN
738 string "Vbus enable pin for usb3 (ehci2)"
739 default ""
740 ---help---
741 See USB1_VBUS_PIN help text.
742
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200743config I2C0_ENABLE
744 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800745 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200746 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200747 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200748 ---help---
749 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
750 its clock and setting up the bus. This is especially useful on devices
751 with slaves connected to the bus or with pins exposed through e.g. an
752 expansion port/header.
753
754config I2C1_ENABLE
755 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200756 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200757 ---help---
758 See I2C0_ENABLE help text.
759
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100760if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100761config R_I2C_ENABLE
762 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100763 # This is used for the pmic on H3
764 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200765 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100766 ---help---
767 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100768endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100769
Hans de Goede3ae1d132015-04-25 17:25:14 +0200770config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900771 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500772 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200773 ---help---
774 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
775
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000776config AXP_DISABLE_BOOT_ON_POWERON
777 bool "Disable device boot on power plug-in"
778 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
779 default n
780 ---help---
781 Say Y here to prevent the device from booting up because of a plug-in
782 event. When set, the device will boot into the SPL briefly to
783 determine why it was powered on, and if it was determined because of
784 a plug-in event instead of a button press event it will shut back off.
785
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800786config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900787 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800788 depends on !MACH_SUN8I_A83T
789 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800790 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800791 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800792 depends on !MACH_SUN9I
793 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100794 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600795 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000796 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800797 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200798 default y
799 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000800 Say Y here to add support for using a graphical console on the HDMI,
801 LCD or VGA output found on older sunxi devices. This will also provide
802 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100803
Hans de Goedee9544592014-12-23 23:04:35 +0100804config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900805 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500806 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100807 default y
808 ---help---
809 Say Y here to add support for outputting video over HDMI.
810
Hans de Goede260f5202014-12-25 13:58:06 +0100811config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900812 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800813 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100814 ---help---
815 Say Y here to add support for outputting video over VGA.
816
Hans de Goedeac1633c2014-12-24 12:17:07 +0100817config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900818 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800819 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100820 ---help---
821 Say Y here to add support for external DACs connected to the parallel
822 LCD interface driving a VGA connector, such as found on the
823 Olimex A13 boards.
824
Hans de Goede18366f72015-01-25 15:33:07 +0100825config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900826 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100827 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100828 ---help---
829 Say Y here if you've a board which uses opendrain drivers for the vga
830 hsync and vsync signals. Opendrain drivers cannot generate steep enough
831 positive edges for a stable video output, so on boards with opendrain
832 drivers the sync signals must always be active high.
833
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800834config VIDEO_VGA_EXTERNAL_DAC_EN
835 string "LCD panel power enable pin"
836 depends on VIDEO_VGA_VIA_LCD
837 default ""
838 ---help---
839 Set the enable pin for the external VGA DAC. This takes a string in the
840 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
841
Hans de Goedec06e00e2015-08-03 19:20:26 +0200842config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900843 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800844 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200845 ---help---
846 Say Y here to add support for outputting composite video.
847
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100848config VIDEO_LCD_MODE
849 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800850 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100851 default ""
852 ---help---
853 LCD panel timing details string, leave empty if there is no LCD panel.
854 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
855 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200856 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100857
Hans de Goede481b6642015-01-13 13:21:46 +0100858config VIDEO_LCD_DCLK_PHASE
859 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600860 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100861 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200862 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100863 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200864 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100865
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100866config VIDEO_LCD_POWER
867 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800868 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100869 default ""
870 ---help---
871 Set the power enable pin for the LCD panel. This takes a string in the
872 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
873
Hans de Goedece9e3322015-02-16 17:26:41 +0100874config VIDEO_LCD_RESET
875 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800876 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100877 default ""
878 ---help---
879 Set the reset pin for the LCD panel. This takes a string in the format
880 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
881
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100882config VIDEO_LCD_BL_EN
883 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800884 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100885 default ""
886 ---help---
887 Set the backlight enable pin for the LCD panel. This takes a string in the
888 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
889 port H.
890
891config VIDEO_LCD_BL_PWM
892 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800893 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100894 default ""
895 ---help---
896 Set the backlight pwm pin for the LCD panel. This takes a string in the
897 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200898
Hans de Goede2d5d3022015-01-22 21:02:42 +0100899config VIDEO_LCD_BL_PWM_ACTIVE_LOW
900 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800901 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100902 default y
903 ---help---
904 Set this if the backlight pwm output is active low.
905
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100906config VIDEO_LCD_PANEL_I2C
907 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800908 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500909 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100910 ---help---
911 Say y here if the LCD panel needs to be configured via i2c. This
912 will add a bitbang i2c controller using gpios to talk to the LCD.
913
Samuel Holland75fe0f42021-10-08 00:17:24 -0500914config VIDEO_LCD_PANEL_I2C_NAME
915 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100916 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500917 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100918 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500919 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100920
921# Note only one of these may be selected at a time! But hidden choices are
922# not supported by Kconfig
923config VIDEO_LCD_IF_PARALLEL
924 bool
925
926config VIDEO_LCD_IF_LVDS
927 bool
928
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200929config SUNXI_DE2
930 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200931
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200932config VIDEO_DE2
933 bool "Display Engine 2 video driver"
934 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600935 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200936 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100937 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800938 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200939 default y
940 ---help---
941 Say y here if you want to build DE2 video driver which is present on
942 newer SoCs. Currently only HDMI output is supported.
943
Hans de Goede797a0f52015-01-01 22:04:34 +0100944
945choice
946 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800947 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100948 ---help---
949 Select which type of LCD panel to support.
950
951config VIDEO_LCD_PANEL_PARALLEL
952 bool "Generic parallel interface LCD panel"
953 select VIDEO_LCD_IF_PARALLEL
954
955config VIDEO_LCD_PANEL_LVDS
956 bool "Generic lvds interface LCD panel"
957 select VIDEO_LCD_IF_LVDS
958
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200959config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
960 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
961 select VIDEO_LCD_SSD2828
962 select VIDEO_LCD_IF_PARALLEL
963 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200964 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
965
966config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
967 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
968 select VIDEO_LCD_ANX9804
969 select VIDEO_LCD_IF_PARALLEL
970 select VIDEO_LCD_PANEL_I2C
971 ---help---
972 Select this for eDP LCD panels with 4 lanes running at 1.62G,
973 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200974
Hans de Goede743fb9552015-01-20 09:23:36 +0100975config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
976 bool "Hitachi tx18d42vm LCD panel"
977 select VIDEO_LCD_HITACHI_TX18D42VM
978 select VIDEO_LCD_IF_LVDS
979 ---help---
980 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
981
Hans de Goede613dade2015-02-16 17:49:47 +0100982config VIDEO_LCD_TL059WV5C0
983 bool "tl059wv5c0 LCD panel"
984 select VIDEO_LCD_PANEL_I2C
985 select VIDEO_LCD_IF_PARALLEL
986 ---help---
987 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
988 Aigo M60/M608/M606 tablets.
989
Hans de Goede797a0f52015-01-01 22:04:34 +0100990endchoice
991
Mylène Josserand628426a2017-04-02 12:59:09 +0200992config SATAPWR
993 string "SATA power pin"
994 default ""
995 help
996 Set the pins used to power the SATA. This takes a string in the
997 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
998 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100999
Hans de Goedebf880fe2015-01-25 12:10:48 +01001000config GMAC_TX_DELAY
1001 int "GMAC Transmit Clock Delay Chain"
1002 default 0
1003 ---help---
1004 Set the GMAC Transmit Clock Delay Chain value.
1005
Hans de Goede66ab79d2015-09-13 13:02:48 +02001006config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05001007 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001008 default 0x4fe00000 if MACH_SUN4I
1009 default 0x4fe00000 if MACH_SUN5I
1010 default 0x4fe00000 if MACH_SUN6I
1011 default 0x4fe00000 if MACH_SUN7I
1012 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001013 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001014 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001015 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001016
Jagan Teki4e159f82018-02-06 22:42:56 +05301017config SPL_SPI_SUNXI
1018 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +00001019 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301020 help
1021 Enable support for SPI Flash. This option allows SPL to read from
1022 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1023 not need any extra configuration.
1024
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001025config PINE64_DT_SELECTION
1026 bool "Enable Pine64 device tree selection code"
1027 depends on MACH_SUN50I
1028 help
1029 The original Pine A64 and Pine A64+ are similar but different
1030 boards and can be differed by the DRAM size. Pine A64 has
1031 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1032 option, the device tree selection code specific to Pine64 which
1033 utilizes the DRAM size will be enabled.
1034
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001035config PINEPHONE_DT_SELECTION
1036 bool "Enable PinePhone device tree selection code"
1037 depends on MACH_SUN50I
1038 help
1039 Enable this option to automatically select the device tree for the
1040 correct PinePhone hardware revision during boot.
1041
Andre Heiderbf8c8102021-10-01 19:29:00 +01001042config BLUETOOTH_DT_DEVICE_FIXUP
1043 string "Fixup the Bluetooth controller address"
1044 default ""
1045 help
1046 This option specifies the DT compatible name of the Bluetooth
1047 controller for which to set the "local-bd-address" property.
1048 Set this option if your device ships with the Bluetooth controller
1049 default address.
1050 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1051 flipped elsewise.
1052
Samuel Holland7591a042022-03-18 00:00:45 -05001053source "board/sunxi/Kconfig"
1054
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001055endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001056
1057config CHIP_DIP_SCAN
1058 bool "Enable DIPs detection for CHIP board"
1059 select SUPPORT_EXTENSION_SCAN
1060 select W1
1061 select W1_GPIO
1062 select W1_EEPROM
1063 select W1_EEPROM_DS24XXX
1064 select CMD_EXTENSION