blob: f4a45284bdc7973dcb669c59276366458bf4db8c [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki932f5e02018-01-11 13:21:15 +053091config SUN6I_PRCM
92 bool
93 help
94 Support for the PRCM (Power/Reset/Clock Management) unit available
95 in A31 SoC.
96
Jagan Tekifeb29272018-02-14 22:28:30 +053097config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050098 bool
Jagan Tekifeb29272018-02-14 22:28:30 +053099 help
100 Select this PMIC bus access helpers for Sunxi platform PRCM or other
101 AXP family PMIC devices.
102
Jagan Tekif35767b2018-01-11 13:23:52 +0530103config SUN8I_RSB
104 bool "Allwinner sunXi Reduced Serial Bus Driver"
105 help
106 Say y here to enable support for Allwinner's Reduced Serial Bus
107 (RSB) support. This controller is responsible for communicating
108 with various RSB based devices, such as AXP223, AXP8XX PMICs,
109 and AC100/AC200 ICs.
110
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800111config SUNXI_SRAM_ADDRESS
112 hex
113 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100114 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800115 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000116 ---help---
117 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
118 with the first SRAM region being located at address 0.
119 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800120 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000121
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100122config SUNXI_A64_TIMER_ERRATUM
123 bool
124
Hans de Goedef07872b2015-04-06 20:33:34 +0200125# Note only one of these may be selected at a time! But hidden choices are
126# not supported by Kconfig
127config SUNXI_GEN_SUN4I
128 bool
129 ---help---
130 Select this for sunxi SoCs which have resets and clocks set up
131 as the original A10 (mach-sun4i).
132
133config SUNXI_GEN_SUN6I
134 bool
135 ---help---
136 Select this for sunxi SoCs which have sun6i like periphery, like
137 separate ahb reset control registers, custom pmic bus, new style
138 watchdog, etc.
139
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100140config SUN50I_GEN_H6
141 bool
142 select FIT
143 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100144 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100145 select SUPPORT_SPL
146 ---help---
147 Select this for sunxi SoCs which have H6 like peripherals, clocks
148 and memory map.
149
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800150config SUNXI_DRAM_DW
151 bool
152 ---help---
153 Select this for sunxi SoCs which uses a DRAM controller like the
154 DesignWare controller used in H3, mainly SoCs after H3, which do
155 not have official open-source DRAM initialization code, but can
156 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200157
Icenowy Zhengb2607512017-06-03 17:10:16 +0800158if SUNXI_DRAM_DW
159config SUNXI_DRAM_DW_16BIT
160 bool
161 ---help---
162 Select this for sunxi SoCs with DesignWare DRAM controller and
163 have only 16-bit memory buswidth.
164
165config SUNXI_DRAM_DW_32BIT
166 bool
167 ---help---
168 Select this for sunxi SoCs with DesignWare DRAM controller with
169 32-bit memory buswidth.
170endif
171
Andre Przywara5fb97432017-02-16 01:20:27 +0000172config MACH_SUNXI_H3_H5
173 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200174 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530175 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200176 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800177 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800178 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000179 select SUNXI_GEN_SUN6I
180 select SUPPORT_SPL
181
Icenowy Zheng14170a42018-10-25 17:23:06 +0800182# TODO: try out A80's 8GiB DRAM space
183config SUNXI_DRAM_MAX_SIZE
184 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100185 default 0x100000000 if MACH_SUN50I_H616
186 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800187 default 0x80000000
188
Ian Campbelld8e69e02014-10-24 21:20:44 +0100189choice
190 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200191 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100192
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100193config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100194 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530195 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000196 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530197 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530198 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200199 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400201 imply SPL_SYS_I2C_LEGACY
202 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100204config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530206 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000207 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530208 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530209 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200210 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500212 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400213 imply SPL_SYS_I2C_LEGACY
214 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100215
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100216config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100217 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530218 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800219 select CPU_V7_HAS_NONSEC
220 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900221 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530222 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530223 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500224 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530225 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200226 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200227 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500228 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800229 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100230
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100231config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100232 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530233 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100234 select CPU_V7_HAS_NONSEC
235 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900236 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530237 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530238 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200239 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100240 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400242 imply SPL_SYS_I2C_LEGACY
243 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100244
Hans de Goedef055ed62015-04-06 20:55:39 +0200245config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100246 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530247 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800248 select CPU_V7_HAS_NONSEC
249 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900250 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530251 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530252 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500253 select SUN8I_RSB
Hans de Goedef07872b2015-04-06 20:33:34 +0200254 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100255 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800256 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500257 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100258
Vishnu Patekar3702f142015-03-01 23:47:48 +0530259config MACH_SUN8I_A33
260 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530261 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800262 select CPU_V7_HAS_NONSEC
263 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900264 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530265 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530266 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500267 select SUN8I_RSB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530268 select SUNXI_GEN_SUN6I
269 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800270 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500271 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530272
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800273config MACH_SUN8I_A83T
274 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530275 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530276 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530277 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500278 select SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800279 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200280 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800281 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800282 select SUPPORT_SPL
283
Jens Kuskef9770722015-11-17 15:12:58 +0100284config MACH_SUN8I_H3
285 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530286 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800287 select CPU_V7_HAS_NONSEC
288 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900289 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000290 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800291 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100292
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800293config MACH_SUN8I_R40
294 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530295 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800296 select CPU_V7_HAS_NONSEC
297 select CPU_V7_HAS_VIRT
298 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800299 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100300 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800301 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800302 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800303 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000304 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400305 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800306
Icenowy Zheng52e61882017-04-08 15:30:12 +0800307config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800308 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530309 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800310 select CPU_V7_HAS_NONSEC
311 select CPU_V7_HAS_VIRT
312 select ARCH_SUPPORT_PSCI
313 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800314 select SUNXI_DRAM_DW
315 select SUNXI_DRAM_DW_16BIT
316 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800317 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
318
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100319config MACH_SUN9I
320 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530321 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530322 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530323 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800325 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100326
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800327config MACH_SUN50I
328 bool "sun50i (Allwinner A64)"
329 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530330 select SPI
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200331 select DM_I2C
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530332 select DM_SPI if SPI
333 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530334 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800335 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200336 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800337 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800338 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000339 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800340 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800341 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100342 select FIT
343 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100344 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800345
Andre Przywara5611a2d2017-02-16 01:20:28 +0000346config MACH_SUN50I_H5
347 bool "sun50i (Allwinner H5)"
348 select ARM64
349 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100350 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100351 select FIT
352 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000353
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800354config MACH_SUN50I_H6
355 bool "sun50i (Allwinner H6)"
356 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100357 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800358 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100359 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800360
Jernej Skrabece638e052021-01-11 21:11:46 +0100361config MACH_SUN50I_H616
362 bool "sun50i (Allwinner H616)"
363 select ARM64
364 select DRAM_SUN50I_H616
365 select SUN50I_GEN_H6
366
Ian Campbelld8e69e02014-10-24 21:20:44 +0100367endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800368
Hans de Goedef055ed62015-04-06 20:55:39 +0200369# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
370config MACH_SUN8I
371 bool
Jagan Teki11f33e12018-01-11 13:23:02 +0530372 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800373 default y if MACH_SUN8I_A23
374 default y if MACH_SUN8I_A33
375 default y if MACH_SUN8I_A83T
376 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800377 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800378 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200379
Andre Przywara06893b62017-01-02 11:48:35 +0000380config RESERVE_ALLWINNER_BOOT0_HEADER
381 bool "reserve space for Allwinner boot0 header"
382 select ENABLE_ARM_SOC_BOOT0_HOOK
383 ---help---
384 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
385 filled with magic values post build. The Allwinner provided boot0
386 blob relies on this information to load and execute U-Boot.
387 Only needed on 64-bit Allwinner boards so far when using boot0.
388
Andre Przywara46c3d992017-01-02 11:48:36 +0000389config ARM_BOOT_HOOK_RMR
390 bool
391 depends on ARM64
392 default y
393 select ENABLE_ARM_SOC_BOOT0_HOOK
394 ---help---
395 Insert some ARM32 code at the very beginning of the U-Boot binary
396 which uses an RMR register write to bring the core into AArch64 mode.
397 The very first instruction acts as a switch, since it's carefully
398 chosen to be a NOP in one mode and a branch in the other, so the
399 code would only be executed if not already in AArch64.
400 This allows both the SPL and the U-Boot proper to be entered in
401 either mode and switch to AArch64 if needed.
402
Andre Przywara1c7a7512019-07-15 02:27:06 +0100403if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800404config SUNXI_DRAM_DDR3
405 bool
406
Icenowy Zhenge270a582017-06-03 17:10:20 +0800407config SUNXI_DRAM_DDR2
408 bool
409
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800410config SUNXI_DRAM_LPDDR3
411 bool
412
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800413choice
414 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800415 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
416 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800417
418config SUNXI_DRAM_DDR3_1333
419 bool "DDR3 1333"
420 select SUNXI_DRAM_DDR3
421 ---help---
422 This option is the original only supported memory type, which suits
423 many H3/H5/A64 boards available now.
424
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800425config SUNXI_DRAM_LPDDR3_STOCK
426 bool "LPDDR3 with Allwinner stock configuration"
427 select SUNXI_DRAM_LPDDR3
428 ---help---
429 This option is the LPDDR3 timing used by the stock boot0 by
430 Allwinner.
431
Andre Przywara1c7a7512019-07-15 02:27:06 +0100432config SUNXI_DRAM_H6_LPDDR3
433 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
434 select SUNXI_DRAM_LPDDR3
435 depends on DRAM_SUN50I_H6
436 ---help---
437 This option is the LPDDR3 timing used by the stock boot0 by
438 Allwinner.
439
Andre Przywara75d38d02019-07-15 02:27:08 +0100440config SUNXI_DRAM_H6_DDR3_1333
441 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
442 select SUNXI_DRAM_DDR3
443 depends on DRAM_SUN50I_H6
444 ---help---
445 This option is the DDR3 timing used by the boot0 on H6 TV boxes
446 which use a DDR3-1333 timing.
447
Icenowy Zhenge270a582017-06-03 17:10:20 +0800448config SUNXI_DRAM_DDR2_V3S
449 bool "DDR2 found in V3s chip"
450 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800451 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800452 ---help---
453 This option is only for the DDR2 memory chip which is co-packaged in
454 Allwinner V3s SoC.
455
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800456endchoice
457endif
458
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800459config DRAM_TYPE
460 int "sunxi dram type"
461 depends on MACH_SUN8I_A83T
462 default 3
463 ---help---
464 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200465
Hans de Goede3aeaa282014-11-15 19:46:39 +0100466config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100467 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800468 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800469 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100470 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800471 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
472 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000473 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800474 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100475 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100476 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800477 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
478 must be a multiple of 24. For the sun9i (A80), the tested values
479 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100480
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200481if MACH_SUN5I || MACH_SUN7I
482config DRAM_MBUS_CLK
483 int "sunxi mbus clock speed"
484 default 300
485 ---help---
486 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
487
488endif
489
Hans de Goede3aeaa282014-11-15 19:46:39 +0100490config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100491 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100492 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100493 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100494 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100495 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800496 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100497 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800498 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000499 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100500 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100501 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100502
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200503config DRAM_ODT_EN
504 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200505 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100506 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800507 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000508 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800509 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100510 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200511 ---help---
512 Select this to enable dram odt (on die termination).
513
Hans de Goede59d9fc72015-01-17 14:24:55 +0100514if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
515config DRAM_EMR1
516 int "sunxi dram emr1 value"
517 default 0 if MACH_SUN4I
518 default 4 if MACH_SUN5I || MACH_SUN7I
519 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100520 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200521
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200522config DRAM_TPR3
523 hex "sunxi dram tpr3 value"
524 default 0
525 ---help---
526 Set the dram controller tpr3 parameter. This parameter configures
527 the delay on the command lane and also phase shifts, which are
528 applied for sampling incoming read data. The default value 0
529 means that no phase/delay adjustments are necessary. Properly
530 configuring this parameter increases reliability at high DRAM
531 clock speeds.
532
533config DRAM_DQS_GATING_DELAY
534 hex "sunxi dram dqs_gating_delay value"
535 default 0
536 ---help---
537 Set the dram controller dqs_gating_delay parmeter. Each byte
538 encodes the DQS gating delay for each byte lane. The delay
539 granularity is 1/4 cycle. For example, the value 0x05060606
540 means that the delay is 5 quarter-cycles for one lane (1.25
541 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
542 The default value 0 means autodetection. The results of hardware
543 autodetection are not very reliable and depend on the chip
544 temperature (sometimes producing different results on cold start
545 and warm reboot). But the accuracy of hardware autodetection
546 is usually good enough, unless running at really high DRAM
547 clocks speeds (up to 600MHz). If unsure, keep as 0.
548
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200549choice
550 prompt "sunxi dram timings"
551 default DRAM_TIMINGS_VENDOR_MAGIC
552 ---help---
553 Select the timings of the DDR3 chips.
554
555config DRAM_TIMINGS_VENDOR_MAGIC
556 bool "Magic vendor timings from Android"
557 ---help---
558 The same DRAM timings as in the Allwinner boot0 bootloader.
559
560config DRAM_TIMINGS_DDR3_1066F_1333H
561 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
562 ---help---
563 Use the timings of the standard JEDEC DDR3-1066F speed bin for
564 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
565 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
566 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
567 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
568 that down binning to DDR3-1066F is supported (because DDR3-1066F
569 uses a bit faster timings than DDR3-1333H).
570
571config DRAM_TIMINGS_DDR3_800E_1066G_1333J
572 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
573 ---help---
574 Use the timings of the slowest possible JEDEC speed bin for the
575 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
576 DDR3-800E, DDR3-1066G or DDR3-1333J.
577
578endchoice
579
Hans de Goede3aeaa282014-11-15 19:46:39 +0100580endif
581
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200582if MACH_SUN8I_A23
583config DRAM_ODT_CORRECTION
584 int "sunxi dram odt correction value"
585 default 0
586 ---help---
587 Set the dram odt correction value (range -255 - 255). In allwinner
588 fex files, this option is found in bits 8-15 of the u32 odt_en variable
589 in the [dram] section. When bit 31 of the odt_en variable is set
590 then the correction is negative. Usually the value for this is 0.
591endif
592
Iain Paton630df142015-03-28 10:26:38 +0000593config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800594 default 1008000000 if MACH_SUN4I
595 default 1008000000 if MACH_SUN5I
596 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000597 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800598 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800599 default 1008000000 if MACH_SUN8I
600 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800601 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100602 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000603
Maxime Ripard2c519412014-10-03 20:16:29 +0800604config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100605 default "sun4i" if MACH_SUN4I
606 default "sun5i" if MACH_SUN5I
607 default "sun6i" if MACH_SUN6I
608 default "sun7i" if MACH_SUN7I
609 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100610 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200611 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800612 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100613 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900614
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900615config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900616 default "sunxi"
617
618config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900619 default "sunxi"
620
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200621config UART0_PORT_F
622 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200623 ---help---
624 Repurpose the SD card slot for getting access to the UART0 serial
625 console. Primarily useful only for low level u-boot debugging on
626 tablets, where normal UART0 is difficult to access and requires
627 device disassembly and/or soldering. As the SD card can't be used
628 at the same time, the system can be only booted in the FEL mode.
629 Only enable this if you really know what you are doing.
630
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200631config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900632 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200633 ---help---
634 Set this to enable various workarounds for old kernels, this results in
635 sub-optimal settings for newer kernels, only enable if needed.
636
Mylène Josserand147c6062017-04-02 12:59:10 +0200637config MACPWR
638 string "MAC power pin"
639 default ""
640 help
641 Set the pin used to power the MAC. This takes a string in the format
642 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
643
Hans de Goede7412ef82014-10-02 20:29:26 +0200644config MMC0_CD_PIN
645 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000646 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200647 default ""
648 ---help---
649 Set the card detect pin for mmc0, leave empty to not use cd. This
650 takes a string in the format understood by sunxi_name_to_gpio, e.g.
651 PH1 for pin 1 of port H.
652
653config MMC1_CD_PIN
654 string "Card detect pin for mmc1"
655 default ""
656 ---help---
657 See MMC0_CD_PIN help text.
658
659config MMC2_CD_PIN
660 string "Card detect pin for mmc2"
661 default ""
662 ---help---
663 See MMC0_CD_PIN help text.
664
665config MMC3_CD_PIN
666 string "Card detect pin for mmc3"
667 default ""
668 ---help---
669 See MMC0_CD_PIN help text.
670
Samuel Holland51951052021-09-12 10:28:35 -0500671config MMC1_PINS_PH
672 bool "Pins for mmc1 are on Port H"
673 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100674 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500675 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100676
Hans de Goedeaf593e42014-10-02 20:43:50 +0200677config MMC_SUNXI_SLOT_EXTRA
678 int "mmc extra slot number"
679 default -1
680 ---help---
681 sunxi builds always enable mmc0, some boards also have a second sdcard
682 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
683 support for this.
684
Hans de Goede99c9fb02016-04-01 22:39:26 +0200685config INITIAL_USB_SCAN_DELAY
686 int "delay initial usb scan by x ms to allow builtin devices to init"
687 default 0
688 ---help---
689 Some boards have on board usb devices which need longer than the
690 USB spec's 1 second to connect from board powerup. Set this config
691 option to a non 0 value to add an extra delay before the first usb
692 bus scan.
693
Hans de Goedee7b852a2015-01-07 15:26:06 +0100694config USB0_VBUS_PIN
695 string "Vbus enable pin for usb0 (otg)"
696 default ""
697 ---help---
698 Set the Vbus enable pin for usb0 (otg). This takes a string in the
699 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
700
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100701config USB0_VBUS_DET
702 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100703 default ""
704 ---help---
705 Set the Vbus detect pin for usb0 (otg). This takes a string in the
706 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
707
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200708config USB0_ID_DET
709 string "ID detect pin for usb0 (otg)"
710 default ""
711 ---help---
712 Set the ID detect pin for usb0 (otg). This takes a string in the
713 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
714
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100715config USB1_VBUS_PIN
716 string "Vbus enable pin for usb1 (ehci0)"
717 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100718 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100719 ---help---
720 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
721 a string in the format understood by sunxi_name_to_gpio, e.g.
722 PH1 for pin 1 of port H.
723
724config USB2_VBUS_PIN
725 string "Vbus enable pin for usb2 (ehci1)"
726 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100727 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100728 ---help---
729 See USB1_VBUS_PIN help text.
730
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100731config USB3_VBUS_PIN
732 string "Vbus enable pin for usb3 (ehci2)"
733 default ""
734 ---help---
735 See USB1_VBUS_PIN help text.
736
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200737config I2C0_ENABLE
738 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800739 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200740 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200741 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200742 ---help---
743 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
744 its clock and setting up the bus. This is especially useful on devices
745 with slaves connected to the bus or with pins exposed through e.g. an
746 expansion port/header.
747
748config I2C1_ENABLE
749 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200750 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200751 ---help---
752 See I2C0_ENABLE help text.
753
754config I2C2_ENABLE
755 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200756 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200757 ---help---
758 See I2C0_ENABLE help text.
759
760if MACH_SUN6I || MACH_SUN7I
761config I2C3_ENABLE
762 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200763 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200764 ---help---
765 See I2C0_ENABLE help text.
766endif
767
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100768if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100769config R_I2C_ENABLE
770 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100771 # This is used for the pmic on H3
772 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200773 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100774 ---help---
775 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100776endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100777
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200778if MACH_SUN7I
779config I2C4_ENABLE
780 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200781 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200782 ---help---
783 See I2C0_ENABLE help text.
784endif
785
Hans de Goede3ae1d132015-04-25 17:25:14 +0200786config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900787 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500788 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200789 ---help---
790 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
791
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800792config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900793 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800794 depends on !MACH_SUN8I_A83T
795 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800796 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800797 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800798 depends on !MACH_SUN9I
799 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100800 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000801 select DM_VIDEO
802 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800803 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200804 default y
805 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000806 Say Y here to add support for using a graphical console on the HDMI,
807 LCD or VGA output found on older sunxi devices. This will also provide
808 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100809
Hans de Goedee9544592014-12-23 23:04:35 +0100810config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900811 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800812 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100813 default y
814 ---help---
815 Say Y here to add support for outputting video over HDMI.
816
Hans de Goede260f5202014-12-25 13:58:06 +0100817config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900818 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800819 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100820 ---help---
821 Say Y here to add support for outputting video over VGA.
822
Hans de Goedeac1633c2014-12-24 12:17:07 +0100823config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900824 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800825 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100826 ---help---
827 Say Y here to add support for external DACs connected to the parallel
828 LCD interface driving a VGA connector, such as found on the
829 Olimex A13 boards.
830
Hans de Goede18366f72015-01-25 15:33:07 +0100831config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900832 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100833 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100834 ---help---
835 Say Y here if you've a board which uses opendrain drivers for the vga
836 hsync and vsync signals. Opendrain drivers cannot generate steep enough
837 positive edges for a stable video output, so on boards with opendrain
838 drivers the sync signals must always be active high.
839
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800840config VIDEO_VGA_EXTERNAL_DAC_EN
841 string "LCD panel power enable pin"
842 depends on VIDEO_VGA_VIA_LCD
843 default ""
844 ---help---
845 Set the enable pin for the external VGA DAC. This takes a string in the
846 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
847
Hans de Goedec06e00e2015-08-03 19:20:26 +0200848config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900849 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800850 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200851 ---help---
852 Say Y here to add support for outputting composite video.
853
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100854config VIDEO_LCD_MODE
855 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800856 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100857 default ""
858 ---help---
859 LCD panel timing details string, leave empty if there is no LCD panel.
860 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
861 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200862 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100863
Hans de Goede481b6642015-01-13 13:21:46 +0100864config VIDEO_LCD_DCLK_PHASE
865 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700866 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100867 default 1
868 ---help---
869 Select LCD panel display clock phase shift, range 0-3.
870
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100871config VIDEO_LCD_POWER
872 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800873 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100874 default ""
875 ---help---
876 Set the power enable pin for the LCD panel. This takes a string in the
877 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
878
Hans de Goedece9e3322015-02-16 17:26:41 +0100879config VIDEO_LCD_RESET
880 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800881 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100882 default ""
883 ---help---
884 Set the reset pin for the LCD panel. This takes a string in the format
885 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
886
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100887config VIDEO_LCD_BL_EN
888 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800889 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100890 default ""
891 ---help---
892 Set the backlight enable pin for the LCD panel. This takes a string in the
893 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
894 port H.
895
896config VIDEO_LCD_BL_PWM
897 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800898 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100899 default ""
900 ---help---
901 Set the backlight pwm pin for the LCD panel. This takes a string in the
902 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200903
Hans de Goede2d5d3022015-01-22 21:02:42 +0100904config VIDEO_LCD_BL_PWM_ACTIVE_LOW
905 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800906 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100907 default y
908 ---help---
909 Set this if the backlight pwm output is active low.
910
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100911config VIDEO_LCD_PANEL_I2C
912 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800913 depends on VIDEO_SUNXI
Hans de Goede2c526402016-05-15 13:51:58 +0200914 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100915 ---help---
916 Say y here if the LCD panel needs to be configured via i2c. This
917 will add a bitbang i2c controller using gpios to talk to the LCD.
918
919config VIDEO_LCD_PANEL_I2C_SDA
920 string "LCD panel i2c interface SDA pin"
921 depends on VIDEO_LCD_PANEL_I2C
922 default "PG12"
923 ---help---
924 Set the SDA pin for the LCD i2c interface. This takes a string in the
925 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
926
927config VIDEO_LCD_PANEL_I2C_SCL
928 string "LCD panel i2c interface SCL pin"
929 depends on VIDEO_LCD_PANEL_I2C
930 default "PG10"
931 ---help---
932 Set the SCL pin for the LCD i2c interface. This takes a string in the
933 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
934
Hans de Goede797a0f52015-01-01 22:04:34 +0100935
936# Note only one of these may be selected at a time! But hidden choices are
937# not supported by Kconfig
938config VIDEO_LCD_IF_PARALLEL
939 bool
940
941config VIDEO_LCD_IF_LVDS
942 bool
943
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200944config SUNXI_DE2
945 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200946
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200947config VIDEO_DE2
948 bool "Display Engine 2 video driver"
949 depends on SUNXI_DE2
950 select DM_VIDEO
951 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100952 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800953 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200954 default y
955 ---help---
956 Say y here if you want to build DE2 video driver which is present on
957 newer SoCs. Currently only HDMI output is supported.
958
Hans de Goede797a0f52015-01-01 22:04:34 +0100959
960choice
961 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800962 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100963 ---help---
964 Select which type of LCD panel to support.
965
966config VIDEO_LCD_PANEL_PARALLEL
967 bool "Generic parallel interface LCD panel"
968 select VIDEO_LCD_IF_PARALLEL
969
970config VIDEO_LCD_PANEL_LVDS
971 bool "Generic lvds interface LCD panel"
972 select VIDEO_LCD_IF_LVDS
973
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200974config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
975 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
976 select VIDEO_LCD_SSD2828
977 select VIDEO_LCD_IF_PARALLEL
978 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200979 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
980
981config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
982 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
983 select VIDEO_LCD_ANX9804
984 select VIDEO_LCD_IF_PARALLEL
985 select VIDEO_LCD_PANEL_I2C
986 ---help---
987 Select this for eDP LCD panels with 4 lanes running at 1.62G,
988 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200989
Hans de Goede743fb9552015-01-20 09:23:36 +0100990config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
991 bool "Hitachi tx18d42vm LCD panel"
992 select VIDEO_LCD_HITACHI_TX18D42VM
993 select VIDEO_LCD_IF_LVDS
994 ---help---
995 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
996
Hans de Goede613dade2015-02-16 17:49:47 +0100997config VIDEO_LCD_TL059WV5C0
998 bool "tl059wv5c0 LCD panel"
999 select VIDEO_LCD_PANEL_I2C
1000 select VIDEO_LCD_IF_PARALLEL
1001 ---help---
1002 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1003 Aigo M60/M608/M606 tablets.
1004
Hans de Goede797a0f52015-01-01 22:04:34 +01001005endchoice
1006
Mylène Josserand628426a2017-04-02 12:59:09 +02001007config SATAPWR
1008 string "SATA power pin"
1009 default ""
1010 help
1011 Set the pins used to power the SATA. This takes a string in the
1012 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1013 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001014
Hans de Goedebf880fe2015-01-25 12:10:48 +01001015config GMAC_TX_DELAY
1016 int "GMAC Transmit Clock Delay Chain"
1017 default 0
1018 ---help---
1019 Set the GMAC Transmit Clock Delay Chain value.
1020
Hans de Goede66ab79d2015-09-13 13:02:48 +02001021config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001022 default 0x4fe00000 if MACH_SUN4I
1023 default 0x4fe00000 if MACH_SUN5I
1024 default 0x4fe00000 if MACH_SUN6I
1025 default 0x4fe00000 if MACH_SUN7I
1026 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001027 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001028 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001029 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001030
Jagan Teki4e159f82018-02-06 22:42:56 +05301031config SPL_SPI_SUNXI
1032 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001033 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301034 help
1035 Enable support for SPI Flash. This option allows SPL to read from
1036 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1037 not need any extra configuration.
1038
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001039config PINE64_DT_SELECTION
1040 bool "Enable Pine64 device tree selection code"
1041 depends on MACH_SUN50I
1042 help
1043 The original Pine A64 and Pine A64+ are similar but different
1044 boards and can be differed by the DRAM size. Pine A64 has
1045 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1046 option, the device tree selection code specific to Pine64 which
1047 utilizes the DRAM size will be enabled.
1048
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001049config PINEPHONE_DT_SELECTION
1050 bool "Enable PinePhone device tree selection code"
1051 depends on MACH_SUN50I
1052 help
1053 Enable this option to automatically select the device tree for the
1054 correct PinePhone hardware revision during boot.
1055
Andre Heiderbf8c8102021-10-01 19:29:00 +01001056config BLUETOOTH_DT_DEVICE_FIXUP
1057 string "Fixup the Bluetooth controller address"
1058 default ""
1059 help
1060 This option specifies the DT compatible name of the Bluetooth
1061 controller for which to set the "local-bd-address" property.
1062 Set this option if your device ships with the Bluetooth controller
1063 default address.
1064 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1065 flipped elsewise.
1066
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001067endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001068
1069config CHIP_DIP_SCAN
1070 bool "Enable DIPs detection for CHIP board"
1071 select SUPPORT_EXTENSION_SCAN
1072 select W1
1073 select W1_GPIO
1074 select W1_EEPROM
1075 select W1_EEPROM_DS24XXX
1076 select CMD_EXTENSION