blob: 7308f977a59c8836d05ff8cf1e9a94fe86550497 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki59ea2872018-01-11 13:21:58 +053091config SUN6I_P2WI
92 bool "Allwinner sun6i internal P2WI controller"
93 help
94 If you say yes to this option, support will be included for the
95 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
96 SOCs.
97 The P2WI looks like an SMBus controller (which supports only byte
98 accesses), except that it only supports one slave device.
99 This interface is used to connect to specific PMIC devices (like the
100 AXP221).
101
Jagan Teki932f5e02018-01-11 13:21:15 +0530102config SUN6I_PRCM
103 bool
104 help
105 Support for the PRCM (Power/Reset/Clock Management) unit available
106 in A31 SoC.
107
Jagan Tekifeb29272018-02-14 22:28:30 +0530108config AXP_PMIC_BUS
109 bool "Sunxi AXP PMIC bus access helpers"
110 help
111 Select this PMIC bus access helpers for Sunxi platform PRCM or other
112 AXP family PMIC devices.
113
Jagan Tekif35767b2018-01-11 13:23:52 +0530114config SUN8I_RSB
115 bool "Allwinner sunXi Reduced Serial Bus Driver"
116 help
117 Say y here to enable support for Allwinner's Reduced Serial Bus
118 (RSB) support. This controller is responsible for communicating
119 with various RSB based devices, such as AXP223, AXP8XX PMICs,
120 and AC100/AC200 ICs.
121
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800122config SUNXI_SRAM_ADDRESS
123 hex
124 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100125 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800126 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000127 ---help---
128 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
129 with the first SRAM region being located at address 0.
130 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800131 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000132
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100133config SUNXI_A64_TIMER_ERRATUM
134 bool
135
Hans de Goedef07872b2015-04-06 20:33:34 +0200136# Note only one of these may be selected at a time! But hidden choices are
137# not supported by Kconfig
138config SUNXI_GEN_SUN4I
139 bool
140 ---help---
141 Select this for sunxi SoCs which have resets and clocks set up
142 as the original A10 (mach-sun4i).
143
144config SUNXI_GEN_SUN6I
145 bool
146 ---help---
147 Select this for sunxi SoCs which have sun6i like periphery, like
148 separate ahb reset control registers, custom pmic bus, new style
149 watchdog, etc.
150
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100151config SUN50I_GEN_H6
152 bool
153 select FIT
154 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100155 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100156 select SUPPORT_SPL
157 ---help---
158 Select this for sunxi SoCs which have H6 like peripherals, clocks
159 and memory map.
160
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800161config SUNXI_DRAM_DW
162 bool
163 ---help---
164 Select this for sunxi SoCs which uses a DRAM controller like the
165 DesignWare controller used in H3, mainly SoCs after H3, which do
166 not have official open-source DRAM initialization code, but can
167 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200168
Icenowy Zhengb2607512017-06-03 17:10:16 +0800169if SUNXI_DRAM_DW
170config SUNXI_DRAM_DW_16BIT
171 bool
172 ---help---
173 Select this for sunxi SoCs with DesignWare DRAM controller and
174 have only 16-bit memory buswidth.
175
176config SUNXI_DRAM_DW_32BIT
177 bool
178 ---help---
179 Select this for sunxi SoCs with DesignWare DRAM controller with
180 32-bit memory buswidth.
181endif
182
Andre Przywara5fb97432017-02-16 01:20:27 +0000183config MACH_SUNXI_H3_H5
184 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200185 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530186 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200187 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800188 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800189 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000190 select SUNXI_GEN_SUN6I
191 select SUPPORT_SPL
192
Icenowy Zheng14170a42018-10-25 17:23:06 +0800193# TODO: try out A80's 8GiB DRAM space
194config SUNXI_DRAM_MAX_SIZE
195 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100196 default 0x100000000 if MACH_SUN50I_H616
197 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800198 default 0x80000000
199
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200choice
201 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200202 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100204config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530206 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000207 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530208 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530209 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200210 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400212 imply SPL_SYS_I2C_LEGACY
213 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100214
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100215config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100216 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530217 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000218 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530219 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530220 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200221 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500223 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400224 imply SPL_SYS_I2C_LEGACY
225 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100227config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100228 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530229 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800230 select CPU_V7_HAS_NONSEC
231 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900232 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530233 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530234 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530235 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530236 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200237 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200238 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800239 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100240
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100241config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100242 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530243 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100244 select CPU_V7_HAS_NONSEC
245 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900246 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530247 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530248 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200249 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100250 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200251 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400252 imply SPL_SYS_I2C_LEGACY
253 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100254
Hans de Goedef055ed62015-04-06 20:55:39 +0200255config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100256 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530257 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900260 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530261 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530262 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200263 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100264 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500266 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100267
Vishnu Patekar3702f142015-03-01 23:47:48 +0530268config MACH_SUN8I_A33
269 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530270 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800271 select CPU_V7_HAS_NONSEC
272 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900273 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530274 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530275 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530276 select SUNXI_GEN_SUN6I
277 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800278 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500279 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530280
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800281config MACH_SUN8I_A83T
282 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530283 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530284 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530285 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800286 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200287 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800288 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800289 select SUPPORT_SPL
290
Jens Kuskef9770722015-11-17 15:12:58 +0100291config MACH_SUN8I_H3
292 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530293 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800294 select CPU_V7_HAS_NONSEC
295 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900296 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000297 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800298 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100299
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800300config MACH_SUN8I_R40
301 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530302 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800303 select CPU_V7_HAS_NONSEC
304 select CPU_V7_HAS_VIRT
305 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800306 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100307 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800308 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800309 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800310 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000311 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400312 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800313
Icenowy Zheng52e61882017-04-08 15:30:12 +0800314config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800315 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530316 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800317 select CPU_V7_HAS_NONSEC
318 select CPU_V7_HAS_VIRT
319 select ARCH_SUPPORT_PSCI
320 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800321 select SUNXI_DRAM_DW
322 select SUNXI_DRAM_DW_16BIT
323 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800324 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
325
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100326config MACH_SUN9I
327 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530328 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530329 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530330 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100331 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530332 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800333 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100334
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800335config MACH_SUN50I
336 bool "sun50i (Allwinner A64)"
337 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530338 select SPI
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200339 select DM_I2C
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530340 select DM_SPI if SPI
341 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530342 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800343 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200344 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800345 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800346 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000347 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800348 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800349 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100350 select FIT
351 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100352 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800353
Andre Przywara5611a2d2017-02-16 01:20:28 +0000354config MACH_SUN50I_H5
355 bool "sun50i (Allwinner H5)"
356 select ARM64
357 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100358 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100359 select FIT
360 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000361
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800362config MACH_SUN50I_H6
363 bool "sun50i (Allwinner H6)"
364 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100365 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800366 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100367 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800368
Jernej Skrabece638e052021-01-11 21:11:46 +0100369config MACH_SUN50I_H616
370 bool "sun50i (Allwinner H616)"
371 select ARM64
372 select DRAM_SUN50I_H616
373 select SUN50I_GEN_H6
374
Ian Campbelld8e69e02014-10-24 21:20:44 +0100375endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800376
Hans de Goedef055ed62015-04-06 20:55:39 +0200377# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
378config MACH_SUN8I
379 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530380 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530381 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800382 default y if MACH_SUN8I_A23
383 default y if MACH_SUN8I_A33
384 default y if MACH_SUN8I_A83T
385 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800386 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800387 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200388
Andre Przywara06893b62017-01-02 11:48:35 +0000389config RESERVE_ALLWINNER_BOOT0_HEADER
390 bool "reserve space for Allwinner boot0 header"
391 select ENABLE_ARM_SOC_BOOT0_HOOK
392 ---help---
393 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
394 filled with magic values post build. The Allwinner provided boot0
395 blob relies on this information to load and execute U-Boot.
396 Only needed on 64-bit Allwinner boards so far when using boot0.
397
Andre Przywara46c3d992017-01-02 11:48:36 +0000398config ARM_BOOT_HOOK_RMR
399 bool
400 depends on ARM64
401 default y
402 select ENABLE_ARM_SOC_BOOT0_HOOK
403 ---help---
404 Insert some ARM32 code at the very beginning of the U-Boot binary
405 which uses an RMR register write to bring the core into AArch64 mode.
406 The very first instruction acts as a switch, since it's carefully
407 chosen to be a NOP in one mode and a branch in the other, so the
408 code would only be executed if not already in AArch64.
409 This allows both the SPL and the U-Boot proper to be entered in
410 either mode and switch to AArch64 if needed.
411
Andre Przywara1c7a7512019-07-15 02:27:06 +0100412if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800413config SUNXI_DRAM_DDR3
414 bool
415
Icenowy Zhenge270a582017-06-03 17:10:20 +0800416config SUNXI_DRAM_DDR2
417 bool
418
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800419config SUNXI_DRAM_LPDDR3
420 bool
421
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800422choice
423 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800424 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
425 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800426
427config SUNXI_DRAM_DDR3_1333
428 bool "DDR3 1333"
429 select SUNXI_DRAM_DDR3
430 ---help---
431 This option is the original only supported memory type, which suits
432 many H3/H5/A64 boards available now.
433
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800434config SUNXI_DRAM_LPDDR3_STOCK
435 bool "LPDDR3 with Allwinner stock configuration"
436 select SUNXI_DRAM_LPDDR3
437 ---help---
438 This option is the LPDDR3 timing used by the stock boot0 by
439 Allwinner.
440
Andre Przywara1c7a7512019-07-15 02:27:06 +0100441config SUNXI_DRAM_H6_LPDDR3
442 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
443 select SUNXI_DRAM_LPDDR3
444 depends on DRAM_SUN50I_H6
445 ---help---
446 This option is the LPDDR3 timing used by the stock boot0 by
447 Allwinner.
448
Andre Przywara75d38d02019-07-15 02:27:08 +0100449config SUNXI_DRAM_H6_DDR3_1333
450 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
451 select SUNXI_DRAM_DDR3
452 depends on DRAM_SUN50I_H6
453 ---help---
454 This option is the DDR3 timing used by the boot0 on H6 TV boxes
455 which use a DDR3-1333 timing.
456
Icenowy Zhenge270a582017-06-03 17:10:20 +0800457config SUNXI_DRAM_DDR2_V3S
458 bool "DDR2 found in V3s chip"
459 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800460 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800461 ---help---
462 This option is only for the DDR2 memory chip which is co-packaged in
463 Allwinner V3s SoC.
464
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800465endchoice
466endif
467
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800468config DRAM_TYPE
469 int "sunxi dram type"
470 depends on MACH_SUN8I_A83T
471 default 3
472 ---help---
473 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200474
Hans de Goede3aeaa282014-11-15 19:46:39 +0100475config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100476 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800477 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800478 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100479 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800480 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
481 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000482 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800483 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100484 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100485 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800486 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
487 must be a multiple of 24. For the sun9i (A80), the tested values
488 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100489
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200490if MACH_SUN5I || MACH_SUN7I
491config DRAM_MBUS_CLK
492 int "sunxi mbus clock speed"
493 default 300
494 ---help---
495 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
496
497endif
498
Hans de Goede3aeaa282014-11-15 19:46:39 +0100499config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100500 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100501 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100502 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100503 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100504 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800505 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100506 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800507 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000508 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100509 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100510 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100511
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200512config DRAM_ODT_EN
513 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200514 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100515 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800516 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000517 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800518 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100519 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200520 ---help---
521 Select this to enable dram odt (on die termination).
522
Hans de Goede59d9fc72015-01-17 14:24:55 +0100523if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
524config DRAM_EMR1
525 int "sunxi dram emr1 value"
526 default 0 if MACH_SUN4I
527 default 4 if MACH_SUN5I || MACH_SUN7I
528 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100529 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200530
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200531config DRAM_TPR3
532 hex "sunxi dram tpr3 value"
533 default 0
534 ---help---
535 Set the dram controller tpr3 parameter. This parameter configures
536 the delay on the command lane and also phase shifts, which are
537 applied for sampling incoming read data. The default value 0
538 means that no phase/delay adjustments are necessary. Properly
539 configuring this parameter increases reliability at high DRAM
540 clock speeds.
541
542config DRAM_DQS_GATING_DELAY
543 hex "sunxi dram dqs_gating_delay value"
544 default 0
545 ---help---
546 Set the dram controller dqs_gating_delay parmeter. Each byte
547 encodes the DQS gating delay for each byte lane. The delay
548 granularity is 1/4 cycle. For example, the value 0x05060606
549 means that the delay is 5 quarter-cycles for one lane (1.25
550 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
551 The default value 0 means autodetection. The results of hardware
552 autodetection are not very reliable and depend on the chip
553 temperature (sometimes producing different results on cold start
554 and warm reboot). But the accuracy of hardware autodetection
555 is usually good enough, unless running at really high DRAM
556 clocks speeds (up to 600MHz). If unsure, keep as 0.
557
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200558choice
559 prompt "sunxi dram timings"
560 default DRAM_TIMINGS_VENDOR_MAGIC
561 ---help---
562 Select the timings of the DDR3 chips.
563
564config DRAM_TIMINGS_VENDOR_MAGIC
565 bool "Magic vendor timings from Android"
566 ---help---
567 The same DRAM timings as in the Allwinner boot0 bootloader.
568
569config DRAM_TIMINGS_DDR3_1066F_1333H
570 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
571 ---help---
572 Use the timings of the standard JEDEC DDR3-1066F speed bin for
573 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
574 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
575 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
576 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
577 that down binning to DDR3-1066F is supported (because DDR3-1066F
578 uses a bit faster timings than DDR3-1333H).
579
580config DRAM_TIMINGS_DDR3_800E_1066G_1333J
581 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
582 ---help---
583 Use the timings of the slowest possible JEDEC speed bin for the
584 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
585 DDR3-800E, DDR3-1066G or DDR3-1333J.
586
587endchoice
588
Hans de Goede3aeaa282014-11-15 19:46:39 +0100589endif
590
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200591if MACH_SUN8I_A23
592config DRAM_ODT_CORRECTION
593 int "sunxi dram odt correction value"
594 default 0
595 ---help---
596 Set the dram odt correction value (range -255 - 255). In allwinner
597 fex files, this option is found in bits 8-15 of the u32 odt_en variable
598 in the [dram] section. When bit 31 of the odt_en variable is set
599 then the correction is negative. Usually the value for this is 0.
600endif
601
Iain Paton630df142015-03-28 10:26:38 +0000602config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800603 default 1008000000 if MACH_SUN4I
604 default 1008000000 if MACH_SUN5I
605 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000606 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800607 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800608 default 1008000000 if MACH_SUN8I
609 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800610 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100611 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000612
Maxime Ripard2c519412014-10-03 20:16:29 +0800613config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100614 default "sun4i" if MACH_SUN4I
615 default "sun5i" if MACH_SUN5I
616 default "sun6i" if MACH_SUN6I
617 default "sun7i" if MACH_SUN7I
618 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100619 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200620 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800621 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100622 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900623
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900624config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900625 default "sunxi"
626
627config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900628 default "sunxi"
629
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200630config UART0_PORT_F
631 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200632 ---help---
633 Repurpose the SD card slot for getting access to the UART0 serial
634 console. Primarily useful only for low level u-boot debugging on
635 tablets, where normal UART0 is difficult to access and requires
636 device disassembly and/or soldering. As the SD card can't be used
637 at the same time, the system can be only booted in the FEL mode.
638 Only enable this if you really know what you are doing.
639
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200640config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900641 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200642 ---help---
643 Set this to enable various workarounds for old kernels, this results in
644 sub-optimal settings for newer kernels, only enable if needed.
645
Mylène Josserand147c6062017-04-02 12:59:10 +0200646config MACPWR
647 string "MAC power pin"
648 default ""
649 help
650 Set the pin used to power the MAC. This takes a string in the format
651 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
652
Hans de Goede7412ef82014-10-02 20:29:26 +0200653config MMC0_CD_PIN
654 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000655 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200656 default ""
657 ---help---
658 Set the card detect pin for mmc0, leave empty to not use cd. This
659 takes a string in the format understood by sunxi_name_to_gpio, e.g.
660 PH1 for pin 1 of port H.
661
662config MMC1_CD_PIN
663 string "Card detect pin for mmc1"
664 default ""
665 ---help---
666 See MMC0_CD_PIN help text.
667
668config MMC2_CD_PIN
669 string "Card detect pin for mmc2"
670 default ""
671 ---help---
672 See MMC0_CD_PIN help text.
673
674config MMC3_CD_PIN
675 string "Card detect pin for mmc3"
676 default ""
677 ---help---
678 See MMC0_CD_PIN help text.
679
Samuel Holland51951052021-09-12 10:28:35 -0500680config MMC1_PINS_PH
681 bool "Pins for mmc1 are on Port H"
682 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100683 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500684 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100685
Hans de Goedeaf593e42014-10-02 20:43:50 +0200686config MMC_SUNXI_SLOT_EXTRA
687 int "mmc extra slot number"
688 default -1
689 ---help---
690 sunxi builds always enable mmc0, some boards also have a second sdcard
691 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
692 support for this.
693
Hans de Goede99c9fb02016-04-01 22:39:26 +0200694config INITIAL_USB_SCAN_DELAY
695 int "delay initial usb scan by x ms to allow builtin devices to init"
696 default 0
697 ---help---
698 Some boards have on board usb devices which need longer than the
699 USB spec's 1 second to connect from board powerup. Set this config
700 option to a non 0 value to add an extra delay before the first usb
701 bus scan.
702
Hans de Goedee7b852a2015-01-07 15:26:06 +0100703config USB0_VBUS_PIN
704 string "Vbus enable pin for usb0 (otg)"
705 default ""
706 ---help---
707 Set the Vbus enable pin for usb0 (otg). This takes a string in the
708 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
709
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100710config USB0_VBUS_DET
711 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100712 default ""
713 ---help---
714 Set the Vbus detect pin for usb0 (otg). This takes a string in the
715 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
716
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200717config USB0_ID_DET
718 string "ID detect pin for usb0 (otg)"
719 default ""
720 ---help---
721 Set the ID detect pin for usb0 (otg). This takes a string in the
722 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
723
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100724config USB1_VBUS_PIN
725 string "Vbus enable pin for usb1 (ehci0)"
726 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100727 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100728 ---help---
729 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
730 a string in the format understood by sunxi_name_to_gpio, e.g.
731 PH1 for pin 1 of port H.
732
733config USB2_VBUS_PIN
734 string "Vbus enable pin for usb2 (ehci1)"
735 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100736 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100737 ---help---
738 See USB1_VBUS_PIN help text.
739
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100740config USB3_VBUS_PIN
741 string "Vbus enable pin for usb3 (ehci2)"
742 default ""
743 ---help---
744 See USB1_VBUS_PIN help text.
745
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200746config I2C0_ENABLE
747 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800748 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200749 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200750 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200751 ---help---
752 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
753 its clock and setting up the bus. This is especially useful on devices
754 with slaves connected to the bus or with pins exposed through e.g. an
755 expansion port/header.
756
757config I2C1_ENABLE
758 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200759 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200760 ---help---
761 See I2C0_ENABLE help text.
762
763config I2C2_ENABLE
764 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200765 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200766 ---help---
767 See I2C0_ENABLE help text.
768
769if MACH_SUN6I || MACH_SUN7I
770config I2C3_ENABLE
771 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200772 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200773 ---help---
774 See I2C0_ENABLE help text.
775endif
776
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100777if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100778config R_I2C_ENABLE
779 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100780 # This is used for the pmic on H3
781 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200782 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100783 ---help---
784 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100785endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100786
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200787if MACH_SUN7I
788config I2C4_ENABLE
789 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200790 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200791 ---help---
792 See I2C0_ENABLE help text.
793endif
794
Hans de Goede3ae1d132015-04-25 17:25:14 +0200795config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900796 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200797 ---help---
798 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
799
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800800config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900801 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800802 depends on !MACH_SUN8I_A83T
803 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800804 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800805 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800806 depends on !MACH_SUN9I
807 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100808 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000809 select DM_VIDEO
810 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800811 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200812 default y
813 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000814 Say Y here to add support for using a graphical console on the HDMI,
815 LCD or VGA output found on older sunxi devices. This will also provide
816 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100817
Hans de Goedee9544592014-12-23 23:04:35 +0100818config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900819 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800820 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100821 default y
822 ---help---
823 Say Y here to add support for outputting video over HDMI.
824
Hans de Goede260f5202014-12-25 13:58:06 +0100825config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900826 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800827 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100828 ---help---
829 Say Y here to add support for outputting video over VGA.
830
Hans de Goedeac1633c2014-12-24 12:17:07 +0100831config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900832 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800833 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100834 ---help---
835 Say Y here to add support for external DACs connected to the parallel
836 LCD interface driving a VGA connector, such as found on the
837 Olimex A13 boards.
838
Hans de Goede18366f72015-01-25 15:33:07 +0100839config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900840 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100841 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100842 ---help---
843 Say Y here if you've a board which uses opendrain drivers for the vga
844 hsync and vsync signals. Opendrain drivers cannot generate steep enough
845 positive edges for a stable video output, so on boards with opendrain
846 drivers the sync signals must always be active high.
847
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800848config VIDEO_VGA_EXTERNAL_DAC_EN
849 string "LCD panel power enable pin"
850 depends on VIDEO_VGA_VIA_LCD
851 default ""
852 ---help---
853 Set the enable pin for the external VGA DAC. This takes a string in the
854 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
855
Hans de Goedec06e00e2015-08-03 19:20:26 +0200856config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900857 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800858 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200859 ---help---
860 Say Y here to add support for outputting composite video.
861
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100862config VIDEO_LCD_MODE
863 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800864 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100865 default ""
866 ---help---
867 LCD panel timing details string, leave empty if there is no LCD panel.
868 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
869 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200870 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100871
Hans de Goede481b6642015-01-13 13:21:46 +0100872config VIDEO_LCD_DCLK_PHASE
873 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700874 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100875 default 1
876 ---help---
877 Select LCD panel display clock phase shift, range 0-3.
878
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100879config VIDEO_LCD_POWER
880 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800881 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100882 default ""
883 ---help---
884 Set the power enable pin for the LCD panel. This takes a string in the
885 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
886
Hans de Goedece9e3322015-02-16 17:26:41 +0100887config VIDEO_LCD_RESET
888 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800889 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100890 default ""
891 ---help---
892 Set the reset pin for the LCD panel. This takes a string in the format
893 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
894
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100895config VIDEO_LCD_BL_EN
896 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800897 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100898 default ""
899 ---help---
900 Set the backlight enable pin for the LCD panel. This takes a string in the
901 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
902 port H.
903
904config VIDEO_LCD_BL_PWM
905 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800906 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100907 default ""
908 ---help---
909 Set the backlight pwm pin for the LCD panel. This takes a string in the
910 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200911
Hans de Goede2d5d3022015-01-22 21:02:42 +0100912config VIDEO_LCD_BL_PWM_ACTIVE_LOW
913 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800914 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100915 default y
916 ---help---
917 Set this if the backlight pwm output is active low.
918
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100919config VIDEO_LCD_PANEL_I2C
920 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800921 depends on VIDEO_SUNXI
Hans de Goede2c526402016-05-15 13:51:58 +0200922 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100923 ---help---
924 Say y here if the LCD panel needs to be configured via i2c. This
925 will add a bitbang i2c controller using gpios to talk to the LCD.
926
927config VIDEO_LCD_PANEL_I2C_SDA
928 string "LCD panel i2c interface SDA pin"
929 depends on VIDEO_LCD_PANEL_I2C
930 default "PG12"
931 ---help---
932 Set the SDA pin for the LCD i2c interface. This takes a string in the
933 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
934
935config VIDEO_LCD_PANEL_I2C_SCL
936 string "LCD panel i2c interface SCL pin"
937 depends on VIDEO_LCD_PANEL_I2C
938 default "PG10"
939 ---help---
940 Set the SCL pin for the LCD i2c interface. This takes a string in the
941 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
942
Hans de Goede797a0f52015-01-01 22:04:34 +0100943
944# Note only one of these may be selected at a time! But hidden choices are
945# not supported by Kconfig
946config VIDEO_LCD_IF_PARALLEL
947 bool
948
949config VIDEO_LCD_IF_LVDS
950 bool
951
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200952config SUNXI_DE2
953 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200954
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200955config VIDEO_DE2
956 bool "Display Engine 2 video driver"
957 depends on SUNXI_DE2
958 select DM_VIDEO
959 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100960 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800961 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200962 default y
963 ---help---
964 Say y here if you want to build DE2 video driver which is present on
965 newer SoCs. Currently only HDMI output is supported.
966
Hans de Goede797a0f52015-01-01 22:04:34 +0100967
968choice
969 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800970 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100971 ---help---
972 Select which type of LCD panel to support.
973
974config VIDEO_LCD_PANEL_PARALLEL
975 bool "Generic parallel interface LCD panel"
976 select VIDEO_LCD_IF_PARALLEL
977
978config VIDEO_LCD_PANEL_LVDS
979 bool "Generic lvds interface LCD panel"
980 select VIDEO_LCD_IF_LVDS
981
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200982config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
983 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
984 select VIDEO_LCD_SSD2828
985 select VIDEO_LCD_IF_PARALLEL
986 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200987 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
988
989config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
990 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
991 select VIDEO_LCD_ANX9804
992 select VIDEO_LCD_IF_PARALLEL
993 select VIDEO_LCD_PANEL_I2C
994 ---help---
995 Select this for eDP LCD panels with 4 lanes running at 1.62G,
996 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200997
Hans de Goede743fb9552015-01-20 09:23:36 +0100998config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
999 bool "Hitachi tx18d42vm LCD panel"
1000 select VIDEO_LCD_HITACHI_TX18D42VM
1001 select VIDEO_LCD_IF_LVDS
1002 ---help---
1003 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
1004
Hans de Goede613dade2015-02-16 17:49:47 +01001005config VIDEO_LCD_TL059WV5C0
1006 bool "tl059wv5c0 LCD panel"
1007 select VIDEO_LCD_PANEL_I2C
1008 select VIDEO_LCD_IF_PARALLEL
1009 ---help---
1010 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1011 Aigo M60/M608/M606 tablets.
1012
Hans de Goede797a0f52015-01-01 22:04:34 +01001013endchoice
1014
Mylène Josserand628426a2017-04-02 12:59:09 +02001015config SATAPWR
1016 string "SATA power pin"
1017 default ""
1018 help
1019 Set the pins used to power the SATA. This takes a string in the
1020 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1021 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001022
Hans de Goedebf880fe2015-01-25 12:10:48 +01001023config GMAC_TX_DELAY
1024 int "GMAC Transmit Clock Delay Chain"
1025 default 0
1026 ---help---
1027 Set the GMAC Transmit Clock Delay Chain value.
1028
Hans de Goede66ab79d2015-09-13 13:02:48 +02001029config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001030 default 0x4fe00000 if MACH_SUN4I
1031 default 0x4fe00000 if MACH_SUN5I
1032 default 0x4fe00000 if MACH_SUN6I
1033 default 0x4fe00000 if MACH_SUN7I
1034 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001035 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001036 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001037 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001038
Jagan Teki4e159f82018-02-06 22:42:56 +05301039config SPL_SPI_SUNXI
1040 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001041 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301042 help
1043 Enable support for SPI Flash. This option allows SPL to read from
1044 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1045 not need any extra configuration.
1046
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001047config PINE64_DT_SELECTION
1048 bool "Enable Pine64 device tree selection code"
1049 depends on MACH_SUN50I
1050 help
1051 The original Pine A64 and Pine A64+ are similar but different
1052 boards and can be differed by the DRAM size. Pine A64 has
1053 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1054 option, the device tree selection code specific to Pine64 which
1055 utilizes the DRAM size will be enabled.
1056
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001057config PINEPHONE_DT_SELECTION
1058 bool "Enable PinePhone device tree selection code"
1059 depends on MACH_SUN50I
1060 help
1061 Enable this option to automatically select the device tree for the
1062 correct PinePhone hardware revision during boot.
1063
Andre Heiderbf8c8102021-10-01 19:29:00 +01001064config BLUETOOTH_DT_DEVICE_FIXUP
1065 string "Fixup the Bluetooth controller address"
1066 default ""
1067 help
1068 This option specifies the DT compatible name of the Bluetooth
1069 controller for which to set the "local-bd-address" property.
1070 Set this option if your device ships with the Bluetooth controller
1071 default address.
1072 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1073 flipped elsewise.
1074
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001075endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001076
1077config CHIP_DIP_SCAN
1078 bool "Enable DIPs detection for CHIP board"
1079 select SUPPORT_EXTENSION_SCAN
1080 select W1
1081 select W1_GPIO
1082 select W1_EEPROM
1083 select W1_EEPROM_DS24XXX
1084 select CMD_EXTENSION