blob: ffdf09f29e4e7590330d3ea29d6dee0cdde45d82 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki59ea2872018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki932f5e02018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Tekifeb29272018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Tekif35767b2018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng0c01b962018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080086 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +000092
Andre Przywarad1de0bb2018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goedef07872b2015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200118
Icenowy Zhengb2607512017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara5fb97432017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zheng14170a42018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbelld8e69e02014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200151 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100152
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530157 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530158 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200159 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100160 select SUPPORT_SPL
161
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100162config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100163 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530164 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000165 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530166 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530167 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200168 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100169 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500170 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100171
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100172config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100173 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530174 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800175 select CPU_V7_HAS_NONSEC
176 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900177 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530178 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530179 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530180 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530181 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200182 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200183 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800184 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100185
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100186config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530188 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100189 select CPU_V7_HAS_NONSEC
190 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900191 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530192 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530193 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200196 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100197
Hans de Goedef055ed62015-04-06 20:55:39 +0200198config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100199 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530200 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800201 select CPU_V7_HAS_NONSEC
202 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900203 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530204 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530205 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200206 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100207 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800208 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500209 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210
Vishnu Patekar3702f142015-03-01 23:47:48 +0530211config MACH_SUN8I_A33
212 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530213 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800214 select CPU_V7_HAS_NONSEC
215 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900216 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530217 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530219 select SUNXI_GEN_SUN6I
220 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800221 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500222 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530223
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800224config MACH_SUN8I_A83T
225 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530226 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530227 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530228 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800229 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200230 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800231 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800232 select SUPPORT_SPL
233
Jens Kuskef9770722015-11-17 15:12:58 +0100234config MACH_SUN8I_H3
235 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530236 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800237 select CPU_V7_HAS_NONSEC
238 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900239 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000240 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100242
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800243config MACH_SUN8I_R40
244 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530245 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800246 select CPU_V7_HAS_NONSEC
247 select CPU_V7_HAS_VIRT
248 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800249 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800250 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800251 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800252 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800253
Icenowy Zheng52e61882017-04-08 15:30:12 +0800254config MACH_SUN8I_V3S
255 bool "sun8i (Allwinner V3s)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530256 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800257 select CPU_V7_HAS_NONSEC
258 select CPU_V7_HAS_VIRT
259 select ARCH_SUPPORT_PSCI
260 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800261 select SUNXI_DRAM_DW
262 select SUNXI_DRAM_DW_16BIT
263 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800264 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
265
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100266config MACH_SUN9I
267 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530268 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530269 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530270 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100271 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530272 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800273 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100274
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800275config MACH_SUN50I
276 bool "sun50i (Allwinner A64)"
277 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200278 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530279 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800280 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200281 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800282 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800283 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000284 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800285 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800286 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100287 select FIT
288 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100289 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800290
Andre Przywara5611a2d2017-02-16 01:20:28 +0000291config MACH_SUN50I_H5
292 bool "sun50i (Allwinner H5)"
293 select ARM64
294 select MACH_SUNXI_H3_H5
Andre Przywarad8362162017-04-26 01:32:48 +0100295 select FIT
296 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000297
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800298config MACH_SUN50I_H6
299 bool "sun50i (Allwinner H6)"
300 select ARM64
301 select SUPPORT_SPL
302 select FIT
Andre Przywara213c2972019-06-23 15:09:50 +0100303 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800304 select SPL_LOAD_FIT
305 select DRAM_SUN50I_H6
306
Ian Campbelld8e69e02014-10-24 21:20:44 +0100307endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800308
Hans de Goedef055ed62015-04-06 20:55:39 +0200309# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
310config MACH_SUN8I
311 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530312 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530313 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800314 default y if MACH_SUN8I_A23
315 default y if MACH_SUN8I_A33
316 default y if MACH_SUN8I_A83T
317 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800318 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800319 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200320
Andre Przywara06893b62017-01-02 11:48:35 +0000321config RESERVE_ALLWINNER_BOOT0_HEADER
322 bool "reserve space for Allwinner boot0 header"
323 select ENABLE_ARM_SOC_BOOT0_HOOK
324 ---help---
325 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
326 filled with magic values post build. The Allwinner provided boot0
327 blob relies on this information to load and execute U-Boot.
328 Only needed on 64-bit Allwinner boards so far when using boot0.
329
Andre Przywara46c3d992017-01-02 11:48:36 +0000330config ARM_BOOT_HOOK_RMR
331 bool
332 depends on ARM64
333 default y
334 select ENABLE_ARM_SOC_BOOT0_HOOK
335 ---help---
336 Insert some ARM32 code at the very beginning of the U-Boot binary
337 which uses an RMR register write to bring the core into AArch64 mode.
338 The very first instruction acts as a switch, since it's carefully
339 chosen to be a NOP in one mode and a branch in the other, so the
340 code would only be executed if not already in AArch64.
341 This allows both the SPL and the U-Boot proper to be entered in
342 either mode and switch to AArch64 if needed.
343
Andre Przywara1c7a7512019-07-15 02:27:06 +0100344if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800345config SUNXI_DRAM_DDR3
346 bool
347
Icenowy Zhenge270a582017-06-03 17:10:20 +0800348config SUNXI_DRAM_DDR2
349 bool
350
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800351config SUNXI_DRAM_LPDDR3
352 bool
353
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800354choice
355 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800356 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
357 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800358
359config SUNXI_DRAM_DDR3_1333
360 bool "DDR3 1333"
361 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800362 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800363 ---help---
364 This option is the original only supported memory type, which suits
365 many H3/H5/A64 boards available now.
366
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800367config SUNXI_DRAM_LPDDR3_STOCK
368 bool "LPDDR3 with Allwinner stock configuration"
369 select SUNXI_DRAM_LPDDR3
370 ---help---
371 This option is the LPDDR3 timing used by the stock boot0 by
372 Allwinner.
373
Andre Przywara1c7a7512019-07-15 02:27:06 +0100374config SUNXI_DRAM_H6_LPDDR3
375 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
376 select SUNXI_DRAM_LPDDR3
377 depends on DRAM_SUN50I_H6
378 ---help---
379 This option is the LPDDR3 timing used by the stock boot0 by
380 Allwinner.
381
Andre Przywara75d38d02019-07-15 02:27:08 +0100382config SUNXI_DRAM_H6_DDR3_1333
383 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
384 select SUNXI_DRAM_DDR3
385 depends on DRAM_SUN50I_H6
386 ---help---
387 This option is the DDR3 timing used by the boot0 on H6 TV boxes
388 which use a DDR3-1333 timing.
389
Icenowy Zhenge270a582017-06-03 17:10:20 +0800390config SUNXI_DRAM_DDR2_V3S
391 bool "DDR2 found in V3s chip"
392 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800393 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800394 ---help---
395 This option is only for the DDR2 memory chip which is co-packaged in
396 Allwinner V3s SoC.
397
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800398endchoice
399endif
400
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800401config DRAM_TYPE
402 int "sunxi dram type"
403 depends on MACH_SUN8I_A83T
404 default 3
405 ---help---
406 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200407
Hans de Goede3aeaa282014-11-15 19:46:39 +0100408config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100409 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800410 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800411 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100412 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800413 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
414 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000415 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800416 default 744 if MACH_SUN50I_H6
Hans de Goede3aeaa282014-11-15 19:46:39 +0100417 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800418 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
419 must be a multiple of 24. For the sun9i (A80), the tested values
420 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100421
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200422if MACH_SUN5I || MACH_SUN7I
423config DRAM_MBUS_CLK
424 int "sunxi mbus clock speed"
425 default 300
426 ---help---
427 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
428
429endif
430
Hans de Goede3aeaa282014-11-15 19:46:39 +0100431config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100432 int "sunxi dram zq value"
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100433 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100434 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100435 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800436 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100437 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800438 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000439 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100440 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100441 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100442
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200443config DRAM_ODT_EN
444 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200445 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100446 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800447 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000448 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800449 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200450 ---help---
451 Select this to enable dram odt (on die termination).
452
Hans de Goede59d9fc72015-01-17 14:24:55 +0100453if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
454config DRAM_EMR1
455 int "sunxi dram emr1 value"
456 default 0 if MACH_SUN4I
457 default 4 if MACH_SUN5I || MACH_SUN7I
458 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100459 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200460
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200461config DRAM_TPR3
462 hex "sunxi dram tpr3 value"
463 default 0
464 ---help---
465 Set the dram controller tpr3 parameter. This parameter configures
466 the delay on the command lane and also phase shifts, which are
467 applied for sampling incoming read data. The default value 0
468 means that no phase/delay adjustments are necessary. Properly
469 configuring this parameter increases reliability at high DRAM
470 clock speeds.
471
472config DRAM_DQS_GATING_DELAY
473 hex "sunxi dram dqs_gating_delay value"
474 default 0
475 ---help---
476 Set the dram controller dqs_gating_delay parmeter. Each byte
477 encodes the DQS gating delay for each byte lane. The delay
478 granularity is 1/4 cycle. For example, the value 0x05060606
479 means that the delay is 5 quarter-cycles for one lane (1.25
480 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
481 The default value 0 means autodetection. The results of hardware
482 autodetection are not very reliable and depend on the chip
483 temperature (sometimes producing different results on cold start
484 and warm reboot). But the accuracy of hardware autodetection
485 is usually good enough, unless running at really high DRAM
486 clocks speeds (up to 600MHz). If unsure, keep as 0.
487
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200488choice
489 prompt "sunxi dram timings"
490 default DRAM_TIMINGS_VENDOR_MAGIC
491 ---help---
492 Select the timings of the DDR3 chips.
493
494config DRAM_TIMINGS_VENDOR_MAGIC
495 bool "Magic vendor timings from Android"
496 ---help---
497 The same DRAM timings as in the Allwinner boot0 bootloader.
498
499config DRAM_TIMINGS_DDR3_1066F_1333H
500 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
501 ---help---
502 Use the timings of the standard JEDEC DDR3-1066F speed bin for
503 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
504 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
505 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
506 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
507 that down binning to DDR3-1066F is supported (because DDR3-1066F
508 uses a bit faster timings than DDR3-1333H).
509
510config DRAM_TIMINGS_DDR3_800E_1066G_1333J
511 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
512 ---help---
513 Use the timings of the slowest possible JEDEC speed bin for the
514 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
515 DDR3-800E, DDR3-1066G or DDR3-1333J.
516
517endchoice
518
Hans de Goede3aeaa282014-11-15 19:46:39 +0100519endif
520
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200521if MACH_SUN8I_A23
522config DRAM_ODT_CORRECTION
523 int "sunxi dram odt correction value"
524 default 0
525 ---help---
526 Set the dram odt correction value (range -255 - 255). In allwinner
527 fex files, this option is found in bits 8-15 of the u32 odt_en variable
528 in the [dram] section. When bit 31 of the odt_en variable is set
529 then the correction is negative. Usually the value for this is 0.
530endif
531
Iain Paton630df142015-03-28 10:26:38 +0000532config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800533 default 1008000000 if MACH_SUN4I
534 default 1008000000 if MACH_SUN5I
535 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000536 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800537 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800538 default 1008000000 if MACH_SUN8I
539 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800540 default 888000000 if MACH_SUN50I_H6
Iain Paton630df142015-03-28 10:26:38 +0000541
Maxime Ripard2c519412014-10-03 20:16:29 +0800542config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100543 default "sun4i" if MACH_SUN4I
544 default "sun5i" if MACH_SUN5I
545 default "sun6i" if MACH_SUN6I
546 default "sun7i" if MACH_SUN7I
547 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100548 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200549 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800550 default "sun50i" if MACH_SUN50I_H6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900551
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900552config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900553 default "sunxi"
554
555config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900556 default "sunxi"
557
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200558config UART0_PORT_F
559 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200560 default n
561 ---help---
562 Repurpose the SD card slot for getting access to the UART0 serial
563 console. Primarily useful only for low level u-boot debugging on
564 tablets, where normal UART0 is difficult to access and requires
565 device disassembly and/or soldering. As the SD card can't be used
566 at the same time, the system can be only booted in the FEL mode.
567 Only enable this if you really know what you are doing.
568
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200569config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900570 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200571 default n
572 ---help---
573 Set this to enable various workarounds for old kernels, this results in
574 sub-optimal settings for newer kernels, only enable if needed.
575
Mylène Josserand147c6062017-04-02 12:59:10 +0200576config MACPWR
577 string "MAC power pin"
578 default ""
579 help
580 Set the pin used to power the MAC. This takes a string in the format
581 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
582
Hans de Goede7412ef82014-10-02 20:29:26 +0200583config MMC0_CD_PIN
584 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000585 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200586 default ""
587 ---help---
588 Set the card detect pin for mmc0, leave empty to not use cd. This
589 takes a string in the format understood by sunxi_name_to_gpio, e.g.
590 PH1 for pin 1 of port H.
591
592config MMC1_CD_PIN
593 string "Card detect pin for mmc1"
594 default ""
595 ---help---
596 See MMC0_CD_PIN help text.
597
598config MMC2_CD_PIN
599 string "Card detect pin for mmc2"
600 default ""
601 ---help---
602 See MMC0_CD_PIN help text.
603
604config MMC3_CD_PIN
605 string "Card detect pin for mmc3"
606 default ""
607 ---help---
608 See MMC0_CD_PIN help text.
609
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100610config MMC1_PINS
611 string "Pins for mmc1"
612 default ""
613 ---help---
614 Set the pins used for mmc1, when applicable. This takes a string in the
615 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
616
617config MMC2_PINS
618 string "Pins for mmc2"
619 default ""
620 ---help---
621 See MMC1_PINS help text.
622
623config MMC3_PINS
624 string "Pins for mmc3"
625 default ""
626 ---help---
627 See MMC1_PINS help text.
628
Hans de Goedeaf593e42014-10-02 20:43:50 +0200629config MMC_SUNXI_SLOT_EXTRA
630 int "mmc extra slot number"
631 default -1
632 ---help---
633 sunxi builds always enable mmc0, some boards also have a second sdcard
634 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
635 support for this.
636
Hans de Goede99c9fb02016-04-01 22:39:26 +0200637config INITIAL_USB_SCAN_DELAY
638 int "delay initial usb scan by x ms to allow builtin devices to init"
639 default 0
640 ---help---
641 Some boards have on board usb devices which need longer than the
642 USB spec's 1 second to connect from board powerup. Set this config
643 option to a non 0 value to add an extra delay before the first usb
644 bus scan.
645
Hans de Goedee7b852a2015-01-07 15:26:06 +0100646config USB0_VBUS_PIN
647 string "Vbus enable pin for usb0 (otg)"
648 default ""
649 ---help---
650 Set the Vbus enable pin for usb0 (otg). This takes a string in the
651 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
652
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100653config USB0_VBUS_DET
654 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100655 default ""
656 ---help---
657 Set the Vbus detect pin for usb0 (otg). This takes a string in the
658 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
659
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200660config USB0_ID_DET
661 string "ID detect pin for usb0 (otg)"
662 default ""
663 ---help---
664 Set the ID detect pin for usb0 (otg). This takes a string in the
665 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
666
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100667config USB1_VBUS_PIN
668 string "Vbus enable pin for usb1 (ehci0)"
669 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100670 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100671 ---help---
672 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
673 a string in the format understood by sunxi_name_to_gpio, e.g.
674 PH1 for pin 1 of port H.
675
676config USB2_VBUS_PIN
677 string "Vbus enable pin for usb2 (ehci1)"
678 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100679 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100680 ---help---
681 See USB1_VBUS_PIN help text.
682
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100683config USB3_VBUS_PIN
684 string "Vbus enable pin for usb3 (ehci2)"
685 default ""
686 ---help---
687 See USB1_VBUS_PIN help text.
688
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200689config I2C0_ENABLE
690 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800691 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200692 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200693 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200694 ---help---
695 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
696 its clock and setting up the bus. This is especially useful on devices
697 with slaves connected to the bus or with pins exposed through e.g. an
698 expansion port/header.
699
700config I2C1_ENABLE
701 bool "Enable I2C/TWI controller 1"
702 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200703 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200704 ---help---
705 See I2C0_ENABLE help text.
706
707config I2C2_ENABLE
708 bool "Enable I2C/TWI controller 2"
709 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200710 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200711 ---help---
712 See I2C0_ENABLE help text.
713
714if MACH_SUN6I || MACH_SUN7I
715config I2C3_ENABLE
716 bool "Enable I2C/TWI controller 3"
717 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200718 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200719 ---help---
720 See I2C0_ENABLE help text.
721endif
722
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100723if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100724config R_I2C_ENABLE
725 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100726 # This is used for the pmic on H3
727 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200728 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100729 ---help---
730 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100731endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100732
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200733if MACH_SUN7I
734config I2C4_ENABLE
735 bool "Enable I2C/TWI controller 4"
736 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200737 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200738 ---help---
739 See I2C0_ENABLE help text.
740endif
741
Hans de Goede3ae1d132015-04-25 17:25:14 +0200742config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900743 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200744 default n
745 ---help---
746 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
747
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800748config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900749 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800750 depends on !MACH_SUN8I_A83T
751 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800752 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800753 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800754 depends on !MACH_SUN9I
755 depends on !MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800756 depends on !MACH_SUN50I_H6
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800757 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800758 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200759 default y
760 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100761 Say Y here to add support for using a cfb console on the HDMI, LCD
762 or VGA output found on most sunxi devices. See doc/README.video for
763 info on how to select the video output and mode.
764
Hans de Goedee9544592014-12-23 23:04:35 +0100765config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900766 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800767 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100768 default y
769 ---help---
770 Say Y here to add support for outputting video over HDMI.
771
Hans de Goede260f5202014-12-25 13:58:06 +0100772config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900773 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800774 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100775 default n
776 ---help---
777 Say Y here to add support for outputting video over VGA.
778
Hans de Goedeac1633c2014-12-24 12:17:07 +0100779config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900780 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800781 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100782 default n
783 ---help---
784 Say Y here to add support for external DACs connected to the parallel
785 LCD interface driving a VGA connector, such as found on the
786 Olimex A13 boards.
787
Hans de Goede18366f72015-01-25 15:33:07 +0100788config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900789 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100790 depends on VIDEO_VGA_VIA_LCD
791 default n
792 ---help---
793 Say Y here if you've a board which uses opendrain drivers for the vga
794 hsync and vsync signals. Opendrain drivers cannot generate steep enough
795 positive edges for a stable video output, so on boards with opendrain
796 drivers the sync signals must always be active high.
797
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800798config VIDEO_VGA_EXTERNAL_DAC_EN
799 string "LCD panel power enable pin"
800 depends on VIDEO_VGA_VIA_LCD
801 default ""
802 ---help---
803 Set the enable pin for the external VGA DAC. This takes a string in the
804 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
805
Hans de Goedec06e00e2015-08-03 19:20:26 +0200806config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900807 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800808 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200809 default n
810 ---help---
811 Say Y here to add support for outputting composite video.
812
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100813config VIDEO_LCD_MODE
814 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800815 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100816 default ""
817 ---help---
818 LCD panel timing details string, leave empty if there is no LCD panel.
819 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
820 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200821 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100822
Hans de Goede481b6642015-01-13 13:21:46 +0100823config VIDEO_LCD_DCLK_PHASE
824 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700825 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100826 default 1
827 ---help---
828 Select LCD panel display clock phase shift, range 0-3.
829
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100830config VIDEO_LCD_POWER
831 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800832 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100833 default ""
834 ---help---
835 Set the power enable pin for the LCD panel. This takes a string in the
836 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
837
Hans de Goedece9e3322015-02-16 17:26:41 +0100838config VIDEO_LCD_RESET
839 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800840 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100841 default ""
842 ---help---
843 Set the reset pin for the LCD panel. This takes a string in the format
844 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
845
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100846config VIDEO_LCD_BL_EN
847 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800848 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100849 default ""
850 ---help---
851 Set the backlight enable pin for the LCD panel. This takes a string in the
852 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
853 port H.
854
855config VIDEO_LCD_BL_PWM
856 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800857 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100858 default ""
859 ---help---
860 Set the backlight pwm pin for the LCD panel. This takes a string in the
861 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200862
Hans de Goede2d5d3022015-01-22 21:02:42 +0100863config VIDEO_LCD_BL_PWM_ACTIVE_LOW
864 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800865 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100866 default y
867 ---help---
868 Set this if the backlight pwm output is active low.
869
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100870config VIDEO_LCD_PANEL_I2C
871 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800872 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100873 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200874 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100875 ---help---
876 Say y here if the LCD panel needs to be configured via i2c. This
877 will add a bitbang i2c controller using gpios to talk to the LCD.
878
879config VIDEO_LCD_PANEL_I2C_SDA
880 string "LCD panel i2c interface SDA pin"
881 depends on VIDEO_LCD_PANEL_I2C
882 default "PG12"
883 ---help---
884 Set the SDA pin for the LCD i2c interface. This takes a string in the
885 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
886
887config VIDEO_LCD_PANEL_I2C_SCL
888 string "LCD panel i2c interface SCL pin"
889 depends on VIDEO_LCD_PANEL_I2C
890 default "PG10"
891 ---help---
892 Set the SCL pin for the LCD i2c interface. This takes a string in the
893 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
894
Hans de Goede797a0f52015-01-01 22:04:34 +0100895
896# Note only one of these may be selected at a time! But hidden choices are
897# not supported by Kconfig
898config VIDEO_LCD_IF_PARALLEL
899 bool
900
901config VIDEO_LCD_IF_LVDS
902 bool
903
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200904config SUNXI_DE2
905 bool
906 default n
907
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200908config VIDEO_DE2
909 bool "Display Engine 2 video driver"
910 depends on SUNXI_DE2
911 select DM_VIDEO
912 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800913 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200914 default y
915 ---help---
916 Say y here if you want to build DE2 video driver which is present on
917 newer SoCs. Currently only HDMI output is supported.
918
Hans de Goede797a0f52015-01-01 22:04:34 +0100919
920choice
921 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800922 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100923 ---help---
924 Select which type of LCD panel to support.
925
926config VIDEO_LCD_PANEL_PARALLEL
927 bool "Generic parallel interface LCD panel"
928 select VIDEO_LCD_IF_PARALLEL
929
930config VIDEO_LCD_PANEL_LVDS
931 bool "Generic lvds interface LCD panel"
932 select VIDEO_LCD_IF_LVDS
933
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200934config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
935 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
936 select VIDEO_LCD_SSD2828
937 select VIDEO_LCD_IF_PARALLEL
938 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200939 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
940
941config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
942 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
943 select VIDEO_LCD_ANX9804
944 select VIDEO_LCD_IF_PARALLEL
945 select VIDEO_LCD_PANEL_I2C
946 ---help---
947 Select this for eDP LCD panels with 4 lanes running at 1.62G,
948 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200949
Hans de Goede743fb9552015-01-20 09:23:36 +0100950config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
951 bool "Hitachi tx18d42vm LCD panel"
952 select VIDEO_LCD_HITACHI_TX18D42VM
953 select VIDEO_LCD_IF_LVDS
954 ---help---
955 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
956
Hans de Goede613dade2015-02-16 17:49:47 +0100957config VIDEO_LCD_TL059WV5C0
958 bool "tl059wv5c0 LCD panel"
959 select VIDEO_LCD_PANEL_I2C
960 select VIDEO_LCD_IF_PARALLEL
961 ---help---
962 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
963 Aigo M60/M608/M606 tablets.
964
Hans de Goede797a0f52015-01-01 22:04:34 +0100965endchoice
966
Mylène Josserand628426a2017-04-02 12:59:09 +0200967config SATAPWR
968 string "SATA power pin"
969 default ""
970 help
971 Set the pins used to power the SATA. This takes a string in the
972 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
973 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100974
Hans de Goedebf880fe2015-01-25 12:10:48 +0100975config GMAC_TX_DELAY
976 int "GMAC Transmit Clock Delay Chain"
977 default 0
978 ---help---
979 Set the GMAC Transmit Clock Delay Chain value.
980
Hans de Goede66ab79d2015-09-13 13:02:48 +0200981config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800982 default 0x4fe00000 if MACH_SUN4I
983 default 0x4fe00000 if MACH_SUN5I
984 default 0x4fe00000 if MACH_SUN6I
985 default 0x4fe00000 if MACH_SUN7I
986 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200987 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800988 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800989 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200990
Jagan Teki4e159f82018-02-06 22:42:56 +0530991config SPL_SPI_SUNXI
992 bool "Support for SPI Flash on Allwinner SoCs in SPL"
993 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
994 help
995 Enable support for SPI Flash. This option allows SPL to read from
996 sunxi SPI Flash. It uses the same method as the boot ROM, so does
997 not need any extra configuration.
998
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800999config PINE64_DT_SELECTION
1000 bool "Enable Pine64 device tree selection code"
1001 depends on MACH_SUN50I
1002 help
1003 The original Pine A64 and Pine A64+ are similar but different
1004 boards and can be differed by the DRAM size. Pine A64 has
1005 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1006 option, the device tree selection code specific to Pine64 which
1007 utilizes the DRAM size will be enabled.
1008
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001009endif