blob: 81573819e98e0506a40b8b89c4850f8dfbaac624 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki59ea2872018-01-11 13:21:58 +05309config SUN6I_P2WI
10 bool "Allwinner sun6i internal P2WI controller"
11 help
12 If you say yes to this option, support will be included for the
13 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
14 SOCs.
15 The P2WI looks like an SMBus controller (which supports only byte
16 accesses), except that it only supports one slave device.
17 This interface is used to connect to specific PMIC devices (like the
18 AXP221).
19
Jagan Teki932f5e02018-01-11 13:21:15 +053020config SUN6I_PRCM
21 bool
22 help
23 Support for the PRCM (Power/Reset/Clock Management) unit available
24 in A31 SoC.
25
Andre Przywarade454ec2017-02-16 01:20:23 +000026config SUNXI_HIGH_SRAM
27 bool
28 default n
29 ---help---
30 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
31 with the first SRAM region being located at address 0.
32 Some newer SoCs map the boot ROM at address 0 instead and move the
33 SRAM to 64KB, just behind the mask ROM.
34 Chips using the latter setup are supposed to select this option to
35 adjust the addresses accordingly.
36
Hans de Goedef07872b2015-04-06 20:33:34 +020037# Note only one of these may be selected at a time! But hidden choices are
38# not supported by Kconfig
39config SUNXI_GEN_SUN4I
40 bool
41 ---help---
42 Select this for sunxi SoCs which have resets and clocks set up
43 as the original A10 (mach-sun4i).
44
45config SUNXI_GEN_SUN6I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have sun6i like periphery, like
49 separate ahb reset control registers, custom pmic bus, new style
50 watchdog, etc.
51
Icenowy Zhengca0bc022017-06-03 17:10:14 +080052config SUNXI_DRAM_DW
53 bool
54 ---help---
55 Select this for sunxi SoCs which uses a DRAM controller like the
56 DesignWare controller used in H3, mainly SoCs after H3, which do
57 not have official open-source DRAM initialization code, but can
58 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +020059
Icenowy Zhengb2607512017-06-03 17:10:16 +080060if SUNXI_DRAM_DW
61config SUNXI_DRAM_DW_16BIT
62 bool
63 ---help---
64 Select this for sunxi SoCs with DesignWare DRAM controller and
65 have only 16-bit memory buswidth.
66
67config SUNXI_DRAM_DW_32BIT
68 bool
69 ---help---
70 Select this for sunxi SoCs with DesignWare DRAM controller with
71 32-bit memory buswidth.
72endif
73
Andre Przywara5fb97432017-02-16 01:20:27 +000074config MACH_SUNXI_H3_H5
75 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +020076 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +020077 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +080078 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +080079 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +000080 select SUNXI_GEN_SUN6I
81 select SUPPORT_SPL
82
Ian Campbelld8e69e02014-10-24 21:20:44 +010083choice
84 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020085 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010086
Ian Campbell4a24a1c2014-10-24 21:20:45 +010087config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010088 bool "sun4i (Allwinner A10)"
89 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000090 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020091 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010092 select SUPPORT_SPL
93
Ian Campbell4a24a1c2014-10-24 21:20:45 +010094config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010095 bool "sun5i (Allwinner A13)"
96 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000097 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010099 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500100 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100101
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100102config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100103 bool "sun6i (Allwinner A31)"
104 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Jagan Teki59ea2872018-01-11 13:21:58 +0530108 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530109 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200110 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200111 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800112 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100113
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100114config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100115 bool "sun7i (Allwinner A20)"
116 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +0100117 select CPU_V7_HAS_NONSEC
118 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900119 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200120 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100121 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200122 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100123
Hans de Goedef055ed62015-04-06 20:55:39 +0200124config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100125 bool "sun8i (Allwinner A23)"
126 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800127 select CPU_V7_HAS_NONSEC
128 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900129 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200130 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100131 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800132 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500133 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100134
Vishnu Patekar3702f142015-03-01 23:47:48 +0530135config MACH_SUN8I_A33
136 bool "sun8i (Allwinner A33)"
137 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800138 select CPU_V7_HAS_NONSEC
139 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900140 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530141 select SUNXI_GEN_SUN6I
142 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800143 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500144 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530145
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800146config MACH_SUN8I_A83T
147 bool "sun8i (Allwinner A83T)"
148 select CPU_V7
149 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200150 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800151 select SUPPORT_SPL
152
Jens Kuskef9770722015-11-17 15:12:58 +0100153config MACH_SUN8I_H3
154 bool "sun8i (Allwinner H3)"
155 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800156 select CPU_V7_HAS_NONSEC
157 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900158 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000159 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800160 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100161
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800162config MACH_SUN8I_R40
163 bool "sun8i (Allwinner R40)"
164 select CPU_V7
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800165 select CPU_V7_HAS_NONSEC
166 select CPU_V7_HAS_VIRT
167 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800168 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800169 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800170 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800171 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800172
Icenowy Zheng52e61882017-04-08 15:30:12 +0800173config MACH_SUN8I_V3S
174 bool "sun8i (Allwinner V3s)"
175 select CPU_V7
176 select CPU_V7_HAS_NONSEC
177 select CPU_V7_HAS_VIRT
178 select ARCH_SUPPORT_PSCI
179 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800180 select SUNXI_DRAM_DW
181 select SUNXI_DRAM_DW_16BIT
182 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800183 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
184
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100185config MACH_SUN9I
186 bool "sun9i (Allwinner A80)"
187 select CPU_V7
Andre Przywarade454ec2017-02-16 01:20:23 +0000188 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100189 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800190 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100191
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800192config MACH_SUN50I
193 bool "sun50i (Allwinner A64)"
194 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200195 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200196 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800197 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000198 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000199 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800200 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800201 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100202 select FIT
203 select SPL_LOAD_FIT
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800204
Andre Przywara5611a2d2017-02-16 01:20:28 +0000205config MACH_SUN50I_H5
206 bool "sun50i (Allwinner H5)"
207 select ARM64
208 select MACH_SUNXI_H3_H5
209 select SUNXI_HIGH_SRAM
Andre Przywarad8362162017-04-26 01:32:48 +0100210 select FIT
211 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000212
Ian Campbelld8e69e02014-10-24 21:20:44 +0100213endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800214
Hans de Goedef055ed62015-04-06 20:55:39 +0200215# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
216config MACH_SUN8I
217 bool
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800218 default y if MACH_SUN8I_A23
219 default y if MACH_SUN8I_A33
220 default y if MACH_SUN8I_A83T
221 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800222 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800223 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200224
Andre Przywara06893b62017-01-02 11:48:35 +0000225config RESERVE_ALLWINNER_BOOT0_HEADER
226 bool "reserve space for Allwinner boot0 header"
227 select ENABLE_ARM_SOC_BOOT0_HOOK
228 ---help---
229 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
230 filled with magic values post build. The Allwinner provided boot0
231 blob relies on this information to load and execute U-Boot.
232 Only needed on 64-bit Allwinner boards so far when using boot0.
233
Andre Przywara46c3d992017-01-02 11:48:36 +0000234config ARM_BOOT_HOOK_RMR
235 bool
236 depends on ARM64
237 default y
238 select ENABLE_ARM_SOC_BOOT0_HOOK
239 ---help---
240 Insert some ARM32 code at the very beginning of the U-Boot binary
241 which uses an RMR register write to bring the core into AArch64 mode.
242 The very first instruction acts as a switch, since it's carefully
243 chosen to be a NOP in one mode and a branch in the other, so the
244 code would only be executed if not already in AArch64.
245 This allows both the SPL and the U-Boot proper to be entered in
246 either mode and switch to AArch64 if needed.
247
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800248if SUNXI_DRAM_DW
249config SUNXI_DRAM_DDR3
250 bool
251
Icenowy Zhenge270a582017-06-03 17:10:20 +0800252config SUNXI_DRAM_DDR2
253 bool
254
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800255config SUNXI_DRAM_LPDDR3
256 bool
257
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800258choice
259 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800260 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
261 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800262
263config SUNXI_DRAM_DDR3_1333
264 bool "DDR3 1333"
265 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800266 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800267 ---help---
268 This option is the original only supported memory type, which suits
269 many H3/H5/A64 boards available now.
270
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800271config SUNXI_DRAM_LPDDR3_STOCK
272 bool "LPDDR3 with Allwinner stock configuration"
273 select SUNXI_DRAM_LPDDR3
274 ---help---
275 This option is the LPDDR3 timing used by the stock boot0 by
276 Allwinner.
277
Icenowy Zhenge270a582017-06-03 17:10:20 +0800278config SUNXI_DRAM_DDR2_V3S
279 bool "DDR2 found in V3s chip"
280 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800281 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800282 ---help---
283 This option is only for the DDR2 memory chip which is co-packaged in
284 Allwinner V3s SoC.
285
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800286endchoice
287endif
288
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800289config DRAM_TYPE
290 int "sunxi dram type"
291 depends on MACH_SUN8I_A83T
292 default 3
293 ---help---
294 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200295
Hans de Goede3aeaa282014-11-15 19:46:39 +0100296config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100297 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800298 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800299 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100300 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800301 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
302 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000303 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100304 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800305 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
306 must be a multiple of 24. For the sun9i (A80), the tested values
307 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100308
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200309if MACH_SUN5I || MACH_SUN7I
310config DRAM_MBUS_CLK
311 int "sunxi mbus clock speed"
312 default 300
313 ---help---
314 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
315
316endif
317
Hans de Goede3aeaa282014-11-15 19:46:39 +0100318config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100319 int "sunxi dram zq value"
320 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
321 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800322 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800323 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800324 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000325 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100326 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100327 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100328
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200329config DRAM_ODT_EN
330 bool "sunxi dram odt enable"
331 default n if !MACH_SUN8I_A23
332 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800333 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000334 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200335 ---help---
336 Select this to enable dram odt (on die termination).
337
Hans de Goede59d9fc72015-01-17 14:24:55 +0100338if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
339config DRAM_EMR1
340 int "sunxi dram emr1 value"
341 default 0 if MACH_SUN4I
342 default 4 if MACH_SUN5I || MACH_SUN7I
343 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100344 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200345
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200346config DRAM_TPR3
347 hex "sunxi dram tpr3 value"
348 default 0
349 ---help---
350 Set the dram controller tpr3 parameter. This parameter configures
351 the delay on the command lane and also phase shifts, which are
352 applied for sampling incoming read data. The default value 0
353 means that no phase/delay adjustments are necessary. Properly
354 configuring this parameter increases reliability at high DRAM
355 clock speeds.
356
357config DRAM_DQS_GATING_DELAY
358 hex "sunxi dram dqs_gating_delay value"
359 default 0
360 ---help---
361 Set the dram controller dqs_gating_delay parmeter. Each byte
362 encodes the DQS gating delay for each byte lane. The delay
363 granularity is 1/4 cycle. For example, the value 0x05060606
364 means that the delay is 5 quarter-cycles for one lane (1.25
365 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
366 The default value 0 means autodetection. The results of hardware
367 autodetection are not very reliable and depend on the chip
368 temperature (sometimes producing different results on cold start
369 and warm reboot). But the accuracy of hardware autodetection
370 is usually good enough, unless running at really high DRAM
371 clocks speeds (up to 600MHz). If unsure, keep as 0.
372
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200373choice
374 prompt "sunxi dram timings"
375 default DRAM_TIMINGS_VENDOR_MAGIC
376 ---help---
377 Select the timings of the DDR3 chips.
378
379config DRAM_TIMINGS_VENDOR_MAGIC
380 bool "Magic vendor timings from Android"
381 ---help---
382 The same DRAM timings as in the Allwinner boot0 bootloader.
383
384config DRAM_TIMINGS_DDR3_1066F_1333H
385 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
386 ---help---
387 Use the timings of the standard JEDEC DDR3-1066F speed bin for
388 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
389 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
390 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
391 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
392 that down binning to DDR3-1066F is supported (because DDR3-1066F
393 uses a bit faster timings than DDR3-1333H).
394
395config DRAM_TIMINGS_DDR3_800E_1066G_1333J
396 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
397 ---help---
398 Use the timings of the slowest possible JEDEC speed bin for the
399 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
400 DDR3-800E, DDR3-1066G or DDR3-1333J.
401
402endchoice
403
Hans de Goede3aeaa282014-11-15 19:46:39 +0100404endif
405
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200406if MACH_SUN8I_A23
407config DRAM_ODT_CORRECTION
408 int "sunxi dram odt correction value"
409 default 0
410 ---help---
411 Set the dram odt correction value (range -255 - 255). In allwinner
412 fex files, this option is found in bits 8-15 of the u32 odt_en variable
413 in the [dram] section. When bit 31 of the odt_en variable is set
414 then the correction is negative. Usually the value for this is 0.
415endif
416
Iain Paton630df142015-03-28 10:26:38 +0000417config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800418 default 1008000000 if MACH_SUN4I
419 default 1008000000 if MACH_SUN5I
420 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000421 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800422 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800423 default 1008000000 if MACH_SUN8I
424 default 1008000000 if MACH_SUN9I
Iain Paton630df142015-03-28 10:26:38 +0000425
Maxime Ripard2c519412014-10-03 20:16:29 +0800426config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100427 default "sun4i" if MACH_SUN4I
428 default "sun5i" if MACH_SUN5I
429 default "sun6i" if MACH_SUN6I
430 default "sun7i" if MACH_SUN7I
431 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100432 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200433 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900434
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900435config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900436 default "sunxi"
437
438config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900439 default "sunxi"
440
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200441config UART0_PORT_F
442 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200443 default n
444 ---help---
445 Repurpose the SD card slot for getting access to the UART0 serial
446 console. Primarily useful only for low level u-boot debugging on
447 tablets, where normal UART0 is difficult to access and requires
448 device disassembly and/or soldering. As the SD card can't be used
449 at the same time, the system can be only booted in the FEL mode.
450 Only enable this if you really know what you are doing.
451
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200452config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900453 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200454 default n
455 ---help---
456 Set this to enable various workarounds for old kernels, this results in
457 sub-optimal settings for newer kernels, only enable if needed.
458
Mylène Josserand147c6062017-04-02 12:59:10 +0200459config MACPWR
460 string "MAC power pin"
461 default ""
462 help
463 Set the pin used to power the MAC. This takes a string in the format
464 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
465
Hans de Goede7412ef82014-10-02 20:29:26 +0200466config MMC0_CD_PIN
467 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000468 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200469 default ""
470 ---help---
471 Set the card detect pin for mmc0, leave empty to not use cd. This
472 takes a string in the format understood by sunxi_name_to_gpio, e.g.
473 PH1 for pin 1 of port H.
474
475config MMC1_CD_PIN
476 string "Card detect pin for mmc1"
477 default ""
478 ---help---
479 See MMC0_CD_PIN help text.
480
481config MMC2_CD_PIN
482 string "Card detect pin for mmc2"
483 default ""
484 ---help---
485 See MMC0_CD_PIN help text.
486
487config MMC3_CD_PIN
488 string "Card detect pin for mmc3"
489 default ""
490 ---help---
491 See MMC0_CD_PIN help text.
492
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100493config MMC1_PINS
494 string "Pins for mmc1"
495 default ""
496 ---help---
497 Set the pins used for mmc1, when applicable. This takes a string in the
498 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
499
500config MMC2_PINS
501 string "Pins for mmc2"
502 default ""
503 ---help---
504 See MMC1_PINS help text.
505
506config MMC3_PINS
507 string "Pins for mmc3"
508 default ""
509 ---help---
510 See MMC1_PINS help text.
511
Hans de Goedeaf593e42014-10-02 20:43:50 +0200512config MMC_SUNXI_SLOT_EXTRA
513 int "mmc extra slot number"
514 default -1
515 ---help---
516 sunxi builds always enable mmc0, some boards also have a second sdcard
517 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
518 support for this.
519
Hans de Goede99c9fb02016-04-01 22:39:26 +0200520config INITIAL_USB_SCAN_DELAY
521 int "delay initial usb scan by x ms to allow builtin devices to init"
522 default 0
523 ---help---
524 Some boards have on board usb devices which need longer than the
525 USB spec's 1 second to connect from board powerup. Set this config
526 option to a non 0 value to add an extra delay before the first usb
527 bus scan.
528
Hans de Goedee7b852a2015-01-07 15:26:06 +0100529config USB0_VBUS_PIN
530 string "Vbus enable pin for usb0 (otg)"
531 default ""
532 ---help---
533 Set the Vbus enable pin for usb0 (otg). This takes a string in the
534 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
535
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100536config USB0_VBUS_DET
537 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100538 default ""
539 ---help---
540 Set the Vbus detect pin for usb0 (otg). This takes a string in the
541 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
542
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200543config USB0_ID_DET
544 string "ID detect pin for usb0 (otg)"
545 default ""
546 ---help---
547 Set the ID detect pin for usb0 (otg). This takes a string in the
548 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
549
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100550config USB1_VBUS_PIN
551 string "Vbus enable pin for usb1 (ehci0)"
552 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100553 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100554 ---help---
555 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
556 a string in the format understood by sunxi_name_to_gpio, e.g.
557 PH1 for pin 1 of port H.
558
559config USB2_VBUS_PIN
560 string "Vbus enable pin for usb2 (ehci1)"
561 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100562 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100563 ---help---
564 See USB1_VBUS_PIN help text.
565
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100566config USB3_VBUS_PIN
567 string "Vbus enable pin for usb3 (ehci2)"
568 default ""
569 ---help---
570 See USB1_VBUS_PIN help text.
571
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200572config I2C0_ENABLE
573 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800574 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200575 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200576 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200577 ---help---
578 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
579 its clock and setting up the bus. This is especially useful on devices
580 with slaves connected to the bus or with pins exposed through e.g. an
581 expansion port/header.
582
583config I2C1_ENABLE
584 bool "Enable I2C/TWI controller 1"
585 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200586 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200587 ---help---
588 See I2C0_ENABLE help text.
589
590config I2C2_ENABLE
591 bool "Enable I2C/TWI controller 2"
592 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200593 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200594 ---help---
595 See I2C0_ENABLE help text.
596
597if MACH_SUN6I || MACH_SUN7I
598config I2C3_ENABLE
599 bool "Enable I2C/TWI controller 3"
600 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200601 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200602 ---help---
603 See I2C0_ENABLE help text.
604endif
605
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100606if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100607config R_I2C_ENABLE
608 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100609 # This is used for the pmic on H3
610 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200611 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100612 ---help---
613 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100614endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100615
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200616if MACH_SUN7I
617config I2C4_ENABLE
618 bool "Enable I2C/TWI controller 4"
619 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200620 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200621 ---help---
622 See I2C0_ENABLE help text.
623endif
624
Hans de Goede3ae1d132015-04-25 17:25:14 +0200625config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900626 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200627 default n
628 ---help---
629 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
630
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800631config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900632 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800633 depends on !MACH_SUN8I_A83T
634 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800635 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800636 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800637 depends on !MACH_SUN9I
638 depends on !MACH_SUN50I
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800639 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800640 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200641 default y
642 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100643 Say Y here to add support for using a cfb console on the HDMI, LCD
644 or VGA output found on most sunxi devices. See doc/README.video for
645 info on how to select the video output and mode.
646
Hans de Goedee9544592014-12-23 23:04:35 +0100647config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900648 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800649 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100650 default y
651 ---help---
652 Say Y here to add support for outputting video over HDMI.
653
Hans de Goede260f5202014-12-25 13:58:06 +0100654config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900655 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800656 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100657 default n
658 ---help---
659 Say Y here to add support for outputting video over VGA.
660
Hans de Goedeac1633c2014-12-24 12:17:07 +0100661config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900662 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800663 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100664 default n
665 ---help---
666 Say Y here to add support for external DACs connected to the parallel
667 LCD interface driving a VGA connector, such as found on the
668 Olimex A13 boards.
669
Hans de Goede18366f72015-01-25 15:33:07 +0100670config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900671 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100672 depends on VIDEO_VGA_VIA_LCD
673 default n
674 ---help---
675 Say Y here if you've a board which uses opendrain drivers for the vga
676 hsync and vsync signals. Opendrain drivers cannot generate steep enough
677 positive edges for a stable video output, so on boards with opendrain
678 drivers the sync signals must always be active high.
679
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800680config VIDEO_VGA_EXTERNAL_DAC_EN
681 string "LCD panel power enable pin"
682 depends on VIDEO_VGA_VIA_LCD
683 default ""
684 ---help---
685 Set the enable pin for the external VGA DAC. This takes a string in the
686 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
687
Hans de Goedec06e00e2015-08-03 19:20:26 +0200688config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900689 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800690 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200691 default n
692 ---help---
693 Say Y here to add support for outputting composite video.
694
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100695config VIDEO_LCD_MODE
696 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800697 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100698 default ""
699 ---help---
700 LCD panel timing details string, leave empty if there is no LCD panel.
701 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
702 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200703 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100704
Hans de Goede481b6642015-01-13 13:21:46 +0100705config VIDEO_LCD_DCLK_PHASE
706 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700707 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100708 default 1
709 ---help---
710 Select LCD panel display clock phase shift, range 0-3.
711
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100712config VIDEO_LCD_POWER
713 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800714 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100715 default ""
716 ---help---
717 Set the power enable pin for the LCD panel. This takes a string in the
718 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
719
Hans de Goedece9e3322015-02-16 17:26:41 +0100720config VIDEO_LCD_RESET
721 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800722 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100723 default ""
724 ---help---
725 Set the reset pin for the LCD panel. This takes a string in the format
726 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
727
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100728config VIDEO_LCD_BL_EN
729 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800730 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100731 default ""
732 ---help---
733 Set the backlight enable pin for the LCD panel. This takes a string in the
734 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
735 port H.
736
737config VIDEO_LCD_BL_PWM
738 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800739 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100740 default ""
741 ---help---
742 Set the backlight pwm pin for the LCD panel. This takes a string in the
743 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200744
Hans de Goede2d5d3022015-01-22 21:02:42 +0100745config VIDEO_LCD_BL_PWM_ACTIVE_LOW
746 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800747 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100748 default y
749 ---help---
750 Set this if the backlight pwm output is active low.
751
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100752config VIDEO_LCD_PANEL_I2C
753 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800754 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100755 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200756 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100757 ---help---
758 Say y here if the LCD panel needs to be configured via i2c. This
759 will add a bitbang i2c controller using gpios to talk to the LCD.
760
761config VIDEO_LCD_PANEL_I2C_SDA
762 string "LCD panel i2c interface SDA pin"
763 depends on VIDEO_LCD_PANEL_I2C
764 default "PG12"
765 ---help---
766 Set the SDA pin for the LCD i2c interface. This takes a string in the
767 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
768
769config VIDEO_LCD_PANEL_I2C_SCL
770 string "LCD panel i2c interface SCL pin"
771 depends on VIDEO_LCD_PANEL_I2C
772 default "PG10"
773 ---help---
774 Set the SCL pin for the LCD i2c interface. This takes a string in the
775 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
776
Hans de Goede797a0f52015-01-01 22:04:34 +0100777
778# Note only one of these may be selected at a time! But hidden choices are
779# not supported by Kconfig
780config VIDEO_LCD_IF_PARALLEL
781 bool
782
783config VIDEO_LCD_IF_LVDS
784 bool
785
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200786config SUNXI_DE2
787 bool
788 default n
789
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200790config VIDEO_DE2
791 bool "Display Engine 2 video driver"
792 depends on SUNXI_DE2
793 select DM_VIDEO
794 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800795 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200796 default y
797 ---help---
798 Say y here if you want to build DE2 video driver which is present on
799 newer SoCs. Currently only HDMI output is supported.
800
Hans de Goede797a0f52015-01-01 22:04:34 +0100801
802choice
803 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800804 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100805 ---help---
806 Select which type of LCD panel to support.
807
808config VIDEO_LCD_PANEL_PARALLEL
809 bool "Generic parallel interface LCD panel"
810 select VIDEO_LCD_IF_PARALLEL
811
812config VIDEO_LCD_PANEL_LVDS
813 bool "Generic lvds interface LCD panel"
814 select VIDEO_LCD_IF_LVDS
815
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200816config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
817 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
818 select VIDEO_LCD_SSD2828
819 select VIDEO_LCD_IF_PARALLEL
820 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200821 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
822
823config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
824 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
825 select VIDEO_LCD_ANX9804
826 select VIDEO_LCD_IF_PARALLEL
827 select VIDEO_LCD_PANEL_I2C
828 ---help---
829 Select this for eDP LCD panels with 4 lanes running at 1.62G,
830 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200831
Hans de Goede743fb9552015-01-20 09:23:36 +0100832config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
833 bool "Hitachi tx18d42vm LCD panel"
834 select VIDEO_LCD_HITACHI_TX18D42VM
835 select VIDEO_LCD_IF_LVDS
836 ---help---
837 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
838
Hans de Goede613dade2015-02-16 17:49:47 +0100839config VIDEO_LCD_TL059WV5C0
840 bool "tl059wv5c0 LCD panel"
841 select VIDEO_LCD_PANEL_I2C
842 select VIDEO_LCD_IF_PARALLEL
843 ---help---
844 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
845 Aigo M60/M608/M606 tablets.
846
Hans de Goede797a0f52015-01-01 22:04:34 +0100847endchoice
848
Mylène Josserand628426a2017-04-02 12:59:09 +0200849config SATAPWR
850 string "SATA power pin"
851 default ""
852 help
853 Set the pins used to power the SATA. This takes a string in the
854 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
855 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100856
Hans de Goedebf880fe2015-01-25 12:10:48 +0100857config GMAC_TX_DELAY
858 int "GMAC Transmit Clock Delay Chain"
859 default 0
860 ---help---
861 Set the GMAC Transmit Clock Delay Chain value.
862
Hans de Goede66ab79d2015-09-13 13:02:48 +0200863config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800864 default 0x4fe00000 if MACH_SUN4I
865 default 0x4fe00000 if MACH_SUN5I
866 default 0x4fe00000 if MACH_SUN6I
867 default 0x4fe00000 if MACH_SUN7I
868 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200869 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800870 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200871
Jagan Teki4e159f82018-02-06 22:42:56 +0530872config SPL_SPI_SUNXI
873 bool "Support for SPI Flash on Allwinner SoCs in SPL"
874 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
875 help
876 Enable support for SPI Flash. This option allows SPL to read from
877 sunxi SPI Flash. It uses the same method as the boot ROM, so does
878 not need any extra configuration.
879
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900880endif