blob: 2761915638439773c04b1875cf4a9cc80daa93b0 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Andre Przywarade454ec2017-02-16 01:20:23 +00006config SUNXI_HIGH_SRAM
7 bool
8 default n
9 ---help---
10 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
11 with the first SRAM region being located at address 0.
12 Some newer SoCs map the boot ROM at address 0 instead and move the
13 SRAM to 64KB, just behind the mask ROM.
14 Chips using the latter setup are supposed to select this option to
15 adjust the addresses accordingly.
16
Hans de Goedef07872b2015-04-06 20:33:34 +020017# Note only one of these may be selected at a time! But hidden choices are
18# not supported by Kconfig
19config SUNXI_GEN_SUN4I
20 bool
21 ---help---
22 Select this for sunxi SoCs which have resets and clocks set up
23 as the original A10 (mach-sun4i).
24
25config SUNXI_GEN_SUN6I
26 bool
27 ---help---
28 Select this for sunxi SoCs which have sun6i like periphery, like
29 separate ahb reset control registers, custom pmic bus, new style
30 watchdog, etc.
31
Icenowy Zhengca0bc022017-06-03 17:10:14 +080032config SUNXI_DRAM_DW
33 bool
34 ---help---
35 Select this for sunxi SoCs which uses a DRAM controller like the
36 DesignWare controller used in H3, mainly SoCs after H3, which do
37 not have official open-source DRAM initialization code, but can
38 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +020039
Icenowy Zhengb2607512017-06-03 17:10:16 +080040if SUNXI_DRAM_DW
41config SUNXI_DRAM_DW_16BIT
42 bool
43 ---help---
44 Select this for sunxi SoCs with DesignWare DRAM controller and
45 have only 16-bit memory buswidth.
46
47config SUNXI_DRAM_DW_32BIT
48 bool
49 ---help---
50 Select this for sunxi SoCs with DesignWare DRAM controller with
51 32-bit memory buswidth.
52endif
53
Andre Przywara5fb97432017-02-16 01:20:27 +000054config MACH_SUNXI_H3_H5
55 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +020056 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +020057 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +080058 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +080059 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +000060 select SUNXI_GEN_SUN6I
61 select SUPPORT_SPL
62
Ian Campbelld8e69e02014-10-24 21:20:44 +010063choice
64 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020065 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010066
Ian Campbell4a24a1c2014-10-24 21:20:45 +010067config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010068 bool "sun4i (Allwinner A10)"
69 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000070 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020071 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010072 select SUPPORT_SPL
73
Ian Campbell4a24a1c2014-10-24 21:20:45 +010074config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010075 bool "sun5i (Allwinner A13)"
76 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000077 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010079 select SUPPORT_SPL
80
Ian Campbell4a24a1c2014-10-24 21:20:45 +010081config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +010082 bool "sun6i (Allwinner A31)"
83 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080084 select CPU_V7_HAS_NONSEC
85 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090086 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020087 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +020088 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080089 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010090
Ian Campbell4a24a1c2014-10-24 21:20:45 +010091config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +010092 bool "sun7i (Allwinner A20)"
93 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +010094 select CPU_V7_HAS_NONSEC
95 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090096 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020097 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010098 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +020099 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100100
Hans de Goedef055ed62015-04-06 20:55:39 +0200101config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100102 bool "sun8i (Allwinner A23)"
103 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800104 select CPU_V7_HAS_NONSEC
105 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900106 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200107 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100108 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800109 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100110
Vishnu Patekar3702f142015-03-01 23:47:48 +0530111config MACH_SUN8I_A33
112 bool "sun8i (Allwinner A33)"
113 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800114 select CPU_V7_HAS_NONSEC
115 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900116 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530117 select SUNXI_GEN_SUN6I
118 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800119 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530120
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800121config MACH_SUN8I_A83T
122 bool "sun8i (Allwinner A83T)"
123 select CPU_V7
124 select SUNXI_GEN_SUN6I
125 select SUPPORT_SPL
126
Jens Kuskef9770722015-11-17 15:12:58 +0100127config MACH_SUN8I_H3
128 bool "sun8i (Allwinner H3)"
129 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800130 select CPU_V7_HAS_NONSEC
131 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900132 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000133 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800134 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100135
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800136config MACH_SUN8I_R40
137 bool "sun8i (Allwinner R40)"
138 select CPU_V7
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800139 select CPU_V7_HAS_NONSEC
140 select CPU_V7_HAS_VIRT
141 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800142 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800143 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800144 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800145 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800146
Icenowy Zheng52e61882017-04-08 15:30:12 +0800147config MACH_SUN8I_V3S
148 bool "sun8i (Allwinner V3s)"
149 select CPU_V7
150 select CPU_V7_HAS_NONSEC
151 select CPU_V7_HAS_VIRT
152 select ARCH_SUPPORT_PSCI
153 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800154 select SUNXI_DRAM_DW
155 select SUNXI_DRAM_DW_16BIT
156 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800157 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
158
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100159config MACH_SUN9I
160 bool "sun9i (Allwinner A80)"
161 select CPU_V7
Andre Przywarade454ec2017-02-16 01:20:23 +0000162 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100163 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800164 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100165
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800166config MACH_SUN50I
167 bool "sun50i (Allwinner A64)"
168 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200169 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200170 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800171 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000172 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000173 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800174 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800175 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100176 select FIT
177 select SPL_LOAD_FIT
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800178
Andre Przywara5611a2d2017-02-16 01:20:28 +0000179config MACH_SUN50I_H5
180 bool "sun50i (Allwinner H5)"
181 select ARM64
182 select MACH_SUNXI_H3_H5
183 select SUNXI_HIGH_SRAM
Andre Przywarad8362162017-04-26 01:32:48 +0100184 select FIT
185 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000186
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800188
Hans de Goedef055ed62015-04-06 20:55:39 +0200189# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
190config MACH_SUN8I
191 bool
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800192 default y if MACH_SUN8I_A23
193 default y if MACH_SUN8I_A33
194 default y if MACH_SUN8I_A83T
195 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800196 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800197 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200198
Andre Przywara06893b62017-01-02 11:48:35 +0000199config RESERVE_ALLWINNER_BOOT0_HEADER
200 bool "reserve space for Allwinner boot0 header"
201 select ENABLE_ARM_SOC_BOOT0_HOOK
202 ---help---
203 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
204 filled with magic values post build. The Allwinner provided boot0
205 blob relies on this information to load and execute U-Boot.
206 Only needed on 64-bit Allwinner boards so far when using boot0.
207
Andre Przywara46c3d992017-01-02 11:48:36 +0000208config ARM_BOOT_HOOK_RMR
209 bool
210 depends on ARM64
211 default y
212 select ENABLE_ARM_SOC_BOOT0_HOOK
213 ---help---
214 Insert some ARM32 code at the very beginning of the U-Boot binary
215 which uses an RMR register write to bring the core into AArch64 mode.
216 The very first instruction acts as a switch, since it's carefully
217 chosen to be a NOP in one mode and a branch in the other, so the
218 code would only be executed if not already in AArch64.
219 This allows both the SPL and the U-Boot proper to be entered in
220 either mode and switch to AArch64 if needed.
221
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800222if SUNXI_DRAM_DW
223config SUNXI_DRAM_DDR3
224 bool
225
Icenowy Zhenge270a582017-06-03 17:10:20 +0800226config SUNXI_DRAM_DDR2
227 bool
228
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800229config SUNXI_DRAM_LPDDR3
230 bool
231
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800232choice
233 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800234 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
235 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800236
237config SUNXI_DRAM_DDR3_1333
238 bool "DDR3 1333"
239 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800240 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800241 ---help---
242 This option is the original only supported memory type, which suits
243 many H3/H5/A64 boards available now.
244
Icenowy Zhenge270a582017-06-03 17:10:20 +0800245config SUNXI_DRAM_DDR2_V3S
246 bool "DDR2 found in V3s chip"
247 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800248 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800249 ---help---
250 This option is only for the DDR2 memory chip which is co-packaged in
251 Allwinner V3s SoC.
252
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800253endchoice
254endif
255
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800256config DRAM_TYPE
257 int "sunxi dram type"
258 depends on MACH_SUN8I_A83T
259 default 3
260 ---help---
261 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200262
Hans de Goede3aeaa282014-11-15 19:46:39 +0100263config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100264 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800265 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800266 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100267 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800268 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
269 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000270 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100271 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800272 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
273 must be a multiple of 24. For the sun9i (A80), the tested values
274 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100275
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200276if MACH_SUN5I || MACH_SUN7I
277config DRAM_MBUS_CLK
278 int "sunxi mbus clock speed"
279 default 300
280 ---help---
281 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
282
283endif
284
Hans de Goede3aeaa282014-11-15 19:46:39 +0100285config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100286 int "sunxi dram zq value"
287 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
288 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800289 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800290 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800291 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000292 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100293 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100294 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100295
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200296config DRAM_ODT_EN
297 bool "sunxi dram odt enable"
298 default n if !MACH_SUN8I_A23
299 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800300 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000301 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200302 ---help---
303 Select this to enable dram odt (on die termination).
304
Hans de Goede59d9fc72015-01-17 14:24:55 +0100305if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
306config DRAM_EMR1
307 int "sunxi dram emr1 value"
308 default 0 if MACH_SUN4I
309 default 4 if MACH_SUN5I || MACH_SUN7I
310 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100311 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200312
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200313config DRAM_TPR3
314 hex "sunxi dram tpr3 value"
315 default 0
316 ---help---
317 Set the dram controller tpr3 parameter. This parameter configures
318 the delay on the command lane and also phase shifts, which are
319 applied for sampling incoming read data. The default value 0
320 means that no phase/delay adjustments are necessary. Properly
321 configuring this parameter increases reliability at high DRAM
322 clock speeds.
323
324config DRAM_DQS_GATING_DELAY
325 hex "sunxi dram dqs_gating_delay value"
326 default 0
327 ---help---
328 Set the dram controller dqs_gating_delay parmeter. Each byte
329 encodes the DQS gating delay for each byte lane. The delay
330 granularity is 1/4 cycle. For example, the value 0x05060606
331 means that the delay is 5 quarter-cycles for one lane (1.25
332 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
333 The default value 0 means autodetection. The results of hardware
334 autodetection are not very reliable and depend on the chip
335 temperature (sometimes producing different results on cold start
336 and warm reboot). But the accuracy of hardware autodetection
337 is usually good enough, unless running at really high DRAM
338 clocks speeds (up to 600MHz). If unsure, keep as 0.
339
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200340choice
341 prompt "sunxi dram timings"
342 default DRAM_TIMINGS_VENDOR_MAGIC
343 ---help---
344 Select the timings of the DDR3 chips.
345
346config DRAM_TIMINGS_VENDOR_MAGIC
347 bool "Magic vendor timings from Android"
348 ---help---
349 The same DRAM timings as in the Allwinner boot0 bootloader.
350
351config DRAM_TIMINGS_DDR3_1066F_1333H
352 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
353 ---help---
354 Use the timings of the standard JEDEC DDR3-1066F speed bin for
355 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
356 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
357 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
358 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
359 that down binning to DDR3-1066F is supported (because DDR3-1066F
360 uses a bit faster timings than DDR3-1333H).
361
362config DRAM_TIMINGS_DDR3_800E_1066G_1333J
363 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
364 ---help---
365 Use the timings of the slowest possible JEDEC speed bin for the
366 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
367 DDR3-800E, DDR3-1066G or DDR3-1333J.
368
369endchoice
370
Hans de Goede3aeaa282014-11-15 19:46:39 +0100371endif
372
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200373if MACH_SUN8I_A23
374config DRAM_ODT_CORRECTION
375 int "sunxi dram odt correction value"
376 default 0
377 ---help---
378 Set the dram odt correction value (range -255 - 255). In allwinner
379 fex files, this option is found in bits 8-15 of the u32 odt_en variable
380 in the [dram] section. When bit 31 of the odt_en variable is set
381 then the correction is negative. Usually the value for this is 0.
382endif
383
Iain Paton630df142015-03-28 10:26:38 +0000384config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800385 default 1008000000 if MACH_SUN4I
386 default 1008000000 if MACH_SUN5I
387 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000388 default 912000000 if MACH_SUN7I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800389 default 1008000000 if MACH_SUN8I
390 default 1008000000 if MACH_SUN9I
391 default 816000000 if MACH_SUN50I
Iain Paton630df142015-03-28 10:26:38 +0000392
Maxime Ripard2c519412014-10-03 20:16:29 +0800393config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100394 default "sun4i" if MACH_SUN4I
395 default "sun5i" if MACH_SUN5I
396 default "sun6i" if MACH_SUN6I
397 default "sun7i" if MACH_SUN7I
398 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100399 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200400 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900401
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900402config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900403 default "sunxi"
404
405config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900406 default "sunxi"
407
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200408config UART0_PORT_F
409 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200410 default n
411 ---help---
412 Repurpose the SD card slot for getting access to the UART0 serial
413 console. Primarily useful only for low level u-boot debugging on
414 tablets, where normal UART0 is difficult to access and requires
415 device disassembly and/or soldering. As the SD card can't be used
416 at the same time, the system can be only booted in the FEL mode.
417 Only enable this if you really know what you are doing.
418
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200419config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900420 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200421 default n
422 ---help---
423 Set this to enable various workarounds for old kernels, this results in
424 sub-optimal settings for newer kernels, only enable if needed.
425
Mylène Josserand147c6062017-04-02 12:59:10 +0200426config MACPWR
427 string "MAC power pin"
428 default ""
429 help
430 Set the pin used to power the MAC. This takes a string in the format
431 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
432
Hans de Goede7412ef82014-10-02 20:29:26 +0200433config MMC0_CD_PIN
434 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000435 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200436 default ""
437 ---help---
438 Set the card detect pin for mmc0, leave empty to not use cd. This
439 takes a string in the format understood by sunxi_name_to_gpio, e.g.
440 PH1 for pin 1 of port H.
441
442config MMC1_CD_PIN
443 string "Card detect pin for mmc1"
444 default ""
445 ---help---
446 See MMC0_CD_PIN help text.
447
448config MMC2_CD_PIN
449 string "Card detect pin for mmc2"
450 default ""
451 ---help---
452 See MMC0_CD_PIN help text.
453
454config MMC3_CD_PIN
455 string "Card detect pin for mmc3"
456 default ""
457 ---help---
458 See MMC0_CD_PIN help text.
459
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100460config MMC1_PINS
461 string "Pins for mmc1"
462 default ""
463 ---help---
464 Set the pins used for mmc1, when applicable. This takes a string in the
465 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
466
467config MMC2_PINS
468 string "Pins for mmc2"
469 default ""
470 ---help---
471 See MMC1_PINS help text.
472
473config MMC3_PINS
474 string "Pins for mmc3"
475 default ""
476 ---help---
477 See MMC1_PINS help text.
478
Hans de Goedeaf593e42014-10-02 20:43:50 +0200479config MMC_SUNXI_SLOT_EXTRA
480 int "mmc extra slot number"
481 default -1
482 ---help---
483 sunxi builds always enable mmc0, some boards also have a second sdcard
484 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
485 support for this.
486
Hans de Goede99c9fb02016-04-01 22:39:26 +0200487config INITIAL_USB_SCAN_DELAY
488 int "delay initial usb scan by x ms to allow builtin devices to init"
489 default 0
490 ---help---
491 Some boards have on board usb devices which need longer than the
492 USB spec's 1 second to connect from board powerup. Set this config
493 option to a non 0 value to add an extra delay before the first usb
494 bus scan.
495
Hans de Goedee7b852a2015-01-07 15:26:06 +0100496config USB0_VBUS_PIN
497 string "Vbus enable pin for usb0 (otg)"
498 default ""
499 ---help---
500 Set the Vbus enable pin for usb0 (otg). This takes a string in the
501 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
502
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100503config USB0_VBUS_DET
504 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100505 default ""
506 ---help---
507 Set the Vbus detect pin for usb0 (otg). This takes a string in the
508 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
509
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200510config USB0_ID_DET
511 string "ID detect pin for usb0 (otg)"
512 default ""
513 ---help---
514 Set the ID detect pin for usb0 (otg). This takes a string in the
515 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
516
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100517config USB1_VBUS_PIN
518 string "Vbus enable pin for usb1 (ehci0)"
519 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100520 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100521 ---help---
522 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
523 a string in the format understood by sunxi_name_to_gpio, e.g.
524 PH1 for pin 1 of port H.
525
526config USB2_VBUS_PIN
527 string "Vbus enable pin for usb2 (ehci1)"
528 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100529 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100530 ---help---
531 See USB1_VBUS_PIN help text.
532
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100533config USB3_VBUS_PIN
534 string "Vbus enable pin for usb3 (ehci2)"
535 default ""
536 ---help---
537 See USB1_VBUS_PIN help text.
538
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200539config I2C0_ENABLE
540 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800541 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200542 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200543 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200544 ---help---
545 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
546 its clock and setting up the bus. This is especially useful on devices
547 with slaves connected to the bus or with pins exposed through e.g. an
548 expansion port/header.
549
550config I2C1_ENABLE
551 bool "Enable I2C/TWI controller 1"
552 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200553 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200554 ---help---
555 See I2C0_ENABLE help text.
556
557config I2C2_ENABLE
558 bool "Enable I2C/TWI controller 2"
559 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200560 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200561 ---help---
562 See I2C0_ENABLE help text.
563
564if MACH_SUN6I || MACH_SUN7I
565config I2C3_ENABLE
566 bool "Enable I2C/TWI controller 3"
567 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200568 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200569 ---help---
570 See I2C0_ENABLE help text.
571endif
572
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100573if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100574config R_I2C_ENABLE
575 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100576 # This is used for the pmic on H3
577 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200578 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100579 ---help---
580 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100581endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100582
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200583if MACH_SUN7I
584config I2C4_ENABLE
585 bool "Enable I2C/TWI controller 4"
586 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200587 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200588 ---help---
589 See I2C0_ENABLE help text.
590endif
591
Hans de Goede3ae1d132015-04-25 17:25:14 +0200592config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900593 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200594 default n
595 ---help---
596 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
597
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200598config VIDEO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900599 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800600 depends on !MACH_SUN8I_A83T
601 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800602 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800603 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800604 depends on !MACH_SUN9I
605 depends on !MACH_SUN50I
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200606 default y
607 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100608 Say Y here to add support for using a cfb console on the HDMI, LCD
609 or VGA output found on most sunxi devices. See doc/README.video for
610 info on how to select the video output and mode.
611
Hans de Goedee9544592014-12-23 23:04:35 +0100612config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900613 bool "HDMI output support"
Hans de Goedee9544592014-12-23 23:04:35 +0100614 depends on VIDEO && !MACH_SUN8I
615 default y
616 ---help---
617 Say Y here to add support for outputting video over HDMI.
618
Hans de Goede260f5202014-12-25 13:58:06 +0100619config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900620 bool "VGA output support"
Hans de Goede260f5202014-12-25 13:58:06 +0100621 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
622 default n
623 ---help---
624 Say Y here to add support for outputting video over VGA.
625
Hans de Goedeac1633c2014-12-24 12:17:07 +0100626config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900627 bool "VGA via LCD controller support"
Chen-Yu Tsai39ca4c12015-01-12 18:02:10 +0800628 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100629 default n
630 ---help---
631 Say Y here to add support for external DACs connected to the parallel
632 LCD interface driving a VGA connector, such as found on the
633 Olimex A13 boards.
634
Hans de Goede18366f72015-01-25 15:33:07 +0100635config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900636 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100637 depends on VIDEO_VGA_VIA_LCD
638 default n
639 ---help---
640 Say Y here if you've a board which uses opendrain drivers for the vga
641 hsync and vsync signals. Opendrain drivers cannot generate steep enough
642 positive edges for a stable video output, so on boards with opendrain
643 drivers the sync signals must always be active high.
644
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800645config VIDEO_VGA_EXTERNAL_DAC_EN
646 string "LCD panel power enable pin"
647 depends on VIDEO_VGA_VIA_LCD
648 default ""
649 ---help---
650 Set the enable pin for the external VGA DAC. This takes a string in the
651 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
652
Hans de Goedec06e00e2015-08-03 19:20:26 +0200653config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900654 bool "Composite video output support"
Hans de Goedec06e00e2015-08-03 19:20:26 +0200655 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
656 default n
657 ---help---
658 Say Y here to add support for outputting composite video.
659
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100660config VIDEO_LCD_MODE
661 string "LCD panel timing details"
662 depends on VIDEO
663 default ""
664 ---help---
665 LCD panel timing details string, leave empty if there is no LCD panel.
666 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
667 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200668 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100669
Hans de Goede481b6642015-01-13 13:21:46 +0100670config VIDEO_LCD_DCLK_PHASE
671 int "LCD panel display clock phase"
672 depends on VIDEO
673 default 1
674 ---help---
675 Select LCD panel display clock phase shift, range 0-3.
676
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100677config VIDEO_LCD_POWER
678 string "LCD panel power enable pin"
679 depends on VIDEO
680 default ""
681 ---help---
682 Set the power enable pin for the LCD panel. This takes a string in the
683 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
684
Hans de Goedece9e3322015-02-16 17:26:41 +0100685config VIDEO_LCD_RESET
686 string "LCD panel reset pin"
687 depends on VIDEO
688 default ""
689 ---help---
690 Set the reset pin for the LCD panel. This takes a string in the format
691 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
692
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100693config VIDEO_LCD_BL_EN
694 string "LCD panel backlight enable pin"
695 depends on VIDEO
696 default ""
697 ---help---
698 Set the backlight enable pin for the LCD panel. This takes a string in the
699 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
700 port H.
701
702config VIDEO_LCD_BL_PWM
703 string "LCD panel backlight pwm pin"
704 depends on VIDEO
705 default ""
706 ---help---
707 Set the backlight pwm pin for the LCD panel. This takes a string in the
708 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200709
Hans de Goede2d5d3022015-01-22 21:02:42 +0100710config VIDEO_LCD_BL_PWM_ACTIVE_LOW
711 bool "LCD panel backlight pwm is inverted"
712 depends on VIDEO
713 default y
714 ---help---
715 Set this if the backlight pwm output is active low.
716
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100717config VIDEO_LCD_PANEL_I2C
718 bool "LCD panel needs to be configured via i2c"
719 depends on VIDEO
Hans de Goede6de9f762015-03-07 12:00:02 +0100720 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200721 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100722 ---help---
723 Say y here if the LCD panel needs to be configured via i2c. This
724 will add a bitbang i2c controller using gpios to talk to the LCD.
725
726config VIDEO_LCD_PANEL_I2C_SDA
727 string "LCD panel i2c interface SDA pin"
728 depends on VIDEO_LCD_PANEL_I2C
729 default "PG12"
730 ---help---
731 Set the SDA pin for the LCD i2c interface. This takes a string in the
732 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
733
734config VIDEO_LCD_PANEL_I2C_SCL
735 string "LCD panel i2c interface SCL pin"
736 depends on VIDEO_LCD_PANEL_I2C
737 default "PG10"
738 ---help---
739 Set the SCL pin for the LCD i2c interface. This takes a string in the
740 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
741
Hans de Goede797a0f52015-01-01 22:04:34 +0100742
743# Note only one of these may be selected at a time! But hidden choices are
744# not supported by Kconfig
745config VIDEO_LCD_IF_PARALLEL
746 bool
747
748config VIDEO_LCD_IF_LVDS
749 bool
750
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200751config SUNXI_DE2
752 bool
753 default n
754
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200755config VIDEO_DE2
756 bool "Display Engine 2 video driver"
757 depends on SUNXI_DE2
758 select DM_VIDEO
759 select DISPLAY
760 default y
761 ---help---
762 Say y here if you want to build DE2 video driver which is present on
763 newer SoCs. Currently only HDMI output is supported.
764
Hans de Goede797a0f52015-01-01 22:04:34 +0100765
766choice
767 prompt "LCD panel support"
768 depends on VIDEO
769 ---help---
770 Select which type of LCD panel to support.
771
772config VIDEO_LCD_PANEL_PARALLEL
773 bool "Generic parallel interface LCD panel"
774 select VIDEO_LCD_IF_PARALLEL
775
776config VIDEO_LCD_PANEL_LVDS
777 bool "Generic lvds interface LCD panel"
778 select VIDEO_LCD_IF_LVDS
779
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200780config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
781 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
782 select VIDEO_LCD_SSD2828
783 select VIDEO_LCD_IF_PARALLEL
784 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200785 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
786
787config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
788 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
789 select VIDEO_LCD_ANX9804
790 select VIDEO_LCD_IF_PARALLEL
791 select VIDEO_LCD_PANEL_I2C
792 ---help---
793 Select this for eDP LCD panels with 4 lanes running at 1.62G,
794 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200795
Hans de Goede743fb9552015-01-20 09:23:36 +0100796config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
797 bool "Hitachi tx18d42vm LCD panel"
798 select VIDEO_LCD_HITACHI_TX18D42VM
799 select VIDEO_LCD_IF_LVDS
800 ---help---
801 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
802
Hans de Goede613dade2015-02-16 17:49:47 +0100803config VIDEO_LCD_TL059WV5C0
804 bool "tl059wv5c0 LCD panel"
805 select VIDEO_LCD_PANEL_I2C
806 select VIDEO_LCD_IF_PARALLEL
807 ---help---
808 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
809 Aigo M60/M608/M606 tablets.
810
Hans de Goede797a0f52015-01-01 22:04:34 +0100811endchoice
812
Mylène Josserand628426a2017-04-02 12:59:09 +0200813config SATAPWR
814 string "SATA power pin"
815 default ""
816 help
817 Set the pins used to power the SATA. This takes a string in the
818 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
819 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100820
Hans de Goedebf880fe2015-01-25 12:10:48 +0100821config GMAC_TX_DELAY
822 int "GMAC Transmit Clock Delay Chain"
823 default 0
824 ---help---
825 Set the GMAC Transmit Clock Delay Chain value.
826
Hans de Goede66ab79d2015-09-13 13:02:48 +0200827config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800828 default 0x4fe00000 if MACH_SUN4I
829 default 0x4fe00000 if MACH_SUN5I
830 default 0x4fe00000 if MACH_SUN6I
831 default 0x4fe00000 if MACH_SUN7I
832 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200833 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800834 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200835
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900836endif