blob: ca6417388afe950591281abf1017eac5d28779c2 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Andre Przywarade454ec2017-02-16 01:20:23 +00006config SUNXI_HIGH_SRAM
7 bool
8 default n
9 ---help---
10 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
11 with the first SRAM region being located at address 0.
12 Some newer SoCs map the boot ROM at address 0 instead and move the
13 SRAM to 64KB, just behind the mask ROM.
14 Chips using the latter setup are supposed to select this option to
15 adjust the addresses accordingly.
16
Hans de Goedef07872b2015-04-06 20:33:34 +020017# Note only one of these may be selected at a time! But hidden choices are
18# not supported by Kconfig
19config SUNXI_GEN_SUN4I
20 bool
21 ---help---
22 Select this for sunxi SoCs which have resets and clocks set up
23 as the original A10 (mach-sun4i).
24
25config SUNXI_GEN_SUN6I
26 bool
27 ---help---
28 Select this for sunxi SoCs which have sun6i like periphery, like
29 separate ahb reset control registers, custom pmic bus, new style
30 watchdog, etc.
31
Icenowy Zhengca0bc022017-06-03 17:10:14 +080032config SUNXI_DRAM_DW
33 bool
34 ---help---
35 Select this for sunxi SoCs which uses a DRAM controller like the
36 DesignWare controller used in H3, mainly SoCs after H3, which do
37 not have official open-source DRAM initialization code, but can
38 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +020039
Icenowy Zhengb2607512017-06-03 17:10:16 +080040if SUNXI_DRAM_DW
41config SUNXI_DRAM_DW_16BIT
42 bool
43 ---help---
44 Select this for sunxi SoCs with DesignWare DRAM controller and
45 have only 16-bit memory buswidth.
46
47config SUNXI_DRAM_DW_32BIT
48 bool
49 ---help---
50 Select this for sunxi SoCs with DesignWare DRAM controller with
51 32-bit memory buswidth.
52endif
53
Andre Przywara5fb97432017-02-16 01:20:27 +000054config MACH_SUNXI_H3_H5
55 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +020056 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +020057 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +080058 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +080059 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +000060 select SUNXI_GEN_SUN6I
61 select SUPPORT_SPL
62
Ian Campbelld8e69e02014-10-24 21:20:44 +010063choice
64 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020065 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010066
Ian Campbell4a24a1c2014-10-24 21:20:45 +010067config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010068 bool "sun4i (Allwinner A10)"
69 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000070 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020071 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010072 select SUPPORT_SPL
73
Ian Campbell4a24a1c2014-10-24 21:20:45 +010074config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010075 bool "sun5i (Allwinner A13)"
76 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000077 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010079 select SUPPORT_SPL
80
Ian Campbell4a24a1c2014-10-24 21:20:45 +010081config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +010082 bool "sun6i (Allwinner A31)"
83 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080084 select CPU_V7_HAS_NONSEC
85 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090086 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020087 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +020088 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080089 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010090
Ian Campbell4a24a1c2014-10-24 21:20:45 +010091config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +010092 bool "sun7i (Allwinner A20)"
93 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +010094 select CPU_V7_HAS_NONSEC
95 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090096 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020097 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010098 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +020099 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100100
Hans de Goedef055ed62015-04-06 20:55:39 +0200101config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100102 bool "sun8i (Allwinner A23)"
103 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800104 select CPU_V7_HAS_NONSEC
105 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900106 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200107 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100108 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800109 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100110
Vishnu Patekar3702f142015-03-01 23:47:48 +0530111config MACH_SUN8I_A33
112 bool "sun8i (Allwinner A33)"
113 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800114 select CPU_V7_HAS_NONSEC
115 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900116 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530117 select SUNXI_GEN_SUN6I
118 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800119 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530120
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800121config MACH_SUN8I_A83T
122 bool "sun8i (Allwinner A83T)"
123 select CPU_V7
124 select SUNXI_GEN_SUN6I
125 select SUPPORT_SPL
126
Jens Kuskef9770722015-11-17 15:12:58 +0100127config MACH_SUN8I_H3
128 bool "sun8i (Allwinner H3)"
129 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800130 select CPU_V7_HAS_NONSEC
131 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900132 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000133 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800134 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100135
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800136config MACH_SUN8I_R40
137 bool "sun8i (Allwinner R40)"
138 select CPU_V7
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800139 select CPU_V7_HAS_NONSEC
140 select CPU_V7_HAS_VIRT
141 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800142 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800143 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800144 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800145 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800146
Icenowy Zheng52e61882017-04-08 15:30:12 +0800147config MACH_SUN8I_V3S
148 bool "sun8i (Allwinner V3s)"
149 select CPU_V7
150 select CPU_V7_HAS_NONSEC
151 select CPU_V7_HAS_VIRT
152 select ARCH_SUPPORT_PSCI
153 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800154 select SUNXI_DRAM_DW
155 select SUNXI_DRAM_DW_16BIT
156 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800157 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
158
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100159config MACH_SUN9I
160 bool "sun9i (Allwinner A80)"
161 select CPU_V7
Andre Przywarade454ec2017-02-16 01:20:23 +0000162 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100163 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800164 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100165
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800166config MACH_SUN50I
167 bool "sun50i (Allwinner A64)"
168 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200169 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200170 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800171 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000172 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000173 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800174 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800175 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100176 select FIT
177 select SPL_LOAD_FIT
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800178
Andre Przywara5611a2d2017-02-16 01:20:28 +0000179config MACH_SUN50I_H5
180 bool "sun50i (Allwinner H5)"
181 select ARM64
182 select MACH_SUNXI_H3_H5
183 select SUNXI_HIGH_SRAM
Andre Przywarad8362162017-04-26 01:32:48 +0100184 select FIT
185 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000186
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800188
Hans de Goedef055ed62015-04-06 20:55:39 +0200189# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
190config MACH_SUN8I
191 bool
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800192 default y if MACH_SUN8I_A23
193 default y if MACH_SUN8I_A33
194 default y if MACH_SUN8I_A83T
195 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800196 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800197 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200198
Andre Przywara06893b62017-01-02 11:48:35 +0000199config RESERVE_ALLWINNER_BOOT0_HEADER
200 bool "reserve space for Allwinner boot0 header"
201 select ENABLE_ARM_SOC_BOOT0_HOOK
202 ---help---
203 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
204 filled with magic values post build. The Allwinner provided boot0
205 blob relies on this information to load and execute U-Boot.
206 Only needed on 64-bit Allwinner boards so far when using boot0.
207
Andre Przywara46c3d992017-01-02 11:48:36 +0000208config ARM_BOOT_HOOK_RMR
209 bool
210 depends on ARM64
211 default y
212 select ENABLE_ARM_SOC_BOOT0_HOOK
213 ---help---
214 Insert some ARM32 code at the very beginning of the U-Boot binary
215 which uses an RMR register write to bring the core into AArch64 mode.
216 The very first instruction acts as a switch, since it's carefully
217 chosen to be a NOP in one mode and a branch in the other, so the
218 code would only be executed if not already in AArch64.
219 This allows both the SPL and the U-Boot proper to be entered in
220 either mode and switch to AArch64 if needed.
221
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800222if SUNXI_DRAM_DW
223config SUNXI_DRAM_DDR3
224 bool
225
Icenowy Zhenge270a582017-06-03 17:10:20 +0800226config SUNXI_DRAM_DDR2
227 bool
228
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800229choice
230 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800231 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
232 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800233
234config SUNXI_DRAM_DDR3_1333
235 bool "DDR3 1333"
236 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800237 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800238 ---help---
239 This option is the original only supported memory type, which suits
240 many H3/H5/A64 boards available now.
241
Icenowy Zhenge270a582017-06-03 17:10:20 +0800242config SUNXI_DRAM_DDR2_V3S
243 bool "DDR2 found in V3s chip"
244 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800245 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800246 ---help---
247 This option is only for the DDR2 memory chip which is co-packaged in
248 Allwinner V3s SoC.
249
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800250endchoice
251endif
252
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800253config DRAM_TYPE
254 int "sunxi dram type"
255 depends on MACH_SUN8I_A83T
256 default 3
257 ---help---
258 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200259
Hans de Goede3aeaa282014-11-15 19:46:39 +0100260config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100261 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800262 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800263 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100264 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800265 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
266 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000267 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100268 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800269 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
270 must be a multiple of 24. For the sun9i (A80), the tested values
271 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100272
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200273if MACH_SUN5I || MACH_SUN7I
274config DRAM_MBUS_CLK
275 int "sunxi mbus clock speed"
276 default 300
277 ---help---
278 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
279
280endif
281
Hans de Goede3aeaa282014-11-15 19:46:39 +0100282config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100283 int "sunxi dram zq value"
284 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
285 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800286 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800287 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800288 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000289 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100290 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100291 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100292
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200293config DRAM_ODT_EN
294 bool "sunxi dram odt enable"
295 default n if !MACH_SUN8I_A23
296 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800297 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000298 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200299 ---help---
300 Select this to enable dram odt (on die termination).
301
Hans de Goede59d9fc72015-01-17 14:24:55 +0100302if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
303config DRAM_EMR1
304 int "sunxi dram emr1 value"
305 default 0 if MACH_SUN4I
306 default 4 if MACH_SUN5I || MACH_SUN7I
307 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100308 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200309
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200310config DRAM_TPR3
311 hex "sunxi dram tpr3 value"
312 default 0
313 ---help---
314 Set the dram controller tpr3 parameter. This parameter configures
315 the delay on the command lane and also phase shifts, which are
316 applied for sampling incoming read data. The default value 0
317 means that no phase/delay adjustments are necessary. Properly
318 configuring this parameter increases reliability at high DRAM
319 clock speeds.
320
321config DRAM_DQS_GATING_DELAY
322 hex "sunxi dram dqs_gating_delay value"
323 default 0
324 ---help---
325 Set the dram controller dqs_gating_delay parmeter. Each byte
326 encodes the DQS gating delay for each byte lane. The delay
327 granularity is 1/4 cycle. For example, the value 0x05060606
328 means that the delay is 5 quarter-cycles for one lane (1.25
329 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
330 The default value 0 means autodetection. The results of hardware
331 autodetection are not very reliable and depend on the chip
332 temperature (sometimes producing different results on cold start
333 and warm reboot). But the accuracy of hardware autodetection
334 is usually good enough, unless running at really high DRAM
335 clocks speeds (up to 600MHz). If unsure, keep as 0.
336
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200337choice
338 prompt "sunxi dram timings"
339 default DRAM_TIMINGS_VENDOR_MAGIC
340 ---help---
341 Select the timings of the DDR3 chips.
342
343config DRAM_TIMINGS_VENDOR_MAGIC
344 bool "Magic vendor timings from Android"
345 ---help---
346 The same DRAM timings as in the Allwinner boot0 bootloader.
347
348config DRAM_TIMINGS_DDR3_1066F_1333H
349 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
350 ---help---
351 Use the timings of the standard JEDEC DDR3-1066F speed bin for
352 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
353 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
354 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
355 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
356 that down binning to DDR3-1066F is supported (because DDR3-1066F
357 uses a bit faster timings than DDR3-1333H).
358
359config DRAM_TIMINGS_DDR3_800E_1066G_1333J
360 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
361 ---help---
362 Use the timings of the slowest possible JEDEC speed bin for the
363 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
364 DDR3-800E, DDR3-1066G or DDR3-1333J.
365
366endchoice
367
Hans de Goede3aeaa282014-11-15 19:46:39 +0100368endif
369
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200370if MACH_SUN8I_A23
371config DRAM_ODT_CORRECTION
372 int "sunxi dram odt correction value"
373 default 0
374 ---help---
375 Set the dram odt correction value (range -255 - 255). In allwinner
376 fex files, this option is found in bits 8-15 of the u32 odt_en variable
377 in the [dram] section. When bit 31 of the odt_en variable is set
378 then the correction is negative. Usually the value for this is 0.
379endif
380
Iain Paton630df142015-03-28 10:26:38 +0000381config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800382 default 1008000000 if MACH_SUN4I
383 default 1008000000 if MACH_SUN5I
384 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000385 default 912000000 if MACH_SUN7I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800386 default 1008000000 if MACH_SUN8I
387 default 1008000000 if MACH_SUN9I
388 default 816000000 if MACH_SUN50I
Iain Paton630df142015-03-28 10:26:38 +0000389
Maxime Ripard2c519412014-10-03 20:16:29 +0800390config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100391 default "sun4i" if MACH_SUN4I
392 default "sun5i" if MACH_SUN5I
393 default "sun6i" if MACH_SUN6I
394 default "sun7i" if MACH_SUN7I
395 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100396 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200397 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900398
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900399config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900400 default "sunxi"
401
402config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900403 default "sunxi"
404
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200405config UART0_PORT_F
406 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200407 default n
408 ---help---
409 Repurpose the SD card slot for getting access to the UART0 serial
410 console. Primarily useful only for low level u-boot debugging on
411 tablets, where normal UART0 is difficult to access and requires
412 device disassembly and/or soldering. As the SD card can't be used
413 at the same time, the system can be only booted in the FEL mode.
414 Only enable this if you really know what you are doing.
415
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200416config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900417 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200418 default n
419 ---help---
420 Set this to enable various workarounds for old kernels, this results in
421 sub-optimal settings for newer kernels, only enable if needed.
422
Mylène Josserand147c6062017-04-02 12:59:10 +0200423config MACPWR
424 string "MAC power pin"
425 default ""
426 help
427 Set the pin used to power the MAC. This takes a string in the format
428 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
429
Hans de Goede7412ef82014-10-02 20:29:26 +0200430config MMC0_CD_PIN
431 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000432 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200433 default ""
434 ---help---
435 Set the card detect pin for mmc0, leave empty to not use cd. This
436 takes a string in the format understood by sunxi_name_to_gpio, e.g.
437 PH1 for pin 1 of port H.
438
439config MMC1_CD_PIN
440 string "Card detect pin for mmc1"
441 default ""
442 ---help---
443 See MMC0_CD_PIN help text.
444
445config MMC2_CD_PIN
446 string "Card detect pin for mmc2"
447 default ""
448 ---help---
449 See MMC0_CD_PIN help text.
450
451config MMC3_CD_PIN
452 string "Card detect pin for mmc3"
453 default ""
454 ---help---
455 See MMC0_CD_PIN help text.
456
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100457config MMC1_PINS
458 string "Pins for mmc1"
459 default ""
460 ---help---
461 Set the pins used for mmc1, when applicable. This takes a string in the
462 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
463
464config MMC2_PINS
465 string "Pins for mmc2"
466 default ""
467 ---help---
468 See MMC1_PINS help text.
469
470config MMC3_PINS
471 string "Pins for mmc3"
472 default ""
473 ---help---
474 See MMC1_PINS help text.
475
Hans de Goedeaf593e42014-10-02 20:43:50 +0200476config MMC_SUNXI_SLOT_EXTRA
477 int "mmc extra slot number"
478 default -1
479 ---help---
480 sunxi builds always enable mmc0, some boards also have a second sdcard
481 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
482 support for this.
483
Hans de Goede99c9fb02016-04-01 22:39:26 +0200484config INITIAL_USB_SCAN_DELAY
485 int "delay initial usb scan by x ms to allow builtin devices to init"
486 default 0
487 ---help---
488 Some boards have on board usb devices which need longer than the
489 USB spec's 1 second to connect from board powerup. Set this config
490 option to a non 0 value to add an extra delay before the first usb
491 bus scan.
492
Hans de Goedee7b852a2015-01-07 15:26:06 +0100493config USB0_VBUS_PIN
494 string "Vbus enable pin for usb0 (otg)"
495 default ""
496 ---help---
497 Set the Vbus enable pin for usb0 (otg). This takes a string in the
498 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
499
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100500config USB0_VBUS_DET
501 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100502 default ""
503 ---help---
504 Set the Vbus detect pin for usb0 (otg). This takes a string in the
505 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
506
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200507config USB0_ID_DET
508 string "ID detect pin for usb0 (otg)"
509 default ""
510 ---help---
511 Set the ID detect pin for usb0 (otg). This takes a string in the
512 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
513
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100514config USB1_VBUS_PIN
515 string "Vbus enable pin for usb1 (ehci0)"
516 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100517 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100518 ---help---
519 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
520 a string in the format understood by sunxi_name_to_gpio, e.g.
521 PH1 for pin 1 of port H.
522
523config USB2_VBUS_PIN
524 string "Vbus enable pin for usb2 (ehci1)"
525 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100526 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100527 ---help---
528 See USB1_VBUS_PIN help text.
529
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100530config USB3_VBUS_PIN
531 string "Vbus enable pin for usb3 (ehci2)"
532 default ""
533 ---help---
534 See USB1_VBUS_PIN help text.
535
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200536config I2C0_ENABLE
537 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800538 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200539 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200540 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200541 ---help---
542 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
543 its clock and setting up the bus. This is especially useful on devices
544 with slaves connected to the bus or with pins exposed through e.g. an
545 expansion port/header.
546
547config I2C1_ENABLE
548 bool "Enable I2C/TWI controller 1"
549 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200550 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200551 ---help---
552 See I2C0_ENABLE help text.
553
554config I2C2_ENABLE
555 bool "Enable I2C/TWI controller 2"
556 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200557 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200558 ---help---
559 See I2C0_ENABLE help text.
560
561if MACH_SUN6I || MACH_SUN7I
562config I2C3_ENABLE
563 bool "Enable I2C/TWI controller 3"
564 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200565 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200566 ---help---
567 See I2C0_ENABLE help text.
568endif
569
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100570if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100571config R_I2C_ENABLE
572 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100573 # This is used for the pmic on H3
574 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200575 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100576 ---help---
577 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100578endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100579
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200580if MACH_SUN7I
581config I2C4_ENABLE
582 bool "Enable I2C/TWI controller 4"
583 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200584 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200585 ---help---
586 See I2C0_ENABLE help text.
587endif
588
Hans de Goede3ae1d132015-04-25 17:25:14 +0200589config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900590 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200591 default n
592 ---help---
593 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
594
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200595config VIDEO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900596 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800597 depends on !MACH_SUN8I_A83T
598 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800599 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800600 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800601 depends on !MACH_SUN9I
602 depends on !MACH_SUN50I
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200603 default y
604 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100605 Say Y here to add support for using a cfb console on the HDMI, LCD
606 or VGA output found on most sunxi devices. See doc/README.video for
607 info on how to select the video output and mode.
608
Hans de Goedee9544592014-12-23 23:04:35 +0100609config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900610 bool "HDMI output support"
Hans de Goedee9544592014-12-23 23:04:35 +0100611 depends on VIDEO && !MACH_SUN8I
612 default y
613 ---help---
614 Say Y here to add support for outputting video over HDMI.
615
Hans de Goede260f5202014-12-25 13:58:06 +0100616config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900617 bool "VGA output support"
Hans de Goede260f5202014-12-25 13:58:06 +0100618 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
619 default n
620 ---help---
621 Say Y here to add support for outputting video over VGA.
622
Hans de Goedeac1633c2014-12-24 12:17:07 +0100623config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900624 bool "VGA via LCD controller support"
Chen-Yu Tsai39ca4c12015-01-12 18:02:10 +0800625 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100626 default n
627 ---help---
628 Say Y here to add support for external DACs connected to the parallel
629 LCD interface driving a VGA connector, such as found on the
630 Olimex A13 boards.
631
Hans de Goede18366f72015-01-25 15:33:07 +0100632config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900633 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100634 depends on VIDEO_VGA_VIA_LCD
635 default n
636 ---help---
637 Say Y here if you've a board which uses opendrain drivers for the vga
638 hsync and vsync signals. Opendrain drivers cannot generate steep enough
639 positive edges for a stable video output, so on boards with opendrain
640 drivers the sync signals must always be active high.
641
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800642config VIDEO_VGA_EXTERNAL_DAC_EN
643 string "LCD panel power enable pin"
644 depends on VIDEO_VGA_VIA_LCD
645 default ""
646 ---help---
647 Set the enable pin for the external VGA DAC. This takes a string in the
648 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
649
Hans de Goedec06e00e2015-08-03 19:20:26 +0200650config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900651 bool "Composite video output support"
Hans de Goedec06e00e2015-08-03 19:20:26 +0200652 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
653 default n
654 ---help---
655 Say Y here to add support for outputting composite video.
656
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100657config VIDEO_LCD_MODE
658 string "LCD panel timing details"
659 depends on VIDEO
660 default ""
661 ---help---
662 LCD panel timing details string, leave empty if there is no LCD panel.
663 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
664 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200665 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100666
Hans de Goede481b6642015-01-13 13:21:46 +0100667config VIDEO_LCD_DCLK_PHASE
668 int "LCD panel display clock phase"
669 depends on VIDEO
670 default 1
671 ---help---
672 Select LCD panel display clock phase shift, range 0-3.
673
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100674config VIDEO_LCD_POWER
675 string "LCD panel power enable pin"
676 depends on VIDEO
677 default ""
678 ---help---
679 Set the power enable pin for the LCD panel. This takes a string in the
680 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
681
Hans de Goedece9e3322015-02-16 17:26:41 +0100682config VIDEO_LCD_RESET
683 string "LCD panel reset pin"
684 depends on VIDEO
685 default ""
686 ---help---
687 Set the reset pin for the LCD panel. This takes a string in the format
688 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
689
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100690config VIDEO_LCD_BL_EN
691 string "LCD panel backlight enable pin"
692 depends on VIDEO
693 default ""
694 ---help---
695 Set the backlight enable pin for the LCD panel. This takes a string in the
696 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
697 port H.
698
699config VIDEO_LCD_BL_PWM
700 string "LCD panel backlight pwm pin"
701 depends on VIDEO
702 default ""
703 ---help---
704 Set the backlight pwm pin for the LCD panel. This takes a string in the
705 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200706
Hans de Goede2d5d3022015-01-22 21:02:42 +0100707config VIDEO_LCD_BL_PWM_ACTIVE_LOW
708 bool "LCD panel backlight pwm is inverted"
709 depends on VIDEO
710 default y
711 ---help---
712 Set this if the backlight pwm output is active low.
713
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100714config VIDEO_LCD_PANEL_I2C
715 bool "LCD panel needs to be configured via i2c"
716 depends on VIDEO
Hans de Goede6de9f762015-03-07 12:00:02 +0100717 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200718 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100719 ---help---
720 Say y here if the LCD panel needs to be configured via i2c. This
721 will add a bitbang i2c controller using gpios to talk to the LCD.
722
723config VIDEO_LCD_PANEL_I2C_SDA
724 string "LCD panel i2c interface SDA pin"
725 depends on VIDEO_LCD_PANEL_I2C
726 default "PG12"
727 ---help---
728 Set the SDA pin for the LCD i2c interface. This takes a string in the
729 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
730
731config VIDEO_LCD_PANEL_I2C_SCL
732 string "LCD panel i2c interface SCL pin"
733 depends on VIDEO_LCD_PANEL_I2C
734 default "PG10"
735 ---help---
736 Set the SCL pin for the LCD i2c interface. This takes a string in the
737 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
738
Hans de Goede797a0f52015-01-01 22:04:34 +0100739
740# Note only one of these may be selected at a time! But hidden choices are
741# not supported by Kconfig
742config VIDEO_LCD_IF_PARALLEL
743 bool
744
745config VIDEO_LCD_IF_LVDS
746 bool
747
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200748config SUNXI_DE2
749 bool
750 default n
751
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200752config VIDEO_DE2
753 bool "Display Engine 2 video driver"
754 depends on SUNXI_DE2
755 select DM_VIDEO
756 select DISPLAY
757 default y
758 ---help---
759 Say y here if you want to build DE2 video driver which is present on
760 newer SoCs. Currently only HDMI output is supported.
761
Hans de Goede797a0f52015-01-01 22:04:34 +0100762
763choice
764 prompt "LCD panel support"
765 depends on VIDEO
766 ---help---
767 Select which type of LCD panel to support.
768
769config VIDEO_LCD_PANEL_PARALLEL
770 bool "Generic parallel interface LCD panel"
771 select VIDEO_LCD_IF_PARALLEL
772
773config VIDEO_LCD_PANEL_LVDS
774 bool "Generic lvds interface LCD panel"
775 select VIDEO_LCD_IF_LVDS
776
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200777config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
778 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
779 select VIDEO_LCD_SSD2828
780 select VIDEO_LCD_IF_PARALLEL
781 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200782 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
783
784config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
785 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
786 select VIDEO_LCD_ANX9804
787 select VIDEO_LCD_IF_PARALLEL
788 select VIDEO_LCD_PANEL_I2C
789 ---help---
790 Select this for eDP LCD panels with 4 lanes running at 1.62G,
791 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200792
Hans de Goede743fb9552015-01-20 09:23:36 +0100793config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
794 bool "Hitachi tx18d42vm LCD panel"
795 select VIDEO_LCD_HITACHI_TX18D42VM
796 select VIDEO_LCD_IF_LVDS
797 ---help---
798 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
799
Hans de Goede613dade2015-02-16 17:49:47 +0100800config VIDEO_LCD_TL059WV5C0
801 bool "tl059wv5c0 LCD panel"
802 select VIDEO_LCD_PANEL_I2C
803 select VIDEO_LCD_IF_PARALLEL
804 ---help---
805 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
806 Aigo M60/M608/M606 tablets.
807
Hans de Goede797a0f52015-01-01 22:04:34 +0100808endchoice
809
Mylène Josserand628426a2017-04-02 12:59:09 +0200810config SATAPWR
811 string "SATA power pin"
812 default ""
813 help
814 Set the pins used to power the SATA. This takes a string in the
815 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
816 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100817
Hans de Goedebf880fe2015-01-25 12:10:48 +0100818config GMAC_TX_DELAY
819 int "GMAC Transmit Clock Delay Chain"
820 default 0
821 ---help---
822 Set the GMAC Transmit Clock Delay Chain value.
823
Hans de Goede66ab79d2015-09-13 13:02:48 +0200824config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800825 default 0x4fe00000 if MACH_SUN4I
826 default 0x4fe00000 if MACH_SUN5I
827 default 0x4fe00000 if MACH_SUN6I
828 default 0x4fe00000 if MACH_SUN7I
829 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200830 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800831 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200832
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900833endif