blob: 67355589bf66709735738c8468f525a46ba80fef [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniucd5a75992017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glasse304a5e2016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass0bdfc3e2016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glassf2a89462016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glassf6de2572016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glassb16c92c2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glassbd58f1d2016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniucd5a75992017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glassbd58f1d2016-09-12 23:18:44 -060024 default y
25
Simon Glass0d7c7e02016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse076d6f2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarade454ec2017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goedef07872b2015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara5fb97432017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
61 select SUNXI_GEN_SUN6I
62 select SUPPORT_SPL
63
Ian Campbelld8e69e02014-10-24 21:20:44 +010064choice
65 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020066 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010067
Ian Campbell4a24a1c2014-10-24 21:20:45 +010068config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010069 bool "sun4i (Allwinner A10)"
70 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000071 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020072 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010073 select SUPPORT_SPL
74
Ian Campbell4a24a1c2014-10-24 21:20:45 +010075config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010076 bool "sun5i (Allwinner A13)"
77 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000078 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020079 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010080 select SUPPORT_SPL
81
Ian Campbell4a24a1c2014-10-24 21:20:45 +010082config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +010083 bool "sun6i (Allwinner A31)"
84 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +020089 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010091
Ian Campbell4a24a1c2014-10-24 21:20:45 +010092config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +010093 bool "sun7i (Allwinner A20)"
94 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +010095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010099 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100101
Hans de Goedef055ed62015-04-06 20:55:39 +0200102config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100103 bool "sun8i (Allwinner A23)"
104 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200108 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100109 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800110 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100111
Vishnu Patekar3702f142015-03-01 23:47:48 +0530112config MACH_SUN8I_A33
113 bool "sun8i (Allwinner A33)"
114 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800115 select CPU_V7_HAS_NONSEC
116 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900117 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530118 select SUNXI_GEN_SUN6I
119 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800120 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530121
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800122config MACH_SUN8I_A83T
123 bool "sun8i (Allwinner A83T)"
124 select CPU_V7
125 select SUNXI_GEN_SUN6I
126 select SUPPORT_SPL
127
Jens Kuskef9770722015-11-17 15:12:58 +0100128config MACH_SUN8I_H3
129 bool "sun8i (Allwinner H3)"
130 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800131 select CPU_V7_HAS_NONSEC
132 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900133 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000134 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800135 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100136
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100137config MACH_SUN9I
138 bool "sun9i (Allwinner A80)"
139 select CPU_V7
Andre Przywarade454ec2017-02-16 01:20:23 +0000140 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100141 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800142 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100143
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800144config MACH_SUN50I
145 bool "sun50i (Allwinner A64)"
146 select ARM64
147 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000148 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000149 select SUPPORT_SPL
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800150
Andre Przywara5611a2d2017-02-16 01:20:28 +0000151config MACH_SUN50I_H5
152 bool "sun50i (Allwinner H5)"
153 select ARM64
154 select MACH_SUNXI_H3_H5
155 select SUNXI_HIGH_SRAM
156
Ian Campbelld8e69e02014-10-24 21:20:44 +0100157endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800158
Hans de Goedef055ed62015-04-06 20:55:39 +0200159# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
160config MACH_SUN8I
161 bool
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800162 default y if MACH_SUN8I_A23
163 default y if MACH_SUN8I_A33
164 default y if MACH_SUN8I_A83T
165 default y if MACH_SUNXI_H3_H5
Hans de Goedef055ed62015-04-06 20:55:39 +0200166
Andre Przywara06893b62017-01-02 11:48:35 +0000167config RESERVE_ALLWINNER_BOOT0_HEADER
168 bool "reserve space for Allwinner boot0 header"
169 select ENABLE_ARM_SOC_BOOT0_HOOK
170 ---help---
171 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
172 filled with magic values post build. The Allwinner provided boot0
173 blob relies on this information to load and execute U-Boot.
174 Only needed on 64-bit Allwinner boards so far when using boot0.
175
Andre Przywara46c3d992017-01-02 11:48:36 +0000176config ARM_BOOT_HOOK_RMR
177 bool
178 depends on ARM64
179 default y
180 select ENABLE_ARM_SOC_BOOT0_HOOK
181 ---help---
182 Insert some ARM32 code at the very beginning of the U-Boot binary
183 which uses an RMR register write to bring the core into AArch64 mode.
184 The very first instruction acts as a switch, since it's carefully
185 chosen to be a NOP in one mode and a branch in the other, so the
186 code would only be executed if not already in AArch64.
187 This allows both the SPL and the U-Boot proper to be entered in
188 either mode and switch to AArch64 if needed.
189
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800190config DRAM_TYPE
191 int "sunxi dram type"
192 depends on MACH_SUN8I_A83T
193 default 3
194 ---help---
195 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200196
Hans de Goede3aeaa282014-11-15 19:46:39 +0100197config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100198 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800199 default 792 if MACH_SUN9I
Hans de Goede59d9fc72015-01-17 14:24:55 +0100200 default 312 if MACH_SUN6I || MACH_SUN8I
201 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywaraafd68702017-01-02 11:48:37 +0000202 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100203 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800204 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
205 must be a multiple of 24. For the sun9i (A80), the tested values
206 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100207
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200208if MACH_SUN5I || MACH_SUN7I
209config DRAM_MBUS_CLK
210 int "sunxi mbus clock speed"
211 default 300
212 ---help---
213 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
214
215endif
216
Hans de Goede3aeaa282014-11-15 19:46:39 +0100217config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100218 int "sunxi dram zq value"
219 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
220 default 127 if MACH_SUN7I
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800221 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000222 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100223 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100224 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100225
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200226config DRAM_ODT_EN
227 bool "sunxi dram odt enable"
228 default n if !MACH_SUN8I_A23
229 default y if MACH_SUN8I_A23
Andre Przywaraa563adc2017-01-02 11:48:45 +0000230 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200231 ---help---
232 Select this to enable dram odt (on die termination).
233
Hans de Goede59d9fc72015-01-17 14:24:55 +0100234if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
235config DRAM_EMR1
236 int "sunxi dram emr1 value"
237 default 0 if MACH_SUN4I
238 default 4 if MACH_SUN5I || MACH_SUN7I
239 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100240 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200241
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200242config DRAM_TPR3
243 hex "sunxi dram tpr3 value"
244 default 0
245 ---help---
246 Set the dram controller tpr3 parameter. This parameter configures
247 the delay on the command lane and also phase shifts, which are
248 applied for sampling incoming read data. The default value 0
249 means that no phase/delay adjustments are necessary. Properly
250 configuring this parameter increases reliability at high DRAM
251 clock speeds.
252
253config DRAM_DQS_GATING_DELAY
254 hex "sunxi dram dqs_gating_delay value"
255 default 0
256 ---help---
257 Set the dram controller dqs_gating_delay parmeter. Each byte
258 encodes the DQS gating delay for each byte lane. The delay
259 granularity is 1/4 cycle. For example, the value 0x05060606
260 means that the delay is 5 quarter-cycles for one lane (1.25
261 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
262 The default value 0 means autodetection. The results of hardware
263 autodetection are not very reliable and depend on the chip
264 temperature (sometimes producing different results on cold start
265 and warm reboot). But the accuracy of hardware autodetection
266 is usually good enough, unless running at really high DRAM
267 clocks speeds (up to 600MHz). If unsure, keep as 0.
268
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200269choice
270 prompt "sunxi dram timings"
271 default DRAM_TIMINGS_VENDOR_MAGIC
272 ---help---
273 Select the timings of the DDR3 chips.
274
275config DRAM_TIMINGS_VENDOR_MAGIC
276 bool "Magic vendor timings from Android"
277 ---help---
278 The same DRAM timings as in the Allwinner boot0 bootloader.
279
280config DRAM_TIMINGS_DDR3_1066F_1333H
281 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
282 ---help---
283 Use the timings of the standard JEDEC DDR3-1066F speed bin for
284 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
285 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
286 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
287 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
288 that down binning to DDR3-1066F is supported (because DDR3-1066F
289 uses a bit faster timings than DDR3-1333H).
290
291config DRAM_TIMINGS_DDR3_800E_1066G_1333J
292 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
293 ---help---
294 Use the timings of the slowest possible JEDEC speed bin for the
295 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
296 DDR3-800E, DDR3-1066G or DDR3-1333J.
297
298endchoice
299
Hans de Goede3aeaa282014-11-15 19:46:39 +0100300endif
301
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200302if MACH_SUN8I_A23
303config DRAM_ODT_CORRECTION
304 int "sunxi dram odt correction value"
305 default 0
306 ---help---
307 Set the dram odt correction value (range -255 - 255). In allwinner
308 fex files, this option is found in bits 8-15 of the u32 odt_en variable
309 in the [dram] section. When bit 31 of the odt_en variable is set
310 then the correction is negative. Usually the value for this is 0.
311endif
312
Iain Paton630df142015-03-28 10:26:38 +0000313config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800314 default 1008000000 if MACH_SUN4I
315 default 1008000000 if MACH_SUN5I
316 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000317 default 912000000 if MACH_SUN7I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800318 default 1008000000 if MACH_SUN8I
319 default 1008000000 if MACH_SUN9I
320 default 816000000 if MACH_SUN50I
Iain Paton630df142015-03-28 10:26:38 +0000321
Maxime Ripard2c519412014-10-03 20:16:29 +0800322config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100323 default "sun4i" if MACH_SUN4I
324 default "sun5i" if MACH_SUN5I
325 default "sun6i" if MACH_SUN6I
326 default "sun7i" if MACH_SUN7I
327 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100328 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200329 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900330
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900331config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900332 default "sunxi"
333
334config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900335 default "sunxi"
336
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200337config UART0_PORT_F
338 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200339 default n
340 ---help---
341 Repurpose the SD card slot for getting access to the UART0 serial
342 console. Primarily useful only for low level u-boot debugging on
343 tablets, where normal UART0 is difficult to access and requires
344 device disassembly and/or soldering. As the SD card can't be used
345 at the same time, the system can be only booted in the FEL mode.
346 Only enable this if you really know what you are doing.
347
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200348config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900349 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200350 default n
351 ---help---
352 Set this to enable various workarounds for old kernels, this results in
353 sub-optimal settings for newer kernels, only enable if needed.
354
Mylène Josserand147c6062017-04-02 12:59:10 +0200355config MACPWR
356 string "MAC power pin"
357 default ""
358 help
359 Set the pin used to power the MAC. This takes a string in the format
360 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
361
Hans de Goede7412ef82014-10-02 20:29:26 +0200362config MMC0_CD_PIN
363 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000364 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200365 default ""
366 ---help---
367 Set the card detect pin for mmc0, leave empty to not use cd. This
368 takes a string in the format understood by sunxi_name_to_gpio, e.g.
369 PH1 for pin 1 of port H.
370
371config MMC1_CD_PIN
372 string "Card detect pin for mmc1"
373 default ""
374 ---help---
375 See MMC0_CD_PIN help text.
376
377config MMC2_CD_PIN
378 string "Card detect pin for mmc2"
379 default ""
380 ---help---
381 See MMC0_CD_PIN help text.
382
383config MMC3_CD_PIN
384 string "Card detect pin for mmc3"
385 default ""
386 ---help---
387 See MMC0_CD_PIN help text.
388
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100389config MMC1_PINS
390 string "Pins for mmc1"
391 default ""
392 ---help---
393 Set the pins used for mmc1, when applicable. This takes a string in the
394 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
395
396config MMC2_PINS
397 string "Pins for mmc2"
398 default ""
399 ---help---
400 See MMC1_PINS help text.
401
402config MMC3_PINS
403 string "Pins for mmc3"
404 default ""
405 ---help---
406 See MMC1_PINS help text.
407
Hans de Goedeaf593e42014-10-02 20:43:50 +0200408config MMC_SUNXI_SLOT_EXTRA
409 int "mmc extra slot number"
410 default -1
411 ---help---
412 sunxi builds always enable mmc0, some boards also have a second sdcard
413 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
414 support for this.
415
Hans de Goede99c9fb02016-04-01 22:39:26 +0200416config INITIAL_USB_SCAN_DELAY
417 int "delay initial usb scan by x ms to allow builtin devices to init"
418 default 0
419 ---help---
420 Some boards have on board usb devices which need longer than the
421 USB spec's 1 second to connect from board powerup. Set this config
422 option to a non 0 value to add an extra delay before the first usb
423 bus scan.
424
Hans de Goedee7b852a2015-01-07 15:26:06 +0100425config USB0_VBUS_PIN
426 string "Vbus enable pin for usb0 (otg)"
427 default ""
428 ---help---
429 Set the Vbus enable pin for usb0 (otg). This takes a string in the
430 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
431
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100432config USB0_VBUS_DET
433 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100434 default ""
435 ---help---
436 Set the Vbus detect pin for usb0 (otg). This takes a string in the
437 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
438
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200439config USB0_ID_DET
440 string "ID detect pin for usb0 (otg)"
441 default ""
442 ---help---
443 Set the ID detect pin for usb0 (otg). This takes a string in the
444 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
445
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100446config USB1_VBUS_PIN
447 string "Vbus enable pin for usb1 (ehci0)"
448 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100449 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100450 ---help---
451 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
452 a string in the format understood by sunxi_name_to_gpio, e.g.
453 PH1 for pin 1 of port H.
454
455config USB2_VBUS_PIN
456 string "Vbus enable pin for usb2 (ehci1)"
457 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100458 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100459 ---help---
460 See USB1_VBUS_PIN help text.
461
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100462config USB3_VBUS_PIN
463 string "Vbus enable pin for usb3 (ehci2)"
464 default ""
465 ---help---
466 See USB1_VBUS_PIN help text.
467
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200468config I2C0_ENABLE
469 bool "Enable I2C/TWI controller 0"
470 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
471 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200472 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200473 ---help---
474 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
475 its clock and setting up the bus. This is especially useful on devices
476 with slaves connected to the bus or with pins exposed through e.g. an
477 expansion port/header.
478
479config I2C1_ENABLE
480 bool "Enable I2C/TWI controller 1"
481 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200482 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200483 ---help---
484 See I2C0_ENABLE help text.
485
486config I2C2_ENABLE
487 bool "Enable I2C/TWI controller 2"
488 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200489 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200490 ---help---
491 See I2C0_ENABLE help text.
492
493if MACH_SUN6I || MACH_SUN7I
494config I2C3_ENABLE
495 bool "Enable I2C/TWI controller 3"
496 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200497 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200498 ---help---
499 See I2C0_ENABLE help text.
500endif
501
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100502if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100503config R_I2C_ENABLE
504 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100505 # This is used for the pmic on H3
506 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200507 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100508 ---help---
509 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100510endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100511
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200512if MACH_SUN7I
513config I2C4_ENABLE
514 bool "Enable I2C/TWI controller 4"
515 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200516 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200517 ---help---
518 See I2C0_ENABLE help text.
519endif
520
Hans de Goede3ae1d132015-04-25 17:25:14 +0200521config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900522 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200523 default n
524 ---help---
525 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
526
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200527config VIDEO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900528 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800529 depends on !MACH_SUN8I_A83T
530 depends on !MACH_SUNXI_H3_H5
531 depends on !MACH_SUN9I
532 depends on !MACH_SUN50I
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200533 default y
534 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100535 Say Y here to add support for using a cfb console on the HDMI, LCD
536 or VGA output found on most sunxi devices. See doc/README.video for
537 info on how to select the video output and mode.
538
Hans de Goedee9544592014-12-23 23:04:35 +0100539config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900540 bool "HDMI output support"
Hans de Goedee9544592014-12-23 23:04:35 +0100541 depends on VIDEO && !MACH_SUN8I
542 default y
543 ---help---
544 Say Y here to add support for outputting video over HDMI.
545
Hans de Goede260f5202014-12-25 13:58:06 +0100546config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900547 bool "VGA output support"
Hans de Goede260f5202014-12-25 13:58:06 +0100548 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
549 default n
550 ---help---
551 Say Y here to add support for outputting video over VGA.
552
Hans de Goedeac1633c2014-12-24 12:17:07 +0100553config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900554 bool "VGA via LCD controller support"
Chen-Yu Tsai39ca4c12015-01-12 18:02:10 +0800555 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100556 default n
557 ---help---
558 Say Y here to add support for external DACs connected to the parallel
559 LCD interface driving a VGA connector, such as found on the
560 Olimex A13 boards.
561
Hans de Goede18366f72015-01-25 15:33:07 +0100562config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900563 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100564 depends on VIDEO_VGA_VIA_LCD
565 default n
566 ---help---
567 Say Y here if you've a board which uses opendrain drivers for the vga
568 hsync and vsync signals. Opendrain drivers cannot generate steep enough
569 positive edges for a stable video output, so on boards with opendrain
570 drivers the sync signals must always be active high.
571
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800572config VIDEO_VGA_EXTERNAL_DAC_EN
573 string "LCD panel power enable pin"
574 depends on VIDEO_VGA_VIA_LCD
575 default ""
576 ---help---
577 Set the enable pin for the external VGA DAC. This takes a string in the
578 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
579
Hans de Goedec06e00e2015-08-03 19:20:26 +0200580config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900581 bool "Composite video output support"
Hans de Goedec06e00e2015-08-03 19:20:26 +0200582 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
583 default n
584 ---help---
585 Say Y here to add support for outputting composite video.
586
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100587config VIDEO_LCD_MODE
588 string "LCD panel timing details"
589 depends on VIDEO
590 default ""
591 ---help---
592 LCD panel timing details string, leave empty if there is no LCD panel.
593 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
594 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200595 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100596
Hans de Goede481b6642015-01-13 13:21:46 +0100597config VIDEO_LCD_DCLK_PHASE
598 int "LCD panel display clock phase"
599 depends on VIDEO
600 default 1
601 ---help---
602 Select LCD panel display clock phase shift, range 0-3.
603
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100604config VIDEO_LCD_POWER
605 string "LCD panel power enable pin"
606 depends on VIDEO
607 default ""
608 ---help---
609 Set the power enable pin for the LCD panel. This takes a string in the
610 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
611
Hans de Goedece9e3322015-02-16 17:26:41 +0100612config VIDEO_LCD_RESET
613 string "LCD panel reset pin"
614 depends on VIDEO
615 default ""
616 ---help---
617 Set the reset pin for the LCD panel. This takes a string in the format
618 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
619
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100620config VIDEO_LCD_BL_EN
621 string "LCD panel backlight enable pin"
622 depends on VIDEO
623 default ""
624 ---help---
625 Set the backlight enable pin for the LCD panel. This takes a string in the
626 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
627 port H.
628
629config VIDEO_LCD_BL_PWM
630 string "LCD panel backlight pwm pin"
631 depends on VIDEO
632 default ""
633 ---help---
634 Set the backlight pwm pin for the LCD panel. This takes a string in the
635 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200636
Hans de Goede2d5d3022015-01-22 21:02:42 +0100637config VIDEO_LCD_BL_PWM_ACTIVE_LOW
638 bool "LCD panel backlight pwm is inverted"
639 depends on VIDEO
640 default y
641 ---help---
642 Set this if the backlight pwm output is active low.
643
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100644config VIDEO_LCD_PANEL_I2C
645 bool "LCD panel needs to be configured via i2c"
646 depends on VIDEO
Hans de Goede6de9f762015-03-07 12:00:02 +0100647 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200648 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100649 ---help---
650 Say y here if the LCD panel needs to be configured via i2c. This
651 will add a bitbang i2c controller using gpios to talk to the LCD.
652
653config VIDEO_LCD_PANEL_I2C_SDA
654 string "LCD panel i2c interface SDA pin"
655 depends on VIDEO_LCD_PANEL_I2C
656 default "PG12"
657 ---help---
658 Set the SDA pin for the LCD i2c interface. This takes a string in the
659 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
660
661config VIDEO_LCD_PANEL_I2C_SCL
662 string "LCD panel i2c interface SCL pin"
663 depends on VIDEO_LCD_PANEL_I2C
664 default "PG10"
665 ---help---
666 Set the SCL pin for the LCD i2c interface. This takes a string in the
667 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
668
Hans de Goede797a0f52015-01-01 22:04:34 +0100669
670# Note only one of these may be selected at a time! But hidden choices are
671# not supported by Kconfig
672config VIDEO_LCD_IF_PARALLEL
673 bool
674
675config VIDEO_LCD_IF_LVDS
676 bool
677
678
679choice
680 prompt "LCD panel support"
681 depends on VIDEO
682 ---help---
683 Select which type of LCD panel to support.
684
685config VIDEO_LCD_PANEL_PARALLEL
686 bool "Generic parallel interface LCD panel"
687 select VIDEO_LCD_IF_PARALLEL
688
689config VIDEO_LCD_PANEL_LVDS
690 bool "Generic lvds interface LCD panel"
691 select VIDEO_LCD_IF_LVDS
692
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200693config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
694 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
695 select VIDEO_LCD_SSD2828
696 select VIDEO_LCD_IF_PARALLEL
697 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200698 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
699
700config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
701 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
702 select VIDEO_LCD_ANX9804
703 select VIDEO_LCD_IF_PARALLEL
704 select VIDEO_LCD_PANEL_I2C
705 ---help---
706 Select this for eDP LCD panels with 4 lanes running at 1.62G,
707 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200708
Hans de Goede743fb9552015-01-20 09:23:36 +0100709config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
710 bool "Hitachi tx18d42vm LCD panel"
711 select VIDEO_LCD_HITACHI_TX18D42VM
712 select VIDEO_LCD_IF_LVDS
713 ---help---
714 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
715
Hans de Goede613dade2015-02-16 17:49:47 +0100716config VIDEO_LCD_TL059WV5C0
717 bool "tl059wv5c0 LCD panel"
718 select VIDEO_LCD_PANEL_I2C
719 select VIDEO_LCD_IF_PARALLEL
720 ---help---
721 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
722 Aigo M60/M608/M606 tablets.
723
Hans de Goede797a0f52015-01-01 22:04:34 +0100724endchoice
725
Mylène Josserand628426a2017-04-02 12:59:09 +0200726config SATAPWR
727 string "SATA power pin"
728 default ""
729 help
730 Set the pins used to power the SATA. This takes a string in the
731 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
732 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100733
Hans de Goedebf880fe2015-01-25 12:10:48 +0100734config GMAC_TX_DELAY
735 int "GMAC Transmit Clock Delay Chain"
736 default 0
737 ---help---
738 Set the GMAC Transmit Clock Delay Chain value.
739
Hans de Goede66ab79d2015-09-13 13:02:48 +0200740config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800741 default 0x4fe00000 if MACH_SUN4I
742 default 0x4fe00000 if MACH_SUN5I
743 default 0x4fe00000 if MACH_SUN6I
744 default 0x4fe00000 if MACH_SUN7I
745 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200746 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800747 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200748
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900749endif