blob: 4ab6e9ad59f7cd81049f009af6b19f31dd81e5bb [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki59ea2872018-01-11 13:21:58 +053021config SUN6I_P2WI
22 bool "Allwinner sun6i internal P2WI controller"
23 help
24 If you say yes to this option, support will be included for the
25 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
26 SOCs.
27 The P2WI looks like an SMBus controller (which supports only byte
28 accesses), except that it only supports one slave device.
29 This interface is used to connect to specific PMIC devices (like the
30 AXP221).
31
Jagan Teki932f5e02018-01-11 13:21:15 +053032config SUN6I_PRCM
33 bool
34 help
35 Support for the PRCM (Power/Reset/Clock Management) unit available
36 in A31 SoC.
37
Jagan Tekifeb29272018-02-14 22:28:30 +053038config AXP_PMIC_BUS
39 bool "Sunxi AXP PMIC bus access helpers"
40 help
41 Select this PMIC bus access helpers for Sunxi platform PRCM or other
42 AXP family PMIC devices.
43
Jagan Tekif35767b2018-01-11 13:23:52 +053044config SUN8I_RSB
45 bool "Allwinner sunXi Reduced Serial Bus Driver"
46 help
47 Say y here to enable support for Allwinner's Reduced Serial Bus
48 (RSB) support. This controller is responsible for communicating
49 with various RSB based devices, such as AXP223, AXP8XX PMICs,
50 and AC100/AC200 ICs.
51
Andre Przywarade454ec2017-02-16 01:20:23 +000052config SUNXI_HIGH_SRAM
53 bool
54 default n
55 ---help---
56 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
57 with the first SRAM region being located at address 0.
58 Some newer SoCs map the boot ROM at address 0 instead and move the
59 SRAM to 64KB, just behind the mask ROM.
60 Chips using the latter setup are supposed to select this option to
61 adjust the addresses accordingly.
62
Hans de Goedef07872b2015-04-06 20:33:34 +020063# Note only one of these may be selected at a time! But hidden choices are
64# not supported by Kconfig
65config SUNXI_GEN_SUN4I
66 bool
67 ---help---
68 Select this for sunxi SoCs which have resets and clocks set up
69 as the original A10 (mach-sun4i).
70
71config SUNXI_GEN_SUN6I
72 bool
73 ---help---
74 Select this for sunxi SoCs which have sun6i like periphery, like
75 separate ahb reset control registers, custom pmic bus, new style
76 watchdog, etc.
77
Icenowy Zhengca0bc022017-06-03 17:10:14 +080078config SUNXI_DRAM_DW
79 bool
80 ---help---
81 Select this for sunxi SoCs which uses a DRAM controller like the
82 DesignWare controller used in H3, mainly SoCs after H3, which do
83 not have official open-source DRAM initialization code, but can
84 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +020085
Icenowy Zhengb2607512017-06-03 17:10:16 +080086if SUNXI_DRAM_DW
87config SUNXI_DRAM_DW_16BIT
88 bool
89 ---help---
90 Select this for sunxi SoCs with DesignWare DRAM controller and
91 have only 16-bit memory buswidth.
92
93config SUNXI_DRAM_DW_32BIT
94 bool
95 ---help---
96 Select this for sunxi SoCs with DesignWare DRAM controller with
97 32-bit memory buswidth.
98endif
99
Andre Przywara5fb97432017-02-16 01:20:27 +0000100config MACH_SUNXI_H3_H5
101 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200102 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200103 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800104 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800105 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000106 select SUNXI_GEN_SUN6I
107 select SUPPORT_SPL
108
Ian Campbelld8e69e02014-10-24 21:20:44 +0100109choice
110 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200111 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100112
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100113config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100114 bool "sun4i (Allwinner A10)"
115 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +0000116 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530117 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200118 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100119 select SUPPORT_SPL
120
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100121config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100122 bool "sun5i (Allwinner A13)"
123 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +0000124 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530125 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200126 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100127 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500128 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100129
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100130config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100131 bool "sun6i (Allwinner A31)"
132 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800133 select CPU_V7_HAS_NONSEC
134 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900135 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530136 select DRAM_SUN6I
Jagan Teki59ea2872018-01-11 13:21:58 +0530137 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530138 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200139 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200140 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800141 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100142
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100143config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100144 bool "sun7i (Allwinner A20)"
145 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +0100146 select CPU_V7_HAS_NONSEC
147 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900148 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530149 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200150 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100151 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200152 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100153
Hans de Goedef055ed62015-04-06 20:55:39 +0200154config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100155 bool "sun8i (Allwinner A23)"
156 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800157 select CPU_V7_HAS_NONSEC
158 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900159 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200160 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100161 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800162 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500163 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100164
Vishnu Patekar3702f142015-03-01 23:47:48 +0530165config MACH_SUN8I_A33
166 bool "sun8i (Allwinner A33)"
167 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800168 select CPU_V7_HAS_NONSEC
169 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900170 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530171 select SUNXI_GEN_SUN6I
172 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800173 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500174 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530175
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800176config MACH_SUN8I_A83T
177 bool "sun8i (Allwinner A83T)"
178 select CPU_V7
179 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200180 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800181 select SUPPORT_SPL
182
Jens Kuskef9770722015-11-17 15:12:58 +0100183config MACH_SUN8I_H3
184 bool "sun8i (Allwinner H3)"
185 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800186 select CPU_V7_HAS_NONSEC
187 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900188 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000189 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800190 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100191
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800192config MACH_SUN8I_R40
193 bool "sun8i (Allwinner R40)"
194 select CPU_V7
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800195 select CPU_V7_HAS_NONSEC
196 select CPU_V7_HAS_VIRT
197 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800198 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800199 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800200 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800201 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800202
Icenowy Zheng52e61882017-04-08 15:30:12 +0800203config MACH_SUN8I_V3S
204 bool "sun8i (Allwinner V3s)"
205 select CPU_V7
206 select CPU_V7_HAS_NONSEC
207 select CPU_V7_HAS_VIRT
208 select ARCH_SUPPORT_PSCI
209 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800210 select SUNXI_DRAM_DW
211 select SUNXI_DRAM_DW_16BIT
212 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800213 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
214
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100215config MACH_SUN9I
216 bool "sun9i (Allwinner A80)"
217 select CPU_V7
Jagan Teki11f33e12018-01-11 13:23:02 +0530218 select SUN6I_PRCM
Andre Przywarade454ec2017-02-16 01:20:23 +0000219 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100220 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530221 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800222 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100223
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800224config MACH_SUN50I
225 bool "sun50i (Allwinner A64)"
226 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200227 select DM_I2C
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200228 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800229 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000230 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000231 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800232 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800233 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100234 select FIT
235 select SPL_LOAD_FIT
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800236
Andre Przywara5611a2d2017-02-16 01:20:28 +0000237config MACH_SUN50I_H5
238 bool "sun50i (Allwinner H5)"
239 select ARM64
240 select MACH_SUNXI_H3_H5
241 select SUNXI_HIGH_SRAM
Andre Przywarad8362162017-04-26 01:32:48 +0100242 select FIT
243 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000244
Ian Campbelld8e69e02014-10-24 21:20:44 +0100245endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800246
Hans de Goedef055ed62015-04-06 20:55:39 +0200247# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
248config MACH_SUN8I
249 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530250 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530251 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800252 default y if MACH_SUN8I_A23
253 default y if MACH_SUN8I_A33
254 default y if MACH_SUN8I_A83T
255 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800256 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800257 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200258
Andre Przywara06893b62017-01-02 11:48:35 +0000259config RESERVE_ALLWINNER_BOOT0_HEADER
260 bool "reserve space for Allwinner boot0 header"
261 select ENABLE_ARM_SOC_BOOT0_HOOK
262 ---help---
263 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
264 filled with magic values post build. The Allwinner provided boot0
265 blob relies on this information to load and execute U-Boot.
266 Only needed on 64-bit Allwinner boards so far when using boot0.
267
Andre Przywara46c3d992017-01-02 11:48:36 +0000268config ARM_BOOT_HOOK_RMR
269 bool
270 depends on ARM64
271 default y
272 select ENABLE_ARM_SOC_BOOT0_HOOK
273 ---help---
274 Insert some ARM32 code at the very beginning of the U-Boot binary
275 which uses an RMR register write to bring the core into AArch64 mode.
276 The very first instruction acts as a switch, since it's carefully
277 chosen to be a NOP in one mode and a branch in the other, so the
278 code would only be executed if not already in AArch64.
279 This allows both the SPL and the U-Boot proper to be entered in
280 either mode and switch to AArch64 if needed.
281
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800282if SUNXI_DRAM_DW
283config SUNXI_DRAM_DDR3
284 bool
285
Icenowy Zhenge270a582017-06-03 17:10:20 +0800286config SUNXI_DRAM_DDR2
287 bool
288
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800289config SUNXI_DRAM_LPDDR3
290 bool
291
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800292choice
293 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800294 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
295 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800296
297config SUNXI_DRAM_DDR3_1333
298 bool "DDR3 1333"
299 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800300 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800301 ---help---
302 This option is the original only supported memory type, which suits
303 many H3/H5/A64 boards available now.
304
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800305config SUNXI_DRAM_LPDDR3_STOCK
306 bool "LPDDR3 with Allwinner stock configuration"
307 select SUNXI_DRAM_LPDDR3
308 ---help---
309 This option is the LPDDR3 timing used by the stock boot0 by
310 Allwinner.
311
Icenowy Zhenge270a582017-06-03 17:10:20 +0800312config SUNXI_DRAM_DDR2_V3S
313 bool "DDR2 found in V3s chip"
314 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800315 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800316 ---help---
317 This option is only for the DDR2 memory chip which is co-packaged in
318 Allwinner V3s SoC.
319
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800320endchoice
321endif
322
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800323config DRAM_TYPE
324 int "sunxi dram type"
325 depends on MACH_SUN8I_A83T
326 default 3
327 ---help---
328 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200329
Hans de Goede3aeaa282014-11-15 19:46:39 +0100330config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100331 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800332 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800333 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100334 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800335 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
336 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000337 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100338 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800339 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
340 must be a multiple of 24. For the sun9i (A80), the tested values
341 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100342
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200343if MACH_SUN5I || MACH_SUN7I
344config DRAM_MBUS_CLK
345 int "sunxi mbus clock speed"
346 default 300
347 ---help---
348 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
349
350endif
351
Hans de Goede3aeaa282014-11-15 19:46:39 +0100352config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100353 int "sunxi dram zq value"
354 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
355 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800356 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800357 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800358 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000359 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100360 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100361 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100362
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200363config DRAM_ODT_EN
364 bool "sunxi dram odt enable"
365 default n if !MACH_SUN8I_A23
366 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800367 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000368 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200369 ---help---
370 Select this to enable dram odt (on die termination).
371
Hans de Goede59d9fc72015-01-17 14:24:55 +0100372if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
373config DRAM_EMR1
374 int "sunxi dram emr1 value"
375 default 0 if MACH_SUN4I
376 default 4 if MACH_SUN5I || MACH_SUN7I
377 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100378 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200379
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200380config DRAM_TPR3
381 hex "sunxi dram tpr3 value"
382 default 0
383 ---help---
384 Set the dram controller tpr3 parameter. This parameter configures
385 the delay on the command lane and also phase shifts, which are
386 applied for sampling incoming read data. The default value 0
387 means that no phase/delay adjustments are necessary. Properly
388 configuring this parameter increases reliability at high DRAM
389 clock speeds.
390
391config DRAM_DQS_GATING_DELAY
392 hex "sunxi dram dqs_gating_delay value"
393 default 0
394 ---help---
395 Set the dram controller dqs_gating_delay parmeter. Each byte
396 encodes the DQS gating delay for each byte lane. The delay
397 granularity is 1/4 cycle. For example, the value 0x05060606
398 means that the delay is 5 quarter-cycles for one lane (1.25
399 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
400 The default value 0 means autodetection. The results of hardware
401 autodetection are not very reliable and depend on the chip
402 temperature (sometimes producing different results on cold start
403 and warm reboot). But the accuracy of hardware autodetection
404 is usually good enough, unless running at really high DRAM
405 clocks speeds (up to 600MHz). If unsure, keep as 0.
406
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200407choice
408 prompt "sunxi dram timings"
409 default DRAM_TIMINGS_VENDOR_MAGIC
410 ---help---
411 Select the timings of the DDR3 chips.
412
413config DRAM_TIMINGS_VENDOR_MAGIC
414 bool "Magic vendor timings from Android"
415 ---help---
416 The same DRAM timings as in the Allwinner boot0 bootloader.
417
418config DRAM_TIMINGS_DDR3_1066F_1333H
419 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
420 ---help---
421 Use the timings of the standard JEDEC DDR3-1066F speed bin for
422 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
423 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
424 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
425 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
426 that down binning to DDR3-1066F is supported (because DDR3-1066F
427 uses a bit faster timings than DDR3-1333H).
428
429config DRAM_TIMINGS_DDR3_800E_1066G_1333J
430 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
431 ---help---
432 Use the timings of the slowest possible JEDEC speed bin for the
433 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
434 DDR3-800E, DDR3-1066G or DDR3-1333J.
435
436endchoice
437
Hans de Goede3aeaa282014-11-15 19:46:39 +0100438endif
439
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200440if MACH_SUN8I_A23
441config DRAM_ODT_CORRECTION
442 int "sunxi dram odt correction value"
443 default 0
444 ---help---
445 Set the dram odt correction value (range -255 - 255). In allwinner
446 fex files, this option is found in bits 8-15 of the u32 odt_en variable
447 in the [dram] section. When bit 31 of the odt_en variable is set
448 then the correction is negative. Usually the value for this is 0.
449endif
450
Iain Paton630df142015-03-28 10:26:38 +0000451config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800452 default 1008000000 if MACH_SUN4I
453 default 1008000000 if MACH_SUN5I
454 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000455 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800456 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800457 default 1008000000 if MACH_SUN8I
458 default 1008000000 if MACH_SUN9I
Iain Paton630df142015-03-28 10:26:38 +0000459
Maxime Ripard2c519412014-10-03 20:16:29 +0800460config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100461 default "sun4i" if MACH_SUN4I
462 default "sun5i" if MACH_SUN5I
463 default "sun6i" if MACH_SUN6I
464 default "sun7i" if MACH_SUN7I
465 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100466 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200467 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900468
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900469config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900470 default "sunxi"
471
472config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900473 default "sunxi"
474
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200475config UART0_PORT_F
476 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200477 default n
478 ---help---
479 Repurpose the SD card slot for getting access to the UART0 serial
480 console. Primarily useful only for low level u-boot debugging on
481 tablets, where normal UART0 is difficult to access and requires
482 device disassembly and/or soldering. As the SD card can't be used
483 at the same time, the system can be only booted in the FEL mode.
484 Only enable this if you really know what you are doing.
485
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200486config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900487 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200488 default n
489 ---help---
490 Set this to enable various workarounds for old kernels, this results in
491 sub-optimal settings for newer kernels, only enable if needed.
492
Mylène Josserand147c6062017-04-02 12:59:10 +0200493config MACPWR
494 string "MAC power pin"
495 default ""
496 help
497 Set the pin used to power the MAC. This takes a string in the format
498 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
499
Hans de Goede7412ef82014-10-02 20:29:26 +0200500config MMC0_CD_PIN
501 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000502 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200503 default ""
504 ---help---
505 Set the card detect pin for mmc0, leave empty to not use cd. This
506 takes a string in the format understood by sunxi_name_to_gpio, e.g.
507 PH1 for pin 1 of port H.
508
509config MMC1_CD_PIN
510 string "Card detect pin for mmc1"
511 default ""
512 ---help---
513 See MMC0_CD_PIN help text.
514
515config MMC2_CD_PIN
516 string "Card detect pin for mmc2"
517 default ""
518 ---help---
519 See MMC0_CD_PIN help text.
520
521config MMC3_CD_PIN
522 string "Card detect pin for mmc3"
523 default ""
524 ---help---
525 See MMC0_CD_PIN help text.
526
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100527config MMC1_PINS
528 string "Pins for mmc1"
529 default ""
530 ---help---
531 Set the pins used for mmc1, when applicable. This takes a string in the
532 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
533
534config MMC2_PINS
535 string "Pins for mmc2"
536 default ""
537 ---help---
538 See MMC1_PINS help text.
539
540config MMC3_PINS
541 string "Pins for mmc3"
542 default ""
543 ---help---
544 See MMC1_PINS help text.
545
Hans de Goedeaf593e42014-10-02 20:43:50 +0200546config MMC_SUNXI_SLOT_EXTRA
547 int "mmc extra slot number"
548 default -1
549 ---help---
550 sunxi builds always enable mmc0, some boards also have a second sdcard
551 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
552 support for this.
553
Hans de Goede99c9fb02016-04-01 22:39:26 +0200554config INITIAL_USB_SCAN_DELAY
555 int "delay initial usb scan by x ms to allow builtin devices to init"
556 default 0
557 ---help---
558 Some boards have on board usb devices which need longer than the
559 USB spec's 1 second to connect from board powerup. Set this config
560 option to a non 0 value to add an extra delay before the first usb
561 bus scan.
562
Hans de Goedee7b852a2015-01-07 15:26:06 +0100563config USB0_VBUS_PIN
564 string "Vbus enable pin for usb0 (otg)"
565 default ""
566 ---help---
567 Set the Vbus enable pin for usb0 (otg). This takes a string in the
568 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
569
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100570config USB0_VBUS_DET
571 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100572 default ""
573 ---help---
574 Set the Vbus detect pin for usb0 (otg). This takes a string in the
575 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
576
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200577config USB0_ID_DET
578 string "ID detect pin for usb0 (otg)"
579 default ""
580 ---help---
581 Set the ID detect pin for usb0 (otg). This takes a string in the
582 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
583
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100584config USB1_VBUS_PIN
585 string "Vbus enable pin for usb1 (ehci0)"
586 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100587 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100588 ---help---
589 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
590 a string in the format understood by sunxi_name_to_gpio, e.g.
591 PH1 for pin 1 of port H.
592
593config USB2_VBUS_PIN
594 string "Vbus enable pin for usb2 (ehci1)"
595 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100596 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100597 ---help---
598 See USB1_VBUS_PIN help text.
599
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100600config USB3_VBUS_PIN
601 string "Vbus enable pin for usb3 (ehci2)"
602 default ""
603 ---help---
604 See USB1_VBUS_PIN help text.
605
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200606config I2C0_ENABLE
607 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800608 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200609 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200610 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200611 ---help---
612 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
613 its clock and setting up the bus. This is especially useful on devices
614 with slaves connected to the bus or with pins exposed through e.g. an
615 expansion port/header.
616
617config I2C1_ENABLE
618 bool "Enable I2C/TWI controller 1"
619 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200620 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200621 ---help---
622 See I2C0_ENABLE help text.
623
624config I2C2_ENABLE
625 bool "Enable I2C/TWI controller 2"
626 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200627 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200628 ---help---
629 See I2C0_ENABLE help text.
630
631if MACH_SUN6I || MACH_SUN7I
632config I2C3_ENABLE
633 bool "Enable I2C/TWI controller 3"
634 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200635 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200636 ---help---
637 See I2C0_ENABLE help text.
638endif
639
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100640if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100641config R_I2C_ENABLE
642 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100643 # This is used for the pmic on H3
644 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200645 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100646 ---help---
647 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100648endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100649
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200650if MACH_SUN7I
651config I2C4_ENABLE
652 bool "Enable I2C/TWI controller 4"
653 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200654 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200655 ---help---
656 See I2C0_ENABLE help text.
657endif
658
Hans de Goede3ae1d132015-04-25 17:25:14 +0200659config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900660 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200661 default n
662 ---help---
663 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
664
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800665config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900666 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800667 depends on !MACH_SUN8I_A83T
668 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800669 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800670 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800671 depends on !MACH_SUN9I
672 depends on !MACH_SUN50I
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800673 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800674 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200675 default y
676 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100677 Say Y here to add support for using a cfb console on the HDMI, LCD
678 or VGA output found on most sunxi devices. See doc/README.video for
679 info on how to select the video output and mode.
680
Hans de Goedee9544592014-12-23 23:04:35 +0100681config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900682 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800683 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100684 default y
685 ---help---
686 Say Y here to add support for outputting video over HDMI.
687
Hans de Goede260f5202014-12-25 13:58:06 +0100688config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900689 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800690 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100691 default n
692 ---help---
693 Say Y here to add support for outputting video over VGA.
694
Hans de Goedeac1633c2014-12-24 12:17:07 +0100695config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900696 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800697 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100698 default n
699 ---help---
700 Say Y here to add support for external DACs connected to the parallel
701 LCD interface driving a VGA connector, such as found on the
702 Olimex A13 boards.
703
Hans de Goede18366f72015-01-25 15:33:07 +0100704config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900705 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100706 depends on VIDEO_VGA_VIA_LCD
707 default n
708 ---help---
709 Say Y here if you've a board which uses opendrain drivers for the vga
710 hsync and vsync signals. Opendrain drivers cannot generate steep enough
711 positive edges for a stable video output, so on boards with opendrain
712 drivers the sync signals must always be active high.
713
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800714config VIDEO_VGA_EXTERNAL_DAC_EN
715 string "LCD panel power enable pin"
716 depends on VIDEO_VGA_VIA_LCD
717 default ""
718 ---help---
719 Set the enable pin for the external VGA DAC. This takes a string in the
720 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
721
Hans de Goedec06e00e2015-08-03 19:20:26 +0200722config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900723 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800724 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200725 default n
726 ---help---
727 Say Y here to add support for outputting composite video.
728
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100729config VIDEO_LCD_MODE
730 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800731 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100732 default ""
733 ---help---
734 LCD panel timing details string, leave empty if there is no LCD panel.
735 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
736 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200737 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100738
Hans de Goede481b6642015-01-13 13:21:46 +0100739config VIDEO_LCD_DCLK_PHASE
740 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700741 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100742 default 1
743 ---help---
744 Select LCD panel display clock phase shift, range 0-3.
745
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100746config VIDEO_LCD_POWER
747 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800748 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100749 default ""
750 ---help---
751 Set the power enable pin for the LCD panel. This takes a string in the
752 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
753
Hans de Goedece9e3322015-02-16 17:26:41 +0100754config VIDEO_LCD_RESET
755 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800756 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100757 default ""
758 ---help---
759 Set the reset pin for the LCD panel. This takes a string in the format
760 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
761
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100762config VIDEO_LCD_BL_EN
763 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800764 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100765 default ""
766 ---help---
767 Set the backlight enable pin for the LCD panel. This takes a string in the
768 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
769 port H.
770
771config VIDEO_LCD_BL_PWM
772 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800773 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100774 default ""
775 ---help---
776 Set the backlight pwm pin for the LCD panel. This takes a string in the
777 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200778
Hans de Goede2d5d3022015-01-22 21:02:42 +0100779config VIDEO_LCD_BL_PWM_ACTIVE_LOW
780 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800781 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100782 default y
783 ---help---
784 Set this if the backlight pwm output is active low.
785
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100786config VIDEO_LCD_PANEL_I2C
787 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800788 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100789 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200790 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100791 ---help---
792 Say y here if the LCD panel needs to be configured via i2c. This
793 will add a bitbang i2c controller using gpios to talk to the LCD.
794
795config VIDEO_LCD_PANEL_I2C_SDA
796 string "LCD panel i2c interface SDA pin"
797 depends on VIDEO_LCD_PANEL_I2C
798 default "PG12"
799 ---help---
800 Set the SDA pin for the LCD i2c interface. This takes a string in the
801 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
802
803config VIDEO_LCD_PANEL_I2C_SCL
804 string "LCD panel i2c interface SCL pin"
805 depends on VIDEO_LCD_PANEL_I2C
806 default "PG10"
807 ---help---
808 Set the SCL pin for the LCD i2c interface. This takes a string in the
809 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
810
Hans de Goede797a0f52015-01-01 22:04:34 +0100811
812# Note only one of these may be selected at a time! But hidden choices are
813# not supported by Kconfig
814config VIDEO_LCD_IF_PARALLEL
815 bool
816
817config VIDEO_LCD_IF_LVDS
818 bool
819
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200820config SUNXI_DE2
821 bool
822 default n
823
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200824config VIDEO_DE2
825 bool "Display Engine 2 video driver"
826 depends on SUNXI_DE2
827 select DM_VIDEO
828 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800829 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200830 default y
831 ---help---
832 Say y here if you want to build DE2 video driver which is present on
833 newer SoCs. Currently only HDMI output is supported.
834
Hans de Goede797a0f52015-01-01 22:04:34 +0100835
836choice
837 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800838 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100839 ---help---
840 Select which type of LCD panel to support.
841
842config VIDEO_LCD_PANEL_PARALLEL
843 bool "Generic parallel interface LCD panel"
844 select VIDEO_LCD_IF_PARALLEL
845
846config VIDEO_LCD_PANEL_LVDS
847 bool "Generic lvds interface LCD panel"
848 select VIDEO_LCD_IF_LVDS
849
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200850config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
851 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
852 select VIDEO_LCD_SSD2828
853 select VIDEO_LCD_IF_PARALLEL
854 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200855 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
856
857config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
858 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
859 select VIDEO_LCD_ANX9804
860 select VIDEO_LCD_IF_PARALLEL
861 select VIDEO_LCD_PANEL_I2C
862 ---help---
863 Select this for eDP LCD panels with 4 lanes running at 1.62G,
864 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200865
Hans de Goede743fb9552015-01-20 09:23:36 +0100866config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
867 bool "Hitachi tx18d42vm LCD panel"
868 select VIDEO_LCD_HITACHI_TX18D42VM
869 select VIDEO_LCD_IF_LVDS
870 ---help---
871 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
872
Hans de Goede613dade2015-02-16 17:49:47 +0100873config VIDEO_LCD_TL059WV5C0
874 bool "tl059wv5c0 LCD panel"
875 select VIDEO_LCD_PANEL_I2C
876 select VIDEO_LCD_IF_PARALLEL
877 ---help---
878 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
879 Aigo M60/M608/M606 tablets.
880
Hans de Goede797a0f52015-01-01 22:04:34 +0100881endchoice
882
Mylène Josserand628426a2017-04-02 12:59:09 +0200883config SATAPWR
884 string "SATA power pin"
885 default ""
886 help
887 Set the pins used to power the SATA. This takes a string in the
888 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
889 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100890
Hans de Goedebf880fe2015-01-25 12:10:48 +0100891config GMAC_TX_DELAY
892 int "GMAC Transmit Clock Delay Chain"
893 default 0
894 ---help---
895 Set the GMAC Transmit Clock Delay Chain value.
896
Hans de Goede66ab79d2015-09-13 13:02:48 +0200897config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800898 default 0x4fe00000 if MACH_SUN4I
899 default 0x4fe00000 if MACH_SUN5I
900 default 0x4fe00000 if MACH_SUN6I
901 default 0x4fe00000 if MACH_SUN7I
902 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200903 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800904 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200905
Jagan Teki4e159f82018-02-06 22:42:56 +0530906config SPL_SPI_SUNXI
907 bool "Support for SPI Flash on Allwinner SoCs in SPL"
908 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
909 help
910 Enable support for SPI Flash. This option allows SPL to read from
911 sunxi SPI Flash. It uses the same method as the boot ROM, so does
912 not need any extra configuration.
913
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900914endif