Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 1 | if ARCH_SUNXI |
| 2 | |
Philipp Tomsich | 2d6a0cc | 2017-08-03 23:23:55 +0200 | [diff] [blame] | 3 | config SPL_LDSCRIPT |
| 4 | default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64 |
| 5 | |
Siva Durga Prasad Paladugu | 809438d | 2016-07-29 15:31:47 +0530 | [diff] [blame] | 6 | config IDENT_STRING |
| 7 | default " Allwinner Technology" |
| 8 | |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame^] | 9 | config DRAM_SUN4I |
| 10 | bool |
| 11 | help |
| 12 | Select this dram controller driver for Sun4/5/7i platforms, |
| 13 | like A10/A13/A20. |
| 14 | |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 15 | config DRAM_SUN6I |
| 16 | bool |
| 17 | help |
| 18 | Select this dram controller driver for Sun6i platforms, |
| 19 | like A31/A31s. |
| 20 | |
Jagan Teki | 59ea287 | 2018-01-11 13:21:58 +0530 | [diff] [blame] | 21 | config SUN6I_P2WI |
| 22 | bool "Allwinner sun6i internal P2WI controller" |
| 23 | help |
| 24 | If you say yes to this option, support will be included for the |
| 25 | P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi |
| 26 | SOCs. |
| 27 | The P2WI looks like an SMBus controller (which supports only byte |
| 28 | accesses), except that it only supports one slave device. |
| 29 | This interface is used to connect to specific PMIC devices (like the |
| 30 | AXP221). |
| 31 | |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 32 | config SUN6I_PRCM |
| 33 | bool |
| 34 | help |
| 35 | Support for the PRCM (Power/Reset/Clock Management) unit available |
| 36 | in A31 SoC. |
| 37 | |
Jagan Teki | feb2927 | 2018-02-14 22:28:30 +0530 | [diff] [blame] | 38 | config AXP_PMIC_BUS |
| 39 | bool "Sunxi AXP PMIC bus access helpers" |
| 40 | help |
| 41 | Select this PMIC bus access helpers for Sunxi platform PRCM or other |
| 42 | AXP family PMIC devices. |
| 43 | |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 44 | config SUN8I_RSB |
| 45 | bool "Allwinner sunXi Reduced Serial Bus Driver" |
| 46 | help |
| 47 | Say y here to enable support for Allwinner's Reduced Serial Bus |
| 48 | (RSB) support. This controller is responsible for communicating |
| 49 | with various RSB based devices, such as AXP223, AXP8XX PMICs, |
| 50 | and AC100/AC200 ICs. |
| 51 | |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 52 | config SUNXI_HIGH_SRAM |
| 53 | bool |
| 54 | default n |
| 55 | ---help--- |
| 56 | Older Allwinner SoCs have their mask boot ROM mapped just below 4GB, |
| 57 | with the first SRAM region being located at address 0. |
| 58 | Some newer SoCs map the boot ROM at address 0 instead and move the |
| 59 | SRAM to 64KB, just behind the mask ROM. |
| 60 | Chips using the latter setup are supposed to select this option to |
| 61 | adjust the addresses accordingly. |
| 62 | |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 63 | # Note only one of these may be selected at a time! But hidden choices are |
| 64 | # not supported by Kconfig |
| 65 | config SUNXI_GEN_SUN4I |
| 66 | bool |
| 67 | ---help--- |
| 68 | Select this for sunxi SoCs which have resets and clocks set up |
| 69 | as the original A10 (mach-sun4i). |
| 70 | |
| 71 | config SUNXI_GEN_SUN6I |
| 72 | bool |
| 73 | ---help--- |
| 74 | Select this for sunxi SoCs which have sun6i like periphery, like |
| 75 | separate ahb reset control registers, custom pmic bus, new style |
| 76 | watchdog, etc. |
| 77 | |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 78 | config SUNXI_DRAM_DW |
| 79 | bool |
| 80 | ---help--- |
| 81 | Select this for sunxi SoCs which uses a DRAM controller like the |
| 82 | DesignWare controller used in H3, mainly SoCs after H3, which do |
| 83 | not have official open-source DRAM initialization code, but can |
| 84 | use modified H3 DRAM initialization code. |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 85 | |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 86 | if SUNXI_DRAM_DW |
| 87 | config SUNXI_DRAM_DW_16BIT |
| 88 | bool |
| 89 | ---help--- |
| 90 | Select this for sunxi SoCs with DesignWare DRAM controller and |
| 91 | have only 16-bit memory buswidth. |
| 92 | |
| 93 | config SUNXI_DRAM_DW_32BIT |
| 94 | bool |
| 95 | ---help--- |
| 96 | Select this for sunxi SoCs with DesignWare DRAM controller with |
| 97 | 32-bit memory buswidth. |
| 98 | endif |
| 99 | |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 100 | config MACH_SUNXI_H3_H5 |
| 101 | bool |
Jernej Skrabec | 09e6f16 | 2017-04-27 00:03:37 +0200 | [diff] [blame] | 102 | select DM_I2C |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 103 | select SUNXI_DE2 |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 104 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 105 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 106 | select SUNXI_GEN_SUN6I |
| 107 | select SUPPORT_SPL |
| 108 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 109 | choice |
| 110 | prompt "Sunxi SoC Variant" |
Hans de Goede | b05a648 | 2016-06-12 11:57:07 +0200 | [diff] [blame] | 111 | optional |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 112 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 113 | config MACH_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 114 | bool "sun4i (Allwinner A10)" |
| 115 | select CPU_V7 |
Andre Przywara | 4330eb9 | 2017-02-16 01:20:21 +0000 | [diff] [blame] | 116 | select ARM_CORTEX_CPU_IS_UP |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame^] | 117 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 118 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 119 | select SUPPORT_SPL |
| 120 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 121 | config MACH_SUN5I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 122 | bool "sun5i (Allwinner A13)" |
| 123 | select CPU_V7 |
Andre Przywara | 4330eb9 | 2017-02-16 01:20:21 +0000 | [diff] [blame] | 124 | select ARM_CORTEX_CPU_IS_UP |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame^] | 125 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 126 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 127 | select SUPPORT_SPL |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 128 | imply CONS_INDEX_2 if !DM_SERIAL |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 129 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 130 | config MACH_SUN6I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 131 | bool "sun6i (Allwinner A31)" |
| 132 | select CPU_V7 |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 133 | select CPU_V7_HAS_NONSEC |
| 134 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 135 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 136 | select DRAM_SUN6I |
Jagan Teki | 59ea287 | 2018-01-11 13:21:58 +0530 | [diff] [blame] | 137 | select SUN6I_P2WI |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 138 | select SUN6I_PRCM |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 139 | select SUNXI_GEN_SUN6I |
Hans de Goede | a5403b9 | 2014-10-25 20:18:10 +0200 | [diff] [blame] | 140 | select SUPPORT_SPL |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 141 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 142 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 143 | config MACH_SUN7I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 144 | bool "sun7i (Allwinner A20)" |
| 145 | select CPU_V7 |
Hans de Goede | 8543735 | 2014-11-14 09:34:30 +0100 | [diff] [blame] | 146 | select CPU_V7_HAS_NONSEC |
| 147 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 148 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame^] | 149 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 150 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 151 | select SUPPORT_SPL |
Hans de Goede | a563638 | 2014-10-24 20:12:04 +0200 | [diff] [blame] | 152 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 153 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 154 | config MACH_SUN8I_A23 |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 155 | bool "sun8i (Allwinner A23)" |
| 156 | select CPU_V7 |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 157 | select CPU_V7_HAS_NONSEC |
| 158 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 159 | select ARCH_SUPPORT_PSCI |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 160 | select SUNXI_GEN_SUN6I |
Hans de Goede | 966d239 | 2014-12-07 14:34:27 +0100 | [diff] [blame] | 161 | select SUPPORT_SPL |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 162 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 163 | imply CONS_INDEX_5 if !DM_SERIAL |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 164 | |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 165 | config MACH_SUN8I_A33 |
| 166 | bool "sun8i (Allwinner A33)" |
| 167 | select CPU_V7 |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 168 | select CPU_V7_HAS_NONSEC |
| 169 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 170 | select ARCH_SUPPORT_PSCI |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 171 | select SUNXI_GEN_SUN6I |
| 172 | select SUPPORT_SPL |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 173 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 174 | imply CONS_INDEX_5 if !DM_SERIAL |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 175 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 176 | config MACH_SUN8I_A83T |
| 177 | bool "sun8i (Allwinner A83T)" |
| 178 | select CPU_V7 |
| 179 | select SUNXI_GEN_SUN6I |
Maxime Ripard | 4799a1a | 2017-08-23 12:03:42 +0200 | [diff] [blame] | 180 | select MMC_SUNXI_HAS_NEW_MODE |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 181 | select SUPPORT_SPL |
| 182 | |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 183 | config MACH_SUN8I_H3 |
| 184 | bool "sun8i (Allwinner H3)" |
| 185 | select CPU_V7 |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 186 | select CPU_V7_HAS_NONSEC |
| 187 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 188 | select ARCH_SUPPORT_PSCI |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 189 | select MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 190 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 191 | |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 192 | config MACH_SUN8I_R40 |
| 193 | bool "sun8i (Allwinner R40)" |
| 194 | select CPU_V7 |
Chen-Yu Tsai | b1a1fda | 2017-03-01 11:03:15 +0800 | [diff] [blame] | 195 | select CPU_V7_HAS_NONSEC |
| 196 | select CPU_V7_HAS_VIRT |
| 197 | select ARCH_SUPPORT_PSCI |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 198 | select SUNXI_GEN_SUN6I |
Chen-Yu Tsai | 2d5826c | 2016-12-02 16:09:49 +0800 | [diff] [blame] | 199 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 200 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 201 | select SUNXI_DRAM_DW_32BIT |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 202 | |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 203 | config MACH_SUN8I_V3S |
| 204 | bool "sun8i (Allwinner V3s)" |
| 205 | select CPU_V7 |
| 206 | select CPU_V7_HAS_NONSEC |
| 207 | select CPU_V7_HAS_VIRT |
| 208 | select ARCH_SUPPORT_PSCI |
| 209 | select SUNXI_GEN_SUN6I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 210 | select SUNXI_DRAM_DW |
| 211 | select SUNXI_DRAM_DW_16BIT |
| 212 | select SUPPORT_SPL |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 213 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
| 214 | |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 215 | config MACH_SUN9I |
| 216 | bool "sun9i (Allwinner A80)" |
| 217 | select CPU_V7 |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 218 | select SUN6I_PRCM |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 219 | select SUNXI_HIGH_SRAM |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 220 | select SUNXI_GEN_SUN6I |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 221 | select SUN8I_RSB |
Philipp Tomsich | 470626e | 2016-10-28 18:21:32 +0800 | [diff] [blame] | 222 | select SUPPORT_SPL |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 223 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 224 | config MACH_SUN50I |
| 225 | bool "sun50i (Allwinner A64)" |
| 226 | select ARM64 |
Jernej Skrabec | 09e6f16 | 2017-04-27 00:03:37 +0200 | [diff] [blame] | 227 | select DM_I2C |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 228 | select SUNXI_DE2 |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 229 | select SUNXI_GEN_SUN6I |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 230 | select SUNXI_HIGH_SRAM |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 231 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 232 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 233 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 234 | select FIT |
| 235 | select SPL_LOAD_FIT |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 236 | |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 237 | config MACH_SUN50I_H5 |
| 238 | bool "sun50i (Allwinner H5)" |
| 239 | select ARM64 |
| 240 | select MACH_SUNXI_H3_H5 |
| 241 | select SUNXI_HIGH_SRAM |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 242 | select FIT |
| 243 | select SPL_LOAD_FIT |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 244 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 245 | endchoice |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 246 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 247 | # The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33" |
| 248 | config MACH_SUN8I |
| 249 | bool |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 250 | select SUN8I_RSB |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 251 | select SUN6I_PRCM |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 252 | default y if MACH_SUN8I_A23 |
| 253 | default y if MACH_SUN8I_A33 |
| 254 | default y if MACH_SUN8I_A83T |
| 255 | default y if MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 256 | default y if MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 257 | default y if MACH_SUN8I_V3S |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 258 | |
Andre Przywara | 06893b6 | 2017-01-02 11:48:35 +0000 | [diff] [blame] | 259 | config RESERVE_ALLWINNER_BOOT0_HEADER |
| 260 | bool "reserve space for Allwinner boot0 header" |
| 261 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 262 | ---help--- |
| 263 | Prepend a 1536 byte (empty) header to the U-Boot image file, to be |
| 264 | filled with magic values post build. The Allwinner provided boot0 |
| 265 | blob relies on this information to load and execute U-Boot. |
| 266 | Only needed on 64-bit Allwinner boards so far when using boot0. |
| 267 | |
Andre Przywara | 46c3d99 | 2017-01-02 11:48:36 +0000 | [diff] [blame] | 268 | config ARM_BOOT_HOOK_RMR |
| 269 | bool |
| 270 | depends on ARM64 |
| 271 | default y |
| 272 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 273 | ---help--- |
| 274 | Insert some ARM32 code at the very beginning of the U-Boot binary |
| 275 | which uses an RMR register write to bring the core into AArch64 mode. |
| 276 | The very first instruction acts as a switch, since it's carefully |
| 277 | chosen to be a NOP in one mode and a branch in the other, so the |
| 278 | code would only be executed if not already in AArch64. |
| 279 | This allows both the SPL and the U-Boot proper to be entered in |
| 280 | either mode and switch to AArch64 if needed. |
| 281 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 282 | if SUNXI_DRAM_DW |
| 283 | config SUNXI_DRAM_DDR3 |
| 284 | bool |
| 285 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 286 | config SUNXI_DRAM_DDR2 |
| 287 | bool |
| 288 | |
Icenowy Zheng | 3c1b9f1 | 2017-06-03 17:10:23 +0800 | [diff] [blame] | 289 | config SUNXI_DRAM_LPDDR3 |
| 290 | bool |
| 291 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 292 | choice |
| 293 | prompt "DRAM Type and Timing" |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 294 | default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S |
| 295 | default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 296 | |
| 297 | config SUNXI_DRAM_DDR3_1333 |
| 298 | bool "DDR3 1333" |
| 299 | select SUNXI_DRAM_DDR3 |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 300 | depends on !MACH_SUN8I_V3S |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 301 | ---help--- |
| 302 | This option is the original only supported memory type, which suits |
| 303 | many H3/H5/A64 boards available now. |
| 304 | |
Icenowy Zheng | eb4766e | 2017-06-03 17:10:24 +0800 | [diff] [blame] | 305 | config SUNXI_DRAM_LPDDR3_STOCK |
| 306 | bool "LPDDR3 with Allwinner stock configuration" |
| 307 | select SUNXI_DRAM_LPDDR3 |
| 308 | ---help--- |
| 309 | This option is the LPDDR3 timing used by the stock boot0 by |
| 310 | Allwinner. |
| 311 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 312 | config SUNXI_DRAM_DDR2_V3S |
| 313 | bool "DDR2 found in V3s chip" |
| 314 | select SUNXI_DRAM_DDR2 |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 315 | depends on MACH_SUN8I_V3S |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 316 | ---help--- |
| 317 | This option is only for the DDR2 memory chip which is co-packaged in |
| 318 | Allwinner V3s SoC. |
| 319 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 320 | endchoice |
| 321 | endif |
| 322 | |
Vishnu Patekar | c49936f | 2016-01-12 01:20:58 +0800 | [diff] [blame] | 323 | config DRAM_TYPE |
| 324 | int "sunxi dram type" |
| 325 | depends on MACH_SUN8I_A83T |
| 326 | default 3 |
| 327 | ---help--- |
| 328 | Set the dram type, 3: DDR3, 7: LPDDR3 |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 329 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 330 | config DRAM_CLK |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 331 | int "sunxi dram clock speed" |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 332 | default 792 if MACH_SUN9I |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 333 | default 648 if MACH_SUN8I_R40 |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 334 | default 312 if MACH_SUN6I || MACH_SUN8I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 335 | default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \ |
| 336 | MACH_SUN8I_V3S |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 337 | default 672 if MACH_SUN50I |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 338 | ---help--- |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 339 | Set the dram clock speed, valid range 240 - 480 (prior to sun9i), |
| 340 | must be a multiple of 24. For the sun9i (A80), the tested values |
| 341 | (for DDR3-1600) are 312 to 792. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 342 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 343 | if MACH_SUN5I || MACH_SUN7I |
| 344 | config DRAM_MBUS_CLK |
| 345 | int "sunxi mbus clock speed" |
| 346 | default 300 |
| 347 | ---help--- |
| 348 | Set the mbus clock speed. The maximum on sun5i hardware is 300MHz. |
| 349 | |
| 350 | endif |
| 351 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 352 | config DRAM_ZQ |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 353 | int "sunxi dram zq value" |
| 354 | default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I |
| 355 | default 127 if MACH_SUN7I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 356 | default 14779 if MACH_SUN8I_V3S |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 357 | default 3881979 if MACH_SUN8I_R40 |
Chen-Yu Tsai | 47bb306 | 2016-10-28 18:21:36 +0800 | [diff] [blame] | 358 | default 4145117 if MACH_SUN9I |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 359 | default 3881915 if MACH_SUN50I |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 360 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 361 | Set the dram zq value. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 362 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 363 | config DRAM_ODT_EN |
| 364 | bool "sunxi dram odt enable" |
| 365 | default n if !MACH_SUN8I_A23 |
| 366 | default y if MACH_SUN8I_A23 |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 367 | default y if MACH_SUN8I_R40 |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 368 | default y if MACH_SUN50I |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 369 | ---help--- |
| 370 | Select this to enable dram odt (on die termination). |
| 371 | |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 372 | if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I |
| 373 | config DRAM_EMR1 |
| 374 | int "sunxi dram emr1 value" |
| 375 | default 0 if MACH_SUN4I |
| 376 | default 4 if MACH_SUN5I || MACH_SUN7I |
| 377 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 378 | Set the dram controller emr1 value. |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 379 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 380 | config DRAM_TPR3 |
| 381 | hex "sunxi dram tpr3 value" |
| 382 | default 0 |
| 383 | ---help--- |
| 384 | Set the dram controller tpr3 parameter. This parameter configures |
| 385 | the delay on the command lane and also phase shifts, which are |
| 386 | applied for sampling incoming read data. The default value 0 |
| 387 | means that no phase/delay adjustments are necessary. Properly |
| 388 | configuring this parameter increases reliability at high DRAM |
| 389 | clock speeds. |
| 390 | |
| 391 | config DRAM_DQS_GATING_DELAY |
| 392 | hex "sunxi dram dqs_gating_delay value" |
| 393 | default 0 |
| 394 | ---help--- |
| 395 | Set the dram controller dqs_gating_delay parmeter. Each byte |
| 396 | encodes the DQS gating delay for each byte lane. The delay |
| 397 | granularity is 1/4 cycle. For example, the value 0x05060606 |
| 398 | means that the delay is 5 quarter-cycles for one lane (1.25 |
| 399 | cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes. |
| 400 | The default value 0 means autodetection. The results of hardware |
| 401 | autodetection are not very reliable and depend on the chip |
| 402 | temperature (sometimes producing different results on cold start |
| 403 | and warm reboot). But the accuracy of hardware autodetection |
| 404 | is usually good enough, unless running at really high DRAM |
| 405 | clocks speeds (up to 600MHz). If unsure, keep as 0. |
| 406 | |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 407 | choice |
| 408 | prompt "sunxi dram timings" |
| 409 | default DRAM_TIMINGS_VENDOR_MAGIC |
| 410 | ---help--- |
| 411 | Select the timings of the DDR3 chips. |
| 412 | |
| 413 | config DRAM_TIMINGS_VENDOR_MAGIC |
| 414 | bool "Magic vendor timings from Android" |
| 415 | ---help--- |
| 416 | The same DRAM timings as in the Allwinner boot0 bootloader. |
| 417 | |
| 418 | config DRAM_TIMINGS_DDR3_1066F_1333H |
| 419 | bool "JEDEC DDR3-1333H with down binning to DDR3-1066F" |
| 420 | ---help--- |
| 421 | Use the timings of the standard JEDEC DDR3-1066F speed bin for |
| 422 | DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin |
| 423 | for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips |
| 424 | used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333 |
| 425 | or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm |
| 426 | that down binning to DDR3-1066F is supported (because DDR3-1066F |
| 427 | uses a bit faster timings than DDR3-1333H). |
| 428 | |
| 429 | config DRAM_TIMINGS_DDR3_800E_1066G_1333J |
| 430 | bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J" |
| 431 | ---help--- |
| 432 | Use the timings of the slowest possible JEDEC speed bin for the |
| 433 | selected DRAM_CLK. Depending on the DRAM_CLK value, it may be |
| 434 | DDR3-800E, DDR3-1066G or DDR3-1333J. |
| 435 | |
| 436 | endchoice |
| 437 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 438 | endif |
| 439 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 440 | if MACH_SUN8I_A23 |
| 441 | config DRAM_ODT_CORRECTION |
| 442 | int "sunxi dram odt correction value" |
| 443 | default 0 |
| 444 | ---help--- |
| 445 | Set the dram odt correction value (range -255 - 255). In allwinner |
| 446 | fex files, this option is found in bits 8-15 of the u32 odt_en variable |
| 447 | in the [dram] section. When bit 31 of the odt_en variable is set |
| 448 | then the correction is negative. Usually the value for this is 0. |
| 449 | endif |
| 450 | |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 451 | config SYS_CLK_FREQ |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 452 | default 1008000000 if MACH_SUN4I |
| 453 | default 1008000000 if MACH_SUN5I |
| 454 | default 1008000000 if MACH_SUN6I |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 455 | default 912000000 if MACH_SUN7I |
Icenowy Zheng | 2e915b4 | 2017-10-31 07:36:28 +0800 | [diff] [blame] | 456 | default 816000000 if MACH_SUN50I || MACH_SUN50I_H5 |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 457 | default 1008000000 if MACH_SUN8I |
| 458 | default 1008000000 if MACH_SUN9I |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 459 | |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 460 | config SYS_CONFIG_NAME |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 461 | default "sun4i" if MACH_SUN4I |
| 462 | default "sun5i" if MACH_SUN5I |
| 463 | default "sun6i" if MACH_SUN6I |
| 464 | default "sun7i" if MACH_SUN7I |
| 465 | default "sun8i" if MACH_SUN8I |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 466 | default "sun9i" if MACH_SUN9I |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 467 | default "sun50i" if MACH_SUN50I |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 468 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 469 | config SYS_BOARD |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 470 | default "sunxi" |
| 471 | |
| 472 | config SYS_SOC |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 473 | default "sunxi" |
| 474 | |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 475 | config UART0_PORT_F |
| 476 | bool "UART0 on MicroSD breakout board" |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 477 | default n |
| 478 | ---help--- |
| 479 | Repurpose the SD card slot for getting access to the UART0 serial |
| 480 | console. Primarily useful only for low level u-boot debugging on |
| 481 | tablets, where normal UART0 is difficult to access and requires |
| 482 | device disassembly and/or soldering. As the SD card can't be used |
| 483 | at the same time, the system can be only booted in the FEL mode. |
| 484 | Only enable this if you really know what you are doing. |
| 485 | |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 486 | config OLD_SUNXI_KERNEL_COMPAT |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 487 | bool "Enable workarounds for booting old kernels" |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 488 | default n |
| 489 | ---help--- |
| 490 | Set this to enable various workarounds for old kernels, this results in |
| 491 | sub-optimal settings for newer kernels, only enable if needed. |
| 492 | |
Mylène Josserand | 147c606 | 2017-04-02 12:59:10 +0200 | [diff] [blame] | 493 | config MACPWR |
| 494 | string "MAC power pin" |
| 495 | default "" |
| 496 | help |
| 497 | Set the pin used to power the MAC. This takes a string in the format |
| 498 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 499 | |
Hans de Goede | 7412ef8 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 500 | config MMC0_CD_PIN |
| 501 | string "Card detect pin for mmc0" |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 502 | default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I |
Hans de Goede | 7412ef8 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 503 | default "" |
| 504 | ---help--- |
| 505 | Set the card detect pin for mmc0, leave empty to not use cd. This |
| 506 | takes a string in the format understood by sunxi_name_to_gpio, e.g. |
| 507 | PH1 for pin 1 of port H. |
| 508 | |
| 509 | config MMC1_CD_PIN |
| 510 | string "Card detect pin for mmc1" |
| 511 | default "" |
| 512 | ---help--- |
| 513 | See MMC0_CD_PIN help text. |
| 514 | |
| 515 | config MMC2_CD_PIN |
| 516 | string "Card detect pin for mmc2" |
| 517 | default "" |
| 518 | ---help--- |
| 519 | See MMC0_CD_PIN help text. |
| 520 | |
| 521 | config MMC3_CD_PIN |
| 522 | string "Card detect pin for mmc3" |
| 523 | default "" |
| 524 | ---help--- |
| 525 | See MMC0_CD_PIN help text. |
| 526 | |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 527 | config MMC1_PINS |
| 528 | string "Pins for mmc1" |
| 529 | default "" |
| 530 | ---help--- |
| 531 | Set the pins used for mmc1, when applicable. This takes a string in the |
| 532 | format understood by sunxi_name_to_gpio_bank, e.g. PH for port H. |
| 533 | |
| 534 | config MMC2_PINS |
| 535 | string "Pins for mmc2" |
| 536 | default "" |
| 537 | ---help--- |
| 538 | See MMC1_PINS help text. |
| 539 | |
| 540 | config MMC3_PINS |
| 541 | string "Pins for mmc3" |
| 542 | default "" |
| 543 | ---help--- |
| 544 | See MMC1_PINS help text. |
| 545 | |
Hans de Goede | af593e4 | 2014-10-02 20:43:50 +0200 | [diff] [blame] | 546 | config MMC_SUNXI_SLOT_EXTRA |
| 547 | int "mmc extra slot number" |
| 548 | default -1 |
| 549 | ---help--- |
| 550 | sunxi builds always enable mmc0, some boards also have a second sdcard |
| 551 | slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable |
| 552 | support for this. |
| 553 | |
Hans de Goede | 99c9fb0 | 2016-04-01 22:39:26 +0200 | [diff] [blame] | 554 | config INITIAL_USB_SCAN_DELAY |
| 555 | int "delay initial usb scan by x ms to allow builtin devices to init" |
| 556 | default 0 |
| 557 | ---help--- |
| 558 | Some boards have on board usb devices which need longer than the |
| 559 | USB spec's 1 second to connect from board powerup. Set this config |
| 560 | option to a non 0 value to add an extra delay before the first usb |
| 561 | bus scan. |
| 562 | |
Hans de Goede | e7b852a | 2015-01-07 15:26:06 +0100 | [diff] [blame] | 563 | config USB0_VBUS_PIN |
| 564 | string "Vbus enable pin for usb0 (otg)" |
| 565 | default "" |
| 566 | ---help--- |
| 567 | Set the Vbus enable pin for usb0 (otg). This takes a string in the |
| 568 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 569 | |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 570 | config USB0_VBUS_DET |
| 571 | string "Vbus detect pin for usb0 (otg)" |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 572 | default "" |
| 573 | ---help--- |
| 574 | Set the Vbus detect pin for usb0 (otg). This takes a string in the |
| 575 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 576 | |
Hans de Goede | aadd97f | 2015-06-14 17:29:53 +0200 | [diff] [blame] | 577 | config USB0_ID_DET |
| 578 | string "ID detect pin for usb0 (otg)" |
| 579 | default "" |
| 580 | ---help--- |
| 581 | Set the ID detect pin for usb0 (otg). This takes a string in the |
| 582 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 583 | |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 584 | config USB1_VBUS_PIN |
| 585 | string "Vbus enable pin for usb1 (ehci0)" |
| 586 | default "PH6" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 587 | default "PH27" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 588 | ---help--- |
| 589 | Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes |
| 590 | a string in the format understood by sunxi_name_to_gpio, e.g. |
| 591 | PH1 for pin 1 of port H. |
| 592 | |
| 593 | config USB2_VBUS_PIN |
| 594 | string "Vbus enable pin for usb2 (ehci1)" |
| 595 | default "PH3" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 596 | default "PH24" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 597 | ---help--- |
| 598 | See USB1_VBUS_PIN help text. |
| 599 | |
Hans de Goede | a60c3fc | 2016-03-18 08:42:01 +0100 | [diff] [blame] | 600 | config USB3_VBUS_PIN |
| 601 | string "Vbus enable pin for usb3 (ehci2)" |
| 602 | default "" |
| 603 | ---help--- |
| 604 | See USB1_VBUS_PIN help text. |
| 605 | |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 606 | config I2C0_ENABLE |
| 607 | bool "Enable I2C/TWI controller 0" |
Chen-Yu Tsai | 478a3c5 | 2016-11-30 15:30:30 +0800 | [diff] [blame] | 608 | default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40 |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 609 | default n if MACH_SUN6I || MACH_SUN8I |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 610 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 611 | ---help--- |
| 612 | This allows enabling I2C/TWI controller 0 by muxing its pins, enabling |
| 613 | its clock and setting up the bus. This is especially useful on devices |
| 614 | with slaves connected to the bus or with pins exposed through e.g. an |
| 615 | expansion port/header. |
| 616 | |
| 617 | config I2C1_ENABLE |
| 618 | bool "Enable I2C/TWI controller 1" |
| 619 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 620 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 621 | ---help--- |
| 622 | See I2C0_ENABLE help text. |
| 623 | |
| 624 | config I2C2_ENABLE |
| 625 | bool "Enable I2C/TWI controller 2" |
| 626 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 627 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 628 | ---help--- |
| 629 | See I2C0_ENABLE help text. |
| 630 | |
| 631 | if MACH_SUN6I || MACH_SUN7I |
| 632 | config I2C3_ENABLE |
| 633 | bool "Enable I2C/TWI controller 3" |
| 634 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 635 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 636 | ---help--- |
| 637 | See I2C0_ENABLE help text. |
| 638 | endif |
| 639 | |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 640 | if SUNXI_GEN_SUN6I |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 641 | config R_I2C_ENABLE |
| 642 | bool "Enable the PRCM I2C/TWI controller" |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 643 | # This is used for the pmic on H3 |
| 644 | default y if SY8106A_POWER |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 645 | select CMD_I2C |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 646 | ---help--- |
| 647 | Set this to y to enable the I2C controller which is part of the PRCM. |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 648 | endif |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 649 | |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 650 | if MACH_SUN7I |
| 651 | config I2C4_ENABLE |
| 652 | bool "Enable I2C/TWI controller 4" |
| 653 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 654 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 655 | ---help--- |
| 656 | See I2C0_ENABLE help text. |
| 657 | endif |
| 658 | |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 659 | config AXP_GPIO |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 660 | bool "Enable support for gpio-s on axp PMICs" |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 661 | default n |
| 662 | ---help--- |
| 663 | Say Y here to enable support for the gpio pins of the axp PMIC ICs. |
| 664 | |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 665 | config VIDEO_SUNXI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 666 | bool "Enable graphical uboot console on HDMI, LCD or VGA" |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 667 | depends on !MACH_SUN8I_A83T |
| 668 | depends on !MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 669 | depends on !MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 670 | depends on !MACH_SUN8I_V3S |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 671 | depends on !MACH_SUN9I |
| 672 | depends on !MACH_SUN50I |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 673 | select VIDEO |
Icenowy Zheng | 60e4b8f | 2017-10-26 11:14:46 +0800 | [diff] [blame] | 674 | imply VIDEO_DT_SIMPLEFB |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 675 | default y |
| 676 | ---help--- |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 677 | Say Y here to add support for using a cfb console on the HDMI, LCD |
| 678 | or VGA output found on most sunxi devices. See doc/README.video for |
| 679 | info on how to select the video output and mode. |
| 680 | |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 681 | config VIDEO_HDMI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 682 | bool "HDMI output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 683 | depends on VIDEO_SUNXI && !MACH_SUN8I |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 684 | default y |
| 685 | ---help--- |
| 686 | Say Y here to add support for outputting video over HDMI. |
| 687 | |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 688 | config VIDEO_VGA |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 689 | bool "VGA output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 690 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I) |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 691 | default n |
| 692 | ---help--- |
| 693 | Say Y here to add support for outputting video over VGA. |
| 694 | |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 695 | config VIDEO_VGA_VIA_LCD |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 696 | bool "VGA via LCD controller support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 697 | depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I) |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 698 | default n |
| 699 | ---help--- |
| 700 | Say Y here to add support for external DACs connected to the parallel |
| 701 | LCD interface driving a VGA connector, such as found on the |
| 702 | Olimex A13 boards. |
| 703 | |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 704 | config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 705 | bool "Force sync active high for VGA via LCD controller support" |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 706 | depends on VIDEO_VGA_VIA_LCD |
| 707 | default n |
| 708 | ---help--- |
| 709 | Say Y here if you've a board which uses opendrain drivers for the vga |
| 710 | hsync and vsync signals. Opendrain drivers cannot generate steep enough |
| 711 | positive edges for a stable video output, so on boards with opendrain |
| 712 | drivers the sync signals must always be active high. |
| 713 | |
Chen-Yu Tsai | 9ed1952 | 2015-01-12 18:02:11 +0800 | [diff] [blame] | 714 | config VIDEO_VGA_EXTERNAL_DAC_EN |
| 715 | string "LCD panel power enable pin" |
| 716 | depends on VIDEO_VGA_VIA_LCD |
| 717 | default "" |
| 718 | ---help--- |
| 719 | Set the enable pin for the external VGA DAC. This takes a string in the |
| 720 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 721 | |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 722 | config VIDEO_COMPOSITE |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 723 | bool "Composite video output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 724 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I) |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 725 | default n |
| 726 | ---help--- |
| 727 | Say Y here to add support for outputting composite video. |
| 728 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 729 | config VIDEO_LCD_MODE |
| 730 | string "LCD panel timing details" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 731 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 732 | default "" |
| 733 | ---help--- |
| 734 | LCD panel timing details string, leave empty if there is no LCD panel. |
| 735 | This is in drivers/video/videomodes.c: video_get_params() format, e.g. |
| 736 | x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0 |
Hans de Goede | 924c893 | 2015-08-16 11:23:42 +0200 | [diff] [blame] | 737 | Also see: http://linux-sunxi.org/LCD |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 738 | |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 739 | config VIDEO_LCD_DCLK_PHASE |
| 740 | int "LCD panel display clock phase" |
Vasily Khoruzhick | 2f0b6e5 | 2017-10-26 21:51:52 -0700 | [diff] [blame] | 741 | depends on VIDEO_SUNXI || DM_VIDEO |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 742 | default 1 |
| 743 | ---help--- |
| 744 | Select LCD panel display clock phase shift, range 0-3. |
| 745 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 746 | config VIDEO_LCD_POWER |
| 747 | string "LCD panel power enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 748 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 749 | default "" |
| 750 | ---help--- |
| 751 | Set the power enable pin for the LCD panel. This takes a string in the |
| 752 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 753 | |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 754 | config VIDEO_LCD_RESET |
| 755 | string "LCD panel reset pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 756 | depends on VIDEO_SUNXI |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 757 | default "" |
| 758 | ---help--- |
| 759 | Set the reset pin for the LCD panel. This takes a string in the format |
| 760 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 761 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 762 | config VIDEO_LCD_BL_EN |
| 763 | string "LCD panel backlight enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 764 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 765 | default "" |
| 766 | ---help--- |
| 767 | Set the backlight enable pin for the LCD panel. This takes a string in the |
| 768 | the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 769 | port H. |
| 770 | |
| 771 | config VIDEO_LCD_BL_PWM |
| 772 | string "LCD panel backlight pwm pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 773 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 774 | default "" |
| 775 | ---help--- |
| 776 | Set the backlight pwm pin for the LCD panel. This takes a string in the |
| 777 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 778 | |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 779 | config VIDEO_LCD_BL_PWM_ACTIVE_LOW |
| 780 | bool "LCD panel backlight pwm is inverted" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 781 | depends on VIDEO_SUNXI |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 782 | default y |
| 783 | ---help--- |
| 784 | Set this if the backlight pwm output is active low. |
| 785 | |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 786 | config VIDEO_LCD_PANEL_I2C |
| 787 | bool "LCD panel needs to be configured via i2c" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 788 | depends on VIDEO_SUNXI |
Hans de Goede | 6de9f76 | 2015-03-07 12:00:02 +0100 | [diff] [blame] | 789 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 790 | select CMD_I2C |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 791 | ---help--- |
| 792 | Say y here if the LCD panel needs to be configured via i2c. This |
| 793 | will add a bitbang i2c controller using gpios to talk to the LCD. |
| 794 | |
| 795 | config VIDEO_LCD_PANEL_I2C_SDA |
| 796 | string "LCD panel i2c interface SDA pin" |
| 797 | depends on VIDEO_LCD_PANEL_I2C |
| 798 | default "PG12" |
| 799 | ---help--- |
| 800 | Set the SDA pin for the LCD i2c interface. This takes a string in the |
| 801 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 802 | |
| 803 | config VIDEO_LCD_PANEL_I2C_SCL |
| 804 | string "LCD panel i2c interface SCL pin" |
| 805 | depends on VIDEO_LCD_PANEL_I2C |
| 806 | default "PG10" |
| 807 | ---help--- |
| 808 | Set the SCL pin for the LCD i2c interface. This takes a string in the |
| 809 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 810 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 811 | |
| 812 | # Note only one of these may be selected at a time! But hidden choices are |
| 813 | # not supported by Kconfig |
| 814 | config VIDEO_LCD_IF_PARALLEL |
| 815 | bool |
| 816 | |
| 817 | config VIDEO_LCD_IF_LVDS |
| 818 | bool |
| 819 | |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 820 | config SUNXI_DE2 |
| 821 | bool |
| 822 | default n |
| 823 | |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 824 | config VIDEO_DE2 |
| 825 | bool "Display Engine 2 video driver" |
| 826 | depends on SUNXI_DE2 |
| 827 | select DM_VIDEO |
| 828 | select DISPLAY |
Icenowy Zheng | 82576de | 2017-10-26 11:14:47 +0800 | [diff] [blame] | 829 | imply VIDEO_DT_SIMPLEFB |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 830 | default y |
| 831 | ---help--- |
| 832 | Say y here if you want to build DE2 video driver which is present on |
| 833 | newer SoCs. Currently only HDMI output is supported. |
| 834 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 835 | |
| 836 | choice |
| 837 | prompt "LCD panel support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 838 | depends on VIDEO_SUNXI |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 839 | ---help--- |
| 840 | Select which type of LCD panel to support. |
| 841 | |
| 842 | config VIDEO_LCD_PANEL_PARALLEL |
| 843 | bool "Generic parallel interface LCD panel" |
| 844 | select VIDEO_LCD_IF_PARALLEL |
| 845 | |
| 846 | config VIDEO_LCD_PANEL_LVDS |
| 847 | bool "Generic lvds interface LCD panel" |
| 848 | select VIDEO_LCD_IF_LVDS |
| 849 | |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 850 | config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828 |
| 851 | bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip" |
| 852 | select VIDEO_LCD_SSD2828 |
| 853 | select VIDEO_LCD_IF_PARALLEL |
| 854 | ---help--- |
Hans de Goede | 91f1b82 | 2015-08-08 16:13:53 +0200 | [diff] [blame] | 855 | 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0 |
| 856 | |
| 857 | config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804 |
| 858 | bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip" |
| 859 | select VIDEO_LCD_ANX9804 |
| 860 | select VIDEO_LCD_IF_PARALLEL |
| 861 | select VIDEO_LCD_PANEL_I2C |
| 862 | ---help--- |
| 863 | Select this for eDP LCD panels with 4 lanes running at 1.62G, |
| 864 | connected via an ANX9804 bridge chip. |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 865 | |
Hans de Goede | 743fb955 | 2015-01-20 09:23:36 +0100 | [diff] [blame] | 866 | config VIDEO_LCD_PANEL_HITACHI_TX18D42VM |
| 867 | bool "Hitachi tx18d42vm LCD panel" |
| 868 | select VIDEO_LCD_HITACHI_TX18D42VM |
| 869 | select VIDEO_LCD_IF_LVDS |
| 870 | ---help--- |
| 871 | 7.85" 1024x768 Hitachi tx18d42vm LCD panel support |
| 872 | |
Hans de Goede | 613dade | 2015-02-16 17:49:47 +0100 | [diff] [blame] | 873 | config VIDEO_LCD_TL059WV5C0 |
| 874 | bool "tl059wv5c0 LCD panel" |
| 875 | select VIDEO_LCD_PANEL_I2C |
| 876 | select VIDEO_LCD_IF_PARALLEL |
| 877 | ---help--- |
| 878 | 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and |
| 879 | Aigo M60/M608/M606 tablets. |
| 880 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 881 | endchoice |
| 882 | |
Mylène Josserand | 628426a | 2017-04-02 12:59:09 +0200 | [diff] [blame] | 883 | config SATAPWR |
| 884 | string "SATA power pin" |
| 885 | default "" |
| 886 | help |
| 887 | Set the pins used to power the SATA. This takes a string in the |
| 888 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 889 | port H. |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 890 | |
Hans de Goede | bf880fe | 2015-01-25 12:10:48 +0100 | [diff] [blame] | 891 | config GMAC_TX_DELAY |
| 892 | int "GMAC Transmit Clock Delay Chain" |
| 893 | default 0 |
| 894 | ---help--- |
| 895 | Set the GMAC Transmit Clock Delay Chain value. |
| 896 | |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 897 | config SPL_STACK_R_ADDR |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 898 | default 0x4fe00000 if MACH_SUN4I |
| 899 | default 0x4fe00000 if MACH_SUN5I |
| 900 | default 0x4fe00000 if MACH_SUN6I |
| 901 | default 0x4fe00000 if MACH_SUN7I |
| 902 | default 0x4fe00000 if MACH_SUN8I |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 903 | default 0x2fe00000 if MACH_SUN9I |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 904 | default 0x4fe00000 if MACH_SUN50I |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 905 | |
Jagan Teki | 4e159f8 | 2018-02-06 22:42:56 +0530 | [diff] [blame] | 906 | config SPL_SPI_SUNXI |
| 907 | bool "Support for SPI Flash on Allwinner SoCs in SPL" |
| 908 | depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I |
| 909 | help |
| 910 | Enable support for SPI Flash. This option allows SPL to read from |
| 911 | sunxi SPI Flash. It uses the same method as the boot ROM, so does |
| 912 | not need any extra configuration. |
| 913 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 914 | endif |