blob: d9924f99db02e93a3f1f300ff523a6bbf38b2929 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki59ea2872018-01-11 13:21:58 +053091config SUN6I_P2WI
92 bool "Allwinner sun6i internal P2WI controller"
93 help
94 If you say yes to this option, support will be included for the
95 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
96 SOCs.
97 The P2WI looks like an SMBus controller (which supports only byte
98 accesses), except that it only supports one slave device.
99 This interface is used to connect to specific PMIC devices (like the
100 AXP221).
101
Jagan Teki932f5e02018-01-11 13:21:15 +0530102config SUN6I_PRCM
103 bool
104 help
105 Support for the PRCM (Power/Reset/Clock Management) unit available
106 in A31 SoC.
107
Jagan Tekifeb29272018-02-14 22:28:30 +0530108config AXP_PMIC_BUS
109 bool "Sunxi AXP PMIC bus access helpers"
110 help
111 Select this PMIC bus access helpers for Sunxi platform PRCM or other
112 AXP family PMIC devices.
113
Jagan Tekif35767b2018-01-11 13:23:52 +0530114config SUN8I_RSB
115 bool "Allwinner sunXi Reduced Serial Bus Driver"
116 help
117 Say y here to enable support for Allwinner's Reduced Serial Bus
118 (RSB) support. This controller is responsible for communicating
119 with various RSB based devices, such as AXP223, AXP8XX PMICs,
120 and AC100/AC200 ICs.
121
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800122config SUNXI_SRAM_ADDRESS
123 hex
124 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100125 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800126 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000127 ---help---
128 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
129 with the first SRAM region being located at address 0.
130 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800131 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000132
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100133config SUNXI_A64_TIMER_ERRATUM
134 bool
135
Hans de Goedef07872b2015-04-06 20:33:34 +0200136# Note only one of these may be selected at a time! But hidden choices are
137# not supported by Kconfig
138config SUNXI_GEN_SUN4I
139 bool
140 ---help---
141 Select this for sunxi SoCs which have resets and clocks set up
142 as the original A10 (mach-sun4i).
143
144config SUNXI_GEN_SUN6I
145 bool
146 ---help---
147 Select this for sunxi SoCs which have sun6i like periphery, like
148 separate ahb reset control registers, custom pmic bus, new style
149 watchdog, etc.
150
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100151config SUN50I_GEN_H6
152 bool
153 select FIT
154 select SPL_LOAD_FIT
155 select SUPPORT_SPL
156 ---help---
157 Select this for sunxi SoCs which have H6 like peripherals, clocks
158 and memory map.
159
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800160config SUNXI_DRAM_DW
161 bool
162 ---help---
163 Select this for sunxi SoCs which uses a DRAM controller like the
164 DesignWare controller used in H3, mainly SoCs after H3, which do
165 not have official open-source DRAM initialization code, but can
166 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200167
Icenowy Zhengb2607512017-06-03 17:10:16 +0800168if SUNXI_DRAM_DW
169config SUNXI_DRAM_DW_16BIT
170 bool
171 ---help---
172 Select this for sunxi SoCs with DesignWare DRAM controller and
173 have only 16-bit memory buswidth.
174
175config SUNXI_DRAM_DW_32BIT
176 bool
177 ---help---
178 Select this for sunxi SoCs with DesignWare DRAM controller with
179 32-bit memory buswidth.
180endif
181
Andre Przywara5fb97432017-02-16 01:20:27 +0000182config MACH_SUNXI_H3_H5
183 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200184 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530185 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200186 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800187 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800188 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000189 select SUNXI_GEN_SUN6I
190 select SUPPORT_SPL
191
Icenowy Zheng14170a42018-10-25 17:23:06 +0800192# TODO: try out A80's 8GiB DRAM space
193config SUNXI_DRAM_MAX_SIZE
194 hex
195 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
196 default 0x80000000
197
Ian Campbelld8e69e02014-10-24 21:20:44 +0100198choice
199 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200200 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100201
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100202config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530204 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000205 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530206 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530207 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200208 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100209 select SUPPORT_SPL
210
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100211config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100212 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530213 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000214 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530215 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530216 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200217 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100218 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500219 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100220
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100221config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530223 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800224 select CPU_V7_HAS_NONSEC
225 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900226 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530227 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530228 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530229 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530230 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200231 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200232 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800233 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100234
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100235config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100236 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530237 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100238 select CPU_V7_HAS_NONSEC
239 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900240 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530241 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530242 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200243 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100244 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200245 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100246
Hans de Goedef055ed62015-04-06 20:55:39 +0200247config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100248 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530249 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800250 select CPU_V7_HAS_NONSEC
251 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900252 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530253 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530254 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200255 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100256 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800257 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500258 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100259
Vishnu Patekar3702f142015-03-01 23:47:48 +0530260config MACH_SUN8I_A33
261 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530262 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800263 select CPU_V7_HAS_NONSEC
264 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900265 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530266 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530267 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530268 select SUNXI_GEN_SUN6I
269 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800270 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500271 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530272
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800273config MACH_SUN8I_A83T
274 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530275 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530276 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530277 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800278 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200279 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800280 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800281 select SUPPORT_SPL
282
Jens Kuskef9770722015-11-17 15:12:58 +0100283config MACH_SUN8I_H3
284 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530285 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800286 select CPU_V7_HAS_NONSEC
287 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900288 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000289 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800290 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100291
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800292config MACH_SUN8I_R40
293 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530294 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800295 select CPU_V7_HAS_NONSEC
296 select CPU_V7_HAS_VIRT
297 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800298 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800299 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800300 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800301 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000302 select PHY_SUN4I_USB
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800303
Icenowy Zheng52e61882017-04-08 15:30:12 +0800304config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800305 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530306 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800307 select CPU_V7_HAS_NONSEC
308 select CPU_V7_HAS_VIRT
309 select ARCH_SUPPORT_PSCI
310 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800311 select SUNXI_DRAM_DW
312 select SUNXI_DRAM_DW_16BIT
313 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800314 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
315
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100316config MACH_SUN9I
317 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530318 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530319 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530320 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100321 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530322 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800323 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800325config MACH_SUN50I
326 bool "sun50i (Allwinner A64)"
327 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530328 select SPI
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200329 select DM_I2C
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530330 select DM_SPI if SPI
331 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530332 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800333 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200334 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800335 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800336 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000337 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800338 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800339 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100340 select FIT
341 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100342 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800343
Andre Przywara5611a2d2017-02-16 01:20:28 +0000344config MACH_SUN50I_H5
345 bool "sun50i (Allwinner H5)"
346 select ARM64
347 select MACH_SUNXI_H3_H5
Andre Przywarad8362162017-04-26 01:32:48 +0100348 select FIT
349 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000350
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800351config MACH_SUN50I_H6
352 bool "sun50i (Allwinner H6)"
353 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100354 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800355 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100356 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800357
Ian Campbelld8e69e02014-10-24 21:20:44 +0100358endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800359
Hans de Goedef055ed62015-04-06 20:55:39 +0200360# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
361config MACH_SUN8I
362 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530363 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530364 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800365 default y if MACH_SUN8I_A23
366 default y if MACH_SUN8I_A33
367 default y if MACH_SUN8I_A83T
368 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800369 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800370 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200371
Andre Przywara06893b62017-01-02 11:48:35 +0000372config RESERVE_ALLWINNER_BOOT0_HEADER
373 bool "reserve space for Allwinner boot0 header"
374 select ENABLE_ARM_SOC_BOOT0_HOOK
375 ---help---
376 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
377 filled with magic values post build. The Allwinner provided boot0
378 blob relies on this information to load and execute U-Boot.
379 Only needed on 64-bit Allwinner boards so far when using boot0.
380
Andre Przywara46c3d992017-01-02 11:48:36 +0000381config ARM_BOOT_HOOK_RMR
382 bool
383 depends on ARM64
384 default y
385 select ENABLE_ARM_SOC_BOOT0_HOOK
386 ---help---
387 Insert some ARM32 code at the very beginning of the U-Boot binary
388 which uses an RMR register write to bring the core into AArch64 mode.
389 The very first instruction acts as a switch, since it's carefully
390 chosen to be a NOP in one mode and a branch in the other, so the
391 code would only be executed if not already in AArch64.
392 This allows both the SPL and the U-Boot proper to be entered in
393 either mode and switch to AArch64 if needed.
394
Andre Przywara1c7a7512019-07-15 02:27:06 +0100395if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800396config SUNXI_DRAM_DDR3
397 bool
398
Icenowy Zhenge270a582017-06-03 17:10:20 +0800399config SUNXI_DRAM_DDR2
400 bool
401
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800402config SUNXI_DRAM_LPDDR3
403 bool
404
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800405choice
406 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800407 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
408 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800409
410config SUNXI_DRAM_DDR3_1333
411 bool "DDR3 1333"
412 select SUNXI_DRAM_DDR3
413 ---help---
414 This option is the original only supported memory type, which suits
415 many H3/H5/A64 boards available now.
416
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800417config SUNXI_DRAM_LPDDR3_STOCK
418 bool "LPDDR3 with Allwinner stock configuration"
419 select SUNXI_DRAM_LPDDR3
420 ---help---
421 This option is the LPDDR3 timing used by the stock boot0 by
422 Allwinner.
423
Andre Przywara1c7a7512019-07-15 02:27:06 +0100424config SUNXI_DRAM_H6_LPDDR3
425 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
426 select SUNXI_DRAM_LPDDR3
427 depends on DRAM_SUN50I_H6
428 ---help---
429 This option is the LPDDR3 timing used by the stock boot0 by
430 Allwinner.
431
Andre Przywara75d38d02019-07-15 02:27:08 +0100432config SUNXI_DRAM_H6_DDR3_1333
433 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
434 select SUNXI_DRAM_DDR3
435 depends on DRAM_SUN50I_H6
436 ---help---
437 This option is the DDR3 timing used by the boot0 on H6 TV boxes
438 which use a DDR3-1333 timing.
439
Icenowy Zhenge270a582017-06-03 17:10:20 +0800440config SUNXI_DRAM_DDR2_V3S
441 bool "DDR2 found in V3s chip"
442 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800443 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800444 ---help---
445 This option is only for the DDR2 memory chip which is co-packaged in
446 Allwinner V3s SoC.
447
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800448endchoice
449endif
450
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800451config DRAM_TYPE
452 int "sunxi dram type"
453 depends on MACH_SUN8I_A83T
454 default 3
455 ---help---
456 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200457
Hans de Goede3aeaa282014-11-15 19:46:39 +0100458config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100459 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800460 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800461 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100462 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800463 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
464 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000465 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800466 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100467 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100468 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800469 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
470 must be a multiple of 24. For the sun9i (A80), the tested values
471 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100472
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200473if MACH_SUN5I || MACH_SUN7I
474config DRAM_MBUS_CLK
475 int "sunxi mbus clock speed"
476 default 300
477 ---help---
478 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
479
480endif
481
Hans de Goede3aeaa282014-11-15 19:46:39 +0100482config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100483 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100484 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100485 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100486 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100487 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800488 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100489 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800490 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000491 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100492 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100493 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100494
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200495config DRAM_ODT_EN
496 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200497 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100498 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800499 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000500 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800501 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100502 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200503 ---help---
504 Select this to enable dram odt (on die termination).
505
Hans de Goede59d9fc72015-01-17 14:24:55 +0100506if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
507config DRAM_EMR1
508 int "sunxi dram emr1 value"
509 default 0 if MACH_SUN4I
510 default 4 if MACH_SUN5I || MACH_SUN7I
511 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100512 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200513
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200514config DRAM_TPR3
515 hex "sunxi dram tpr3 value"
516 default 0
517 ---help---
518 Set the dram controller tpr3 parameter. This parameter configures
519 the delay on the command lane and also phase shifts, which are
520 applied for sampling incoming read data. The default value 0
521 means that no phase/delay adjustments are necessary. Properly
522 configuring this parameter increases reliability at high DRAM
523 clock speeds.
524
525config DRAM_DQS_GATING_DELAY
526 hex "sunxi dram dqs_gating_delay value"
527 default 0
528 ---help---
529 Set the dram controller dqs_gating_delay parmeter. Each byte
530 encodes the DQS gating delay for each byte lane. The delay
531 granularity is 1/4 cycle. For example, the value 0x05060606
532 means that the delay is 5 quarter-cycles for one lane (1.25
533 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
534 The default value 0 means autodetection. The results of hardware
535 autodetection are not very reliable and depend on the chip
536 temperature (sometimes producing different results on cold start
537 and warm reboot). But the accuracy of hardware autodetection
538 is usually good enough, unless running at really high DRAM
539 clocks speeds (up to 600MHz). If unsure, keep as 0.
540
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200541choice
542 prompt "sunxi dram timings"
543 default DRAM_TIMINGS_VENDOR_MAGIC
544 ---help---
545 Select the timings of the DDR3 chips.
546
547config DRAM_TIMINGS_VENDOR_MAGIC
548 bool "Magic vendor timings from Android"
549 ---help---
550 The same DRAM timings as in the Allwinner boot0 bootloader.
551
552config DRAM_TIMINGS_DDR3_1066F_1333H
553 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
554 ---help---
555 Use the timings of the standard JEDEC DDR3-1066F speed bin for
556 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
557 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
558 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
559 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
560 that down binning to DDR3-1066F is supported (because DDR3-1066F
561 uses a bit faster timings than DDR3-1333H).
562
563config DRAM_TIMINGS_DDR3_800E_1066G_1333J
564 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
565 ---help---
566 Use the timings of the slowest possible JEDEC speed bin for the
567 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
568 DDR3-800E, DDR3-1066G or DDR3-1333J.
569
570endchoice
571
Hans de Goede3aeaa282014-11-15 19:46:39 +0100572endif
573
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200574if MACH_SUN8I_A23
575config DRAM_ODT_CORRECTION
576 int "sunxi dram odt correction value"
577 default 0
578 ---help---
579 Set the dram odt correction value (range -255 - 255). In allwinner
580 fex files, this option is found in bits 8-15 of the u32 odt_en variable
581 in the [dram] section. When bit 31 of the odt_en variable is set
582 then the correction is negative. Usually the value for this is 0.
583endif
584
Iain Paton630df142015-03-28 10:26:38 +0000585config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800586 default 1008000000 if MACH_SUN4I
587 default 1008000000 if MACH_SUN5I
588 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000589 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800590 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800591 default 1008000000 if MACH_SUN8I
592 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800593 default 888000000 if MACH_SUN50I_H6
Iain Paton630df142015-03-28 10:26:38 +0000594
Maxime Ripard2c519412014-10-03 20:16:29 +0800595config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100596 default "sun4i" if MACH_SUN4I
597 default "sun5i" if MACH_SUN5I
598 default "sun6i" if MACH_SUN6I
599 default "sun7i" if MACH_SUN7I
600 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100601 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200602 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800603 default "sun50i" if MACH_SUN50I_H6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900604
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900605config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900606 default "sunxi"
607
608config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900609 default "sunxi"
610
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200611config UART0_PORT_F
612 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200613 default n
614 ---help---
615 Repurpose the SD card slot for getting access to the UART0 serial
616 console. Primarily useful only for low level u-boot debugging on
617 tablets, where normal UART0 is difficult to access and requires
618 device disassembly and/or soldering. As the SD card can't be used
619 at the same time, the system can be only booted in the FEL mode.
620 Only enable this if you really know what you are doing.
621
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200622config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900623 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200624 default n
625 ---help---
626 Set this to enable various workarounds for old kernels, this results in
627 sub-optimal settings for newer kernels, only enable if needed.
628
Mylène Josserand147c6062017-04-02 12:59:10 +0200629config MACPWR
630 string "MAC power pin"
631 default ""
632 help
633 Set the pin used to power the MAC. This takes a string in the format
634 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
635
Hans de Goede7412ef82014-10-02 20:29:26 +0200636config MMC0_CD_PIN
637 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000638 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200639 default ""
640 ---help---
641 Set the card detect pin for mmc0, leave empty to not use cd. This
642 takes a string in the format understood by sunxi_name_to_gpio, e.g.
643 PH1 for pin 1 of port H.
644
645config MMC1_CD_PIN
646 string "Card detect pin for mmc1"
647 default ""
648 ---help---
649 See MMC0_CD_PIN help text.
650
651config MMC2_CD_PIN
652 string "Card detect pin for mmc2"
653 default ""
654 ---help---
655 See MMC0_CD_PIN help text.
656
657config MMC3_CD_PIN
658 string "Card detect pin for mmc3"
659 default ""
660 ---help---
661 See MMC0_CD_PIN help text.
662
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100663config MMC1_PINS
664 string "Pins for mmc1"
665 default ""
666 ---help---
667 Set the pins used for mmc1, when applicable. This takes a string in the
668 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
669
670config MMC2_PINS
671 string "Pins for mmc2"
672 default ""
673 ---help---
674 See MMC1_PINS help text.
675
676config MMC3_PINS
677 string "Pins for mmc3"
678 default ""
679 ---help---
680 See MMC1_PINS help text.
681
Hans de Goedeaf593e42014-10-02 20:43:50 +0200682config MMC_SUNXI_SLOT_EXTRA
683 int "mmc extra slot number"
684 default -1
685 ---help---
686 sunxi builds always enable mmc0, some boards also have a second sdcard
687 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
688 support for this.
689
Hans de Goede99c9fb02016-04-01 22:39:26 +0200690config INITIAL_USB_SCAN_DELAY
691 int "delay initial usb scan by x ms to allow builtin devices to init"
692 default 0
693 ---help---
694 Some boards have on board usb devices which need longer than the
695 USB spec's 1 second to connect from board powerup. Set this config
696 option to a non 0 value to add an extra delay before the first usb
697 bus scan.
698
Hans de Goedee7b852a2015-01-07 15:26:06 +0100699config USB0_VBUS_PIN
700 string "Vbus enable pin for usb0 (otg)"
701 default ""
702 ---help---
703 Set the Vbus enable pin for usb0 (otg). This takes a string in the
704 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
705
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100706config USB0_VBUS_DET
707 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100708 default ""
709 ---help---
710 Set the Vbus detect pin for usb0 (otg). This takes a string in the
711 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
712
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200713config USB0_ID_DET
714 string "ID detect pin for usb0 (otg)"
715 default ""
716 ---help---
717 Set the ID detect pin for usb0 (otg). This takes a string in the
718 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
719
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100720config USB1_VBUS_PIN
721 string "Vbus enable pin for usb1 (ehci0)"
722 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100723 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100724 ---help---
725 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
726 a string in the format understood by sunxi_name_to_gpio, e.g.
727 PH1 for pin 1 of port H.
728
729config USB2_VBUS_PIN
730 string "Vbus enable pin for usb2 (ehci1)"
731 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100732 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100733 ---help---
734 See USB1_VBUS_PIN help text.
735
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100736config USB3_VBUS_PIN
737 string "Vbus enable pin for usb3 (ehci2)"
738 default ""
739 ---help---
740 See USB1_VBUS_PIN help text.
741
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200742config I2C0_ENABLE
743 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800744 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200745 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200746 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200747 ---help---
748 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
749 its clock and setting up the bus. This is especially useful on devices
750 with slaves connected to the bus or with pins exposed through e.g. an
751 expansion port/header.
752
753config I2C1_ENABLE
754 bool "Enable I2C/TWI controller 1"
755 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200756 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200757 ---help---
758 See I2C0_ENABLE help text.
759
760config I2C2_ENABLE
761 bool "Enable I2C/TWI controller 2"
762 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200763 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200764 ---help---
765 See I2C0_ENABLE help text.
766
767if MACH_SUN6I || MACH_SUN7I
768config I2C3_ENABLE
769 bool "Enable I2C/TWI controller 3"
770 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200771 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200772 ---help---
773 See I2C0_ENABLE help text.
774endif
775
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100776if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100777config R_I2C_ENABLE
778 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100779 # This is used for the pmic on H3
780 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200781 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100782 ---help---
783 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100784endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100785
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200786if MACH_SUN7I
787config I2C4_ENABLE
788 bool "Enable I2C/TWI controller 4"
789 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200790 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200791 ---help---
792 See I2C0_ENABLE help text.
793endif
794
Hans de Goede3ae1d132015-04-25 17:25:14 +0200795config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900796 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200797 default n
798 ---help---
799 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
800
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800801config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900802 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800803 depends on !MACH_SUN8I_A83T
804 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800805 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800806 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800807 depends on !MACH_SUN9I
808 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100809 depends on !SUN50I_GEN_H6
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800810 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800811 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200812 default y
813 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100814 Say Y here to add support for using a cfb console on the HDMI, LCD
815 or VGA output found on most sunxi devices. See doc/README.video for
816 info on how to select the video output and mode.
817
Hans de Goedee9544592014-12-23 23:04:35 +0100818config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900819 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800820 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100821 default y
822 ---help---
823 Say Y here to add support for outputting video over HDMI.
824
Hans de Goede260f5202014-12-25 13:58:06 +0100825config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900826 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800827 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100828 default n
829 ---help---
830 Say Y here to add support for outputting video over VGA.
831
Hans de Goedeac1633c2014-12-24 12:17:07 +0100832config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900833 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800834 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100835 default n
836 ---help---
837 Say Y here to add support for external DACs connected to the parallel
838 LCD interface driving a VGA connector, such as found on the
839 Olimex A13 boards.
840
Hans de Goede18366f72015-01-25 15:33:07 +0100841config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900842 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100843 depends on VIDEO_VGA_VIA_LCD
844 default n
845 ---help---
846 Say Y here if you've a board which uses opendrain drivers for the vga
847 hsync and vsync signals. Opendrain drivers cannot generate steep enough
848 positive edges for a stable video output, so on boards with opendrain
849 drivers the sync signals must always be active high.
850
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800851config VIDEO_VGA_EXTERNAL_DAC_EN
852 string "LCD panel power enable pin"
853 depends on VIDEO_VGA_VIA_LCD
854 default ""
855 ---help---
856 Set the enable pin for the external VGA DAC. This takes a string in the
857 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
858
Hans de Goedec06e00e2015-08-03 19:20:26 +0200859config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900860 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800861 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200862 default n
863 ---help---
864 Say Y here to add support for outputting composite video.
865
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100866config VIDEO_LCD_MODE
867 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800868 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100869 default ""
870 ---help---
871 LCD panel timing details string, leave empty if there is no LCD panel.
872 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
873 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200874 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100875
Hans de Goede481b6642015-01-13 13:21:46 +0100876config VIDEO_LCD_DCLK_PHASE
877 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700878 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100879 default 1
880 ---help---
881 Select LCD panel display clock phase shift, range 0-3.
882
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100883config VIDEO_LCD_POWER
884 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800885 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100886 default ""
887 ---help---
888 Set the power enable pin for the LCD panel. This takes a string in the
889 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
890
Hans de Goedece9e3322015-02-16 17:26:41 +0100891config VIDEO_LCD_RESET
892 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800893 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100894 default ""
895 ---help---
896 Set the reset pin for the LCD panel. This takes a string in the format
897 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
898
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100899config VIDEO_LCD_BL_EN
900 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800901 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100902 default ""
903 ---help---
904 Set the backlight enable pin for the LCD panel. This takes a string in the
905 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
906 port H.
907
908config VIDEO_LCD_BL_PWM
909 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800910 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100911 default ""
912 ---help---
913 Set the backlight pwm pin for the LCD panel. This takes a string in the
914 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200915
Hans de Goede2d5d3022015-01-22 21:02:42 +0100916config VIDEO_LCD_BL_PWM_ACTIVE_LOW
917 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800918 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100919 default y
920 ---help---
921 Set this if the backlight pwm output is active low.
922
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100923config VIDEO_LCD_PANEL_I2C
924 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800925 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100926 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200927 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100928 ---help---
929 Say y here if the LCD panel needs to be configured via i2c. This
930 will add a bitbang i2c controller using gpios to talk to the LCD.
931
932config VIDEO_LCD_PANEL_I2C_SDA
933 string "LCD panel i2c interface SDA pin"
934 depends on VIDEO_LCD_PANEL_I2C
935 default "PG12"
936 ---help---
937 Set the SDA pin for the LCD i2c interface. This takes a string in the
938 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
939
940config VIDEO_LCD_PANEL_I2C_SCL
941 string "LCD panel i2c interface SCL pin"
942 depends on VIDEO_LCD_PANEL_I2C
943 default "PG10"
944 ---help---
945 Set the SCL pin for the LCD i2c interface. This takes a string in the
946 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
947
Hans de Goede797a0f52015-01-01 22:04:34 +0100948
949# Note only one of these may be selected at a time! But hidden choices are
950# not supported by Kconfig
951config VIDEO_LCD_IF_PARALLEL
952 bool
953
954config VIDEO_LCD_IF_LVDS
955 bool
956
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200957config SUNXI_DE2
958 bool
959 default n
960
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200961config VIDEO_DE2
962 bool "Display Engine 2 video driver"
963 depends on SUNXI_DE2
964 select DM_VIDEO
965 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800966 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200967 default y
968 ---help---
969 Say y here if you want to build DE2 video driver which is present on
970 newer SoCs. Currently only HDMI output is supported.
971
Hans de Goede797a0f52015-01-01 22:04:34 +0100972
973choice
974 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800975 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100976 ---help---
977 Select which type of LCD panel to support.
978
979config VIDEO_LCD_PANEL_PARALLEL
980 bool "Generic parallel interface LCD panel"
981 select VIDEO_LCD_IF_PARALLEL
982
983config VIDEO_LCD_PANEL_LVDS
984 bool "Generic lvds interface LCD panel"
985 select VIDEO_LCD_IF_LVDS
986
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200987config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
988 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
989 select VIDEO_LCD_SSD2828
990 select VIDEO_LCD_IF_PARALLEL
991 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200992 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
993
994config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
995 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
996 select VIDEO_LCD_ANX9804
997 select VIDEO_LCD_IF_PARALLEL
998 select VIDEO_LCD_PANEL_I2C
999 ---help---
1000 Select this for eDP LCD panels with 4 lanes running at 1.62G,
1001 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +02001002
Hans de Goede743fb9552015-01-20 09:23:36 +01001003config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
1004 bool "Hitachi tx18d42vm LCD panel"
1005 select VIDEO_LCD_HITACHI_TX18D42VM
1006 select VIDEO_LCD_IF_LVDS
1007 ---help---
1008 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
1009
Hans de Goede613dade2015-02-16 17:49:47 +01001010config VIDEO_LCD_TL059WV5C0
1011 bool "tl059wv5c0 LCD panel"
1012 select VIDEO_LCD_PANEL_I2C
1013 select VIDEO_LCD_IF_PARALLEL
1014 ---help---
1015 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1016 Aigo M60/M608/M606 tablets.
1017
Hans de Goede797a0f52015-01-01 22:04:34 +01001018endchoice
1019
Mylène Josserand628426a2017-04-02 12:59:09 +02001020config SATAPWR
1021 string "SATA power pin"
1022 default ""
1023 help
1024 Set the pins used to power the SATA. This takes a string in the
1025 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1026 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001027
Hans de Goedebf880fe2015-01-25 12:10:48 +01001028config GMAC_TX_DELAY
1029 int "GMAC Transmit Clock Delay Chain"
1030 default 0
1031 ---help---
1032 Set the GMAC Transmit Clock Delay Chain value.
1033
Hans de Goede66ab79d2015-09-13 13:02:48 +02001034config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001035 default 0x4fe00000 if MACH_SUN4I
1036 default 0x4fe00000 if MACH_SUN5I
1037 default 0x4fe00000 if MACH_SUN6I
1038 default 0x4fe00000 if MACH_SUN7I
1039 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001040 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001041 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001042 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001043
Jagan Teki4e159f82018-02-06 22:42:56 +05301044config SPL_SPI_SUNXI
1045 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001046 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301047 help
1048 Enable support for SPI Flash. This option allows SPL to read from
1049 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1050 not need any extra configuration.
1051
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001052config PINE64_DT_SELECTION
1053 bool "Enable Pine64 device tree selection code"
1054 depends on MACH_SUN50I
1055 help
1056 The original Pine A64 and Pine A64+ are similar but different
1057 boards and can be differed by the DRAM size. Pine A64 has
1058 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1059 option, the device tree selection code specific to Pine64 which
1060 utilizes the DRAM size will be enabled.
1061
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001062config PINEPHONE_DT_SELECTION
1063 bool "Enable PinePhone device tree selection code"
1064 depends on MACH_SUN50I
1065 help
1066 Enable this option to automatically select the device tree for the
1067 correct PinePhone hardware revision during boot.
1068
Andre Heiderbf8c8102021-10-01 19:29:00 +01001069config BLUETOOTH_DT_DEVICE_FIXUP
1070 string "Fixup the Bluetooth controller address"
1071 default ""
1072 help
1073 This option specifies the DT compatible name of the Bluetooth
1074 controller for which to set the "local-bd-address" property.
1075 Set this option if your device ships with the Bluetooth controller
1076 default address.
1077 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1078 flipped elsewise.
1079
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001080endif