blob: da35cc87e8545a2087741d8978eff7fd0a80b768 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki59ea2872018-01-11 13:21:58 +053091config SUN6I_P2WI
92 bool "Allwinner sun6i internal P2WI controller"
93 help
94 If you say yes to this option, support will be included for the
95 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
96 SOCs.
97 The P2WI looks like an SMBus controller (which supports only byte
98 accesses), except that it only supports one slave device.
99 This interface is used to connect to specific PMIC devices (like the
100 AXP221).
101
Jagan Teki932f5e02018-01-11 13:21:15 +0530102config SUN6I_PRCM
103 bool
104 help
105 Support for the PRCM (Power/Reset/Clock Management) unit available
106 in A31 SoC.
107
Jagan Tekifeb29272018-02-14 22:28:30 +0530108config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500109 bool
Jagan Tekifeb29272018-02-14 22:28:30 +0530110 help
111 Select this PMIC bus access helpers for Sunxi platform PRCM or other
112 AXP family PMIC devices.
113
Jagan Tekif35767b2018-01-11 13:23:52 +0530114config SUN8I_RSB
115 bool "Allwinner sunXi Reduced Serial Bus Driver"
116 help
117 Say y here to enable support for Allwinner's Reduced Serial Bus
118 (RSB) support. This controller is responsible for communicating
119 with various RSB based devices, such as AXP223, AXP8XX PMICs,
120 and AC100/AC200 ICs.
121
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800122config SUNXI_SRAM_ADDRESS
123 hex
124 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100125 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800126 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000127 ---help---
128 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
129 with the first SRAM region being located at address 0.
130 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800131 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000132
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100133config SUNXI_A64_TIMER_ERRATUM
134 bool
135
Hans de Goedef07872b2015-04-06 20:33:34 +0200136# Note only one of these may be selected at a time! But hidden choices are
137# not supported by Kconfig
138config SUNXI_GEN_SUN4I
139 bool
140 ---help---
141 Select this for sunxi SoCs which have resets and clocks set up
142 as the original A10 (mach-sun4i).
143
144config SUNXI_GEN_SUN6I
145 bool
146 ---help---
147 Select this for sunxi SoCs which have sun6i like periphery, like
148 separate ahb reset control registers, custom pmic bus, new style
149 watchdog, etc.
150
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100151config SUN50I_GEN_H6
152 bool
153 select FIT
154 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100155 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100156 select SUPPORT_SPL
157 ---help---
158 Select this for sunxi SoCs which have H6 like peripherals, clocks
159 and memory map.
160
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800161config SUNXI_DRAM_DW
162 bool
163 ---help---
164 Select this for sunxi SoCs which uses a DRAM controller like the
165 DesignWare controller used in H3, mainly SoCs after H3, which do
166 not have official open-source DRAM initialization code, but can
167 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200168
Icenowy Zhengb2607512017-06-03 17:10:16 +0800169if SUNXI_DRAM_DW
170config SUNXI_DRAM_DW_16BIT
171 bool
172 ---help---
173 Select this for sunxi SoCs with DesignWare DRAM controller and
174 have only 16-bit memory buswidth.
175
176config SUNXI_DRAM_DW_32BIT
177 bool
178 ---help---
179 Select this for sunxi SoCs with DesignWare DRAM controller with
180 32-bit memory buswidth.
181endif
182
Andre Przywara5fb97432017-02-16 01:20:27 +0000183config MACH_SUNXI_H3_H5
184 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200185 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530186 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200187 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800188 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800189 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000190 select SUNXI_GEN_SUN6I
191 select SUPPORT_SPL
192
Icenowy Zheng14170a42018-10-25 17:23:06 +0800193# TODO: try out A80's 8GiB DRAM space
194config SUNXI_DRAM_MAX_SIZE
195 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100196 default 0x100000000 if MACH_SUN50I_H616
197 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800198 default 0x80000000
199
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200choice
201 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200202 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100204config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530206 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000207 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530208 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530209 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200210 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400212 imply SPL_SYS_I2C_LEGACY
213 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100214
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100215config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100216 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530217 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000218 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530219 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530220 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200221 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500223 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400224 imply SPL_SYS_I2C_LEGACY
225 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100227config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100228 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530229 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800230 select CPU_V7_HAS_NONSEC
231 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900232 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530233 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530234 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530235 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530236 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200237 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200238 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800239 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100240
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100241config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100242 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530243 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100244 select CPU_V7_HAS_NONSEC
245 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900246 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530247 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530248 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200249 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100250 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200251 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400252 imply SPL_SYS_I2C_LEGACY
253 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100254
Hans de Goedef055ed62015-04-06 20:55:39 +0200255config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100256 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530257 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900260 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530261 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530262 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500263 select SUN8I_RSB
Hans de Goedef07872b2015-04-06 20:33:34 +0200264 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100265 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800266 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500267 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100268
Vishnu Patekar3702f142015-03-01 23:47:48 +0530269config MACH_SUN8I_A33
270 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530271 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800272 select CPU_V7_HAS_NONSEC
273 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900274 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530275 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530276 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500277 select SUN8I_RSB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530278 select SUNXI_GEN_SUN6I
279 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800280 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500281 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530282
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800283config MACH_SUN8I_A83T
284 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530285 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530286 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530287 select PHY_SUN4I_USB
Samuel Holland74ebeb92021-10-08 00:17:18 -0500288 select SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800289 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200290 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800291 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800292 select SUPPORT_SPL
293
Jens Kuskef9770722015-11-17 15:12:58 +0100294config MACH_SUN8I_H3
295 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530296 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800297 select CPU_V7_HAS_NONSEC
298 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900299 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000300 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800301 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100302
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800303config MACH_SUN8I_R40
304 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530305 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800306 select CPU_V7_HAS_NONSEC
307 select CPU_V7_HAS_VIRT
308 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800309 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100310 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800311 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800312 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800313 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000314 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400315 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800316
Icenowy Zheng52e61882017-04-08 15:30:12 +0800317config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800318 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530319 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800320 select CPU_V7_HAS_NONSEC
321 select CPU_V7_HAS_VIRT
322 select ARCH_SUPPORT_PSCI
323 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800324 select SUNXI_DRAM_DW
325 select SUNXI_DRAM_DW_16BIT
326 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800327 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
328
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100329config MACH_SUN9I
330 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530331 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530332 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530333 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100334 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800335 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100336
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800337config MACH_SUN50I
338 bool "sun50i (Allwinner A64)"
339 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530340 select SPI
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200341 select DM_I2C
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530342 select DM_SPI if SPI
343 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530344 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800345 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200346 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800347 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800348 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000349 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800350 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800351 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100352 select FIT
353 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100354 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800355
Andre Przywara5611a2d2017-02-16 01:20:28 +0000356config MACH_SUN50I_H5
357 bool "sun50i (Allwinner H5)"
358 select ARM64
359 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100360 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100361 select FIT
362 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000363
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800364config MACH_SUN50I_H6
365 bool "sun50i (Allwinner H6)"
366 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100367 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800368 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100369 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800370
Jernej Skrabece638e052021-01-11 21:11:46 +0100371config MACH_SUN50I_H616
372 bool "sun50i (Allwinner H616)"
373 select ARM64
374 select DRAM_SUN50I_H616
375 select SUN50I_GEN_H6
376
Ian Campbelld8e69e02014-10-24 21:20:44 +0100377endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800378
Hans de Goedef055ed62015-04-06 20:55:39 +0200379# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
380config MACH_SUN8I
381 bool
Jagan Teki11f33e12018-01-11 13:23:02 +0530382 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800383 default y if MACH_SUN8I_A23
384 default y if MACH_SUN8I_A33
385 default y if MACH_SUN8I_A83T
386 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800387 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800388 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200389
Andre Przywara06893b62017-01-02 11:48:35 +0000390config RESERVE_ALLWINNER_BOOT0_HEADER
391 bool "reserve space for Allwinner boot0 header"
392 select ENABLE_ARM_SOC_BOOT0_HOOK
393 ---help---
394 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
395 filled with magic values post build. The Allwinner provided boot0
396 blob relies on this information to load and execute U-Boot.
397 Only needed on 64-bit Allwinner boards so far when using boot0.
398
Andre Przywara46c3d992017-01-02 11:48:36 +0000399config ARM_BOOT_HOOK_RMR
400 bool
401 depends on ARM64
402 default y
403 select ENABLE_ARM_SOC_BOOT0_HOOK
404 ---help---
405 Insert some ARM32 code at the very beginning of the U-Boot binary
406 which uses an RMR register write to bring the core into AArch64 mode.
407 The very first instruction acts as a switch, since it's carefully
408 chosen to be a NOP in one mode and a branch in the other, so the
409 code would only be executed if not already in AArch64.
410 This allows both the SPL and the U-Boot proper to be entered in
411 either mode and switch to AArch64 if needed.
412
Andre Przywara1c7a7512019-07-15 02:27:06 +0100413if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800414config SUNXI_DRAM_DDR3
415 bool
416
Icenowy Zhenge270a582017-06-03 17:10:20 +0800417config SUNXI_DRAM_DDR2
418 bool
419
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800420config SUNXI_DRAM_LPDDR3
421 bool
422
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800423choice
424 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800425 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
426 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800427
428config SUNXI_DRAM_DDR3_1333
429 bool "DDR3 1333"
430 select SUNXI_DRAM_DDR3
431 ---help---
432 This option is the original only supported memory type, which suits
433 many H3/H5/A64 boards available now.
434
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800435config SUNXI_DRAM_LPDDR3_STOCK
436 bool "LPDDR3 with Allwinner stock configuration"
437 select SUNXI_DRAM_LPDDR3
438 ---help---
439 This option is the LPDDR3 timing used by the stock boot0 by
440 Allwinner.
441
Andre Przywara1c7a7512019-07-15 02:27:06 +0100442config SUNXI_DRAM_H6_LPDDR3
443 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
444 select SUNXI_DRAM_LPDDR3
445 depends on DRAM_SUN50I_H6
446 ---help---
447 This option is the LPDDR3 timing used by the stock boot0 by
448 Allwinner.
449
Andre Przywara75d38d02019-07-15 02:27:08 +0100450config SUNXI_DRAM_H6_DDR3_1333
451 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
452 select SUNXI_DRAM_DDR3
453 depends on DRAM_SUN50I_H6
454 ---help---
455 This option is the DDR3 timing used by the boot0 on H6 TV boxes
456 which use a DDR3-1333 timing.
457
Icenowy Zhenge270a582017-06-03 17:10:20 +0800458config SUNXI_DRAM_DDR2_V3S
459 bool "DDR2 found in V3s chip"
460 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800461 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800462 ---help---
463 This option is only for the DDR2 memory chip which is co-packaged in
464 Allwinner V3s SoC.
465
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800466endchoice
467endif
468
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800469config DRAM_TYPE
470 int "sunxi dram type"
471 depends on MACH_SUN8I_A83T
472 default 3
473 ---help---
474 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200475
Hans de Goede3aeaa282014-11-15 19:46:39 +0100476config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100477 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800478 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800479 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100480 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800481 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
482 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000483 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800484 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100485 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100486 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800487 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
488 must be a multiple of 24. For the sun9i (A80), the tested values
489 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100490
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200491if MACH_SUN5I || MACH_SUN7I
492config DRAM_MBUS_CLK
493 int "sunxi mbus clock speed"
494 default 300
495 ---help---
496 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
497
498endif
499
Hans de Goede3aeaa282014-11-15 19:46:39 +0100500config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100501 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100502 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100503 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100504 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100505 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800506 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100507 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800508 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000509 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100510 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100511 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100512
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200513config DRAM_ODT_EN
514 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200515 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100516 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800517 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000518 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800519 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100520 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200521 ---help---
522 Select this to enable dram odt (on die termination).
523
Hans de Goede59d9fc72015-01-17 14:24:55 +0100524if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
525config DRAM_EMR1
526 int "sunxi dram emr1 value"
527 default 0 if MACH_SUN4I
528 default 4 if MACH_SUN5I || MACH_SUN7I
529 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100530 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200531
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200532config DRAM_TPR3
533 hex "sunxi dram tpr3 value"
534 default 0
535 ---help---
536 Set the dram controller tpr3 parameter. This parameter configures
537 the delay on the command lane and also phase shifts, which are
538 applied for sampling incoming read data. The default value 0
539 means that no phase/delay adjustments are necessary. Properly
540 configuring this parameter increases reliability at high DRAM
541 clock speeds.
542
543config DRAM_DQS_GATING_DELAY
544 hex "sunxi dram dqs_gating_delay value"
545 default 0
546 ---help---
547 Set the dram controller dqs_gating_delay parmeter. Each byte
548 encodes the DQS gating delay for each byte lane. The delay
549 granularity is 1/4 cycle. For example, the value 0x05060606
550 means that the delay is 5 quarter-cycles for one lane (1.25
551 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
552 The default value 0 means autodetection. The results of hardware
553 autodetection are not very reliable and depend on the chip
554 temperature (sometimes producing different results on cold start
555 and warm reboot). But the accuracy of hardware autodetection
556 is usually good enough, unless running at really high DRAM
557 clocks speeds (up to 600MHz). If unsure, keep as 0.
558
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200559choice
560 prompt "sunxi dram timings"
561 default DRAM_TIMINGS_VENDOR_MAGIC
562 ---help---
563 Select the timings of the DDR3 chips.
564
565config DRAM_TIMINGS_VENDOR_MAGIC
566 bool "Magic vendor timings from Android"
567 ---help---
568 The same DRAM timings as in the Allwinner boot0 bootloader.
569
570config DRAM_TIMINGS_DDR3_1066F_1333H
571 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
572 ---help---
573 Use the timings of the standard JEDEC DDR3-1066F speed bin for
574 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
575 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
576 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
577 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
578 that down binning to DDR3-1066F is supported (because DDR3-1066F
579 uses a bit faster timings than DDR3-1333H).
580
581config DRAM_TIMINGS_DDR3_800E_1066G_1333J
582 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
583 ---help---
584 Use the timings of the slowest possible JEDEC speed bin for the
585 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
586 DDR3-800E, DDR3-1066G or DDR3-1333J.
587
588endchoice
589
Hans de Goede3aeaa282014-11-15 19:46:39 +0100590endif
591
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200592if MACH_SUN8I_A23
593config DRAM_ODT_CORRECTION
594 int "sunxi dram odt correction value"
595 default 0
596 ---help---
597 Set the dram odt correction value (range -255 - 255). In allwinner
598 fex files, this option is found in bits 8-15 of the u32 odt_en variable
599 in the [dram] section. When bit 31 of the odt_en variable is set
600 then the correction is negative. Usually the value for this is 0.
601endif
602
Iain Paton630df142015-03-28 10:26:38 +0000603config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800604 default 1008000000 if MACH_SUN4I
605 default 1008000000 if MACH_SUN5I
606 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000607 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800608 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800609 default 1008000000 if MACH_SUN8I
610 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800611 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100612 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000613
Maxime Ripard2c519412014-10-03 20:16:29 +0800614config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100615 default "sun4i" if MACH_SUN4I
616 default "sun5i" if MACH_SUN5I
617 default "sun6i" if MACH_SUN6I
618 default "sun7i" if MACH_SUN7I
619 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100620 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200621 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800622 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100623 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900624
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900625config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900626 default "sunxi"
627
628config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900629 default "sunxi"
630
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200631config UART0_PORT_F
632 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200633 ---help---
634 Repurpose the SD card slot for getting access to the UART0 serial
635 console. Primarily useful only for low level u-boot debugging on
636 tablets, where normal UART0 is difficult to access and requires
637 device disassembly and/or soldering. As the SD card can't be used
638 at the same time, the system can be only booted in the FEL mode.
639 Only enable this if you really know what you are doing.
640
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200641config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900642 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200643 ---help---
644 Set this to enable various workarounds for old kernels, this results in
645 sub-optimal settings for newer kernels, only enable if needed.
646
Mylène Josserand147c6062017-04-02 12:59:10 +0200647config MACPWR
648 string "MAC power pin"
649 default ""
650 help
651 Set the pin used to power the MAC. This takes a string in the format
652 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
653
Hans de Goede7412ef82014-10-02 20:29:26 +0200654config MMC0_CD_PIN
655 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000656 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200657 default ""
658 ---help---
659 Set the card detect pin for mmc0, leave empty to not use cd. This
660 takes a string in the format understood by sunxi_name_to_gpio, e.g.
661 PH1 for pin 1 of port H.
662
663config MMC1_CD_PIN
664 string "Card detect pin for mmc1"
665 default ""
666 ---help---
667 See MMC0_CD_PIN help text.
668
669config MMC2_CD_PIN
670 string "Card detect pin for mmc2"
671 default ""
672 ---help---
673 See MMC0_CD_PIN help text.
674
675config MMC3_CD_PIN
676 string "Card detect pin for mmc3"
677 default ""
678 ---help---
679 See MMC0_CD_PIN help text.
680
Samuel Holland51951052021-09-12 10:28:35 -0500681config MMC1_PINS_PH
682 bool "Pins for mmc1 are on Port H"
683 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100684 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500685 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100686
Hans de Goedeaf593e42014-10-02 20:43:50 +0200687config MMC_SUNXI_SLOT_EXTRA
688 int "mmc extra slot number"
689 default -1
690 ---help---
691 sunxi builds always enable mmc0, some boards also have a second sdcard
692 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
693 support for this.
694
Hans de Goede99c9fb02016-04-01 22:39:26 +0200695config INITIAL_USB_SCAN_DELAY
696 int "delay initial usb scan by x ms to allow builtin devices to init"
697 default 0
698 ---help---
699 Some boards have on board usb devices which need longer than the
700 USB spec's 1 second to connect from board powerup. Set this config
701 option to a non 0 value to add an extra delay before the first usb
702 bus scan.
703
Hans de Goedee7b852a2015-01-07 15:26:06 +0100704config USB0_VBUS_PIN
705 string "Vbus enable pin for usb0 (otg)"
706 default ""
707 ---help---
708 Set the Vbus enable pin for usb0 (otg). This takes a string in the
709 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
710
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100711config USB0_VBUS_DET
712 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100713 default ""
714 ---help---
715 Set the Vbus detect pin for usb0 (otg). This takes a string in the
716 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
717
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200718config USB0_ID_DET
719 string "ID detect pin for usb0 (otg)"
720 default ""
721 ---help---
722 Set the ID detect pin for usb0 (otg). This takes a string in the
723 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
724
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100725config USB1_VBUS_PIN
726 string "Vbus enable pin for usb1 (ehci0)"
727 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100728 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100729 ---help---
730 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
731 a string in the format understood by sunxi_name_to_gpio, e.g.
732 PH1 for pin 1 of port H.
733
734config USB2_VBUS_PIN
735 string "Vbus enable pin for usb2 (ehci1)"
736 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100737 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100738 ---help---
739 See USB1_VBUS_PIN help text.
740
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100741config USB3_VBUS_PIN
742 string "Vbus enable pin for usb3 (ehci2)"
743 default ""
744 ---help---
745 See USB1_VBUS_PIN help text.
746
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200747config I2C0_ENABLE
748 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800749 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200750 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200751 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200752 ---help---
753 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
754 its clock and setting up the bus. This is especially useful on devices
755 with slaves connected to the bus or with pins exposed through e.g. an
756 expansion port/header.
757
758config I2C1_ENABLE
759 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200760 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200761 ---help---
762 See I2C0_ENABLE help text.
763
764config I2C2_ENABLE
765 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200766 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200767 ---help---
768 See I2C0_ENABLE help text.
769
770if MACH_SUN6I || MACH_SUN7I
771config I2C3_ENABLE
772 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200773 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200774 ---help---
775 See I2C0_ENABLE help text.
776endif
777
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100778if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100779config R_I2C_ENABLE
780 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100781 # This is used for the pmic on H3
782 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200783 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100784 ---help---
785 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100786endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100787
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200788if MACH_SUN7I
789config I2C4_ENABLE
790 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200791 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200792 ---help---
793 See I2C0_ENABLE help text.
794endif
795
Hans de Goede3ae1d132015-04-25 17:25:14 +0200796config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900797 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500798 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200799 ---help---
800 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
801
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800802config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900803 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800804 depends on !MACH_SUN8I_A83T
805 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800806 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800807 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800808 depends on !MACH_SUN9I
809 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100810 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000811 select DM_VIDEO
812 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800813 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200814 default y
815 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000816 Say Y here to add support for using a graphical console on the HDMI,
817 LCD or VGA output found on older sunxi devices. This will also provide
818 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100819
Hans de Goedee9544592014-12-23 23:04:35 +0100820config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900821 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800822 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100823 default y
824 ---help---
825 Say Y here to add support for outputting video over HDMI.
826
Hans de Goede260f5202014-12-25 13:58:06 +0100827config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900828 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800829 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100830 ---help---
831 Say Y here to add support for outputting video over VGA.
832
Hans de Goedeac1633c2014-12-24 12:17:07 +0100833config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900834 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800835 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100836 ---help---
837 Say Y here to add support for external DACs connected to the parallel
838 LCD interface driving a VGA connector, such as found on the
839 Olimex A13 boards.
840
Hans de Goede18366f72015-01-25 15:33:07 +0100841config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900842 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100843 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100844 ---help---
845 Say Y here if you've a board which uses opendrain drivers for the vga
846 hsync and vsync signals. Opendrain drivers cannot generate steep enough
847 positive edges for a stable video output, so on boards with opendrain
848 drivers the sync signals must always be active high.
849
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800850config VIDEO_VGA_EXTERNAL_DAC_EN
851 string "LCD panel power enable pin"
852 depends on VIDEO_VGA_VIA_LCD
853 default ""
854 ---help---
855 Set the enable pin for the external VGA DAC. This takes a string in the
856 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
857
Hans de Goedec06e00e2015-08-03 19:20:26 +0200858config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900859 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800860 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200861 ---help---
862 Say Y here to add support for outputting composite video.
863
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100864config VIDEO_LCD_MODE
865 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800866 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100867 default ""
868 ---help---
869 LCD panel timing details string, leave empty if there is no LCD panel.
870 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
871 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200872 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100873
Hans de Goede481b6642015-01-13 13:21:46 +0100874config VIDEO_LCD_DCLK_PHASE
875 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700876 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100877 default 1
878 ---help---
879 Select LCD panel display clock phase shift, range 0-3.
880
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100881config VIDEO_LCD_POWER
882 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800883 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100884 default ""
885 ---help---
886 Set the power enable pin for the LCD panel. This takes a string in the
887 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
888
Hans de Goedece9e3322015-02-16 17:26:41 +0100889config VIDEO_LCD_RESET
890 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800891 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100892 default ""
893 ---help---
894 Set the reset pin for the LCD panel. This takes a string in the format
895 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
896
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100897config VIDEO_LCD_BL_EN
898 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800899 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100900 default ""
901 ---help---
902 Set the backlight enable pin for the LCD panel. This takes a string in the
903 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
904 port H.
905
906config VIDEO_LCD_BL_PWM
907 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800908 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100909 default ""
910 ---help---
911 Set the backlight pwm pin for the LCD panel. This takes a string in the
912 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200913
Hans de Goede2d5d3022015-01-22 21:02:42 +0100914config VIDEO_LCD_BL_PWM_ACTIVE_LOW
915 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800916 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100917 default y
918 ---help---
919 Set this if the backlight pwm output is active low.
920
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100921config VIDEO_LCD_PANEL_I2C
922 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800923 depends on VIDEO_SUNXI
Hans de Goede2c526402016-05-15 13:51:58 +0200924 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100925 ---help---
926 Say y here if the LCD panel needs to be configured via i2c. This
927 will add a bitbang i2c controller using gpios to talk to the LCD.
928
929config VIDEO_LCD_PANEL_I2C_SDA
930 string "LCD panel i2c interface SDA pin"
931 depends on VIDEO_LCD_PANEL_I2C
932 default "PG12"
933 ---help---
934 Set the SDA pin for the LCD i2c interface. This takes a string in the
935 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
936
937config VIDEO_LCD_PANEL_I2C_SCL
938 string "LCD panel i2c interface SCL pin"
939 depends on VIDEO_LCD_PANEL_I2C
940 default "PG10"
941 ---help---
942 Set the SCL pin for the LCD i2c interface. This takes a string in the
943 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
944
Hans de Goede797a0f52015-01-01 22:04:34 +0100945
946# Note only one of these may be selected at a time! But hidden choices are
947# not supported by Kconfig
948config VIDEO_LCD_IF_PARALLEL
949 bool
950
951config VIDEO_LCD_IF_LVDS
952 bool
953
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200954config SUNXI_DE2
955 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200956
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200957config VIDEO_DE2
958 bool "Display Engine 2 video driver"
959 depends on SUNXI_DE2
960 select DM_VIDEO
961 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100962 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800963 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200964 default y
965 ---help---
966 Say y here if you want to build DE2 video driver which is present on
967 newer SoCs. Currently only HDMI output is supported.
968
Hans de Goede797a0f52015-01-01 22:04:34 +0100969
970choice
971 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800972 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100973 ---help---
974 Select which type of LCD panel to support.
975
976config VIDEO_LCD_PANEL_PARALLEL
977 bool "Generic parallel interface LCD panel"
978 select VIDEO_LCD_IF_PARALLEL
979
980config VIDEO_LCD_PANEL_LVDS
981 bool "Generic lvds interface LCD panel"
982 select VIDEO_LCD_IF_LVDS
983
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200984config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
985 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
986 select VIDEO_LCD_SSD2828
987 select VIDEO_LCD_IF_PARALLEL
988 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200989 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
990
991config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
992 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
993 select VIDEO_LCD_ANX9804
994 select VIDEO_LCD_IF_PARALLEL
995 select VIDEO_LCD_PANEL_I2C
996 ---help---
997 Select this for eDP LCD panels with 4 lanes running at 1.62G,
998 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200999
Hans de Goede743fb9552015-01-20 09:23:36 +01001000config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
1001 bool "Hitachi tx18d42vm LCD panel"
1002 select VIDEO_LCD_HITACHI_TX18D42VM
1003 select VIDEO_LCD_IF_LVDS
1004 ---help---
1005 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
1006
Hans de Goede613dade2015-02-16 17:49:47 +01001007config VIDEO_LCD_TL059WV5C0
1008 bool "tl059wv5c0 LCD panel"
1009 select VIDEO_LCD_PANEL_I2C
1010 select VIDEO_LCD_IF_PARALLEL
1011 ---help---
1012 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1013 Aigo M60/M608/M606 tablets.
1014
Hans de Goede797a0f52015-01-01 22:04:34 +01001015endchoice
1016
Mylène Josserand628426a2017-04-02 12:59:09 +02001017config SATAPWR
1018 string "SATA power pin"
1019 default ""
1020 help
1021 Set the pins used to power the SATA. This takes a string in the
1022 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1023 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001024
Hans de Goedebf880fe2015-01-25 12:10:48 +01001025config GMAC_TX_DELAY
1026 int "GMAC Transmit Clock Delay Chain"
1027 default 0
1028 ---help---
1029 Set the GMAC Transmit Clock Delay Chain value.
1030
Hans de Goede66ab79d2015-09-13 13:02:48 +02001031config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001032 default 0x4fe00000 if MACH_SUN4I
1033 default 0x4fe00000 if MACH_SUN5I
1034 default 0x4fe00000 if MACH_SUN6I
1035 default 0x4fe00000 if MACH_SUN7I
1036 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001037 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001038 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001039 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001040
Jagan Teki4e159f82018-02-06 22:42:56 +05301041config SPL_SPI_SUNXI
1042 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001043 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301044 help
1045 Enable support for SPI Flash. This option allows SPL to read from
1046 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1047 not need any extra configuration.
1048
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001049config PINE64_DT_SELECTION
1050 bool "Enable Pine64 device tree selection code"
1051 depends on MACH_SUN50I
1052 help
1053 The original Pine A64 and Pine A64+ are similar but different
1054 boards and can be differed by the DRAM size. Pine A64 has
1055 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1056 option, the device tree selection code specific to Pine64 which
1057 utilizes the DRAM size will be enabled.
1058
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001059config PINEPHONE_DT_SELECTION
1060 bool "Enable PinePhone device tree selection code"
1061 depends on MACH_SUN50I
1062 help
1063 Enable this option to automatically select the device tree for the
1064 correct PinePhone hardware revision during boot.
1065
Andre Heiderbf8c8102021-10-01 19:29:00 +01001066config BLUETOOTH_DT_DEVICE_FIXUP
1067 string "Fixup the Bluetooth controller address"
1068 default ""
1069 help
1070 This option specifies the DT compatible name of the Bluetooth
1071 controller for which to set the "local-bd-address" property.
1072 Set this option if your device ships with the Bluetooth controller
1073 default address.
1074 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1075 flipped elsewise.
1076
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001077endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001078
1079config CHIP_DIP_SCAN
1080 bool "Enable DIPs detection for CHIP board"
1081 select SUPPORT_EXTENSION_SCAN
1082 select W1
1083 select W1_GPIO
1084 select W1_EEPROM
1085 select W1_EEPROM_DS24XXX
1086 select CMD_EXTENSION