blob: 6e1f346ca5245a88253ea443935ca7a454cd94c5 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki932f5e02018-01-11 13:21:15 +053091config SUN6I_PRCM
92 bool
93 help
94 Support for the PRCM (Power/Reset/Clock Management) unit available
95 in A31 SoC.
96
Jagan Tekifeb29272018-02-14 22:28:30 +053097config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050098 bool
Samuel Holland388fe642021-10-08 00:17:23 -050099 select DM_PMIC if DM_I2C
100 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530101 help
102 Select this PMIC bus access helpers for Sunxi platform PRCM or other
103 AXP family PMIC devices.
104
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800105config SUNXI_SRAM_ADDRESS
106 hex
107 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100108 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800109 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000110 ---help---
111 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
112 with the first SRAM region being located at address 0.
113 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800114 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000115
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100116config SUNXI_A64_TIMER_ERRATUM
117 bool
118
Hans de Goedef07872b2015-04-06 20:33:34 +0200119# Note only one of these may be selected at a time! But hidden choices are
120# not supported by Kconfig
121config SUNXI_GEN_SUN4I
122 bool
123 ---help---
124 Select this for sunxi SoCs which have resets and clocks set up
125 as the original A10 (mach-sun4i).
126
127config SUNXI_GEN_SUN6I
128 bool
129 ---help---
130 Select this for sunxi SoCs which have sun6i like periphery, like
131 separate ahb reset control registers, custom pmic bus, new style
132 watchdog, etc.
133
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100134config SUN50I_GEN_H6
135 bool
136 select FIT
137 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100138 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100139 select SUPPORT_SPL
140 ---help---
141 Select this for sunxi SoCs which have H6 like peripherals, clocks
142 and memory map.
143
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800144config SUNXI_DRAM_DW
145 bool
146 ---help---
147 Select this for sunxi SoCs which uses a DRAM controller like the
148 DesignWare controller used in H3, mainly SoCs after H3, which do
149 not have official open-source DRAM initialization code, but can
150 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200151
Icenowy Zhengb2607512017-06-03 17:10:16 +0800152if SUNXI_DRAM_DW
153config SUNXI_DRAM_DW_16BIT
154 bool
155 ---help---
156 Select this for sunxi SoCs with DesignWare DRAM controller and
157 have only 16-bit memory buswidth.
158
159config SUNXI_DRAM_DW_32BIT
160 bool
161 ---help---
162 Select this for sunxi SoCs with DesignWare DRAM controller with
163 32-bit memory buswidth.
164endif
165
Andre Przywara5fb97432017-02-16 01:20:27 +0000166config MACH_SUNXI_H3_H5
167 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530168 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200169 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800170 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800171 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000172 select SUNXI_GEN_SUN6I
173 select SUPPORT_SPL
174
Icenowy Zheng14170a42018-10-25 17:23:06 +0800175# TODO: try out A80's 8GiB DRAM space
176config SUNXI_DRAM_MAX_SIZE
177 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100178 default 0x100000000 if MACH_SUN50I_H616
179 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800180 default 0x80000000
181
Ian Campbelld8e69e02014-10-24 21:20:44 +0100182choice
183 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200184 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100185
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100186config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530188 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530189 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530190 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200191 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100192 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400193 imply SPL_SYS_I2C_LEGACY
194 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100195
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100196config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100197 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530198 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530199 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530200 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200201 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100202 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500203 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400204 imply SPL_SYS_I2C_LEGACY
205 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100206
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100207config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100208 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530209 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800210 select CPU_V7_HAS_NONSEC
211 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900212 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000213 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530214 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530215 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500216 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530217 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200218 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200219 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500220 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800221 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100223config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100224 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530225 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100226 select CPU_V7_HAS_NONSEC
227 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900228 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000229 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530230 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530231 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200232 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100233 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200234 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400235 imply SPL_SYS_I2C_LEGACY
236 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100237
Hans de Goedef055ed62015-04-06 20:55:39 +0200238config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100239 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530240 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800241 select CPU_V7_HAS_NONSEC
242 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900243 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530244 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530245 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500246 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200247 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100248 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500249 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800250 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500251 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100252
Vishnu Patekar3702f142015-03-01 23:47:48 +0530253config MACH_SUN8I_A33
254 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530255 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800256 select CPU_V7_HAS_NONSEC
257 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900258 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530259 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530260 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500261 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530262 select SUNXI_GEN_SUN6I
263 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500264 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500266 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530267
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800268config MACH_SUN8I_A83T
269 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530270 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530271 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530272 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500273 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800274 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200275 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800276 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800277 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500278 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800279
Jens Kuskef9770722015-11-17 15:12:58 +0100280config MACH_SUN8I_H3
281 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530282 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800283 select CPU_V7_HAS_NONSEC
284 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900285 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000286 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800287 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100288
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800289config MACH_SUN8I_R40
290 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530291 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800292 select CPU_V7_HAS_NONSEC
293 select CPU_V7_HAS_VIRT
294 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800295 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100296 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800297 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800298 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800299 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000300 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400301 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800302
Icenowy Zheng52e61882017-04-08 15:30:12 +0800303config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800304 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530305 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800306 select CPU_V7_HAS_NONSEC
307 select CPU_V7_HAS_VIRT
308 select ARCH_SUPPORT_PSCI
309 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800310 select SUNXI_DRAM_DW
311 select SUNXI_DRAM_DW_16BIT
312 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800313 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
314
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100315config MACH_SUN9I
316 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530317 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000318 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530319 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500320 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530321 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100322 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800323 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800325config MACH_SUN50I
326 bool "sun50i (Allwinner A64)"
327 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530328 select SPI
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530329 select DM_SPI if SPI
330 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530331 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800332 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200333 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800334 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800335 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000336 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800337 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800338 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100339 select FIT
340 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100341 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800342
Andre Przywara5611a2d2017-02-16 01:20:28 +0000343config MACH_SUN50I_H5
344 bool "sun50i (Allwinner H5)"
345 select ARM64
346 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100347 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100348 select FIT
349 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000350
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800351config MACH_SUN50I_H6
352 bool "sun50i (Allwinner H6)"
353 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100354 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800355 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100356 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800357
Jernej Skrabece638e052021-01-11 21:11:46 +0100358config MACH_SUN50I_H616
359 bool "sun50i (Allwinner H616)"
360 select ARM64
361 select DRAM_SUN50I_H616
362 select SUN50I_GEN_H6
363
Ian Campbelld8e69e02014-10-24 21:20:44 +0100364endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800365
Hans de Goedef055ed62015-04-06 20:55:39 +0200366# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
367config MACH_SUN8I
368 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000369 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530370 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800371 default y if MACH_SUN8I_A23
372 default y if MACH_SUN8I_A33
373 default y if MACH_SUN8I_A83T
374 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800375 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800376 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200377
Andre Przywara06893b62017-01-02 11:48:35 +0000378config RESERVE_ALLWINNER_BOOT0_HEADER
379 bool "reserve space for Allwinner boot0 header"
380 select ENABLE_ARM_SOC_BOOT0_HOOK
381 ---help---
382 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
383 filled with magic values post build. The Allwinner provided boot0
384 blob relies on this information to load and execute U-Boot.
385 Only needed on 64-bit Allwinner boards so far when using boot0.
386
Andre Przywara46c3d992017-01-02 11:48:36 +0000387config ARM_BOOT_HOOK_RMR
388 bool
389 depends on ARM64
390 default y
391 select ENABLE_ARM_SOC_BOOT0_HOOK
392 ---help---
393 Insert some ARM32 code at the very beginning of the U-Boot binary
394 which uses an RMR register write to bring the core into AArch64 mode.
395 The very first instruction acts as a switch, since it's carefully
396 chosen to be a NOP in one mode and a branch in the other, so the
397 code would only be executed if not already in AArch64.
398 This allows both the SPL and the U-Boot proper to be entered in
399 either mode and switch to AArch64 if needed.
400
Andre Przywara1c7a7512019-07-15 02:27:06 +0100401if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800402config SUNXI_DRAM_DDR3
403 bool
404
Icenowy Zhenge270a582017-06-03 17:10:20 +0800405config SUNXI_DRAM_DDR2
406 bool
407
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800408config SUNXI_DRAM_LPDDR3
409 bool
410
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800411choice
412 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800413 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
414 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800415
416config SUNXI_DRAM_DDR3_1333
417 bool "DDR3 1333"
418 select SUNXI_DRAM_DDR3
419 ---help---
420 This option is the original only supported memory type, which suits
421 many H3/H5/A64 boards available now.
422
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800423config SUNXI_DRAM_LPDDR3_STOCK
424 bool "LPDDR3 with Allwinner stock configuration"
425 select SUNXI_DRAM_LPDDR3
426 ---help---
427 This option is the LPDDR3 timing used by the stock boot0 by
428 Allwinner.
429
Andre Przywara1c7a7512019-07-15 02:27:06 +0100430config SUNXI_DRAM_H6_LPDDR3
431 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
432 select SUNXI_DRAM_LPDDR3
433 depends on DRAM_SUN50I_H6
434 ---help---
435 This option is the LPDDR3 timing used by the stock boot0 by
436 Allwinner.
437
Andre Przywara75d38d02019-07-15 02:27:08 +0100438config SUNXI_DRAM_H6_DDR3_1333
439 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
440 select SUNXI_DRAM_DDR3
441 depends on DRAM_SUN50I_H6
442 ---help---
443 This option is the DDR3 timing used by the boot0 on H6 TV boxes
444 which use a DDR3-1333 timing.
445
Icenowy Zhenge270a582017-06-03 17:10:20 +0800446config SUNXI_DRAM_DDR2_V3S
447 bool "DDR2 found in V3s chip"
448 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800449 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800450 ---help---
451 This option is only for the DDR2 memory chip which is co-packaged in
452 Allwinner V3s SoC.
453
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800454endchoice
455endif
456
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800457config DRAM_TYPE
458 int "sunxi dram type"
459 depends on MACH_SUN8I_A83T
460 default 3
461 ---help---
462 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200463
Hans de Goede3aeaa282014-11-15 19:46:39 +0100464config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100465 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800466 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800467 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100468 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800469 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
470 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000471 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800472 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100473 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100474 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800475 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
476 must be a multiple of 24. For the sun9i (A80), the tested values
477 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100478
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200479if MACH_SUN5I || MACH_SUN7I
480config DRAM_MBUS_CLK
481 int "sunxi mbus clock speed"
482 default 300
483 ---help---
484 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
485
486endif
487
Hans de Goede3aeaa282014-11-15 19:46:39 +0100488config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100489 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100490 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100491 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100492 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100493 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800494 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100495 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800496 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000497 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100498 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100499 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100500
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200501config DRAM_ODT_EN
502 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200503 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100504 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800505 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000506 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800507 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100508 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200509 ---help---
510 Select this to enable dram odt (on die termination).
511
Hans de Goede59d9fc72015-01-17 14:24:55 +0100512if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
513config DRAM_EMR1
514 int "sunxi dram emr1 value"
515 default 0 if MACH_SUN4I
516 default 4 if MACH_SUN5I || MACH_SUN7I
517 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100518 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200519
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200520config DRAM_TPR3
521 hex "sunxi dram tpr3 value"
522 default 0
523 ---help---
524 Set the dram controller tpr3 parameter. This parameter configures
525 the delay on the command lane and also phase shifts, which are
526 applied for sampling incoming read data. The default value 0
527 means that no phase/delay adjustments are necessary. Properly
528 configuring this parameter increases reliability at high DRAM
529 clock speeds.
530
531config DRAM_DQS_GATING_DELAY
532 hex "sunxi dram dqs_gating_delay value"
533 default 0
534 ---help---
535 Set the dram controller dqs_gating_delay parmeter. Each byte
536 encodes the DQS gating delay for each byte lane. The delay
537 granularity is 1/4 cycle. For example, the value 0x05060606
538 means that the delay is 5 quarter-cycles for one lane (1.25
539 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
540 The default value 0 means autodetection. The results of hardware
541 autodetection are not very reliable and depend on the chip
542 temperature (sometimes producing different results on cold start
543 and warm reboot). But the accuracy of hardware autodetection
544 is usually good enough, unless running at really high DRAM
545 clocks speeds (up to 600MHz). If unsure, keep as 0.
546
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200547choice
548 prompt "sunxi dram timings"
549 default DRAM_TIMINGS_VENDOR_MAGIC
550 ---help---
551 Select the timings of the DDR3 chips.
552
553config DRAM_TIMINGS_VENDOR_MAGIC
554 bool "Magic vendor timings from Android"
555 ---help---
556 The same DRAM timings as in the Allwinner boot0 bootloader.
557
558config DRAM_TIMINGS_DDR3_1066F_1333H
559 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
560 ---help---
561 Use the timings of the standard JEDEC DDR3-1066F speed bin for
562 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
563 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
564 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
565 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
566 that down binning to DDR3-1066F is supported (because DDR3-1066F
567 uses a bit faster timings than DDR3-1333H).
568
569config DRAM_TIMINGS_DDR3_800E_1066G_1333J
570 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
571 ---help---
572 Use the timings of the slowest possible JEDEC speed bin for the
573 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
574 DDR3-800E, DDR3-1066G or DDR3-1333J.
575
576endchoice
577
Hans de Goede3aeaa282014-11-15 19:46:39 +0100578endif
579
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200580if MACH_SUN8I_A23
581config DRAM_ODT_CORRECTION
582 int "sunxi dram odt correction value"
583 default 0
584 ---help---
585 Set the dram odt correction value (range -255 - 255). In allwinner
586 fex files, this option is found in bits 8-15 of the u32 odt_en variable
587 in the [dram] section. When bit 31 of the odt_en variable is set
588 then the correction is negative. Usually the value for this is 0.
589endif
590
Iain Paton630df142015-03-28 10:26:38 +0000591config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800592 default 1008000000 if MACH_SUN4I
593 default 1008000000 if MACH_SUN5I
594 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000595 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800596 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800597 default 1008000000 if MACH_SUN8I
598 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800599 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100600 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000601
Maxime Ripard2c519412014-10-03 20:16:29 +0800602config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100603 default "sun4i" if MACH_SUN4I
604 default "sun5i" if MACH_SUN5I
605 default "sun6i" if MACH_SUN6I
606 default "sun7i" if MACH_SUN7I
607 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100608 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200609 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800610 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100611 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900612
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900613config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900614 default "sunxi"
615
616config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900617 default "sunxi"
618
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200619config UART0_PORT_F
620 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200621 ---help---
622 Repurpose the SD card slot for getting access to the UART0 serial
623 console. Primarily useful only for low level u-boot debugging on
624 tablets, where normal UART0 is difficult to access and requires
625 device disassembly and/or soldering. As the SD card can't be used
626 at the same time, the system can be only booted in the FEL mode.
627 Only enable this if you really know what you are doing.
628
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200629config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900630 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200631 ---help---
632 Set this to enable various workarounds for old kernels, this results in
633 sub-optimal settings for newer kernels, only enable if needed.
634
Mylène Josserand147c6062017-04-02 12:59:10 +0200635config MACPWR
636 string "MAC power pin"
637 default ""
638 help
639 Set the pin used to power the MAC. This takes a string in the format
640 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
641
Hans de Goede7412ef82014-10-02 20:29:26 +0200642config MMC0_CD_PIN
643 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000644 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200645 default ""
646 ---help---
647 Set the card detect pin for mmc0, leave empty to not use cd. This
648 takes a string in the format understood by sunxi_name_to_gpio, e.g.
649 PH1 for pin 1 of port H.
650
651config MMC1_CD_PIN
652 string "Card detect pin for mmc1"
653 default ""
654 ---help---
655 See MMC0_CD_PIN help text.
656
657config MMC2_CD_PIN
658 string "Card detect pin for mmc2"
659 default ""
660 ---help---
661 See MMC0_CD_PIN help text.
662
663config MMC3_CD_PIN
664 string "Card detect pin for mmc3"
665 default ""
666 ---help---
667 See MMC0_CD_PIN help text.
668
Samuel Holland51951052021-09-12 10:28:35 -0500669config MMC1_PINS_PH
670 bool "Pins for mmc1 are on Port H"
671 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100672 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500673 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100674
Hans de Goedeaf593e42014-10-02 20:43:50 +0200675config MMC_SUNXI_SLOT_EXTRA
676 int "mmc extra slot number"
677 default -1
678 ---help---
679 sunxi builds always enable mmc0, some boards also have a second sdcard
680 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
681 support for this.
682
Hans de Goede99c9fb02016-04-01 22:39:26 +0200683config INITIAL_USB_SCAN_DELAY
684 int "delay initial usb scan by x ms to allow builtin devices to init"
685 default 0
686 ---help---
687 Some boards have on board usb devices which need longer than the
688 USB spec's 1 second to connect from board powerup. Set this config
689 option to a non 0 value to add an extra delay before the first usb
690 bus scan.
691
Hans de Goedee7b852a2015-01-07 15:26:06 +0100692config USB0_VBUS_PIN
693 string "Vbus enable pin for usb0 (otg)"
694 default ""
695 ---help---
696 Set the Vbus enable pin for usb0 (otg). This takes a string in the
697 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
698
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100699config USB0_VBUS_DET
700 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100701 default ""
702 ---help---
703 Set the Vbus detect pin for usb0 (otg). This takes a string in the
704 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
705
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200706config USB0_ID_DET
707 string "ID detect pin for usb0 (otg)"
708 default ""
709 ---help---
710 Set the ID detect pin for usb0 (otg). This takes a string in the
711 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
712
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100713config USB1_VBUS_PIN
714 string "Vbus enable pin for usb1 (ehci0)"
715 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100716 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100717 ---help---
718 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
719 a string in the format understood by sunxi_name_to_gpio, e.g.
720 PH1 for pin 1 of port H.
721
722config USB2_VBUS_PIN
723 string "Vbus enable pin for usb2 (ehci1)"
724 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100725 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100726 ---help---
727 See USB1_VBUS_PIN help text.
728
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100729config USB3_VBUS_PIN
730 string "Vbus enable pin for usb3 (ehci2)"
731 default ""
732 ---help---
733 See USB1_VBUS_PIN help text.
734
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200735config I2C0_ENABLE
736 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800737 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200738 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200739 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200740 ---help---
741 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
742 its clock and setting up the bus. This is especially useful on devices
743 with slaves connected to the bus or with pins exposed through e.g. an
744 expansion port/header.
745
746config I2C1_ENABLE
747 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200748 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200749 ---help---
750 See I2C0_ENABLE help text.
751
752config I2C2_ENABLE
753 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200754 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200755 ---help---
756 See I2C0_ENABLE help text.
757
758if MACH_SUN6I || MACH_SUN7I
759config I2C3_ENABLE
760 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200761 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200762 ---help---
763 See I2C0_ENABLE help text.
764endif
765
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100766if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100767config R_I2C_ENABLE
768 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100769 # This is used for the pmic on H3
770 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200771 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100772 ---help---
773 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100774endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100775
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200776if MACH_SUN7I
777config I2C4_ENABLE
778 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200779 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200780 ---help---
781 See I2C0_ENABLE help text.
782endif
783
Hans de Goede3ae1d132015-04-25 17:25:14 +0200784config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900785 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500786 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200787 ---help---
788 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
789
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000790config AXP_DISABLE_BOOT_ON_POWERON
791 bool "Disable device boot on power plug-in"
792 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
793 default n
794 ---help---
795 Say Y here to prevent the device from booting up because of a plug-in
796 event. When set, the device will boot into the SPL briefly to
797 determine why it was powered on, and if it was determined because of
798 a plug-in event instead of a button press event it will shut back off.
799
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800800config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900801 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800802 depends on !MACH_SUN8I_A83T
803 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800804 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800805 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800806 depends on !MACH_SUN9I
807 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100808 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000809 select DM_VIDEO
810 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800811 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200812 default y
813 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000814 Say Y here to add support for using a graphical console on the HDMI,
815 LCD or VGA output found on older sunxi devices. This will also provide
816 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100817
Hans de Goedee9544592014-12-23 23:04:35 +0100818config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900819 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800820 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100821 default y
822 ---help---
823 Say Y here to add support for outputting video over HDMI.
824
Hans de Goede260f5202014-12-25 13:58:06 +0100825config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900826 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800827 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100828 ---help---
829 Say Y here to add support for outputting video over VGA.
830
Hans de Goedeac1633c2014-12-24 12:17:07 +0100831config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900832 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800833 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100834 ---help---
835 Say Y here to add support for external DACs connected to the parallel
836 LCD interface driving a VGA connector, such as found on the
837 Olimex A13 boards.
838
Hans de Goede18366f72015-01-25 15:33:07 +0100839config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900840 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100841 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100842 ---help---
843 Say Y here if you've a board which uses opendrain drivers for the vga
844 hsync and vsync signals. Opendrain drivers cannot generate steep enough
845 positive edges for a stable video output, so on boards with opendrain
846 drivers the sync signals must always be active high.
847
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800848config VIDEO_VGA_EXTERNAL_DAC_EN
849 string "LCD panel power enable pin"
850 depends on VIDEO_VGA_VIA_LCD
851 default ""
852 ---help---
853 Set the enable pin for the external VGA DAC. This takes a string in the
854 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
855
Hans de Goedec06e00e2015-08-03 19:20:26 +0200856config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900857 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800858 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200859 ---help---
860 Say Y here to add support for outputting composite video.
861
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100862config VIDEO_LCD_MODE
863 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800864 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100865 default ""
866 ---help---
867 LCD panel timing details string, leave empty if there is no LCD panel.
868 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
869 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200870 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100871
Hans de Goede481b6642015-01-13 13:21:46 +0100872config VIDEO_LCD_DCLK_PHASE
873 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700874 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100875 default 1
876 ---help---
877 Select LCD panel display clock phase shift, range 0-3.
878
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100879config VIDEO_LCD_POWER
880 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800881 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100882 default ""
883 ---help---
884 Set the power enable pin for the LCD panel. This takes a string in the
885 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
886
Hans de Goedece9e3322015-02-16 17:26:41 +0100887config VIDEO_LCD_RESET
888 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800889 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100890 default ""
891 ---help---
892 Set the reset pin for the LCD panel. This takes a string in the format
893 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
894
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100895config VIDEO_LCD_BL_EN
896 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800897 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100898 default ""
899 ---help---
900 Set the backlight enable pin for the LCD panel. This takes a string in the
901 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
902 port H.
903
904config VIDEO_LCD_BL_PWM
905 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800906 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100907 default ""
908 ---help---
909 Set the backlight pwm pin for the LCD panel. This takes a string in the
910 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200911
Hans de Goede2d5d3022015-01-22 21:02:42 +0100912config VIDEO_LCD_BL_PWM_ACTIVE_LOW
913 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800914 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100915 default y
916 ---help---
917 Set this if the backlight pwm output is active low.
918
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100919config VIDEO_LCD_PANEL_I2C
920 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800921 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500922 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100923 ---help---
924 Say y here if the LCD panel needs to be configured via i2c. This
925 will add a bitbang i2c controller using gpios to talk to the LCD.
926
Samuel Holland75fe0f42021-10-08 00:17:24 -0500927config VIDEO_LCD_PANEL_I2C_NAME
928 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100929 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland75fe0f42021-10-08 00:17:24 -0500930 default "i2c@0"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100931 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500932 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100933
934# Note only one of these may be selected at a time! But hidden choices are
935# not supported by Kconfig
936config VIDEO_LCD_IF_PARALLEL
937 bool
938
939config VIDEO_LCD_IF_LVDS
940 bool
941
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200942config SUNXI_DE2
943 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200944
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200945config VIDEO_DE2
946 bool "Display Engine 2 video driver"
947 depends on SUNXI_DE2
948 select DM_VIDEO
949 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100950 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800951 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200952 default y
953 ---help---
954 Say y here if you want to build DE2 video driver which is present on
955 newer SoCs. Currently only HDMI output is supported.
956
Hans de Goede797a0f52015-01-01 22:04:34 +0100957
958choice
959 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800960 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100961 ---help---
962 Select which type of LCD panel to support.
963
964config VIDEO_LCD_PANEL_PARALLEL
965 bool "Generic parallel interface LCD panel"
966 select VIDEO_LCD_IF_PARALLEL
967
968config VIDEO_LCD_PANEL_LVDS
969 bool "Generic lvds interface LCD panel"
970 select VIDEO_LCD_IF_LVDS
971
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200972config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
973 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
974 select VIDEO_LCD_SSD2828
975 select VIDEO_LCD_IF_PARALLEL
976 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200977 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
978
979config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
980 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
981 select VIDEO_LCD_ANX9804
982 select VIDEO_LCD_IF_PARALLEL
983 select VIDEO_LCD_PANEL_I2C
984 ---help---
985 Select this for eDP LCD panels with 4 lanes running at 1.62G,
986 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200987
Hans de Goede743fb9552015-01-20 09:23:36 +0100988config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
989 bool "Hitachi tx18d42vm LCD panel"
990 select VIDEO_LCD_HITACHI_TX18D42VM
991 select VIDEO_LCD_IF_LVDS
992 ---help---
993 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
994
Hans de Goede613dade2015-02-16 17:49:47 +0100995config VIDEO_LCD_TL059WV5C0
996 bool "tl059wv5c0 LCD panel"
997 select VIDEO_LCD_PANEL_I2C
998 select VIDEO_LCD_IF_PARALLEL
999 ---help---
1000 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1001 Aigo M60/M608/M606 tablets.
1002
Hans de Goede797a0f52015-01-01 22:04:34 +01001003endchoice
1004
Mylène Josserand628426a2017-04-02 12:59:09 +02001005config SATAPWR
1006 string "SATA power pin"
1007 default ""
1008 help
1009 Set the pins used to power the SATA. This takes a string in the
1010 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1011 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001012
Hans de Goedebf880fe2015-01-25 12:10:48 +01001013config GMAC_TX_DELAY
1014 int "GMAC Transmit Clock Delay Chain"
1015 default 0
1016 ---help---
1017 Set the GMAC Transmit Clock Delay Chain value.
1018
Hans de Goede66ab79d2015-09-13 13:02:48 +02001019config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001020 default 0x4fe00000 if MACH_SUN4I
1021 default 0x4fe00000 if MACH_SUN5I
1022 default 0x4fe00000 if MACH_SUN6I
1023 default 0x4fe00000 if MACH_SUN7I
1024 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001025 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001026 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001027 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001028
Jagan Teki4e159f82018-02-06 22:42:56 +05301029config SPL_SPI_SUNXI
1030 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001031 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301032 help
1033 Enable support for SPI Flash. This option allows SPL to read from
1034 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1035 not need any extra configuration.
1036
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001037config PINE64_DT_SELECTION
1038 bool "Enable Pine64 device tree selection code"
1039 depends on MACH_SUN50I
1040 help
1041 The original Pine A64 and Pine A64+ are similar but different
1042 boards and can be differed by the DRAM size. Pine A64 has
1043 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1044 option, the device tree selection code specific to Pine64 which
1045 utilizes the DRAM size will be enabled.
1046
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001047config PINEPHONE_DT_SELECTION
1048 bool "Enable PinePhone device tree selection code"
1049 depends on MACH_SUN50I
1050 help
1051 Enable this option to automatically select the device tree for the
1052 correct PinePhone hardware revision during boot.
1053
Andre Heiderbf8c8102021-10-01 19:29:00 +01001054config BLUETOOTH_DT_DEVICE_FIXUP
1055 string "Fixup the Bluetooth controller address"
1056 default ""
1057 help
1058 This option specifies the DT compatible name of the Bluetooth
1059 controller for which to set the "local-bd-address" property.
1060 Set this option if your device ships with the Bluetooth controller
1061 default address.
1062 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1063 flipped elsewise.
1064
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001065endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001066
1067config CHIP_DIP_SCAN
1068 bool "Enable DIPs detection for CHIP board"
1069 select SUPPORT_EXTENSION_SCAN
1070 select W1
1071 select W1_GPIO
1072 select W1_EEPROM
1073 select W1_EEPROM_DS24XXX
1074 select CMD_EXTENSION