blob: d7f9a03152f20a69f5af49a4aa93df0a888fe6a2 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki932f5e02018-01-11 13:21:15 +053091config SUN6I_PRCM
92 bool
93 help
94 Support for the PRCM (Power/Reset/Clock Management) unit available
95 in A31 SoC.
96
Jagan Tekifeb29272018-02-14 22:28:30 +053097config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050098 bool
Samuel Holland388fe642021-10-08 00:17:23 -050099 select DM_PMIC if DM_I2C
100 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530101 help
102 Select this PMIC bus access helpers for Sunxi platform PRCM or other
103 AXP family PMIC devices.
104
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800105config SUNXI_SRAM_ADDRESS
106 hex
107 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100108 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800109 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000110 ---help---
111 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
112 with the first SRAM region being located at address 0.
113 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800114 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000115
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100116config SUNXI_A64_TIMER_ERRATUM
117 bool
118
Hans de Goedef07872b2015-04-06 20:33:34 +0200119# Note only one of these may be selected at a time! But hidden choices are
120# not supported by Kconfig
121config SUNXI_GEN_SUN4I
122 bool
123 ---help---
124 Select this for sunxi SoCs which have resets and clocks set up
125 as the original A10 (mach-sun4i).
126
127config SUNXI_GEN_SUN6I
128 bool
129 ---help---
130 Select this for sunxi SoCs which have sun6i like periphery, like
131 separate ahb reset control registers, custom pmic bus, new style
132 watchdog, etc.
133
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100134config SUN50I_GEN_H6
135 bool
136 select FIT
137 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100138 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100139 select SUPPORT_SPL
140 ---help---
141 Select this for sunxi SoCs which have H6 like peripherals, clocks
142 and memory map.
143
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800144config SUNXI_DRAM_DW
145 bool
146 ---help---
147 Select this for sunxi SoCs which uses a DRAM controller like the
148 DesignWare controller used in H3, mainly SoCs after H3, which do
149 not have official open-source DRAM initialization code, but can
150 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200151
Icenowy Zhengb2607512017-06-03 17:10:16 +0800152if SUNXI_DRAM_DW
153config SUNXI_DRAM_DW_16BIT
154 bool
155 ---help---
156 Select this for sunxi SoCs with DesignWare DRAM controller and
157 have only 16-bit memory buswidth.
158
159config SUNXI_DRAM_DW_32BIT
160 bool
161 ---help---
162 Select this for sunxi SoCs with DesignWare DRAM controller with
163 32-bit memory buswidth.
164endif
165
Andre Przywara5fb97432017-02-16 01:20:27 +0000166config MACH_SUNXI_H3_H5
167 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530168 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200169 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800170 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800171 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000172 select SUNXI_GEN_SUN6I
173 select SUPPORT_SPL
174
Icenowy Zheng14170a42018-10-25 17:23:06 +0800175# TODO: try out A80's 8GiB DRAM space
176config SUNXI_DRAM_MAX_SIZE
177 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100178 default 0x100000000 if MACH_SUN50I_H616
179 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800180 default 0x80000000
181
Ian Campbelld8e69e02014-10-24 21:20:44 +0100182choice
183 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200184 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100185
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100186config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530188 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000189 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530190 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530191 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200192 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100193 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400194 imply SPL_SYS_I2C_LEGACY
195 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100196
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100197config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100198 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530199 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000200 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530201 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530202 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200203 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100204 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500205 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400206 imply SPL_SYS_I2C_LEGACY
207 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100208
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100209config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530211 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800212 select CPU_V7_HAS_NONSEC
213 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900214 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530215 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530216 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500217 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530218 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200219 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200220 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500221 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800222 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100223
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100224config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100225 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530226 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100227 select CPU_V7_HAS_NONSEC
228 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900229 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530230 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530231 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200232 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100233 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200234 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400235 imply SPL_SYS_I2C_LEGACY
236 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100237
Hans de Goedef055ed62015-04-06 20:55:39 +0200238config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100239 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530240 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800241 select CPU_V7_HAS_NONSEC
242 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900243 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530244 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530245 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500246 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200247 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100248 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500249 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800250 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500251 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100252
Vishnu Patekar3702f142015-03-01 23:47:48 +0530253config MACH_SUN8I_A33
254 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530255 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800256 select CPU_V7_HAS_NONSEC
257 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900258 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530259 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530260 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500261 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530262 select SUNXI_GEN_SUN6I
263 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500264 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500266 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530267
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800268config MACH_SUN8I_A83T
269 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530270 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530271 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530272 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500273 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800274 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200275 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800276 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800277 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500278 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800279
Jens Kuskef9770722015-11-17 15:12:58 +0100280config MACH_SUN8I_H3
281 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530282 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800283 select CPU_V7_HAS_NONSEC
284 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900285 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000286 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800287 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100288
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800289config MACH_SUN8I_R40
290 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530291 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800292 select CPU_V7_HAS_NONSEC
293 select CPU_V7_HAS_VIRT
294 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800295 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100296 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800297 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800298 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800299 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000300 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400301 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800302
Icenowy Zheng52e61882017-04-08 15:30:12 +0800303config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800304 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530305 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800306 select CPU_V7_HAS_NONSEC
307 select CPU_V7_HAS_VIRT
308 select ARCH_SUPPORT_PSCI
309 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800310 select SUNXI_DRAM_DW
311 select SUNXI_DRAM_DW_16BIT
312 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800313 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
314
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100315config MACH_SUN9I
316 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530317 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530318 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500319 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530320 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100321 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800322 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100323
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800324config MACH_SUN50I
325 bool "sun50i (Allwinner A64)"
326 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530327 select SPI
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530328 select DM_SPI if SPI
329 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530330 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800331 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200332 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800333 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800334 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000335 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800336 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800337 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100338 select FIT
339 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100340 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800341
Andre Przywara5611a2d2017-02-16 01:20:28 +0000342config MACH_SUN50I_H5
343 bool "sun50i (Allwinner H5)"
344 select ARM64
345 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100346 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100347 select FIT
348 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000349
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800350config MACH_SUN50I_H6
351 bool "sun50i (Allwinner H6)"
352 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100353 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800354 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100355 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800356
Jernej Skrabece638e052021-01-11 21:11:46 +0100357config MACH_SUN50I_H616
358 bool "sun50i (Allwinner H616)"
359 select ARM64
360 select DRAM_SUN50I_H616
361 select SUN50I_GEN_H6
362
Ian Campbelld8e69e02014-10-24 21:20:44 +0100363endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800364
Hans de Goedef055ed62015-04-06 20:55:39 +0200365# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
366config MACH_SUN8I
367 bool
Jagan Teki11f33e12018-01-11 13:23:02 +0530368 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800369 default y if MACH_SUN8I_A23
370 default y if MACH_SUN8I_A33
371 default y if MACH_SUN8I_A83T
372 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800373 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800374 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200375
Andre Przywara06893b62017-01-02 11:48:35 +0000376config RESERVE_ALLWINNER_BOOT0_HEADER
377 bool "reserve space for Allwinner boot0 header"
378 select ENABLE_ARM_SOC_BOOT0_HOOK
379 ---help---
380 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
381 filled with magic values post build. The Allwinner provided boot0
382 blob relies on this information to load and execute U-Boot.
383 Only needed on 64-bit Allwinner boards so far when using boot0.
384
Andre Przywara46c3d992017-01-02 11:48:36 +0000385config ARM_BOOT_HOOK_RMR
386 bool
387 depends on ARM64
388 default y
389 select ENABLE_ARM_SOC_BOOT0_HOOK
390 ---help---
391 Insert some ARM32 code at the very beginning of the U-Boot binary
392 which uses an RMR register write to bring the core into AArch64 mode.
393 The very first instruction acts as a switch, since it's carefully
394 chosen to be a NOP in one mode and a branch in the other, so the
395 code would only be executed if not already in AArch64.
396 This allows both the SPL and the U-Boot proper to be entered in
397 either mode and switch to AArch64 if needed.
398
Andre Przywara1c7a7512019-07-15 02:27:06 +0100399if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800400config SUNXI_DRAM_DDR3
401 bool
402
Icenowy Zhenge270a582017-06-03 17:10:20 +0800403config SUNXI_DRAM_DDR2
404 bool
405
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800406config SUNXI_DRAM_LPDDR3
407 bool
408
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800409choice
410 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800411 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
412 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800413
414config SUNXI_DRAM_DDR3_1333
415 bool "DDR3 1333"
416 select SUNXI_DRAM_DDR3
417 ---help---
418 This option is the original only supported memory type, which suits
419 many H3/H5/A64 boards available now.
420
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800421config SUNXI_DRAM_LPDDR3_STOCK
422 bool "LPDDR3 with Allwinner stock configuration"
423 select SUNXI_DRAM_LPDDR3
424 ---help---
425 This option is the LPDDR3 timing used by the stock boot0 by
426 Allwinner.
427
Andre Przywara1c7a7512019-07-15 02:27:06 +0100428config SUNXI_DRAM_H6_LPDDR3
429 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
430 select SUNXI_DRAM_LPDDR3
431 depends on DRAM_SUN50I_H6
432 ---help---
433 This option is the LPDDR3 timing used by the stock boot0 by
434 Allwinner.
435
Andre Przywara75d38d02019-07-15 02:27:08 +0100436config SUNXI_DRAM_H6_DDR3_1333
437 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
438 select SUNXI_DRAM_DDR3
439 depends on DRAM_SUN50I_H6
440 ---help---
441 This option is the DDR3 timing used by the boot0 on H6 TV boxes
442 which use a DDR3-1333 timing.
443
Icenowy Zhenge270a582017-06-03 17:10:20 +0800444config SUNXI_DRAM_DDR2_V3S
445 bool "DDR2 found in V3s chip"
446 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800447 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800448 ---help---
449 This option is only for the DDR2 memory chip which is co-packaged in
450 Allwinner V3s SoC.
451
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800452endchoice
453endif
454
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800455config DRAM_TYPE
456 int "sunxi dram type"
457 depends on MACH_SUN8I_A83T
458 default 3
459 ---help---
460 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200461
Hans de Goede3aeaa282014-11-15 19:46:39 +0100462config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100463 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800464 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800465 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100466 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800467 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
468 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000469 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800470 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100471 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100472 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800473 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
474 must be a multiple of 24. For the sun9i (A80), the tested values
475 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100476
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200477if MACH_SUN5I || MACH_SUN7I
478config DRAM_MBUS_CLK
479 int "sunxi mbus clock speed"
480 default 300
481 ---help---
482 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
483
484endif
485
Hans de Goede3aeaa282014-11-15 19:46:39 +0100486config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100487 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100488 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100489 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100490 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100491 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800492 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100493 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800494 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000495 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100496 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100497 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100498
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200499config DRAM_ODT_EN
500 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200501 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100502 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800503 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000504 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800505 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100506 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200507 ---help---
508 Select this to enable dram odt (on die termination).
509
Hans de Goede59d9fc72015-01-17 14:24:55 +0100510if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
511config DRAM_EMR1
512 int "sunxi dram emr1 value"
513 default 0 if MACH_SUN4I
514 default 4 if MACH_SUN5I || MACH_SUN7I
515 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100516 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200517
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200518config DRAM_TPR3
519 hex "sunxi dram tpr3 value"
520 default 0
521 ---help---
522 Set the dram controller tpr3 parameter. This parameter configures
523 the delay on the command lane and also phase shifts, which are
524 applied for sampling incoming read data. The default value 0
525 means that no phase/delay adjustments are necessary. Properly
526 configuring this parameter increases reliability at high DRAM
527 clock speeds.
528
529config DRAM_DQS_GATING_DELAY
530 hex "sunxi dram dqs_gating_delay value"
531 default 0
532 ---help---
533 Set the dram controller dqs_gating_delay parmeter. Each byte
534 encodes the DQS gating delay for each byte lane. The delay
535 granularity is 1/4 cycle. For example, the value 0x05060606
536 means that the delay is 5 quarter-cycles for one lane (1.25
537 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
538 The default value 0 means autodetection. The results of hardware
539 autodetection are not very reliable and depend on the chip
540 temperature (sometimes producing different results on cold start
541 and warm reboot). But the accuracy of hardware autodetection
542 is usually good enough, unless running at really high DRAM
543 clocks speeds (up to 600MHz). If unsure, keep as 0.
544
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200545choice
546 prompt "sunxi dram timings"
547 default DRAM_TIMINGS_VENDOR_MAGIC
548 ---help---
549 Select the timings of the DDR3 chips.
550
551config DRAM_TIMINGS_VENDOR_MAGIC
552 bool "Magic vendor timings from Android"
553 ---help---
554 The same DRAM timings as in the Allwinner boot0 bootloader.
555
556config DRAM_TIMINGS_DDR3_1066F_1333H
557 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
558 ---help---
559 Use the timings of the standard JEDEC DDR3-1066F speed bin for
560 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
561 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
562 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
563 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
564 that down binning to DDR3-1066F is supported (because DDR3-1066F
565 uses a bit faster timings than DDR3-1333H).
566
567config DRAM_TIMINGS_DDR3_800E_1066G_1333J
568 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
569 ---help---
570 Use the timings of the slowest possible JEDEC speed bin for the
571 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
572 DDR3-800E, DDR3-1066G or DDR3-1333J.
573
574endchoice
575
Hans de Goede3aeaa282014-11-15 19:46:39 +0100576endif
577
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200578if MACH_SUN8I_A23
579config DRAM_ODT_CORRECTION
580 int "sunxi dram odt correction value"
581 default 0
582 ---help---
583 Set the dram odt correction value (range -255 - 255). In allwinner
584 fex files, this option is found in bits 8-15 of the u32 odt_en variable
585 in the [dram] section. When bit 31 of the odt_en variable is set
586 then the correction is negative. Usually the value for this is 0.
587endif
588
Iain Paton630df142015-03-28 10:26:38 +0000589config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800590 default 1008000000 if MACH_SUN4I
591 default 1008000000 if MACH_SUN5I
592 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000593 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800594 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800595 default 1008000000 if MACH_SUN8I
596 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800597 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100598 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000599
Maxime Ripard2c519412014-10-03 20:16:29 +0800600config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100601 default "sun4i" if MACH_SUN4I
602 default "sun5i" if MACH_SUN5I
603 default "sun6i" if MACH_SUN6I
604 default "sun7i" if MACH_SUN7I
605 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100606 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200607 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800608 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100609 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900610
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900611config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900612 default "sunxi"
613
614config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900615 default "sunxi"
616
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200617config UART0_PORT_F
618 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200619 ---help---
620 Repurpose the SD card slot for getting access to the UART0 serial
621 console. Primarily useful only for low level u-boot debugging on
622 tablets, where normal UART0 is difficult to access and requires
623 device disassembly and/or soldering. As the SD card can't be used
624 at the same time, the system can be only booted in the FEL mode.
625 Only enable this if you really know what you are doing.
626
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200627config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900628 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200629 ---help---
630 Set this to enable various workarounds for old kernels, this results in
631 sub-optimal settings for newer kernels, only enable if needed.
632
Mylène Josserand147c6062017-04-02 12:59:10 +0200633config MACPWR
634 string "MAC power pin"
635 default ""
636 help
637 Set the pin used to power the MAC. This takes a string in the format
638 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
639
Hans de Goede7412ef82014-10-02 20:29:26 +0200640config MMC0_CD_PIN
641 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000642 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200643 default ""
644 ---help---
645 Set the card detect pin for mmc0, leave empty to not use cd. This
646 takes a string in the format understood by sunxi_name_to_gpio, e.g.
647 PH1 for pin 1 of port H.
648
649config MMC1_CD_PIN
650 string "Card detect pin for mmc1"
651 default ""
652 ---help---
653 See MMC0_CD_PIN help text.
654
655config MMC2_CD_PIN
656 string "Card detect pin for mmc2"
657 default ""
658 ---help---
659 See MMC0_CD_PIN help text.
660
661config MMC3_CD_PIN
662 string "Card detect pin for mmc3"
663 default ""
664 ---help---
665 See MMC0_CD_PIN help text.
666
Samuel Holland51951052021-09-12 10:28:35 -0500667config MMC1_PINS_PH
668 bool "Pins for mmc1 are on Port H"
669 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100670 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500671 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100672
Hans de Goedeaf593e42014-10-02 20:43:50 +0200673config MMC_SUNXI_SLOT_EXTRA
674 int "mmc extra slot number"
675 default -1
676 ---help---
677 sunxi builds always enable mmc0, some boards also have a second sdcard
678 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
679 support for this.
680
Hans de Goede99c9fb02016-04-01 22:39:26 +0200681config INITIAL_USB_SCAN_DELAY
682 int "delay initial usb scan by x ms to allow builtin devices to init"
683 default 0
684 ---help---
685 Some boards have on board usb devices which need longer than the
686 USB spec's 1 second to connect from board powerup. Set this config
687 option to a non 0 value to add an extra delay before the first usb
688 bus scan.
689
Hans de Goedee7b852a2015-01-07 15:26:06 +0100690config USB0_VBUS_PIN
691 string "Vbus enable pin for usb0 (otg)"
692 default ""
693 ---help---
694 Set the Vbus enable pin for usb0 (otg). This takes a string in the
695 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
696
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100697config USB0_VBUS_DET
698 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100699 default ""
700 ---help---
701 Set the Vbus detect pin for usb0 (otg). This takes a string in the
702 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
703
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200704config USB0_ID_DET
705 string "ID detect pin for usb0 (otg)"
706 default ""
707 ---help---
708 Set the ID detect pin for usb0 (otg). This takes a string in the
709 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
710
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100711config USB1_VBUS_PIN
712 string "Vbus enable pin for usb1 (ehci0)"
713 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100714 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100715 ---help---
716 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
717 a string in the format understood by sunxi_name_to_gpio, e.g.
718 PH1 for pin 1 of port H.
719
720config USB2_VBUS_PIN
721 string "Vbus enable pin for usb2 (ehci1)"
722 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100723 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100724 ---help---
725 See USB1_VBUS_PIN help text.
726
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100727config USB3_VBUS_PIN
728 string "Vbus enable pin for usb3 (ehci2)"
729 default ""
730 ---help---
731 See USB1_VBUS_PIN help text.
732
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200733config I2C0_ENABLE
734 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800735 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200736 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200737 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200738 ---help---
739 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
740 its clock and setting up the bus. This is especially useful on devices
741 with slaves connected to the bus or with pins exposed through e.g. an
742 expansion port/header.
743
744config I2C1_ENABLE
745 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200746 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200747 ---help---
748 See I2C0_ENABLE help text.
749
750config I2C2_ENABLE
751 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200752 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200753 ---help---
754 See I2C0_ENABLE help text.
755
756if MACH_SUN6I || MACH_SUN7I
757config I2C3_ENABLE
758 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200759 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200760 ---help---
761 See I2C0_ENABLE help text.
762endif
763
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100764if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100765config R_I2C_ENABLE
766 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100767 # This is used for the pmic on H3
768 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200769 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100770 ---help---
771 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100772endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100773
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200774if MACH_SUN7I
775config I2C4_ENABLE
776 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200777 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200778 ---help---
779 See I2C0_ENABLE help text.
780endif
781
Hans de Goede3ae1d132015-04-25 17:25:14 +0200782config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900783 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500784 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200785 ---help---
786 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
787
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000788config AXP_DISABLE_BOOT_ON_POWERON
789 bool "Disable device boot on power plug-in"
790 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
791 default n
792 ---help---
793 Say Y here to prevent the device from booting up because of a plug-in
794 event. When set, the device will boot into the SPL briefly to
795 determine why it was powered on, and if it was determined because of
796 a plug-in event instead of a button press event it will shut back off.
797
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800798config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900799 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800800 depends on !MACH_SUN8I_A83T
801 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800802 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800803 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800804 depends on !MACH_SUN9I
805 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100806 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000807 select DM_VIDEO
808 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800809 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200810 default y
811 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000812 Say Y here to add support for using a graphical console on the HDMI,
813 LCD or VGA output found on older sunxi devices. This will also provide
814 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100815
Hans de Goedee9544592014-12-23 23:04:35 +0100816config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900817 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800818 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100819 default y
820 ---help---
821 Say Y here to add support for outputting video over HDMI.
822
Hans de Goede260f5202014-12-25 13:58:06 +0100823config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900824 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800825 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100826 ---help---
827 Say Y here to add support for outputting video over VGA.
828
Hans de Goedeac1633c2014-12-24 12:17:07 +0100829config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900830 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800831 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100832 ---help---
833 Say Y here to add support for external DACs connected to the parallel
834 LCD interface driving a VGA connector, such as found on the
835 Olimex A13 boards.
836
Hans de Goede18366f72015-01-25 15:33:07 +0100837config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900838 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100839 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100840 ---help---
841 Say Y here if you've a board which uses opendrain drivers for the vga
842 hsync and vsync signals. Opendrain drivers cannot generate steep enough
843 positive edges for a stable video output, so on boards with opendrain
844 drivers the sync signals must always be active high.
845
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800846config VIDEO_VGA_EXTERNAL_DAC_EN
847 string "LCD panel power enable pin"
848 depends on VIDEO_VGA_VIA_LCD
849 default ""
850 ---help---
851 Set the enable pin for the external VGA DAC. This takes a string in the
852 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
853
Hans de Goedec06e00e2015-08-03 19:20:26 +0200854config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900855 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800856 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200857 ---help---
858 Say Y here to add support for outputting composite video.
859
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100860config VIDEO_LCD_MODE
861 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800862 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100863 default ""
864 ---help---
865 LCD panel timing details string, leave empty if there is no LCD panel.
866 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
867 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200868 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100869
Hans de Goede481b6642015-01-13 13:21:46 +0100870config VIDEO_LCD_DCLK_PHASE
871 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700872 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100873 default 1
874 ---help---
875 Select LCD panel display clock phase shift, range 0-3.
876
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100877config VIDEO_LCD_POWER
878 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800879 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100880 default ""
881 ---help---
882 Set the power enable pin for the LCD panel. This takes a string in the
883 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
884
Hans de Goedece9e3322015-02-16 17:26:41 +0100885config VIDEO_LCD_RESET
886 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800887 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100888 default ""
889 ---help---
890 Set the reset pin for the LCD panel. This takes a string in the format
891 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
892
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100893config VIDEO_LCD_BL_EN
894 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800895 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100896 default ""
897 ---help---
898 Set the backlight enable pin for the LCD panel. This takes a string in the
899 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
900 port H.
901
902config VIDEO_LCD_BL_PWM
903 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800904 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100905 default ""
906 ---help---
907 Set the backlight pwm pin for the LCD panel. This takes a string in the
908 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200909
Hans de Goede2d5d3022015-01-22 21:02:42 +0100910config VIDEO_LCD_BL_PWM_ACTIVE_LOW
911 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800912 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100913 default y
914 ---help---
915 Set this if the backlight pwm output is active low.
916
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100917config VIDEO_LCD_PANEL_I2C
918 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800919 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500920 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100921 ---help---
922 Say y here if the LCD panel needs to be configured via i2c. This
923 will add a bitbang i2c controller using gpios to talk to the LCD.
924
Samuel Holland75fe0f42021-10-08 00:17:24 -0500925config VIDEO_LCD_PANEL_I2C_NAME
926 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100927 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland75fe0f42021-10-08 00:17:24 -0500928 default "i2c@0"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100929 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500930 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100931
932# Note only one of these may be selected at a time! But hidden choices are
933# not supported by Kconfig
934config VIDEO_LCD_IF_PARALLEL
935 bool
936
937config VIDEO_LCD_IF_LVDS
938 bool
939
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200940config SUNXI_DE2
941 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200942
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200943config VIDEO_DE2
944 bool "Display Engine 2 video driver"
945 depends on SUNXI_DE2
946 select DM_VIDEO
947 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100948 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800949 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200950 default y
951 ---help---
952 Say y here if you want to build DE2 video driver which is present on
953 newer SoCs. Currently only HDMI output is supported.
954
Hans de Goede797a0f52015-01-01 22:04:34 +0100955
956choice
957 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800958 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100959 ---help---
960 Select which type of LCD panel to support.
961
962config VIDEO_LCD_PANEL_PARALLEL
963 bool "Generic parallel interface LCD panel"
964 select VIDEO_LCD_IF_PARALLEL
965
966config VIDEO_LCD_PANEL_LVDS
967 bool "Generic lvds interface LCD panel"
968 select VIDEO_LCD_IF_LVDS
969
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200970config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
971 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
972 select VIDEO_LCD_SSD2828
973 select VIDEO_LCD_IF_PARALLEL
974 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200975 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
976
977config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
978 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
979 select VIDEO_LCD_ANX9804
980 select VIDEO_LCD_IF_PARALLEL
981 select VIDEO_LCD_PANEL_I2C
982 ---help---
983 Select this for eDP LCD panels with 4 lanes running at 1.62G,
984 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200985
Hans de Goede743fb9552015-01-20 09:23:36 +0100986config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
987 bool "Hitachi tx18d42vm LCD panel"
988 select VIDEO_LCD_HITACHI_TX18D42VM
989 select VIDEO_LCD_IF_LVDS
990 ---help---
991 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
992
Hans de Goede613dade2015-02-16 17:49:47 +0100993config VIDEO_LCD_TL059WV5C0
994 bool "tl059wv5c0 LCD panel"
995 select VIDEO_LCD_PANEL_I2C
996 select VIDEO_LCD_IF_PARALLEL
997 ---help---
998 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
999 Aigo M60/M608/M606 tablets.
1000
Hans de Goede797a0f52015-01-01 22:04:34 +01001001endchoice
1002
Mylène Josserand628426a2017-04-02 12:59:09 +02001003config SATAPWR
1004 string "SATA power pin"
1005 default ""
1006 help
1007 Set the pins used to power the SATA. This takes a string in the
1008 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1009 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001010
Hans de Goedebf880fe2015-01-25 12:10:48 +01001011config GMAC_TX_DELAY
1012 int "GMAC Transmit Clock Delay Chain"
1013 default 0
1014 ---help---
1015 Set the GMAC Transmit Clock Delay Chain value.
1016
Hans de Goede66ab79d2015-09-13 13:02:48 +02001017config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001018 default 0x4fe00000 if MACH_SUN4I
1019 default 0x4fe00000 if MACH_SUN5I
1020 default 0x4fe00000 if MACH_SUN6I
1021 default 0x4fe00000 if MACH_SUN7I
1022 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001023 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001024 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001025 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001026
Jagan Teki4e159f82018-02-06 22:42:56 +05301027config SPL_SPI_SUNXI
1028 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001029 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301030 help
1031 Enable support for SPI Flash. This option allows SPL to read from
1032 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1033 not need any extra configuration.
1034
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001035config PINE64_DT_SELECTION
1036 bool "Enable Pine64 device tree selection code"
1037 depends on MACH_SUN50I
1038 help
1039 The original Pine A64 and Pine A64+ are similar but different
1040 boards and can be differed by the DRAM size. Pine A64 has
1041 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1042 option, the device tree selection code specific to Pine64 which
1043 utilizes the DRAM size will be enabled.
1044
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001045config PINEPHONE_DT_SELECTION
1046 bool "Enable PinePhone device tree selection code"
1047 depends on MACH_SUN50I
1048 help
1049 Enable this option to automatically select the device tree for the
1050 correct PinePhone hardware revision during boot.
1051
Andre Heiderbf8c8102021-10-01 19:29:00 +01001052config BLUETOOTH_DT_DEVICE_FIXUP
1053 string "Fixup the Bluetooth controller address"
1054 default ""
1055 help
1056 This option specifies the DT compatible name of the Bluetooth
1057 controller for which to set the "local-bd-address" property.
1058 Set this option if your device ships with the Bluetooth controller
1059 default address.
1060 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1061 flipped elsewise.
1062
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001063endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001064
1065config CHIP_DIP_SCAN
1066 bool "Enable DIPs detection for CHIP board"
1067 select SUPPORT_EXTENSION_SCAN
1068 select W1
1069 select W1_GPIO
1070 select W1_EEPROM
1071 select W1_EEPROM_DS24XXX
1072 select CMD_EXTENSION