blob: 6be8a4de53fe50916d74a858c75259d81805a6b1 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
Jernej Skrabecdd533da2023-04-10 10:21:12 +020055config DRAM_SUN50I_H616_DX_ODT
56 hex "H616 DRAM DX ODT parameter"
57 help
58 DX ODT value from vendor DRAM settings.
59
60config DRAM_SUN50I_H616_DX_DRI
61 hex "H616 DRAM DX DRI parameter"
62 help
63 DX DRI value from vendor DRAM settings.
64
65config DRAM_SUN50I_H616_CA_DRI
66 hex "H616 DRAM CA DRI parameter"
67 help
68 CA DRI value from vendor DRAM settings.
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020069
Jernej Skrabec63ab9552023-04-10 10:21:16 +020070config DRAM_SUN50I_H616_ODT_EN
71 hex "H616 DRAM ODT EN parameter"
72 default 0x1
73 help
74 ODT EN value from vendor DRAM settings.
75
Jernej Skrabec9ec04b02023-04-10 10:21:17 +020076config DRAM_SUN50I_H616_TPR0
77 hex "H616 DRAM TPR0 parameter"
78 default 0x0
79 help
80 TPR0 value from vendor DRAM settings.
81
Jernej Skrabecac8154d2023-04-10 10:21:19 +020082config DRAM_SUN50I_H616_TPR2
83 hex "H616 DRAM TPR2 parameter"
84 default 0x0
85 help
86 TPR2 value from vendor DRAM settings.
87
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020088config DRAM_SUN50I_H616_TPR10
89 hex "H616 DRAM TPR10 parameter"
90 help
91 TPR10 value from vendor DRAM settings. It tells which features
92 should be configured, like write leveling, read calibration, etc.
Jernej Skrabec63ab9552023-04-10 10:21:16 +020093
94config DRAM_SUN50I_H616_TPR11
95 hex "H616 DRAM TPR11 parameter"
96 default 0x0
97 help
98 TPR11 value from vendor DRAM settings.
99
100config DRAM_SUN50I_H616_TPR12
101 hex "H616 DRAM TPR12 parameter"
102 default 0x0
103 help
104 TPR12 value from vendor DRAM settings.
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100105endif
106
Jagan Teki932f5e02018-01-11 13:21:15 +0530107config SUN6I_PRCM
108 bool
109 help
110 Support for the PRCM (Power/Reset/Clock Management) unit available
111 in A31 SoC.
112
Jagan Tekifeb29272018-02-14 22:28:30 +0530113config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500114 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500115 select DM_PMIC if DM_I2C
116 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530117 help
118 Select this PMIC bus access helpers for Sunxi platform PRCM or other
119 AXP family PMIC devices.
120
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800121config SUNXI_SRAM_ADDRESS
122 hex
123 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100124 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800125 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000126 ---help---
127 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
128 with the first SRAM region being located at address 0.
129 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800130 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000131
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100132config SUNXI_A64_TIMER_ERRATUM
133 bool
134
Hans de Goedef07872b2015-04-06 20:33:34 +0200135# Note only one of these may be selected at a time! But hidden choices are
136# not supported by Kconfig
137config SUNXI_GEN_SUN4I
138 bool
139 ---help---
140 Select this for sunxi SoCs which have resets and clocks set up
141 as the original A10 (mach-sun4i).
142
143config SUNXI_GEN_SUN6I
144 bool
145 ---help---
146 Select this for sunxi SoCs which have sun6i like periphery, like
147 separate ahb reset control registers, custom pmic bus, new style
148 watchdog, etc.
149
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100150config SUN50I_GEN_H6
151 bool
152 select FIT
153 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100154 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100155 select SUPPORT_SPL
156 ---help---
157 Select this for sunxi SoCs which have H6 like peripherals, clocks
158 and memory map.
159
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800160config SUNXI_DRAM_DW
161 bool
162 ---help---
163 Select this for sunxi SoCs which uses a DRAM controller like the
164 DesignWare controller used in H3, mainly SoCs after H3, which do
165 not have official open-source DRAM initialization code, but can
166 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200167
Icenowy Zhengb2607512017-06-03 17:10:16 +0800168if SUNXI_DRAM_DW
169config SUNXI_DRAM_DW_16BIT
170 bool
171 ---help---
172 Select this for sunxi SoCs with DesignWare DRAM controller and
173 have only 16-bit memory buswidth.
174
175config SUNXI_DRAM_DW_32BIT
176 bool
177 ---help---
178 Select this for sunxi SoCs with DesignWare DRAM controller with
179 32-bit memory buswidth.
180endif
181
Andre Przywara5fb97432017-02-16 01:20:27 +0000182config MACH_SUNXI_H3_H5
183 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530184 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200185 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800186 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800187 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000188 select SUNXI_GEN_SUN6I
189 select SUPPORT_SPL
190
Icenowy Zheng14170a42018-10-25 17:23:06 +0800191# TODO: try out A80's 8GiB DRAM space
192config SUNXI_DRAM_MAX_SIZE
193 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100194 default 0x100000000 if MACH_SUN50I_H616
195 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800196 default 0x80000000
197
Ian Campbelld8e69e02014-10-24 21:20:44 +0100198choice
199 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200200 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100201
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500202config MACH_SUNIV
203 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
204 select CPU_ARM926EJS
205 select SUNXI_GEN_SUN6I
206 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100207 select SKIP_LOWLEVEL_INIT_ONLY
208 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500209
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100210config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530212 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530213 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530214 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200215 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100216 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400217 imply SPL_SYS_I2C_LEGACY
218 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100219
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100220config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100221 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530222 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530223 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530224 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200225 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400227 imply SPL_SYS_I2C_LEGACY
228 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100229
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100230config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100231 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530232 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800233 select CPU_V7_HAS_NONSEC
234 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900235 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000236 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530237 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530238 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500239 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530240 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200241 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200242 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500243 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800244 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100245
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100246config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100247 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530248 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100249 select CPU_V7_HAS_NONSEC
250 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900251 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000252 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530253 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530254 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200255 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100256 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200257 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400258 imply SPL_SYS_I2C_LEGACY
259 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100260
Hans de Goedef055ed62015-04-06 20:55:39 +0200261config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100262 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530263 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800264 select CPU_V7_HAS_NONSEC
265 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900266 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530267 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530268 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500269 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200270 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100271 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500272 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800273 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100274
Vishnu Patekar3702f142015-03-01 23:47:48 +0530275config MACH_SUN8I_A33
276 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530277 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800278 select CPU_V7_HAS_NONSEC
279 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900280 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530281 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530282 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500283 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530284 select SUNXI_GEN_SUN6I
285 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500286 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800287 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530288
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800289config MACH_SUN8I_A83T
290 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530291 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530292 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530293 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500294 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800295 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200296 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800297 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800298 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500299 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800300
Jens Kuskef9770722015-11-17 15:12:58 +0100301config MACH_SUN8I_H3
302 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530303 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800304 select CPU_V7_HAS_NONSEC
305 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900306 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000307 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800308 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100309
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800310config MACH_SUN8I_R40
311 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530312 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800313 select CPU_V7_HAS_NONSEC
314 select CPU_V7_HAS_VIRT
315 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800316 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100317 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800318 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800319 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800320 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000321 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400322 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800323
Icenowy Zheng52e61882017-04-08 15:30:12 +0800324config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800325 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530326 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800327 select CPU_V7_HAS_NONSEC
328 select CPU_V7_HAS_VIRT
329 select ARCH_SUPPORT_PSCI
330 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800331 select SUNXI_DRAM_DW
332 select SUNXI_DRAM_DW_16BIT
333 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800334 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
335
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100336config MACH_SUN9I
337 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530338 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000339 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530340 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500341 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530342 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100343 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800344 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100345
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800346config MACH_SUN50I
347 bool "sun50i (Allwinner A64)"
348 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530349 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800350 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200351 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800352 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800353 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000354 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800355 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800356 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100357 select FIT
358 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100359 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800360
Andre Przywara5611a2d2017-02-16 01:20:28 +0000361config MACH_SUN50I_H5
362 bool "sun50i (Allwinner H5)"
363 select ARM64
364 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100365 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100366 select FIT
367 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000368
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800369config MACH_SUN50I_H6
370 bool "sun50i (Allwinner H6)"
371 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100372 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800373 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100374 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800375
Jernej Skrabece638e052021-01-11 21:11:46 +0100376config MACH_SUN50I_H616
377 bool "sun50i (Allwinner H616)"
378 select ARM64
379 select DRAM_SUN50I_H616
380 select SUN50I_GEN_H6
381
Ian Campbelld8e69e02014-10-24 21:20:44 +0100382endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800383
Hans de Goedef055ed62015-04-06 20:55:39 +0200384# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
385config MACH_SUN8I
386 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000387 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530388 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800389 default y if MACH_SUN8I_A23
390 default y if MACH_SUN8I_A33
391 default y if MACH_SUN8I_A83T
392 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800393 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800394 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200395
Andre Przywara06893b62017-01-02 11:48:35 +0000396config RESERVE_ALLWINNER_BOOT0_HEADER
397 bool "reserve space for Allwinner boot0 header"
398 select ENABLE_ARM_SOC_BOOT0_HOOK
399 ---help---
400 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
401 filled with magic values post build. The Allwinner provided boot0
402 blob relies on this information to load and execute U-Boot.
403 Only needed on 64-bit Allwinner boards so far when using boot0.
404
Andre Przywara46c3d992017-01-02 11:48:36 +0000405config ARM_BOOT_HOOK_RMR
406 bool
407 depends on ARM64
408 default y
409 select ENABLE_ARM_SOC_BOOT0_HOOK
410 ---help---
411 Insert some ARM32 code at the very beginning of the U-Boot binary
412 which uses an RMR register write to bring the core into AArch64 mode.
413 The very first instruction acts as a switch, since it's carefully
414 chosen to be a NOP in one mode and a branch in the other, so the
415 code would only be executed if not already in AArch64.
416 This allows both the SPL and the U-Boot proper to be entered in
417 either mode and switch to AArch64 if needed.
418
Andre Przywara1c7a7512019-07-15 02:27:06 +0100419if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800420config SUNXI_DRAM_DDR3
421 bool
422
Icenowy Zhenge270a582017-06-03 17:10:20 +0800423config SUNXI_DRAM_DDR2
424 bool
425
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800426config SUNXI_DRAM_LPDDR3
427 bool
428
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800429choice
430 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800431 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
432 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800433
434config SUNXI_DRAM_DDR3_1333
435 bool "DDR3 1333"
436 select SUNXI_DRAM_DDR3
437 ---help---
438 This option is the original only supported memory type, which suits
439 many H3/H5/A64 boards available now.
440
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800441config SUNXI_DRAM_LPDDR3_STOCK
442 bool "LPDDR3 with Allwinner stock configuration"
443 select SUNXI_DRAM_LPDDR3
444 ---help---
445 This option is the LPDDR3 timing used by the stock boot0 by
446 Allwinner.
447
Andre Przywara1c7a7512019-07-15 02:27:06 +0100448config SUNXI_DRAM_H6_LPDDR3
449 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
450 select SUNXI_DRAM_LPDDR3
451 depends on DRAM_SUN50I_H6
452 ---help---
453 This option is the LPDDR3 timing used by the stock boot0 by
454 Allwinner.
455
Andre Przywara75d38d02019-07-15 02:27:08 +0100456config SUNXI_DRAM_H6_DDR3_1333
457 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
458 select SUNXI_DRAM_DDR3
459 depends on DRAM_SUN50I_H6
460 ---help---
461 This option is the DDR3 timing used by the boot0 on H6 TV boxes
462 which use a DDR3-1333 timing.
463
Icenowy Zhenge270a582017-06-03 17:10:20 +0800464config SUNXI_DRAM_DDR2_V3S
465 bool "DDR2 found in V3s chip"
466 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800467 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800468 ---help---
469 This option is only for the DDR2 memory chip which is co-packaged in
470 Allwinner V3s SoC.
471
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800472endchoice
473endif
474
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800475config DRAM_TYPE
476 int "sunxi dram type"
477 depends on MACH_SUN8I_A83T
478 default 3
479 ---help---
480 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200481
Hans de Goede3aeaa282014-11-15 19:46:39 +0100482config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100483 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800484 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800485 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100486 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800487 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
488 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000489 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800490 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100491 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100492 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800493 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
494 must be a multiple of 24. For the sun9i (A80), the tested values
495 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100496
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200497if MACH_SUN5I || MACH_SUN7I
498config DRAM_MBUS_CLK
499 int "sunxi mbus clock speed"
500 default 300
501 ---help---
502 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
503
504endif
505
Hans de Goede3aeaa282014-11-15 19:46:39 +0100506config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100507 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100508 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100509 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100510 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100511 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800512 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100513 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800514 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000515 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100516 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100517 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100518
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200519config DRAM_ODT_EN
520 bool "sunxi dram odt enable"
Jernej Skrabec64712da2023-04-10 10:21:14 +0200521 depends on !MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200522 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100523 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800524 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000525 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800526 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200527 ---help---
528 Select this to enable dram odt (on die termination).
529
Hans de Goede59d9fc72015-01-17 14:24:55 +0100530if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
531config DRAM_EMR1
532 int "sunxi dram emr1 value"
533 default 0 if MACH_SUN4I
534 default 4 if MACH_SUN5I || MACH_SUN7I
535 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100536 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200537
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200538config DRAM_TPR3
539 hex "sunxi dram tpr3 value"
540 default 0
541 ---help---
542 Set the dram controller tpr3 parameter. This parameter configures
543 the delay on the command lane and also phase shifts, which are
544 applied for sampling incoming read data. The default value 0
545 means that no phase/delay adjustments are necessary. Properly
546 configuring this parameter increases reliability at high DRAM
547 clock speeds.
548
549config DRAM_DQS_GATING_DELAY
550 hex "sunxi dram dqs_gating_delay value"
551 default 0
552 ---help---
553 Set the dram controller dqs_gating_delay parmeter. Each byte
554 encodes the DQS gating delay for each byte lane. The delay
555 granularity is 1/4 cycle. For example, the value 0x05060606
556 means that the delay is 5 quarter-cycles for one lane (1.25
557 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
558 The default value 0 means autodetection. The results of hardware
559 autodetection are not very reliable and depend on the chip
560 temperature (sometimes producing different results on cold start
561 and warm reboot). But the accuracy of hardware autodetection
562 is usually good enough, unless running at really high DRAM
563 clocks speeds (up to 600MHz). If unsure, keep as 0.
564
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200565choice
566 prompt "sunxi dram timings"
567 default DRAM_TIMINGS_VENDOR_MAGIC
568 ---help---
569 Select the timings of the DDR3 chips.
570
571config DRAM_TIMINGS_VENDOR_MAGIC
572 bool "Magic vendor timings from Android"
573 ---help---
574 The same DRAM timings as in the Allwinner boot0 bootloader.
575
576config DRAM_TIMINGS_DDR3_1066F_1333H
577 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
578 ---help---
579 Use the timings of the standard JEDEC DDR3-1066F speed bin for
580 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
581 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
582 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
583 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
584 that down binning to DDR3-1066F is supported (because DDR3-1066F
585 uses a bit faster timings than DDR3-1333H).
586
587config DRAM_TIMINGS_DDR3_800E_1066G_1333J
588 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
589 ---help---
590 Use the timings of the slowest possible JEDEC speed bin for the
591 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
592 DDR3-800E, DDR3-1066G or DDR3-1333J.
593
594endchoice
595
Hans de Goede3aeaa282014-11-15 19:46:39 +0100596endif
597
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200598if MACH_SUN8I_A23
599config DRAM_ODT_CORRECTION
600 int "sunxi dram odt correction value"
601 default 0
602 ---help---
603 Set the dram odt correction value (range -255 - 255). In allwinner
604 fex files, this option is found in bits 8-15 of the u32 odt_en variable
605 in the [dram] section. When bit 31 of the odt_en variable is set
606 then the correction is negative. Usually the value for this is 0.
607endif
608
Iain Paton630df142015-03-28 10:26:38 +0000609config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500610 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800611 default 1008000000 if MACH_SUN4I
612 default 1008000000 if MACH_SUN5I
613 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000614 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800615 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800616 default 1008000000 if MACH_SUN8I
617 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800618 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100619 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000620
Maxime Ripard2c519412014-10-03 20:16:29 +0800621config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500622 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100623 default "sun4i" if MACH_SUN4I
624 default "sun5i" if MACH_SUN5I
625 default "sun6i" if MACH_SUN6I
626 default "sun7i" if MACH_SUN7I
627 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100628 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200629 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800630 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100631 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900632
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900633config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900634 default "sunxi"
635
636config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900637 default "sunxi"
638
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100639config SUNXI_MINIMUM_DRAM_MB
640 int "minimum DRAM size"
641 default 32 if MACH_SUNIV
642 default 64 if MACH_SUN8I_V3S
643 default 256
644 ---help---
645 Minimum DRAM size expected on the board. Traditionally we assumed
646 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
647 we have smaller sizes, though, so that U-Boot's own load address and
648 the default payload addresses must be shifted down.
649 This is expected to be fixed by the SoC selection.
650
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200651config UART0_PORT_F
652 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200653 ---help---
654 Repurpose the SD card slot for getting access to the UART0 serial
655 console. Primarily useful only for low level u-boot debugging on
656 tablets, where normal UART0 is difficult to access and requires
657 device disassembly and/or soldering. As the SD card can't be used
658 at the same time, the system can be only booted in the FEL mode.
659 Only enable this if you really know what you are doing.
660
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200661config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900662 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200663 ---help---
664 Set this to enable various workarounds for old kernels, this results in
665 sub-optimal settings for newer kernels, only enable if needed.
666
Mylène Josserand147c6062017-04-02 12:59:10 +0200667config MACPWR
668 string "MAC power pin"
669 default ""
670 help
671 Set the pin used to power the MAC. This takes a string in the format
672 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
673
Samuel Holland51951052021-09-12 10:28:35 -0500674config MMC1_PINS_PH
675 bool "Pins for mmc1 are on Port H"
676 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100677 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500678 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100679
Hans de Goedeaf593e42014-10-02 20:43:50 +0200680config MMC_SUNXI_SLOT_EXTRA
681 int "mmc extra slot number"
682 default -1
683 ---help---
684 sunxi builds always enable mmc0, some boards also have a second sdcard
685 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
686 support for this.
687
Hans de Goedee7b852a2015-01-07 15:26:06 +0100688config USB0_VBUS_PIN
689 string "Vbus enable pin for usb0 (otg)"
690 default ""
691 ---help---
692 Set the Vbus enable pin for usb0 (otg). This takes a string in the
693 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
694
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100695config USB0_VBUS_DET
696 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100697 default ""
698 ---help---
699 Set the Vbus detect pin for usb0 (otg). This takes a string in the
700 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
701
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200702config USB0_ID_DET
703 string "ID detect pin for usb0 (otg)"
704 default ""
705 ---help---
706 Set the ID detect pin for usb0 (otg). This takes a string in the
707 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
708
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100709config USB1_VBUS_PIN
710 string "Vbus enable pin for usb1 (ehci0)"
711 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100712 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100713 ---help---
714 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
715 a string in the format understood by sunxi_name_to_gpio, e.g.
716 PH1 for pin 1 of port H.
717
718config USB2_VBUS_PIN
719 string "Vbus enable pin for usb2 (ehci1)"
720 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100721 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100722 ---help---
723 See USB1_VBUS_PIN help text.
724
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100725config USB3_VBUS_PIN
726 string "Vbus enable pin for usb3 (ehci2)"
727 default ""
728 ---help---
729 See USB1_VBUS_PIN help text.
730
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200731config I2C0_ENABLE
732 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800733 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200734 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200735 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200736 ---help---
737 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
738 its clock and setting up the bus. This is especially useful on devices
739 with slaves connected to the bus or with pins exposed through e.g. an
740 expansion port/header.
741
742config I2C1_ENABLE
743 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200744 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200745 ---help---
746 See I2C0_ENABLE help text.
747
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100748if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100749config R_I2C_ENABLE
750 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100751 # This is used for the pmic on H3
752 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200753 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100754 ---help---
755 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100756endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100757
Hans de Goede3ae1d132015-04-25 17:25:14 +0200758config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900759 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500760 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200761 ---help---
762 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
763
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000764config AXP_DISABLE_BOOT_ON_POWERON
765 bool "Disable device boot on power plug-in"
766 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
767 default n
768 ---help---
769 Say Y here to prevent the device from booting up because of a plug-in
770 event. When set, the device will boot into the SPL briefly to
771 determine why it was powered on, and if it was determined because of
772 a plug-in event instead of a button press event it will shut back off.
773
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800774config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900775 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800776 depends on !MACH_SUN8I_A83T
777 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800778 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800779 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800780 depends on !MACH_SUN9I
781 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100782 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600783 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000784 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800785 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200786 default y
787 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000788 Say Y here to add support for using a graphical console on the HDMI,
789 LCD or VGA output found on older sunxi devices. This will also provide
790 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100791
Hans de Goedee9544592014-12-23 23:04:35 +0100792config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900793 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500794 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100795 default y
796 ---help---
797 Say Y here to add support for outputting video over HDMI.
798
Hans de Goede260f5202014-12-25 13:58:06 +0100799config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900800 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800801 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100802 ---help---
803 Say Y here to add support for outputting video over VGA.
804
Hans de Goedeac1633c2014-12-24 12:17:07 +0100805config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900806 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800807 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100808 ---help---
809 Say Y here to add support for external DACs connected to the parallel
810 LCD interface driving a VGA connector, such as found on the
811 Olimex A13 boards.
812
Hans de Goede18366f72015-01-25 15:33:07 +0100813config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900814 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100815 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100816 ---help---
817 Say Y here if you've a board which uses opendrain drivers for the vga
818 hsync and vsync signals. Opendrain drivers cannot generate steep enough
819 positive edges for a stable video output, so on boards with opendrain
820 drivers the sync signals must always be active high.
821
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800822config VIDEO_VGA_EXTERNAL_DAC_EN
823 string "LCD panel power enable pin"
824 depends on VIDEO_VGA_VIA_LCD
825 default ""
826 ---help---
827 Set the enable pin for the external VGA DAC. This takes a string in the
828 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
829
Hans de Goedec06e00e2015-08-03 19:20:26 +0200830config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900831 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800832 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200833 ---help---
834 Say Y here to add support for outputting composite video.
835
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100836config VIDEO_LCD_MODE
837 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800838 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100839 default ""
840 ---help---
841 LCD panel timing details string, leave empty if there is no LCD panel.
842 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
843 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200844 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100845
Hans de Goede481b6642015-01-13 13:21:46 +0100846config VIDEO_LCD_DCLK_PHASE
847 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600848 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100849 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200850 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100851 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200852 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100853
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100854config VIDEO_LCD_POWER
855 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800856 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100857 default ""
858 ---help---
859 Set the power enable pin for the LCD panel. This takes a string in the
860 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
861
Hans de Goedece9e3322015-02-16 17:26:41 +0100862config VIDEO_LCD_RESET
863 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800864 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100865 default ""
866 ---help---
867 Set the reset pin for the LCD panel. This takes a string in the format
868 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
869
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100870config VIDEO_LCD_BL_EN
871 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800872 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100873 default ""
874 ---help---
875 Set the backlight enable pin for the LCD panel. This takes a string in the
876 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
877 port H.
878
879config VIDEO_LCD_BL_PWM
880 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800881 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100882 default ""
883 ---help---
884 Set the backlight pwm pin for the LCD panel. This takes a string in the
885 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200886
Hans de Goede2d5d3022015-01-22 21:02:42 +0100887config VIDEO_LCD_BL_PWM_ACTIVE_LOW
888 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800889 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100890 default y
891 ---help---
892 Set this if the backlight pwm output is active low.
893
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100894config VIDEO_LCD_PANEL_I2C
895 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800896 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500897 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100898 ---help---
899 Say y here if the LCD panel needs to be configured via i2c. This
900 will add a bitbang i2c controller using gpios to talk to the LCD.
901
Samuel Holland75fe0f42021-10-08 00:17:24 -0500902config VIDEO_LCD_PANEL_I2C_NAME
903 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100904 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500905 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100906 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500907 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100908
909# Note only one of these may be selected at a time! But hidden choices are
910# not supported by Kconfig
911config VIDEO_LCD_IF_PARALLEL
912 bool
913
914config VIDEO_LCD_IF_LVDS
915 bool
916
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200917config SUNXI_DE2
918 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200919
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200920config VIDEO_DE2
921 bool "Display Engine 2 video driver"
922 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600923 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200924 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100925 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800926 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200927 default y
928 ---help---
929 Say y here if you want to build DE2 video driver which is present on
930 newer SoCs. Currently only HDMI output is supported.
931
Hans de Goede797a0f52015-01-01 22:04:34 +0100932
933choice
934 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800935 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100936 ---help---
937 Select which type of LCD panel to support.
938
939config VIDEO_LCD_PANEL_PARALLEL
940 bool "Generic parallel interface LCD panel"
941 select VIDEO_LCD_IF_PARALLEL
942
943config VIDEO_LCD_PANEL_LVDS
944 bool "Generic lvds interface LCD panel"
945 select VIDEO_LCD_IF_LVDS
946
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200947config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
948 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
949 select VIDEO_LCD_SSD2828
950 select VIDEO_LCD_IF_PARALLEL
951 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200952 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
953
954config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
955 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
956 select VIDEO_LCD_ANX9804
957 select VIDEO_LCD_IF_PARALLEL
958 select VIDEO_LCD_PANEL_I2C
959 ---help---
960 Select this for eDP LCD panels with 4 lanes running at 1.62G,
961 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200962
Hans de Goede743fb9552015-01-20 09:23:36 +0100963config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
964 bool "Hitachi tx18d42vm LCD panel"
965 select VIDEO_LCD_HITACHI_TX18D42VM
966 select VIDEO_LCD_IF_LVDS
967 ---help---
968 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
969
Hans de Goede613dade2015-02-16 17:49:47 +0100970config VIDEO_LCD_TL059WV5C0
971 bool "tl059wv5c0 LCD panel"
972 select VIDEO_LCD_PANEL_I2C
973 select VIDEO_LCD_IF_PARALLEL
974 ---help---
975 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
976 Aigo M60/M608/M606 tablets.
977
Hans de Goede797a0f52015-01-01 22:04:34 +0100978endchoice
979
Mylène Josserand628426a2017-04-02 12:59:09 +0200980config SATAPWR
981 string "SATA power pin"
982 default ""
983 help
984 Set the pins used to power the SATA. This takes a string in the
985 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
986 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100987
Hans de Goedebf880fe2015-01-25 12:10:48 +0100988config GMAC_TX_DELAY
989 int "GMAC Transmit Clock Delay Chain"
990 default 0
991 ---help---
992 Set the GMAC Transmit Clock Delay Chain value.
993
Hans de Goede66ab79d2015-09-13 13:02:48 +0200994config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500995 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800996 default 0x4fe00000 if MACH_SUN4I
997 default 0x4fe00000 if MACH_SUN5I
998 default 0x4fe00000 if MACH_SUN6I
999 default 0x4fe00000 if MACH_SUN7I
1000 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001001 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001002 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001003 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001004
Jagan Teki4e159f82018-02-06 22:42:56 +05301005config SPL_SPI_SUNXI
1006 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +00001007 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301008 help
1009 Enable support for SPI Flash. This option allows SPL to read from
1010 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1011 not need any extra configuration.
1012
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001013config PINE64_DT_SELECTION
1014 bool "Enable Pine64 device tree selection code"
1015 depends on MACH_SUN50I
1016 help
1017 The original Pine A64 and Pine A64+ are similar but different
1018 boards and can be differed by the DRAM size. Pine A64 has
1019 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1020 option, the device tree selection code specific to Pine64 which
1021 utilizes the DRAM size will be enabled.
1022
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001023config PINEPHONE_DT_SELECTION
1024 bool "Enable PinePhone device tree selection code"
1025 depends on MACH_SUN50I
1026 help
1027 Enable this option to automatically select the device tree for the
1028 correct PinePhone hardware revision during boot.
1029
Andre Heiderbf8c8102021-10-01 19:29:00 +01001030config BLUETOOTH_DT_DEVICE_FIXUP
1031 string "Fixup the Bluetooth controller address"
1032 default ""
1033 help
1034 This option specifies the DT compatible name of the Bluetooth
1035 controller for which to set the "local-bd-address" property.
1036 Set this option if your device ships with the Bluetooth controller
1037 default address.
1038 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1039 flipped elsewise.
1040
Samuel Holland7591a042022-03-18 00:00:45 -05001041source "board/sunxi/Kconfig"
1042
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001043endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001044
1045config CHIP_DIP_SCAN
1046 bool "Enable DIPs detection for CHIP board"
1047 select SUPPORT_EXTENSION_SCAN
1048 select W1
1049 select W1_GPIO
1050 select W1_EEPROM
1051 select W1_EEPROM_DS24XXX
1052 select CMD_EXTENSION