blob: fe34755f88ece734f3217d8c323e8dfbd5870caa [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
Jernej Skrabecdd533da2023-04-10 10:21:12 +020055config DRAM_SUN50I_H616_DX_ODT
56 hex "H616 DRAM DX ODT parameter"
57 help
58 DX ODT value from vendor DRAM settings.
59
60config DRAM_SUN50I_H616_DX_DRI
61 hex "H616 DRAM DX DRI parameter"
62 help
63 DX DRI value from vendor DRAM settings.
64
65config DRAM_SUN50I_H616_CA_DRI
66 hex "H616 DRAM CA DRI parameter"
67 help
68 CA DRI value from vendor DRAM settings.
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020069
Jernej Skrabec63ab9552023-04-10 10:21:16 +020070config DRAM_SUN50I_H616_ODT_EN
71 hex "H616 DRAM ODT EN parameter"
72 default 0x1
73 help
74 ODT EN value from vendor DRAM settings.
75
Jernej Skrabec9ec04b02023-04-10 10:21:17 +020076config DRAM_SUN50I_H616_TPR0
77 hex "H616 DRAM TPR0 parameter"
78 default 0x0
79 help
80 TPR0 value from vendor DRAM settings.
81
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020082config DRAM_SUN50I_H616_TPR10
83 hex "H616 DRAM TPR10 parameter"
84 help
85 TPR10 value from vendor DRAM settings. It tells which features
86 should be configured, like write leveling, read calibration, etc.
Jernej Skrabec63ab9552023-04-10 10:21:16 +020087
88config DRAM_SUN50I_H616_TPR11
89 hex "H616 DRAM TPR11 parameter"
90 default 0x0
91 help
92 TPR11 value from vendor DRAM settings.
93
94config DRAM_SUN50I_H616_TPR12
95 hex "H616 DRAM TPR12 parameter"
96 default 0x0
97 help
98 TPR12 value from vendor DRAM settings.
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010099endif
100
Jagan Teki932f5e02018-01-11 13:21:15 +0530101config SUN6I_PRCM
102 bool
103 help
104 Support for the PRCM (Power/Reset/Clock Management) unit available
105 in A31 SoC.
106
Jagan Tekifeb29272018-02-14 22:28:30 +0530107config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500108 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500109 select DM_PMIC if DM_I2C
110 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530111 help
112 Select this PMIC bus access helpers for Sunxi platform PRCM or other
113 AXP family PMIC devices.
114
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800115config SUNXI_SRAM_ADDRESS
116 hex
117 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100118 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800119 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000120 ---help---
121 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
122 with the first SRAM region being located at address 0.
123 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800124 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000125
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100126config SUNXI_A64_TIMER_ERRATUM
127 bool
128
Hans de Goedef07872b2015-04-06 20:33:34 +0200129# Note only one of these may be selected at a time! But hidden choices are
130# not supported by Kconfig
131config SUNXI_GEN_SUN4I
132 bool
133 ---help---
134 Select this for sunxi SoCs which have resets and clocks set up
135 as the original A10 (mach-sun4i).
136
137config SUNXI_GEN_SUN6I
138 bool
139 ---help---
140 Select this for sunxi SoCs which have sun6i like periphery, like
141 separate ahb reset control registers, custom pmic bus, new style
142 watchdog, etc.
143
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100144config SUN50I_GEN_H6
145 bool
146 select FIT
147 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100148 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100149 select SUPPORT_SPL
150 ---help---
151 Select this for sunxi SoCs which have H6 like peripherals, clocks
152 and memory map.
153
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800154config SUNXI_DRAM_DW
155 bool
156 ---help---
157 Select this for sunxi SoCs which uses a DRAM controller like the
158 DesignWare controller used in H3, mainly SoCs after H3, which do
159 not have official open-source DRAM initialization code, but can
160 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200161
Icenowy Zhengb2607512017-06-03 17:10:16 +0800162if SUNXI_DRAM_DW
163config SUNXI_DRAM_DW_16BIT
164 bool
165 ---help---
166 Select this for sunxi SoCs with DesignWare DRAM controller and
167 have only 16-bit memory buswidth.
168
169config SUNXI_DRAM_DW_32BIT
170 bool
171 ---help---
172 Select this for sunxi SoCs with DesignWare DRAM controller with
173 32-bit memory buswidth.
174endif
175
Andre Przywara5fb97432017-02-16 01:20:27 +0000176config MACH_SUNXI_H3_H5
177 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530178 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200179 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800180 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800181 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000182 select SUNXI_GEN_SUN6I
183 select SUPPORT_SPL
184
Icenowy Zheng14170a42018-10-25 17:23:06 +0800185# TODO: try out A80's 8GiB DRAM space
186config SUNXI_DRAM_MAX_SIZE
187 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100188 default 0x100000000 if MACH_SUN50I_H616
189 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800190 default 0x80000000
191
Ian Campbelld8e69e02014-10-24 21:20:44 +0100192choice
193 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200194 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100195
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500196config MACH_SUNIV
197 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
198 select CPU_ARM926EJS
199 select SUNXI_GEN_SUN6I
200 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100201 select SKIP_LOWLEVEL_INIT_ONLY
202 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500203
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100204config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530206 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530207 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530208 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200209 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400211 imply SPL_SYS_I2C_LEGACY
212 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100213
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100214config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100215 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530216 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530217 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200219 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100220 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400221 imply SPL_SYS_I2C_LEGACY
222 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100223
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100224config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100225 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530226 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800227 select CPU_V7_HAS_NONSEC
228 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900229 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000230 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530231 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530232 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500233 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530234 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200235 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200236 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500237 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800238 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100239
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100240config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100241 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530242 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100243 select CPU_V7_HAS_NONSEC
244 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900245 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000246 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530247 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530248 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200249 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100250 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200251 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400252 imply SPL_SYS_I2C_LEGACY
253 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100254
Hans de Goedef055ed62015-04-06 20:55:39 +0200255config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100256 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530257 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900260 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530261 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530262 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500263 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200264 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100265 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500266 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800267 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100268
Vishnu Patekar3702f142015-03-01 23:47:48 +0530269config MACH_SUN8I_A33
270 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530271 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800272 select CPU_V7_HAS_NONSEC
273 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900274 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530275 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530276 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500277 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530278 select SUNXI_GEN_SUN6I
279 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500280 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800281 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530282
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800283config MACH_SUN8I_A83T
284 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530285 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530286 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530287 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500288 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800289 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200290 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800291 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800292 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500293 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800294
Jens Kuskef9770722015-11-17 15:12:58 +0100295config MACH_SUN8I_H3
296 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530297 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800298 select CPU_V7_HAS_NONSEC
299 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900300 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000301 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800302 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100303
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800304config MACH_SUN8I_R40
305 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530306 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800307 select CPU_V7_HAS_NONSEC
308 select CPU_V7_HAS_VIRT
309 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800310 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100311 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800312 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800313 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800314 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000315 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400316 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800317
Icenowy Zheng52e61882017-04-08 15:30:12 +0800318config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800319 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530320 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800321 select CPU_V7_HAS_NONSEC
322 select CPU_V7_HAS_VIRT
323 select ARCH_SUPPORT_PSCI
324 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800325 select SUNXI_DRAM_DW
326 select SUNXI_DRAM_DW_16BIT
327 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800328 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
329
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100330config MACH_SUN9I
331 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530332 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000333 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530334 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500335 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530336 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100337 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800338 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100339
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800340config MACH_SUN50I
341 bool "sun50i (Allwinner A64)"
342 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530343 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800344 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200345 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800346 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800347 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000348 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800349 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800350 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100351 select FIT
352 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100353 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800354
Andre Przywara5611a2d2017-02-16 01:20:28 +0000355config MACH_SUN50I_H5
356 bool "sun50i (Allwinner H5)"
357 select ARM64
358 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100359 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100360 select FIT
361 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000362
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800363config MACH_SUN50I_H6
364 bool "sun50i (Allwinner H6)"
365 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100366 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800367 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100368 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800369
Jernej Skrabece638e052021-01-11 21:11:46 +0100370config MACH_SUN50I_H616
371 bool "sun50i (Allwinner H616)"
372 select ARM64
373 select DRAM_SUN50I_H616
374 select SUN50I_GEN_H6
375
Ian Campbelld8e69e02014-10-24 21:20:44 +0100376endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800377
Hans de Goedef055ed62015-04-06 20:55:39 +0200378# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
379config MACH_SUN8I
380 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000381 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530382 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800383 default y if MACH_SUN8I_A23
384 default y if MACH_SUN8I_A33
385 default y if MACH_SUN8I_A83T
386 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800387 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800388 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200389
Andre Przywara06893b62017-01-02 11:48:35 +0000390config RESERVE_ALLWINNER_BOOT0_HEADER
391 bool "reserve space for Allwinner boot0 header"
392 select ENABLE_ARM_SOC_BOOT0_HOOK
393 ---help---
394 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
395 filled with magic values post build. The Allwinner provided boot0
396 blob relies on this information to load and execute U-Boot.
397 Only needed on 64-bit Allwinner boards so far when using boot0.
398
Andre Przywara46c3d992017-01-02 11:48:36 +0000399config ARM_BOOT_HOOK_RMR
400 bool
401 depends on ARM64
402 default y
403 select ENABLE_ARM_SOC_BOOT0_HOOK
404 ---help---
405 Insert some ARM32 code at the very beginning of the U-Boot binary
406 which uses an RMR register write to bring the core into AArch64 mode.
407 The very first instruction acts as a switch, since it's carefully
408 chosen to be a NOP in one mode and a branch in the other, so the
409 code would only be executed if not already in AArch64.
410 This allows both the SPL and the U-Boot proper to be entered in
411 either mode and switch to AArch64 if needed.
412
Andre Przywara1c7a7512019-07-15 02:27:06 +0100413if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800414config SUNXI_DRAM_DDR3
415 bool
416
Icenowy Zhenge270a582017-06-03 17:10:20 +0800417config SUNXI_DRAM_DDR2
418 bool
419
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800420config SUNXI_DRAM_LPDDR3
421 bool
422
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800423choice
424 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800425 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
426 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800427
428config SUNXI_DRAM_DDR3_1333
429 bool "DDR3 1333"
430 select SUNXI_DRAM_DDR3
431 ---help---
432 This option is the original only supported memory type, which suits
433 many H3/H5/A64 boards available now.
434
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800435config SUNXI_DRAM_LPDDR3_STOCK
436 bool "LPDDR3 with Allwinner stock configuration"
437 select SUNXI_DRAM_LPDDR3
438 ---help---
439 This option is the LPDDR3 timing used by the stock boot0 by
440 Allwinner.
441
Andre Przywara1c7a7512019-07-15 02:27:06 +0100442config SUNXI_DRAM_H6_LPDDR3
443 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
444 select SUNXI_DRAM_LPDDR3
445 depends on DRAM_SUN50I_H6
446 ---help---
447 This option is the LPDDR3 timing used by the stock boot0 by
448 Allwinner.
449
Andre Przywara75d38d02019-07-15 02:27:08 +0100450config SUNXI_DRAM_H6_DDR3_1333
451 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
452 select SUNXI_DRAM_DDR3
453 depends on DRAM_SUN50I_H6
454 ---help---
455 This option is the DDR3 timing used by the boot0 on H6 TV boxes
456 which use a DDR3-1333 timing.
457
Icenowy Zhenge270a582017-06-03 17:10:20 +0800458config SUNXI_DRAM_DDR2_V3S
459 bool "DDR2 found in V3s chip"
460 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800461 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800462 ---help---
463 This option is only for the DDR2 memory chip which is co-packaged in
464 Allwinner V3s SoC.
465
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800466endchoice
467endif
468
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800469config DRAM_TYPE
470 int "sunxi dram type"
471 depends on MACH_SUN8I_A83T
472 default 3
473 ---help---
474 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200475
Hans de Goede3aeaa282014-11-15 19:46:39 +0100476config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100477 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800478 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800479 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100480 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800481 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
482 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000483 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800484 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100485 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100486 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800487 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
488 must be a multiple of 24. For the sun9i (A80), the tested values
489 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100490
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200491if MACH_SUN5I || MACH_SUN7I
492config DRAM_MBUS_CLK
493 int "sunxi mbus clock speed"
494 default 300
495 ---help---
496 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
497
498endif
499
Hans de Goede3aeaa282014-11-15 19:46:39 +0100500config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100501 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100502 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100503 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100504 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100505 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800506 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100507 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800508 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000509 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100510 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100511 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100512
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200513config DRAM_ODT_EN
514 bool "sunxi dram odt enable"
Jernej Skrabec64712da2023-04-10 10:21:14 +0200515 depends on !MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200516 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100517 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800518 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000519 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800520 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200521 ---help---
522 Select this to enable dram odt (on die termination).
523
Hans de Goede59d9fc72015-01-17 14:24:55 +0100524if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
525config DRAM_EMR1
526 int "sunxi dram emr1 value"
527 default 0 if MACH_SUN4I
528 default 4 if MACH_SUN5I || MACH_SUN7I
529 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100530 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200531
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200532config DRAM_TPR3
533 hex "sunxi dram tpr3 value"
534 default 0
535 ---help---
536 Set the dram controller tpr3 parameter. This parameter configures
537 the delay on the command lane and also phase shifts, which are
538 applied for sampling incoming read data. The default value 0
539 means that no phase/delay adjustments are necessary. Properly
540 configuring this parameter increases reliability at high DRAM
541 clock speeds.
542
543config DRAM_DQS_GATING_DELAY
544 hex "sunxi dram dqs_gating_delay value"
545 default 0
546 ---help---
547 Set the dram controller dqs_gating_delay parmeter. Each byte
548 encodes the DQS gating delay for each byte lane. The delay
549 granularity is 1/4 cycle. For example, the value 0x05060606
550 means that the delay is 5 quarter-cycles for one lane (1.25
551 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
552 The default value 0 means autodetection. The results of hardware
553 autodetection are not very reliable and depend on the chip
554 temperature (sometimes producing different results on cold start
555 and warm reboot). But the accuracy of hardware autodetection
556 is usually good enough, unless running at really high DRAM
557 clocks speeds (up to 600MHz). If unsure, keep as 0.
558
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200559choice
560 prompt "sunxi dram timings"
561 default DRAM_TIMINGS_VENDOR_MAGIC
562 ---help---
563 Select the timings of the DDR3 chips.
564
565config DRAM_TIMINGS_VENDOR_MAGIC
566 bool "Magic vendor timings from Android"
567 ---help---
568 The same DRAM timings as in the Allwinner boot0 bootloader.
569
570config DRAM_TIMINGS_DDR3_1066F_1333H
571 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
572 ---help---
573 Use the timings of the standard JEDEC DDR3-1066F speed bin for
574 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
575 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
576 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
577 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
578 that down binning to DDR3-1066F is supported (because DDR3-1066F
579 uses a bit faster timings than DDR3-1333H).
580
581config DRAM_TIMINGS_DDR3_800E_1066G_1333J
582 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
583 ---help---
584 Use the timings of the slowest possible JEDEC speed bin for the
585 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
586 DDR3-800E, DDR3-1066G or DDR3-1333J.
587
588endchoice
589
Hans de Goede3aeaa282014-11-15 19:46:39 +0100590endif
591
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200592if MACH_SUN8I_A23
593config DRAM_ODT_CORRECTION
594 int "sunxi dram odt correction value"
595 default 0
596 ---help---
597 Set the dram odt correction value (range -255 - 255). In allwinner
598 fex files, this option is found in bits 8-15 of the u32 odt_en variable
599 in the [dram] section. When bit 31 of the odt_en variable is set
600 then the correction is negative. Usually the value for this is 0.
601endif
602
Iain Paton630df142015-03-28 10:26:38 +0000603config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500604 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800605 default 1008000000 if MACH_SUN4I
606 default 1008000000 if MACH_SUN5I
607 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000608 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800609 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800610 default 1008000000 if MACH_SUN8I
611 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800612 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100613 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000614
Maxime Ripard2c519412014-10-03 20:16:29 +0800615config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500616 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100617 default "sun4i" if MACH_SUN4I
618 default "sun5i" if MACH_SUN5I
619 default "sun6i" if MACH_SUN6I
620 default "sun7i" if MACH_SUN7I
621 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100622 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200623 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800624 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100625 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900626
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900627config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900628 default "sunxi"
629
630config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900631 default "sunxi"
632
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100633config SUNXI_MINIMUM_DRAM_MB
634 int "minimum DRAM size"
635 default 32 if MACH_SUNIV
636 default 64 if MACH_SUN8I_V3S
637 default 256
638 ---help---
639 Minimum DRAM size expected on the board. Traditionally we assumed
640 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
641 we have smaller sizes, though, so that U-Boot's own load address and
642 the default payload addresses must be shifted down.
643 This is expected to be fixed by the SoC selection.
644
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200645config UART0_PORT_F
646 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200647 ---help---
648 Repurpose the SD card slot for getting access to the UART0 serial
649 console. Primarily useful only for low level u-boot debugging on
650 tablets, where normal UART0 is difficult to access and requires
651 device disassembly and/or soldering. As the SD card can't be used
652 at the same time, the system can be only booted in the FEL mode.
653 Only enable this if you really know what you are doing.
654
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200655config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900656 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200657 ---help---
658 Set this to enable various workarounds for old kernels, this results in
659 sub-optimal settings for newer kernels, only enable if needed.
660
Mylène Josserand147c6062017-04-02 12:59:10 +0200661config MACPWR
662 string "MAC power pin"
663 default ""
664 help
665 Set the pin used to power the MAC. This takes a string in the format
666 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
667
Samuel Holland51951052021-09-12 10:28:35 -0500668config MMC1_PINS_PH
669 bool "Pins for mmc1 are on Port H"
670 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100671 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500672 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100673
Hans de Goedeaf593e42014-10-02 20:43:50 +0200674config MMC_SUNXI_SLOT_EXTRA
675 int "mmc extra slot number"
676 default -1
677 ---help---
678 sunxi builds always enable mmc0, some boards also have a second sdcard
679 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
680 support for this.
681
Hans de Goedee7b852a2015-01-07 15:26:06 +0100682config USB0_VBUS_PIN
683 string "Vbus enable pin for usb0 (otg)"
684 default ""
685 ---help---
686 Set the Vbus enable pin for usb0 (otg). This takes a string in the
687 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
688
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100689config USB0_VBUS_DET
690 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100691 default ""
692 ---help---
693 Set the Vbus detect pin for usb0 (otg). This takes a string in the
694 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
695
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200696config USB0_ID_DET
697 string "ID detect pin for usb0 (otg)"
698 default ""
699 ---help---
700 Set the ID detect pin for usb0 (otg). This takes a string in the
701 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
702
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100703config USB1_VBUS_PIN
704 string "Vbus enable pin for usb1 (ehci0)"
705 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100706 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100707 ---help---
708 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
709 a string in the format understood by sunxi_name_to_gpio, e.g.
710 PH1 for pin 1 of port H.
711
712config USB2_VBUS_PIN
713 string "Vbus enable pin for usb2 (ehci1)"
714 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100715 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100716 ---help---
717 See USB1_VBUS_PIN help text.
718
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100719config USB3_VBUS_PIN
720 string "Vbus enable pin for usb3 (ehci2)"
721 default ""
722 ---help---
723 See USB1_VBUS_PIN help text.
724
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200725config I2C0_ENABLE
726 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800727 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200728 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200729 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200730 ---help---
731 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
732 its clock and setting up the bus. This is especially useful on devices
733 with slaves connected to the bus or with pins exposed through e.g. an
734 expansion port/header.
735
736config I2C1_ENABLE
737 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200738 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200739 ---help---
740 See I2C0_ENABLE help text.
741
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100742if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100743config R_I2C_ENABLE
744 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100745 # This is used for the pmic on H3
746 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200747 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100748 ---help---
749 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100750endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100751
Hans de Goede3ae1d132015-04-25 17:25:14 +0200752config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900753 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500754 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200755 ---help---
756 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
757
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000758config AXP_DISABLE_BOOT_ON_POWERON
759 bool "Disable device boot on power plug-in"
760 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
761 default n
762 ---help---
763 Say Y here to prevent the device from booting up because of a plug-in
764 event. When set, the device will boot into the SPL briefly to
765 determine why it was powered on, and if it was determined because of
766 a plug-in event instead of a button press event it will shut back off.
767
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800768config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900769 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800770 depends on !MACH_SUN8I_A83T
771 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800772 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800773 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800774 depends on !MACH_SUN9I
775 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100776 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600777 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000778 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800779 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200780 default y
781 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000782 Say Y here to add support for using a graphical console on the HDMI,
783 LCD or VGA output found on older sunxi devices. This will also provide
784 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100785
Hans de Goedee9544592014-12-23 23:04:35 +0100786config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900787 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500788 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100789 default y
790 ---help---
791 Say Y here to add support for outputting video over HDMI.
792
Hans de Goede260f5202014-12-25 13:58:06 +0100793config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900794 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800795 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100796 ---help---
797 Say Y here to add support for outputting video over VGA.
798
Hans de Goedeac1633c2014-12-24 12:17:07 +0100799config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900800 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800801 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100802 ---help---
803 Say Y here to add support for external DACs connected to the parallel
804 LCD interface driving a VGA connector, such as found on the
805 Olimex A13 boards.
806
Hans de Goede18366f72015-01-25 15:33:07 +0100807config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900808 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100809 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100810 ---help---
811 Say Y here if you've a board which uses opendrain drivers for the vga
812 hsync and vsync signals. Opendrain drivers cannot generate steep enough
813 positive edges for a stable video output, so on boards with opendrain
814 drivers the sync signals must always be active high.
815
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800816config VIDEO_VGA_EXTERNAL_DAC_EN
817 string "LCD panel power enable pin"
818 depends on VIDEO_VGA_VIA_LCD
819 default ""
820 ---help---
821 Set the enable pin for the external VGA DAC. This takes a string in the
822 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
823
Hans de Goedec06e00e2015-08-03 19:20:26 +0200824config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900825 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800826 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200827 ---help---
828 Say Y here to add support for outputting composite video.
829
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100830config VIDEO_LCD_MODE
831 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800832 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100833 default ""
834 ---help---
835 LCD panel timing details string, leave empty if there is no LCD panel.
836 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
837 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200838 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100839
Hans de Goede481b6642015-01-13 13:21:46 +0100840config VIDEO_LCD_DCLK_PHASE
841 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600842 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100843 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200844 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100845 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200846 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100847
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100848config VIDEO_LCD_POWER
849 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800850 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100851 default ""
852 ---help---
853 Set the power enable pin for the LCD panel. This takes a string in the
854 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
855
Hans de Goedece9e3322015-02-16 17:26:41 +0100856config VIDEO_LCD_RESET
857 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800858 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100859 default ""
860 ---help---
861 Set the reset pin for the LCD panel. This takes a string in the format
862 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
863
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100864config VIDEO_LCD_BL_EN
865 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800866 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100867 default ""
868 ---help---
869 Set the backlight enable pin for the LCD panel. This takes a string in the
870 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
871 port H.
872
873config VIDEO_LCD_BL_PWM
874 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800875 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100876 default ""
877 ---help---
878 Set the backlight pwm pin for the LCD panel. This takes a string in the
879 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200880
Hans de Goede2d5d3022015-01-22 21:02:42 +0100881config VIDEO_LCD_BL_PWM_ACTIVE_LOW
882 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800883 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100884 default y
885 ---help---
886 Set this if the backlight pwm output is active low.
887
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100888config VIDEO_LCD_PANEL_I2C
889 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800890 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500891 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100892 ---help---
893 Say y here if the LCD panel needs to be configured via i2c. This
894 will add a bitbang i2c controller using gpios to talk to the LCD.
895
Samuel Holland75fe0f42021-10-08 00:17:24 -0500896config VIDEO_LCD_PANEL_I2C_NAME
897 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100898 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500899 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100900 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500901 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100902
903# Note only one of these may be selected at a time! But hidden choices are
904# not supported by Kconfig
905config VIDEO_LCD_IF_PARALLEL
906 bool
907
908config VIDEO_LCD_IF_LVDS
909 bool
910
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200911config SUNXI_DE2
912 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200913
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200914config VIDEO_DE2
915 bool "Display Engine 2 video driver"
916 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600917 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200918 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100919 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800920 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200921 default y
922 ---help---
923 Say y here if you want to build DE2 video driver which is present on
924 newer SoCs. Currently only HDMI output is supported.
925
Hans de Goede797a0f52015-01-01 22:04:34 +0100926
927choice
928 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800929 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100930 ---help---
931 Select which type of LCD panel to support.
932
933config VIDEO_LCD_PANEL_PARALLEL
934 bool "Generic parallel interface LCD panel"
935 select VIDEO_LCD_IF_PARALLEL
936
937config VIDEO_LCD_PANEL_LVDS
938 bool "Generic lvds interface LCD panel"
939 select VIDEO_LCD_IF_LVDS
940
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200941config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
942 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
943 select VIDEO_LCD_SSD2828
944 select VIDEO_LCD_IF_PARALLEL
945 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200946 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
947
948config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
949 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
950 select VIDEO_LCD_ANX9804
951 select VIDEO_LCD_IF_PARALLEL
952 select VIDEO_LCD_PANEL_I2C
953 ---help---
954 Select this for eDP LCD panels with 4 lanes running at 1.62G,
955 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200956
Hans de Goede743fb9552015-01-20 09:23:36 +0100957config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
958 bool "Hitachi tx18d42vm LCD panel"
959 select VIDEO_LCD_HITACHI_TX18D42VM
960 select VIDEO_LCD_IF_LVDS
961 ---help---
962 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
963
Hans de Goede613dade2015-02-16 17:49:47 +0100964config VIDEO_LCD_TL059WV5C0
965 bool "tl059wv5c0 LCD panel"
966 select VIDEO_LCD_PANEL_I2C
967 select VIDEO_LCD_IF_PARALLEL
968 ---help---
969 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
970 Aigo M60/M608/M606 tablets.
971
Hans de Goede797a0f52015-01-01 22:04:34 +0100972endchoice
973
Mylène Josserand628426a2017-04-02 12:59:09 +0200974config SATAPWR
975 string "SATA power pin"
976 default ""
977 help
978 Set the pins used to power the SATA. This takes a string in the
979 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
980 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100981
Hans de Goedebf880fe2015-01-25 12:10:48 +0100982config GMAC_TX_DELAY
983 int "GMAC Transmit Clock Delay Chain"
984 default 0
985 ---help---
986 Set the GMAC Transmit Clock Delay Chain value.
987
Hans de Goede66ab79d2015-09-13 13:02:48 +0200988config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500989 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800990 default 0x4fe00000 if MACH_SUN4I
991 default 0x4fe00000 if MACH_SUN5I
992 default 0x4fe00000 if MACH_SUN6I
993 default 0x4fe00000 if MACH_SUN7I
994 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200995 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800996 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100997 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200998
Jagan Teki4e159f82018-02-06 22:42:56 +0530999config SPL_SPI_SUNXI
1000 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +00001001 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301002 help
1003 Enable support for SPI Flash. This option allows SPL to read from
1004 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1005 not need any extra configuration.
1006
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001007config PINE64_DT_SELECTION
1008 bool "Enable Pine64 device tree selection code"
1009 depends on MACH_SUN50I
1010 help
1011 The original Pine A64 and Pine A64+ are similar but different
1012 boards and can be differed by the DRAM size. Pine A64 has
1013 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1014 option, the device tree selection code specific to Pine64 which
1015 utilizes the DRAM size will be enabled.
1016
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001017config PINEPHONE_DT_SELECTION
1018 bool "Enable PinePhone device tree selection code"
1019 depends on MACH_SUN50I
1020 help
1021 Enable this option to automatically select the device tree for the
1022 correct PinePhone hardware revision during boot.
1023
Andre Heiderbf8c8102021-10-01 19:29:00 +01001024config BLUETOOTH_DT_DEVICE_FIXUP
1025 string "Fixup the Bluetooth controller address"
1026 default ""
1027 help
1028 This option specifies the DT compatible name of the Bluetooth
1029 controller for which to set the "local-bd-address" property.
1030 Set this option if your device ships with the Bluetooth controller
1031 default address.
1032 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1033 flipped elsewise.
1034
Samuel Holland7591a042022-03-18 00:00:45 -05001035source "board/sunxi/Kconfig"
1036
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001037endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001038
1039config CHIP_DIP_SCAN
1040 bool "Enable DIPs detection for CHIP board"
1041 select SUPPORT_EXTENSION_SCAN
1042 select W1
1043 select W1_GPIO
1044 select W1_EEPROM
1045 select W1_EEPROM_DS24XXX
1046 select CMD_EXTENSION