blob: 14fb9a95905a59590150278ec9fcf7fcfbd6fa68 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
55config DRAM_SUN50I_H616_WRITE_LEVELING
56 bool "H616 DRAM write leveling"
57 ---help---
58 Select this when DRAM on your H616 board needs write leveling.
59
60config DRAM_SUN50I_H616_READ_CALIBRATION
61 bool "H616 DRAM read calibration"
62 ---help---
63 Select this when DRAM on your H616 board needs read calibration.
64
65config DRAM_SUN50I_H616_READ_TRAINING
66 bool "H616 DRAM read training"
67 ---help---
68 Select this when DRAM on your H616 board needs read training.
69
70config DRAM_SUN50I_H616_WRITE_TRAINING
71 bool "H616 DRAM write training"
72 ---help---
73 Select this when DRAM on your H616 board needs write training.
74
75config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
76 bool "H616 DRAM bit delay compensation"
77 ---help---
78 Select this when DRAM on your H616 board needs bit delay
79 compensation.
80
81config DRAM_SUN50I_H616_UNKNOWN_FEATURE
82 bool "H616 DRAM unknown feature"
83 ---help---
84 Select this when DRAM on your H616 board needs this unknown
85 feature.
Jernej Skrabecdd533da2023-04-10 10:21:12 +020086
87config DRAM_SUN50I_H616_DX_ODT
88 hex "H616 DRAM DX ODT parameter"
89 help
90 DX ODT value from vendor DRAM settings.
91
92config DRAM_SUN50I_H616_DX_DRI
93 hex "H616 DRAM DX DRI parameter"
94 help
95 DX DRI value from vendor DRAM settings.
96
97config DRAM_SUN50I_H616_CA_DRI
98 hex "H616 DRAM CA DRI parameter"
99 help
100 CA DRI value from vendor DRAM settings.
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100101endif
102
Jagan Teki932f5e02018-01-11 13:21:15 +0530103config SUN6I_PRCM
104 bool
105 help
106 Support for the PRCM (Power/Reset/Clock Management) unit available
107 in A31 SoC.
108
Jagan Tekifeb29272018-02-14 22:28:30 +0530109config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500110 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500111 select DM_PMIC if DM_I2C
112 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530113 help
114 Select this PMIC bus access helpers for Sunxi platform PRCM or other
115 AXP family PMIC devices.
116
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800117config SUNXI_SRAM_ADDRESS
118 hex
119 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100120 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800121 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000122 ---help---
123 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
124 with the first SRAM region being located at address 0.
125 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800126 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000127
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100128config SUNXI_A64_TIMER_ERRATUM
129 bool
130
Hans de Goedef07872b2015-04-06 20:33:34 +0200131# Note only one of these may be selected at a time! But hidden choices are
132# not supported by Kconfig
133config SUNXI_GEN_SUN4I
134 bool
135 ---help---
136 Select this for sunxi SoCs which have resets and clocks set up
137 as the original A10 (mach-sun4i).
138
139config SUNXI_GEN_SUN6I
140 bool
141 ---help---
142 Select this for sunxi SoCs which have sun6i like periphery, like
143 separate ahb reset control registers, custom pmic bus, new style
144 watchdog, etc.
145
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100146config SUN50I_GEN_H6
147 bool
148 select FIT
149 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100150 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100151 select SUPPORT_SPL
152 ---help---
153 Select this for sunxi SoCs which have H6 like peripherals, clocks
154 and memory map.
155
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800156config SUNXI_DRAM_DW
157 bool
158 ---help---
159 Select this for sunxi SoCs which uses a DRAM controller like the
160 DesignWare controller used in H3, mainly SoCs after H3, which do
161 not have official open-source DRAM initialization code, but can
162 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200163
Icenowy Zhengb2607512017-06-03 17:10:16 +0800164if SUNXI_DRAM_DW
165config SUNXI_DRAM_DW_16BIT
166 bool
167 ---help---
168 Select this for sunxi SoCs with DesignWare DRAM controller and
169 have only 16-bit memory buswidth.
170
171config SUNXI_DRAM_DW_32BIT
172 bool
173 ---help---
174 Select this for sunxi SoCs with DesignWare DRAM controller with
175 32-bit memory buswidth.
176endif
177
Andre Przywara5fb97432017-02-16 01:20:27 +0000178config MACH_SUNXI_H3_H5
179 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530180 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200181 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800182 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800183 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000184 select SUNXI_GEN_SUN6I
185 select SUPPORT_SPL
186
Icenowy Zheng14170a42018-10-25 17:23:06 +0800187# TODO: try out A80's 8GiB DRAM space
188config SUNXI_DRAM_MAX_SIZE
189 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100190 default 0x100000000 if MACH_SUN50I_H616
191 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800192 default 0x80000000
193
Ian Campbelld8e69e02014-10-24 21:20:44 +0100194choice
195 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200196 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100197
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500198config MACH_SUNIV
199 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
200 select CPU_ARM926EJS
201 select SUNXI_GEN_SUN6I
202 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100203 select SKIP_LOWLEVEL_INIT_ONLY
204 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500205
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100206config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100207 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530208 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530209 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530210 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200211 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100212 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400213 imply SPL_SYS_I2C_LEGACY
214 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100215
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100216config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100217 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530218 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530219 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530220 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200221 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400223 imply SPL_SYS_I2C_LEGACY
224 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100225
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100226config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100227 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530228 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800229 select CPU_V7_HAS_NONSEC
230 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900231 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000232 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530233 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530234 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500235 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530236 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200237 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200238 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500239 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800240 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100241
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100242config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100243 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530244 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100245 select CPU_V7_HAS_NONSEC
246 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900247 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000248 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530249 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530250 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200251 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100252 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200253 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400254 imply SPL_SYS_I2C_LEGACY
255 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100256
Hans de Goedef055ed62015-04-06 20:55:39 +0200257config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100258 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530259 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800260 select CPU_V7_HAS_NONSEC
261 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900262 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530263 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530264 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500265 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200266 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100267 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500268 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800269 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100270
Vishnu Patekar3702f142015-03-01 23:47:48 +0530271config MACH_SUN8I_A33
272 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530273 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800274 select CPU_V7_HAS_NONSEC
275 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900276 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530277 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530278 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500279 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530280 select SUNXI_GEN_SUN6I
281 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500282 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800283 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530284
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800285config MACH_SUN8I_A83T
286 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530287 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530288 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530289 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500290 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800291 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200292 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800293 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800294 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500295 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800296
Jens Kuskef9770722015-11-17 15:12:58 +0100297config MACH_SUN8I_H3
298 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530299 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800300 select CPU_V7_HAS_NONSEC
301 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900302 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000303 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800304 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100305
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800306config MACH_SUN8I_R40
307 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530308 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800309 select CPU_V7_HAS_NONSEC
310 select CPU_V7_HAS_VIRT
311 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800312 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100313 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800314 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800315 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800316 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000317 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400318 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800319
Icenowy Zheng52e61882017-04-08 15:30:12 +0800320config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800321 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530322 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800323 select CPU_V7_HAS_NONSEC
324 select CPU_V7_HAS_VIRT
325 select ARCH_SUPPORT_PSCI
326 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800327 select SUNXI_DRAM_DW
328 select SUNXI_DRAM_DW_16BIT
329 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800330 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
331
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100332config MACH_SUN9I
333 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530334 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000335 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530336 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500337 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530338 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100339 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800340 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100341
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800342config MACH_SUN50I
343 bool "sun50i (Allwinner A64)"
344 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530345 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800346 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200347 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800348 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800349 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000350 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800351 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800352 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100353 select FIT
354 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100355 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800356
Andre Przywara5611a2d2017-02-16 01:20:28 +0000357config MACH_SUN50I_H5
358 bool "sun50i (Allwinner H5)"
359 select ARM64
360 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100361 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100362 select FIT
363 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000364
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800365config MACH_SUN50I_H6
366 bool "sun50i (Allwinner H6)"
367 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100368 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800369 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100370 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800371
Jernej Skrabece638e052021-01-11 21:11:46 +0100372config MACH_SUN50I_H616
373 bool "sun50i (Allwinner H616)"
374 select ARM64
375 select DRAM_SUN50I_H616
376 select SUN50I_GEN_H6
377
Ian Campbelld8e69e02014-10-24 21:20:44 +0100378endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800379
Hans de Goedef055ed62015-04-06 20:55:39 +0200380# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
381config MACH_SUN8I
382 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000383 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530384 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800385 default y if MACH_SUN8I_A23
386 default y if MACH_SUN8I_A33
387 default y if MACH_SUN8I_A83T
388 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800389 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800390 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200391
Andre Przywara06893b62017-01-02 11:48:35 +0000392config RESERVE_ALLWINNER_BOOT0_HEADER
393 bool "reserve space for Allwinner boot0 header"
394 select ENABLE_ARM_SOC_BOOT0_HOOK
395 ---help---
396 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
397 filled with magic values post build. The Allwinner provided boot0
398 blob relies on this information to load and execute U-Boot.
399 Only needed on 64-bit Allwinner boards so far when using boot0.
400
Andre Przywara46c3d992017-01-02 11:48:36 +0000401config ARM_BOOT_HOOK_RMR
402 bool
403 depends on ARM64
404 default y
405 select ENABLE_ARM_SOC_BOOT0_HOOK
406 ---help---
407 Insert some ARM32 code at the very beginning of the U-Boot binary
408 which uses an RMR register write to bring the core into AArch64 mode.
409 The very first instruction acts as a switch, since it's carefully
410 chosen to be a NOP in one mode and a branch in the other, so the
411 code would only be executed if not already in AArch64.
412 This allows both the SPL and the U-Boot proper to be entered in
413 either mode and switch to AArch64 if needed.
414
Andre Przywara1c7a7512019-07-15 02:27:06 +0100415if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800416config SUNXI_DRAM_DDR3
417 bool
418
Icenowy Zhenge270a582017-06-03 17:10:20 +0800419config SUNXI_DRAM_DDR2
420 bool
421
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800422config SUNXI_DRAM_LPDDR3
423 bool
424
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800425choice
426 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800427 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
428 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800429
430config SUNXI_DRAM_DDR3_1333
431 bool "DDR3 1333"
432 select SUNXI_DRAM_DDR3
433 ---help---
434 This option is the original only supported memory type, which suits
435 many H3/H5/A64 boards available now.
436
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800437config SUNXI_DRAM_LPDDR3_STOCK
438 bool "LPDDR3 with Allwinner stock configuration"
439 select SUNXI_DRAM_LPDDR3
440 ---help---
441 This option is the LPDDR3 timing used by the stock boot0 by
442 Allwinner.
443
Andre Przywara1c7a7512019-07-15 02:27:06 +0100444config SUNXI_DRAM_H6_LPDDR3
445 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
446 select SUNXI_DRAM_LPDDR3
447 depends on DRAM_SUN50I_H6
448 ---help---
449 This option is the LPDDR3 timing used by the stock boot0 by
450 Allwinner.
451
Andre Przywara75d38d02019-07-15 02:27:08 +0100452config SUNXI_DRAM_H6_DDR3_1333
453 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
454 select SUNXI_DRAM_DDR3
455 depends on DRAM_SUN50I_H6
456 ---help---
457 This option is the DDR3 timing used by the boot0 on H6 TV boxes
458 which use a DDR3-1333 timing.
459
Icenowy Zhenge270a582017-06-03 17:10:20 +0800460config SUNXI_DRAM_DDR2_V3S
461 bool "DDR2 found in V3s chip"
462 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800463 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800464 ---help---
465 This option is only for the DDR2 memory chip which is co-packaged in
466 Allwinner V3s SoC.
467
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800468endchoice
469endif
470
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800471config DRAM_TYPE
472 int "sunxi dram type"
473 depends on MACH_SUN8I_A83T
474 default 3
475 ---help---
476 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200477
Hans de Goede3aeaa282014-11-15 19:46:39 +0100478config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100479 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800480 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800481 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100482 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800483 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
484 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000485 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800486 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100487 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100488 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800489 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
490 must be a multiple of 24. For the sun9i (A80), the tested values
491 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100492
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200493if MACH_SUN5I || MACH_SUN7I
494config DRAM_MBUS_CLK
495 int "sunxi mbus clock speed"
496 default 300
497 ---help---
498 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
499
500endif
501
Hans de Goede3aeaa282014-11-15 19:46:39 +0100502config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100503 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100504 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100505 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100506 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100507 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800508 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100509 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800510 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000511 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100512 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100513 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100514
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200515config DRAM_ODT_EN
516 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200517 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100518 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800519 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000520 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800521 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100522 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200523 ---help---
524 Select this to enable dram odt (on die termination).
525
Hans de Goede59d9fc72015-01-17 14:24:55 +0100526if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
527config DRAM_EMR1
528 int "sunxi dram emr1 value"
529 default 0 if MACH_SUN4I
530 default 4 if MACH_SUN5I || MACH_SUN7I
531 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100532 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200533
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200534config DRAM_TPR3
535 hex "sunxi dram tpr3 value"
536 default 0
537 ---help---
538 Set the dram controller tpr3 parameter. This parameter configures
539 the delay on the command lane and also phase shifts, which are
540 applied for sampling incoming read data. The default value 0
541 means that no phase/delay adjustments are necessary. Properly
542 configuring this parameter increases reliability at high DRAM
543 clock speeds.
544
545config DRAM_DQS_GATING_DELAY
546 hex "sunxi dram dqs_gating_delay value"
547 default 0
548 ---help---
549 Set the dram controller dqs_gating_delay parmeter. Each byte
550 encodes the DQS gating delay for each byte lane. The delay
551 granularity is 1/4 cycle. For example, the value 0x05060606
552 means that the delay is 5 quarter-cycles for one lane (1.25
553 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
554 The default value 0 means autodetection. The results of hardware
555 autodetection are not very reliable and depend on the chip
556 temperature (sometimes producing different results on cold start
557 and warm reboot). But the accuracy of hardware autodetection
558 is usually good enough, unless running at really high DRAM
559 clocks speeds (up to 600MHz). If unsure, keep as 0.
560
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200561choice
562 prompt "sunxi dram timings"
563 default DRAM_TIMINGS_VENDOR_MAGIC
564 ---help---
565 Select the timings of the DDR3 chips.
566
567config DRAM_TIMINGS_VENDOR_MAGIC
568 bool "Magic vendor timings from Android"
569 ---help---
570 The same DRAM timings as in the Allwinner boot0 bootloader.
571
572config DRAM_TIMINGS_DDR3_1066F_1333H
573 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
574 ---help---
575 Use the timings of the standard JEDEC DDR3-1066F speed bin for
576 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
577 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
578 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
579 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
580 that down binning to DDR3-1066F is supported (because DDR3-1066F
581 uses a bit faster timings than DDR3-1333H).
582
583config DRAM_TIMINGS_DDR3_800E_1066G_1333J
584 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
585 ---help---
586 Use the timings of the slowest possible JEDEC speed bin for the
587 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
588 DDR3-800E, DDR3-1066G or DDR3-1333J.
589
590endchoice
591
Hans de Goede3aeaa282014-11-15 19:46:39 +0100592endif
593
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200594if MACH_SUN8I_A23
595config DRAM_ODT_CORRECTION
596 int "sunxi dram odt correction value"
597 default 0
598 ---help---
599 Set the dram odt correction value (range -255 - 255). In allwinner
600 fex files, this option is found in bits 8-15 of the u32 odt_en variable
601 in the [dram] section. When bit 31 of the odt_en variable is set
602 then the correction is negative. Usually the value for this is 0.
603endif
604
Iain Paton630df142015-03-28 10:26:38 +0000605config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500606 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800607 default 1008000000 if MACH_SUN4I
608 default 1008000000 if MACH_SUN5I
609 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000610 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800611 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800612 default 1008000000 if MACH_SUN8I
613 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800614 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100615 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000616
Maxime Ripard2c519412014-10-03 20:16:29 +0800617config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500618 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100619 default "sun4i" if MACH_SUN4I
620 default "sun5i" if MACH_SUN5I
621 default "sun6i" if MACH_SUN6I
622 default "sun7i" if MACH_SUN7I
623 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100624 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200625 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800626 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100627 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900628
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900629config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900630 default "sunxi"
631
632config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900633 default "sunxi"
634
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100635config SUNXI_MINIMUM_DRAM_MB
636 int "minimum DRAM size"
637 default 32 if MACH_SUNIV
638 default 64 if MACH_SUN8I_V3S
639 default 256
640 ---help---
641 Minimum DRAM size expected on the board. Traditionally we assumed
642 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
643 we have smaller sizes, though, so that U-Boot's own load address and
644 the default payload addresses must be shifted down.
645 This is expected to be fixed by the SoC selection.
646
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200647config UART0_PORT_F
648 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200649 ---help---
650 Repurpose the SD card slot for getting access to the UART0 serial
651 console. Primarily useful only for low level u-boot debugging on
652 tablets, where normal UART0 is difficult to access and requires
653 device disassembly and/or soldering. As the SD card can't be used
654 at the same time, the system can be only booted in the FEL mode.
655 Only enable this if you really know what you are doing.
656
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200657config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900658 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200659 ---help---
660 Set this to enable various workarounds for old kernels, this results in
661 sub-optimal settings for newer kernels, only enable if needed.
662
Mylène Josserand147c6062017-04-02 12:59:10 +0200663config MACPWR
664 string "MAC power pin"
665 default ""
666 help
667 Set the pin used to power the MAC. This takes a string in the format
668 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
669
Samuel Holland51951052021-09-12 10:28:35 -0500670config MMC1_PINS_PH
671 bool "Pins for mmc1 are on Port H"
672 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100673 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500674 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100675
Hans de Goedeaf593e42014-10-02 20:43:50 +0200676config MMC_SUNXI_SLOT_EXTRA
677 int "mmc extra slot number"
678 default -1
679 ---help---
680 sunxi builds always enable mmc0, some boards also have a second sdcard
681 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
682 support for this.
683
Hans de Goedee7b852a2015-01-07 15:26:06 +0100684config USB0_VBUS_PIN
685 string "Vbus enable pin for usb0 (otg)"
686 default ""
687 ---help---
688 Set the Vbus enable pin for usb0 (otg). This takes a string in the
689 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
690
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100691config USB0_VBUS_DET
692 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100693 default ""
694 ---help---
695 Set the Vbus detect pin for usb0 (otg). This takes a string in the
696 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
697
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200698config USB0_ID_DET
699 string "ID detect pin for usb0 (otg)"
700 default ""
701 ---help---
702 Set the ID detect pin for usb0 (otg). This takes a string in the
703 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
704
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100705config USB1_VBUS_PIN
706 string "Vbus enable pin for usb1 (ehci0)"
707 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100708 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100709 ---help---
710 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
711 a string in the format understood by sunxi_name_to_gpio, e.g.
712 PH1 for pin 1 of port H.
713
714config USB2_VBUS_PIN
715 string "Vbus enable pin for usb2 (ehci1)"
716 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100717 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100718 ---help---
719 See USB1_VBUS_PIN help text.
720
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100721config USB3_VBUS_PIN
722 string "Vbus enable pin for usb3 (ehci2)"
723 default ""
724 ---help---
725 See USB1_VBUS_PIN help text.
726
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200727config I2C0_ENABLE
728 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800729 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200730 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200731 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200732 ---help---
733 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
734 its clock and setting up the bus. This is especially useful on devices
735 with slaves connected to the bus or with pins exposed through e.g. an
736 expansion port/header.
737
738config I2C1_ENABLE
739 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200740 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200741 ---help---
742 See I2C0_ENABLE help text.
743
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100744if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100745config R_I2C_ENABLE
746 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100747 # This is used for the pmic on H3
748 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200749 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100750 ---help---
751 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100752endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100753
Hans de Goede3ae1d132015-04-25 17:25:14 +0200754config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900755 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500756 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200757 ---help---
758 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
759
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000760config AXP_DISABLE_BOOT_ON_POWERON
761 bool "Disable device boot on power plug-in"
762 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
763 default n
764 ---help---
765 Say Y here to prevent the device from booting up because of a plug-in
766 event. When set, the device will boot into the SPL briefly to
767 determine why it was powered on, and if it was determined because of
768 a plug-in event instead of a button press event it will shut back off.
769
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800770config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900771 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800772 depends on !MACH_SUN8I_A83T
773 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800774 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800775 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800776 depends on !MACH_SUN9I
777 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100778 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600779 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000780 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800781 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200782 default y
783 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000784 Say Y here to add support for using a graphical console on the HDMI,
785 LCD or VGA output found on older sunxi devices. This will also provide
786 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100787
Hans de Goedee9544592014-12-23 23:04:35 +0100788config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900789 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500790 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100791 default y
792 ---help---
793 Say Y here to add support for outputting video over HDMI.
794
Hans de Goede260f5202014-12-25 13:58:06 +0100795config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900796 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800797 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100798 ---help---
799 Say Y here to add support for outputting video over VGA.
800
Hans de Goedeac1633c2014-12-24 12:17:07 +0100801config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900802 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800803 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100804 ---help---
805 Say Y here to add support for external DACs connected to the parallel
806 LCD interface driving a VGA connector, such as found on the
807 Olimex A13 boards.
808
Hans de Goede18366f72015-01-25 15:33:07 +0100809config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900810 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100811 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100812 ---help---
813 Say Y here if you've a board which uses opendrain drivers for the vga
814 hsync and vsync signals. Opendrain drivers cannot generate steep enough
815 positive edges for a stable video output, so on boards with opendrain
816 drivers the sync signals must always be active high.
817
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800818config VIDEO_VGA_EXTERNAL_DAC_EN
819 string "LCD panel power enable pin"
820 depends on VIDEO_VGA_VIA_LCD
821 default ""
822 ---help---
823 Set the enable pin for the external VGA DAC. This takes a string in the
824 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
825
Hans de Goedec06e00e2015-08-03 19:20:26 +0200826config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900827 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800828 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200829 ---help---
830 Say Y here to add support for outputting composite video.
831
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100832config VIDEO_LCD_MODE
833 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800834 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100835 default ""
836 ---help---
837 LCD panel timing details string, leave empty if there is no LCD panel.
838 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
839 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200840 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100841
Hans de Goede481b6642015-01-13 13:21:46 +0100842config VIDEO_LCD_DCLK_PHASE
843 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600844 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100845 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200846 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100847 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200848 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100849
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100850config VIDEO_LCD_POWER
851 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800852 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100853 default ""
854 ---help---
855 Set the power enable pin for the LCD panel. This takes a string in the
856 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
857
Hans de Goedece9e3322015-02-16 17:26:41 +0100858config VIDEO_LCD_RESET
859 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800860 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100861 default ""
862 ---help---
863 Set the reset pin for the LCD panel. This takes a string in the format
864 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
865
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100866config VIDEO_LCD_BL_EN
867 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800868 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100869 default ""
870 ---help---
871 Set the backlight enable pin for the LCD panel. This takes a string in the
872 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
873 port H.
874
875config VIDEO_LCD_BL_PWM
876 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800877 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100878 default ""
879 ---help---
880 Set the backlight pwm pin for the LCD panel. This takes a string in the
881 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200882
Hans de Goede2d5d3022015-01-22 21:02:42 +0100883config VIDEO_LCD_BL_PWM_ACTIVE_LOW
884 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800885 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100886 default y
887 ---help---
888 Set this if the backlight pwm output is active low.
889
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100890config VIDEO_LCD_PANEL_I2C
891 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800892 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500893 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100894 ---help---
895 Say y here if the LCD panel needs to be configured via i2c. This
896 will add a bitbang i2c controller using gpios to talk to the LCD.
897
Samuel Holland75fe0f42021-10-08 00:17:24 -0500898config VIDEO_LCD_PANEL_I2C_NAME
899 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100900 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500901 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100902 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500903 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100904
905# Note only one of these may be selected at a time! But hidden choices are
906# not supported by Kconfig
907config VIDEO_LCD_IF_PARALLEL
908 bool
909
910config VIDEO_LCD_IF_LVDS
911 bool
912
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200913config SUNXI_DE2
914 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200915
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200916config VIDEO_DE2
917 bool "Display Engine 2 video driver"
918 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600919 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200920 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100921 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800922 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200923 default y
924 ---help---
925 Say y here if you want to build DE2 video driver which is present on
926 newer SoCs. Currently only HDMI output is supported.
927
Hans de Goede797a0f52015-01-01 22:04:34 +0100928
929choice
930 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800931 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100932 ---help---
933 Select which type of LCD panel to support.
934
935config VIDEO_LCD_PANEL_PARALLEL
936 bool "Generic parallel interface LCD panel"
937 select VIDEO_LCD_IF_PARALLEL
938
939config VIDEO_LCD_PANEL_LVDS
940 bool "Generic lvds interface LCD panel"
941 select VIDEO_LCD_IF_LVDS
942
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200943config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
944 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
945 select VIDEO_LCD_SSD2828
946 select VIDEO_LCD_IF_PARALLEL
947 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200948 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
949
950config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
951 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
952 select VIDEO_LCD_ANX9804
953 select VIDEO_LCD_IF_PARALLEL
954 select VIDEO_LCD_PANEL_I2C
955 ---help---
956 Select this for eDP LCD panels with 4 lanes running at 1.62G,
957 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200958
Hans de Goede743fb9552015-01-20 09:23:36 +0100959config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
960 bool "Hitachi tx18d42vm LCD panel"
961 select VIDEO_LCD_HITACHI_TX18D42VM
962 select VIDEO_LCD_IF_LVDS
963 ---help---
964 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
965
Hans de Goede613dade2015-02-16 17:49:47 +0100966config VIDEO_LCD_TL059WV5C0
967 bool "tl059wv5c0 LCD panel"
968 select VIDEO_LCD_PANEL_I2C
969 select VIDEO_LCD_IF_PARALLEL
970 ---help---
971 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
972 Aigo M60/M608/M606 tablets.
973
Hans de Goede797a0f52015-01-01 22:04:34 +0100974endchoice
975
Mylène Josserand628426a2017-04-02 12:59:09 +0200976config SATAPWR
977 string "SATA power pin"
978 default ""
979 help
980 Set the pins used to power the SATA. This takes a string in the
981 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
982 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100983
Hans de Goedebf880fe2015-01-25 12:10:48 +0100984config GMAC_TX_DELAY
985 int "GMAC Transmit Clock Delay Chain"
986 default 0
987 ---help---
988 Set the GMAC Transmit Clock Delay Chain value.
989
Hans de Goede66ab79d2015-09-13 13:02:48 +0200990config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500991 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800992 default 0x4fe00000 if MACH_SUN4I
993 default 0x4fe00000 if MACH_SUN5I
994 default 0x4fe00000 if MACH_SUN6I
995 default 0x4fe00000 if MACH_SUN7I
996 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200997 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800998 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100999 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001000
Jagan Teki4e159f82018-02-06 22:42:56 +05301001config SPL_SPI_SUNXI
1002 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +00001003 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301004 help
1005 Enable support for SPI Flash. This option allows SPL to read from
1006 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1007 not need any extra configuration.
1008
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001009config PINE64_DT_SELECTION
1010 bool "Enable Pine64 device tree selection code"
1011 depends on MACH_SUN50I
1012 help
1013 The original Pine A64 and Pine A64+ are similar but different
1014 boards and can be differed by the DRAM size. Pine A64 has
1015 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1016 option, the device tree selection code specific to Pine64 which
1017 utilizes the DRAM size will be enabled.
1018
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001019config PINEPHONE_DT_SELECTION
1020 bool "Enable PinePhone device tree selection code"
1021 depends on MACH_SUN50I
1022 help
1023 Enable this option to automatically select the device tree for the
1024 correct PinePhone hardware revision during boot.
1025
Andre Heiderbf8c8102021-10-01 19:29:00 +01001026config BLUETOOTH_DT_DEVICE_FIXUP
1027 string "Fixup the Bluetooth controller address"
1028 default ""
1029 help
1030 This option specifies the DT compatible name of the Bluetooth
1031 controller for which to set the "local-bd-address" property.
1032 Set this option if your device ships with the Bluetooth controller
1033 default address.
1034 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1035 flipped elsewise.
1036
Samuel Holland7591a042022-03-18 00:00:45 -05001037source "board/sunxi/Kconfig"
1038
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001039endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001040
1041config CHIP_DIP_SCAN
1042 bool "Enable DIPs detection for CHIP board"
1043 select SUPPORT_EXTENSION_SCAN
1044 select W1
1045 select W1_GPIO
1046 select W1_EEPROM
1047 select W1_EEPROM_DS24XXX
1048 select CMD_EXTENSION