York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 1 | config ARCH_LS1012A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 2 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 3 | select ARMV8_SET_SMPEN |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 4 | select ARM_ERRATA_855873 if !TFABOOT |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 5 | select FSL_LAYERSCAPE |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 6 | select FSL_LSCH2 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 7 | select GICV2 |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 8 | select SKIP_LOWLEVEL_INIT |
Sriram Dash | 4a94333 | 2018-01-30 15:58:44 +0530 | [diff] [blame] | 9 | select SYS_FSL_SRDS_1 |
| 10 | select SYS_HAS_SERDES |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 11 | select SYS_FSL_DDR_BE |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 12 | select SYS_FSL_MMDC |
Alban Bedel | 1b1ca2f | 2021-09-06 16:32:56 +0200 | [diff] [blame] | 13 | select SYS_FSL_ERRATUM_A010315 if PCIE_LAYERSCAPE |
Ran Wang | 02dc77b | 2017-11-13 16:14:48 +0800 | [diff] [blame] | 14 | select SYS_FSL_ERRATUM_A009798 |
| 15 | select SYS_FSL_ERRATUM_A008997 |
| 16 | select SYS_FSL_ERRATUM_A009007 |
| 17 | select SYS_FSL_ERRATUM_A009008 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 18 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 19 | select BOARD_EARLY_INIT_F |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 20 | select SYS_I2C_MXC |
Biwen Li | 0a759bb | 2019-12-31 15:33:41 +0800 | [diff] [blame] | 21 | select SYS_I2C_MXC_I2C1 if !DM_I2C |
| 22 | select SYS_I2C_MXC_I2C2 if !DM_I2C |
Masahiro Yamada | acede7a | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 23 | imply PANIC_HANG |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 24 | |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 25 | config ARCH_LS1028A |
| 26 | bool |
| 27 | select ARMV8_SET_SMPEN |
Michael Walle | 66f2a53 | 2020-05-10 01:20:11 +0200 | [diff] [blame] | 28 | select FSL_LAYERSCAPE |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 29 | select FSL_LSCH3 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 30 | select GICV3 |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 31 | select NXP_LSCH3_2 |
| 32 | select SYS_FSL_HAS_CCI400 |
| 33 | select SYS_FSL_SRDS_1 |
| 34 | select SYS_HAS_SERDES |
| 35 | select SYS_FSL_DDR |
| 36 | select SYS_FSL_DDR_LE |
| 37 | select SYS_FSL_DDR_VER_50 |
| 38 | select SYS_FSL_HAS_DDR3 |
| 39 | select SYS_FSL_HAS_DDR4 |
| 40 | select SYS_FSL_HAS_SEC |
| 41 | select SYS_FSL_SEC_COMPAT_5 |
| 42 | select SYS_FSL_SEC_LE |
| 43 | select FSL_TZASC_1 |
| 44 | select ARCH_EARLY_INIT_R |
| 45 | select BOARD_EARLY_INIT_F |
| 46 | select SYS_I2C_MXC |
Ran Wang | e118acb | 2019-05-14 17:34:56 +0800 | [diff] [blame] | 47 | select SYS_FSL_ERRATUM_A008997 |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 48 | select SYS_FSL_ERRATUM_A009007 |
| 49 | select SYS_FSL_ERRATUM_A008514 if !TFABOOT |
| 50 | select SYS_FSL_ERRATUM_A009663 if !TFABOOT |
| 51 | select SYS_FSL_ERRATUM_A009942 if !TFABOOT |
Laurentiu Tudor | 7ea2feb | 2019-10-18 09:01:56 +0000 | [diff] [blame] | 52 | select SYS_FSL_ERRATUM_A050382 |
Michael Walle | 148dc61 | 2021-03-17 15:01:36 +0100 | [diff] [blame] | 53 | select SYS_FSL_ERRATUM_A011334 |
Michael Walle | 7259dc5 | 2021-03-17 15:01:37 +0100 | [diff] [blame] | 54 | select SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND |
Hou Zhiqiang | ce4a92a | 2020-04-28 10:19:31 +0800 | [diff] [blame] | 55 | select RESV_RAM if GIC_V3_ITS |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 56 | imply PANIC_HANG |
| 57 | |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 58 | config ARCH_LS1043A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 59 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 60 | select ARMV8_SET_SMPEN |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 61 | select ARM_ERRATA_855873 if !TFABOOT |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 62 | select FSL_LAYERSCAPE |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 63 | select FSL_LSCH2 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 64 | select GICV2 |
Tom Rini | 46c9731 | 2021-07-21 18:53:20 -0400 | [diff] [blame] | 65 | select HAS_FSL_XHCI_USB if USB_HOST |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 66 | select SKIP_LOWLEVEL_INIT |
Sriram Dash | 4a94333 | 2018-01-30 15:58:44 +0530 | [diff] [blame] | 67 | select SYS_FSL_SRDS_1 |
| 68 | select SYS_HAS_SERDES |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 69 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 70 | select SYS_FSL_DDR_BE |
| 71 | select SYS_FSL_DDR_VER_50 |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 72 | select SYS_FSL_ERRATUM_A008850 if !TFABOOT |
Ran Wang | e64f747 | 2017-09-04 18:46:50 +0800 | [diff] [blame] | 73 | select SYS_FSL_ERRATUM_A008997 |
Ran Wang | 3ba6948 | 2017-09-04 18:46:51 +0800 | [diff] [blame] | 74 | select SYS_FSL_ERRATUM_A009007 |
Ran Wang | b358b7b | 2017-09-04 18:46:48 +0800 | [diff] [blame] | 75 | select SYS_FSL_ERRATUM_A009008 |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 76 | select SYS_FSL_ERRATUM_A009660 if !TFABOOT |
| 77 | select SYS_FSL_ERRATUM_A009663 if !TFABOOT |
Ran Wang | 9e8fabc | 2017-09-04 18:46:49 +0800 | [diff] [blame] | 78 | select SYS_FSL_ERRATUM_A009798 |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 79 | select SYS_FSL_ERRATUM_A009942 if !TFABOOT |
Alban Bedel | 1b1ca2f | 2021-09-06 16:32:56 +0200 | [diff] [blame] | 80 | select SYS_FSL_ERRATUM_A010315 if PCIE_LAYERSCAPE |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 81 | select SYS_FSL_ERRATUM_A010539 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 82 | select SYS_FSL_HAS_DDR3 |
| 83 | select SYS_FSL_HAS_DDR4 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 84 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 85 | select BOARD_EARLY_INIT_F |
Biwen Li | 42637e7 | 2020-06-04 18:42:14 +0800 | [diff] [blame] | 86 | select SYS_I2C_MXC |
Biwen Li | 014460b | 2020-02-05 22:02:16 +0800 | [diff] [blame] | 87 | select SYS_I2C_MXC_I2C1 if !DM_I2C |
| 88 | select SYS_I2C_MXC_I2C2 if !DM_I2C |
| 89 | select SYS_I2C_MXC_I2C3 if !DM_I2C |
| 90 | select SYS_I2C_MXC_I2C4 if !DM_I2C |
Simon Glass | c88a09a | 2017-08-04 16:34:34 -0600 | [diff] [blame] | 91 | imply CMD_PCI |
Tom Rini | 4abdf14 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 92 | imply ID_EEPROM |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 93 | |
York Sun | bad4984 | 2016-09-26 08:09:24 -0700 | [diff] [blame] | 94 | config ARCH_LS1046A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 95 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 96 | select ARMV8_SET_SMPEN |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 97 | select FSL_LAYERSCAPE |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 98 | select FSL_LSCH2 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 99 | select GICV2 |
Tom Rini | 46c9731 | 2021-07-21 18:53:20 -0400 | [diff] [blame] | 100 | select HAS_FSL_XHCI_USB if USB_HOST |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 101 | select SKIP_LOWLEVEL_INIT |
Sriram Dash | 4a94333 | 2018-01-30 15:58:44 +0530 | [diff] [blame] | 102 | select SYS_FSL_SRDS_1 |
| 103 | select SYS_HAS_SERDES |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 104 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 105 | select SYS_FSL_DDR_BE |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 106 | select SYS_FSL_DDR_VER_50 |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 107 | select SYS_FSL_ERRATUM_A008336 if !TFABOOT |
| 108 | select SYS_FSL_ERRATUM_A008511 if !TFABOOT |
| 109 | select SYS_FSL_ERRATUM_A008850 if !TFABOOT |
Ran Wang | e64f747 | 2017-09-04 18:46:50 +0800 | [diff] [blame] | 110 | select SYS_FSL_ERRATUM_A008997 |
Ran Wang | 3ba6948 | 2017-09-04 18:46:51 +0800 | [diff] [blame] | 111 | select SYS_FSL_ERRATUM_A009007 |
Ran Wang | b358b7b | 2017-09-04 18:46:48 +0800 | [diff] [blame] | 112 | select SYS_FSL_ERRATUM_A009008 |
Ran Wang | 9e8fabc | 2017-09-04 18:46:49 +0800 | [diff] [blame] | 113 | select SYS_FSL_ERRATUM_A009798 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 114 | select SYS_FSL_ERRATUM_A009801 |
Rajesh Bhagat | cd786e8 | 2018-11-05 18:01:48 +0000 | [diff] [blame] | 115 | select SYS_FSL_ERRATUM_A009803 if !TFABOOT |
| 116 | select SYS_FSL_ERRATUM_A009942 if !TFABOOT |
| 117 | select SYS_FSL_ERRATUM_A010165 if !TFABOOT |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 118 | select SYS_FSL_ERRATUM_A010539 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 119 | select SYS_FSL_HAS_DDR4 |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 120 | select SYS_FSL_SRDS_2 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 121 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 122 | select BOARD_EARLY_INIT_F |
Biwen Li | 42637e7 | 2020-06-04 18:42:14 +0800 | [diff] [blame] | 123 | select SYS_I2C_MXC |
Biwen Li | f0018f5 | 2020-02-05 22:02:17 +0800 | [diff] [blame] | 124 | select SYS_I2C_MXC_I2C1 if !DM_I2C |
| 125 | select SYS_I2C_MXC_I2C2 if !DM_I2C |
| 126 | select SYS_I2C_MXC_I2C3 if !DM_I2C |
| 127 | select SYS_I2C_MXC_I2C4 if !DM_I2C |
Tom Rini | 4abdf14 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 128 | imply ID_EEPROM |
Simon Glass | 0e5faf0 | 2017-06-14 21:28:21 -0600 | [diff] [blame] | 129 | imply SCSI |
Tuomas Tynkkynen | edf9f62 | 2017-12-08 15:36:19 +0200 | [diff] [blame] | 130 | imply SCSI_AHCI |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 131 | imply SPL_SYS_I2C_LEGACY |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 132 | |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 133 | config ARCH_LS1088A |
| 134 | bool |
| 135 | select ARMV8_SET_SMPEN |
Pankit Garg | f5c2a83 | 2018-12-27 04:37:55 +0000 | [diff] [blame] | 136 | select ARM_ERRATA_855873 if !TFABOOT |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 137 | select FSL_LAYERSCAPE |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 138 | select FSL_LSCH3 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 139 | select GICV3 |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 140 | select SKIP_LOWLEVEL_INIT |
Sriram Dash | 4a94333 | 2018-01-30 15:58:44 +0530 | [diff] [blame] | 141 | select SYS_FSL_SRDS_1 |
| 142 | select SYS_HAS_SERDES |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 143 | select SYS_FSL_DDR |
| 144 | select SYS_FSL_DDR_LE |
| 145 | select SYS_FSL_DDR_VER_50 |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 146 | select SYS_FSL_EC1 |
| 147 | select SYS_FSL_EC2 |
Pankit Garg | f5c2a83 | 2018-12-27 04:37:55 +0000 | [diff] [blame] | 148 | select SYS_FSL_ERRATUM_A009803 if !TFABOOT |
| 149 | select SYS_FSL_ERRATUM_A009942 if !TFABOOT |
| 150 | select SYS_FSL_ERRATUM_A010165 if !TFABOOT |
| 151 | select SYS_FSL_ERRATUM_A008511 if !TFABOOT |
| 152 | select SYS_FSL_ERRATUM_A008850 if !TFABOOT |
Ran Wang | ef27707 | 2017-09-22 15:21:34 +0800 | [diff] [blame] | 153 | select SYS_FSL_ERRATUM_A009007 |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 154 | select SYS_FSL_HAS_CCI400 |
| 155 | select SYS_FSL_HAS_DDR4 |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 156 | select SYS_FSL_HAS_RGMII |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 157 | select SYS_FSL_HAS_SEC |
| 158 | select SYS_FSL_SEC_COMPAT_5 |
| 159 | select SYS_FSL_SEC_LE |
| 160 | select SYS_FSL_SRDS_1 |
| 161 | select SYS_FSL_SRDS_2 |
| 162 | select FSL_TZASC_1 |
Rajesh Bhagat | 5756f7e | 2019-01-20 05:30:06 +0000 | [diff] [blame] | 163 | select FSL_TZASC_400 |
| 164 | select FSL_TZPC_BP147 |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 165 | select ARCH_EARLY_INIT_R |
| 166 | select BOARD_EARLY_INIT_F |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 167 | select SYS_I2C_MXC |
Chuanhua Han | 98a5e40 | 2019-07-26 20:25:37 +0800 | [diff] [blame] | 168 | select SYS_I2C_MXC_I2C1 if !TFABOOT |
| 169 | select SYS_I2C_MXC_I2C2 if !TFABOOT |
| 170 | select SYS_I2C_MXC_I2C3 if !TFABOOT |
| 171 | select SYS_I2C_MXC_I2C4 if !TFABOOT |
Hou Zhiqiang | ce4a92a | 2020-04-28 10:19:31 +0800 | [diff] [blame] | 172 | select RESV_RAM if GIC_V3_ITS |
Tom Rini | 4abdf14 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 173 | imply ID_EEPROM |
Ashish Kumar | a179e56 | 2017-11-02 09:50:47 +0530 | [diff] [blame] | 174 | imply SCSI |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 175 | imply SPL_SYS_I2C_LEGACY |
Masahiro Yamada | acede7a | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 176 | imply PANIC_HANG |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 177 | |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 178 | config ARCH_LS2080A |
| 179 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 180 | select ARMV8_SET_SMPEN |
Tom Rini | bacb52c | 2017-03-07 07:13:42 -0500 | [diff] [blame] | 181 | select ARM_ERRATA_826974 |
| 182 | select ARM_ERRATA_828024 |
| 183 | select ARM_ERRATA_829520 |
| 184 | select ARM_ERRATA_833471 |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 185 | select FSL_LAYERSCAPE |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 186 | select FSL_LSCH3 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 187 | select GICV3 |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 188 | select SKIP_LOWLEVEL_INIT |
Sriram Dash | 4a94333 | 2018-01-30 15:58:44 +0530 | [diff] [blame] | 189 | select SYS_FSL_SRDS_1 |
| 190 | select SYS_HAS_SERDES |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 191 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 192 | select SYS_FSL_DDR_LE |
| 193 | select SYS_FSL_DDR_VER_50 |
Ashish Kumar | 97393d6 | 2017-08-18 10:54:36 +0530 | [diff] [blame] | 194 | select SYS_FSL_HAS_CCN504 |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 195 | select SYS_FSL_HAS_DP_DDR |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 196 | select SYS_FSL_HAS_SEC |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 197 | select SYS_FSL_HAS_DDR4 |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 198 | select SYS_FSL_SEC_COMPAT_5 |
York Sun | fa419942 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 199 | select SYS_FSL_SEC_LE |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 200 | select SYS_FSL_SRDS_2 |
Ashish kumar | 76bd6ce | 2017-04-07 11:40:32 +0530 | [diff] [blame] | 201 | select FSL_TZASC_1 |
| 202 | select FSL_TZASC_2 |
Rajesh Bhagat | 5756f7e | 2019-01-20 05:30:06 +0000 | [diff] [blame] | 203 | select FSL_TZASC_400 |
| 204 | select FSL_TZPC_BP147 |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 205 | select SYS_FSL_ERRATUM_A008336 if !TFABOOT |
| 206 | select SYS_FSL_ERRATUM_A008511 if !TFABOOT |
| 207 | select SYS_FSL_ERRATUM_A008514 if !TFABOOT |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 208 | select SYS_FSL_ERRATUM_A008585 |
Ran Wang | e64f747 | 2017-09-04 18:46:50 +0800 | [diff] [blame] | 209 | select SYS_FSL_ERRATUM_A008997 |
Ran Wang | 3ba6948 | 2017-09-04 18:46:51 +0800 | [diff] [blame] | 210 | select SYS_FSL_ERRATUM_A009007 |
Ran Wang | b358b7b | 2017-09-04 18:46:48 +0800 | [diff] [blame] | 211 | select SYS_FSL_ERRATUM_A009008 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 212 | select SYS_FSL_ERRATUM_A009635 |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 213 | select SYS_FSL_ERRATUM_A009663 if !TFABOOT |
Ran Wang | 9e8fabc | 2017-09-04 18:46:49 +0800 | [diff] [blame] | 214 | select SYS_FSL_ERRATUM_A009798 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 215 | select SYS_FSL_ERRATUM_A009801 |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 216 | select SYS_FSL_ERRATUM_A009803 if !TFABOOT |
| 217 | select SYS_FSL_ERRATUM_A009942 if !TFABOOT |
| 218 | select SYS_FSL_ERRATUM_A010165 if !TFABOOT |
Ashish kumar | 3b52a23 | 2017-02-23 16:03:57 +0530 | [diff] [blame] | 219 | select SYS_FSL_ERRATUM_A009203 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 220 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 221 | select BOARD_EARLY_INIT_F |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 222 | select SYS_I2C_MXC |
Chuanhua Han | 3f27fff | 2019-07-26 19:24:03 +0800 | [diff] [blame] | 223 | select SYS_I2C_MXC_I2C1 if !TFABOOT |
| 224 | select SYS_I2C_MXC_I2C2 if !TFABOOT |
| 225 | select SYS_I2C_MXC_I2C3 if !TFABOOT |
| 226 | select SYS_I2C_MXC_I2C4 if !TFABOOT |
Hou Zhiqiang | ce4a92a | 2020-04-28 10:19:31 +0800 | [diff] [blame] | 227 | select RESV_RAM if GIC_V3_ITS |
Masahiro Yamada | 9afc6c5 | 2018-04-25 18:47:52 +0900 | [diff] [blame] | 228 | imply DISTRO_DEFAULTS |
Tom Rini | 4abdf14 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 229 | imply ID_EEPROM |
Masahiro Yamada | acede7a | 2017-12-04 12:37:00 +0900 | [diff] [blame] | 230 | imply PANIC_HANG |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 231 | imply SPL_SYS_I2C_LEGACY |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 232 | |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 233 | config ARCH_LX2162A |
| 234 | bool |
| 235 | select ARMV8_SET_SMPEN |
Tom Rini | 80b4861 | 2021-11-07 22:59:36 -0500 | [diff] [blame] | 236 | select FSL_LAYERSCAPE |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 237 | select FSL_LSCH3 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 238 | select GICV3 |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 239 | select NXP_LSCH3_2 |
| 240 | select SYS_HAS_SERDES |
| 241 | select SYS_FSL_SRDS_1 |
| 242 | select SYS_FSL_SRDS_2 |
| 243 | select SYS_FSL_DDR |
| 244 | select SYS_FSL_DDR_LE |
| 245 | select SYS_FSL_DDR_VER_50 |
| 246 | select SYS_FSL_EC1 |
| 247 | select SYS_FSL_EC2 |
Ran Wang | 13a84a5 | 2021-06-16 17:53:19 +0530 | [diff] [blame] | 248 | select SYS_FSL_ERRATUM_A050204 |
Yangbo Lu | 84f0a95 | 2021-04-27 16:42:11 +0800 | [diff] [blame] | 249 | select SYS_FSL_ERRATUM_A011334 |
| 250 | select SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 251 | select SYS_FSL_HAS_RGMII |
| 252 | select SYS_FSL_HAS_SEC |
| 253 | select SYS_FSL_HAS_CCN508 |
| 254 | select SYS_FSL_HAS_DDR4 |
| 255 | select SYS_FSL_SEC_COMPAT_5 |
| 256 | select SYS_FSL_SEC_LE |
| 257 | select ARCH_EARLY_INIT_R |
| 258 | select BOARD_EARLY_INIT_F |
| 259 | select SYS_I2C_MXC |
| 260 | select RESV_RAM if GIC_V3_ITS |
| 261 | imply DISTRO_DEFAULTS |
| 262 | imply PANIC_HANG |
| 263 | imply SCSI |
| 264 | imply SCSI_AHCI |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 265 | imply SPL_SYS_I2C_LEGACY |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 266 | |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 267 | config ARCH_LX2160A |
| 268 | bool |
| 269 | select ARMV8_SET_SMPEN |
Tom Rini | 80b4861 | 2021-11-07 22:59:36 -0500 | [diff] [blame] | 270 | select FSL_LAYERSCAPE |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 271 | select FSL_LSCH3 |
Tom Rini | 249f11f | 2021-08-19 14:19:39 -0400 | [diff] [blame] | 272 | select GICV3 |
Tom Rini | 46c9731 | 2021-07-21 18:53:20 -0400 | [diff] [blame] | 273 | select HAS_FSL_XHCI_USB if USB_HOST |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 274 | select NXP_LSCH3_2 |
| 275 | select SYS_HAS_SERDES |
| 276 | select SYS_FSL_SRDS_1 |
| 277 | select SYS_FSL_SRDS_2 |
| 278 | select SYS_NXP_SRDS_3 |
| 279 | select SYS_FSL_DDR |
| 280 | select SYS_FSL_DDR_LE |
| 281 | select SYS_FSL_DDR_VER_50 |
| 282 | select SYS_FSL_EC1 |
| 283 | select SYS_FSL_EC2 |
Ran Wang | 13a84a5 | 2021-06-16 17:53:19 +0530 | [diff] [blame] | 284 | select SYS_FSL_ERRATUM_A050204 |
Yangbo Lu | 84f0a95 | 2021-04-27 16:42:11 +0800 | [diff] [blame] | 285 | select SYS_FSL_ERRATUM_A011334 |
| 286 | select SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 287 | select SYS_FSL_HAS_RGMII |
| 288 | select SYS_FSL_HAS_SEC |
| 289 | select SYS_FSL_HAS_CCN508 |
| 290 | select SYS_FSL_HAS_DDR4 |
| 291 | select SYS_FSL_SEC_COMPAT_5 |
| 292 | select SYS_FSL_SEC_LE |
| 293 | select ARCH_EARLY_INIT_R |
| 294 | select BOARD_EARLY_INIT_F |
| 295 | select SYS_I2C_MXC |
Hou Zhiqiang | ce4a92a | 2020-04-28 10:19:31 +0800 | [diff] [blame] | 296 | select RESV_RAM if GIC_V3_ITS |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 297 | imply DISTRO_DEFAULTS |
Tom Rini | 4abdf14 | 2021-08-17 17:59:41 -0400 | [diff] [blame] | 298 | imply ID_EEPROM |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 299 | imply PANIC_HANG |
| 300 | imply SCSI |
| 301 | imply SCSI_AHCI |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 302 | imply SPL_SYS_I2C_LEGACY |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 303 | |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 304 | config FSL_LSCH2 |
| 305 | bool |
Tom Rini | e1e8544 | 2021-08-27 21:18:30 -0400 | [diff] [blame] | 306 | select SKIP_LOWLEVEL_INIT |
Ashish Kumar | 1123406 | 2017-08-11 11:09:14 +0530 | [diff] [blame] | 307 | select SYS_FSL_HAS_CCI400 |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 308 | select SYS_FSL_HAS_SEC |
| 309 | select SYS_FSL_SEC_COMPAT_5 |
York Sun | fa419942 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 310 | select SYS_FSL_SEC_BE |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 311 | |
| 312 | config FSL_LSCH3 |
Alex Marginean | 47568ce | 2020-01-11 01:05:40 +0200 | [diff] [blame] | 313 | select ARCH_MISC_INIT |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 314 | bool |
| 315 | |
Priyanka Jain | 88c2566 | 2018-10-29 09:11:29 +0000 | [diff] [blame] | 316 | config NXP_LSCH3_2 |
| 317 | bool |
| 318 | |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 319 | menu "Layerscape architecture" |
| 320 | depends on FSL_LSCH2 || FSL_LSCH3 |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 321 | |
Rajesh Bhagat | 52d237a | 2019-01-25 13:36:26 +0000 | [diff] [blame] | 322 | config FSL_LAYERSCAPE |
| 323 | bool |
| 324 | |
Wenbin Song | a8f57a9 | 2017-01-17 18:31:15 +0800 | [diff] [blame] | 325 | config HAS_FEATURE_GIC64K_ALIGN |
| 326 | bool |
| 327 | default y if ARCH_LS1043A |
| 328 | |
Wenbin Song | c6bc7c0 | 2017-01-17 18:31:16 +0800 | [diff] [blame] | 329 | config HAS_FEATURE_ENHANCED_MSI |
| 330 | bool |
| 331 | default y if ARCH_LS1043A |
Wenbin Song | a8f57a9 | 2017-01-17 18:31:15 +0800 | [diff] [blame] | 332 | |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 333 | menu "Layerscape PPA" |
| 334 | config FSL_LS_PPA |
| 335 | bool "FSL Layerscape PPA firmware support" |
macro.wave.z@gmail.com | 01bd334 | 2016-12-08 11:58:22 +0800 | [diff] [blame] | 336 | depends on !ARMV8_PSCI |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 337 | select ARMV8_SEC_FIRMWARE_SUPPORT |
Hou Zhiqiang | 6be115d | 2017-01-16 17:31:48 +0800 | [diff] [blame] | 338 | select SEC_FIRMWARE_ARMV8_PSCI |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 339 | select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2 |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 340 | help |
| 341 | The FSL Primary Protected Application (PPA) is a software component |
| 342 | which is loaded during boot stage, and then remains resident in RAM |
| 343 | and runs in the TrustZone after boot. |
| 344 | Say y to enable it. |
York Sun | f2aaf84 | 2017-05-15 08:52:00 -0700 | [diff] [blame] | 345 | |
| 346 | config SPL_FSL_LS_PPA |
| 347 | bool "FSL Layerscape PPA firmware support for SPL build" |
| 348 | depends on !ARMV8_PSCI |
| 349 | select SPL_ARMV8_SEC_FIRMWARE_SUPPORT |
| 350 | select SEC_FIRMWARE_ARMV8_PSCI |
| 351 | select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2 |
| 352 | help |
| 353 | The FSL Primary Protected Application (PPA) is a software component |
| 354 | which is loaded during boot stage, and then remains resident in RAM |
| 355 | and runs in the TrustZone after boot. This is to load PPA during SPL |
| 356 | stage instead of the RAM version of U-Boot. Once PPA is initialized, |
| 357 | the rest of U-Boot (including RAM version) runs at EL2. |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 358 | choice |
| 359 | prompt "FSL Layerscape PPA firmware loading-media select" |
| 360 | depends on FSL_LS_PPA |
Hou Zhiqiang | bd6e2cd | 2017-03-17 16:12:33 +0800 | [diff] [blame] | 361 | default SYS_LS_PPA_FW_IN_MMC if SD_BOOT |
| 362 | default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 363 | default SYS_LS_PPA_FW_IN_XIP |
| 364 | |
| 365 | config SYS_LS_PPA_FW_IN_XIP |
| 366 | bool "XIP" |
| 367 | help |
| 368 | Say Y here if the PPA firmware locate at XIP flash, such |
| 369 | as NOR or QSPI flash. |
| 370 | |
Hou Zhiqiang | bd6e2cd | 2017-03-17 16:12:33 +0800 | [diff] [blame] | 371 | config SYS_LS_PPA_FW_IN_MMC |
| 372 | bool "eMMC or SD Card" |
| 373 | help |
| 374 | Say Y here if the PPA firmware locate at eMMC/SD card. |
| 375 | |
| 376 | config SYS_LS_PPA_FW_IN_NAND |
| 377 | bool "NAND" |
| 378 | help |
| 379 | Say Y here if the PPA firmware locate at NAND flash. |
| 380 | |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 381 | endchoice |
| 382 | |
Sumit Garg | 8fddf75 | 2017-04-20 05:09:11 +0530 | [diff] [blame] | 383 | config LS_PPA_ESBC_HDR_SIZE |
| 384 | hex "Length of PPA ESBC header" |
| 385 | depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP |
| 386 | default 0x2000 |
| 387 | help |
| 388 | Length (in bytes) of PPA ESBC header to be copied from MMC/SD or |
| 389 | NAND to memory to validate PPA image. |
| 390 | |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 391 | endmenu |
| 392 | |
Ran Wang | e64f747 | 2017-09-04 18:46:50 +0800 | [diff] [blame] | 393 | config SYS_FSL_ERRATUM_A008997 |
| 394 | bool "Workaround for USB PHY erratum A008997" |
| 395 | |
Ran Wang | 3ba6948 | 2017-09-04 18:46:51 +0800 | [diff] [blame] | 396 | config SYS_FSL_ERRATUM_A009007 |
| 397 | bool |
| 398 | help |
| 399 | Workaround for USB PHY erratum A009007 |
| 400 | |
Ran Wang | b358b7b | 2017-09-04 18:46:48 +0800 | [diff] [blame] | 401 | config SYS_FSL_ERRATUM_A009008 |
| 402 | bool "Workaround for USB PHY erratum A009008" |
| 403 | |
Ran Wang | 9e8fabc | 2017-09-04 18:46:49 +0800 | [diff] [blame] | 404 | config SYS_FSL_ERRATUM_A009798 |
| 405 | bool "Workaround for USB PHY erratum A009798" |
| 406 | |
Ran Wang | 13a84a5 | 2021-06-16 17:53:19 +0530 | [diff] [blame] | 407 | config SYS_FSL_ERRATUM_A050204 |
| 408 | bool "Workaround for USB PHY erratum A050204" |
Ran Wang | d0270dc | 2019-11-26 11:40:40 +0800 | [diff] [blame] | 409 | help |
| 410 | USB3.0 Receiver needs to enable fixed equalization |
| 411 | for each of PHY instances in an SOC. This is similar |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 412 | to erratum A-009007, but this one is for LX2160A and LX2162A, |
Ran Wang | d0270dc | 2019-11-26 11:40:40 +0800 | [diff] [blame] | 413 | and the register value is different. |
| 414 | |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 415 | config SYS_FSL_ERRATUM_A010315 |
| 416 | bool "Workaround for PCIe erratum A010315" |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 417 | |
| 418 | config SYS_FSL_ERRATUM_A010539 |
| 419 | bool "Workaround for PIN MUX erratum A010539" |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 420 | |
York Sun | f188d22 | 2016-10-04 14:45:01 -0700 | [diff] [blame] | 421 | config MAX_CPUS |
| 422 | int "Maximum number of CPUs permitted for Layerscape" |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 423 | default 2 if ARCH_LS1028A |
York Sun | f188d22 | 2016-10-04 14:45:01 -0700 | [diff] [blame] | 424 | default 4 if ARCH_LS1043A |
| 425 | default 4 if ARCH_LS1046A |
| 426 | default 16 if ARCH_LS2080A |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 427 | default 8 if ARCH_LS1088A |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 428 | default 16 if ARCH_LX2160A |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 429 | default 16 if ARCH_LX2162A |
York Sun | f188d22 | 2016-10-04 14:45:01 -0700 | [diff] [blame] | 430 | default 1 |
| 431 | help |
| 432 | Set this number to the maximum number of possible CPUs in the SoC. |
| 433 | SoCs may have multiple clusters with each cluster may have multiple |
| 434 | ports. If some ports are reserved but higher ports are used for |
| 435 | cores, count the reserved ports. This will allocate enough memory |
| 436 | in spin table to properly handle all cores. |
| 437 | |
Meenakshi Aggarwal | bbd3318 | 2018-11-30 22:32:11 +0530 | [diff] [blame] | 438 | config EMC2305 |
| 439 | bool "Fan controller" |
| 440 | help |
| 441 | Enable the EMC2305 fan controller for configuration of fan |
| 442 | speed. |
| 443 | |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 444 | config NXP_ESBC |
| 445 | bool "NXP_ESBC" |
York Sun | 728e700 | 2016-12-02 09:32:35 -0800 | [diff] [blame] | 446 | help |
| 447 | Enable Freescale Secure Boot feature |
| 448 | |
Yuan Yao | 52ae4fd | 2016-12-01 10:13:52 +0800 | [diff] [blame] | 449 | config QSPI_AHB_INIT |
| 450 | bool "Init the QSPI AHB bus" |
| 451 | help |
| 452 | The default setting for QSPI AHB bus just support 3bytes addressing. |
| 453 | But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB |
| 454 | bus for those flashes to support the full QSPI flash size. |
| 455 | |
Kuldeep Singh | 34aafb0 | 2019-11-21 17:15:17 +0530 | [diff] [blame] | 456 | config FSPI_AHB_EN_4BYTE |
| 457 | bool "Enable 4-byte Fast Read command for AHB mode" |
Kuldeep Singh | 34aafb0 | 2019-11-21 17:15:17 +0530 | [diff] [blame] | 458 | help |
| 459 | The default setting for FlexSPI AHB bus just supports 3-byte addressing. |
| 460 | But some FlexSPI flash sizes are up to 64MBytes. |
| 461 | This flag enables fast read command for AHB mode and modifies required |
| 462 | LUT to support full FlexSPI flash. |
| 463 | |
Ashish Kumar | 1123406 | 2017-08-11 11:09:14 +0530 | [diff] [blame] | 464 | config SYS_CCI400_OFFSET |
| 465 | hex "Offset for CCI400 base" |
| 466 | depends on SYS_FSL_HAS_CCI400 |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 467 | default 0x3090000 if ARCH_LS1088A || ARCH_LS1028A |
Ashish Kumar | 1123406 | 2017-08-11 11:09:14 +0530 | [diff] [blame] | 468 | default 0x180000 if FSL_LSCH2 |
| 469 | help |
| 470 | Offset for CCI400 base |
| 471 | CCI400 base addr = CCSRBAR + CCI400_OFFSET |
| 472 | |
York Sun | e7310a3 | 2016-10-04 14:45:54 -0700 | [diff] [blame] | 473 | config SYS_FSL_IFC_BANK_COUNT |
| 474 | int "Maximum banks of Integrated flash controller" |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 475 | depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A |
York Sun | e7310a3 | 2016-10-04 14:45:54 -0700 | [diff] [blame] | 476 | default 4 if ARCH_LS1043A |
| 477 | default 4 if ARCH_LS1046A |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 478 | default 8 if ARCH_LS2080A || ARCH_LS1088A |
York Sun | e7310a3 | 2016-10-04 14:45:54 -0700 | [diff] [blame] | 479 | |
Ashish Kumar | 1123406 | 2017-08-11 11:09:14 +0530 | [diff] [blame] | 480 | config SYS_FSL_HAS_CCI400 |
| 481 | bool |
| 482 | |
Ashish Kumar | 97393d6 | 2017-08-18 10:54:36 +0530 | [diff] [blame] | 483 | config SYS_FSL_HAS_CCN504 |
| 484 | bool |
| 485 | |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 486 | config SYS_FSL_HAS_CCN508 |
| 487 | bool |
| 488 | |
York Sun | 0dc9abb | 2016-10-04 14:46:50 -0700 | [diff] [blame] | 489 | config SYS_FSL_HAS_DP_DDR |
| 490 | bool |
| 491 | |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 492 | config SYS_FSL_SRDS_1 |
| 493 | bool |
| 494 | |
| 495 | config SYS_FSL_SRDS_2 |
| 496 | bool |
| 497 | |
Priyanka Jain | 1a60253 | 2018-09-27 10:32:05 +0530 | [diff] [blame] | 498 | config SYS_NXP_SRDS_3 |
| 499 | bool |
| 500 | |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 501 | config SYS_HAS_SERDES |
| 502 | bool |
| 503 | |
Ashish kumar | 76bd6ce | 2017-04-07 11:40:32 +0530 | [diff] [blame] | 504 | config FSL_TZASC_1 |
| 505 | bool |
| 506 | |
| 507 | config FSL_TZASC_2 |
| 508 | bool |
| 509 | |
Rajesh Bhagat | 5756f7e | 2019-01-20 05:30:06 +0000 | [diff] [blame] | 510 | config FSL_TZASC_400 |
| 511 | bool |
| 512 | |
| 513 | config FSL_TZPC_BP147 |
| 514 | bool |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 515 | endmenu |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 516 | |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 517 | menu "Layerscape clock tree configuration" |
| 518 | depends on FSL_LSCH2 || FSL_LSCH3 |
| 519 | |
| 520 | config SYS_FSL_CLK |
| 521 | bool "Enable clock tree initialization" |
| 522 | default y |
| 523 | |
| 524 | config CLUSTER_CLK_FREQ |
| 525 | int "Reference clock of core cluster" |
| 526 | depends on ARCH_LS1012A |
| 527 | default 100000000 |
| 528 | help |
| 529 | This number is the reference clock frequency of core PLL. |
| 530 | For most platforms, the core PLL and Platform PLL have the same |
| 531 | reference clock, but for some platforms, LS1012A for instance, |
| 532 | they are provided sepatately. |
| 533 | |
| 534 | config SYS_FSL_PCLK_DIV |
| 535 | int "Platform clock divider" |
Yuantian Tang | 4aefa16 | 2019-04-10 16:43:33 +0800 | [diff] [blame] | 536 | default 1 if ARCH_LS1028A |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 537 | default 1 if ARCH_LS1043A |
| 538 | default 1 if ARCH_LS1046A |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 539 | default 1 if ARCH_LS1088A |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 540 | default 2 |
| 541 | help |
| 542 | This is the divider that is used to derive Platform clock from |
| 543 | Platform PLL, in another word: |
| 544 | Platform_clk = Platform_PLL_freq / this_divider |
| 545 | |
| 546 | config SYS_FSL_DSPI_CLK_DIV |
| 547 | int "DSPI clock divider" |
| 548 | default 1 if ARCH_LS1043A |
| 549 | default 2 |
| 550 | help |
| 551 | This is the divider that is used to derive DSPI clock from Platform |
Hou Zhiqiang | 0c8fcb6 | 2017-07-03 18:37:11 +0800 | [diff] [blame] | 552 | clock, in another word DSPI_clk = Platform_clk / this_divider. |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 553 | |
| 554 | config SYS_FSL_DUART_CLK_DIV |
| 555 | int "DUART clock divider" |
| 556 | default 1 if ARCH_LS1043A |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 557 | default 4 if ARCH_LX2160A |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 558 | default 4 if ARCH_LX2162A |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 559 | default 2 |
| 560 | help |
| 561 | This is the divider that is used to derive DUART clock from Platform |
| 562 | clock, in another word DUART_clk = Platform_clk / this_divider. |
| 563 | |
| 564 | config SYS_FSL_I2C_CLK_DIV |
| 565 | int "I2C clock divider" |
| 566 | default 1 if ARCH_LS1043A |
Chuanhua Han | 44d4d33 | 2019-08-02 16:53:53 +0800 | [diff] [blame] | 567 | default 4 if ARCH_LS1012A |
| 568 | default 4 if ARCH_LS1028A |
| 569 | default 8 if ARCH_LX2160A |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 570 | default 8 if ARCH_LX2162A |
Chuanhua Han | 44d4d33 | 2019-08-02 16:53:53 +0800 | [diff] [blame] | 571 | default 8 if ARCH_LS1088A |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 572 | default 2 |
| 573 | help |
| 574 | This is the divider that is used to derive I2C clock from Platform |
| 575 | clock, in another word I2C_clk = Platform_clk / this_divider. |
| 576 | |
| 577 | config SYS_FSL_IFC_CLK_DIV |
| 578 | int "IFC clock divider" |
| 579 | default 1 if ARCH_LS1043A |
Chuanhua Han | 3df89cc | 2019-08-08 17:04:58 +0800 | [diff] [blame] | 580 | default 4 if ARCH_LS1012A |
| 581 | default 4 if ARCH_LS1028A |
| 582 | default 8 if ARCH_LX2160A |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 583 | default 8 if ARCH_LX2162A |
Chuanhua Han | 3df89cc | 2019-08-08 17:04:58 +0800 | [diff] [blame] | 584 | default 8 if ARCH_LS1088A |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 585 | default 2 |
| 586 | help |
| 587 | This is the divider that is used to derive IFC clock from Platform |
| 588 | clock, in another word IFC_clk = Platform_clk / this_divider. |
| 589 | |
| 590 | config SYS_FSL_LPUART_CLK_DIV |
| 591 | int "LPUART clock divider" |
| 592 | default 1 if ARCH_LS1043A |
| 593 | default 2 |
| 594 | help |
| 595 | This is the divider that is used to derive LPUART clock from Platform |
| 596 | clock, in another word LPUART_clk = Platform_clk / this_divider. |
| 597 | |
| 598 | config SYS_FSL_SDHC_CLK_DIV |
| 599 | int "SDHC clock divider" |
| 600 | default 1 if ARCH_LS1043A |
| 601 | default 1 if ARCH_LS1012A |
| 602 | default 2 |
| 603 | help |
| 604 | This is the divider that is used to derive SDHC clock from Platform |
| 605 | clock, in another word SDHC_clk = Platform_clk / this_divider. |
Hou Zhiqiang | fef32c6 | 2018-04-25 16:28:44 +0800 | [diff] [blame] | 606 | |
| 607 | config SYS_FSL_QMAN_CLK_DIV |
| 608 | int "QMAN clock divider" |
| 609 | default 1 if ARCH_LS1043A |
| 610 | default 2 |
| 611 | help |
| 612 | This is the divider that is used to derive QMAN clock from Platform |
| 613 | clock, in another word QMAN_clk = Platform_clk / this_divider. |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 614 | endmenu |
| 615 | |
York Sun | d6964b3 | 2017-03-06 09:02:24 -0800 | [diff] [blame] | 616 | config RESV_RAM |
| 617 | bool |
| 618 | help |
| 619 | Reserve memory from the top, tracked by gd->arch.resv_ram. This |
| 620 | reserved RAM can be used by special driver that resides in memory |
| 621 | after U-Boot exits. It's up to implementation to allocate and allow |
| 622 | access to this reserved memory. For example, the reserved RAM can |
| 623 | be at the high end of physical memory. The reserve RAM may be |
| 624 | excluded from memory bank(s) passed to OS, or marked as reserved. |
| 625 | |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 626 | config SYS_FSL_EC1 |
| 627 | bool |
| 628 | help |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 629 | Ethernet controller 1, this is connected to |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 630 | MAC17 for LX2160A and LX2162A or to MAC3 for other SoCs |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 631 | Provides DPAA2 capabilities |
| 632 | |
| 633 | config SYS_FSL_EC2 |
| 634 | bool |
| 635 | help |
Priyanka Jain | ef76b2e | 2018-10-29 09:17:09 +0000 | [diff] [blame] | 636 | Ethernet controller 2, this is connected to |
Meenakshi Aggarwal | ccb5d5d | 2020-10-29 19:16:16 +0530 | [diff] [blame] | 637 | MAC18 for LX2160A and LX2162A or to MAC4 for other SoCs |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 638 | Provides DPAA2 capabilities |
| 639 | |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 640 | config SYS_FSL_ERRATUM_A008336 |
| 641 | bool |
| 642 | |
| 643 | config SYS_FSL_ERRATUM_A008514 |
| 644 | bool |
| 645 | |
| 646 | config SYS_FSL_ERRATUM_A008585 |
| 647 | bool |
| 648 | |
| 649 | config SYS_FSL_ERRATUM_A008850 |
| 650 | bool |
| 651 | |
Ashish kumar | 3b52a23 | 2017-02-23 16:03:57 +0530 | [diff] [blame] | 652 | config SYS_FSL_ERRATUM_A009203 |
| 653 | bool |
| 654 | |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 655 | config SYS_FSL_ERRATUM_A009635 |
| 656 | bool |
| 657 | |
| 658 | config SYS_FSL_ERRATUM_A009660 |
| 659 | bool |
| 660 | |
Laurentiu Tudor | 7ea2feb | 2019-10-18 09:01:56 +0000 | [diff] [blame] | 661 | config SYS_FSL_ERRATUM_A050382 |
| 662 | bool |
Ashish Kumar | ec455e2 | 2017-08-31 16:37:31 +0530 | [diff] [blame] | 663 | |
| 664 | config SYS_FSL_HAS_RGMII |
| 665 | bool |
| 666 | depends on SYS_FSL_EC1 || SYS_FSL_EC2 |
| 667 | |
Philipp Tomsich | 2d6a0cc | 2017-08-03 23:23:55 +0200 | [diff] [blame] | 668 | config SPL_LDSCRIPT |
| 669 | default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A |
Ran Wang | 5959f84 | 2017-10-23 10:09:21 +0800 | [diff] [blame] | 670 | |
| 671 | config HAS_FSL_XHCI_USB |
| 672 | bool |
Ran Wang | 5959f84 | 2017-10-23 10:09:21 +0800 | [diff] [blame] | 673 | help |
Tom Rini | 46c9731 | 2021-07-21 18:53:20 -0400 | [diff] [blame] | 674 | For some SoC (such as LS1043A and LS1046A), USB and QE-HDLC multiplex use |
Ran Wang | 5959f84 | 2017-10-23 10:09:21 +0800 | [diff] [blame] | 675 | pins, select it when the pins are assigned to USB. |
Rajesh Bhagat | 729f22f | 2021-02-11 13:28:49 +0100 | [diff] [blame] | 676 | |
| 677 | config SYS_FSL_BOOTROM_BASE |
| 678 | hex |
| 679 | depends on FSL_LSCH2 |
| 680 | default 0 |
| 681 | |
| 682 | config SYS_FSL_BOOTROM_SIZE |
| 683 | hex |
| 684 | depends on FSL_LSCH2 |
| 685 | default 0x1000000 |