blob: 43b869f1fca012665af054cbf99eeeaaf3546cd6 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070030
York Sunbad49842016-09-26 08:09:24 -070031config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070032 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080033 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070034 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080035 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070036 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080038 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080039 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080040 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080041 select SYS_FSL_ERRATUM_A009801
42 select SYS_FSL_ERRATUM_A009803
43 select SYS_FSL_ERRATUM_A009942
44 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080045 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080046 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070047 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070048 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070049 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060050 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070051
York Sunfcd0e742016-10-04 14:31:47 -070052config ARCH_LS2080A
53 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080054 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050055 select ARM_ERRATA_826974
56 select ARM_ERRATA_828024
57 select ARM_ERRATA_829520
58 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070059 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080060 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070061 select SYS_FSL_DDR_LE
62 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070063 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080064 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080065 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080066 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080067 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070068 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053069 select FSL_TZASC_1
70 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080071 select SYS_FSL_ERRATUM_A008336
72 select SYS_FSL_ERRATUM_A008511
73 select SYS_FSL_ERRATUM_A008514
74 select SYS_FSL_ERRATUM_A008585
75 select SYS_FSL_ERRATUM_A009635
76 select SYS_FSL_ERRATUM_A009663
77 select SYS_FSL_ERRATUM_A009801
78 select SYS_FSL_ERRATUM_A009803
79 select SYS_FSL_ERRATUM_A009942
80 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053081 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070082 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070083 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070084
85config FSL_LSCH2
86 bool
York Sun92c36e22016-12-28 08:43:30 -080087 select SYS_FSL_HAS_SEC
88 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080089 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070090 select SYS_FSL_SRDS_1
91 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070092
93config FSL_LSCH3
94 bool
York Sun6b62ef02016-10-04 18:01:34 -070095 select SYS_FSL_SRDS_1
96 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070097
York Sun6c089742017-03-06 09:02:25 -080098config FSL_MC_ENET
99 bool "Management Complex network"
100 depends on ARCH_LS2080A
101 default y
102 select RESV_RAM
103 help
104 Enable Management Complex (MC) network
105
York Sun4dd8c612016-10-04 14:31:48 -0700106menu "Layerscape architecture"
107 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700108
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800109config FSL_PCIE_COMPAT
110 string "PCIe compatible of Kernel DT"
111 depends on PCIE_LAYERSCAPE
112 default "fsl,ls1012a-pcie" if ARCH_LS1012A
113 default "fsl,ls1043a-pcie" if ARCH_LS1043A
114 default "fsl,ls1046a-pcie" if ARCH_LS1046A
115 default "fsl,ls2080a-pcie" if ARCH_LS2080A
116 help
117 This compatible is used to find pci controller node in Kernel DT
118 to complete fixup.
119
Wenbin Songa8f57a92017-01-17 18:31:15 +0800120config HAS_FEATURE_GIC64K_ALIGN
121 bool
122 default y if ARCH_LS1043A
123
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800124config HAS_FEATURE_ENHANCED_MSI
125 bool
126 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800127
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800128menu "Layerscape PPA"
129config FSL_LS_PPA
130 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800131 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800132 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800133 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800134 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800135 help
136 The FSL Primary Protected Application (PPA) is a software component
137 which is loaded during boot stage, and then remains resident in RAM
138 and runs in the TrustZone after boot.
139 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700140
141config SPL_FSL_LS_PPA
142 bool "FSL Layerscape PPA firmware support for SPL build"
143 depends on !ARMV8_PSCI
144 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
145 select SEC_FIRMWARE_ARMV8_PSCI
146 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
147 help
148 The FSL Primary Protected Application (PPA) is a software component
149 which is loaded during boot stage, and then remains resident in RAM
150 and runs in the TrustZone after boot. This is to load PPA during SPL
151 stage instead of the RAM version of U-Boot. Once PPA is initialized,
152 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800153choice
154 prompt "FSL Layerscape PPA firmware loading-media select"
155 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800156 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
157 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800158 default SYS_LS_PPA_FW_IN_XIP
159
160config SYS_LS_PPA_FW_IN_XIP
161 bool "XIP"
162 help
163 Say Y here if the PPA firmware locate at XIP flash, such
164 as NOR or QSPI flash.
165
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800166config SYS_LS_PPA_FW_IN_MMC
167 bool "eMMC or SD Card"
168 help
169 Say Y here if the PPA firmware locate at eMMC/SD card.
170
171config SYS_LS_PPA_FW_IN_NAND
172 bool "NAND"
173 help
174 Say Y here if the PPA firmware locate at NAND flash.
175
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800176endchoice
177
178config SYS_LS_PPA_FW_ADDR
179 hex "Address of PPA firmware loading from"
180 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530181 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800182 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530183 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800184 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
185 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
186 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800187
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800188 help
189 If the PPA firmware locate at XIP flash, such as NOR or
190 QSPI flash, this address is a directly memory-mapped.
191 If it is in a serial accessed flash, such as NAND and SD
192 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530193
194config SYS_LS_PPA_ESBC_ADDR
195 hex "hdr address of PPA firmware loading from"
196 depends on FSL_LS_PPA && CHAIN_OF_TRUST
197 default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530198 default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530199 default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530200 default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3
Sumit Garg8fddf752017-04-20 05:09:11 +0530201 default 0x700000 if SYS_LS_PPA_FW_IN_MMC
202 default 0x700000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530203 help
204 If the PPA header firmware locate at XIP flash, such as NOR or
205 QSPI flash, this address is a directly memory-mapped.
206 If it is in a serial accessed flash, such as NAND and SD
207 card, it is a byte offset.
208
Sumit Garg8fddf752017-04-20 05:09:11 +0530209config LS_PPA_ESBC_HDR_SIZE
210 hex "Length of PPA ESBC header"
211 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
212 default 0x2000
213 help
214 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
215 NAND to memory to validate PPA image.
216
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800217endmenu
218
York Sun149eb332016-09-26 08:09:27 -0700219config SYS_FSL_ERRATUM_A010315
220 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800221
222config SYS_FSL_ERRATUM_A010539
223 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700224
York Sunf188d222016-10-04 14:45:01 -0700225config MAX_CPUS
226 int "Maximum number of CPUs permitted for Layerscape"
227 default 4 if ARCH_LS1043A
228 default 4 if ARCH_LS1046A
229 default 16 if ARCH_LS2080A
230 default 1
231 help
232 Set this number to the maximum number of possible CPUs in the SoC.
233 SoCs may have multiple clusters with each cluster may have multiple
234 ports. If some ports are reserved but higher ports are used for
235 cores, count the reserved ports. This will allocate enough memory
236 in spin table to properly handle all cores.
237
York Sun728e7002016-12-02 09:32:35 -0800238config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800239 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800240 help
241 Enable Freescale Secure Boot feature
242
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800243config QSPI_AHB_INIT
244 bool "Init the QSPI AHB bus"
245 help
246 The default setting for QSPI AHB bus just support 3bytes addressing.
247 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
248 bus for those flashes to support the full QSPI flash size.
249
York Sune7310a32016-10-04 14:45:54 -0700250config SYS_FSL_IFC_BANK_COUNT
251 int "Maximum banks of Integrated flash controller"
252 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
253 default 4 if ARCH_LS1043A
254 default 4 if ARCH_LS1046A
255 default 8 if ARCH_LS2080A
256
York Sun0dc9abb2016-10-04 14:46:50 -0700257config SYS_FSL_HAS_DP_DDR
258 bool
259
York Sun6b62ef02016-10-04 18:01:34 -0700260config SYS_FSL_SRDS_1
261 bool
262
263config SYS_FSL_SRDS_2
264 bool
265
266config SYS_HAS_SERDES
267 bool
268
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530269config FSL_TZASC_1
270 bool
271
272config FSL_TZASC_2
273 bool
274
York Sun4dd8c612016-10-04 14:31:48 -0700275endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800276
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800277menu "Layerscape clock tree configuration"
278 depends on FSL_LSCH2 || FSL_LSCH3
279
280config SYS_FSL_CLK
281 bool "Enable clock tree initialization"
282 default y
283
284config CLUSTER_CLK_FREQ
285 int "Reference clock of core cluster"
286 depends on ARCH_LS1012A
287 default 100000000
288 help
289 This number is the reference clock frequency of core PLL.
290 For most platforms, the core PLL and Platform PLL have the same
291 reference clock, but for some platforms, LS1012A for instance,
292 they are provided sepatately.
293
294config SYS_FSL_PCLK_DIV
295 int "Platform clock divider"
296 default 1 if ARCH_LS1043A
297 default 1 if ARCH_LS1046A
298 default 2
299 help
300 This is the divider that is used to derive Platform clock from
301 Platform PLL, in another word:
302 Platform_clk = Platform_PLL_freq / this_divider
303
304config SYS_FSL_DSPI_CLK_DIV
305 int "DSPI clock divider"
306 default 1 if ARCH_LS1043A
307 default 2
308 help
309 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800310 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800311
312config SYS_FSL_DUART_CLK_DIV
313 int "DUART clock divider"
314 default 1 if ARCH_LS1043A
315 default 2
316 help
317 This is the divider that is used to derive DUART clock from Platform
318 clock, in another word DUART_clk = Platform_clk / this_divider.
319
320config SYS_FSL_I2C_CLK_DIV
321 int "I2C clock divider"
322 default 1 if ARCH_LS1043A
323 default 2
324 help
325 This is the divider that is used to derive I2C clock from Platform
326 clock, in another word I2C_clk = Platform_clk / this_divider.
327
328config SYS_FSL_IFC_CLK_DIV
329 int "IFC clock divider"
330 default 1 if ARCH_LS1043A
331 default 2
332 help
333 This is the divider that is used to derive IFC clock from Platform
334 clock, in another word IFC_clk = Platform_clk / this_divider.
335
336config SYS_FSL_LPUART_CLK_DIV
337 int "LPUART clock divider"
338 default 1 if ARCH_LS1043A
339 default 2
340 help
341 This is the divider that is used to derive LPUART clock from Platform
342 clock, in another word LPUART_clk = Platform_clk / this_divider.
343
344config SYS_FSL_SDHC_CLK_DIV
345 int "SDHC clock divider"
346 default 1 if ARCH_LS1043A
347 default 1 if ARCH_LS1012A
348 default 2
349 help
350 This is the divider that is used to derive SDHC clock from Platform
351 clock, in another word SDHC_clk = Platform_clk / this_divider.
352endmenu
353
York Sund6964b32017-03-06 09:02:24 -0800354config RESV_RAM
355 bool
356 help
357 Reserve memory from the top, tracked by gd->arch.resv_ram. This
358 reserved RAM can be used by special driver that resides in memory
359 after U-Boot exits. It's up to implementation to allocate and allow
360 access to this reserved memory. For example, the reserved RAM can
361 be at the high end of physical memory. The reserve RAM may be
362 excluded from memory bank(s) passed to OS, or marked as reserved.
363
York Sun1dc61ca2016-12-28 08:43:41 -0800364config SYS_FSL_ERRATUM_A008336
365 bool
366
367config SYS_FSL_ERRATUM_A008514
368 bool
369
370config SYS_FSL_ERRATUM_A008585
371 bool
372
373config SYS_FSL_ERRATUM_A008850
374 bool
375
Ashish kumar3b52a232017-02-23 16:03:57 +0530376config SYS_FSL_ERRATUM_A009203
377 bool
378
York Sun1dc61ca2016-12-28 08:43:41 -0800379config SYS_FSL_ERRATUM_A009635
380 bool
381
382config SYS_FSL_ERRATUM_A009660
383 bool
384
385config SYS_FSL_ERRATUM_A009929
386 bool
York Sun1a770752017-03-06 09:02:26 -0800387
388config SYS_MC_RSV_MEM_ALIGN
389 hex "Management Complex reserved memory alignment"
390 depends on RESV_RAM
391 default 0x20000000
392 help
393 Reserved memory needs to be aligned for MC to use. Default value
394 is 512MB.