blob: d8b285dcd7318cdb2ecc69f27be2e0b09404bd3b [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070029
York Sunbad49842016-09-26 08:09:24 -070030config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070031 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080032 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070033 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080034 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070035 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070036 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080037 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080038 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080039 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A009801
41 select SYS_FSL_ERRATUM_A009803
42 select SYS_FSL_ERRATUM_A009942
43 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080044 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080045 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070046 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070047 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070048 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070049
York Sunfcd0e742016-10-04 14:31:47 -070050config ARCH_LS2080A
51 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080052 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050053 select ARM_ERRATA_826974
54 select ARM_ERRATA_828024
55 select ARM_ERRATA_829520
56 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070057 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080058 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070059 select SYS_FSL_DDR_LE
60 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070061 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080062 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080063 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080064 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080065 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070066 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053067 select FSL_TZASC_1
68 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080069 select SYS_FSL_ERRATUM_A008336
70 select SYS_FSL_ERRATUM_A008511
71 select SYS_FSL_ERRATUM_A008514
72 select SYS_FSL_ERRATUM_A008585
73 select SYS_FSL_ERRATUM_A009635
74 select SYS_FSL_ERRATUM_A009663
75 select SYS_FSL_ERRATUM_A009801
76 select SYS_FSL_ERRATUM_A009803
77 select SYS_FSL_ERRATUM_A009942
78 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053079 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070080 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070081 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070082
83config FSL_LSCH2
84 bool
York Sun92c36e22016-12-28 08:43:30 -080085 select SYS_FSL_HAS_SEC
86 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080087 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070088 select SYS_FSL_SRDS_1
89 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070090
91config FSL_LSCH3
92 bool
York Sun6b62ef02016-10-04 18:01:34 -070093 select SYS_FSL_SRDS_1
94 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070095
York Sun6c089742017-03-06 09:02:25 -080096config FSL_MC_ENET
97 bool "Management Complex network"
98 depends on ARCH_LS2080A
99 default y
100 select RESV_RAM
101 help
102 Enable Management Complex (MC) network
103
York Sun4dd8c612016-10-04 14:31:48 -0700104menu "Layerscape architecture"
105 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700106
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800107config FSL_PCIE_COMPAT
108 string "PCIe compatible of Kernel DT"
109 depends on PCIE_LAYERSCAPE
110 default "fsl,ls1012a-pcie" if ARCH_LS1012A
111 default "fsl,ls1043a-pcie" if ARCH_LS1043A
112 default "fsl,ls1046a-pcie" if ARCH_LS1046A
113 default "fsl,ls2080a-pcie" if ARCH_LS2080A
114 help
115 This compatible is used to find pci controller node in Kernel DT
116 to complete fixup.
117
Wenbin Songa8f57a92017-01-17 18:31:15 +0800118config HAS_FEATURE_GIC64K_ALIGN
119 bool
120 default y if ARCH_LS1043A
121
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800122config HAS_FEATURE_ENHANCED_MSI
123 bool
124 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800125
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800126menu "Layerscape PPA"
127config FSL_LS_PPA
128 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800129 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800130 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800131 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800132 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800133 help
134 The FSL Primary Protected Application (PPA) is a software component
135 which is loaded during boot stage, and then remains resident in RAM
136 and runs in the TrustZone after boot.
137 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700138
139config SPL_FSL_LS_PPA
140 bool "FSL Layerscape PPA firmware support for SPL build"
141 depends on !ARMV8_PSCI
142 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
143 select SEC_FIRMWARE_ARMV8_PSCI
144 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
145 help
146 The FSL Primary Protected Application (PPA) is a software component
147 which is loaded during boot stage, and then remains resident in RAM
148 and runs in the TrustZone after boot. This is to load PPA during SPL
149 stage instead of the RAM version of U-Boot. Once PPA is initialized,
150 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800151choice
152 prompt "FSL Layerscape PPA firmware loading-media select"
153 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800154 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
155 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800156 default SYS_LS_PPA_FW_IN_XIP
157
158config SYS_LS_PPA_FW_IN_XIP
159 bool "XIP"
160 help
161 Say Y here if the PPA firmware locate at XIP flash, such
162 as NOR or QSPI flash.
163
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800164config SYS_LS_PPA_FW_IN_MMC
165 bool "eMMC or SD Card"
166 help
167 Say Y here if the PPA firmware locate at eMMC/SD card.
168
169config SYS_LS_PPA_FW_IN_NAND
170 bool "NAND"
171 help
172 Say Y here if the PPA firmware locate at NAND flash.
173
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800174endchoice
175
176config SYS_LS_PPA_FW_ADDR
177 hex "Address of PPA firmware loading from"
178 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530179 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800180 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530181 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800182 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
183 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
184 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800185
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800186 help
187 If the PPA firmware locate at XIP flash, such as NOR or
188 QSPI flash, this address is a directly memory-mapped.
189 If it is in a serial accessed flash, such as NAND and SD
190 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530191
192config SYS_LS_PPA_ESBC_ADDR
193 hex "hdr address of PPA firmware loading from"
194 depends on FSL_LS_PPA && CHAIN_OF_TRUST
195 default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530196 default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530197 default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530198 default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3
Sumit Garg8fddf752017-04-20 05:09:11 +0530199 default 0x700000 if SYS_LS_PPA_FW_IN_MMC
200 default 0x700000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530201 help
202 If the PPA header firmware locate at XIP flash, such as NOR or
203 QSPI flash, this address is a directly memory-mapped.
204 If it is in a serial accessed flash, such as NAND and SD
205 card, it is a byte offset.
206
Sumit Garg8fddf752017-04-20 05:09:11 +0530207config LS_PPA_ESBC_HDR_SIZE
208 hex "Length of PPA ESBC header"
209 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
210 default 0x2000
211 help
212 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
213 NAND to memory to validate PPA image.
214
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800215endmenu
216
York Sun149eb332016-09-26 08:09:27 -0700217config SYS_FSL_ERRATUM_A010315
218 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800219
220config SYS_FSL_ERRATUM_A010539
221 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700222
York Sunf188d222016-10-04 14:45:01 -0700223config MAX_CPUS
224 int "Maximum number of CPUs permitted for Layerscape"
225 default 4 if ARCH_LS1043A
226 default 4 if ARCH_LS1046A
227 default 16 if ARCH_LS2080A
228 default 1
229 help
230 Set this number to the maximum number of possible CPUs in the SoC.
231 SoCs may have multiple clusters with each cluster may have multiple
232 ports. If some ports are reserved but higher ports are used for
233 cores, count the reserved ports. This will allocate enough memory
234 in spin table to properly handle all cores.
235
York Sun728e7002016-12-02 09:32:35 -0800236config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800237 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800238 help
239 Enable Freescale Secure Boot feature
240
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800241config QSPI_AHB_INIT
242 bool "Init the QSPI AHB bus"
243 help
244 The default setting for QSPI AHB bus just support 3bytes addressing.
245 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
246 bus for those flashes to support the full QSPI flash size.
247
York Sune7310a32016-10-04 14:45:54 -0700248config SYS_FSL_IFC_BANK_COUNT
249 int "Maximum banks of Integrated flash controller"
250 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
251 default 4 if ARCH_LS1043A
252 default 4 if ARCH_LS1046A
253 default 8 if ARCH_LS2080A
254
York Sun0dc9abb2016-10-04 14:46:50 -0700255config SYS_FSL_HAS_DP_DDR
256 bool
257
York Sun6b62ef02016-10-04 18:01:34 -0700258config SYS_FSL_SRDS_1
259 bool
260
261config SYS_FSL_SRDS_2
262 bool
263
264config SYS_HAS_SERDES
265 bool
266
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530267config FSL_TZASC_1
268 bool
269
270config FSL_TZASC_2
271 bool
272
York Sun4dd8c612016-10-04 14:31:48 -0700273endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800274
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800275menu "Layerscape clock tree configuration"
276 depends on FSL_LSCH2 || FSL_LSCH3
277
278config SYS_FSL_CLK
279 bool "Enable clock tree initialization"
280 default y
281
282config CLUSTER_CLK_FREQ
283 int "Reference clock of core cluster"
284 depends on ARCH_LS1012A
285 default 100000000
286 help
287 This number is the reference clock frequency of core PLL.
288 For most platforms, the core PLL and Platform PLL have the same
289 reference clock, but for some platforms, LS1012A for instance,
290 they are provided sepatately.
291
292config SYS_FSL_PCLK_DIV
293 int "Platform clock divider"
294 default 1 if ARCH_LS1043A
295 default 1 if ARCH_LS1046A
296 default 2
297 help
298 This is the divider that is used to derive Platform clock from
299 Platform PLL, in another word:
300 Platform_clk = Platform_PLL_freq / this_divider
301
302config SYS_FSL_DSPI_CLK_DIV
303 int "DSPI clock divider"
304 default 1 if ARCH_LS1043A
305 default 2
306 help
307 This is the divider that is used to derive DSPI clock from Platform
308 PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider.
309
310config SYS_FSL_DUART_CLK_DIV
311 int "DUART clock divider"
312 default 1 if ARCH_LS1043A
313 default 2
314 help
315 This is the divider that is used to derive DUART clock from Platform
316 clock, in another word DUART_clk = Platform_clk / this_divider.
317
318config SYS_FSL_I2C_CLK_DIV
319 int "I2C clock divider"
320 default 1 if ARCH_LS1043A
321 default 2
322 help
323 This is the divider that is used to derive I2C clock from Platform
324 clock, in another word I2C_clk = Platform_clk / this_divider.
325
326config SYS_FSL_IFC_CLK_DIV
327 int "IFC clock divider"
328 default 1 if ARCH_LS1043A
329 default 2
330 help
331 This is the divider that is used to derive IFC clock from Platform
332 clock, in another word IFC_clk = Platform_clk / this_divider.
333
334config SYS_FSL_LPUART_CLK_DIV
335 int "LPUART clock divider"
336 default 1 if ARCH_LS1043A
337 default 2
338 help
339 This is the divider that is used to derive LPUART clock from Platform
340 clock, in another word LPUART_clk = Platform_clk / this_divider.
341
342config SYS_FSL_SDHC_CLK_DIV
343 int "SDHC clock divider"
344 default 1 if ARCH_LS1043A
345 default 1 if ARCH_LS1012A
346 default 2
347 help
348 This is the divider that is used to derive SDHC clock from Platform
349 clock, in another word SDHC_clk = Platform_clk / this_divider.
350endmenu
351
York Sund6964b32017-03-06 09:02:24 -0800352config RESV_RAM
353 bool
354 help
355 Reserve memory from the top, tracked by gd->arch.resv_ram. This
356 reserved RAM can be used by special driver that resides in memory
357 after U-Boot exits. It's up to implementation to allocate and allow
358 access to this reserved memory. For example, the reserved RAM can
359 be at the high end of physical memory. The reserve RAM may be
360 excluded from memory bank(s) passed to OS, or marked as reserved.
361
York Sun1dc61ca2016-12-28 08:43:41 -0800362config SYS_FSL_ERRATUM_A008336
363 bool
364
365config SYS_FSL_ERRATUM_A008514
366 bool
367
368config SYS_FSL_ERRATUM_A008585
369 bool
370
371config SYS_FSL_ERRATUM_A008850
372 bool
373
Ashish kumar3b52a232017-02-23 16:03:57 +0530374config SYS_FSL_ERRATUM_A009203
375 bool
376
York Sun1dc61ca2016-12-28 08:43:41 -0800377config SYS_FSL_ERRATUM_A009635
378 bool
379
380config SYS_FSL_ERRATUM_A009660
381 bool
382
383config SYS_FSL_ERRATUM_A009929
384 bool
York Sun1a770752017-03-06 09:02:26 -0800385
386config SYS_MC_RSV_MEM_ALIGN
387 hex "Management Complex reserved memory alignment"
388 depends on RESV_RAM
389 default 0x20000000
390 help
391 Reserved memory needs to be aligned for MC to use. Default value
392 is 512MB.